]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Remove dev_priv argument from NEEDS_FORCE_WAKE
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
319c1d42 40#include <drm/drm_atomic.h>
c196e1d6 41#include <drm/drm_atomic_helper.h>
760285e7
DH
42#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
465c120c
MR
44#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
c0f372b3 46#include <linux/dma_remapping.h>
79e53945 47
465c120c 48/* Primary plane formats for gen <= 3 */
568db4f2 49static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
50 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
465c120c 52 DRM_FORMAT_XRGB1555,
67fe7dc5 53 DRM_FORMAT_XRGB8888,
465c120c
MR
54};
55
56/* Primary plane formats for gen >= 4 */
568db4f2 57static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
58 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
61 DRM_FORMAT_XBGR8888,
62 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
465c120c 70 DRM_FORMAT_XBGR8888,
67fe7dc5 71 DRM_FORMAT_ARGB8888,
465c120c
MR
72 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
465c120c 74 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
75 DRM_FORMAT_YUYV,
76 DRM_FORMAT_YVYU,
77 DRM_FORMAT_UYVY,
78 DRM_FORMAT_VYUY,
465c120c
MR
79};
80
3d7d6510
MR
81/* Cursor formats */
82static const uint32_t intel_cursor_formats[] = {
83 DRM_FORMAT_ARGB8888,
84};
85
6b383a7f 86static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 87
f1f644dc 88static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 89 struct intel_crtc_state *pipe_config);
18442d08 90static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 91 struct intel_crtc_state *pipe_config);
f1f644dc 92
eb1bfe80
JB
93static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
5b18e57c
DV
97static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 99static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
29407aab 102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 105static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 106 const struct intel_crtc_state *pipe_config);
d288f65f 107static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 108 const struct intel_crtc_state *pipe_config);
613d2b27
ML
109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
5ab7b0b7
ID
113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
bfd16b2a
ML
115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 118static void intel_modeset_setup_hw_state(struct drm_device *dev);
e7457a9a 119
79e53945 120typedef struct {
0206e353 121 int min, max;
79e53945
JB
122} intel_range_t;
123
124typedef struct {
0206e353
AJ
125 int dot_limit;
126 int p2_slow, p2_fast;
79e53945
JB
127} intel_p2_t;
128
d4906093
ML
129typedef struct intel_limit intel_limit_t;
130struct intel_limit {
0206e353
AJ
131 intel_range_t dot, vco, n, m, m1, m2, p, p1;
132 intel_p2_t p2;
d4906093 133};
79e53945 134
bfa7df01
VS
135/* returns HPLL frequency in kHz */
136static int valleyview_get_vco(struct drm_i915_private *dev_priv)
137{
138 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
139
140 /* Obtain SKU information */
141 mutex_lock(&dev_priv->sb_lock);
142 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
143 CCK_FUSE_HPLL_FREQ_MASK;
144 mutex_unlock(&dev_priv->sb_lock);
145
146 return vco_freq[hpll_freq] * 1000;
147}
148
149static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
150 const char *name, u32 reg)
151{
152 u32 val;
153 int divider;
154
155 if (dev_priv->hpll_freq == 0)
156 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
157
158 mutex_lock(&dev_priv->sb_lock);
159 val = vlv_cck_read(dev_priv, reg);
160 mutex_unlock(&dev_priv->sb_lock);
161
162 divider = val & CCK_FREQUENCY_VALUES;
163
164 WARN((val & CCK_FREQUENCY_STATUS) !=
165 (divider << CCK_FREQUENCY_STATUS_SHIFT),
166 "%s change in progress\n", name);
167
168 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
169}
170
d2acd215
DV
171int
172intel_pch_rawclk(struct drm_device *dev)
173{
174 struct drm_i915_private *dev_priv = dev->dev_private;
175
176 WARN_ON(!HAS_PCH_SPLIT(dev));
177
178 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
179}
180
79e50a4f
JN
181/* hrawclock is 1/4 the FSB frequency */
182int intel_hrawclk(struct drm_device *dev)
183{
184 struct drm_i915_private *dev_priv = dev->dev_private;
185 uint32_t clkcfg;
186
187 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
188 if (IS_VALLEYVIEW(dev))
189 return 200;
190
191 clkcfg = I915_READ(CLKCFG);
192 switch (clkcfg & CLKCFG_FSB_MASK) {
193 case CLKCFG_FSB_400:
194 return 100;
195 case CLKCFG_FSB_533:
196 return 133;
197 case CLKCFG_FSB_667:
198 return 166;
199 case CLKCFG_FSB_800:
200 return 200;
201 case CLKCFG_FSB_1067:
202 return 266;
203 case CLKCFG_FSB_1333:
204 return 333;
205 /* these two are just a guess; one of them might be right */
206 case CLKCFG_FSB_1600:
207 case CLKCFG_FSB_1600_ALT:
208 return 400;
209 default:
210 return 133;
211 }
212}
213
bfa7df01
VS
214static void intel_update_czclk(struct drm_i915_private *dev_priv)
215{
216 if (!IS_VALLEYVIEW(dev_priv))
217 return;
218
219 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
220 CCK_CZ_CLOCK_CONTROL);
221
222 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
223}
224
021357ac
CW
225static inline u32 /* units of 100MHz */
226intel_fdi_link_freq(struct drm_device *dev)
227{
8b99e68c
CW
228 if (IS_GEN5(dev)) {
229 struct drm_i915_private *dev_priv = dev->dev_private;
230 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
231 } else
232 return 27;
021357ac
CW
233}
234
5d536e28 235static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 236 .dot = { .min = 25000, .max = 350000 },
9c333719 237 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 238 .n = { .min = 2, .max = 16 },
0206e353
AJ
239 .m = { .min = 96, .max = 140 },
240 .m1 = { .min = 18, .max = 26 },
241 .m2 = { .min = 6, .max = 16 },
242 .p = { .min = 4, .max = 128 },
243 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
244 .p2 = { .dot_limit = 165000,
245 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
246};
247
5d536e28
DV
248static const intel_limit_t intel_limits_i8xx_dvo = {
249 .dot = { .min = 25000, .max = 350000 },
9c333719 250 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 251 .n = { .min = 2, .max = 16 },
5d536e28
DV
252 .m = { .min = 96, .max = 140 },
253 .m1 = { .min = 18, .max = 26 },
254 .m2 = { .min = 6, .max = 16 },
255 .p = { .min = 4, .max = 128 },
256 .p1 = { .min = 2, .max = 33 },
257 .p2 = { .dot_limit = 165000,
258 .p2_slow = 4, .p2_fast = 4 },
259};
260
e4b36699 261static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 262 .dot = { .min = 25000, .max = 350000 },
9c333719 263 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 264 .n = { .min = 2, .max = 16 },
0206e353
AJ
265 .m = { .min = 96, .max = 140 },
266 .m1 = { .min = 18, .max = 26 },
267 .m2 = { .min = 6, .max = 16 },
268 .p = { .min = 4, .max = 128 },
269 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
270 .p2 = { .dot_limit = 165000,
271 .p2_slow = 14, .p2_fast = 7 },
e4b36699 272};
273e27ca 273
e4b36699 274static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
275 .dot = { .min = 20000, .max = 400000 },
276 .vco = { .min = 1400000, .max = 2800000 },
277 .n = { .min = 1, .max = 6 },
278 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
279 .m1 = { .min = 8, .max = 18 },
280 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
283 .p2 = { .dot_limit = 200000,
284 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
285};
286
287static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
288 .dot = { .min = 20000, .max = 400000 },
289 .vco = { .min = 1400000, .max = 2800000 },
290 .n = { .min = 1, .max = 6 },
291 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
292 .m1 = { .min = 8, .max = 18 },
293 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
294 .p = { .min = 7, .max = 98 },
295 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
296 .p2 = { .dot_limit = 112000,
297 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
298};
299
273e27ca 300
e4b36699 301static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
302 .dot = { .min = 25000, .max = 270000 },
303 .vco = { .min = 1750000, .max = 3500000},
304 .n = { .min = 1, .max = 4 },
305 .m = { .min = 104, .max = 138 },
306 .m1 = { .min = 17, .max = 23 },
307 .m2 = { .min = 5, .max = 11 },
308 .p = { .min = 10, .max = 30 },
309 .p1 = { .min = 1, .max = 3},
310 .p2 = { .dot_limit = 270000,
311 .p2_slow = 10,
312 .p2_fast = 10
044c7c41 313 },
e4b36699
KP
314};
315
316static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
317 .dot = { .min = 22000, .max = 400000 },
318 .vco = { .min = 1750000, .max = 3500000},
319 .n = { .min = 1, .max = 4 },
320 .m = { .min = 104, .max = 138 },
321 .m1 = { .min = 16, .max = 23 },
322 .m2 = { .min = 5, .max = 11 },
323 .p = { .min = 5, .max = 80 },
324 .p1 = { .min = 1, .max = 8},
325 .p2 = { .dot_limit = 165000,
326 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
327};
328
329static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
330 .dot = { .min = 20000, .max = 115000 },
331 .vco = { .min = 1750000, .max = 3500000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 28, .max = 112 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 0,
339 .p2_slow = 14, .p2_fast = 14
044c7c41 340 },
e4b36699
KP
341};
342
343static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
344 .dot = { .min = 80000, .max = 224000 },
345 .vco = { .min = 1750000, .max = 3500000 },
346 .n = { .min = 1, .max = 3 },
347 .m = { .min = 104, .max = 138 },
348 .m1 = { .min = 17, .max = 23 },
349 .m2 = { .min = 5, .max = 11 },
350 .p = { .min = 14, .max = 42 },
351 .p1 = { .min = 2, .max = 6 },
352 .p2 = { .dot_limit = 0,
353 .p2_slow = 7, .p2_fast = 7
044c7c41 354 },
e4b36699
KP
355};
356
f2b115e6 357static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
358 .dot = { .min = 20000, .max = 400000},
359 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 360 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
361 .n = { .min = 3, .max = 6 },
362 .m = { .min = 2, .max = 256 },
273e27ca 363 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
364 .m1 = { .min = 0, .max = 0 },
365 .m2 = { .min = 0, .max = 254 },
366 .p = { .min = 5, .max = 80 },
367 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
368 .p2 = { .dot_limit = 200000,
369 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
370};
371
f2b115e6 372static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
373 .dot = { .min = 20000, .max = 400000 },
374 .vco = { .min = 1700000, .max = 3500000 },
375 .n = { .min = 3, .max = 6 },
376 .m = { .min = 2, .max = 256 },
377 .m1 = { .min = 0, .max = 0 },
378 .m2 = { .min = 0, .max = 254 },
379 .p = { .min = 7, .max = 112 },
380 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
381 .p2 = { .dot_limit = 112000,
382 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
383};
384
273e27ca
EA
385/* Ironlake / Sandybridge
386 *
387 * We calculate clock using (register_value + 2) for N/M1/M2, so here
388 * the range value for them is (actual_value - 2).
389 */
b91ad0ec 390static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
391 .dot = { .min = 25000, .max = 350000 },
392 .vco = { .min = 1760000, .max = 3510000 },
393 .n = { .min = 1, .max = 5 },
394 .m = { .min = 79, .max = 127 },
395 .m1 = { .min = 12, .max = 22 },
396 .m2 = { .min = 5, .max = 9 },
397 .p = { .min = 5, .max = 80 },
398 .p1 = { .min = 1, .max = 8 },
399 .p2 = { .dot_limit = 225000,
400 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
401};
402
b91ad0ec 403static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
404 .dot = { .min = 25000, .max = 350000 },
405 .vco = { .min = 1760000, .max = 3510000 },
406 .n = { .min = 1, .max = 3 },
407 .m = { .min = 79, .max = 118 },
408 .m1 = { .min = 12, .max = 22 },
409 .m2 = { .min = 5, .max = 9 },
410 .p = { .min = 28, .max = 112 },
411 .p1 = { .min = 2, .max = 8 },
412 .p2 = { .dot_limit = 225000,
413 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
414};
415
416static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
417 .dot = { .min = 25000, .max = 350000 },
418 .vco = { .min = 1760000, .max = 3510000 },
419 .n = { .min = 1, .max = 3 },
420 .m = { .min = 79, .max = 127 },
421 .m1 = { .min = 12, .max = 22 },
422 .m2 = { .min = 5, .max = 9 },
423 .p = { .min = 14, .max = 56 },
424 .p1 = { .min = 2, .max = 8 },
425 .p2 = { .dot_limit = 225000,
426 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
427};
428
273e27ca 429/* LVDS 100mhz refclk limits. */
b91ad0ec 430static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
431 .dot = { .min = 25000, .max = 350000 },
432 .vco = { .min = 1760000, .max = 3510000 },
433 .n = { .min = 1, .max = 2 },
434 .m = { .min = 79, .max = 126 },
435 .m1 = { .min = 12, .max = 22 },
436 .m2 = { .min = 5, .max = 9 },
437 .p = { .min = 28, .max = 112 },
0206e353 438 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
439 .p2 = { .dot_limit = 225000,
440 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
441};
442
443static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
444 .dot = { .min = 25000, .max = 350000 },
445 .vco = { .min = 1760000, .max = 3510000 },
446 .n = { .min = 1, .max = 3 },
447 .m = { .min = 79, .max = 126 },
448 .m1 = { .min = 12, .max = 22 },
449 .m2 = { .min = 5, .max = 9 },
450 .p = { .min = 14, .max = 42 },
0206e353 451 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
452 .p2 = { .dot_limit = 225000,
453 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
454};
455
dc730512 456static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
457 /*
458 * These are the data rate limits (measured in fast clocks)
459 * since those are the strictest limits we have. The fast
460 * clock and actual rate limits are more relaxed, so checking
461 * them would make no difference.
462 */
463 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 464 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 465 .n = { .min = 1, .max = 7 },
a0c4da24
JB
466 .m1 = { .min = 2, .max = 3 },
467 .m2 = { .min = 11, .max = 156 },
b99ab663 468 .p1 = { .min = 2, .max = 3 },
5fdc9c49 469 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
470};
471
ef9348c8
CML
472static const intel_limit_t intel_limits_chv = {
473 /*
474 * These are the data rate limits (measured in fast clocks)
475 * since those are the strictest limits we have. The fast
476 * clock and actual rate limits are more relaxed, so checking
477 * them would make no difference.
478 */
479 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 480 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
481 .n = { .min = 1, .max = 1 },
482 .m1 = { .min = 2, .max = 2 },
483 .m2 = { .min = 24 << 22, .max = 175 << 22 },
484 .p1 = { .min = 2, .max = 4 },
485 .p2 = { .p2_slow = 1, .p2_fast = 14 },
486};
487
5ab7b0b7
ID
488static const intel_limit_t intel_limits_bxt = {
489 /* FIXME: find real dot limits */
490 .dot = { .min = 0, .max = INT_MAX },
e6292556 491 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
492 .n = { .min = 1, .max = 1 },
493 .m1 = { .min = 2, .max = 2 },
494 /* FIXME: find real m2 limits */
495 .m2 = { .min = 2 << 22, .max = 255 << 22 },
496 .p1 = { .min = 2, .max = 4 },
497 .p2 = { .p2_slow = 1, .p2_fast = 20 },
498};
499
cdba954e
ACO
500static bool
501needs_modeset(struct drm_crtc_state *state)
502{
fc596660 503 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
504}
505
e0638cdf
PZ
506/**
507 * Returns whether any output on the specified pipe is of the specified type
508 */
4093561b 509bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 510{
409ee761 511 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
512 struct intel_encoder *encoder;
513
409ee761 514 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
515 if (encoder->type == type)
516 return true;
517
518 return false;
519}
520
d0737e1d
ACO
521/**
522 * Returns whether any output on the specified pipe will have the specified
523 * type after a staged modeset is complete, i.e., the same as
524 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
525 * encoder->crtc.
526 */
a93e255f
ACO
527static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
528 int type)
d0737e1d 529{
a93e255f 530 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 531 struct drm_connector *connector;
a93e255f 532 struct drm_connector_state *connector_state;
d0737e1d 533 struct intel_encoder *encoder;
a93e255f
ACO
534 int i, num_connectors = 0;
535
da3ced29 536 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
537 if (connector_state->crtc != crtc_state->base.crtc)
538 continue;
539
540 num_connectors++;
d0737e1d 541
a93e255f
ACO
542 encoder = to_intel_encoder(connector_state->best_encoder);
543 if (encoder->type == type)
d0737e1d 544 return true;
a93e255f
ACO
545 }
546
547 WARN_ON(num_connectors == 0);
d0737e1d
ACO
548
549 return false;
550}
551
a93e255f
ACO
552static const intel_limit_t *
553intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
2c07245f 554{
a93e255f 555 struct drm_device *dev = crtc_state->base.crtc->dev;
2c07245f 556 const intel_limit_t *limit;
b91ad0ec 557
a93e255f 558 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 559 if (intel_is_dual_link_lvds(dev)) {
1b894b59 560 if (refclk == 100000)
b91ad0ec
ZW
561 limit = &intel_limits_ironlake_dual_lvds_100m;
562 else
563 limit = &intel_limits_ironlake_dual_lvds;
564 } else {
1b894b59 565 if (refclk == 100000)
b91ad0ec
ZW
566 limit = &intel_limits_ironlake_single_lvds_100m;
567 else
568 limit = &intel_limits_ironlake_single_lvds;
569 }
c6bb3538 570 } else
b91ad0ec 571 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
572
573 return limit;
574}
575
a93e255f
ACO
576static const intel_limit_t *
577intel_g4x_limit(struct intel_crtc_state *crtc_state)
044c7c41 578{
a93e255f 579 struct drm_device *dev = crtc_state->base.crtc->dev;
044c7c41
ML
580 const intel_limit_t *limit;
581
a93e255f 582 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 583 if (intel_is_dual_link_lvds(dev))
e4b36699 584 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 585 else
e4b36699 586 limit = &intel_limits_g4x_single_channel_lvds;
a93e255f
ACO
587 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
588 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
e4b36699 589 limit = &intel_limits_g4x_hdmi;
a93e255f 590 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
e4b36699 591 limit = &intel_limits_g4x_sdvo;
044c7c41 592 } else /* The option is for other outputs */
e4b36699 593 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
594
595 return limit;
596}
597
a93e255f
ACO
598static const intel_limit_t *
599intel_limit(struct intel_crtc_state *crtc_state, int refclk)
79e53945 600{
a93e255f 601 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945
JB
602 const intel_limit_t *limit;
603
5ab7b0b7
ID
604 if (IS_BROXTON(dev))
605 limit = &intel_limits_bxt;
606 else if (HAS_PCH_SPLIT(dev))
a93e255f 607 limit = intel_ironlake_limit(crtc_state, refclk);
2c07245f 608 else if (IS_G4X(dev)) {
a93e255f 609 limit = intel_g4x_limit(crtc_state);
f2b115e6 610 } else if (IS_PINEVIEW(dev)) {
a93e255f 611 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
f2b115e6 612 limit = &intel_limits_pineview_lvds;
2177832f 613 else
f2b115e6 614 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
615 } else if (IS_CHERRYVIEW(dev)) {
616 limit = &intel_limits_chv;
a0c4da24 617 } else if (IS_VALLEYVIEW(dev)) {
dc730512 618 limit = &intel_limits_vlv;
a6c45cf0 619 } else if (!IS_GEN2(dev)) {
a93e255f 620 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
621 limit = &intel_limits_i9xx_lvds;
622 else
623 limit = &intel_limits_i9xx_sdvo;
79e53945 624 } else {
a93e255f 625 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
e4b36699 626 limit = &intel_limits_i8xx_lvds;
a93e255f 627 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
e4b36699 628 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
629 else
630 limit = &intel_limits_i8xx_dac;
79e53945
JB
631 }
632 return limit;
633}
634
dccbea3b
ID
635/*
636 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
637 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
638 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
639 * The helpers' return value is the rate of the clock that is fed to the
640 * display engine's pipe which can be the above fast dot clock rate or a
641 * divided-down version of it.
642 */
f2b115e6 643/* m1 is reserved as 0 in Pineview, n is a ring counter */
dccbea3b 644static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
79e53945 645{
2177832f
SL
646 clock->m = clock->m2 + 2;
647 clock->p = clock->p1 * clock->p2;
ed5ca77e 648 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 649 return 0;
fb03ac01
VS
650 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
651 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
652
653 return clock->dot;
2177832f
SL
654}
655
7429e9d4
DV
656static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
657{
658 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
659}
660
dccbea3b 661static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
2177832f 662{
7429e9d4 663 clock->m = i9xx_dpll_compute_m(clock);
79e53945 664 clock->p = clock->p1 * clock->p2;
ed5ca77e 665 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 666 return 0;
fb03ac01
VS
667 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
668 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
669
670 return clock->dot;
79e53945
JB
671}
672
dccbea3b 673static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
589eca67
ID
674{
675 clock->m = clock->m1 * clock->m2;
676 clock->p = clock->p1 * clock->p2;
677 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 678 return 0;
589eca67
ID
679 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
680 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
681
682 return clock->dot / 5;
589eca67
ID
683}
684
dccbea3b 685int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
ef9348c8
CML
686{
687 clock->m = clock->m1 * clock->m2;
688 clock->p = clock->p1 * clock->p2;
689 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 690 return 0;
ef9348c8
CML
691 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
692 clock->n << 22);
693 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
694
695 return clock->dot / 5;
ef9348c8
CML
696}
697
7c04d1d9 698#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
699/**
700 * Returns whether the given set of divisors are valid for a given refclk with
701 * the given connectors.
702 */
703
1b894b59
CW
704static bool intel_PLL_is_valid(struct drm_device *dev,
705 const intel_limit_t *limit,
706 const intel_clock_t *clock)
79e53945 707{
f01b7962
VS
708 if (clock->n < limit->n.min || limit->n.max < clock->n)
709 INTELPllInvalid("n out of range\n");
79e53945 710 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 711 INTELPllInvalid("p1 out of range\n");
79e53945 712 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 713 INTELPllInvalid("m2 out of range\n");
79e53945 714 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 715 INTELPllInvalid("m1 out of range\n");
f01b7962 716
5ab7b0b7 717 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
718 if (clock->m1 <= clock->m2)
719 INTELPllInvalid("m1 <= m2\n");
720
5ab7b0b7 721 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
722 if (clock->p < limit->p.min || limit->p.max < clock->p)
723 INTELPllInvalid("p out of range\n");
724 if (clock->m < limit->m.min || limit->m.max < clock->m)
725 INTELPllInvalid("m out of range\n");
726 }
727
79e53945 728 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 729 INTELPllInvalid("vco out of range\n");
79e53945
JB
730 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
731 * connector, etc., rather than just a single range.
732 */
733 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 734 INTELPllInvalid("dot out of range\n");
79e53945
JB
735
736 return true;
737}
738
3b1429d9
VS
739static int
740i9xx_select_p2_div(const intel_limit_t *limit,
741 const struct intel_crtc_state *crtc_state,
742 int target)
79e53945 743{
3b1429d9 744 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 745
a93e255f 746 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 747 /*
a210b028
DV
748 * For LVDS just rely on its current settings for dual-channel.
749 * We haven't figured out how to reliably set up different
750 * single/dual channel state, if we even can.
79e53945 751 */
1974cad0 752 if (intel_is_dual_link_lvds(dev))
3b1429d9 753 return limit->p2.p2_fast;
79e53945 754 else
3b1429d9 755 return limit->p2.p2_slow;
79e53945
JB
756 } else {
757 if (target < limit->p2.dot_limit)
3b1429d9 758 return limit->p2.p2_slow;
79e53945 759 else
3b1429d9 760 return limit->p2.p2_fast;
79e53945 761 }
3b1429d9
VS
762}
763
764static bool
765i9xx_find_best_dpll(const intel_limit_t *limit,
766 struct intel_crtc_state *crtc_state,
767 int target, int refclk, intel_clock_t *match_clock,
768 intel_clock_t *best_clock)
769{
770 struct drm_device *dev = crtc_state->base.crtc->dev;
771 intel_clock_t clock;
772 int err = target;
79e53945 773
0206e353 774 memset(best_clock, 0, sizeof(*best_clock));
79e53945 775
3b1429d9
VS
776 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
777
42158660
ZY
778 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
779 clock.m1++) {
780 for (clock.m2 = limit->m2.min;
781 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 782 if (clock.m2 >= clock.m1)
42158660
ZY
783 break;
784 for (clock.n = limit->n.min;
785 clock.n <= limit->n.max; clock.n++) {
786 for (clock.p1 = limit->p1.min;
787 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
788 int this_err;
789
dccbea3b 790 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
793 continue;
794 if (match_clock &&
795 clock.p != match_clock->p)
796 continue;
797
798 this_err = abs(clock.dot - target);
799 if (this_err < err) {
800 *best_clock = clock;
801 err = this_err;
802 }
803 }
804 }
805 }
806 }
807
808 return (err != target);
809}
810
811static bool
a93e255f
ACO
812pnv_find_best_dpll(const intel_limit_t *limit,
813 struct intel_crtc_state *crtc_state,
ee9300bb
DV
814 int target, int refclk, intel_clock_t *match_clock,
815 intel_clock_t *best_clock)
79e53945 816{
3b1429d9 817 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 818 intel_clock_t clock;
79e53945
JB
819 int err = target;
820
0206e353 821 memset(best_clock, 0, sizeof(*best_clock));
79e53945 822
3b1429d9
VS
823 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
824
42158660
ZY
825 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
826 clock.m1++) {
827 for (clock.m2 = limit->m2.min;
828 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
829 for (clock.n = limit->n.min;
830 clock.n <= limit->n.max; clock.n++) {
831 for (clock.p1 = limit->p1.min;
832 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
833 int this_err;
834
dccbea3b 835 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
836 if (!intel_PLL_is_valid(dev, limit,
837 &clock))
79e53945 838 continue;
cec2f356
SP
839 if (match_clock &&
840 clock.p != match_clock->p)
841 continue;
79e53945
JB
842
843 this_err = abs(clock.dot - target);
844 if (this_err < err) {
845 *best_clock = clock;
846 err = this_err;
847 }
848 }
849 }
850 }
851 }
852
853 return (err != target);
854}
855
d4906093 856static bool
a93e255f
ACO
857g4x_find_best_dpll(const intel_limit_t *limit,
858 struct intel_crtc_state *crtc_state,
ee9300bb
DV
859 int target, int refclk, intel_clock_t *match_clock,
860 intel_clock_t *best_clock)
d4906093 861{
3b1429d9 862 struct drm_device *dev = crtc_state->base.crtc->dev;
d4906093
ML
863 intel_clock_t clock;
864 int max_n;
3b1429d9 865 bool found = false;
6ba770dc
AJ
866 /* approximately equals target * 0.00585 */
867 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
868
869 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
870
871 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
872
d4906093 873 max_n = limit->n.max;
f77f13e2 874 /* based on hardware requirement, prefer smaller n to precision */
d4906093 875 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 876 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
877 for (clock.m1 = limit->m1.max;
878 clock.m1 >= limit->m1.min; clock.m1--) {
879 for (clock.m2 = limit->m2.max;
880 clock.m2 >= limit->m2.min; clock.m2--) {
881 for (clock.p1 = limit->p1.max;
882 clock.p1 >= limit->p1.min; clock.p1--) {
883 int this_err;
884
dccbea3b 885 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
886 if (!intel_PLL_is_valid(dev, limit,
887 &clock))
d4906093 888 continue;
1b894b59
CW
889
890 this_err = abs(clock.dot - target);
d4906093
ML
891 if (this_err < err_most) {
892 *best_clock = clock;
893 err_most = this_err;
894 max_n = clock.n;
895 found = true;
896 }
897 }
898 }
899 }
900 }
2c07245f
ZW
901 return found;
902}
903
d5dd62bd
ID
904/*
905 * Check if the calculated PLL configuration is more optimal compared to the
906 * best configuration and error found so far. Return the calculated error.
907 */
908static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
909 const intel_clock_t *calculated_clock,
910 const intel_clock_t *best_clock,
911 unsigned int best_error_ppm,
912 unsigned int *error_ppm)
913{
9ca3ba01
ID
914 /*
915 * For CHV ignore the error and consider only the P value.
916 * Prefer a bigger P value based on HW requirements.
917 */
918 if (IS_CHERRYVIEW(dev)) {
919 *error_ppm = 0;
920
921 return calculated_clock->p > best_clock->p;
922 }
923
24be4e46
ID
924 if (WARN_ON_ONCE(!target_freq))
925 return false;
926
d5dd62bd
ID
927 *error_ppm = div_u64(1000000ULL *
928 abs(target_freq - calculated_clock->dot),
929 target_freq);
930 /*
931 * Prefer a better P value over a better (smaller) error if the error
932 * is small. Ensure this preference for future configurations too by
933 * setting the error to 0.
934 */
935 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
936 *error_ppm = 0;
937
938 return true;
939 }
940
941 return *error_ppm + 10 < best_error_ppm;
942}
943
a0c4da24 944static bool
a93e255f
ACO
945vlv_find_best_dpll(const intel_limit_t *limit,
946 struct intel_crtc_state *crtc_state,
ee9300bb
DV
947 int target, int refclk, intel_clock_t *match_clock,
948 intel_clock_t *best_clock)
a0c4da24 949{
a93e255f 950 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 951 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 952 intel_clock_t clock;
69e4f900 953 unsigned int bestppm = 1000000;
27e639bf
VS
954 /* min update 19.2 MHz */
955 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 956 bool found = false;
a0c4da24 957
6b4bf1c4
VS
958 target *= 5; /* fast clock */
959
960 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
961
962 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 963 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 964 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 965 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 966 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 967 clock.p = clock.p1 * clock.p2;
a0c4da24 968 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 969 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 970 unsigned int ppm;
69e4f900 971
6b4bf1c4
VS
972 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
973 refclk * clock.m1);
974
dccbea3b 975 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 976
f01b7962
VS
977 if (!intel_PLL_is_valid(dev, limit,
978 &clock))
43b0ac53
VS
979 continue;
980
d5dd62bd
ID
981 if (!vlv_PLL_is_optimal(dev, target,
982 &clock,
983 best_clock,
984 bestppm, &ppm))
985 continue;
6b4bf1c4 986
d5dd62bd
ID
987 *best_clock = clock;
988 bestppm = ppm;
989 found = true;
a0c4da24
JB
990 }
991 }
992 }
993 }
a0c4da24 994
49e497ef 995 return found;
a0c4da24 996}
a4fc5ed6 997
ef9348c8 998static bool
a93e255f
ACO
999chv_find_best_dpll(const intel_limit_t *limit,
1000 struct intel_crtc_state *crtc_state,
ef9348c8
CML
1001 int target, int refclk, intel_clock_t *match_clock,
1002 intel_clock_t *best_clock)
1003{
a93e255f 1004 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 1005 struct drm_device *dev = crtc->base.dev;
9ca3ba01 1006 unsigned int best_error_ppm;
ef9348c8
CML
1007 intel_clock_t clock;
1008 uint64_t m2;
1009 int found = false;
1010
1011 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 1012 best_error_ppm = 1000000;
ef9348c8
CML
1013
1014 /*
1015 * Based on hardware doc, the n always set to 1, and m1 always
1016 * set to 2. If requires to support 200Mhz refclk, we need to
1017 * revisit this because n may not 1 anymore.
1018 */
1019 clock.n = 1, clock.m1 = 2;
1020 target *= 5; /* fast clock */
1021
1022 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1023 for (clock.p2 = limit->p2.p2_fast;
1024 clock.p2 >= limit->p2.p2_slow;
1025 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 1026 unsigned int error_ppm;
ef9348c8
CML
1027
1028 clock.p = clock.p1 * clock.p2;
1029
1030 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1031 clock.n) << 22, refclk * clock.m1);
1032
1033 if (m2 > INT_MAX/clock.m1)
1034 continue;
1035
1036 clock.m2 = m2;
1037
dccbea3b 1038 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
1039
1040 if (!intel_PLL_is_valid(dev, limit, &clock))
1041 continue;
1042
9ca3ba01
ID
1043 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1044 best_error_ppm, &error_ppm))
1045 continue;
1046
1047 *best_clock = clock;
1048 best_error_ppm = error_ppm;
1049 found = true;
ef9348c8
CML
1050 }
1051 }
1052
1053 return found;
1054}
1055
5ab7b0b7
ID
1056bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1057 intel_clock_t *best_clock)
1058{
1059 int refclk = i9xx_get_refclk(crtc_state, 0);
1060
1061 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1062 target_clock, refclk, NULL, best_clock);
1063}
1064
20ddf665
VS
1065bool intel_crtc_active(struct drm_crtc *crtc)
1066{
1067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1068
1069 /* Be paranoid as we can arrive here with only partial
1070 * state retrieved from the hardware during setup.
1071 *
241bfc38 1072 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1073 * as Haswell has gained clock readout/fastboot support.
1074 *
66e514c1 1075 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1076 * properly reconstruct framebuffers.
c3d1f436
MR
1077 *
1078 * FIXME: The intel_crtc->active here should be switched to
1079 * crtc->state->active once we have proper CRTC states wired up
1080 * for atomic.
20ddf665 1081 */
c3d1f436 1082 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1083 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1084}
1085
a5c961d1
PZ
1086enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1087 enum pipe pipe)
1088{
1089 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1091
6e3c9717 1092 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1093}
1094
fbf49ea2
VS
1095static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1096{
1097 struct drm_i915_private *dev_priv = dev->dev_private;
1098 u32 reg = PIPEDSL(pipe);
1099 u32 line1, line2;
1100 u32 line_mask;
1101
1102 if (IS_GEN2(dev))
1103 line_mask = DSL_LINEMASK_GEN2;
1104 else
1105 line_mask = DSL_LINEMASK_GEN3;
1106
1107 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1108 msleep(5);
fbf49ea2
VS
1109 line2 = I915_READ(reg) & line_mask;
1110
1111 return line1 == line2;
1112}
1113
ab7ad7f6
KP
1114/*
1115 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1116 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1117 *
1118 * After disabling a pipe, we can't wait for vblank in the usual way,
1119 * spinning on the vblank interrupt status bit, since we won't actually
1120 * see an interrupt when the pipe is disabled.
1121 *
ab7ad7f6
KP
1122 * On Gen4 and above:
1123 * wait for the pipe register state bit to turn off
1124 *
1125 * Otherwise:
1126 * wait for the display line value to settle (it usually
1127 * ends up stopping at the start of the next frame).
58e10eb9 1128 *
9d0498a2 1129 */
575f7ab7 1130static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1131{
575f7ab7 1132 struct drm_device *dev = crtc->base.dev;
9d0498a2 1133 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1134 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1135 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1136
1137 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 1138 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1139
1140 /* Wait for the Pipe State to go off */
58e10eb9
CW
1141 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1142 100))
284637d9 1143 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1144 } else {
ab7ad7f6 1145 /* Wait for the display line to settle */
fbf49ea2 1146 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1147 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1148 }
79e53945
JB
1149}
1150
b24e7179
JB
1151static const char *state_string(bool enabled)
1152{
1153 return enabled ? "on" : "off";
1154}
1155
1156/* Only for pre-ILK configs */
55607e8a
DV
1157void assert_pll(struct drm_i915_private *dev_priv,
1158 enum pipe pipe, bool state)
b24e7179 1159{
b24e7179
JB
1160 u32 val;
1161 bool cur_state;
1162
649636ef 1163 val = I915_READ(DPLL(pipe));
b24e7179 1164 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1165 I915_STATE_WARN(cur_state != state,
b24e7179
JB
1166 "PLL state assertion failure (expected %s, current %s)\n",
1167 state_string(state), state_string(cur_state));
1168}
b24e7179 1169
23538ef1
JN
1170/* XXX: the dsi pll is shared between MIPI DSI ports */
1171static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1172{
1173 u32 val;
1174 bool cur_state;
1175
a580516d 1176 mutex_lock(&dev_priv->sb_lock);
23538ef1 1177 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1178 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1179
1180 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1181 I915_STATE_WARN(cur_state != state,
23538ef1
JN
1182 "DSI PLL state assertion failure (expected %s, current %s)\n",
1183 state_string(state), state_string(cur_state));
1184}
1185#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1186#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1187
55607e8a 1188struct intel_shared_dpll *
e2b78267
DV
1189intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1190{
1191 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1192
6e3c9717 1193 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1194 return NULL;
1195
6e3c9717 1196 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1197}
1198
040484af 1199/* For ILK+ */
55607e8a
DV
1200void assert_shared_dpll(struct drm_i915_private *dev_priv,
1201 struct intel_shared_dpll *pll,
1202 bool state)
040484af 1203{
040484af 1204 bool cur_state;
5358901f 1205 struct intel_dpll_hw_state hw_state;
040484af 1206
92b27b08 1207 if (WARN (!pll,
46edb027 1208 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1209 return;
ee7b9f93 1210
5358901f 1211 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1212 I915_STATE_WARN(cur_state != state,
5358901f
DV
1213 "%s assertion failure (expected %s, current %s)\n",
1214 pll->name, state_string(state), state_string(cur_state));
040484af 1215}
040484af
JB
1216
1217static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1218 enum pipe pipe, bool state)
1219{
040484af 1220 bool cur_state;
ad80a810
PZ
1221 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1222 pipe);
040484af 1223
affa9354
PZ
1224 if (HAS_DDI(dev_priv->dev)) {
1225 /* DDI does not have a specific FDI_TX register */
649636ef 1226 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1227 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1228 } else {
649636ef 1229 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1230 cur_state = !!(val & FDI_TX_ENABLE);
1231 }
e2c719b7 1232 I915_STATE_WARN(cur_state != state,
040484af
JB
1233 "FDI TX state assertion failure (expected %s, current %s)\n",
1234 state_string(state), state_string(cur_state));
1235}
1236#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1237#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1238
1239static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
1241{
040484af
JB
1242 u32 val;
1243 bool cur_state;
1244
649636ef 1245 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1246 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1247 I915_STATE_WARN(cur_state != state,
040484af
JB
1248 "FDI RX state assertion failure (expected %s, current %s)\n",
1249 state_string(state), state_string(cur_state));
1250}
1251#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1252#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1253
1254static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1255 enum pipe pipe)
1256{
040484af
JB
1257 u32 val;
1258
1259 /* ILK FDI PLL is always enabled */
3d13ef2e 1260 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1261 return;
1262
bf507ef7 1263 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1264 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1265 return;
1266
649636ef 1267 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1268 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1269}
1270
55607e8a
DV
1271void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1272 enum pipe pipe, bool state)
040484af 1273{
040484af 1274 u32 val;
55607e8a 1275 bool cur_state;
040484af 1276
649636ef 1277 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1278 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1279 I915_STATE_WARN(cur_state != state,
55607e8a
DV
1280 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1281 state_string(state), state_string(cur_state));
040484af
JB
1282}
1283
b680c37a
DV
1284void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1285 enum pipe pipe)
ea0760cf 1286{
bedd4dba
JN
1287 struct drm_device *dev = dev_priv->dev;
1288 int pp_reg;
ea0760cf
JB
1289 u32 val;
1290 enum pipe panel_pipe = PIPE_A;
0de3b485 1291 bool locked = true;
ea0760cf 1292
bedd4dba
JN
1293 if (WARN_ON(HAS_DDI(dev)))
1294 return;
1295
1296 if (HAS_PCH_SPLIT(dev)) {
1297 u32 port_sel;
1298
ea0760cf 1299 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1300 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1301
1302 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1303 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1304 panel_pipe = PIPE_B;
1305 /* XXX: else fix for eDP */
1306 } else if (IS_VALLEYVIEW(dev)) {
1307 /* presumably write lock depends on pipe, not port select */
1308 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1309 panel_pipe = pipe;
ea0760cf
JB
1310 } else {
1311 pp_reg = PP_CONTROL;
bedd4dba
JN
1312 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1313 panel_pipe = PIPE_B;
ea0760cf
JB
1314 }
1315
1316 val = I915_READ(pp_reg);
1317 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1318 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1319 locked = false;
1320
e2c719b7 1321 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1322 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1323 pipe_name(pipe));
ea0760cf
JB
1324}
1325
93ce0ba6
JN
1326static void assert_cursor(struct drm_i915_private *dev_priv,
1327 enum pipe pipe, bool state)
1328{
1329 struct drm_device *dev = dev_priv->dev;
1330 bool cur_state;
1331
d9d82081 1332 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 1333 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1334 else
5efb3e28 1335 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1336
e2c719b7 1337 I915_STATE_WARN(cur_state != state,
93ce0ba6
JN
1338 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1339 pipe_name(pipe), state_string(state), state_string(cur_state));
1340}
1341#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1342#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1343
b840d907
JB
1344void assert_pipe(struct drm_i915_private *dev_priv,
1345 enum pipe pipe, bool state)
b24e7179 1346{
63d7bbe9 1347 bool cur_state;
702e7a56
PZ
1348 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1349 pipe);
b24e7179 1350
b6b5d049
VS
1351 /* if we need the pipe quirk it must be always on */
1352 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1353 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1354 state = true;
1355
f458ebbc 1356 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1357 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1358 cur_state = false;
1359 } else {
649636ef 1360 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161
PZ
1361 cur_state = !!(val & PIPECONF_ENABLE);
1362 }
1363
e2c719b7 1364 I915_STATE_WARN(cur_state != state,
63d7bbe9 1365 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1366 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1367}
1368
931872fc
CW
1369static void assert_plane(struct drm_i915_private *dev_priv,
1370 enum plane plane, bool state)
b24e7179 1371{
b24e7179 1372 u32 val;
931872fc 1373 bool cur_state;
b24e7179 1374
649636ef 1375 val = I915_READ(DSPCNTR(plane));
931872fc 1376 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1377 I915_STATE_WARN(cur_state != state,
931872fc
CW
1378 "plane %c assertion failure (expected %s, current %s)\n",
1379 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1380}
1381
931872fc
CW
1382#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1383#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1384
b24e7179
JB
1385static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe)
1387{
653e1026 1388 struct drm_device *dev = dev_priv->dev;
649636ef 1389 int i;
b24e7179 1390
653e1026
VS
1391 /* Primary planes are fixed to pipes on gen4+ */
1392 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1393 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1394 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1395 "plane %c assertion failure, should be disabled but not\n",
1396 plane_name(pipe));
19ec1358 1397 return;
28c05794 1398 }
19ec1358 1399
b24e7179 1400 /* Need to check both planes against the pipe */
055e393f 1401 for_each_pipe(dev_priv, i) {
649636ef
VS
1402 u32 val = I915_READ(DSPCNTR(i));
1403 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1404 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1405 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1406 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1407 plane_name(i), pipe_name(pipe));
b24e7179
JB
1408 }
1409}
1410
19332d7a
JB
1411static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe)
1413{
20674eef 1414 struct drm_device *dev = dev_priv->dev;
649636ef 1415 int sprite;
19332d7a 1416
7feb8b88 1417 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1418 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1419 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1420 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1421 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1422 sprite, pipe_name(pipe));
1423 }
1424 } else if (IS_VALLEYVIEW(dev)) {
3bdcfc0c 1425 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1426 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1427 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1428 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1429 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1430 }
1431 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1432 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1433 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1434 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1435 plane_name(pipe), pipe_name(pipe));
1436 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1437 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1438 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1439 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1440 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1441 }
1442}
1443
08c71e5e
VS
1444static void assert_vblank_disabled(struct drm_crtc *crtc)
1445{
e2c719b7 1446 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1447 drm_crtc_vblank_put(crtc);
1448}
1449
89eff4be 1450static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1451{
1452 u32 val;
1453 bool enabled;
1454
e2c719b7 1455 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1456
92f2584a
JB
1457 val = I915_READ(PCH_DREF_CONTROL);
1458 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1459 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1460 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1461}
1462
ab9412ba
DV
1463static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1464 enum pipe pipe)
92f2584a 1465{
92f2584a
JB
1466 u32 val;
1467 bool enabled;
1468
649636ef 1469 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1470 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1471 I915_STATE_WARN(enabled,
9db4a9c7
JB
1472 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1473 pipe_name(pipe));
92f2584a
JB
1474}
1475
4e634389
KP
1476static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1477 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1478{
1479 if ((val & DP_PORT_EN) == 0)
1480 return false;
1481
1482 if (HAS_PCH_CPT(dev_priv->dev)) {
1483 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1484 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1485 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1486 return false;
44f37d1f
CML
1487 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1488 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1489 return false;
f0575e92
KP
1490 } else {
1491 if ((val & DP_PIPE_MASK) != (pipe << 30))
1492 return false;
1493 }
1494 return true;
1495}
1496
1519b995
KP
1497static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1498 enum pipe pipe, u32 val)
1499{
dc0fa718 1500 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1501 return false;
1502
1503 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1504 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1505 return false;
44f37d1f
CML
1506 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1507 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1508 return false;
1519b995 1509 } else {
dc0fa718 1510 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1511 return false;
1512 }
1513 return true;
1514}
1515
1516static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1517 enum pipe pipe, u32 val)
1518{
1519 if ((val & LVDS_PORT_EN) == 0)
1520 return false;
1521
1522 if (HAS_PCH_CPT(dev_priv->dev)) {
1523 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1524 return false;
1525 } else {
1526 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1527 return false;
1528 }
1529 return true;
1530}
1531
1532static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1533 enum pipe pipe, u32 val)
1534{
1535 if ((val & ADPA_DAC_ENABLE) == 0)
1536 return false;
1537 if (HAS_PCH_CPT(dev_priv->dev)) {
1538 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1539 return false;
1540 } else {
1541 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1542 return false;
1543 }
1544 return true;
1545}
1546
291906f1 1547static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1548 enum pipe pipe, int reg, u32 port_sel)
291906f1 1549{
47a05eca 1550 u32 val = I915_READ(reg);
e2c719b7 1551 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1552 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1553 reg, pipe_name(pipe));
de9a35ab 1554
e2c719b7 1555 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1556 && (val & DP_PIPEB_SELECT),
de9a35ab 1557 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1558}
1559
1560static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1561 enum pipe pipe, int reg)
1562{
47a05eca 1563 u32 val = I915_READ(reg);
e2c719b7 1564 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1565 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1566 reg, pipe_name(pipe));
de9a35ab 1567
e2c719b7 1568 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1569 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1570 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1571}
1572
1573static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1574 enum pipe pipe)
1575{
291906f1 1576 u32 val;
291906f1 1577
f0575e92
KP
1578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1579 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1581
649636ef 1582 val = I915_READ(PCH_ADPA);
e2c719b7 1583 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1584 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1585 pipe_name(pipe));
291906f1 1586
649636ef 1587 val = I915_READ(PCH_LVDS);
e2c719b7 1588 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1589 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1590 pipe_name(pipe));
291906f1 1591
e2debe91
PZ
1592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1595}
1596
d288f65f 1597static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1598 const struct intel_crtc_state *pipe_config)
87442f73 1599{
426115cf
DV
1600 struct drm_device *dev = crtc->base.dev;
1601 struct drm_i915_private *dev_priv = dev->dev_private;
1602 int reg = DPLL(crtc->pipe);
d288f65f 1603 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1604
426115cf 1605 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1606
1607 /* No really, not for ILK+ */
1608 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1609
1610 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1611 if (IS_MOBILE(dev_priv->dev))
426115cf 1612 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1613
426115cf
DV
1614 I915_WRITE(reg, dpll);
1615 POSTING_READ(reg);
1616 udelay(150);
1617
1618 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1619 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1620
d288f65f 1621 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1622 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1623
1624 /* We do this three times for luck */
426115cf 1625 I915_WRITE(reg, dpll);
87442f73
DV
1626 POSTING_READ(reg);
1627 udelay(150); /* wait for warmup */
426115cf 1628 I915_WRITE(reg, dpll);
87442f73
DV
1629 POSTING_READ(reg);
1630 udelay(150); /* wait for warmup */
426115cf 1631 I915_WRITE(reg, dpll);
87442f73
DV
1632 POSTING_READ(reg);
1633 udelay(150); /* wait for warmup */
1634}
1635
d288f65f 1636static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1637 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1638{
1639 struct drm_device *dev = crtc->base.dev;
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641 int pipe = crtc->pipe;
1642 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1643 u32 tmp;
1644
1645 assert_pipe_disabled(dev_priv, crtc->pipe);
1646
1647 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1648
a580516d 1649 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1650
1651 /* Enable back the 10bit clock to display controller */
1652 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1653 tmp |= DPIO_DCLKP_EN;
1654 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1655
54433e91
VS
1656 mutex_unlock(&dev_priv->sb_lock);
1657
9d556c99
CML
1658 /*
1659 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1660 */
1661 udelay(1);
1662
1663 /* Enable PLL */
d288f65f 1664 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1665
1666 /* Check PLL is locked */
a11b0703 1667 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1668 DRM_ERROR("PLL %d failed to lock\n", pipe);
1669
a11b0703 1670 /* not sure when this should be written */
d288f65f 1671 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703 1672 POSTING_READ(DPLL_MD(pipe));
9d556c99
CML
1673}
1674
1c4e0274
VS
1675static int intel_num_dvo_pipes(struct drm_device *dev)
1676{
1677 struct intel_crtc *crtc;
1678 int count = 0;
1679
1680 for_each_intel_crtc(dev, crtc)
3538b9df 1681 count += crtc->base.state->active &&
409ee761 1682 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1683
1684 return count;
1685}
1686
66e3d5c0 1687static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1688{
66e3d5c0
DV
1689 struct drm_device *dev = crtc->base.dev;
1690 struct drm_i915_private *dev_priv = dev->dev_private;
1691 int reg = DPLL(crtc->pipe);
6e3c9717 1692 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1693
66e3d5c0 1694 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1695
63d7bbe9 1696 /* No really, not for ILK+ */
3d13ef2e 1697 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1698
1699 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1700 if (IS_MOBILE(dev) && !IS_I830(dev))
1701 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1702
1c4e0274
VS
1703 /* Enable DVO 2x clock on both PLLs if necessary */
1704 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1705 /*
1706 * It appears to be important that we don't enable this
1707 * for the current pipe before otherwise configuring the
1708 * PLL. No idea how this should be handled if multiple
1709 * DVO outputs are enabled simultaneosly.
1710 */
1711 dpll |= DPLL_DVO_2X_MODE;
1712 I915_WRITE(DPLL(!crtc->pipe),
1713 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1714 }
66e3d5c0
DV
1715
1716 /* Wait for the clocks to stabilize. */
1717 POSTING_READ(reg);
1718 udelay(150);
1719
1720 if (INTEL_INFO(dev)->gen >= 4) {
1721 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1722 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1723 } else {
1724 /* The pixel multiplier can only be updated once the
1725 * DPLL is enabled and the clocks are stable.
1726 *
1727 * So write it again.
1728 */
1729 I915_WRITE(reg, dpll);
1730 }
63d7bbe9
JB
1731
1732 /* We do this three times for luck */
66e3d5c0 1733 I915_WRITE(reg, dpll);
63d7bbe9
JB
1734 POSTING_READ(reg);
1735 udelay(150); /* wait for warmup */
66e3d5c0 1736 I915_WRITE(reg, dpll);
63d7bbe9
JB
1737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
66e3d5c0 1739 I915_WRITE(reg, dpll);
63d7bbe9
JB
1740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
1742}
1743
1744/**
50b44a44 1745 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1746 * @dev_priv: i915 private structure
1747 * @pipe: pipe PLL to disable
1748 *
1749 * Disable the PLL for @pipe, making sure the pipe is off first.
1750 *
1751 * Note! This is for pre-ILK only.
1752 */
1c4e0274 1753static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1754{
1c4e0274
VS
1755 struct drm_device *dev = crtc->base.dev;
1756 struct drm_i915_private *dev_priv = dev->dev_private;
1757 enum pipe pipe = crtc->pipe;
1758
1759 /* Disable DVO 2x clock on both PLLs if necessary */
1760 if (IS_I830(dev) &&
409ee761 1761 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1762 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1763 I915_WRITE(DPLL(PIPE_B),
1764 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1765 I915_WRITE(DPLL(PIPE_A),
1766 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1767 }
1768
b6b5d049
VS
1769 /* Don't disable pipe or pipe PLLs if needed */
1770 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1771 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1772 return;
1773
1774 /* Make sure the pipe isn't still relying on us */
1775 assert_pipe_disabled(dev_priv, pipe);
1776
b8afb911 1777 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1778 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1779}
1780
f6071166
JB
1781static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1782{
b8afb911 1783 u32 val;
f6071166
JB
1784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
e5cbfbfb
ID
1788 /*
1789 * Leave integrated clock source and reference clock enabled for pipe B.
1790 * The latter is needed for VGA hotplug / manual detection.
1791 */
b8afb911 1792 val = DPLL_VGA_MODE_DIS;
f6071166 1793 if (pipe == PIPE_B)
60bfe44f 1794 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
f6071166
JB
1795 I915_WRITE(DPLL(pipe), val);
1796 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1797
1798}
1799
1800static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1801{
d752048d 1802 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1803 u32 val;
1804
a11b0703
VS
1805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1807
a11b0703 1808 /* Set PLL en = 0 */
60bfe44f
VS
1809 val = DPLL_SSC_REF_CLK_CHV |
1810 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1811 if (pipe != PIPE_A)
1812 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1813 I915_WRITE(DPLL(pipe), val);
1814 POSTING_READ(DPLL(pipe));
d752048d 1815
a580516d 1816 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1817
1818 /* Disable 10bit clock to display controller */
1819 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1820 val &= ~DPIO_DCLKP_EN;
1821 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1822
a580516d 1823 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1824}
1825
e4607fcf 1826void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1827 struct intel_digital_port *dport,
1828 unsigned int expected_mask)
89b667f8
JB
1829{
1830 u32 port_mask;
00fc31b7 1831 int dpll_reg;
89b667f8 1832
e4607fcf
CML
1833 switch (dport->port) {
1834 case PORT_B:
89b667f8 1835 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1836 dpll_reg = DPLL(0);
e4607fcf
CML
1837 break;
1838 case PORT_C:
89b667f8 1839 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1840 dpll_reg = DPLL(0);
9b6de0a1 1841 expected_mask <<= 4;
00fc31b7
CML
1842 break;
1843 case PORT_D:
1844 port_mask = DPLL_PORTD_READY_MASK;
1845 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1846 break;
1847 default:
1848 BUG();
1849 }
89b667f8 1850
9b6de0a1
VS
1851 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1852 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1853 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1854}
1855
b14b1055
DV
1856static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1857{
1858 struct drm_device *dev = crtc->base.dev;
1859 struct drm_i915_private *dev_priv = dev->dev_private;
1860 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1861
be19f0ff
CW
1862 if (WARN_ON(pll == NULL))
1863 return;
1864
3e369b76 1865 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1866 if (pll->active == 0) {
1867 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1868 WARN_ON(pll->on);
1869 assert_shared_dpll_disabled(dev_priv, pll);
1870
1871 pll->mode_set(dev_priv, pll);
1872 }
1873}
1874
92f2584a 1875/**
85b3894f 1876 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1877 * @dev_priv: i915 private structure
1878 * @pipe: pipe PLL to enable
1879 *
1880 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1881 * drives the transcoder clock.
1882 */
85b3894f 1883static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1884{
3d13ef2e
DL
1885 struct drm_device *dev = crtc->base.dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1887 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1888
87a875bb 1889 if (WARN_ON(pll == NULL))
48da64a8
CW
1890 return;
1891
3e369b76 1892 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1893 return;
ee7b9f93 1894
74dd6928 1895 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1896 pll->name, pll->active, pll->on,
e2b78267 1897 crtc->base.base.id);
92f2584a 1898
cdbd2316
DV
1899 if (pll->active++) {
1900 WARN_ON(!pll->on);
e9d6944e 1901 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1902 return;
1903 }
f4a091c7 1904 WARN_ON(pll->on);
ee7b9f93 1905
bd2bb1b9
PZ
1906 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1907
46edb027 1908 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1909 pll->enable(dev_priv, pll);
ee7b9f93 1910 pll->on = true;
92f2584a
JB
1911}
1912
f6daaec2 1913static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1914{
3d13ef2e
DL
1915 struct drm_device *dev = crtc->base.dev;
1916 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1917 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1918
92f2584a 1919 /* PCH only available on ILK+ */
80aa9312
JB
1920 if (INTEL_INFO(dev)->gen < 5)
1921 return;
1922
eddfcbcd
ML
1923 if (pll == NULL)
1924 return;
92f2584a 1925
eddfcbcd 1926 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
48da64a8 1927 return;
7a419866 1928
46edb027
DV
1929 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1930 pll->name, pll->active, pll->on,
e2b78267 1931 crtc->base.base.id);
7a419866 1932
48da64a8 1933 if (WARN_ON(pll->active == 0)) {
e9d6944e 1934 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1935 return;
1936 }
1937
e9d6944e 1938 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1939 WARN_ON(!pll->on);
cdbd2316 1940 if (--pll->active)
7a419866 1941 return;
ee7b9f93 1942
46edb027 1943 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1944 pll->disable(dev_priv, pll);
ee7b9f93 1945 pll->on = false;
bd2bb1b9
PZ
1946
1947 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1948}
1949
b8a4f404
PZ
1950static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1951 enum pipe pipe)
040484af 1952{
23670b32 1953 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1954 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1956 uint32_t reg, val, pipeconf_val;
040484af
JB
1957
1958 /* PCH only available on ILK+ */
55522f37 1959 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1960
1961 /* Make sure PCH DPLL is enabled */
e72f9fbf 1962 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1963 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1964
1965 /* FDI must be feeding us bits for PCH ports */
1966 assert_fdi_tx_enabled(dev_priv, pipe);
1967 assert_fdi_rx_enabled(dev_priv, pipe);
1968
23670b32
DV
1969 if (HAS_PCH_CPT(dev)) {
1970 /* Workaround: Set the timing override bit before enabling the
1971 * pch transcoder. */
1972 reg = TRANS_CHICKEN2(pipe);
1973 val = I915_READ(reg);
1974 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1975 I915_WRITE(reg, val);
59c859d6 1976 }
23670b32 1977
ab9412ba 1978 reg = PCH_TRANSCONF(pipe);
040484af 1979 val = I915_READ(reg);
5f7f726d 1980 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1981
1982 if (HAS_PCH_IBX(dev_priv->dev)) {
1983 /*
c5de7c6f
VS
1984 * Make the BPC in transcoder be consistent with
1985 * that in pipeconf reg. For HDMI we must use 8bpc
1986 * here for both 8bpc and 12bpc.
e9bcff5c 1987 */
dfd07d72 1988 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
1989 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1990 val |= PIPECONF_8BPC;
1991 else
1992 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1993 }
5f7f726d
PZ
1994
1995 val &= ~TRANS_INTERLACE_MASK;
1996 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 1997 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 1998 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1999 val |= TRANS_LEGACY_INTERLACED_ILK;
2000 else
2001 val |= TRANS_INTERLACED;
5f7f726d
PZ
2002 else
2003 val |= TRANS_PROGRESSIVE;
2004
040484af
JB
2005 I915_WRITE(reg, val | TRANS_ENABLE);
2006 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 2007 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
2008}
2009
8fb033d7 2010static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 2011 enum transcoder cpu_transcoder)
040484af 2012{
8fb033d7 2013 u32 val, pipeconf_val;
8fb033d7
PZ
2014
2015 /* PCH only available on ILK+ */
55522f37 2016 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 2017
8fb033d7 2018 /* FDI must be feeding us bits for PCH ports */
1a240d4d 2019 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 2020 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 2021
223a6fdf 2022 /* Workaround: set timing override bit. */
36c0d0cf 2023 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2024 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2025 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 2026
25f3ef11 2027 val = TRANS_ENABLE;
937bb610 2028 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 2029
9a76b1c6
PZ
2030 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2031 PIPECONF_INTERLACED_ILK)
a35f2679 2032 val |= TRANS_INTERLACED;
8fb033d7
PZ
2033 else
2034 val |= TRANS_PROGRESSIVE;
2035
ab9412ba
DV
2036 I915_WRITE(LPT_TRANSCONF, val);
2037 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 2038 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
2039}
2040
b8a4f404
PZ
2041static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2042 enum pipe pipe)
040484af 2043{
23670b32
DV
2044 struct drm_device *dev = dev_priv->dev;
2045 uint32_t reg, val;
040484af
JB
2046
2047 /* FDI relies on the transcoder */
2048 assert_fdi_tx_disabled(dev_priv, pipe);
2049 assert_fdi_rx_disabled(dev_priv, pipe);
2050
291906f1
JB
2051 /* Ports must be off as well */
2052 assert_pch_ports_disabled(dev_priv, pipe);
2053
ab9412ba 2054 reg = PCH_TRANSCONF(pipe);
040484af
JB
2055 val = I915_READ(reg);
2056 val &= ~TRANS_ENABLE;
2057 I915_WRITE(reg, val);
2058 /* wait for PCH transcoder off, transcoder state */
2059 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 2060 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
2061
2062 if (!HAS_PCH_IBX(dev)) {
2063 /* Workaround: Clear the timing override chicken bit again. */
2064 reg = TRANS_CHICKEN2(pipe);
2065 val = I915_READ(reg);
2066 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2067 I915_WRITE(reg, val);
2068 }
040484af
JB
2069}
2070
ab4d966c 2071static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 2072{
8fb033d7
PZ
2073 u32 val;
2074
ab9412ba 2075 val = I915_READ(LPT_TRANSCONF);
8fb033d7 2076 val &= ~TRANS_ENABLE;
ab9412ba 2077 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 2078 /* wait for PCH transcoder off, transcoder state */
ab9412ba 2079 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 2080 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
2081
2082 /* Workaround: clear timing override bit. */
36c0d0cf 2083 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2084 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2085 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
2086}
2087
b24e7179 2088/**
309cfea8 2089 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2090 * @crtc: crtc responsible for the pipe
b24e7179 2091 *
0372264a 2092 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2093 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2094 */
e1fdc473 2095static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2096{
0372264a
PZ
2097 struct drm_device *dev = crtc->base.dev;
2098 struct drm_i915_private *dev_priv = dev->dev_private;
2099 enum pipe pipe = crtc->pipe;
702e7a56
PZ
2100 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2101 pipe);
1a240d4d 2102 enum pipe pch_transcoder;
b24e7179
JB
2103 int reg;
2104 u32 val;
2105
9e2ee2dd
VS
2106 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2107
58c6eaa2 2108 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2109 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2110 assert_sprites_disabled(dev_priv, pipe);
2111
681e5811 2112 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2113 pch_transcoder = TRANSCODER_A;
2114 else
2115 pch_transcoder = pipe;
2116
b24e7179
JB
2117 /*
2118 * A pipe without a PLL won't actually be able to drive bits from
2119 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2120 * need the check.
2121 */
50360403 2122 if (HAS_GMCH_DISPLAY(dev_priv->dev))
409ee761 2123 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
23538ef1
JN
2124 assert_dsi_pll_enabled(dev_priv);
2125 else
2126 assert_pll_enabled(dev_priv, pipe);
040484af 2127 else {
6e3c9717 2128 if (crtc->config->has_pch_encoder) {
040484af 2129 /* if driving the PCH, we need FDI enabled */
cc391bbb 2130 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2131 assert_fdi_tx_pll_enabled(dev_priv,
2132 (enum pipe) cpu_transcoder);
040484af
JB
2133 }
2134 /* FIXME: assert CPU port conditions for SNB+ */
2135 }
b24e7179 2136
702e7a56 2137 reg = PIPECONF(cpu_transcoder);
b24e7179 2138 val = I915_READ(reg);
7ad25d48 2139 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2140 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2141 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2142 return;
7ad25d48 2143 }
00d70b15
CW
2144
2145 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2146 POSTING_READ(reg);
b24e7179
JB
2147}
2148
2149/**
309cfea8 2150 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2151 * @crtc: crtc whose pipes is to be disabled
b24e7179 2152 *
575f7ab7
VS
2153 * Disable the pipe of @crtc, making sure that various hardware
2154 * specific requirements are met, if applicable, e.g. plane
2155 * disabled, panel fitter off, etc.
b24e7179
JB
2156 *
2157 * Will wait until the pipe has shut down before returning.
2158 */
575f7ab7 2159static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2160{
575f7ab7 2161 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2162 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2163 enum pipe pipe = crtc->pipe;
b24e7179
JB
2164 int reg;
2165 u32 val;
2166
9e2ee2dd
VS
2167 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2168
b24e7179
JB
2169 /*
2170 * Make sure planes won't keep trying to pump pixels to us,
2171 * or we might hang the display.
2172 */
2173 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2174 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2175 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2176
702e7a56 2177 reg = PIPECONF(cpu_transcoder);
b24e7179 2178 val = I915_READ(reg);
00d70b15
CW
2179 if ((val & PIPECONF_ENABLE) == 0)
2180 return;
2181
67adc644
VS
2182 /*
2183 * Double wide has implications for planes
2184 * so best keep it disabled when not needed.
2185 */
6e3c9717 2186 if (crtc->config->double_wide)
67adc644
VS
2187 val &= ~PIPECONF_DOUBLE_WIDE;
2188
2189 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2190 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2191 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2192 val &= ~PIPECONF_ENABLE;
2193
2194 I915_WRITE(reg, val);
2195 if ((val & PIPECONF_ENABLE) == 0)
2196 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2197}
2198
693db184
CW
2199static bool need_vtd_wa(struct drm_device *dev)
2200{
2201#ifdef CONFIG_INTEL_IOMMU
2202 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2203 return true;
2204#endif
2205 return false;
2206}
2207
50470bb0 2208unsigned int
6761dd31 2209intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
fe47ea0c 2210 uint64_t fb_format_modifier, unsigned int plane)
a57ce0b2 2211{
6761dd31
TU
2212 unsigned int tile_height;
2213 uint32_t pixel_bytes;
a57ce0b2 2214
b5d0e9bf
DL
2215 switch (fb_format_modifier) {
2216 case DRM_FORMAT_MOD_NONE:
2217 tile_height = 1;
2218 break;
2219 case I915_FORMAT_MOD_X_TILED:
2220 tile_height = IS_GEN2(dev) ? 16 : 8;
2221 break;
2222 case I915_FORMAT_MOD_Y_TILED:
2223 tile_height = 32;
2224 break;
2225 case I915_FORMAT_MOD_Yf_TILED:
fe47ea0c 2226 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
6761dd31 2227 switch (pixel_bytes) {
b5d0e9bf 2228 default:
6761dd31 2229 case 1:
b5d0e9bf
DL
2230 tile_height = 64;
2231 break;
6761dd31
TU
2232 case 2:
2233 case 4:
b5d0e9bf
DL
2234 tile_height = 32;
2235 break;
6761dd31 2236 case 8:
b5d0e9bf
DL
2237 tile_height = 16;
2238 break;
6761dd31 2239 case 16:
b5d0e9bf
DL
2240 WARN_ONCE(1,
2241 "128-bit pixels are not supported for display!");
2242 tile_height = 16;
2243 break;
2244 }
2245 break;
2246 default:
2247 MISSING_CASE(fb_format_modifier);
2248 tile_height = 1;
2249 break;
2250 }
091df6cb 2251
6761dd31
TU
2252 return tile_height;
2253}
2254
2255unsigned int
2256intel_fb_align_height(struct drm_device *dev, unsigned int height,
2257 uint32_t pixel_format, uint64_t fb_format_modifier)
2258{
2259 return ALIGN(height, intel_tile_height(dev, pixel_format,
fe47ea0c 2260 fb_format_modifier, 0));
a57ce0b2
JB
2261}
2262
f64b98cd
TU
2263static int
2264intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2265 const struct drm_plane_state *plane_state)
2266{
50470bb0 2267 struct intel_rotation_info *info = &view->rotation_info;
84fe03f7 2268 unsigned int tile_height, tile_pitch;
50470bb0 2269
f64b98cd
TU
2270 *view = i915_ggtt_view_normal;
2271
50470bb0
TU
2272 if (!plane_state)
2273 return 0;
2274
121920fa 2275 if (!intel_rotation_90_or_270(plane_state->rotation))
50470bb0
TU
2276 return 0;
2277
9abc4648 2278 *view = i915_ggtt_view_rotated;
50470bb0
TU
2279
2280 info->height = fb->height;
2281 info->pixel_format = fb->pixel_format;
2282 info->pitch = fb->pitches[0];
89e3e142 2283 info->uv_offset = fb->offsets[1];
50470bb0
TU
2284 info->fb_modifier = fb->modifier[0];
2285
84fe03f7 2286 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
fe47ea0c 2287 fb->modifier[0], 0);
84fe03f7
TU
2288 tile_pitch = PAGE_SIZE / tile_height;
2289 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2290 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2291 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2292
89e3e142
TU
2293 if (info->pixel_format == DRM_FORMAT_NV12) {
2294 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2295 fb->modifier[0], 1);
2296 tile_pitch = PAGE_SIZE / tile_height;
2297 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2298 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2299 tile_height);
2300 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2301 PAGE_SIZE;
2302 }
2303
f64b98cd
TU
2304 return 0;
2305}
2306
4e9a86b6
VS
2307static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2308{
2309 if (INTEL_INFO(dev_priv)->gen >= 9)
2310 return 256 * 1024;
985b8bb4
VS
2311 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2312 IS_VALLEYVIEW(dev_priv))
4e9a86b6
VS
2313 return 128 * 1024;
2314 else if (INTEL_INFO(dev_priv)->gen >= 4)
2315 return 4 * 1024;
2316 else
44c5905e 2317 return 0;
4e9a86b6
VS
2318}
2319
127bd2ac 2320int
850c4cdc
TU
2321intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2322 struct drm_framebuffer *fb,
82bc3b2d 2323 const struct drm_plane_state *plane_state,
91af127f
JH
2324 struct intel_engine_cs *pipelined,
2325 struct drm_i915_gem_request **pipelined_request)
6b95a207 2326{
850c4cdc 2327 struct drm_device *dev = fb->dev;
ce453d81 2328 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2329 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2330 struct i915_ggtt_view view;
6b95a207
KH
2331 u32 alignment;
2332 int ret;
2333
ebcdd39e
MR
2334 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2335
7b911adc
TU
2336 switch (fb->modifier[0]) {
2337 case DRM_FORMAT_MOD_NONE:
4e9a86b6 2338 alignment = intel_linear_alignment(dev_priv);
6b95a207 2339 break;
7b911adc 2340 case I915_FORMAT_MOD_X_TILED:
1fada4cc
DL
2341 if (INTEL_INFO(dev)->gen >= 9)
2342 alignment = 256 * 1024;
2343 else {
2344 /* pin() will align the object as required by fence */
2345 alignment = 0;
2346 }
6b95a207 2347 break;
7b911adc 2348 case I915_FORMAT_MOD_Y_TILED:
1327b9a1
DL
2349 case I915_FORMAT_MOD_Yf_TILED:
2350 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2351 "Y tiling bo slipped through, driver bug!\n"))
2352 return -EINVAL;
2353 alignment = 1 * 1024 * 1024;
2354 break;
6b95a207 2355 default:
7b911adc
TU
2356 MISSING_CASE(fb->modifier[0]);
2357 return -EINVAL;
6b95a207
KH
2358 }
2359
f64b98cd
TU
2360 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2361 if (ret)
2362 return ret;
2363
693db184
CW
2364 /* Note that the w/a also requires 64 PTE of padding following the
2365 * bo. We currently fill all unused PTE with the shadow page and so
2366 * we should always have valid PTE following the scanout preventing
2367 * the VT-d warning.
2368 */
2369 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2370 alignment = 256 * 1024;
2371
d6dd6843
PZ
2372 /*
2373 * Global gtt pte registers are special registers which actually forward
2374 * writes to a chunk of system memory. Which means that there is no risk
2375 * that the register values disappear as soon as we call
2376 * intel_runtime_pm_put(), so it is correct to wrap only the
2377 * pin/unpin/fence and not more.
2378 */
2379 intel_runtime_pm_get(dev_priv);
2380
ce453d81 2381 dev_priv->mm.interruptible = false;
e6617330 2382 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
91af127f 2383 pipelined_request, &view);
48b956c5 2384 if (ret)
ce453d81 2385 goto err_interruptible;
6b95a207
KH
2386
2387 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2388 * fence, whereas 965+ only requires a fence if using
2389 * framebuffer compression. For simplicity, we always install
2390 * a fence as the cost is not that onerous.
2391 */
06d98131 2392 ret = i915_gem_object_get_fence(obj);
842315ee
ML
2393 if (ret == -EDEADLK) {
2394 /*
2395 * -EDEADLK means there are no free fences
2396 * no pending flips.
2397 *
2398 * This is propagated to atomic, but it uses
2399 * -EDEADLK to force a locking recovery, so
2400 * change the returned error to -EBUSY.
2401 */
2402 ret = -EBUSY;
2403 goto err_unpin;
2404 } else if (ret)
9a5a53b3 2405 goto err_unpin;
1690e1eb 2406
9a5a53b3 2407 i915_gem_object_pin_fence(obj);
6b95a207 2408
ce453d81 2409 dev_priv->mm.interruptible = true;
d6dd6843 2410 intel_runtime_pm_put(dev_priv);
6b95a207 2411 return 0;
48b956c5
CW
2412
2413err_unpin:
f64b98cd 2414 i915_gem_object_unpin_from_display_plane(obj, &view);
ce453d81
CW
2415err_interruptible:
2416 dev_priv->mm.interruptible = true;
d6dd6843 2417 intel_runtime_pm_put(dev_priv);
48b956c5 2418 return ret;
6b95a207
KH
2419}
2420
82bc3b2d
TU
2421static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2422 const struct drm_plane_state *plane_state)
1690e1eb 2423{
82bc3b2d 2424 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd
TU
2425 struct i915_ggtt_view view;
2426 int ret;
82bc3b2d 2427
ebcdd39e
MR
2428 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2429
f64b98cd
TU
2430 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2431 WARN_ONCE(ret, "Couldn't get view from plane state!");
2432
1690e1eb 2433 i915_gem_object_unpin_fence(obj);
f64b98cd 2434 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2435}
2436
c2c75131
DV
2437/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2438 * is assumed to be a power-of-two. */
4e9a86b6
VS
2439unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2440 int *x, int *y,
bc752862
CW
2441 unsigned int tiling_mode,
2442 unsigned int cpp,
2443 unsigned int pitch)
c2c75131 2444{
bc752862
CW
2445 if (tiling_mode != I915_TILING_NONE) {
2446 unsigned int tile_rows, tiles;
c2c75131 2447
bc752862
CW
2448 tile_rows = *y / 8;
2449 *y %= 8;
c2c75131 2450
bc752862
CW
2451 tiles = *x / (512/cpp);
2452 *x %= 512/cpp;
2453
2454 return tile_rows * pitch * 8 + tiles * 4096;
2455 } else {
4e9a86b6 2456 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
bc752862
CW
2457 unsigned int offset;
2458
2459 offset = *y * pitch + *x * cpp;
4e9a86b6
VS
2460 *y = (offset & alignment) / pitch;
2461 *x = ((offset & alignment) - *y * pitch) / cpp;
2462 return offset & ~alignment;
bc752862 2463 }
c2c75131
DV
2464}
2465
b35d63fa 2466static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2467{
2468 switch (format) {
2469 case DISPPLANE_8BPP:
2470 return DRM_FORMAT_C8;
2471 case DISPPLANE_BGRX555:
2472 return DRM_FORMAT_XRGB1555;
2473 case DISPPLANE_BGRX565:
2474 return DRM_FORMAT_RGB565;
2475 default:
2476 case DISPPLANE_BGRX888:
2477 return DRM_FORMAT_XRGB8888;
2478 case DISPPLANE_RGBX888:
2479 return DRM_FORMAT_XBGR8888;
2480 case DISPPLANE_BGRX101010:
2481 return DRM_FORMAT_XRGB2101010;
2482 case DISPPLANE_RGBX101010:
2483 return DRM_FORMAT_XBGR2101010;
2484 }
2485}
2486
bc8d7dff
DL
2487static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2488{
2489 switch (format) {
2490 case PLANE_CTL_FORMAT_RGB_565:
2491 return DRM_FORMAT_RGB565;
2492 default:
2493 case PLANE_CTL_FORMAT_XRGB_8888:
2494 if (rgb_order) {
2495 if (alpha)
2496 return DRM_FORMAT_ABGR8888;
2497 else
2498 return DRM_FORMAT_XBGR8888;
2499 } else {
2500 if (alpha)
2501 return DRM_FORMAT_ARGB8888;
2502 else
2503 return DRM_FORMAT_XRGB8888;
2504 }
2505 case PLANE_CTL_FORMAT_XRGB_2101010:
2506 if (rgb_order)
2507 return DRM_FORMAT_XBGR2101010;
2508 else
2509 return DRM_FORMAT_XRGB2101010;
2510 }
2511}
2512
5724dbd1 2513static bool
f6936e29
DV
2514intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2515 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2516{
2517 struct drm_device *dev = crtc->base.dev;
3badb49f 2518 struct drm_i915_private *dev_priv = to_i915(dev);
46f297fb
JB
2519 struct drm_i915_gem_object *obj = NULL;
2520 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2521 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2522 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2523 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2524 PAGE_SIZE);
2525
2526 size_aligned -= base_aligned;
46f297fb 2527
ff2652ea
CW
2528 if (plane_config->size == 0)
2529 return false;
2530
3badb49f
PZ
2531 /* If the FB is too big, just don't use it since fbdev is not very
2532 * important and we should probably use that space with FBC or other
2533 * features. */
2534 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2535 return false;
2536
f37b5c2b
DV
2537 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2538 base_aligned,
2539 base_aligned,
2540 size_aligned);
46f297fb 2541 if (!obj)
484b41dd 2542 return false;
46f297fb 2543
49af449b
DL
2544 obj->tiling_mode = plane_config->tiling;
2545 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2546 obj->stride = fb->pitches[0];
46f297fb 2547
6bf129df
DL
2548 mode_cmd.pixel_format = fb->pixel_format;
2549 mode_cmd.width = fb->width;
2550 mode_cmd.height = fb->height;
2551 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2552 mode_cmd.modifier[0] = fb->modifier[0];
2553 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb
JB
2554
2555 mutex_lock(&dev->struct_mutex);
6bf129df 2556 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2557 &mode_cmd, obj)) {
46f297fb
JB
2558 DRM_DEBUG_KMS("intel fb init failed\n");
2559 goto out_unref_obj;
2560 }
46f297fb 2561 mutex_unlock(&dev->struct_mutex);
484b41dd 2562
f6936e29 2563 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2564 return true;
46f297fb
JB
2565
2566out_unref_obj:
2567 drm_gem_object_unreference(&obj->base);
2568 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2569 return false;
2570}
2571
afd65eb4
MR
2572/* Update plane->state->fb to match plane->fb after driver-internal updates */
2573static void
2574update_state_fb(struct drm_plane *plane)
2575{
2576 if (plane->fb == plane->state->fb)
2577 return;
2578
2579 if (plane->state->fb)
2580 drm_framebuffer_unreference(plane->state->fb);
2581 plane->state->fb = plane->fb;
2582 if (plane->state->fb)
2583 drm_framebuffer_reference(plane->state->fb);
2584}
2585
5724dbd1 2586static void
f6936e29
DV
2587intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2588 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2589{
2590 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2591 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2592 struct drm_crtc *c;
2593 struct intel_crtc *i;
2ff8fde1 2594 struct drm_i915_gem_object *obj;
88595ac9 2595 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2596 struct drm_plane_state *plane_state = primary->state;
88595ac9 2597 struct drm_framebuffer *fb;
484b41dd 2598
2d14030b 2599 if (!plane_config->fb)
484b41dd
JB
2600 return;
2601
f6936e29 2602 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2603 fb = &plane_config->fb->base;
2604 goto valid_fb;
f55548b5 2605 }
484b41dd 2606
2d14030b 2607 kfree(plane_config->fb);
484b41dd
JB
2608
2609 /*
2610 * Failed to alloc the obj, check to see if we should share
2611 * an fb with another CRTC instead
2612 */
70e1e0ec 2613 for_each_crtc(dev, c) {
484b41dd
JB
2614 i = to_intel_crtc(c);
2615
2616 if (c == &intel_crtc->base)
2617 continue;
2618
2ff8fde1
MR
2619 if (!i->active)
2620 continue;
2621
88595ac9
DV
2622 fb = c->primary->fb;
2623 if (!fb)
484b41dd
JB
2624 continue;
2625
88595ac9 2626 obj = intel_fb_obj(fb);
2ff8fde1 2627 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2628 drm_framebuffer_reference(fb);
2629 goto valid_fb;
484b41dd
JB
2630 }
2631 }
88595ac9
DV
2632
2633 return;
2634
2635valid_fb:
be5651f2
ML
2636 plane_state->src_x = plane_state->src_y = 0;
2637 plane_state->src_w = fb->width << 16;
2638 plane_state->src_h = fb->height << 16;
2639
2640 plane_state->crtc_x = plane_state->src_y = 0;
2641 plane_state->crtc_w = fb->width;
2642 plane_state->crtc_h = fb->height;
2643
88595ac9
DV
2644 obj = intel_fb_obj(fb);
2645 if (obj->tiling_mode != I915_TILING_NONE)
2646 dev_priv->preserve_bios_swizzle = true;
2647
be5651f2
ML
2648 drm_framebuffer_reference(fb);
2649 primary->fb = primary->state->fb = fb;
36750f28 2650 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2651 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2652 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2653}
2654
29b9bde6
DV
2655static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2656 struct drm_framebuffer *fb,
2657 int x, int y)
81255565
JB
2658{
2659 struct drm_device *dev = crtc->dev;
2660 struct drm_i915_private *dev_priv = dev->dev_private;
2661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2662 struct drm_plane *primary = crtc->primary;
2663 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2664 struct drm_i915_gem_object *obj;
81255565 2665 int plane = intel_crtc->plane;
e506a0c6 2666 unsigned long linear_offset;
81255565 2667 u32 dspcntr;
f45651ba 2668 u32 reg = DSPCNTR(plane);
48404c1e 2669 int pixel_size;
f45651ba 2670
b70709a6 2671 if (!visible || !fb) {
fdd508a6
VS
2672 I915_WRITE(reg, 0);
2673 if (INTEL_INFO(dev)->gen >= 4)
2674 I915_WRITE(DSPSURF(plane), 0);
2675 else
2676 I915_WRITE(DSPADDR(plane), 0);
2677 POSTING_READ(reg);
2678 return;
2679 }
2680
c9ba6fad
VS
2681 obj = intel_fb_obj(fb);
2682 if (WARN_ON(obj == NULL))
2683 return;
2684
2685 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2686
f45651ba
VS
2687 dspcntr = DISPPLANE_GAMMA_ENABLE;
2688
fdd508a6 2689 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2690
2691 if (INTEL_INFO(dev)->gen < 4) {
2692 if (intel_crtc->pipe == PIPE_B)
2693 dspcntr |= DISPPLANE_SEL_PIPE_B;
2694
2695 /* pipesrc and dspsize control the size that is scaled from,
2696 * which should always be the user's requested size.
2697 */
2698 I915_WRITE(DSPSIZE(plane),
6e3c9717
ACO
2699 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2700 (intel_crtc->config->pipe_src_w - 1));
f45651ba 2701 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2702 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2703 I915_WRITE(PRIMSIZE(plane),
6e3c9717
ACO
2704 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2705 (intel_crtc->config->pipe_src_w - 1));
c14b0485
VS
2706 I915_WRITE(PRIMPOS(plane), 0);
2707 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2708 }
81255565 2709
57779d06
VS
2710 switch (fb->pixel_format) {
2711 case DRM_FORMAT_C8:
81255565
JB
2712 dspcntr |= DISPPLANE_8BPP;
2713 break;
57779d06 2714 case DRM_FORMAT_XRGB1555:
57779d06 2715 dspcntr |= DISPPLANE_BGRX555;
81255565 2716 break;
57779d06
VS
2717 case DRM_FORMAT_RGB565:
2718 dspcntr |= DISPPLANE_BGRX565;
2719 break;
2720 case DRM_FORMAT_XRGB8888:
57779d06
VS
2721 dspcntr |= DISPPLANE_BGRX888;
2722 break;
2723 case DRM_FORMAT_XBGR8888:
57779d06
VS
2724 dspcntr |= DISPPLANE_RGBX888;
2725 break;
2726 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2727 dspcntr |= DISPPLANE_BGRX101010;
2728 break;
2729 case DRM_FORMAT_XBGR2101010:
57779d06 2730 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2731 break;
2732 default:
baba133a 2733 BUG();
81255565 2734 }
57779d06 2735
f45651ba
VS
2736 if (INTEL_INFO(dev)->gen >= 4 &&
2737 obj->tiling_mode != I915_TILING_NONE)
2738 dspcntr |= DISPPLANE_TILED;
81255565 2739
de1aa629
VS
2740 if (IS_G4X(dev))
2741 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2742
b9897127 2743 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2744
c2c75131
DV
2745 if (INTEL_INFO(dev)->gen >= 4) {
2746 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2747 intel_gen4_compute_page_offset(dev_priv,
2748 &x, &y, obj->tiling_mode,
b9897127 2749 pixel_size,
bc752862 2750 fb->pitches[0]);
c2c75131
DV
2751 linear_offset -= intel_crtc->dspaddr_offset;
2752 } else {
e506a0c6 2753 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2754 }
e506a0c6 2755
8e7d688b 2756 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2757 dspcntr |= DISPPLANE_ROTATE_180;
2758
6e3c9717
ACO
2759 x += (intel_crtc->config->pipe_src_w - 1);
2760 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2761
2762 /* Finding the last pixel of the last line of the display
2763 data and adding to linear_offset*/
2764 linear_offset +=
6e3c9717
ACO
2765 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2766 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2767 }
2768
2db3366b
PZ
2769 intel_crtc->adjusted_x = x;
2770 intel_crtc->adjusted_y = y;
2771
48404c1e
SJ
2772 I915_WRITE(reg, dspcntr);
2773
01f2c773 2774 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2775 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2776 I915_WRITE(DSPSURF(plane),
2777 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2778 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2779 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2780 } else
f343c5f6 2781 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2782 POSTING_READ(reg);
17638cd6
JB
2783}
2784
29b9bde6
DV
2785static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2786 struct drm_framebuffer *fb,
2787 int x, int y)
17638cd6
JB
2788{
2789 struct drm_device *dev = crtc->dev;
2790 struct drm_i915_private *dev_priv = dev->dev_private;
2791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2792 struct drm_plane *primary = crtc->primary;
2793 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2794 struct drm_i915_gem_object *obj;
17638cd6 2795 int plane = intel_crtc->plane;
e506a0c6 2796 unsigned long linear_offset;
17638cd6 2797 u32 dspcntr;
f45651ba 2798 u32 reg = DSPCNTR(plane);
48404c1e 2799 int pixel_size;
f45651ba 2800
b70709a6 2801 if (!visible || !fb) {
fdd508a6
VS
2802 I915_WRITE(reg, 0);
2803 I915_WRITE(DSPSURF(plane), 0);
2804 POSTING_READ(reg);
2805 return;
2806 }
2807
c9ba6fad
VS
2808 obj = intel_fb_obj(fb);
2809 if (WARN_ON(obj == NULL))
2810 return;
2811
2812 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2813
f45651ba
VS
2814 dspcntr = DISPPLANE_GAMMA_ENABLE;
2815
fdd508a6 2816 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2817
2818 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2819 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2820
57779d06
VS
2821 switch (fb->pixel_format) {
2822 case DRM_FORMAT_C8:
17638cd6
JB
2823 dspcntr |= DISPPLANE_8BPP;
2824 break;
57779d06
VS
2825 case DRM_FORMAT_RGB565:
2826 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2827 break;
57779d06 2828 case DRM_FORMAT_XRGB8888:
57779d06
VS
2829 dspcntr |= DISPPLANE_BGRX888;
2830 break;
2831 case DRM_FORMAT_XBGR8888:
57779d06
VS
2832 dspcntr |= DISPPLANE_RGBX888;
2833 break;
2834 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2835 dspcntr |= DISPPLANE_BGRX101010;
2836 break;
2837 case DRM_FORMAT_XBGR2101010:
57779d06 2838 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2839 break;
2840 default:
baba133a 2841 BUG();
17638cd6
JB
2842 }
2843
2844 if (obj->tiling_mode != I915_TILING_NONE)
2845 dspcntr |= DISPPLANE_TILED;
17638cd6 2846
f45651ba 2847 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2848 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2849
b9897127 2850 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2851 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2852 intel_gen4_compute_page_offset(dev_priv,
2853 &x, &y, obj->tiling_mode,
b9897127 2854 pixel_size,
bc752862 2855 fb->pitches[0]);
c2c75131 2856 linear_offset -= intel_crtc->dspaddr_offset;
8e7d688b 2857 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2858 dspcntr |= DISPPLANE_ROTATE_180;
2859
2860 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
6e3c9717
ACO
2861 x += (intel_crtc->config->pipe_src_w - 1);
2862 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2863
2864 /* Finding the last pixel of the last line of the display
2865 data and adding to linear_offset*/
2866 linear_offset +=
6e3c9717
ACO
2867 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2868 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2869 }
2870 }
2871
2db3366b
PZ
2872 intel_crtc->adjusted_x = x;
2873 intel_crtc->adjusted_y = y;
2874
48404c1e 2875 I915_WRITE(reg, dspcntr);
17638cd6 2876
01f2c773 2877 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2878 I915_WRITE(DSPSURF(plane),
2879 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2880 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2881 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2882 } else {
2883 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2884 I915_WRITE(DSPLINOFF(plane), linear_offset);
2885 }
17638cd6 2886 POSTING_READ(reg);
17638cd6
JB
2887}
2888
b321803d
DL
2889u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2890 uint32_t pixel_format)
2891{
2892 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2893
2894 /*
2895 * The stride is either expressed as a multiple of 64 bytes
2896 * chunks for linear buffers or in number of tiles for tiled
2897 * buffers.
2898 */
2899 switch (fb_modifier) {
2900 case DRM_FORMAT_MOD_NONE:
2901 return 64;
2902 case I915_FORMAT_MOD_X_TILED:
2903 if (INTEL_INFO(dev)->gen == 2)
2904 return 128;
2905 return 512;
2906 case I915_FORMAT_MOD_Y_TILED:
2907 /* No need to check for old gens and Y tiling since this is
2908 * about the display engine and those will be blocked before
2909 * we get here.
2910 */
2911 return 128;
2912 case I915_FORMAT_MOD_Yf_TILED:
2913 if (bits_per_pixel == 8)
2914 return 64;
2915 else
2916 return 128;
2917 default:
2918 MISSING_CASE(fb_modifier);
2919 return 64;
2920 }
2921}
2922
121920fa 2923unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
dedf278c
TU
2924 struct drm_i915_gem_object *obj,
2925 unsigned int plane)
121920fa 2926{
9abc4648 2927 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
dedf278c
TU
2928 struct i915_vma *vma;
2929 unsigned char *offset;
121920fa
TU
2930
2931 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
9abc4648 2932 view = &i915_ggtt_view_rotated;
121920fa 2933
dedf278c
TU
2934 vma = i915_gem_obj_to_ggtt_view(obj, view);
2935 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
2936 view->type))
2937 return -1;
2938
2939 offset = (unsigned char *)vma->node.start;
2940
2941 if (plane == 1) {
2942 offset += vma->ggtt_view.rotation_info.uv_start_page *
2943 PAGE_SIZE;
2944 }
2945
2946 return (unsigned long)offset;
121920fa
TU
2947}
2948
e435d6e5
ML
2949static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2950{
2951 struct drm_device *dev = intel_crtc->base.dev;
2952 struct drm_i915_private *dev_priv = dev->dev_private;
2953
2954 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2955 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2956 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
2957}
2958
a1b2278e
CK
2959/*
2960 * This function detaches (aka. unbinds) unused scalers in hardware
2961 */
0583236e 2962static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 2963{
a1b2278e
CK
2964 struct intel_crtc_scaler_state *scaler_state;
2965 int i;
2966
a1b2278e
CK
2967 scaler_state = &intel_crtc->config->scaler_state;
2968
2969 /* loop through and disable scalers that aren't in use */
2970 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
2971 if (!scaler_state->scalers[i].in_use)
2972 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
2973 }
2974}
2975
6156a456 2976u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2977{
6156a456 2978 switch (pixel_format) {
d161cf7a 2979 case DRM_FORMAT_C8:
c34ce3d1 2980 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 2981 case DRM_FORMAT_RGB565:
c34ce3d1 2982 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 2983 case DRM_FORMAT_XBGR8888:
c34ce3d1 2984 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 2985 case DRM_FORMAT_XRGB8888:
c34ce3d1 2986 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
2987 /*
2988 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2989 * to be already pre-multiplied. We need to add a knob (or a different
2990 * DRM_FORMAT) for user-space to configure that.
2991 */
f75fb42a 2992 case DRM_FORMAT_ABGR8888:
c34ce3d1 2993 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 2994 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 2995 case DRM_FORMAT_ARGB8888:
c34ce3d1 2996 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 2997 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 2998 case DRM_FORMAT_XRGB2101010:
c34ce3d1 2999 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 3000 case DRM_FORMAT_XBGR2101010:
c34ce3d1 3001 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 3002 case DRM_FORMAT_YUYV:
c34ce3d1 3003 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 3004 case DRM_FORMAT_YVYU:
c34ce3d1 3005 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 3006 case DRM_FORMAT_UYVY:
c34ce3d1 3007 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 3008 case DRM_FORMAT_VYUY:
c34ce3d1 3009 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 3010 default:
4249eeef 3011 MISSING_CASE(pixel_format);
70d21f0e 3012 }
8cfcba41 3013
c34ce3d1 3014 return 0;
6156a456 3015}
70d21f0e 3016
6156a456
CK
3017u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3018{
6156a456 3019 switch (fb_modifier) {
30af77c4 3020 case DRM_FORMAT_MOD_NONE:
70d21f0e 3021 break;
30af77c4 3022 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3023 return PLANE_CTL_TILED_X;
b321803d 3024 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3025 return PLANE_CTL_TILED_Y;
b321803d 3026 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3027 return PLANE_CTL_TILED_YF;
70d21f0e 3028 default:
6156a456 3029 MISSING_CASE(fb_modifier);
70d21f0e 3030 }
8cfcba41 3031
c34ce3d1 3032 return 0;
6156a456 3033}
70d21f0e 3034
6156a456
CK
3035u32 skl_plane_ctl_rotation(unsigned int rotation)
3036{
3b7a5119 3037 switch (rotation) {
6156a456
CK
3038 case BIT(DRM_ROTATE_0):
3039 break;
1e8df167
SJ
3040 /*
3041 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3042 * while i915 HW rotation is clockwise, thats why this swapping.
3043 */
3b7a5119 3044 case BIT(DRM_ROTATE_90):
1e8df167 3045 return PLANE_CTL_ROTATE_270;
3b7a5119 3046 case BIT(DRM_ROTATE_180):
c34ce3d1 3047 return PLANE_CTL_ROTATE_180;
3b7a5119 3048 case BIT(DRM_ROTATE_270):
1e8df167 3049 return PLANE_CTL_ROTATE_90;
6156a456
CK
3050 default:
3051 MISSING_CASE(rotation);
3052 }
3053
c34ce3d1 3054 return 0;
6156a456
CK
3055}
3056
3057static void skylake_update_primary_plane(struct drm_crtc *crtc,
3058 struct drm_framebuffer *fb,
3059 int x, int y)
3060{
3061 struct drm_device *dev = crtc->dev;
3062 struct drm_i915_private *dev_priv = dev->dev_private;
3063 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
3064 struct drm_plane *plane = crtc->primary;
3065 bool visible = to_intel_plane_state(plane->state)->visible;
6156a456
CK
3066 struct drm_i915_gem_object *obj;
3067 int pipe = intel_crtc->pipe;
3068 u32 plane_ctl, stride_div, stride;
3069 u32 tile_height, plane_offset, plane_size;
3070 unsigned int rotation;
3071 int x_offset, y_offset;
3072 unsigned long surf_addr;
6156a456
CK
3073 struct intel_crtc_state *crtc_state = intel_crtc->config;
3074 struct intel_plane_state *plane_state;
3075 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3076 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3077 int scaler_id = -1;
3078
6156a456
CK
3079 plane_state = to_intel_plane_state(plane->state);
3080
b70709a6 3081 if (!visible || !fb) {
6156a456
CK
3082 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3083 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3084 POSTING_READ(PLANE_CTL(pipe, 0));
3085 return;
3b7a5119 3086 }
70d21f0e 3087
6156a456
CK
3088 plane_ctl = PLANE_CTL_ENABLE |
3089 PLANE_CTL_PIPE_GAMMA_ENABLE |
3090 PLANE_CTL_PIPE_CSC_ENABLE;
3091
3092 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3093 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3094 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
3095
3096 rotation = plane->state->rotation;
3097 plane_ctl |= skl_plane_ctl_rotation(rotation);
3098
b321803d
DL
3099 obj = intel_fb_obj(fb);
3100 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3101 fb->pixel_format);
dedf278c 3102 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
3b7a5119 3103
a42e5a23
PZ
3104 WARN_ON(drm_rect_width(&plane_state->src) == 0);
3105
3106 scaler_id = plane_state->scaler_id;
3107 src_x = plane_state->src.x1 >> 16;
3108 src_y = plane_state->src.y1 >> 16;
3109 src_w = drm_rect_width(&plane_state->src) >> 16;
3110 src_h = drm_rect_height(&plane_state->src) >> 16;
3111 dst_x = plane_state->dst.x1;
3112 dst_y = plane_state->dst.y1;
3113 dst_w = drm_rect_width(&plane_state->dst);
3114 dst_h = drm_rect_height(&plane_state->dst);
3115
3116 WARN_ON(x != src_x || y != src_y);
6156a456 3117
3b7a5119
SJ
3118 if (intel_rotation_90_or_270(rotation)) {
3119 /* stride = Surface height in tiles */
2614f17d 3120 tile_height = intel_tile_height(dev, fb->pixel_format,
fe47ea0c 3121 fb->modifier[0], 0);
3b7a5119 3122 stride = DIV_ROUND_UP(fb->height, tile_height);
6156a456 3123 x_offset = stride * tile_height - y - src_h;
3b7a5119 3124 y_offset = x;
6156a456 3125 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3126 } else {
3127 stride = fb->pitches[0] / stride_div;
3128 x_offset = x;
3129 y_offset = y;
6156a456 3130 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3131 }
3132 plane_offset = y_offset << 16 | x_offset;
b321803d 3133
2db3366b
PZ
3134 intel_crtc->adjusted_x = x_offset;
3135 intel_crtc->adjusted_y = y_offset;
3136
70d21f0e 3137 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3138 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3139 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3140 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3141
3142 if (scaler_id >= 0) {
3143 uint32_t ps_ctrl = 0;
3144
3145 WARN_ON(!dst_w || !dst_h);
3146 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3147 crtc_state->scaler_state.scalers[scaler_id].mode;
3148 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3149 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3150 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3151 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3152 I915_WRITE(PLANE_POS(pipe, 0), 0);
3153 } else {
3154 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3155 }
3156
121920fa 3157 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3158
3159 POSTING_READ(PLANE_SURF(pipe, 0));
3160}
3161
17638cd6
JB
3162/* Assume fb object is pinned & idle & fenced and just update base pointers */
3163static int
3164intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3165 int x, int y, enum mode_set_atomic state)
3166{
3167 struct drm_device *dev = crtc->dev;
3168 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 3169
ff2a3117 3170 if (dev_priv->fbc.disable_fbc)
7733b49b 3171 dev_priv->fbc.disable_fbc(dev_priv);
81255565 3172
29b9bde6
DV
3173 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3174
3175 return 0;
81255565
JB
3176}
3177
7514747d 3178static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3179{
96a02917
VS
3180 struct drm_crtc *crtc;
3181
70e1e0ec 3182 for_each_crtc(dev, crtc) {
96a02917
VS
3183 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3184 enum plane plane = intel_crtc->plane;
3185
3186 intel_prepare_page_flip(dev, plane);
3187 intel_finish_page_flip_plane(dev, plane);
3188 }
7514747d
VS
3189}
3190
3191static void intel_update_primary_planes(struct drm_device *dev)
3192{
7514747d 3193 struct drm_crtc *crtc;
96a02917 3194
70e1e0ec 3195 for_each_crtc(dev, crtc) {
11c22da6
ML
3196 struct intel_plane *plane = to_intel_plane(crtc->primary);
3197 struct intel_plane_state *plane_state;
96a02917 3198
11c22da6
ML
3199 drm_modeset_lock_crtc(crtc, &plane->base);
3200
3201 plane_state = to_intel_plane_state(plane->base.state);
3202
3203 if (plane_state->base.fb)
3204 plane->commit_plane(&plane->base, plane_state);
3205
3206 drm_modeset_unlock_crtc(crtc);
96a02917
VS
3207 }
3208}
3209
7514747d
VS
3210void intel_prepare_reset(struct drm_device *dev)
3211{
3212 /* no reset support for gen2 */
3213 if (IS_GEN2(dev))
3214 return;
3215
3216 /* reset doesn't touch the display */
3217 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3218 return;
3219
3220 drm_modeset_lock_all(dev);
f98ce92f
VS
3221 /*
3222 * Disabling the crtcs gracefully seems nicer. Also the
3223 * g33 docs say we should at least disable all the planes.
3224 */
6b72d486 3225 intel_display_suspend(dev);
7514747d
VS
3226}
3227
3228void intel_finish_reset(struct drm_device *dev)
3229{
3230 struct drm_i915_private *dev_priv = to_i915(dev);
3231
3232 /*
3233 * Flips in the rings will be nuked by the reset,
3234 * so complete all pending flips so that user space
3235 * will get its events and not get stuck.
3236 */
3237 intel_complete_page_flips(dev);
3238
3239 /* no reset support for gen2 */
3240 if (IS_GEN2(dev))
3241 return;
3242
3243 /* reset doesn't touch the display */
3244 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3245 /*
3246 * Flips in the rings have been nuked by the reset,
3247 * so update the base address of all primary
3248 * planes to the the last fb to make sure we're
3249 * showing the correct fb after a reset.
11c22da6
ML
3250 *
3251 * FIXME: Atomic will make this obsolete since we won't schedule
3252 * CS-based flips (which might get lost in gpu resets) any more.
7514747d
VS
3253 */
3254 intel_update_primary_planes(dev);
3255 return;
3256 }
3257
3258 /*
3259 * The display has been reset as well,
3260 * so need a full re-initialization.
3261 */
3262 intel_runtime_pm_disable_interrupts(dev_priv);
3263 intel_runtime_pm_enable_interrupts(dev_priv);
3264
3265 intel_modeset_init_hw(dev);
3266
3267 spin_lock_irq(&dev_priv->irq_lock);
3268 if (dev_priv->display.hpd_irq_setup)
3269 dev_priv->display.hpd_irq_setup(dev);
3270 spin_unlock_irq(&dev_priv->irq_lock);
3271
043e9bda 3272 intel_display_resume(dev);
7514747d
VS
3273
3274 intel_hpd_init(dev_priv);
3275
3276 drm_modeset_unlock_all(dev);
3277}
3278
2e2f351d 3279static void
14667a4b
CW
3280intel_finish_fb(struct drm_framebuffer *old_fb)
3281{
2ff8fde1 3282 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
2e2f351d 3283 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
14667a4b
CW
3284 bool was_interruptible = dev_priv->mm.interruptible;
3285 int ret;
3286
14667a4b
CW
3287 /* Big Hammer, we also need to ensure that any pending
3288 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3289 * current scanout is retired before unpinning the old
2e2f351d
CW
3290 * framebuffer. Note that we rely on userspace rendering
3291 * into the buffer attached to the pipe they are waiting
3292 * on. If not, userspace generates a GPU hang with IPEHR
3293 * point to the MI_WAIT_FOR_EVENT.
14667a4b
CW
3294 *
3295 * This should only fail upon a hung GPU, in which case we
3296 * can safely continue.
3297 */
3298 dev_priv->mm.interruptible = false;
2e2f351d 3299 ret = i915_gem_object_wait_rendering(obj, true);
14667a4b
CW
3300 dev_priv->mm.interruptible = was_interruptible;
3301
2e2f351d 3302 WARN_ON(ret);
14667a4b
CW
3303}
3304
7d5e3799
CW
3305static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3306{
3307 struct drm_device *dev = crtc->dev;
3308 struct drm_i915_private *dev_priv = dev->dev_private;
3309 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3310 bool pending;
3311
3312 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3313 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3314 return false;
3315
5e2d7afc 3316 spin_lock_irq(&dev->event_lock);
7d5e3799 3317 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3318 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3319
3320 return pending;
3321}
3322
bfd16b2a
ML
3323static void intel_update_pipe_config(struct intel_crtc *crtc,
3324 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3325{
3326 struct drm_device *dev = crtc->base.dev;
3327 struct drm_i915_private *dev_priv = dev->dev_private;
bfd16b2a
ML
3328 struct intel_crtc_state *pipe_config =
3329 to_intel_crtc_state(crtc->base.state);
e30e8f75 3330
bfd16b2a
ML
3331 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3332 crtc->base.mode = crtc->base.state->mode;
3333
3334 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3335 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3336 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75 3337
44522d85
ML
3338 if (HAS_DDI(dev))
3339 intel_set_pipe_csc(&crtc->base);
3340
e30e8f75
GP
3341 /*
3342 * Update pipe size and adjust fitter if needed: the reason for this is
3343 * that in compute_mode_changes we check the native mode (not the pfit
3344 * mode) to see if we can flip rather than do a full mode set. In the
3345 * fastboot case, we'll flip, but if we don't update the pipesrc and
3346 * pfit state, we'll end up with a big fb scanned out into the wrong
3347 * sized surface.
e30e8f75
GP
3348 */
3349
e30e8f75 3350 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3351 ((pipe_config->pipe_src_w - 1) << 16) |
3352 (pipe_config->pipe_src_h - 1));
3353
3354 /* on skylake this is done by detaching scalers */
3355 if (INTEL_INFO(dev)->gen >= 9) {
3356 skl_detach_scalers(crtc);
3357
3358 if (pipe_config->pch_pfit.enabled)
3359 skylake_pfit_enable(crtc);
3360 } else if (HAS_PCH_SPLIT(dev)) {
3361 if (pipe_config->pch_pfit.enabled)
3362 ironlake_pfit_enable(crtc);
3363 else if (old_crtc_state->pch_pfit.enabled)
3364 ironlake_pfit_disable(crtc, true);
e30e8f75 3365 }
e30e8f75
GP
3366}
3367
5e84e1a4
ZW
3368static void intel_fdi_normal_train(struct drm_crtc *crtc)
3369{
3370 struct drm_device *dev = crtc->dev;
3371 struct drm_i915_private *dev_priv = dev->dev_private;
3372 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3373 int pipe = intel_crtc->pipe;
3374 u32 reg, temp;
3375
3376 /* enable normal train */
3377 reg = FDI_TX_CTL(pipe);
3378 temp = I915_READ(reg);
61e499bf 3379 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3380 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3381 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3382 } else {
3383 temp &= ~FDI_LINK_TRAIN_NONE;
3384 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3385 }
5e84e1a4
ZW
3386 I915_WRITE(reg, temp);
3387
3388 reg = FDI_RX_CTL(pipe);
3389 temp = I915_READ(reg);
3390 if (HAS_PCH_CPT(dev)) {
3391 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3392 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3393 } else {
3394 temp &= ~FDI_LINK_TRAIN_NONE;
3395 temp |= FDI_LINK_TRAIN_NONE;
3396 }
3397 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3398
3399 /* wait one idle pattern time */
3400 POSTING_READ(reg);
3401 udelay(1000);
357555c0
JB
3402
3403 /* IVB wants error correction enabled */
3404 if (IS_IVYBRIDGE(dev))
3405 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3406 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3407}
3408
8db9d77b
ZW
3409/* The FDI link training functions for ILK/Ibexpeak. */
3410static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3411{
3412 struct drm_device *dev = crtc->dev;
3413 struct drm_i915_private *dev_priv = dev->dev_private;
3414 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3415 int pipe = intel_crtc->pipe;
5eddb70b 3416 u32 reg, temp, tries;
8db9d77b 3417
1c8562f6 3418 /* FDI needs bits from pipe first */
0fc932b8 3419 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3420
e1a44743
AJ
3421 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3422 for train result */
5eddb70b
CW
3423 reg = FDI_RX_IMR(pipe);
3424 temp = I915_READ(reg);
e1a44743
AJ
3425 temp &= ~FDI_RX_SYMBOL_LOCK;
3426 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3427 I915_WRITE(reg, temp);
3428 I915_READ(reg);
e1a44743
AJ
3429 udelay(150);
3430
8db9d77b 3431 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3432 reg = FDI_TX_CTL(pipe);
3433 temp = I915_READ(reg);
627eb5a3 3434 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3435 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3436 temp &= ~FDI_LINK_TRAIN_NONE;
3437 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3438 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3439
5eddb70b
CW
3440 reg = FDI_RX_CTL(pipe);
3441 temp = I915_READ(reg);
8db9d77b
ZW
3442 temp &= ~FDI_LINK_TRAIN_NONE;
3443 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3444 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3445
3446 POSTING_READ(reg);
8db9d77b
ZW
3447 udelay(150);
3448
5b2adf89 3449 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3450 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3451 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3452 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3453
5eddb70b 3454 reg = FDI_RX_IIR(pipe);
e1a44743 3455 for (tries = 0; tries < 5; tries++) {
5eddb70b 3456 temp = I915_READ(reg);
8db9d77b
ZW
3457 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3458
3459 if ((temp & FDI_RX_BIT_LOCK)) {
3460 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3461 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3462 break;
3463 }
8db9d77b 3464 }
e1a44743 3465 if (tries == 5)
5eddb70b 3466 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3467
3468 /* Train 2 */
5eddb70b
CW
3469 reg = FDI_TX_CTL(pipe);
3470 temp = I915_READ(reg);
8db9d77b
ZW
3471 temp &= ~FDI_LINK_TRAIN_NONE;
3472 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3473 I915_WRITE(reg, temp);
8db9d77b 3474
5eddb70b
CW
3475 reg = FDI_RX_CTL(pipe);
3476 temp = I915_READ(reg);
8db9d77b
ZW
3477 temp &= ~FDI_LINK_TRAIN_NONE;
3478 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3479 I915_WRITE(reg, temp);
8db9d77b 3480
5eddb70b
CW
3481 POSTING_READ(reg);
3482 udelay(150);
8db9d77b 3483
5eddb70b 3484 reg = FDI_RX_IIR(pipe);
e1a44743 3485 for (tries = 0; tries < 5; tries++) {
5eddb70b 3486 temp = I915_READ(reg);
8db9d77b
ZW
3487 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3488
3489 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3490 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3491 DRM_DEBUG_KMS("FDI train 2 done.\n");
3492 break;
3493 }
8db9d77b 3494 }
e1a44743 3495 if (tries == 5)
5eddb70b 3496 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3497
3498 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3499
8db9d77b
ZW
3500}
3501
0206e353 3502static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3503 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3504 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3505 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3506 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3507};
3508
3509/* The FDI link training functions for SNB/Cougarpoint. */
3510static void gen6_fdi_link_train(struct drm_crtc *crtc)
3511{
3512 struct drm_device *dev = crtc->dev;
3513 struct drm_i915_private *dev_priv = dev->dev_private;
3514 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3515 int pipe = intel_crtc->pipe;
fa37d39e 3516 u32 reg, temp, i, retry;
8db9d77b 3517
e1a44743
AJ
3518 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3519 for train result */
5eddb70b
CW
3520 reg = FDI_RX_IMR(pipe);
3521 temp = I915_READ(reg);
e1a44743
AJ
3522 temp &= ~FDI_RX_SYMBOL_LOCK;
3523 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3524 I915_WRITE(reg, temp);
3525
3526 POSTING_READ(reg);
e1a44743
AJ
3527 udelay(150);
3528
8db9d77b 3529 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3530 reg = FDI_TX_CTL(pipe);
3531 temp = I915_READ(reg);
627eb5a3 3532 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3533 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3534 temp &= ~FDI_LINK_TRAIN_NONE;
3535 temp |= FDI_LINK_TRAIN_PATTERN_1;
3536 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3537 /* SNB-B */
3538 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3539 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3540
d74cf324
DV
3541 I915_WRITE(FDI_RX_MISC(pipe),
3542 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3543
5eddb70b
CW
3544 reg = FDI_RX_CTL(pipe);
3545 temp = I915_READ(reg);
8db9d77b
ZW
3546 if (HAS_PCH_CPT(dev)) {
3547 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3548 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3549 } else {
3550 temp &= ~FDI_LINK_TRAIN_NONE;
3551 temp |= FDI_LINK_TRAIN_PATTERN_1;
3552 }
5eddb70b
CW
3553 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3554
3555 POSTING_READ(reg);
8db9d77b
ZW
3556 udelay(150);
3557
0206e353 3558 for (i = 0; i < 4; i++) {
5eddb70b
CW
3559 reg = FDI_TX_CTL(pipe);
3560 temp = I915_READ(reg);
8db9d77b
ZW
3561 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3562 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3563 I915_WRITE(reg, temp);
3564
3565 POSTING_READ(reg);
8db9d77b
ZW
3566 udelay(500);
3567
fa37d39e
SP
3568 for (retry = 0; retry < 5; retry++) {
3569 reg = FDI_RX_IIR(pipe);
3570 temp = I915_READ(reg);
3571 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3572 if (temp & FDI_RX_BIT_LOCK) {
3573 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3574 DRM_DEBUG_KMS("FDI train 1 done.\n");
3575 break;
3576 }
3577 udelay(50);
8db9d77b 3578 }
fa37d39e
SP
3579 if (retry < 5)
3580 break;
8db9d77b
ZW
3581 }
3582 if (i == 4)
5eddb70b 3583 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3584
3585 /* Train 2 */
5eddb70b
CW
3586 reg = FDI_TX_CTL(pipe);
3587 temp = I915_READ(reg);
8db9d77b
ZW
3588 temp &= ~FDI_LINK_TRAIN_NONE;
3589 temp |= FDI_LINK_TRAIN_PATTERN_2;
3590 if (IS_GEN6(dev)) {
3591 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3592 /* SNB-B */
3593 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3594 }
5eddb70b 3595 I915_WRITE(reg, temp);
8db9d77b 3596
5eddb70b
CW
3597 reg = FDI_RX_CTL(pipe);
3598 temp = I915_READ(reg);
8db9d77b
ZW
3599 if (HAS_PCH_CPT(dev)) {
3600 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3601 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3602 } else {
3603 temp &= ~FDI_LINK_TRAIN_NONE;
3604 temp |= FDI_LINK_TRAIN_PATTERN_2;
3605 }
5eddb70b
CW
3606 I915_WRITE(reg, temp);
3607
3608 POSTING_READ(reg);
8db9d77b
ZW
3609 udelay(150);
3610
0206e353 3611 for (i = 0; i < 4; i++) {
5eddb70b
CW
3612 reg = FDI_TX_CTL(pipe);
3613 temp = I915_READ(reg);
8db9d77b
ZW
3614 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3615 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3616 I915_WRITE(reg, temp);
3617
3618 POSTING_READ(reg);
8db9d77b
ZW
3619 udelay(500);
3620
fa37d39e
SP
3621 for (retry = 0; retry < 5; retry++) {
3622 reg = FDI_RX_IIR(pipe);
3623 temp = I915_READ(reg);
3624 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3625 if (temp & FDI_RX_SYMBOL_LOCK) {
3626 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3627 DRM_DEBUG_KMS("FDI train 2 done.\n");
3628 break;
3629 }
3630 udelay(50);
8db9d77b 3631 }
fa37d39e
SP
3632 if (retry < 5)
3633 break;
8db9d77b
ZW
3634 }
3635 if (i == 4)
5eddb70b 3636 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3637
3638 DRM_DEBUG_KMS("FDI train done.\n");
3639}
3640
357555c0
JB
3641/* Manual link training for Ivy Bridge A0 parts */
3642static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3643{
3644 struct drm_device *dev = crtc->dev;
3645 struct drm_i915_private *dev_priv = dev->dev_private;
3646 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3647 int pipe = intel_crtc->pipe;
139ccd3f 3648 u32 reg, temp, i, j;
357555c0
JB
3649
3650 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3651 for train result */
3652 reg = FDI_RX_IMR(pipe);
3653 temp = I915_READ(reg);
3654 temp &= ~FDI_RX_SYMBOL_LOCK;
3655 temp &= ~FDI_RX_BIT_LOCK;
3656 I915_WRITE(reg, temp);
3657
3658 POSTING_READ(reg);
3659 udelay(150);
3660
01a415fd
DV
3661 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3662 I915_READ(FDI_RX_IIR(pipe)));
3663
139ccd3f
JB
3664 /* Try each vswing and preemphasis setting twice before moving on */
3665 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3666 /* disable first in case we need to retry */
3667 reg = FDI_TX_CTL(pipe);
3668 temp = I915_READ(reg);
3669 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3670 temp &= ~FDI_TX_ENABLE;
3671 I915_WRITE(reg, temp);
357555c0 3672
139ccd3f
JB
3673 reg = FDI_RX_CTL(pipe);
3674 temp = I915_READ(reg);
3675 temp &= ~FDI_LINK_TRAIN_AUTO;
3676 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3677 temp &= ~FDI_RX_ENABLE;
3678 I915_WRITE(reg, temp);
357555c0 3679
139ccd3f 3680 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3681 reg = FDI_TX_CTL(pipe);
3682 temp = I915_READ(reg);
139ccd3f 3683 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3684 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3685 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3686 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3687 temp |= snb_b_fdi_train_param[j/2];
3688 temp |= FDI_COMPOSITE_SYNC;
3689 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3690
139ccd3f
JB
3691 I915_WRITE(FDI_RX_MISC(pipe),
3692 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3693
139ccd3f 3694 reg = FDI_RX_CTL(pipe);
357555c0 3695 temp = I915_READ(reg);
139ccd3f
JB
3696 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3697 temp |= FDI_COMPOSITE_SYNC;
3698 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3699
139ccd3f
JB
3700 POSTING_READ(reg);
3701 udelay(1); /* should be 0.5us */
357555c0 3702
139ccd3f
JB
3703 for (i = 0; i < 4; i++) {
3704 reg = FDI_RX_IIR(pipe);
3705 temp = I915_READ(reg);
3706 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3707
139ccd3f
JB
3708 if (temp & FDI_RX_BIT_LOCK ||
3709 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3710 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3711 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3712 i);
3713 break;
3714 }
3715 udelay(1); /* should be 0.5us */
3716 }
3717 if (i == 4) {
3718 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3719 continue;
3720 }
357555c0 3721
139ccd3f 3722 /* Train 2 */
357555c0
JB
3723 reg = FDI_TX_CTL(pipe);
3724 temp = I915_READ(reg);
139ccd3f
JB
3725 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3726 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3727 I915_WRITE(reg, temp);
3728
3729 reg = FDI_RX_CTL(pipe);
3730 temp = I915_READ(reg);
3731 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3732 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3733 I915_WRITE(reg, temp);
3734
3735 POSTING_READ(reg);
139ccd3f 3736 udelay(2); /* should be 1.5us */
357555c0 3737
139ccd3f
JB
3738 for (i = 0; i < 4; i++) {
3739 reg = FDI_RX_IIR(pipe);
3740 temp = I915_READ(reg);
3741 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3742
139ccd3f
JB
3743 if (temp & FDI_RX_SYMBOL_LOCK ||
3744 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3745 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3746 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3747 i);
3748 goto train_done;
3749 }
3750 udelay(2); /* should be 1.5us */
357555c0 3751 }
139ccd3f
JB
3752 if (i == 4)
3753 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3754 }
357555c0 3755
139ccd3f 3756train_done:
357555c0
JB
3757 DRM_DEBUG_KMS("FDI train done.\n");
3758}
3759
88cefb6c 3760static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3761{
88cefb6c 3762 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3763 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3764 int pipe = intel_crtc->pipe;
5eddb70b 3765 u32 reg, temp;
79e53945 3766
c64e311e 3767
c98e9dcf 3768 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3769 reg = FDI_RX_CTL(pipe);
3770 temp = I915_READ(reg);
627eb5a3 3771 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3772 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3773 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3774 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3775
3776 POSTING_READ(reg);
c98e9dcf
JB
3777 udelay(200);
3778
3779 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3780 temp = I915_READ(reg);
3781 I915_WRITE(reg, temp | FDI_PCDCLK);
3782
3783 POSTING_READ(reg);
c98e9dcf
JB
3784 udelay(200);
3785
20749730
PZ
3786 /* Enable CPU FDI TX PLL, always on for Ironlake */
3787 reg = FDI_TX_CTL(pipe);
3788 temp = I915_READ(reg);
3789 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3790 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3791
20749730
PZ
3792 POSTING_READ(reg);
3793 udelay(100);
6be4a607 3794 }
0e23b99d
JB
3795}
3796
88cefb6c
DV
3797static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3798{
3799 struct drm_device *dev = intel_crtc->base.dev;
3800 struct drm_i915_private *dev_priv = dev->dev_private;
3801 int pipe = intel_crtc->pipe;
3802 u32 reg, temp;
3803
3804 /* Switch from PCDclk to Rawclk */
3805 reg = FDI_RX_CTL(pipe);
3806 temp = I915_READ(reg);
3807 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3808
3809 /* Disable CPU FDI TX PLL */
3810 reg = FDI_TX_CTL(pipe);
3811 temp = I915_READ(reg);
3812 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3813
3814 POSTING_READ(reg);
3815 udelay(100);
3816
3817 reg = FDI_RX_CTL(pipe);
3818 temp = I915_READ(reg);
3819 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3820
3821 /* Wait for the clocks to turn off. */
3822 POSTING_READ(reg);
3823 udelay(100);
3824}
3825
0fc932b8
JB
3826static void ironlake_fdi_disable(struct drm_crtc *crtc)
3827{
3828 struct drm_device *dev = crtc->dev;
3829 struct drm_i915_private *dev_priv = dev->dev_private;
3830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3831 int pipe = intel_crtc->pipe;
3832 u32 reg, temp;
3833
3834 /* disable CPU FDI tx and PCH FDI rx */
3835 reg = FDI_TX_CTL(pipe);
3836 temp = I915_READ(reg);
3837 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3838 POSTING_READ(reg);
3839
3840 reg = FDI_RX_CTL(pipe);
3841 temp = I915_READ(reg);
3842 temp &= ~(0x7 << 16);
dfd07d72 3843 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3844 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3845
3846 POSTING_READ(reg);
3847 udelay(100);
3848
3849 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3850 if (HAS_PCH_IBX(dev))
6f06ce18 3851 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3852
3853 /* still set train pattern 1 */
3854 reg = FDI_TX_CTL(pipe);
3855 temp = I915_READ(reg);
3856 temp &= ~FDI_LINK_TRAIN_NONE;
3857 temp |= FDI_LINK_TRAIN_PATTERN_1;
3858 I915_WRITE(reg, temp);
3859
3860 reg = FDI_RX_CTL(pipe);
3861 temp = I915_READ(reg);
3862 if (HAS_PCH_CPT(dev)) {
3863 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3864 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3865 } else {
3866 temp &= ~FDI_LINK_TRAIN_NONE;
3867 temp |= FDI_LINK_TRAIN_PATTERN_1;
3868 }
3869 /* BPC in FDI rx is consistent with that in PIPECONF */
3870 temp &= ~(0x07 << 16);
dfd07d72 3871 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3872 I915_WRITE(reg, temp);
3873
3874 POSTING_READ(reg);
3875 udelay(100);
3876}
3877
5dce5b93
CW
3878bool intel_has_pending_fb_unpin(struct drm_device *dev)
3879{
3880 struct intel_crtc *crtc;
3881
3882 /* Note that we don't need to be called with mode_config.lock here
3883 * as our list of CRTC objects is static for the lifetime of the
3884 * device and so cannot disappear as we iterate. Similarly, we can
3885 * happily treat the predicates as racy, atomic checks as userspace
3886 * cannot claim and pin a new fb without at least acquring the
3887 * struct_mutex and so serialising with us.
3888 */
d3fcc808 3889 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3890 if (atomic_read(&crtc->unpin_work_count) == 0)
3891 continue;
3892
3893 if (crtc->unpin_work)
3894 intel_wait_for_vblank(dev, crtc->pipe);
3895
3896 return true;
3897 }
3898
3899 return false;
3900}
3901
d6bbafa1
CW
3902static void page_flip_completed(struct intel_crtc *intel_crtc)
3903{
3904 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3905 struct intel_unpin_work *work = intel_crtc->unpin_work;
3906
3907 /* ensure that the unpin work is consistent wrt ->pending. */
3908 smp_rmb();
3909 intel_crtc->unpin_work = NULL;
3910
3911 if (work->event)
3912 drm_send_vblank_event(intel_crtc->base.dev,
3913 intel_crtc->pipe,
3914 work->event);
3915
3916 drm_crtc_vblank_put(&intel_crtc->base);
3917
3918 wake_up_all(&dev_priv->pending_flip_queue);
3919 queue_work(dev_priv->wq, &work->work);
3920
3921 trace_i915_flip_complete(intel_crtc->plane,
3922 work->pending_flip_obj);
3923}
3924
46a55d30 3925void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3926{
0f91128d 3927 struct drm_device *dev = crtc->dev;
5bb61643 3928 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3929
2c10d571 3930 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
9c787942
CW
3931 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3932 !intel_crtc_has_pending_flip(crtc),
3933 60*HZ) == 0)) {
3934 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3935
5e2d7afc 3936 spin_lock_irq(&dev->event_lock);
9c787942
CW
3937 if (intel_crtc->unpin_work) {
3938 WARN_ONCE(1, "Removing stuck page flip\n");
3939 page_flip_completed(intel_crtc);
3940 }
5e2d7afc 3941 spin_unlock_irq(&dev->event_lock);
9c787942 3942 }
5bb61643 3943
975d568a
CW
3944 if (crtc->primary->fb) {
3945 mutex_lock(&dev->struct_mutex);
3946 intel_finish_fb(crtc->primary->fb);
3947 mutex_unlock(&dev->struct_mutex);
3948 }
e6c3a2a6
CW
3949}
3950
e615efe4
ED
3951/* Program iCLKIP clock to the desired frequency */
3952static void lpt_program_iclkip(struct drm_crtc *crtc)
3953{
3954 struct drm_device *dev = crtc->dev;
3955 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3956 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3957 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3958 u32 temp;
3959
a580516d 3960 mutex_lock(&dev_priv->sb_lock);
09153000 3961
e615efe4
ED
3962 /* It is necessary to ungate the pixclk gate prior to programming
3963 * the divisors, and gate it back when it is done.
3964 */
3965 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3966
3967 /* Disable SSCCTL */
3968 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3969 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3970 SBI_SSCCTL_DISABLE,
3971 SBI_ICLK);
e615efe4
ED
3972
3973 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3974 if (clock == 20000) {
e615efe4
ED
3975 auxdiv = 1;
3976 divsel = 0x41;
3977 phaseinc = 0x20;
3978 } else {
3979 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3980 * but the adjusted_mode->crtc_clock in in KHz. To get the
3981 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3982 * convert the virtual clock precision to KHz here for higher
3983 * precision.
3984 */
3985 u32 iclk_virtual_root_freq = 172800 * 1000;
3986 u32 iclk_pi_range = 64;
3987 u32 desired_divisor, msb_divisor_value, pi_value;
3988
12d7ceed 3989 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3990 msb_divisor_value = desired_divisor / iclk_pi_range;
3991 pi_value = desired_divisor % iclk_pi_range;
3992
3993 auxdiv = 0;
3994 divsel = msb_divisor_value - 2;
3995 phaseinc = pi_value;
3996 }
3997
3998 /* This should not happen with any sane values */
3999 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4000 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4001 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4002 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4003
4004 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 4005 clock,
e615efe4
ED
4006 auxdiv,
4007 divsel,
4008 phasedir,
4009 phaseinc);
4010
4011 /* Program SSCDIVINTPHASE6 */
988d6ee8 4012 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
4013 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4014 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4015 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4016 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4017 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4018 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4019 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4020
4021 /* Program SSCAUXDIV */
988d6ee8 4022 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4023 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4024 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4025 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4026
4027 /* Enable modulator and associated divider */
988d6ee8 4028 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4029 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4030 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
4031
4032 /* Wait for initialization time */
4033 udelay(24);
4034
4035 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000 4036
a580516d 4037 mutex_unlock(&dev_priv->sb_lock);
e615efe4
ED
4038}
4039
275f01b2
DV
4040static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4041 enum pipe pch_transcoder)
4042{
4043 struct drm_device *dev = crtc->base.dev;
4044 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4045 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4046
4047 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4048 I915_READ(HTOTAL(cpu_transcoder)));
4049 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4050 I915_READ(HBLANK(cpu_transcoder)));
4051 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4052 I915_READ(HSYNC(cpu_transcoder)));
4053
4054 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4055 I915_READ(VTOTAL(cpu_transcoder)));
4056 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4057 I915_READ(VBLANK(cpu_transcoder)));
4058 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4059 I915_READ(VSYNC(cpu_transcoder)));
4060 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4061 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4062}
4063
003632d9 4064static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4065{
4066 struct drm_i915_private *dev_priv = dev->dev_private;
4067 uint32_t temp;
4068
4069 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4070 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4071 return;
4072
4073 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4074 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4075
003632d9
ACO
4076 temp &= ~FDI_BC_BIFURCATION_SELECT;
4077 if (enable)
4078 temp |= FDI_BC_BIFURCATION_SELECT;
4079
4080 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4081 I915_WRITE(SOUTH_CHICKEN1, temp);
4082 POSTING_READ(SOUTH_CHICKEN1);
4083}
4084
4085static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4086{
4087 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4088
4089 switch (intel_crtc->pipe) {
4090 case PIPE_A:
4091 break;
4092 case PIPE_B:
6e3c9717 4093 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4094 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4095 else
003632d9 4096 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4097
4098 break;
4099 case PIPE_C:
003632d9 4100 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4101
4102 break;
4103 default:
4104 BUG();
4105 }
4106}
4107
f67a559d
JB
4108/*
4109 * Enable PCH resources required for PCH ports:
4110 * - PCH PLLs
4111 * - FDI training & RX/TX
4112 * - update transcoder timings
4113 * - DP transcoding bits
4114 * - transcoder
4115 */
4116static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4117{
4118 struct drm_device *dev = crtc->dev;
4119 struct drm_i915_private *dev_priv = dev->dev_private;
4120 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4121 int pipe = intel_crtc->pipe;
ee7b9f93 4122 u32 reg, temp;
2c07245f 4123
ab9412ba 4124 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4125
1fbc0d78
DV
4126 if (IS_IVYBRIDGE(dev))
4127 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4128
cd986abb
DV
4129 /* Write the TU size bits before fdi link training, so that error
4130 * detection works. */
4131 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4132 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4133
c98e9dcf 4134 /* For PCH output, training FDI link */
674cf967 4135 dev_priv->display.fdi_link_train(crtc);
2c07245f 4136
3ad8a208
DV
4137 /* We need to program the right clock selection before writing the pixel
4138 * mutliplier into the DPLL. */
303b81e0 4139 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4140 u32 sel;
4b645f14 4141
c98e9dcf 4142 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4143 temp |= TRANS_DPLL_ENABLE(pipe);
4144 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 4145 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
4146 temp |= sel;
4147 else
4148 temp &= ~sel;
c98e9dcf 4149 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4150 }
5eddb70b 4151
3ad8a208
DV
4152 /* XXX: pch pll's can be enabled any time before we enable the PCH
4153 * transcoder, and we actually should do this to not upset any PCH
4154 * transcoder that already use the clock when we share it.
4155 *
4156 * Note that enable_shared_dpll tries to do the right thing, but
4157 * get_shared_dpll unconditionally resets the pll - we need that to have
4158 * the right LVDS enable sequence. */
85b3894f 4159 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4160
d9b6cb56
JB
4161 /* set transcoder timing, panel must allow it */
4162 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4163 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4164
303b81e0 4165 intel_fdi_normal_train(crtc);
5e84e1a4 4166
c98e9dcf 4167 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4168 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
dfd07d72 4169 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
4170 reg = TRANS_DP_CTL(pipe);
4171 temp = I915_READ(reg);
4172 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4173 TRANS_DP_SYNC_MASK |
4174 TRANS_DP_BPC_MASK);
e3ef4479 4175 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4176 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
4177
4178 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4179 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 4180 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4181 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4182
4183 switch (intel_trans_dp_port_sel(crtc)) {
4184 case PCH_DP_B:
5eddb70b 4185 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
4186 break;
4187 case PCH_DP_C:
5eddb70b 4188 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
4189 break;
4190 case PCH_DP_D:
5eddb70b 4191 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4192 break;
4193 default:
e95d41e1 4194 BUG();
32f9d658 4195 }
2c07245f 4196
5eddb70b 4197 I915_WRITE(reg, temp);
6be4a607 4198 }
b52eb4dc 4199
b8a4f404 4200 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4201}
4202
1507e5bd
PZ
4203static void lpt_pch_enable(struct drm_crtc *crtc)
4204{
4205 struct drm_device *dev = crtc->dev;
4206 struct drm_i915_private *dev_priv = dev->dev_private;
4207 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4208 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4209
ab9412ba 4210 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4211
8c52b5e8 4212 lpt_program_iclkip(crtc);
1507e5bd 4213
0540e488 4214 /* Set transcoder timing. */
275f01b2 4215 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4216
937bb610 4217 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4218}
4219
190f68c5
ACO
4220struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4221 struct intel_crtc_state *crtc_state)
ee7b9f93 4222{
e2b78267 4223 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 4224 struct intel_shared_dpll *pll;
de419ab6 4225 struct intel_shared_dpll_config *shared_dpll;
e2b78267 4226 enum intel_dpll_id i;
ee7b9f93 4227
de419ab6
ML
4228 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4229
98b6bd99
DV
4230 if (HAS_PCH_IBX(dev_priv->dev)) {
4231 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 4232 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 4233 pll = &dev_priv->shared_dplls[i];
98b6bd99 4234
46edb027
DV
4235 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4236 crtc->base.base.id, pll->name);
98b6bd99 4237
de419ab6 4238 WARN_ON(shared_dpll[i].crtc_mask);
f2a69f44 4239
98b6bd99
DV
4240 goto found;
4241 }
4242
bcddf610
S
4243 if (IS_BROXTON(dev_priv->dev)) {
4244 /* PLL is attached to port in bxt */
4245 struct intel_encoder *encoder;
4246 struct intel_digital_port *intel_dig_port;
4247
4248 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4249 if (WARN_ON(!encoder))
4250 return NULL;
4251
4252 intel_dig_port = enc_to_dig_port(&encoder->base);
4253 /* 1:1 mapping between ports and PLLs */
4254 i = (enum intel_dpll_id)intel_dig_port->port;
4255 pll = &dev_priv->shared_dplls[i];
4256 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4257 crtc->base.base.id, pll->name);
de419ab6 4258 WARN_ON(shared_dpll[i].crtc_mask);
bcddf610
S
4259
4260 goto found;
4261 }
4262
e72f9fbf
DV
4263 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4264 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
4265
4266 /* Only want to check enabled timings first */
de419ab6 4267 if (shared_dpll[i].crtc_mask == 0)
ee7b9f93
JB
4268 continue;
4269
190f68c5 4270 if (memcmp(&crtc_state->dpll_hw_state,
de419ab6
ML
4271 &shared_dpll[i].hw_state,
4272 sizeof(crtc_state->dpll_hw_state)) == 0) {
8bd31e67 4273 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 4274 crtc->base.base.id, pll->name,
de419ab6 4275 shared_dpll[i].crtc_mask,
8bd31e67 4276 pll->active);
ee7b9f93
JB
4277 goto found;
4278 }
4279 }
4280
4281 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
4282 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4283 pll = &dev_priv->shared_dplls[i];
de419ab6 4284 if (shared_dpll[i].crtc_mask == 0) {
46edb027
DV
4285 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4286 crtc->base.base.id, pll->name);
ee7b9f93
JB
4287 goto found;
4288 }
4289 }
4290
4291 return NULL;
4292
4293found:
de419ab6
ML
4294 if (shared_dpll[i].crtc_mask == 0)
4295 shared_dpll[i].hw_state =
4296 crtc_state->dpll_hw_state;
f2a69f44 4297
190f68c5 4298 crtc_state->shared_dpll = i;
46edb027
DV
4299 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4300 pipe_name(crtc->pipe));
ee7b9f93 4301
de419ab6 4302 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
e04c7350 4303
ee7b9f93
JB
4304 return pll;
4305}
4306
de419ab6 4307static void intel_shared_dpll_commit(struct drm_atomic_state *state)
8bd31e67 4308{
de419ab6
ML
4309 struct drm_i915_private *dev_priv = to_i915(state->dev);
4310 struct intel_shared_dpll_config *shared_dpll;
8bd31e67
ACO
4311 struct intel_shared_dpll *pll;
4312 enum intel_dpll_id i;
4313
de419ab6
ML
4314 if (!to_intel_atomic_state(state)->dpll_set)
4315 return;
8bd31e67 4316
de419ab6 4317 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
8bd31e67
ACO
4318 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4319 pll = &dev_priv->shared_dplls[i];
de419ab6 4320 pll->config = shared_dpll[i];
8bd31e67
ACO
4321 }
4322}
4323
a1520318 4324static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4325{
4326 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 4327 int dslreg = PIPEDSL(pipe);
d4270e57
JB
4328 u32 temp;
4329
4330 temp = I915_READ(dslreg);
4331 udelay(500);
4332 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4333 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4334 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4335 }
4336}
4337
86adf9d7
ML
4338static int
4339skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4340 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4341 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4342{
86adf9d7
ML
4343 struct intel_crtc_scaler_state *scaler_state =
4344 &crtc_state->scaler_state;
4345 struct intel_crtc *intel_crtc =
4346 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4347 int need_scaling;
6156a456
CK
4348
4349 need_scaling = intel_rotation_90_or_270(rotation) ?
4350 (src_h != dst_w || src_w != dst_h):
4351 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4352
4353 /*
4354 * if plane is being disabled or scaler is no more required or force detach
4355 * - free scaler binded to this plane/crtc
4356 * - in order to do this, update crtc->scaler_usage
4357 *
4358 * Here scaler state in crtc_state is set free so that
4359 * scaler can be assigned to other user. Actual register
4360 * update to free the scaler is done in plane/panel-fit programming.
4361 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4362 */
86adf9d7 4363 if (force_detach || !need_scaling) {
a1b2278e 4364 if (*scaler_id >= 0) {
86adf9d7 4365 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4366 scaler_state->scalers[*scaler_id].in_use = 0;
4367
86adf9d7
ML
4368 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4369 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4370 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4371 scaler_state->scaler_users);
4372 *scaler_id = -1;
4373 }
4374 return 0;
4375 }
4376
4377 /* range checks */
4378 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4379 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4380
4381 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4382 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4383 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4384 "size is out of scaler range\n",
86adf9d7 4385 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4386 return -EINVAL;
4387 }
4388
86adf9d7
ML
4389 /* mark this plane as a scaler user in crtc_state */
4390 scaler_state->scaler_users |= (1 << scaler_user);
4391 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4392 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4393 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4394 scaler_state->scaler_users);
4395
4396 return 0;
4397}
4398
4399/**
4400 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4401 *
4402 * @state: crtc's scaler state
86adf9d7
ML
4403 *
4404 * Return
4405 * 0 - scaler_usage updated successfully
4406 * error - requested scaling cannot be supported or other error condition
4407 */
e435d6e5 4408int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4409{
4410 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4411 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7
ML
4412
4413 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4414 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4415
e435d6e5 4416 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
86adf9d7
ML
4417 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4418 state->pipe_src_w, state->pipe_src_h,
aad941d5 4419 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4420}
4421
4422/**
4423 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4424 *
4425 * @state: crtc's scaler state
86adf9d7
ML
4426 * @plane_state: atomic plane state to update
4427 *
4428 * Return
4429 * 0 - scaler_usage updated successfully
4430 * error - requested scaling cannot be supported or other error condition
4431 */
da20eabd
ML
4432static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4433 struct intel_plane_state *plane_state)
86adf9d7
ML
4434{
4435
4436 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4437 struct intel_plane *intel_plane =
4438 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4439 struct drm_framebuffer *fb = plane_state->base.fb;
4440 int ret;
4441
4442 bool force_detach = !fb || !plane_state->visible;
4443
4444 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4445 intel_plane->base.base.id, intel_crtc->pipe,
4446 drm_plane_index(&intel_plane->base));
4447
4448 ret = skl_update_scaler(crtc_state, force_detach,
4449 drm_plane_index(&intel_plane->base),
4450 &plane_state->scaler_id,
4451 plane_state->base.rotation,
4452 drm_rect_width(&plane_state->src) >> 16,
4453 drm_rect_height(&plane_state->src) >> 16,
4454 drm_rect_width(&plane_state->dst),
4455 drm_rect_height(&plane_state->dst));
4456
4457 if (ret || plane_state->scaler_id < 0)
4458 return ret;
4459
a1b2278e 4460 /* check colorkey */
818ed961 4461 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4462 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4463 intel_plane->base.base.id);
a1b2278e
CK
4464 return -EINVAL;
4465 }
4466
4467 /* Check src format */
86adf9d7
ML
4468 switch (fb->pixel_format) {
4469 case DRM_FORMAT_RGB565:
4470 case DRM_FORMAT_XBGR8888:
4471 case DRM_FORMAT_XRGB8888:
4472 case DRM_FORMAT_ABGR8888:
4473 case DRM_FORMAT_ARGB8888:
4474 case DRM_FORMAT_XRGB2101010:
4475 case DRM_FORMAT_XBGR2101010:
4476 case DRM_FORMAT_YUYV:
4477 case DRM_FORMAT_YVYU:
4478 case DRM_FORMAT_UYVY:
4479 case DRM_FORMAT_VYUY:
4480 break;
4481 default:
4482 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4483 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4484 return -EINVAL;
a1b2278e
CK
4485 }
4486
a1b2278e
CK
4487 return 0;
4488}
4489
e435d6e5
ML
4490static void skylake_scaler_disable(struct intel_crtc *crtc)
4491{
4492 int i;
4493
4494 for (i = 0; i < crtc->num_scalers; i++)
4495 skl_detach_scaler(crtc, i);
4496}
4497
4498static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4499{
4500 struct drm_device *dev = crtc->base.dev;
4501 struct drm_i915_private *dev_priv = dev->dev_private;
4502 int pipe = crtc->pipe;
a1b2278e
CK
4503 struct intel_crtc_scaler_state *scaler_state =
4504 &crtc->config->scaler_state;
4505
4506 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4507
6e3c9717 4508 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4509 int id;
4510
4511 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4512 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4513 return;
4514 }
4515
4516 id = scaler_state->scaler_id;
4517 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4518 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4519 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4520 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4521
4522 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4523 }
4524}
4525
b074cec8
JB
4526static void ironlake_pfit_enable(struct intel_crtc *crtc)
4527{
4528 struct drm_device *dev = crtc->base.dev;
4529 struct drm_i915_private *dev_priv = dev->dev_private;
4530 int pipe = crtc->pipe;
4531
6e3c9717 4532 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4533 /* Force use of hard-coded filter coefficients
4534 * as some pre-programmed values are broken,
4535 * e.g. x201.
4536 */
4537 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4538 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4539 PF_PIPE_SEL_IVB(pipe));
4540 else
4541 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4542 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4543 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4544 }
4545}
4546
20bc8673 4547void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4548{
cea165c3
VS
4549 struct drm_device *dev = crtc->base.dev;
4550 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4551
6e3c9717 4552 if (!crtc->config->ips_enabled)
d77e4531
PZ
4553 return;
4554
cea165c3
VS
4555 /* We can only enable IPS after we enable a plane and wait for a vblank */
4556 intel_wait_for_vblank(dev, crtc->pipe);
4557
d77e4531 4558 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4559 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4560 mutex_lock(&dev_priv->rps.hw_lock);
4561 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4562 mutex_unlock(&dev_priv->rps.hw_lock);
4563 /* Quoting Art Runyan: "its not safe to expect any particular
4564 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4565 * mailbox." Moreover, the mailbox may return a bogus state,
4566 * so we need to just enable it and continue on.
2a114cc1
BW
4567 */
4568 } else {
4569 I915_WRITE(IPS_CTL, IPS_ENABLE);
4570 /* The bit only becomes 1 in the next vblank, so this wait here
4571 * is essentially intel_wait_for_vblank. If we don't have this
4572 * and don't wait for vblanks until the end of crtc_enable, then
4573 * the HW state readout code will complain that the expected
4574 * IPS_CTL value is not the one we read. */
4575 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4576 DRM_ERROR("Timed out waiting for IPS enable\n");
4577 }
d77e4531
PZ
4578}
4579
20bc8673 4580void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4581{
4582 struct drm_device *dev = crtc->base.dev;
4583 struct drm_i915_private *dev_priv = dev->dev_private;
4584
6e3c9717 4585 if (!crtc->config->ips_enabled)
d77e4531
PZ
4586 return;
4587
4588 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4589 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4590 mutex_lock(&dev_priv->rps.hw_lock);
4591 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4592 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4593 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4594 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4595 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4596 } else {
2a114cc1 4597 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4598 POSTING_READ(IPS_CTL);
4599 }
d77e4531
PZ
4600
4601 /* We need to wait for a vblank before we can disable the plane. */
4602 intel_wait_for_vblank(dev, crtc->pipe);
4603}
4604
4605/** Loads the palette/gamma unit for the CRTC with the prepared values */
4606static void intel_crtc_load_lut(struct drm_crtc *crtc)
4607{
4608 struct drm_device *dev = crtc->dev;
4609 struct drm_i915_private *dev_priv = dev->dev_private;
4610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4611 enum pipe pipe = intel_crtc->pipe;
d77e4531
PZ
4612 int i;
4613 bool reenable_ips = false;
4614
4615 /* The clocks have to be on to load the palette. */
53d9f4e9 4616 if (!crtc->state->active)
d77e4531
PZ
4617 return;
4618
50360403 4619 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
409ee761 4620 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
d77e4531
PZ
4621 assert_dsi_pll_enabled(dev_priv);
4622 else
4623 assert_pll_enabled(dev_priv, pipe);
4624 }
4625
d77e4531
PZ
4626 /* Workaround : Do not read or write the pipe palette/gamma data while
4627 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4628 */
6e3c9717 4629 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4630 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4631 GAMMA_MODE_MODE_SPLIT)) {
4632 hsw_disable_ips(intel_crtc);
4633 reenable_ips = true;
4634 }
4635
4636 for (i = 0; i < 256; i++) {
f65a9c5b
VS
4637 u32 palreg;
4638
4639 if (HAS_GMCH_DISPLAY(dev))
4640 palreg = PALETTE(pipe, i);
4641 else
4642 palreg = LGC_PALETTE(pipe, i);
4643
4644 I915_WRITE(palreg,
d77e4531
PZ
4645 (intel_crtc->lut_r[i] << 16) |
4646 (intel_crtc->lut_g[i] << 8) |
4647 intel_crtc->lut_b[i]);
4648 }
4649
4650 if (reenable_ips)
4651 hsw_enable_ips(intel_crtc);
4652}
4653
7cac945f 4654static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4655{
7cac945f 4656 if (intel_crtc->overlay) {
d3eedb1a
VS
4657 struct drm_device *dev = intel_crtc->base.dev;
4658 struct drm_i915_private *dev_priv = dev->dev_private;
4659
4660 mutex_lock(&dev->struct_mutex);
4661 dev_priv->mm.interruptible = false;
4662 (void) intel_overlay_switch_off(intel_crtc->overlay);
4663 dev_priv->mm.interruptible = true;
4664 mutex_unlock(&dev->struct_mutex);
4665 }
4666
4667 /* Let userspace switch the overlay on again. In most cases userspace
4668 * has to recompute where to put it anyway.
4669 */
4670}
4671
87d4300a
ML
4672/**
4673 * intel_post_enable_primary - Perform operations after enabling primary plane
4674 * @crtc: the CRTC whose primary plane was just enabled
4675 *
4676 * Performs potentially sleeping operations that must be done after the primary
4677 * plane is enabled, such as updating FBC and IPS. Note that this may be
4678 * called due to an explicit primary plane update, or due to an implicit
4679 * re-enable that is caused when a sprite plane is updated to no longer
4680 * completely hide the primary plane.
4681 */
4682static void
4683intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4684{
4685 struct drm_device *dev = crtc->dev;
87d4300a 4686 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4687 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4688 int pipe = intel_crtc->pipe;
a5c4d7bc 4689
87d4300a
ML
4690 /*
4691 * BDW signals flip done immediately if the plane
4692 * is disabled, even if the plane enable is already
4693 * armed to occur at the next vblank :(
4694 */
4695 if (IS_BROADWELL(dev))
4696 intel_wait_for_vblank(dev, pipe);
a5c4d7bc 4697
87d4300a
ML
4698 /*
4699 * FIXME IPS should be fine as long as one plane is
4700 * enabled, but in practice it seems to have problems
4701 * when going from primary only to sprite only and vice
4702 * versa.
4703 */
a5c4d7bc
VS
4704 hsw_enable_ips(intel_crtc);
4705
f99d7069 4706 /*
87d4300a
ML
4707 * Gen2 reports pipe underruns whenever all planes are disabled.
4708 * So don't enable underrun reporting before at least some planes
4709 * are enabled.
4710 * FIXME: Need to fix the logic to work when we turn off all planes
4711 * but leave the pipe running.
f99d7069 4712 */
87d4300a
ML
4713 if (IS_GEN2(dev))
4714 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4715
4716 /* Underruns don't raise interrupts, so check manually. */
4717 if (HAS_GMCH_DISPLAY(dev))
4718 i9xx_check_fifo_underruns(dev_priv);
a5c4d7bc
VS
4719}
4720
87d4300a
ML
4721/**
4722 * intel_pre_disable_primary - Perform operations before disabling primary plane
4723 * @crtc: the CRTC whose primary plane is to be disabled
4724 *
4725 * Performs potentially sleeping operations that must be done before the
4726 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4727 * be called due to an explicit primary plane update, or due to an implicit
4728 * disable that is caused when a sprite plane completely hides the primary
4729 * plane.
4730 */
4731static void
4732intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4733{
4734 struct drm_device *dev = crtc->dev;
4735 struct drm_i915_private *dev_priv = dev->dev_private;
4736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4737 int pipe = intel_crtc->pipe;
a5c4d7bc 4738
87d4300a
ML
4739 /*
4740 * Gen2 reports pipe underruns whenever all planes are disabled.
4741 * So diasble underrun reporting before all the planes get disabled.
4742 * FIXME: Need to fix the logic to work when we turn off all planes
4743 * but leave the pipe running.
4744 */
4745 if (IS_GEN2(dev))
4746 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4747
87d4300a
ML
4748 /*
4749 * Vblank time updates from the shadow to live plane control register
4750 * are blocked if the memory self-refresh mode is active at that
4751 * moment. So to make sure the plane gets truly disabled, disable
4752 * first the self-refresh mode. The self-refresh enable bit in turn
4753 * will be checked/applied by the HW only at the next frame start
4754 * event which is after the vblank start event, so we need to have a
4755 * wait-for-vblank between disabling the plane and the pipe.
4756 */
262cd2e1 4757 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4758 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4759 dev_priv->wm.vlv.cxsr = false;
4760 intel_wait_for_vblank(dev, pipe);
4761 }
87d4300a 4762
87d4300a
ML
4763 /*
4764 * FIXME IPS should be fine as long as one plane is
4765 * enabled, but in practice it seems to have problems
4766 * when going from primary only to sprite only and vice
4767 * versa.
4768 */
a5c4d7bc 4769 hsw_disable_ips(intel_crtc);
87d4300a
ML
4770}
4771
ac21b225
ML
4772static void intel_post_plane_update(struct intel_crtc *crtc)
4773{
4774 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4775 struct drm_device *dev = crtc->base.dev;
7733b49b 4776 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225
ML
4777
4778 if (atomic->wait_vblank)
4779 intel_wait_for_vblank(dev, crtc->pipe);
4780
4781 intel_frontbuffer_flip(dev, atomic->fb_bits);
4782
852eb00d
VS
4783 if (atomic->disable_cxsr)
4784 crtc->wm.cxsr_allowed = true;
4785
f015c551
VS
4786 if (crtc->atomic.update_wm_post)
4787 intel_update_watermarks(&crtc->base);
4788
c80ac854 4789 if (atomic->update_fbc)
7733b49b 4790 intel_fbc_update(dev_priv);
ac21b225
ML
4791
4792 if (atomic->post_enable_primary)
4793 intel_post_enable_primary(&crtc->base);
4794
ac21b225
ML
4795 memset(atomic, 0, sizeof(*atomic));
4796}
4797
4798static void intel_pre_plane_update(struct intel_crtc *crtc)
4799{
4800 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4801 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225
ML
4802 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4803 struct drm_plane *p;
4804
4805 /* Track fb's for any planes being disabled */
ac21b225
ML
4806 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4807 struct intel_plane *plane = to_intel_plane(p);
ac21b225
ML
4808
4809 mutex_lock(&dev->struct_mutex);
a9ff8714
VS
4810 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL,
4811 plane->frontbuffer_bit);
ac21b225
ML
4812 mutex_unlock(&dev->struct_mutex);
4813 }
4814
4815 if (atomic->wait_for_flips)
4816 intel_crtc_wait_for_pending_flips(&crtc->base);
4817
c80ac854 4818 if (atomic->disable_fbc)
25ad93fd 4819 intel_fbc_disable_crtc(crtc);
ac21b225 4820
066cf55b
RV
4821 if (crtc->atomic.disable_ips)
4822 hsw_disable_ips(crtc);
4823
ac21b225
ML
4824 if (atomic->pre_disable_primary)
4825 intel_pre_disable_primary(&crtc->base);
852eb00d
VS
4826
4827 if (atomic->disable_cxsr) {
4828 crtc->wm.cxsr_allowed = false;
4829 intel_set_memory_cxsr(dev_priv, false);
4830 }
ac21b225
ML
4831}
4832
d032ffa0 4833static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4834{
4835 struct drm_device *dev = crtc->dev;
4836 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4837 struct drm_plane *p;
87d4300a
ML
4838 int pipe = intel_crtc->pipe;
4839
7cac945f 4840 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4841
d032ffa0
ML
4842 drm_for_each_plane_mask(p, dev, plane_mask)
4843 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4844
f99d7069
DV
4845 /*
4846 * FIXME: Once we grow proper nuclear flip support out of this we need
4847 * to compute the mask of flip planes precisely. For the time being
4848 * consider this a flip to a NULL plane.
4849 */
4850 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4851}
4852
f67a559d
JB
4853static void ironlake_crtc_enable(struct drm_crtc *crtc)
4854{
4855 struct drm_device *dev = crtc->dev;
4856 struct drm_i915_private *dev_priv = dev->dev_private;
4857 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4858 struct intel_encoder *encoder;
f67a559d 4859 int pipe = intel_crtc->pipe;
f67a559d 4860
53d9f4e9 4861 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4862 return;
4863
6e3c9717 4864 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4865 intel_prepare_shared_dpll(intel_crtc);
4866
6e3c9717 4867 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4868 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4869
4870 intel_set_pipe_timings(intel_crtc);
4871
6e3c9717 4872 if (intel_crtc->config->has_pch_encoder) {
29407aab 4873 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4874 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4875 }
4876
4877 ironlake_set_pipeconf(crtc);
4878
f67a559d 4879 intel_crtc->active = true;
8664281b 4880
a72e4c9f
DV
4881 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4882 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4883
f6736a1a 4884 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4885 if (encoder->pre_enable)
4886 encoder->pre_enable(encoder);
f67a559d 4887
6e3c9717 4888 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4889 /* Note: FDI PLL enabling _must_ be done before we enable the
4890 * cpu pipes, hence this is separate from all the other fdi/pch
4891 * enabling. */
88cefb6c 4892 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4893 } else {
4894 assert_fdi_tx_disabled(dev_priv, pipe);
4895 assert_fdi_rx_disabled(dev_priv, pipe);
4896 }
f67a559d 4897
b074cec8 4898 ironlake_pfit_enable(intel_crtc);
f67a559d 4899
9c54c0dd
JB
4900 /*
4901 * On ILK+ LUT must be loaded before the pipe is running but with
4902 * clocks enabled
4903 */
4904 intel_crtc_load_lut(crtc);
4905
f37fcc2a 4906 intel_update_watermarks(crtc);
e1fdc473 4907 intel_enable_pipe(intel_crtc);
f67a559d 4908
6e3c9717 4909 if (intel_crtc->config->has_pch_encoder)
f67a559d 4910 ironlake_pch_enable(crtc);
c98e9dcf 4911
f9b61ff6
DV
4912 assert_vblank_disabled(crtc);
4913 drm_crtc_vblank_on(crtc);
4914
fa5c73b1
DV
4915 for_each_encoder_on_crtc(dev, crtc, encoder)
4916 encoder->enable(encoder);
61b77ddd
DV
4917
4918 if (HAS_PCH_CPT(dev))
a1520318 4919 cpt_verify_modeset(dev, intel_crtc->pipe);
6be4a607
JB
4920}
4921
42db64ef
PZ
4922/* IPS only exists on ULT machines and is tied to pipe A. */
4923static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4924{
f5adf94e 4925 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4926}
4927
4f771f10
PZ
4928static void haswell_crtc_enable(struct drm_crtc *crtc)
4929{
4930 struct drm_device *dev = crtc->dev;
4931 struct drm_i915_private *dev_priv = dev->dev_private;
4932 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4933 struct intel_encoder *encoder;
99d736a2
ML
4934 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4935 struct intel_crtc_state *pipe_config =
4936 to_intel_crtc_state(crtc->state);
7d4aefd0 4937 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
4f771f10 4938
53d9f4e9 4939 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
4940 return;
4941
df8ad70c
DV
4942 if (intel_crtc_to_shared_dpll(intel_crtc))
4943 intel_enable_shared_dpll(intel_crtc);
4944
6e3c9717 4945 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4946 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97
DV
4947
4948 intel_set_pipe_timings(intel_crtc);
4949
6e3c9717
ACO
4950 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4951 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4952 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4953 }
4954
6e3c9717 4955 if (intel_crtc->config->has_pch_encoder) {
229fca97 4956 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4957 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4958 }
4959
4960 haswell_set_pipeconf(crtc);
4961
4962 intel_set_pipe_csc(crtc);
4963
4f771f10 4964 intel_crtc->active = true;
8664281b 4965
a72e4c9f 4966 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
7d4aefd0
SS
4967 for_each_encoder_on_crtc(dev, crtc, encoder) {
4968 if (encoder->pre_pll_enable)
4969 encoder->pre_pll_enable(encoder);
4f771f10
PZ
4970 if (encoder->pre_enable)
4971 encoder->pre_enable(encoder);
7d4aefd0 4972 }
4f771f10 4973
6e3c9717 4974 if (intel_crtc->config->has_pch_encoder) {
a72e4c9f
DV
4975 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4976 true);
4fe9467d
ID
4977 dev_priv->display.fdi_link_train(crtc);
4978 }
4979
7d4aefd0
SS
4980 if (!is_dsi)
4981 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4982
1c132b44 4983 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 4984 skylake_pfit_enable(intel_crtc);
ff6d9f55 4985 else
1c132b44 4986 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4987
4988 /*
4989 * On ILK+ LUT must be loaded before the pipe is running but with
4990 * clocks enabled
4991 */
4992 intel_crtc_load_lut(crtc);
4993
1f544388 4994 intel_ddi_set_pipe_settings(crtc);
7d4aefd0
SS
4995 if (!is_dsi)
4996 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4997
f37fcc2a 4998 intel_update_watermarks(crtc);
e1fdc473 4999 intel_enable_pipe(intel_crtc);
42db64ef 5000
6e3c9717 5001 if (intel_crtc->config->has_pch_encoder)
1507e5bd 5002 lpt_pch_enable(crtc);
4f771f10 5003
7d4aefd0 5004 if (intel_crtc->config->dp_encoder_is_mst && !is_dsi)
0e32b39c
DA
5005 intel_ddi_set_vc_payload_alloc(crtc, true);
5006
f9b61ff6
DV
5007 assert_vblank_disabled(crtc);
5008 drm_crtc_vblank_on(crtc);
5009
8807e55b 5010 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 5011 encoder->enable(encoder);
8807e55b
JN
5012 intel_opregion_notify_encoder(encoder, true);
5013 }
4f771f10 5014
e4916946
PZ
5015 /* If we change the relative order between pipe/planes enabling, we need
5016 * to change the workaround. */
99d736a2
ML
5017 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5018 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5019 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5020 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5021 }
4f771f10
PZ
5022}
5023
bfd16b2a 5024static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
5025{
5026 struct drm_device *dev = crtc->base.dev;
5027 struct drm_i915_private *dev_priv = dev->dev_private;
5028 int pipe = crtc->pipe;
5029
5030 /* To avoid upsetting the power well on haswell only disable the pfit if
5031 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 5032 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5033 I915_WRITE(PF_CTL(pipe), 0);
5034 I915_WRITE(PF_WIN_POS(pipe), 0);
5035 I915_WRITE(PF_WIN_SZ(pipe), 0);
5036 }
5037}
5038
6be4a607
JB
5039static void ironlake_crtc_disable(struct drm_crtc *crtc)
5040{
5041 struct drm_device *dev = crtc->dev;
5042 struct drm_i915_private *dev_priv = dev->dev_private;
5043 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5044 struct intel_encoder *encoder;
6be4a607 5045 int pipe = intel_crtc->pipe;
5eddb70b 5046 u32 reg, temp;
b52eb4dc 5047
ea9d758d
DV
5048 for_each_encoder_on_crtc(dev, crtc, encoder)
5049 encoder->disable(encoder);
5050
f9b61ff6
DV
5051 drm_crtc_vblank_off(crtc);
5052 assert_vblank_disabled(crtc);
5053
6e3c9717 5054 if (intel_crtc->config->has_pch_encoder)
a72e4c9f 5055 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
d925c59a 5056
575f7ab7 5057 intel_disable_pipe(intel_crtc);
32f9d658 5058
bfd16b2a 5059 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5060
5a74f70a
VS
5061 if (intel_crtc->config->has_pch_encoder)
5062 ironlake_fdi_disable(crtc);
5063
bf49ec8c
DV
5064 for_each_encoder_on_crtc(dev, crtc, encoder)
5065 if (encoder->post_disable)
5066 encoder->post_disable(encoder);
2c07245f 5067
6e3c9717 5068 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5069 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5070
d925c59a
DV
5071 if (HAS_PCH_CPT(dev)) {
5072 /* disable TRANS_DP_CTL */
5073 reg = TRANS_DP_CTL(pipe);
5074 temp = I915_READ(reg);
5075 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5076 TRANS_DP_PORT_SEL_MASK);
5077 temp |= TRANS_DP_PORT_SEL_NONE;
5078 I915_WRITE(reg, temp);
5079
5080 /* disable DPLL_SEL */
5081 temp = I915_READ(PCH_DPLL_SEL);
11887397 5082 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5083 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5084 }
e3421a18 5085
d925c59a
DV
5086 ironlake_fdi_pll_disable(intel_crtc);
5087 }
6be4a607 5088}
1b3c7a47 5089
4f771f10 5090static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5091{
4f771f10
PZ
5092 struct drm_device *dev = crtc->dev;
5093 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5094 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5095 struct intel_encoder *encoder;
6e3c9717 5096 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7d4aefd0 5097 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
ee7b9f93 5098
8807e55b
JN
5099 for_each_encoder_on_crtc(dev, crtc, encoder) {
5100 intel_opregion_notify_encoder(encoder, false);
4f771f10 5101 encoder->disable(encoder);
8807e55b 5102 }
4f771f10 5103
f9b61ff6
DV
5104 drm_crtc_vblank_off(crtc);
5105 assert_vblank_disabled(crtc);
5106
6e3c9717 5107 if (intel_crtc->config->has_pch_encoder)
a72e4c9f
DV
5108 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5109 false);
575f7ab7 5110 intel_disable_pipe(intel_crtc);
4f771f10 5111
6e3c9717 5112 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5113 intel_ddi_set_vc_payload_alloc(crtc, false);
5114
7d4aefd0
SS
5115 if (!is_dsi)
5116 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5117
1c132b44 5118 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5119 skylake_scaler_disable(intel_crtc);
ff6d9f55 5120 else
bfd16b2a 5121 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5122
7d4aefd0
SS
5123 if (!is_dsi)
5124 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5125
6e3c9717 5126 if (intel_crtc->config->has_pch_encoder) {
ab4d966c 5127 lpt_disable_pch_transcoder(dev_priv);
1ad960f2 5128 intel_ddi_fdi_disable(crtc);
83616634 5129 }
4f771f10 5130
97b040aa
ID
5131 for_each_encoder_on_crtc(dev, crtc, encoder)
5132 if (encoder->post_disable)
5133 encoder->post_disable(encoder);
4f771f10
PZ
5134}
5135
2dd24552
JB
5136static void i9xx_pfit_enable(struct intel_crtc *crtc)
5137{
5138 struct drm_device *dev = crtc->base.dev;
5139 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5140 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5141
681a8504 5142 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5143 return;
5144
2dd24552 5145 /*
c0b03411
DV
5146 * The panel fitter should only be adjusted whilst the pipe is disabled,
5147 * according to register description and PRM.
2dd24552 5148 */
c0b03411
DV
5149 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5150 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5151
b074cec8
JB
5152 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5153 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5154
5155 /* Border color in case we don't scale up to the full screen. Black by
5156 * default, change to something else for debugging. */
5157 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5158}
5159
d05410f9
DA
5160static enum intel_display_power_domain port_to_power_domain(enum port port)
5161{
5162 switch (port) {
5163 case PORT_A:
5164 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5165 case PORT_B:
5166 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5167 case PORT_C:
5168 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5169 case PORT_D:
5170 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
d8e19f99
XZ
5171 case PORT_E:
5172 return POWER_DOMAIN_PORT_DDI_E_2_LANES;
d05410f9
DA
5173 default:
5174 WARN_ON_ONCE(1);
5175 return POWER_DOMAIN_PORT_OTHER;
5176 }
5177}
5178
77d22dca
ID
5179#define for_each_power_domain(domain, mask) \
5180 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5181 if ((1 << (domain)) & (mask))
5182
319be8ae
ID
5183enum intel_display_power_domain
5184intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5185{
5186 struct drm_device *dev = intel_encoder->base.dev;
5187 struct intel_digital_port *intel_dig_port;
5188
5189 switch (intel_encoder->type) {
5190 case INTEL_OUTPUT_UNKNOWN:
5191 /* Only DDI platforms should ever use this output type */
5192 WARN_ON_ONCE(!HAS_DDI(dev));
5193 case INTEL_OUTPUT_DISPLAYPORT:
5194 case INTEL_OUTPUT_HDMI:
5195 case INTEL_OUTPUT_EDP:
5196 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5197 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5198 case INTEL_OUTPUT_DP_MST:
5199 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5200 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5201 case INTEL_OUTPUT_ANALOG:
5202 return POWER_DOMAIN_PORT_CRT;
5203 case INTEL_OUTPUT_DSI:
5204 return POWER_DOMAIN_PORT_DSI;
5205 default:
5206 return POWER_DOMAIN_PORT_OTHER;
5207 }
5208}
5209
5210static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5211{
319be8ae
ID
5212 struct drm_device *dev = crtc->dev;
5213 struct intel_encoder *intel_encoder;
5214 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5215 enum pipe pipe = intel_crtc->pipe;
77d22dca
ID
5216 unsigned long mask;
5217 enum transcoder transcoder;
5218
292b990e
ML
5219 if (!crtc->state->active)
5220 return 0;
5221
77d22dca
ID
5222 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5223
5224 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5225 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6e3c9717
ACO
5226 if (intel_crtc->config->pch_pfit.enabled ||
5227 intel_crtc->config->pch_pfit.force_thru)
77d22dca
ID
5228 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5229
319be8ae
ID
5230 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5231 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5232
77d22dca
ID
5233 return mask;
5234}
5235
292b990e 5236static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5237{
292b990e
ML
5238 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5239 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5240 enum intel_display_power_domain domain;
5241 unsigned long domains, new_domains, old_domains;
77d22dca 5242
292b990e
ML
5243 old_domains = intel_crtc->enabled_power_domains;
5244 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
77d22dca 5245
292b990e
ML
5246 domains = new_domains & ~old_domains;
5247
5248 for_each_power_domain(domain, domains)
5249 intel_display_power_get(dev_priv, domain);
5250
5251 return old_domains & ~new_domains;
5252}
5253
5254static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5255 unsigned long domains)
5256{
5257 enum intel_display_power_domain domain;
5258
5259 for_each_power_domain(domain, domains)
5260 intel_display_power_put(dev_priv, domain);
5261}
77d22dca 5262
292b990e
ML
5263static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
5264{
5265 struct drm_device *dev = state->dev;
5266 struct drm_i915_private *dev_priv = dev->dev_private;
5267 unsigned long put_domains[I915_MAX_PIPES] = {};
5268 struct drm_crtc_state *crtc_state;
5269 struct drm_crtc *crtc;
5270 int i;
77d22dca 5271
292b990e
ML
5272 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5273 if (needs_modeset(crtc->state))
5274 put_domains[to_intel_crtc(crtc)->pipe] =
5275 modeset_get_crtc_power_domains(crtc);
77d22dca
ID
5276 }
5277
27c329ed
ML
5278 if (dev_priv->display.modeset_commit_cdclk) {
5279 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5280
5281 if (cdclk != dev_priv->cdclk_freq &&
5282 !WARN_ON(!state->allow_modeset))
5283 dev_priv->display.modeset_commit_cdclk(state);
5284 }
50f6e502 5285
292b990e
ML
5286 for (i = 0; i < I915_MAX_PIPES; i++)
5287 if (put_domains[i])
5288 modeset_put_power_domains(dev_priv, put_domains[i]);
77d22dca
ID
5289}
5290
adafdc6f
MK
5291static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5292{
5293 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5294
5295 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5296 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5297 return max_cdclk_freq;
5298 else if (IS_CHERRYVIEW(dev_priv))
5299 return max_cdclk_freq*95/100;
5300 else if (INTEL_INFO(dev_priv)->gen < 4)
5301 return 2*max_cdclk_freq*90/100;
5302 else
5303 return max_cdclk_freq*90/100;
5304}
5305
560a7ae4
DL
5306static void intel_update_max_cdclk(struct drm_device *dev)
5307{
5308 struct drm_i915_private *dev_priv = dev->dev_private;
5309
5310 if (IS_SKYLAKE(dev)) {
5311 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5312
5313 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5314 dev_priv->max_cdclk_freq = 675000;
5315 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5316 dev_priv->max_cdclk_freq = 540000;
5317 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5318 dev_priv->max_cdclk_freq = 450000;
5319 else
5320 dev_priv->max_cdclk_freq = 337500;
5321 } else if (IS_BROADWELL(dev)) {
5322 /*
5323 * FIXME with extra cooling we can allow
5324 * 540 MHz for ULX and 675 Mhz for ULT.
5325 * How can we know if extra cooling is
5326 * available? PCI ID, VTB, something else?
5327 */
5328 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5329 dev_priv->max_cdclk_freq = 450000;
5330 else if (IS_BDW_ULX(dev))
5331 dev_priv->max_cdclk_freq = 450000;
5332 else if (IS_BDW_ULT(dev))
5333 dev_priv->max_cdclk_freq = 540000;
5334 else
5335 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5336 } else if (IS_CHERRYVIEW(dev)) {
5337 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5338 } else if (IS_VALLEYVIEW(dev)) {
5339 dev_priv->max_cdclk_freq = 400000;
5340 } else {
5341 /* otherwise assume cdclk is fixed */
5342 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5343 }
5344
adafdc6f
MK
5345 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5346
560a7ae4
DL
5347 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5348 dev_priv->max_cdclk_freq);
adafdc6f
MK
5349
5350 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5351 dev_priv->max_dotclk_freq);
560a7ae4
DL
5352}
5353
5354static void intel_update_cdclk(struct drm_device *dev)
5355{
5356 struct drm_i915_private *dev_priv = dev->dev_private;
5357
5358 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5359 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5360 dev_priv->cdclk_freq);
5361
5362 /*
5363 * Program the gmbus_freq based on the cdclk frequency.
5364 * BSpec erroneously claims we should aim for 4MHz, but
5365 * in fact 1MHz is the correct frequency.
5366 */
5367 if (IS_VALLEYVIEW(dev)) {
5368 /*
5369 * Program the gmbus_freq based on the cdclk frequency.
5370 * BSpec erroneously claims we should aim for 4MHz, but
5371 * in fact 1MHz is the correct frequency.
5372 */
5373 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5374 }
5375
5376 if (dev_priv->max_cdclk_freq == 0)
5377 intel_update_max_cdclk(dev);
5378}
5379
70d0c574 5380static void broxton_set_cdclk(struct drm_device *dev, int frequency)
f8437dd1
VK
5381{
5382 struct drm_i915_private *dev_priv = dev->dev_private;
5383 uint32_t divider;
5384 uint32_t ratio;
5385 uint32_t current_freq;
5386 int ret;
5387
5388 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5389 switch (frequency) {
5390 case 144000:
5391 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5392 ratio = BXT_DE_PLL_RATIO(60);
5393 break;
5394 case 288000:
5395 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5396 ratio = BXT_DE_PLL_RATIO(60);
5397 break;
5398 case 384000:
5399 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5400 ratio = BXT_DE_PLL_RATIO(60);
5401 break;
5402 case 576000:
5403 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5404 ratio = BXT_DE_PLL_RATIO(60);
5405 break;
5406 case 624000:
5407 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5408 ratio = BXT_DE_PLL_RATIO(65);
5409 break;
5410 case 19200:
5411 /*
5412 * Bypass frequency with DE PLL disabled. Init ratio, divider
5413 * to suppress GCC warning.
5414 */
5415 ratio = 0;
5416 divider = 0;
5417 break;
5418 default:
5419 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5420
5421 return;
5422 }
5423
5424 mutex_lock(&dev_priv->rps.hw_lock);
5425 /* Inform power controller of upcoming frequency change */
5426 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5427 0x80000000);
5428 mutex_unlock(&dev_priv->rps.hw_lock);
5429
5430 if (ret) {
5431 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5432 ret, frequency);
5433 return;
5434 }
5435
5436 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5437 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5438 current_freq = current_freq * 500 + 1000;
5439
5440 /*
5441 * DE PLL has to be disabled when
5442 * - setting to 19.2MHz (bypass, PLL isn't used)
5443 * - before setting to 624MHz (PLL needs toggling)
5444 * - before setting to any frequency from 624MHz (PLL needs toggling)
5445 */
5446 if (frequency == 19200 || frequency == 624000 ||
5447 current_freq == 624000) {
5448 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5449 /* Timeout 200us */
5450 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5451 1))
5452 DRM_ERROR("timout waiting for DE PLL unlock\n");
5453 }
5454
5455 if (frequency != 19200) {
5456 uint32_t val;
5457
5458 val = I915_READ(BXT_DE_PLL_CTL);
5459 val &= ~BXT_DE_PLL_RATIO_MASK;
5460 val |= ratio;
5461 I915_WRITE(BXT_DE_PLL_CTL, val);
5462
5463 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5464 /* Timeout 200us */
5465 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5466 DRM_ERROR("timeout waiting for DE PLL lock\n");
5467
5468 val = I915_READ(CDCLK_CTL);
5469 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5470 val |= divider;
5471 /*
5472 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5473 * enable otherwise.
5474 */
5475 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5476 if (frequency >= 500000)
5477 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5478
5479 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5480 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5481 val |= (frequency - 1000) / 500;
5482 I915_WRITE(CDCLK_CTL, val);
5483 }
5484
5485 mutex_lock(&dev_priv->rps.hw_lock);
5486 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5487 DIV_ROUND_UP(frequency, 25000));
5488 mutex_unlock(&dev_priv->rps.hw_lock);
5489
5490 if (ret) {
5491 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5492 ret, frequency);
5493 return;
5494 }
5495
a47871bd 5496 intel_update_cdclk(dev);
f8437dd1
VK
5497}
5498
5499void broxton_init_cdclk(struct drm_device *dev)
5500{
5501 struct drm_i915_private *dev_priv = dev->dev_private;
5502 uint32_t val;
5503
5504 /*
5505 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5506 * or else the reset will hang because there is no PCH to respond.
5507 * Move the handshake programming to initialization sequence.
5508 * Previously was left up to BIOS.
5509 */
5510 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5511 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5512 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5513
5514 /* Enable PG1 for cdclk */
5515 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5516
5517 /* check if cd clock is enabled */
5518 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5519 DRM_DEBUG_KMS("Display already initialized\n");
5520 return;
5521 }
5522
5523 /*
5524 * FIXME:
5525 * - The initial CDCLK needs to be read from VBT.
5526 * Need to make this change after VBT has changes for BXT.
5527 * - check if setting the max (or any) cdclk freq is really necessary
5528 * here, it belongs to modeset time
5529 */
5530 broxton_set_cdclk(dev, 624000);
5531
5532 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5533 POSTING_READ(DBUF_CTL);
5534
f8437dd1
VK
5535 udelay(10);
5536
5537 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5538 DRM_ERROR("DBuf power enable timeout!\n");
5539}
5540
5541void broxton_uninit_cdclk(struct drm_device *dev)
5542{
5543 struct drm_i915_private *dev_priv = dev->dev_private;
5544
5545 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5546 POSTING_READ(DBUF_CTL);
5547
f8437dd1
VK
5548 udelay(10);
5549
5550 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5551 DRM_ERROR("DBuf power disable timeout!\n");
5552
5553 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5554 broxton_set_cdclk(dev, 19200);
5555
5556 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5557}
5558
5d96d8af
DL
5559static const struct skl_cdclk_entry {
5560 unsigned int freq;
5561 unsigned int vco;
5562} skl_cdclk_frequencies[] = {
5563 { .freq = 308570, .vco = 8640 },
5564 { .freq = 337500, .vco = 8100 },
5565 { .freq = 432000, .vco = 8640 },
5566 { .freq = 450000, .vco = 8100 },
5567 { .freq = 540000, .vco = 8100 },
5568 { .freq = 617140, .vco = 8640 },
5569 { .freq = 675000, .vco = 8100 },
5570};
5571
5572static unsigned int skl_cdclk_decimal(unsigned int freq)
5573{
5574 return (freq - 1000) / 500;
5575}
5576
5577static unsigned int skl_cdclk_get_vco(unsigned int freq)
5578{
5579 unsigned int i;
5580
5581 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5582 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5583
5584 if (e->freq == freq)
5585 return e->vco;
5586 }
5587
5588 return 8100;
5589}
5590
5591static void
5592skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5593{
5594 unsigned int min_freq;
5595 u32 val;
5596
5597 /* select the minimum CDCLK before enabling DPLL 0 */
5598 val = I915_READ(CDCLK_CTL);
5599 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5600 val |= CDCLK_FREQ_337_308;
5601
5602 if (required_vco == 8640)
5603 min_freq = 308570;
5604 else
5605 min_freq = 337500;
5606
5607 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5608
5609 I915_WRITE(CDCLK_CTL, val);
5610 POSTING_READ(CDCLK_CTL);
5611
5612 /*
5613 * We always enable DPLL0 with the lowest link rate possible, but still
5614 * taking into account the VCO required to operate the eDP panel at the
5615 * desired frequency. The usual DP link rates operate with a VCO of
5616 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5617 * The modeset code is responsible for the selection of the exact link
5618 * rate later on, with the constraint of choosing a frequency that
5619 * works with required_vco.
5620 */
5621 val = I915_READ(DPLL_CTRL1);
5622
5623 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5624 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5625 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5626 if (required_vco == 8640)
5627 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5628 SKL_DPLL0);
5629 else
5630 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5631 SKL_DPLL0);
5632
5633 I915_WRITE(DPLL_CTRL1, val);
5634 POSTING_READ(DPLL_CTRL1);
5635
5636 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5637
5638 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5639 DRM_ERROR("DPLL0 not locked\n");
5640}
5641
5642static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5643{
5644 int ret;
5645 u32 val;
5646
5647 /* inform PCU we want to change CDCLK */
5648 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5649 mutex_lock(&dev_priv->rps.hw_lock);
5650 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5651 mutex_unlock(&dev_priv->rps.hw_lock);
5652
5653 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5654}
5655
5656static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5657{
5658 unsigned int i;
5659
5660 for (i = 0; i < 15; i++) {
5661 if (skl_cdclk_pcu_ready(dev_priv))
5662 return true;
5663 udelay(10);
5664 }
5665
5666 return false;
5667}
5668
5669static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5670{
560a7ae4 5671 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5672 u32 freq_select, pcu_ack;
5673
5674 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5675
5676 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5677 DRM_ERROR("failed to inform PCU about cdclk change\n");
5678 return;
5679 }
5680
5681 /* set CDCLK_CTL */
5682 switch(freq) {
5683 case 450000:
5684 case 432000:
5685 freq_select = CDCLK_FREQ_450_432;
5686 pcu_ack = 1;
5687 break;
5688 case 540000:
5689 freq_select = CDCLK_FREQ_540;
5690 pcu_ack = 2;
5691 break;
5692 case 308570:
5693 case 337500:
5694 default:
5695 freq_select = CDCLK_FREQ_337_308;
5696 pcu_ack = 0;
5697 break;
5698 case 617140:
5699 case 675000:
5700 freq_select = CDCLK_FREQ_675_617;
5701 pcu_ack = 3;
5702 break;
5703 }
5704
5705 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5706 POSTING_READ(CDCLK_CTL);
5707
5708 /* inform PCU of the change */
5709 mutex_lock(&dev_priv->rps.hw_lock);
5710 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5711 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5712
5713 intel_update_cdclk(dev);
5d96d8af
DL
5714}
5715
5716void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5717{
5718 /* disable DBUF power */
5719 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5720 POSTING_READ(DBUF_CTL);
5721
5722 udelay(10);
5723
5724 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5725 DRM_ERROR("DBuf power disable timeout\n");
5726
4e961e42
AM
5727 /*
5728 * DMC assumes ownership of LCPLL and will get confused if we touch it.
5729 */
5730 if (dev_priv->csr.dmc_payload) {
5731 /* disable DPLL0 */
5732 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) &
5733 ~LCPLL_PLL_ENABLE);
5734 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5735 DRM_ERROR("Couldn't disable DPLL0\n");
5736 }
5d96d8af
DL
5737
5738 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5739}
5740
5741void skl_init_cdclk(struct drm_i915_private *dev_priv)
5742{
5743 u32 val;
5744 unsigned int required_vco;
5745
5746 /* enable PCH reset handshake */
5747 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5748 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5749
5750 /* enable PG1 and Misc I/O */
5751 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5752
39d9b85a
GW
5753 /* DPLL0 not enabled (happens on early BIOS versions) */
5754 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5755 /* enable DPLL0 */
5756 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5757 skl_dpll0_enable(dev_priv, required_vco);
5d96d8af
DL
5758 }
5759
5d96d8af
DL
5760 /* set CDCLK to the frequency the BIOS chose */
5761 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5762
5763 /* enable DBUF power */
5764 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5765 POSTING_READ(DBUF_CTL);
5766
5767 udelay(10);
5768
5769 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5770 DRM_ERROR("DBuf power enable timeout\n");
5771}
5772
30a970c6
JB
5773/* Adjust CDclk dividers to allow high res or save power if possible */
5774static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5775{
5776 struct drm_i915_private *dev_priv = dev->dev_private;
5777 u32 val, cmd;
5778
164dfd28
VK
5779 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5780 != dev_priv->cdclk_freq);
d60c4473 5781
dfcab17e 5782 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5783 cmd = 2;
dfcab17e 5784 else if (cdclk == 266667)
30a970c6
JB
5785 cmd = 1;
5786 else
5787 cmd = 0;
5788
5789 mutex_lock(&dev_priv->rps.hw_lock);
5790 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5791 val &= ~DSPFREQGUAR_MASK;
5792 val |= (cmd << DSPFREQGUAR_SHIFT);
5793 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5794 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5795 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5796 50)) {
5797 DRM_ERROR("timed out waiting for CDclk change\n");
5798 }
5799 mutex_unlock(&dev_priv->rps.hw_lock);
5800
54433e91
VS
5801 mutex_lock(&dev_priv->sb_lock);
5802
dfcab17e 5803 if (cdclk == 400000) {
6bcda4f0 5804 u32 divider;
30a970c6 5805
6bcda4f0 5806 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5807
30a970c6
JB
5808 /* adjust cdclk divider */
5809 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 5810 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
5811 val |= divider;
5812 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5813
5814 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 5815 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
5816 50))
5817 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5818 }
5819
30a970c6
JB
5820 /* adjust self-refresh exit latency value */
5821 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5822 val &= ~0x7f;
5823
5824 /*
5825 * For high bandwidth configs, we set a higher latency in the bunit
5826 * so that the core display fetch happens in time to avoid underruns.
5827 */
dfcab17e 5828 if (cdclk == 400000)
30a970c6
JB
5829 val |= 4500 / 250; /* 4.5 usec */
5830 else
5831 val |= 3000 / 250; /* 3.0 usec */
5832 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5833
a580516d 5834 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5835
b6283055 5836 intel_update_cdclk(dev);
30a970c6
JB
5837}
5838
383c5a6a
VS
5839static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5840{
5841 struct drm_i915_private *dev_priv = dev->dev_private;
5842 u32 val, cmd;
5843
164dfd28
VK
5844 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5845 != dev_priv->cdclk_freq);
383c5a6a
VS
5846
5847 switch (cdclk) {
383c5a6a
VS
5848 case 333333:
5849 case 320000:
383c5a6a 5850 case 266667:
383c5a6a 5851 case 200000:
383c5a6a
VS
5852 break;
5853 default:
5f77eeb0 5854 MISSING_CASE(cdclk);
383c5a6a
VS
5855 return;
5856 }
5857
9d0d3fda
VS
5858 /*
5859 * Specs are full of misinformation, but testing on actual
5860 * hardware has shown that we just need to write the desired
5861 * CCK divider into the Punit register.
5862 */
5863 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5864
383c5a6a
VS
5865 mutex_lock(&dev_priv->rps.hw_lock);
5866 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5867 val &= ~DSPFREQGUAR_MASK_CHV;
5868 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5869 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5870 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5871 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5872 50)) {
5873 DRM_ERROR("timed out waiting for CDclk change\n");
5874 }
5875 mutex_unlock(&dev_priv->rps.hw_lock);
5876
b6283055 5877 intel_update_cdclk(dev);
383c5a6a
VS
5878}
5879
30a970c6
JB
5880static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5881 int max_pixclk)
5882{
6bcda4f0 5883 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 5884 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 5885
30a970c6
JB
5886 /*
5887 * Really only a few cases to deal with, as only 4 CDclks are supported:
5888 * 200MHz
5889 * 267MHz
29dc7ef3 5890 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
5891 * 400MHz (VLV only)
5892 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5893 * of the lower bin and adjust if needed.
e37c67a1
VS
5894 *
5895 * We seem to get an unstable or solid color picture at 200MHz.
5896 * Not sure what's wrong. For now use 200MHz only when all pipes
5897 * are off.
30a970c6 5898 */
6cca3195
VS
5899 if (!IS_CHERRYVIEW(dev_priv) &&
5900 max_pixclk > freq_320*limit/100)
dfcab17e 5901 return 400000;
6cca3195 5902 else if (max_pixclk > 266667*limit/100)
29dc7ef3 5903 return freq_320;
e37c67a1 5904 else if (max_pixclk > 0)
dfcab17e 5905 return 266667;
e37c67a1
VS
5906 else
5907 return 200000;
30a970c6
JB
5908}
5909
f8437dd1
VK
5910static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5911 int max_pixclk)
5912{
5913 /*
5914 * FIXME:
5915 * - remove the guardband, it's not needed on BXT
5916 * - set 19.2MHz bypass frequency if there are no active pipes
5917 */
5918 if (max_pixclk > 576000*9/10)
5919 return 624000;
5920 else if (max_pixclk > 384000*9/10)
5921 return 576000;
5922 else if (max_pixclk > 288000*9/10)
5923 return 384000;
5924 else if (max_pixclk > 144000*9/10)
5925 return 288000;
5926 else
5927 return 144000;
5928}
5929
a821fc46
ACO
5930/* Compute the max pixel clock for new configuration. Uses atomic state if
5931 * that's non-NULL, look at current state otherwise. */
5932static int intel_mode_max_pixclk(struct drm_device *dev,
5933 struct drm_atomic_state *state)
30a970c6 5934{
30a970c6 5935 struct intel_crtc *intel_crtc;
304603f4 5936 struct intel_crtc_state *crtc_state;
30a970c6
JB
5937 int max_pixclk = 0;
5938
d3fcc808 5939 for_each_intel_crtc(dev, intel_crtc) {
27c329ed 5940 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
304603f4
ACO
5941 if (IS_ERR(crtc_state))
5942 return PTR_ERR(crtc_state);
5943
5944 if (!crtc_state->base.enable)
5945 continue;
5946
5947 max_pixclk = max(max_pixclk,
5948 crtc_state->base.adjusted_mode.crtc_clock);
30a970c6
JB
5949 }
5950
5951 return max_pixclk;
5952}
5953
27c329ed 5954static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 5955{
27c329ed
ML
5956 struct drm_device *dev = state->dev;
5957 struct drm_i915_private *dev_priv = dev->dev_private;
5958 int max_pixclk = intel_mode_max_pixclk(dev, state);
30a970c6 5959
304603f4
ACO
5960 if (max_pixclk < 0)
5961 return max_pixclk;
30a970c6 5962
27c329ed
ML
5963 to_intel_atomic_state(state)->cdclk =
5964 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 5965
27c329ed
ML
5966 return 0;
5967}
304603f4 5968
27c329ed
ML
5969static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5970{
5971 struct drm_device *dev = state->dev;
5972 struct drm_i915_private *dev_priv = dev->dev_private;
5973 int max_pixclk = intel_mode_max_pixclk(dev, state);
85a96e7a 5974
27c329ed
ML
5975 if (max_pixclk < 0)
5976 return max_pixclk;
85a96e7a 5977
27c329ed
ML
5978 to_intel_atomic_state(state)->cdclk =
5979 broxton_calc_cdclk(dev_priv, max_pixclk);
85a96e7a 5980
27c329ed 5981 return 0;
30a970c6
JB
5982}
5983
1e69cd74
VS
5984static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5985{
5986 unsigned int credits, default_credits;
5987
5988 if (IS_CHERRYVIEW(dev_priv))
5989 default_credits = PFI_CREDIT(12);
5990 else
5991 default_credits = PFI_CREDIT(8);
5992
bfa7df01 5993 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
5994 /* CHV suggested value is 31 or 63 */
5995 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 5996 credits = PFI_CREDIT_63;
1e69cd74
VS
5997 else
5998 credits = PFI_CREDIT(15);
5999 } else {
6000 credits = default_credits;
6001 }
6002
6003 /*
6004 * WA - write default credits before re-programming
6005 * FIXME: should we also set the resend bit here?
6006 */
6007 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6008 default_credits);
6009
6010 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6011 credits | PFI_CREDIT_RESEND);
6012
6013 /*
6014 * FIXME is this guaranteed to clear
6015 * immediately or should we poll for it?
6016 */
6017 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6018}
6019
27c329ed 6020static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6021{
a821fc46 6022 struct drm_device *dev = old_state->dev;
27c329ed 6023 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
30a970c6 6024 struct drm_i915_private *dev_priv = dev->dev_private;
30a970c6 6025
27c329ed
ML
6026 /*
6027 * FIXME: We can end up here with all power domains off, yet
6028 * with a CDCLK frequency other than the minimum. To account
6029 * for this take the PIPE-A power domain, which covers the HW
6030 * blocks needed for the following programming. This can be
6031 * removed once it's guaranteed that we get here either with
6032 * the minimum CDCLK set, or the required power domains
6033 * enabled.
6034 */
6035 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6036
27c329ed
ML
6037 if (IS_CHERRYVIEW(dev))
6038 cherryview_set_cdclk(dev, req_cdclk);
6039 else
6040 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6041
27c329ed 6042 vlv_program_pfi_credits(dev_priv);
1e69cd74 6043
27c329ed 6044 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6045}
6046
89b667f8
JB
6047static void valleyview_crtc_enable(struct drm_crtc *crtc)
6048{
6049 struct drm_device *dev = crtc->dev;
a72e4c9f 6050 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6052 struct intel_encoder *encoder;
6053 int pipe = intel_crtc->pipe;
23538ef1 6054 bool is_dsi;
89b667f8 6055
53d9f4e9 6056 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6057 return;
6058
409ee761 6059 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
8525a235 6060
6e3c9717 6061 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6062 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6063
6064 intel_set_pipe_timings(intel_crtc);
6065
c14b0485
VS
6066 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6067 struct drm_i915_private *dev_priv = dev->dev_private;
6068
6069 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6070 I915_WRITE(CHV_CANVAS(pipe), 0);
6071 }
6072
5b18e57c
DV
6073 i9xx_set_pipeconf(intel_crtc);
6074
89b667f8 6075 intel_crtc->active = true;
89b667f8 6076
a72e4c9f 6077 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6078
89b667f8
JB
6079 for_each_encoder_on_crtc(dev, crtc, encoder)
6080 if (encoder->pre_pll_enable)
6081 encoder->pre_pll_enable(encoder);
6082
9d556c99 6083 if (!is_dsi) {
c0b4c660
VS
6084 if (IS_CHERRYVIEW(dev)) {
6085 chv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6086 chv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660
VS
6087 } else {
6088 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6089 vlv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660 6090 }
9d556c99 6091 }
89b667f8
JB
6092
6093 for_each_encoder_on_crtc(dev, crtc, encoder)
6094 if (encoder->pre_enable)
6095 encoder->pre_enable(encoder);
6096
2dd24552
JB
6097 i9xx_pfit_enable(intel_crtc);
6098
63cbb074
VS
6099 intel_crtc_load_lut(crtc);
6100
e1fdc473 6101 intel_enable_pipe(intel_crtc);
be6a6f8e 6102
4b3a9526
VS
6103 assert_vblank_disabled(crtc);
6104 drm_crtc_vblank_on(crtc);
6105
f9b61ff6
DV
6106 for_each_encoder_on_crtc(dev, crtc, encoder)
6107 encoder->enable(encoder);
89b667f8
JB
6108}
6109
f13c2ef3
DV
6110static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6111{
6112 struct drm_device *dev = crtc->base.dev;
6113 struct drm_i915_private *dev_priv = dev->dev_private;
6114
6e3c9717
ACO
6115 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6116 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6117}
6118
0b8765c6 6119static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6120{
6121 struct drm_device *dev = crtc->dev;
a72e4c9f 6122 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6123 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6124 struct intel_encoder *encoder;
79e53945 6125 int pipe = intel_crtc->pipe;
79e53945 6126
53d9f4e9 6127 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6128 return;
6129
f13c2ef3
DV
6130 i9xx_set_pll_dividers(intel_crtc);
6131
6e3c9717 6132 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6133 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6134
6135 intel_set_pipe_timings(intel_crtc);
6136
5b18e57c
DV
6137 i9xx_set_pipeconf(intel_crtc);
6138
f7abfe8b 6139 intel_crtc->active = true;
6b383a7f 6140
4a3436e8 6141 if (!IS_GEN2(dev))
a72e4c9f 6142 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6143
9d6d9f19
MK
6144 for_each_encoder_on_crtc(dev, crtc, encoder)
6145 if (encoder->pre_enable)
6146 encoder->pre_enable(encoder);
6147
f6736a1a
DV
6148 i9xx_enable_pll(intel_crtc);
6149
2dd24552
JB
6150 i9xx_pfit_enable(intel_crtc);
6151
63cbb074
VS
6152 intel_crtc_load_lut(crtc);
6153
f37fcc2a 6154 intel_update_watermarks(crtc);
e1fdc473 6155 intel_enable_pipe(intel_crtc);
be6a6f8e 6156
4b3a9526
VS
6157 assert_vblank_disabled(crtc);
6158 drm_crtc_vblank_on(crtc);
6159
f9b61ff6
DV
6160 for_each_encoder_on_crtc(dev, crtc, encoder)
6161 encoder->enable(encoder);
0b8765c6 6162}
79e53945 6163
87476d63
DV
6164static void i9xx_pfit_disable(struct intel_crtc *crtc)
6165{
6166 struct drm_device *dev = crtc->base.dev;
6167 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6168
6e3c9717 6169 if (!crtc->config->gmch_pfit.control)
328d8e82 6170 return;
87476d63 6171
328d8e82 6172 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6173
328d8e82
DV
6174 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6175 I915_READ(PFIT_CONTROL));
6176 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6177}
6178
0b8765c6
JB
6179static void i9xx_crtc_disable(struct drm_crtc *crtc)
6180{
6181 struct drm_device *dev = crtc->dev;
6182 struct drm_i915_private *dev_priv = dev->dev_private;
6183 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6184 struct intel_encoder *encoder;
0b8765c6 6185 int pipe = intel_crtc->pipe;
ef9c3aee 6186
6304cd91
VS
6187 /*
6188 * On gen2 planes are double buffered but the pipe isn't, so we must
6189 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
6190 * We also need to wait on all gmch platforms because of the
6191 * self-refresh mode constraint explained above.
6304cd91 6192 */
564ed191 6193 intel_wait_for_vblank(dev, pipe);
6304cd91 6194
4b3a9526
VS
6195 for_each_encoder_on_crtc(dev, crtc, encoder)
6196 encoder->disable(encoder);
6197
f9b61ff6
DV
6198 drm_crtc_vblank_off(crtc);
6199 assert_vblank_disabled(crtc);
6200
575f7ab7 6201 intel_disable_pipe(intel_crtc);
24a1f16d 6202
87476d63 6203 i9xx_pfit_disable(intel_crtc);
24a1f16d 6204
89b667f8
JB
6205 for_each_encoder_on_crtc(dev, crtc, encoder)
6206 if (encoder->post_disable)
6207 encoder->post_disable(encoder);
6208
409ee761 6209 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
076ed3b2
CML
6210 if (IS_CHERRYVIEW(dev))
6211 chv_disable_pll(dev_priv, pipe);
6212 else if (IS_VALLEYVIEW(dev))
6213 vlv_disable_pll(dev_priv, pipe);
6214 else
1c4e0274 6215 i9xx_disable_pll(intel_crtc);
076ed3b2 6216 }
0b8765c6 6217
d6db995f
VS
6218 for_each_encoder_on_crtc(dev, crtc, encoder)
6219 if (encoder->post_pll_disable)
6220 encoder->post_pll_disable(encoder);
6221
4a3436e8 6222 if (!IS_GEN2(dev))
a72e4c9f 6223 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6224}
6225
b17d48e2
ML
6226static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6227{
6228 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6229 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6230 enum intel_display_power_domain domain;
6231 unsigned long domains;
6232
6233 if (!intel_crtc->active)
6234 return;
6235
a539205a
ML
6236 if (to_intel_plane_state(crtc->primary->state)->visible) {
6237 intel_crtc_wait_for_pending_flips(crtc);
6238 intel_pre_disable_primary(crtc);
6239 }
6240
d032ffa0 6241 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
b17d48e2 6242 dev_priv->display.crtc_disable(crtc);
37d9078b
MR
6243 intel_crtc->active = false;
6244 intel_update_watermarks(crtc);
1f7457b1 6245 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6246
6247 domains = intel_crtc->enabled_power_domains;
6248 for_each_power_domain(domain, domains)
6249 intel_display_power_put(dev_priv, domain);
6250 intel_crtc->enabled_power_domains = 0;
6251}
6252
6b72d486
ML
6253/*
6254 * turn all crtc's off, but do not adjust state
6255 * This has to be paired with a call to intel_modeset_setup_hw_state.
6256 */
70e0bd74 6257int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6258{
70e0bd74
ML
6259 struct drm_mode_config *config = &dev->mode_config;
6260 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6261 struct drm_atomic_state *state;
6b72d486 6262 struct drm_crtc *crtc;
70e0bd74
ML
6263 unsigned crtc_mask = 0;
6264 int ret = 0;
6265
6266 if (WARN_ON(!ctx))
6267 return 0;
6268
6269 lockdep_assert_held(&ctx->ww_ctx);
6270 state = drm_atomic_state_alloc(dev);
6271 if (WARN_ON(!state))
6272 return -ENOMEM;
6273
6274 state->acquire_ctx = ctx;
6275 state->allow_modeset = true;
6276
6277 for_each_crtc(dev, crtc) {
6278 struct drm_crtc_state *crtc_state =
6279 drm_atomic_get_crtc_state(state, crtc);
6b72d486 6280
70e0bd74
ML
6281 ret = PTR_ERR_OR_ZERO(crtc_state);
6282 if (ret)
6283 goto free;
6284
6285 if (!crtc_state->active)
6286 continue;
6287
6288 crtc_state->active = false;
6289 crtc_mask |= 1 << drm_crtc_index(crtc);
6290 }
6291
6292 if (crtc_mask) {
74c090b1 6293 ret = drm_atomic_commit(state);
70e0bd74
ML
6294
6295 if (!ret) {
6296 for_each_crtc(dev, crtc)
6297 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6298 crtc->state->active = true;
6299
6300 return ret;
6301 }
6302 }
6303
6304free:
6305 if (ret)
6306 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6307 drm_atomic_state_free(state);
6308 return ret;
ee7b9f93
JB
6309}
6310
ea5b213a 6311void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6312{
4ef69c7a 6313 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6314
ea5b213a
CW
6315 drm_encoder_cleanup(encoder);
6316 kfree(intel_encoder);
7e7d76c3
JB
6317}
6318
0a91ca29
DV
6319/* Cross check the actual hw state with our own modeset state tracking (and it's
6320 * internal consistency). */
b980514c 6321static void intel_connector_check_state(struct intel_connector *connector)
79e53945 6322{
35dd3c64
ML
6323 struct drm_crtc *crtc = connector->base.state->crtc;
6324
6325 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6326 connector->base.base.id,
6327 connector->base.name);
6328
0a91ca29 6329 if (connector->get_hw_state(connector)) {
e85376cb 6330 struct intel_encoder *encoder = connector->encoder;
35dd3c64 6331 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6332
35dd3c64
ML
6333 I915_STATE_WARN(!crtc,
6334 "connector enabled without attached crtc\n");
0a91ca29 6335
35dd3c64
ML
6336 if (!crtc)
6337 return;
6338
6339 I915_STATE_WARN(!crtc->state->active,
6340 "connector is active, but attached crtc isn't\n");
6341
e85376cb 6342 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6343 return;
6344
e85376cb 6345 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6346 "atomic encoder doesn't match attached encoder\n");
6347
e85376cb 6348 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6349 "attached encoder crtc differs from connector crtc\n");
6350 } else {
4d688a2a
ML
6351 I915_STATE_WARN(crtc && crtc->state->active,
6352 "attached crtc is active, but connector isn't\n");
35dd3c64
ML
6353 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6354 "best encoder set without crtc!\n");
0a91ca29 6355 }
79e53945
JB
6356}
6357
08d9bc92
ACO
6358int intel_connector_init(struct intel_connector *connector)
6359{
6360 struct drm_connector_state *connector_state;
6361
6362 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6363 if (!connector_state)
6364 return -ENOMEM;
6365
6366 connector->base.state = connector_state;
6367 return 0;
6368}
6369
6370struct intel_connector *intel_connector_alloc(void)
6371{
6372 struct intel_connector *connector;
6373
6374 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6375 if (!connector)
6376 return NULL;
6377
6378 if (intel_connector_init(connector) < 0) {
6379 kfree(connector);
6380 return NULL;
6381 }
6382
6383 return connector;
6384}
6385
f0947c37
DV
6386/* Simple connector->get_hw_state implementation for encoders that support only
6387 * one connector and no cloning and hence the encoder state determines the state
6388 * of the connector. */
6389bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6390{
24929352 6391 enum pipe pipe = 0;
f0947c37 6392 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6393
f0947c37 6394 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6395}
6396
6d293983 6397static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6398{
6d293983
ACO
6399 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6400 return crtc_state->fdi_lanes;
d272ddfa
VS
6401
6402 return 0;
6403}
6404
6d293983 6405static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6406 struct intel_crtc_state *pipe_config)
1857e1da 6407{
6d293983
ACO
6408 struct drm_atomic_state *state = pipe_config->base.state;
6409 struct intel_crtc *other_crtc;
6410 struct intel_crtc_state *other_crtc_state;
6411
1857e1da
DV
6412 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6413 pipe_name(pipe), pipe_config->fdi_lanes);
6414 if (pipe_config->fdi_lanes > 4) {
6415 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6416 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6417 return -EINVAL;
1857e1da
DV
6418 }
6419
bafb6553 6420 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6421 if (pipe_config->fdi_lanes > 2) {
6422 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6423 pipe_config->fdi_lanes);
6d293983 6424 return -EINVAL;
1857e1da 6425 } else {
6d293983 6426 return 0;
1857e1da
DV
6427 }
6428 }
6429
6430 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6431 return 0;
1857e1da
DV
6432
6433 /* Ivybridge 3 pipe is really complicated */
6434 switch (pipe) {
6435 case PIPE_A:
6d293983 6436 return 0;
1857e1da 6437 case PIPE_B:
6d293983
ACO
6438 if (pipe_config->fdi_lanes <= 2)
6439 return 0;
6440
6441 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6442 other_crtc_state =
6443 intel_atomic_get_crtc_state(state, other_crtc);
6444 if (IS_ERR(other_crtc_state))
6445 return PTR_ERR(other_crtc_state);
6446
6447 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6448 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6449 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6450 return -EINVAL;
1857e1da 6451 }
6d293983 6452 return 0;
1857e1da 6453 case PIPE_C:
251cc67c
VS
6454 if (pipe_config->fdi_lanes > 2) {
6455 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6456 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6457 return -EINVAL;
251cc67c 6458 }
6d293983
ACO
6459
6460 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6461 other_crtc_state =
6462 intel_atomic_get_crtc_state(state, other_crtc);
6463 if (IS_ERR(other_crtc_state))
6464 return PTR_ERR(other_crtc_state);
6465
6466 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6467 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6468 return -EINVAL;
1857e1da 6469 }
6d293983 6470 return 0;
1857e1da
DV
6471 default:
6472 BUG();
6473 }
6474}
6475
e29c22c0
DV
6476#define RETRY 1
6477static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6478 struct intel_crtc_state *pipe_config)
877d48d5 6479{
1857e1da 6480 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6481 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6482 int lane, link_bw, fdi_dotclock, ret;
6483 bool needs_recompute = false;
877d48d5 6484
e29c22c0 6485retry:
877d48d5
DV
6486 /* FDI is a binary signal running at ~2.7GHz, encoding
6487 * each output octet as 10 bits. The actual frequency
6488 * is stored as a divider into a 100MHz clock, and the
6489 * mode pixel clock is stored in units of 1KHz.
6490 * Hence the bw of each lane in terms of the mode signal
6491 * is:
6492 */
6493 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6494
241bfc38 6495 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6496
2bd89a07 6497 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6498 pipe_config->pipe_bpp);
6499
6500 pipe_config->fdi_lanes = lane;
6501
2bd89a07 6502 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6503 link_bw, &pipe_config->fdi_m_n);
1857e1da 6504
6d293983
ACO
6505 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6506 intel_crtc->pipe, pipe_config);
6507 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6508 pipe_config->pipe_bpp -= 2*3;
6509 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6510 pipe_config->pipe_bpp);
6511 needs_recompute = true;
6512 pipe_config->bw_constrained = true;
6513
6514 goto retry;
6515 }
6516
6517 if (needs_recompute)
6518 return RETRY;
6519
6d293983 6520 return ret;
877d48d5
DV
6521}
6522
8cfb3407
VS
6523static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6524 struct intel_crtc_state *pipe_config)
6525{
6526 if (pipe_config->pipe_bpp > 24)
6527 return false;
6528
6529 /* HSW can handle pixel rate up to cdclk? */
6530 if (IS_HASWELL(dev_priv->dev))
6531 return true;
6532
6533 /*
b432e5cf
VS
6534 * We compare against max which means we must take
6535 * the increased cdclk requirement into account when
6536 * calculating the new cdclk.
6537 *
6538 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6539 */
6540 return ilk_pipe_pixel_rate(pipe_config) <=
6541 dev_priv->max_cdclk_freq * 95 / 100;
6542}
6543
42db64ef 6544static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6545 struct intel_crtc_state *pipe_config)
42db64ef 6546{
8cfb3407
VS
6547 struct drm_device *dev = crtc->base.dev;
6548 struct drm_i915_private *dev_priv = dev->dev_private;
6549
d330a953 6550 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6551 hsw_crtc_supports_ips(crtc) &&
6552 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6553}
6554
a43f6e0f 6555static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6556 struct intel_crtc_state *pipe_config)
79e53945 6557{
a43f6e0f 6558 struct drm_device *dev = crtc->base.dev;
8bd31e67 6559 struct drm_i915_private *dev_priv = dev->dev_private;
7c5f93b0 6560 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6561
ad3a4479 6562 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6563 if (INTEL_INFO(dev)->gen < 4) {
44913155 6564 int clock_limit = dev_priv->max_cdclk_freq;
cf532bb2
VS
6565
6566 /*
6567 * Enable pixel doubling when the dot clock
6568 * is > 90% of the (display) core speed.
6569 *
b397c96b
VS
6570 * GDG double wide on either pipe,
6571 * otherwise pipe A only.
cf532bb2 6572 */
b397c96b 6573 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 6574 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 6575 clock_limit *= 2;
cf532bb2 6576 pipe_config->double_wide = true;
ad3a4479
VS
6577 }
6578
241bfc38 6579 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 6580 return -EINVAL;
2c07245f 6581 }
89749350 6582
1d1d0e27
VS
6583 /*
6584 * Pipe horizontal size must be even in:
6585 * - DVO ganged mode
6586 * - LVDS dual channel mode
6587 * - Double wide pipe
6588 */
a93e255f 6589 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6590 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6591 pipe_config->pipe_src_w &= ~1;
6592
8693a824
DL
6593 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6594 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6595 */
6596 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
aad941d5 6597 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 6598 return -EINVAL;
44f46b42 6599
f5adf94e 6600 if (HAS_IPS(dev))
a43f6e0f
DV
6601 hsw_compute_ips_config(crtc, pipe_config);
6602
877d48d5 6603 if (pipe_config->has_pch_encoder)
a43f6e0f 6604 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6605
cf5a15be 6606 return 0;
79e53945
JB
6607}
6608
1652d19e
VS
6609static int skylake_get_display_clock_speed(struct drm_device *dev)
6610{
6611 struct drm_i915_private *dev_priv = to_i915(dev);
6612 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6613 uint32_t cdctl = I915_READ(CDCLK_CTL);
6614 uint32_t linkrate;
6615
414355a7 6616 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6617 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6618
6619 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6620 return 540000;
6621
6622 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6623 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6624
71cd8423
DL
6625 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6626 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6627 /* vco 8640 */
6628 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6629 case CDCLK_FREQ_450_432:
6630 return 432000;
6631 case CDCLK_FREQ_337_308:
6632 return 308570;
6633 case CDCLK_FREQ_675_617:
6634 return 617140;
6635 default:
6636 WARN(1, "Unknown cd freq selection\n");
6637 }
6638 } else {
6639 /* vco 8100 */
6640 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6641 case CDCLK_FREQ_450_432:
6642 return 450000;
6643 case CDCLK_FREQ_337_308:
6644 return 337500;
6645 case CDCLK_FREQ_675_617:
6646 return 675000;
6647 default:
6648 WARN(1, "Unknown cd freq selection\n");
6649 }
6650 }
6651
6652 /* error case, do as if DPLL0 isn't enabled */
6653 return 24000;
6654}
6655
acd3f3d3
BP
6656static int broxton_get_display_clock_speed(struct drm_device *dev)
6657{
6658 struct drm_i915_private *dev_priv = to_i915(dev);
6659 uint32_t cdctl = I915_READ(CDCLK_CTL);
6660 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6661 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6662 int cdclk;
6663
6664 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6665 return 19200;
6666
6667 cdclk = 19200 * pll_ratio / 2;
6668
6669 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6670 case BXT_CDCLK_CD2X_DIV_SEL_1:
6671 return cdclk; /* 576MHz or 624MHz */
6672 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6673 return cdclk * 2 / 3; /* 384MHz */
6674 case BXT_CDCLK_CD2X_DIV_SEL_2:
6675 return cdclk / 2; /* 288MHz */
6676 case BXT_CDCLK_CD2X_DIV_SEL_4:
6677 return cdclk / 4; /* 144MHz */
6678 }
6679
6680 /* error case, do as if DE PLL isn't enabled */
6681 return 19200;
6682}
6683
1652d19e
VS
6684static int broadwell_get_display_clock_speed(struct drm_device *dev)
6685{
6686 struct drm_i915_private *dev_priv = dev->dev_private;
6687 uint32_t lcpll = I915_READ(LCPLL_CTL);
6688 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6689
6690 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6691 return 800000;
6692 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6693 return 450000;
6694 else if (freq == LCPLL_CLK_FREQ_450)
6695 return 450000;
6696 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6697 return 540000;
6698 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6699 return 337500;
6700 else
6701 return 675000;
6702}
6703
6704static int haswell_get_display_clock_speed(struct drm_device *dev)
6705{
6706 struct drm_i915_private *dev_priv = dev->dev_private;
6707 uint32_t lcpll = I915_READ(LCPLL_CTL);
6708 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6709
6710 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6711 return 800000;
6712 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6713 return 450000;
6714 else if (freq == LCPLL_CLK_FREQ_450)
6715 return 450000;
6716 else if (IS_HSW_ULT(dev))
6717 return 337500;
6718 else
6719 return 540000;
79e53945
JB
6720}
6721
25eb05fc
JB
6722static int valleyview_get_display_clock_speed(struct drm_device *dev)
6723{
bfa7df01
VS
6724 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6725 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
6726}
6727
b37a6434
VS
6728static int ilk_get_display_clock_speed(struct drm_device *dev)
6729{
6730 return 450000;
6731}
6732
e70236a8
JB
6733static int i945_get_display_clock_speed(struct drm_device *dev)
6734{
6735 return 400000;
6736}
79e53945 6737
e70236a8 6738static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6739{
e907f170 6740 return 333333;
e70236a8 6741}
79e53945 6742
e70236a8
JB
6743static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6744{
6745 return 200000;
6746}
79e53945 6747
257a7ffc
DV
6748static int pnv_get_display_clock_speed(struct drm_device *dev)
6749{
6750 u16 gcfgc = 0;
6751
6752 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6753
6754 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6755 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6756 return 266667;
257a7ffc 6757 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6758 return 333333;
257a7ffc 6759 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6760 return 444444;
257a7ffc
DV
6761 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6762 return 200000;
6763 default:
6764 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6765 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6766 return 133333;
257a7ffc 6767 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6768 return 166667;
257a7ffc
DV
6769 }
6770}
6771
e70236a8
JB
6772static int i915gm_get_display_clock_speed(struct drm_device *dev)
6773{
6774 u16 gcfgc = 0;
79e53945 6775
e70236a8
JB
6776 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6777
6778 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6779 return 133333;
e70236a8
JB
6780 else {
6781 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6782 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6783 return 333333;
e70236a8
JB
6784 default:
6785 case GC_DISPLAY_CLOCK_190_200_MHZ:
6786 return 190000;
79e53945 6787 }
e70236a8
JB
6788 }
6789}
6790
6791static int i865_get_display_clock_speed(struct drm_device *dev)
6792{
e907f170 6793 return 266667;
e70236a8
JB
6794}
6795
1b1d2716 6796static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6797{
6798 u16 hpllcc = 0;
1b1d2716 6799
65cd2b3f
VS
6800 /*
6801 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6802 * encoding is different :(
6803 * FIXME is this the right way to detect 852GM/852GMV?
6804 */
6805 if (dev->pdev->revision == 0x1)
6806 return 133333;
6807
1b1d2716
VS
6808 pci_bus_read_config_word(dev->pdev->bus,
6809 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6810
e70236a8
JB
6811 /* Assume that the hardware is in the high speed state. This
6812 * should be the default.
6813 */
6814 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6815 case GC_CLOCK_133_200:
1b1d2716 6816 case GC_CLOCK_133_200_2:
e70236a8
JB
6817 case GC_CLOCK_100_200:
6818 return 200000;
6819 case GC_CLOCK_166_250:
6820 return 250000;
6821 case GC_CLOCK_100_133:
e907f170 6822 return 133333;
1b1d2716
VS
6823 case GC_CLOCK_133_266:
6824 case GC_CLOCK_133_266_2:
6825 case GC_CLOCK_166_266:
6826 return 266667;
e70236a8 6827 }
79e53945 6828
e70236a8
JB
6829 /* Shouldn't happen */
6830 return 0;
6831}
79e53945 6832
e70236a8
JB
6833static int i830_get_display_clock_speed(struct drm_device *dev)
6834{
e907f170 6835 return 133333;
79e53945
JB
6836}
6837
34edce2f
VS
6838static unsigned int intel_hpll_vco(struct drm_device *dev)
6839{
6840 struct drm_i915_private *dev_priv = dev->dev_private;
6841 static const unsigned int blb_vco[8] = {
6842 [0] = 3200000,
6843 [1] = 4000000,
6844 [2] = 5333333,
6845 [3] = 4800000,
6846 [4] = 6400000,
6847 };
6848 static const unsigned int pnv_vco[8] = {
6849 [0] = 3200000,
6850 [1] = 4000000,
6851 [2] = 5333333,
6852 [3] = 4800000,
6853 [4] = 2666667,
6854 };
6855 static const unsigned int cl_vco[8] = {
6856 [0] = 3200000,
6857 [1] = 4000000,
6858 [2] = 5333333,
6859 [3] = 6400000,
6860 [4] = 3333333,
6861 [5] = 3566667,
6862 [6] = 4266667,
6863 };
6864 static const unsigned int elk_vco[8] = {
6865 [0] = 3200000,
6866 [1] = 4000000,
6867 [2] = 5333333,
6868 [3] = 4800000,
6869 };
6870 static const unsigned int ctg_vco[8] = {
6871 [0] = 3200000,
6872 [1] = 4000000,
6873 [2] = 5333333,
6874 [3] = 6400000,
6875 [4] = 2666667,
6876 [5] = 4266667,
6877 };
6878 const unsigned int *vco_table;
6879 unsigned int vco;
6880 uint8_t tmp = 0;
6881
6882 /* FIXME other chipsets? */
6883 if (IS_GM45(dev))
6884 vco_table = ctg_vco;
6885 else if (IS_G4X(dev))
6886 vco_table = elk_vco;
6887 else if (IS_CRESTLINE(dev))
6888 vco_table = cl_vco;
6889 else if (IS_PINEVIEW(dev))
6890 vco_table = pnv_vco;
6891 else if (IS_G33(dev))
6892 vco_table = blb_vco;
6893 else
6894 return 0;
6895
6896 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6897
6898 vco = vco_table[tmp & 0x7];
6899 if (vco == 0)
6900 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6901 else
6902 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6903
6904 return vco;
6905}
6906
6907static int gm45_get_display_clock_speed(struct drm_device *dev)
6908{
6909 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6910 uint16_t tmp = 0;
6911
6912 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6913
6914 cdclk_sel = (tmp >> 12) & 0x1;
6915
6916 switch (vco) {
6917 case 2666667:
6918 case 4000000:
6919 case 5333333:
6920 return cdclk_sel ? 333333 : 222222;
6921 case 3200000:
6922 return cdclk_sel ? 320000 : 228571;
6923 default:
6924 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6925 return 222222;
6926 }
6927}
6928
6929static int i965gm_get_display_clock_speed(struct drm_device *dev)
6930{
6931 static const uint8_t div_3200[] = { 16, 10, 8 };
6932 static const uint8_t div_4000[] = { 20, 12, 10 };
6933 static const uint8_t div_5333[] = { 24, 16, 14 };
6934 const uint8_t *div_table;
6935 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6936 uint16_t tmp = 0;
6937
6938 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6939
6940 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6941
6942 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6943 goto fail;
6944
6945 switch (vco) {
6946 case 3200000:
6947 div_table = div_3200;
6948 break;
6949 case 4000000:
6950 div_table = div_4000;
6951 break;
6952 case 5333333:
6953 div_table = div_5333;
6954 break;
6955 default:
6956 goto fail;
6957 }
6958
6959 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6960
caf4e252 6961fail:
34edce2f
VS
6962 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6963 return 200000;
6964}
6965
6966static int g33_get_display_clock_speed(struct drm_device *dev)
6967{
6968 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6969 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6970 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6971 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6972 const uint8_t *div_table;
6973 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6974 uint16_t tmp = 0;
6975
6976 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6977
6978 cdclk_sel = (tmp >> 4) & 0x7;
6979
6980 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6981 goto fail;
6982
6983 switch (vco) {
6984 case 3200000:
6985 div_table = div_3200;
6986 break;
6987 case 4000000:
6988 div_table = div_4000;
6989 break;
6990 case 4800000:
6991 div_table = div_4800;
6992 break;
6993 case 5333333:
6994 div_table = div_5333;
6995 break;
6996 default:
6997 goto fail;
6998 }
6999
7000 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7001
caf4e252 7002fail:
34edce2f
VS
7003 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7004 return 190476;
7005}
7006
2c07245f 7007static void
a65851af 7008intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7009{
a65851af
VS
7010 while (*num > DATA_LINK_M_N_MASK ||
7011 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7012 *num >>= 1;
7013 *den >>= 1;
7014 }
7015}
7016
a65851af
VS
7017static void compute_m_n(unsigned int m, unsigned int n,
7018 uint32_t *ret_m, uint32_t *ret_n)
7019{
7020 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7021 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7022 intel_reduce_m_n_ratio(ret_m, ret_n);
7023}
7024
e69d0bc1
DV
7025void
7026intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7027 int pixel_clock, int link_clock,
7028 struct intel_link_m_n *m_n)
2c07245f 7029{
e69d0bc1 7030 m_n->tu = 64;
a65851af
VS
7031
7032 compute_m_n(bits_per_pixel * pixel_clock,
7033 link_clock * nlanes * 8,
7034 &m_n->gmch_m, &m_n->gmch_n);
7035
7036 compute_m_n(pixel_clock, link_clock,
7037 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7038}
7039
a7615030
CW
7040static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7041{
d330a953
JN
7042 if (i915.panel_use_ssc >= 0)
7043 return i915.panel_use_ssc != 0;
41aa3448 7044 return dev_priv->vbt.lvds_use_ssc
435793df 7045 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7046}
7047
a93e255f
ACO
7048static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7049 int num_connectors)
c65d77d8 7050{
a93e255f 7051 struct drm_device *dev = crtc_state->base.crtc->dev;
c65d77d8
JB
7052 struct drm_i915_private *dev_priv = dev->dev_private;
7053 int refclk;
7054
a93e255f
ACO
7055 WARN_ON(!crtc_state->base.state);
7056
5ab7b0b7 7057 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
9a0ea498 7058 refclk = 100000;
a93e255f 7059 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
c65d77d8 7060 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
7061 refclk = dev_priv->vbt.lvds_ssc_freq;
7062 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
7063 } else if (!IS_GEN2(dev)) {
7064 refclk = 96000;
7065 } else {
7066 refclk = 48000;
7067 }
7068
7069 return refclk;
7070}
7071
7429e9d4 7072static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7073{
7df00d7a 7074 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7075}
f47709a9 7076
7429e9d4
DV
7077static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7078{
7079 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7080}
7081
f47709a9 7082static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7083 struct intel_crtc_state *crtc_state,
a7516a05
JB
7084 intel_clock_t *reduced_clock)
7085{
f47709a9 7086 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7087 u32 fp, fp2 = 0;
7088
7089 if (IS_PINEVIEW(dev)) {
190f68c5 7090 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7091 if (reduced_clock)
7429e9d4 7092 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7093 } else {
190f68c5 7094 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7095 if (reduced_clock)
7429e9d4 7096 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7097 }
7098
190f68c5 7099 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7100
f47709a9 7101 crtc->lowfreq_avail = false;
a93e255f 7102 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7103 reduced_clock) {
190f68c5 7104 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7105 crtc->lowfreq_avail = true;
a7516a05 7106 } else {
190f68c5 7107 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7108 }
7109}
7110
5e69f97f
CML
7111static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7112 pipe)
89b667f8
JB
7113{
7114 u32 reg_val;
7115
7116 /*
7117 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7118 * and set it to a reasonable value instead.
7119 */
ab3c759a 7120 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7121 reg_val &= 0xffffff00;
7122 reg_val |= 0x00000030;
ab3c759a 7123 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7124
ab3c759a 7125 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7126 reg_val &= 0x8cffffff;
7127 reg_val = 0x8c000000;
ab3c759a 7128 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7129
ab3c759a 7130 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7131 reg_val &= 0xffffff00;
ab3c759a 7132 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7133
ab3c759a 7134 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7135 reg_val &= 0x00ffffff;
7136 reg_val |= 0xb0000000;
ab3c759a 7137 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7138}
7139
b551842d
DV
7140static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7141 struct intel_link_m_n *m_n)
7142{
7143 struct drm_device *dev = crtc->base.dev;
7144 struct drm_i915_private *dev_priv = dev->dev_private;
7145 int pipe = crtc->pipe;
7146
e3b95f1e
DV
7147 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7148 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7149 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7150 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7151}
7152
7153static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7154 struct intel_link_m_n *m_n,
7155 struct intel_link_m_n *m2_n2)
b551842d
DV
7156{
7157 struct drm_device *dev = crtc->base.dev;
7158 struct drm_i915_private *dev_priv = dev->dev_private;
7159 int pipe = crtc->pipe;
6e3c9717 7160 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7161
7162 if (INTEL_INFO(dev)->gen >= 5) {
7163 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7164 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7165 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7166 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7167 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7168 * for gen < 8) and if DRRS is supported (to make sure the
7169 * registers are not unnecessarily accessed).
7170 */
44395bfe 7171 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7172 crtc->config->has_drrs) {
f769cd24
VK
7173 I915_WRITE(PIPE_DATA_M2(transcoder),
7174 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7175 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7176 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7177 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7178 }
b551842d 7179 } else {
e3b95f1e
DV
7180 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7181 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7182 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7183 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7184 }
7185}
7186
fe3cd48d 7187void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7188{
fe3cd48d
R
7189 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7190
7191 if (m_n == M1_N1) {
7192 dp_m_n = &crtc->config->dp_m_n;
7193 dp_m2_n2 = &crtc->config->dp_m2_n2;
7194 } else if (m_n == M2_N2) {
7195
7196 /*
7197 * M2_N2 registers are not supported. Hence m2_n2 divider value
7198 * needs to be programmed into M1_N1.
7199 */
7200 dp_m_n = &crtc->config->dp_m2_n2;
7201 } else {
7202 DRM_ERROR("Unsupported divider value\n");
7203 return;
7204 }
7205
6e3c9717
ACO
7206 if (crtc->config->has_pch_encoder)
7207 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7208 else
fe3cd48d 7209 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7210}
7211
251ac862
DV
7212static void vlv_compute_dpll(struct intel_crtc *crtc,
7213 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
7214{
7215 u32 dpll, dpll_md;
7216
7217 /*
7218 * Enable DPIO clock input. We should never disable the reference
7219 * clock for pipe B, since VGA hotplug / manual detection depends
7220 * on it.
7221 */
60bfe44f
VS
7222 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7223 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
bdd4b6a6
DV
7224 /* We should never disable this, set it here for state tracking */
7225 if (crtc->pipe == PIPE_B)
7226 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7227 dpll |= DPLL_VCO_ENABLE;
d288f65f 7228 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 7229
d288f65f 7230 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 7231 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 7232 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
7233}
7234
d288f65f 7235static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7236 const struct intel_crtc_state *pipe_config)
a0c4da24 7237{
f47709a9 7238 struct drm_device *dev = crtc->base.dev;
a0c4da24 7239 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7240 int pipe = crtc->pipe;
bdd4b6a6 7241 u32 mdiv;
a0c4da24 7242 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7243 u32 coreclk, reg_val;
a0c4da24 7244
a580516d 7245 mutex_lock(&dev_priv->sb_lock);
09153000 7246
d288f65f
VS
7247 bestn = pipe_config->dpll.n;
7248 bestm1 = pipe_config->dpll.m1;
7249 bestm2 = pipe_config->dpll.m2;
7250 bestp1 = pipe_config->dpll.p1;
7251 bestp2 = pipe_config->dpll.p2;
a0c4da24 7252
89b667f8
JB
7253 /* See eDP HDMI DPIO driver vbios notes doc */
7254
7255 /* PLL B needs special handling */
bdd4b6a6 7256 if (pipe == PIPE_B)
5e69f97f 7257 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7258
7259 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7260 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7261
7262 /* Disable target IRef on PLL */
ab3c759a 7263 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7264 reg_val &= 0x00ffffff;
ab3c759a 7265 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7266
7267 /* Disable fast lock */
ab3c759a 7268 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7269
7270 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7271 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7272 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7273 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7274 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7275
7276 /*
7277 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7278 * but we don't support that).
7279 * Note: don't use the DAC post divider as it seems unstable.
7280 */
7281 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7282 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7283
a0c4da24 7284 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7285 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7286
89b667f8 7287 /* Set HBR and RBR LPF coefficients */
d288f65f 7288 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7289 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7290 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7291 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7292 0x009f0003);
89b667f8 7293 else
ab3c759a 7294 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7295 0x00d0000f);
7296
681a8504 7297 if (pipe_config->has_dp_encoder) {
89b667f8 7298 /* Use SSC source */
bdd4b6a6 7299 if (pipe == PIPE_A)
ab3c759a 7300 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7301 0x0df40000);
7302 else
ab3c759a 7303 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7304 0x0df70000);
7305 } else { /* HDMI or VGA */
7306 /* Use bend source */
bdd4b6a6 7307 if (pipe == PIPE_A)
ab3c759a 7308 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7309 0x0df70000);
7310 else
ab3c759a 7311 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7312 0x0df40000);
7313 }
a0c4da24 7314
ab3c759a 7315 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7316 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7317 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7318 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7319 coreclk |= 0x01000000;
ab3c759a 7320 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7321
ab3c759a 7322 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7323 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7324}
7325
251ac862
DV
7326static void chv_compute_dpll(struct intel_crtc *crtc,
7327 struct intel_crtc_state *pipe_config)
1ae0d137 7328{
60bfe44f
VS
7329 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7330 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
1ae0d137
VS
7331 DPLL_VCO_ENABLE;
7332 if (crtc->pipe != PIPE_A)
d288f65f 7333 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 7334
d288f65f
VS
7335 pipe_config->dpll_hw_state.dpll_md =
7336 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
7337}
7338
d288f65f 7339static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7340 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7341{
7342 struct drm_device *dev = crtc->base.dev;
7343 struct drm_i915_private *dev_priv = dev->dev_private;
7344 int pipe = crtc->pipe;
7345 int dpll_reg = DPLL(crtc->pipe);
7346 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7347 u32 loopfilter, tribuf_calcntr;
9d556c99 7348 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7349 u32 dpio_val;
9cbe40c1 7350 int vco;
9d556c99 7351
d288f65f
VS
7352 bestn = pipe_config->dpll.n;
7353 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7354 bestm1 = pipe_config->dpll.m1;
7355 bestm2 = pipe_config->dpll.m2 >> 22;
7356 bestp1 = pipe_config->dpll.p1;
7357 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7358 vco = pipe_config->dpll.vco;
a945ce7e 7359 dpio_val = 0;
9cbe40c1 7360 loopfilter = 0;
9d556c99
CML
7361
7362 /*
7363 * Enable Refclk and SSC
7364 */
a11b0703 7365 I915_WRITE(dpll_reg,
d288f65f 7366 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7367
a580516d 7368 mutex_lock(&dev_priv->sb_lock);
9d556c99 7369
9d556c99
CML
7370 /* p1 and p2 divider */
7371 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7372 5 << DPIO_CHV_S1_DIV_SHIFT |
7373 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7374 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7375 1 << DPIO_CHV_K_DIV_SHIFT);
7376
7377 /* Feedback post-divider - m2 */
7378 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7379
7380 /* Feedback refclk divider - n and m1 */
7381 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7382 DPIO_CHV_M1_DIV_BY_2 |
7383 1 << DPIO_CHV_N_DIV_SHIFT);
7384
7385 /* M2 fraction division */
25a25dfc 7386 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7387
7388 /* M2 fraction division enable */
a945ce7e
VP
7389 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7390 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7391 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7392 if (bestm2_frac)
7393 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7394 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7395
de3a0fde
VP
7396 /* Program digital lock detect threshold */
7397 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7398 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7399 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7400 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7401 if (!bestm2_frac)
7402 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7403 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7404
9d556c99 7405 /* Loop filter */
9cbe40c1
VP
7406 if (vco == 5400000) {
7407 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7408 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7409 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7410 tribuf_calcntr = 0x9;
7411 } else if (vco <= 6200000) {
7412 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7413 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7414 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7415 tribuf_calcntr = 0x9;
7416 } else if (vco <= 6480000) {
7417 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7418 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7419 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7420 tribuf_calcntr = 0x8;
7421 } else {
7422 /* Not supported. Apply the same limits as in the max case */
7423 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7424 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7425 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7426 tribuf_calcntr = 0;
7427 }
9d556c99
CML
7428 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7429
968040b2 7430 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7431 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7432 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7433 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7434
9d556c99
CML
7435 /* AFC Recal */
7436 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7437 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7438 DPIO_AFC_RECAL);
7439
a580516d 7440 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7441}
7442
d288f65f
VS
7443/**
7444 * vlv_force_pll_on - forcibly enable just the PLL
7445 * @dev_priv: i915 private structure
7446 * @pipe: pipe PLL to enable
7447 * @dpll: PLL configuration
7448 *
7449 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7450 * in cases where we need the PLL enabled even when @pipe is not going to
7451 * be enabled.
7452 */
7453void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7454 const struct dpll *dpll)
7455{
7456 struct intel_crtc *crtc =
7457 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5cec258b 7458 struct intel_crtc_state pipe_config = {
a93e255f 7459 .base.crtc = &crtc->base,
d288f65f
VS
7460 .pixel_multiplier = 1,
7461 .dpll = *dpll,
7462 };
7463
7464 if (IS_CHERRYVIEW(dev)) {
251ac862 7465 chv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7466 chv_prepare_pll(crtc, &pipe_config);
7467 chv_enable_pll(crtc, &pipe_config);
7468 } else {
251ac862 7469 vlv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7470 vlv_prepare_pll(crtc, &pipe_config);
7471 vlv_enable_pll(crtc, &pipe_config);
7472 }
7473}
7474
7475/**
7476 * vlv_force_pll_off - forcibly disable just the PLL
7477 * @dev_priv: i915 private structure
7478 * @pipe: pipe PLL to disable
7479 *
7480 * Disable the PLL for @pipe. To be used in cases where we need
7481 * the PLL enabled even when @pipe is not going to be enabled.
7482 */
7483void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7484{
7485 if (IS_CHERRYVIEW(dev))
7486 chv_disable_pll(to_i915(dev), pipe);
7487 else
7488 vlv_disable_pll(to_i915(dev), pipe);
7489}
7490
251ac862
DV
7491static void i9xx_compute_dpll(struct intel_crtc *crtc,
7492 struct intel_crtc_state *crtc_state,
7493 intel_clock_t *reduced_clock,
7494 int num_connectors)
eb1cbe48 7495{
f47709a9 7496 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7497 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7498 u32 dpll;
7499 bool is_sdvo;
190f68c5 7500 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7501
190f68c5 7502 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7503
a93e255f
ACO
7504 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7505 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7506
7507 dpll = DPLL_VGA_MODE_DIS;
7508
a93e255f 7509 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7510 dpll |= DPLLB_MODE_LVDS;
7511 else
7512 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7513
ef1b460d 7514 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7515 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7516 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7517 }
198a037f
DV
7518
7519 if (is_sdvo)
4a33e48d 7520 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7521
190f68c5 7522 if (crtc_state->has_dp_encoder)
4a33e48d 7523 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7524
7525 /* compute bitmask from p1 value */
7526 if (IS_PINEVIEW(dev))
7527 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7528 else {
7529 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7530 if (IS_G4X(dev) && reduced_clock)
7531 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7532 }
7533 switch (clock->p2) {
7534 case 5:
7535 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7536 break;
7537 case 7:
7538 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7539 break;
7540 case 10:
7541 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7542 break;
7543 case 14:
7544 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7545 break;
7546 }
7547 if (INTEL_INFO(dev)->gen >= 4)
7548 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7549
190f68c5 7550 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7551 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7552 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7553 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7554 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7555 else
7556 dpll |= PLL_REF_INPUT_DREFCLK;
7557
7558 dpll |= DPLL_VCO_ENABLE;
190f68c5 7559 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7560
eb1cbe48 7561 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7562 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7563 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7564 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7565 }
7566}
7567
251ac862
DV
7568static void i8xx_compute_dpll(struct intel_crtc *crtc,
7569 struct intel_crtc_state *crtc_state,
7570 intel_clock_t *reduced_clock,
7571 int num_connectors)
eb1cbe48 7572{
f47709a9 7573 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7574 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7575 u32 dpll;
190f68c5 7576 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7577
190f68c5 7578 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7579
eb1cbe48
DV
7580 dpll = DPLL_VGA_MODE_DIS;
7581
a93e255f 7582 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7583 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7584 } else {
7585 if (clock->p1 == 2)
7586 dpll |= PLL_P1_DIVIDE_BY_TWO;
7587 else
7588 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7589 if (clock->p2 == 4)
7590 dpll |= PLL_P2_DIVIDE_BY_4;
7591 }
7592
a93e255f 7593 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7594 dpll |= DPLL_DVO_2X_MODE;
7595
a93e255f 7596 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7597 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7598 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7599 else
7600 dpll |= PLL_REF_INPUT_DREFCLK;
7601
7602 dpll |= DPLL_VCO_ENABLE;
190f68c5 7603 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7604}
7605
8a654f3b 7606static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7607{
7608 struct drm_device *dev = intel_crtc->base.dev;
7609 struct drm_i915_private *dev_priv = dev->dev_private;
7610 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7611 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 7612 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7613 uint32_t crtc_vtotal, crtc_vblank_end;
7614 int vsyncshift = 0;
4d8a62ea
DV
7615
7616 /* We need to be careful not to changed the adjusted mode, for otherwise
7617 * the hw state checker will get angry at the mismatch. */
7618 crtc_vtotal = adjusted_mode->crtc_vtotal;
7619 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7620
609aeaca 7621 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7622 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7623 crtc_vtotal -= 1;
7624 crtc_vblank_end -= 1;
609aeaca 7625
409ee761 7626 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7627 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7628 else
7629 vsyncshift = adjusted_mode->crtc_hsync_start -
7630 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7631 if (vsyncshift < 0)
7632 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7633 }
7634
7635 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7636 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7637
fe2b8f9d 7638 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7639 (adjusted_mode->crtc_hdisplay - 1) |
7640 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7641 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7642 (adjusted_mode->crtc_hblank_start - 1) |
7643 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7644 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7645 (adjusted_mode->crtc_hsync_start - 1) |
7646 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7647
fe2b8f9d 7648 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7649 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7650 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7651 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7652 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7653 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7654 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7655 (adjusted_mode->crtc_vsync_start - 1) |
7656 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7657
b5e508d4
PZ
7658 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7659 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7660 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7661 * bits. */
7662 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7663 (pipe == PIPE_B || pipe == PIPE_C))
7664 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7665
b0e77b9c
PZ
7666 /* pipesrc controls the size that is scaled from, which should
7667 * always be the user's requested size.
7668 */
7669 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7670 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7671 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7672}
7673
1bd1bd80 7674static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7675 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7676{
7677 struct drm_device *dev = crtc->base.dev;
7678 struct drm_i915_private *dev_priv = dev->dev_private;
7679 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7680 uint32_t tmp;
7681
7682 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7683 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7684 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7685 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7686 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7687 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7688 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7689 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7690 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7691
7692 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7693 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7694 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7695 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7696 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7697 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7698 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7699 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7700 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7701
7702 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7703 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7704 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7705 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
7706 }
7707
7708 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7709 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7710 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7711
2d112de7
ACO
7712 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7713 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7714}
7715
f6a83288 7716void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7717 struct intel_crtc_state *pipe_config)
babea61d 7718{
2d112de7
ACO
7719 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7720 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7721 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7722 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7723
2d112de7
ACO
7724 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7725 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7726 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7727 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7728
2d112de7 7729 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7730 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7731
2d112de7
ACO
7732 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7733 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7734
7735 mode->hsync = drm_mode_hsync(mode);
7736 mode->vrefresh = drm_mode_vrefresh(mode);
7737 drm_mode_set_name(mode);
babea61d
JB
7738}
7739
84b046f3
DV
7740static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7741{
7742 struct drm_device *dev = intel_crtc->base.dev;
7743 struct drm_i915_private *dev_priv = dev->dev_private;
7744 uint32_t pipeconf;
7745
9f11a9e4 7746 pipeconf = 0;
84b046f3 7747
b6b5d049
VS
7748 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7749 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7750 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7751
6e3c9717 7752 if (intel_crtc->config->double_wide)
cf532bb2 7753 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7754
ff9ce46e
DV
7755 /* only g4x and later have fancy bpc/dither controls */
7756 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e 7757 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7758 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7759 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7760 PIPECONF_DITHER_TYPE_SP;
84b046f3 7761
6e3c9717 7762 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7763 case 18:
7764 pipeconf |= PIPECONF_6BPC;
7765 break;
7766 case 24:
7767 pipeconf |= PIPECONF_8BPC;
7768 break;
7769 case 30:
7770 pipeconf |= PIPECONF_10BPC;
7771 break;
7772 default:
7773 /* Case prevented by intel_choose_pipe_bpp_dither. */
7774 BUG();
84b046f3
DV
7775 }
7776 }
7777
7778 if (HAS_PIPE_CXSR(dev)) {
7779 if (intel_crtc->lowfreq_avail) {
7780 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7781 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7782 } else {
7783 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7784 }
7785 }
7786
6e3c9717 7787 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7788 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7789 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7790 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7791 else
7792 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7793 } else
84b046f3
DV
7794 pipeconf |= PIPECONF_PROGRESSIVE;
7795
6e3c9717 7796 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
9f11a9e4 7797 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7798
84b046f3
DV
7799 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7800 POSTING_READ(PIPECONF(intel_crtc->pipe));
7801}
7802
190f68c5
ACO
7803static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7804 struct intel_crtc_state *crtc_state)
79e53945 7805{
c7653199 7806 struct drm_device *dev = crtc->base.dev;
79e53945 7807 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 7808 int refclk, num_connectors = 0;
c329a4ec
DV
7809 intel_clock_t clock;
7810 bool ok;
7811 bool is_dsi = false;
5eddb70b 7812 struct intel_encoder *encoder;
d4906093 7813 const intel_limit_t *limit;
55bb9992 7814 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 7815 struct drm_connector *connector;
55bb9992
ACO
7816 struct drm_connector_state *connector_state;
7817 int i;
79e53945 7818
dd3cd74a
ACO
7819 memset(&crtc_state->dpll_hw_state, 0,
7820 sizeof(crtc_state->dpll_hw_state));
7821
da3ced29 7822 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
7823 if (connector_state->crtc != &crtc->base)
7824 continue;
7825
7826 encoder = to_intel_encoder(connector_state->best_encoder);
7827
5eddb70b 7828 switch (encoder->type) {
e9fd1c02
JN
7829 case INTEL_OUTPUT_DSI:
7830 is_dsi = true;
7831 break;
6847d71b
PZ
7832 default:
7833 break;
79e53945 7834 }
43565a06 7835
c751ce4f 7836 num_connectors++;
79e53945
JB
7837 }
7838
f2335330 7839 if (is_dsi)
5b18e57c 7840 return 0;
f2335330 7841
190f68c5 7842 if (!crtc_state->clock_set) {
a93e255f 7843 refclk = i9xx_get_refclk(crtc_state, num_connectors);
79e53945 7844
e9fd1c02
JN
7845 /*
7846 * Returns a set of divisors for the desired target clock with
7847 * the given refclk, or FALSE. The returned values represent
7848 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7849 * 2) / p1 / p2.
7850 */
a93e255f
ACO
7851 limit = intel_limit(crtc_state, refclk);
7852 ok = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 7853 crtc_state->port_clock,
e9fd1c02 7854 refclk, NULL, &clock);
f2335330 7855 if (!ok) {
e9fd1c02
JN
7856 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7857 return -EINVAL;
7858 }
79e53945 7859
f2335330 7860 /* Compat-code for transition, will disappear. */
190f68c5
ACO
7861 crtc_state->dpll.n = clock.n;
7862 crtc_state->dpll.m1 = clock.m1;
7863 crtc_state->dpll.m2 = clock.m2;
7864 crtc_state->dpll.p1 = clock.p1;
7865 crtc_state->dpll.p2 = clock.p2;
f47709a9 7866 }
7026d4ac 7867
e9fd1c02 7868 if (IS_GEN2(dev)) {
c329a4ec 7869 i8xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7870 num_connectors);
9d556c99 7871 } else if (IS_CHERRYVIEW(dev)) {
251ac862 7872 chv_compute_dpll(crtc, crtc_state);
e9fd1c02 7873 } else if (IS_VALLEYVIEW(dev)) {
251ac862 7874 vlv_compute_dpll(crtc, crtc_state);
e9fd1c02 7875 } else {
c329a4ec 7876 i9xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7877 num_connectors);
e9fd1c02 7878 }
79e53945 7879
c8f7a0db 7880 return 0;
f564048e
EA
7881}
7882
2fa2fe9a 7883static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 7884 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
7885{
7886 struct drm_device *dev = crtc->base.dev;
7887 struct drm_i915_private *dev_priv = dev->dev_private;
7888 uint32_t tmp;
7889
dc9e7dec
VS
7890 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7891 return;
7892
2fa2fe9a 7893 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
7894 if (!(tmp & PFIT_ENABLE))
7895 return;
2fa2fe9a 7896
06922821 7897 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
7898 if (INTEL_INFO(dev)->gen < 4) {
7899 if (crtc->pipe != PIPE_B)
7900 return;
2fa2fe9a
DV
7901 } else {
7902 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7903 return;
7904 }
7905
06922821 7906 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
7907 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7908 if (INTEL_INFO(dev)->gen < 5)
7909 pipe_config->gmch_pfit.lvds_border_bits =
7910 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7911}
7912
acbec814 7913static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 7914 struct intel_crtc_state *pipe_config)
acbec814
JB
7915{
7916 struct drm_device *dev = crtc->base.dev;
7917 struct drm_i915_private *dev_priv = dev->dev_private;
7918 int pipe = pipe_config->cpu_transcoder;
7919 intel_clock_t clock;
7920 u32 mdiv;
662c6ecb 7921 int refclk = 100000;
acbec814 7922
f573de5a
SK
7923 /* In case of MIPI DPLL will not even be used */
7924 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7925 return;
7926
a580516d 7927 mutex_lock(&dev_priv->sb_lock);
ab3c759a 7928 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 7929 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
7930
7931 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7932 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7933 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7934 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7935 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7936
dccbea3b 7937 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
7938}
7939
5724dbd1
DL
7940static void
7941i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7942 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
7943{
7944 struct drm_device *dev = crtc->base.dev;
7945 struct drm_i915_private *dev_priv = dev->dev_private;
7946 u32 val, base, offset;
7947 int pipe = crtc->pipe, plane = crtc->plane;
7948 int fourcc, pixel_format;
6761dd31 7949 unsigned int aligned_height;
b113d5ee 7950 struct drm_framebuffer *fb;
1b842c89 7951 struct intel_framebuffer *intel_fb;
1ad292b5 7952
42a7b088
DL
7953 val = I915_READ(DSPCNTR(plane));
7954 if (!(val & DISPLAY_PLANE_ENABLE))
7955 return;
7956
d9806c9f 7957 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 7958 if (!intel_fb) {
1ad292b5
JB
7959 DRM_DEBUG_KMS("failed to alloc fb\n");
7960 return;
7961 }
7962
1b842c89
DL
7963 fb = &intel_fb->base;
7964
18c5247e
DV
7965 if (INTEL_INFO(dev)->gen >= 4) {
7966 if (val & DISPPLANE_TILED) {
49af449b 7967 plane_config->tiling = I915_TILING_X;
18c5247e
DV
7968 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7969 }
7970 }
1ad292b5
JB
7971
7972 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 7973 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
7974 fb->pixel_format = fourcc;
7975 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
7976
7977 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 7978 if (plane_config->tiling)
1ad292b5
JB
7979 offset = I915_READ(DSPTILEOFF(plane));
7980 else
7981 offset = I915_READ(DSPLINOFF(plane));
7982 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7983 } else {
7984 base = I915_READ(DSPADDR(plane));
7985 }
7986 plane_config->base = base;
7987
7988 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
7989 fb->width = ((val >> 16) & 0xfff) + 1;
7990 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
7991
7992 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 7993 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 7994
b113d5ee 7995 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
7996 fb->pixel_format,
7997 fb->modifier[0]);
1ad292b5 7998
f37b5c2b 7999 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8000
2844a921
DL
8001 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8002 pipe_name(pipe), plane, fb->width, fb->height,
8003 fb->bits_per_pixel, base, fb->pitches[0],
8004 plane_config->size);
1ad292b5 8005
2d14030b 8006 plane_config->fb = intel_fb;
1ad292b5
JB
8007}
8008
70b23a98 8009static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8010 struct intel_crtc_state *pipe_config)
70b23a98
VS
8011{
8012 struct drm_device *dev = crtc->base.dev;
8013 struct drm_i915_private *dev_priv = dev->dev_private;
8014 int pipe = pipe_config->cpu_transcoder;
8015 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8016 intel_clock_t clock;
0d7b6b11 8017 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8018 int refclk = 100000;
8019
a580516d 8020 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8021 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8022 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8023 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8024 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8025 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8026 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8027
8028 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8029 clock.m2 = (pll_dw0 & 0xff) << 22;
8030 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8031 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8032 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8033 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8034 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8035
dccbea3b 8036 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8037}
8038
0e8ffe1b 8039static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8040 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8041{
8042 struct drm_device *dev = crtc->base.dev;
8043 struct drm_i915_private *dev_priv = dev->dev_private;
8044 uint32_t tmp;
8045
f458ebbc
DV
8046 if (!intel_display_power_is_enabled(dev_priv,
8047 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
8048 return false;
8049
e143a21c 8050 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 8051 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 8052
0e8ffe1b
DV
8053 tmp = I915_READ(PIPECONF(crtc->pipe));
8054 if (!(tmp & PIPECONF_ENABLE))
8055 return false;
8056
42571aef
VS
8057 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8058 switch (tmp & PIPECONF_BPC_MASK) {
8059 case PIPECONF_6BPC:
8060 pipe_config->pipe_bpp = 18;
8061 break;
8062 case PIPECONF_8BPC:
8063 pipe_config->pipe_bpp = 24;
8064 break;
8065 case PIPECONF_10BPC:
8066 pipe_config->pipe_bpp = 30;
8067 break;
8068 default:
8069 break;
8070 }
8071 }
8072
b5a9fa09
DV
8073 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8074 pipe_config->limited_color_range = true;
8075
282740f7
VS
8076 if (INTEL_INFO(dev)->gen < 4)
8077 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8078
1bd1bd80
DV
8079 intel_get_pipe_timings(crtc, pipe_config);
8080
2fa2fe9a
DV
8081 i9xx_get_pfit_config(crtc, pipe_config);
8082
6c49f241
DV
8083 if (INTEL_INFO(dev)->gen >= 4) {
8084 tmp = I915_READ(DPLL_MD(crtc->pipe));
8085 pipe_config->pixel_multiplier =
8086 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8087 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8088 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8089 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8090 tmp = I915_READ(DPLL(crtc->pipe));
8091 pipe_config->pixel_multiplier =
8092 ((tmp & SDVO_MULTIPLIER_MASK)
8093 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8094 } else {
8095 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8096 * port and will be fixed up in the encoder->get_config
8097 * function. */
8098 pipe_config->pixel_multiplier = 1;
8099 }
8bcc2795
DV
8100 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8101 if (!IS_VALLEYVIEW(dev)) {
1c4e0274
VS
8102 /*
8103 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8104 * on 830. Filter it out here so that we don't
8105 * report errors due to that.
8106 */
8107 if (IS_I830(dev))
8108 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8109
8bcc2795
DV
8110 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8111 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8112 } else {
8113 /* Mask out read-only status bits. */
8114 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8115 DPLL_PORTC_READY_MASK |
8116 DPLL_PORTB_READY_MASK);
8bcc2795 8117 }
6c49f241 8118
70b23a98
VS
8119 if (IS_CHERRYVIEW(dev))
8120 chv_crtc_clock_get(crtc, pipe_config);
8121 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8122 vlv_crtc_clock_get(crtc, pipe_config);
8123 else
8124 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8125
0f64614d
VS
8126 /*
8127 * Normally the dotclock is filled in by the encoder .get_config()
8128 * but in case the pipe is enabled w/o any ports we need a sane
8129 * default.
8130 */
8131 pipe_config->base.adjusted_mode.crtc_clock =
8132 pipe_config->port_clock / pipe_config->pixel_multiplier;
8133
0e8ffe1b
DV
8134 return true;
8135}
8136
dde86e2d 8137static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8138{
8139 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8140 struct intel_encoder *encoder;
74cfd7ac 8141 u32 val, final;
13d83a67 8142 bool has_lvds = false;
199e5d79 8143 bool has_cpu_edp = false;
199e5d79 8144 bool has_panel = false;
99eb6a01
KP
8145 bool has_ck505 = false;
8146 bool can_ssc = false;
13d83a67
JB
8147
8148 /* We need to take the global config into account */
b2784e15 8149 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8150 switch (encoder->type) {
8151 case INTEL_OUTPUT_LVDS:
8152 has_panel = true;
8153 has_lvds = true;
8154 break;
8155 case INTEL_OUTPUT_EDP:
8156 has_panel = true;
2de6905f 8157 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8158 has_cpu_edp = true;
8159 break;
6847d71b
PZ
8160 default:
8161 break;
13d83a67
JB
8162 }
8163 }
8164
99eb6a01 8165 if (HAS_PCH_IBX(dev)) {
41aa3448 8166 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8167 can_ssc = has_ck505;
8168 } else {
8169 has_ck505 = false;
8170 can_ssc = true;
8171 }
8172
2de6905f
ID
8173 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8174 has_panel, has_lvds, has_ck505);
13d83a67
JB
8175
8176 /* Ironlake: try to setup display ref clock before DPLL
8177 * enabling. This is only under driver's control after
8178 * PCH B stepping, previous chipset stepping should be
8179 * ignoring this setting.
8180 */
74cfd7ac
CW
8181 val = I915_READ(PCH_DREF_CONTROL);
8182
8183 /* As we must carefully and slowly disable/enable each source in turn,
8184 * compute the final state we want first and check if we need to
8185 * make any changes at all.
8186 */
8187 final = val;
8188 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8189 if (has_ck505)
8190 final |= DREF_NONSPREAD_CK505_ENABLE;
8191 else
8192 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8193
8194 final &= ~DREF_SSC_SOURCE_MASK;
8195 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8196 final &= ~DREF_SSC1_ENABLE;
8197
8198 if (has_panel) {
8199 final |= DREF_SSC_SOURCE_ENABLE;
8200
8201 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8202 final |= DREF_SSC1_ENABLE;
8203
8204 if (has_cpu_edp) {
8205 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8206 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8207 else
8208 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8209 } else
8210 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8211 } else {
8212 final |= DREF_SSC_SOURCE_DISABLE;
8213 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8214 }
8215
8216 if (final == val)
8217 return;
8218
13d83a67 8219 /* Always enable nonspread source */
74cfd7ac 8220 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8221
99eb6a01 8222 if (has_ck505)
74cfd7ac 8223 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8224 else
74cfd7ac 8225 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8226
199e5d79 8227 if (has_panel) {
74cfd7ac
CW
8228 val &= ~DREF_SSC_SOURCE_MASK;
8229 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8230
199e5d79 8231 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8232 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8233 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8234 val |= DREF_SSC1_ENABLE;
e77166b5 8235 } else
74cfd7ac 8236 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8237
8238 /* Get SSC going before enabling the outputs */
74cfd7ac 8239 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8240 POSTING_READ(PCH_DREF_CONTROL);
8241 udelay(200);
8242
74cfd7ac 8243 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8244
8245 /* Enable CPU source on CPU attached eDP */
199e5d79 8246 if (has_cpu_edp) {
99eb6a01 8247 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8248 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8249 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8250 } else
74cfd7ac 8251 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8252 } else
74cfd7ac 8253 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8254
74cfd7ac 8255 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8256 POSTING_READ(PCH_DREF_CONTROL);
8257 udelay(200);
8258 } else {
8259 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8260
74cfd7ac 8261 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8262
8263 /* Turn off CPU output */
74cfd7ac 8264 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8265
74cfd7ac 8266 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8267 POSTING_READ(PCH_DREF_CONTROL);
8268 udelay(200);
8269
8270 /* Turn off the SSC source */
74cfd7ac
CW
8271 val &= ~DREF_SSC_SOURCE_MASK;
8272 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8273
8274 /* Turn off SSC1 */
74cfd7ac 8275 val &= ~DREF_SSC1_ENABLE;
199e5d79 8276
74cfd7ac 8277 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8278 POSTING_READ(PCH_DREF_CONTROL);
8279 udelay(200);
8280 }
74cfd7ac
CW
8281
8282 BUG_ON(val != final);
13d83a67
JB
8283}
8284
f31f2d55 8285static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8286{
f31f2d55 8287 uint32_t tmp;
dde86e2d 8288
0ff066a9
PZ
8289 tmp = I915_READ(SOUTH_CHICKEN2);
8290 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8291 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8292
0ff066a9
PZ
8293 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8294 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8295 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8296
0ff066a9
PZ
8297 tmp = I915_READ(SOUTH_CHICKEN2);
8298 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8299 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8300
0ff066a9
PZ
8301 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8302 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8303 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8304}
8305
8306/* WaMPhyProgramming:hsw */
8307static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8308{
8309 uint32_t tmp;
dde86e2d
PZ
8310
8311 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8312 tmp &= ~(0xFF << 24);
8313 tmp |= (0x12 << 24);
8314 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8315
dde86e2d
PZ
8316 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8317 tmp |= (1 << 11);
8318 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8319
8320 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8321 tmp |= (1 << 11);
8322 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8323
dde86e2d
PZ
8324 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8325 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8326 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8327
8328 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8329 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8330 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8331
0ff066a9
PZ
8332 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8333 tmp &= ~(7 << 13);
8334 tmp |= (5 << 13);
8335 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8336
0ff066a9
PZ
8337 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8338 tmp &= ~(7 << 13);
8339 tmp |= (5 << 13);
8340 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8341
8342 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8343 tmp &= ~0xFF;
8344 tmp |= 0x1C;
8345 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8346
8347 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8348 tmp &= ~0xFF;
8349 tmp |= 0x1C;
8350 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8351
8352 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8353 tmp &= ~(0xFF << 16);
8354 tmp |= (0x1C << 16);
8355 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8356
8357 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8358 tmp &= ~(0xFF << 16);
8359 tmp |= (0x1C << 16);
8360 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8361
0ff066a9
PZ
8362 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8363 tmp |= (1 << 27);
8364 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8365
0ff066a9
PZ
8366 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8367 tmp |= (1 << 27);
8368 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8369
0ff066a9
PZ
8370 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8371 tmp &= ~(0xF << 28);
8372 tmp |= (4 << 28);
8373 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8374
0ff066a9
PZ
8375 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8376 tmp &= ~(0xF << 28);
8377 tmp |= (4 << 28);
8378 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8379}
8380
2fa86a1f
PZ
8381/* Implements 3 different sequences from BSpec chapter "Display iCLK
8382 * Programming" based on the parameters passed:
8383 * - Sequence to enable CLKOUT_DP
8384 * - Sequence to enable CLKOUT_DP without spread
8385 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8386 */
8387static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8388 bool with_fdi)
f31f2d55
PZ
8389{
8390 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8391 uint32_t reg, tmp;
8392
8393 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8394 with_spread = true;
c2699524 8395 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 8396 with_fdi = false;
f31f2d55 8397
a580516d 8398 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8399
8400 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8401 tmp &= ~SBI_SSCCTL_DISABLE;
8402 tmp |= SBI_SSCCTL_PATHALT;
8403 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8404
8405 udelay(24);
8406
2fa86a1f
PZ
8407 if (with_spread) {
8408 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8409 tmp &= ~SBI_SSCCTL_PATHALT;
8410 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8411
2fa86a1f
PZ
8412 if (with_fdi) {
8413 lpt_reset_fdi_mphy(dev_priv);
8414 lpt_program_fdi_mphy(dev_priv);
8415 }
8416 }
dde86e2d 8417
c2699524 8418 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
8419 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8420 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8421 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8422
a580516d 8423 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8424}
8425
47701c3b
PZ
8426/* Sequence to disable CLKOUT_DP */
8427static void lpt_disable_clkout_dp(struct drm_device *dev)
8428{
8429 struct drm_i915_private *dev_priv = dev->dev_private;
8430 uint32_t reg, tmp;
8431
a580516d 8432 mutex_lock(&dev_priv->sb_lock);
47701c3b 8433
c2699524 8434 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
8435 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8436 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8437 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8438
8439 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8440 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8441 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8442 tmp |= SBI_SSCCTL_PATHALT;
8443 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8444 udelay(32);
8445 }
8446 tmp |= SBI_SSCCTL_DISABLE;
8447 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8448 }
8449
a580516d 8450 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8451}
8452
bf8fa3d3
PZ
8453static void lpt_init_pch_refclk(struct drm_device *dev)
8454{
bf8fa3d3
PZ
8455 struct intel_encoder *encoder;
8456 bool has_vga = false;
8457
b2784e15 8458 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8459 switch (encoder->type) {
8460 case INTEL_OUTPUT_ANALOG:
8461 has_vga = true;
8462 break;
6847d71b
PZ
8463 default:
8464 break;
bf8fa3d3
PZ
8465 }
8466 }
8467
47701c3b
PZ
8468 if (has_vga)
8469 lpt_enable_clkout_dp(dev, true, true);
8470 else
8471 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
8472}
8473
dde86e2d
PZ
8474/*
8475 * Initialize reference clocks when the driver loads
8476 */
8477void intel_init_pch_refclk(struct drm_device *dev)
8478{
8479 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8480 ironlake_init_pch_refclk(dev);
8481 else if (HAS_PCH_LPT(dev))
8482 lpt_init_pch_refclk(dev);
8483}
8484
55bb9992 8485static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
d9d444cb 8486{
55bb9992 8487 struct drm_device *dev = crtc_state->base.crtc->dev;
d9d444cb 8488 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8489 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8490 struct drm_connector *connector;
55bb9992 8491 struct drm_connector_state *connector_state;
d9d444cb 8492 struct intel_encoder *encoder;
55bb9992 8493 int num_connectors = 0, i;
d9d444cb
JB
8494 bool is_lvds = false;
8495
da3ced29 8496 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8497 if (connector_state->crtc != crtc_state->base.crtc)
8498 continue;
8499
8500 encoder = to_intel_encoder(connector_state->best_encoder);
8501
d9d444cb
JB
8502 switch (encoder->type) {
8503 case INTEL_OUTPUT_LVDS:
8504 is_lvds = true;
8505 break;
6847d71b
PZ
8506 default:
8507 break;
d9d444cb
JB
8508 }
8509 num_connectors++;
8510 }
8511
8512 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 8513 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 8514 dev_priv->vbt.lvds_ssc_freq);
e91e941b 8515 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
8516 }
8517
8518 return 120000;
8519}
8520
6ff93609 8521static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8522{
c8203565 8523 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8524 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8525 int pipe = intel_crtc->pipe;
c8203565
PZ
8526 uint32_t val;
8527
78114071 8528 val = 0;
c8203565 8529
6e3c9717 8530 switch (intel_crtc->config->pipe_bpp) {
c8203565 8531 case 18:
dfd07d72 8532 val |= PIPECONF_6BPC;
c8203565
PZ
8533 break;
8534 case 24:
dfd07d72 8535 val |= PIPECONF_8BPC;
c8203565
PZ
8536 break;
8537 case 30:
dfd07d72 8538 val |= PIPECONF_10BPC;
c8203565
PZ
8539 break;
8540 case 36:
dfd07d72 8541 val |= PIPECONF_12BPC;
c8203565
PZ
8542 break;
8543 default:
cc769b62
PZ
8544 /* Case prevented by intel_choose_pipe_bpp_dither. */
8545 BUG();
c8203565
PZ
8546 }
8547
6e3c9717 8548 if (intel_crtc->config->dither)
c8203565
PZ
8549 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8550
6e3c9717 8551 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8552 val |= PIPECONF_INTERLACED_ILK;
8553 else
8554 val |= PIPECONF_PROGRESSIVE;
8555
6e3c9717 8556 if (intel_crtc->config->limited_color_range)
3685a8f3 8557 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8558
c8203565
PZ
8559 I915_WRITE(PIPECONF(pipe), val);
8560 POSTING_READ(PIPECONF(pipe));
8561}
8562
86d3efce
VS
8563/*
8564 * Set up the pipe CSC unit.
8565 *
8566 * Currently only full range RGB to limited range RGB conversion
8567 * is supported, but eventually this should handle various
8568 * RGB<->YCbCr scenarios as well.
8569 */
50f3b016 8570static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
8571{
8572 struct drm_device *dev = crtc->dev;
8573 struct drm_i915_private *dev_priv = dev->dev_private;
8574 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8575 int pipe = intel_crtc->pipe;
8576 uint16_t coeff = 0x7800; /* 1.0 */
8577
8578 /*
8579 * TODO: Check what kind of values actually come out of the pipe
8580 * with these coeff/postoff values and adjust to get the best
8581 * accuracy. Perhaps we even need to take the bpc value into
8582 * consideration.
8583 */
8584
6e3c9717 8585 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8586 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8587
8588 /*
8589 * GY/GU and RY/RU should be the other way around according
8590 * to BSpec, but reality doesn't agree. Just set them up in
8591 * a way that results in the correct picture.
8592 */
8593 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8594 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8595
8596 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8597 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8598
8599 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8600 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8601
8602 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8603 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8604 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8605
8606 if (INTEL_INFO(dev)->gen > 6) {
8607 uint16_t postoff = 0;
8608
6e3c9717 8609 if (intel_crtc->config->limited_color_range)
32cf0cb0 8610 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
8611
8612 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8613 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8614 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8615
8616 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8617 } else {
8618 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8619
6e3c9717 8620 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8621 mode |= CSC_BLACK_SCREEN_OFFSET;
8622
8623 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8624 }
8625}
8626
6ff93609 8627static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8628{
756f85cf
PZ
8629 struct drm_device *dev = crtc->dev;
8630 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 8631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8632 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8633 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
8634 uint32_t val;
8635
3eff4faa 8636 val = 0;
ee2b0b38 8637
6e3c9717 8638 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
8639 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8640
6e3c9717 8641 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8642 val |= PIPECONF_INTERLACED_ILK;
8643 else
8644 val |= PIPECONF_PROGRESSIVE;
8645
702e7a56
PZ
8646 I915_WRITE(PIPECONF(cpu_transcoder), val);
8647 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
8648
8649 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8650 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 8651
3cdf122c 8652 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
8653 val = 0;
8654
6e3c9717 8655 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8656 case 18:
8657 val |= PIPEMISC_DITHER_6_BPC;
8658 break;
8659 case 24:
8660 val |= PIPEMISC_DITHER_8_BPC;
8661 break;
8662 case 30:
8663 val |= PIPEMISC_DITHER_10_BPC;
8664 break;
8665 case 36:
8666 val |= PIPEMISC_DITHER_12_BPC;
8667 break;
8668 default:
8669 /* Case prevented by pipe_config_set_bpp. */
8670 BUG();
8671 }
8672
6e3c9717 8673 if (intel_crtc->config->dither)
756f85cf
PZ
8674 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8675
8676 I915_WRITE(PIPEMISC(pipe), val);
8677 }
ee2b0b38
PZ
8678}
8679
6591c6e4 8680static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 8681 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
8682 intel_clock_t *clock,
8683 bool *has_reduced_clock,
8684 intel_clock_t *reduced_clock)
8685{
8686 struct drm_device *dev = crtc->dev;
8687 struct drm_i915_private *dev_priv = dev->dev_private;
6591c6e4 8688 int refclk;
d4906093 8689 const intel_limit_t *limit;
c329a4ec 8690 bool ret;
79e53945 8691
55bb9992 8692 refclk = ironlake_get_refclk(crtc_state);
79e53945 8693
d4906093
ML
8694 /*
8695 * Returns a set of divisors for the desired target clock with the given
8696 * refclk, or FALSE. The returned values represent the clock equation:
8697 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8698 */
a93e255f
ACO
8699 limit = intel_limit(crtc_state, refclk);
8700 ret = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8701 crtc_state->port_clock,
ee9300bb 8702 refclk, NULL, clock);
6591c6e4
PZ
8703 if (!ret)
8704 return false;
cda4b7d3 8705
6591c6e4
PZ
8706 return true;
8707}
8708
d4b1931c
PZ
8709int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8710{
8711 /*
8712 * Account for spread spectrum to avoid
8713 * oversubscribing the link. Max center spread
8714 * is 2.5%; use 5% for safety's sake.
8715 */
8716 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8717 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8718}
8719
7429e9d4 8720static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8721{
7429e9d4 8722 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8723}
8724
de13a2e3 8725static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 8726 struct intel_crtc_state *crtc_state,
7429e9d4 8727 u32 *fp,
9a7c7890 8728 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 8729{
de13a2e3 8730 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8731 struct drm_device *dev = crtc->dev;
8732 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8733 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8734 struct drm_connector *connector;
55bb9992
ACO
8735 struct drm_connector_state *connector_state;
8736 struct intel_encoder *encoder;
de13a2e3 8737 uint32_t dpll;
55bb9992 8738 int factor, num_connectors = 0, i;
09ede541 8739 bool is_lvds = false, is_sdvo = false;
79e53945 8740
da3ced29 8741 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8742 if (connector_state->crtc != crtc_state->base.crtc)
8743 continue;
8744
8745 encoder = to_intel_encoder(connector_state->best_encoder);
8746
8747 switch (encoder->type) {
79e53945
JB
8748 case INTEL_OUTPUT_LVDS:
8749 is_lvds = true;
8750 break;
8751 case INTEL_OUTPUT_SDVO:
7d57382e 8752 case INTEL_OUTPUT_HDMI:
79e53945 8753 is_sdvo = true;
79e53945 8754 break;
6847d71b
PZ
8755 default:
8756 break;
79e53945 8757 }
43565a06 8758
c751ce4f 8759 num_connectors++;
79e53945 8760 }
79e53945 8761
c1858123 8762 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8763 factor = 21;
8764 if (is_lvds) {
8765 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8766 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8767 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8768 factor = 25;
190f68c5 8769 } else if (crtc_state->sdvo_tv_clock)
8febb297 8770 factor = 20;
c1858123 8771
190f68c5 8772 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 8773 *fp |= FP_CB_TUNE;
2c07245f 8774
9a7c7890
DV
8775 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8776 *fp2 |= FP_CB_TUNE;
8777
5eddb70b 8778 dpll = 0;
2c07245f 8779
a07d6787
EA
8780 if (is_lvds)
8781 dpll |= DPLLB_MODE_LVDS;
8782 else
8783 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8784
190f68c5 8785 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8786 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8787
8788 if (is_sdvo)
4a33e48d 8789 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8790 if (crtc_state->has_dp_encoder)
4a33e48d 8791 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8792
a07d6787 8793 /* compute bitmask from p1 value */
190f68c5 8794 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8795 /* also FPA1 */
190f68c5 8796 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8797
190f68c5 8798 switch (crtc_state->dpll.p2) {
a07d6787
EA
8799 case 5:
8800 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8801 break;
8802 case 7:
8803 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8804 break;
8805 case 10:
8806 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8807 break;
8808 case 14:
8809 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8810 break;
79e53945
JB
8811 }
8812
b4c09f3b 8813 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 8814 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
8815 else
8816 dpll |= PLL_REF_INPUT_DREFCLK;
8817
959e16d6 8818 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
8819}
8820
190f68c5
ACO
8821static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8822 struct intel_crtc_state *crtc_state)
de13a2e3 8823{
c7653199 8824 struct drm_device *dev = crtc->base.dev;
de13a2e3 8825 intel_clock_t clock, reduced_clock;
cbbab5bd 8826 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 8827 bool ok, has_reduced_clock = false;
8b47047b 8828 bool is_lvds = false;
e2b78267 8829 struct intel_shared_dpll *pll;
de13a2e3 8830
dd3cd74a
ACO
8831 memset(&crtc_state->dpll_hw_state, 0,
8832 sizeof(crtc_state->dpll_hw_state));
8833
409ee761 8834 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
79e53945 8835
5dc5298b
PZ
8836 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8837 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 8838
190f68c5 8839 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 8840 &has_reduced_clock, &reduced_clock);
190f68c5 8841 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
8842 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8843 return -EINVAL;
79e53945 8844 }
f47709a9 8845 /* Compat-code for transition, will disappear. */
190f68c5
ACO
8846 if (!crtc_state->clock_set) {
8847 crtc_state->dpll.n = clock.n;
8848 crtc_state->dpll.m1 = clock.m1;
8849 crtc_state->dpll.m2 = clock.m2;
8850 crtc_state->dpll.p1 = clock.p1;
8851 crtc_state->dpll.p2 = clock.p2;
f47709a9 8852 }
79e53945 8853
5dc5298b 8854 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
8855 if (crtc_state->has_pch_encoder) {
8856 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 8857 if (has_reduced_clock)
7429e9d4 8858 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 8859
190f68c5 8860 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
8861 &fp, &reduced_clock,
8862 has_reduced_clock ? &fp2 : NULL);
8863
190f68c5
ACO
8864 crtc_state->dpll_hw_state.dpll = dpll;
8865 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 8866 if (has_reduced_clock)
190f68c5 8867 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 8868 else
190f68c5 8869 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 8870
190f68c5 8871 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 8872 if (pll == NULL) {
84f44ce7 8873 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 8874 pipe_name(crtc->pipe));
4b645f14
JB
8875 return -EINVAL;
8876 }
3fb37703 8877 }
79e53945 8878
ab585dea 8879 if (is_lvds && has_reduced_clock)
c7653199 8880 crtc->lowfreq_avail = true;
bcd644e0 8881 else
c7653199 8882 crtc->lowfreq_avail = false;
e2b78267 8883
c8f7a0db 8884 return 0;
79e53945
JB
8885}
8886
eb14cb74
VS
8887static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8888 struct intel_link_m_n *m_n)
8889{
8890 struct drm_device *dev = crtc->base.dev;
8891 struct drm_i915_private *dev_priv = dev->dev_private;
8892 enum pipe pipe = crtc->pipe;
8893
8894 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8895 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8896 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8897 & ~TU_SIZE_MASK;
8898 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8899 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8900 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8901}
8902
8903static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8904 enum transcoder transcoder,
b95af8be
VK
8905 struct intel_link_m_n *m_n,
8906 struct intel_link_m_n *m2_n2)
72419203
DV
8907{
8908 struct drm_device *dev = crtc->base.dev;
8909 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 8910 enum pipe pipe = crtc->pipe;
72419203 8911
eb14cb74
VS
8912 if (INTEL_INFO(dev)->gen >= 5) {
8913 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8914 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8915 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8916 & ~TU_SIZE_MASK;
8917 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8918 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8919 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
8920 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8921 * gen < 8) and if DRRS is supported (to make sure the
8922 * registers are not unnecessarily read).
8923 */
8924 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 8925 crtc->config->has_drrs) {
b95af8be
VK
8926 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8927 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8928 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8929 & ~TU_SIZE_MASK;
8930 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8931 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8932 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8933 }
eb14cb74
VS
8934 } else {
8935 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8936 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8937 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8938 & ~TU_SIZE_MASK;
8939 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8940 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8941 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8942 }
8943}
8944
8945void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 8946 struct intel_crtc_state *pipe_config)
eb14cb74 8947{
681a8504 8948 if (pipe_config->has_pch_encoder)
eb14cb74
VS
8949 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8950 else
8951 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
8952 &pipe_config->dp_m_n,
8953 &pipe_config->dp_m2_n2);
eb14cb74 8954}
72419203 8955
eb14cb74 8956static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 8957 struct intel_crtc_state *pipe_config)
eb14cb74
VS
8958{
8959 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 8960 &pipe_config->fdi_m_n, NULL);
72419203
DV
8961}
8962
bd2e244f 8963static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8964 struct intel_crtc_state *pipe_config)
bd2e244f
JB
8965{
8966 struct drm_device *dev = crtc->base.dev;
8967 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
8968 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8969 uint32_t ps_ctrl = 0;
8970 int id = -1;
8971 int i;
bd2e244f 8972
a1b2278e
CK
8973 /* find scaler attached to this pipe */
8974 for (i = 0; i < crtc->num_scalers; i++) {
8975 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8976 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8977 id = i;
8978 pipe_config->pch_pfit.enabled = true;
8979 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8980 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8981 break;
8982 }
8983 }
bd2e244f 8984
a1b2278e
CK
8985 scaler_state->scaler_id = id;
8986 if (id >= 0) {
8987 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8988 } else {
8989 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
8990 }
8991}
8992
5724dbd1
DL
8993static void
8994skylake_get_initial_plane_config(struct intel_crtc *crtc,
8995 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
8996{
8997 struct drm_device *dev = crtc->base.dev;
8998 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 8999 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9000 int pipe = crtc->pipe;
9001 int fourcc, pixel_format;
6761dd31 9002 unsigned int aligned_height;
bc8d7dff 9003 struct drm_framebuffer *fb;
1b842c89 9004 struct intel_framebuffer *intel_fb;
bc8d7dff 9005
d9806c9f 9006 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9007 if (!intel_fb) {
bc8d7dff
DL
9008 DRM_DEBUG_KMS("failed to alloc fb\n");
9009 return;
9010 }
9011
1b842c89
DL
9012 fb = &intel_fb->base;
9013
bc8d7dff 9014 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9015 if (!(val & PLANE_CTL_ENABLE))
9016 goto error;
9017
bc8d7dff
DL
9018 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9019 fourcc = skl_format_to_fourcc(pixel_format,
9020 val & PLANE_CTL_ORDER_RGBX,
9021 val & PLANE_CTL_ALPHA_MASK);
9022 fb->pixel_format = fourcc;
9023 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9024
40f46283
DL
9025 tiling = val & PLANE_CTL_TILED_MASK;
9026 switch (tiling) {
9027 case PLANE_CTL_TILED_LINEAR:
9028 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9029 break;
9030 case PLANE_CTL_TILED_X:
9031 plane_config->tiling = I915_TILING_X;
9032 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9033 break;
9034 case PLANE_CTL_TILED_Y:
9035 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9036 break;
9037 case PLANE_CTL_TILED_YF:
9038 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9039 break;
9040 default:
9041 MISSING_CASE(tiling);
9042 goto error;
9043 }
9044
bc8d7dff
DL
9045 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9046 plane_config->base = base;
9047
9048 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9049
9050 val = I915_READ(PLANE_SIZE(pipe, 0));
9051 fb->height = ((val >> 16) & 0xfff) + 1;
9052 fb->width = ((val >> 0) & 0x1fff) + 1;
9053
9054 val = I915_READ(PLANE_STRIDE(pipe, 0));
40f46283
DL
9055 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9056 fb->pixel_format);
bc8d7dff
DL
9057 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9058
9059 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9060 fb->pixel_format,
9061 fb->modifier[0]);
bc8d7dff 9062
f37b5c2b 9063 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9064
9065 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9066 pipe_name(pipe), fb->width, fb->height,
9067 fb->bits_per_pixel, base, fb->pitches[0],
9068 plane_config->size);
9069
2d14030b 9070 plane_config->fb = intel_fb;
bc8d7dff
DL
9071 return;
9072
9073error:
9074 kfree(fb);
9075}
9076
2fa2fe9a 9077static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9078 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9079{
9080 struct drm_device *dev = crtc->base.dev;
9081 struct drm_i915_private *dev_priv = dev->dev_private;
9082 uint32_t tmp;
9083
9084 tmp = I915_READ(PF_CTL(crtc->pipe));
9085
9086 if (tmp & PF_ENABLE) {
fd4daa9c 9087 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9088 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9089 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9090
9091 /* We currently do not free assignements of panel fitters on
9092 * ivb/hsw (since we don't use the higher upscaling modes which
9093 * differentiates them) so just WARN about this case for now. */
9094 if (IS_GEN7(dev)) {
9095 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9096 PF_PIPE_SEL_IVB(crtc->pipe));
9097 }
2fa2fe9a 9098 }
79e53945
JB
9099}
9100
5724dbd1
DL
9101static void
9102ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9103 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9104{
9105 struct drm_device *dev = crtc->base.dev;
9106 struct drm_i915_private *dev_priv = dev->dev_private;
9107 u32 val, base, offset;
aeee5a49 9108 int pipe = crtc->pipe;
4c6baa59 9109 int fourcc, pixel_format;
6761dd31 9110 unsigned int aligned_height;
b113d5ee 9111 struct drm_framebuffer *fb;
1b842c89 9112 struct intel_framebuffer *intel_fb;
4c6baa59 9113
42a7b088
DL
9114 val = I915_READ(DSPCNTR(pipe));
9115 if (!(val & DISPLAY_PLANE_ENABLE))
9116 return;
9117
d9806c9f 9118 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9119 if (!intel_fb) {
4c6baa59
JB
9120 DRM_DEBUG_KMS("failed to alloc fb\n");
9121 return;
9122 }
9123
1b842c89
DL
9124 fb = &intel_fb->base;
9125
18c5247e
DV
9126 if (INTEL_INFO(dev)->gen >= 4) {
9127 if (val & DISPPLANE_TILED) {
49af449b 9128 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9129 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9130 }
9131 }
4c6baa59
JB
9132
9133 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9134 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9135 fb->pixel_format = fourcc;
9136 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9137
aeee5a49 9138 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9139 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9140 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9141 } else {
49af449b 9142 if (plane_config->tiling)
aeee5a49 9143 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9144 else
aeee5a49 9145 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9146 }
9147 plane_config->base = base;
9148
9149 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9150 fb->width = ((val >> 16) & 0xfff) + 1;
9151 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9152
9153 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9154 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9155
b113d5ee 9156 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9157 fb->pixel_format,
9158 fb->modifier[0]);
4c6baa59 9159
f37b5c2b 9160 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9161
2844a921
DL
9162 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9163 pipe_name(pipe), fb->width, fb->height,
9164 fb->bits_per_pixel, base, fb->pitches[0],
9165 plane_config->size);
b113d5ee 9166
2d14030b 9167 plane_config->fb = intel_fb;
4c6baa59
JB
9168}
9169
0e8ffe1b 9170static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9171 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9172{
9173 struct drm_device *dev = crtc->base.dev;
9174 struct drm_i915_private *dev_priv = dev->dev_private;
9175 uint32_t tmp;
9176
f458ebbc
DV
9177 if (!intel_display_power_is_enabled(dev_priv,
9178 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
9179 return false;
9180
e143a21c 9181 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 9182 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 9183
0e8ffe1b
DV
9184 tmp = I915_READ(PIPECONF(crtc->pipe));
9185 if (!(tmp & PIPECONF_ENABLE))
9186 return false;
9187
42571aef
VS
9188 switch (tmp & PIPECONF_BPC_MASK) {
9189 case PIPECONF_6BPC:
9190 pipe_config->pipe_bpp = 18;
9191 break;
9192 case PIPECONF_8BPC:
9193 pipe_config->pipe_bpp = 24;
9194 break;
9195 case PIPECONF_10BPC:
9196 pipe_config->pipe_bpp = 30;
9197 break;
9198 case PIPECONF_12BPC:
9199 pipe_config->pipe_bpp = 36;
9200 break;
9201 default:
9202 break;
9203 }
9204
b5a9fa09
DV
9205 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9206 pipe_config->limited_color_range = true;
9207
ab9412ba 9208 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
9209 struct intel_shared_dpll *pll;
9210
88adfff1
DV
9211 pipe_config->has_pch_encoder = true;
9212
627eb5a3
DV
9213 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9214 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9215 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9216
9217 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9218
c0d43d62 9219 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
9220 pipe_config->shared_dpll =
9221 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9222 } else {
9223 tmp = I915_READ(PCH_DPLL_SEL);
9224 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9225 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9226 else
9227 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9228 }
66e985c0
DV
9229
9230 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9231
9232 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9233 &pipe_config->dpll_hw_state));
c93f54cf
DV
9234
9235 tmp = pipe_config->dpll_hw_state.dpll;
9236 pipe_config->pixel_multiplier =
9237 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9238 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9239
9240 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9241 } else {
9242 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9243 }
9244
1bd1bd80
DV
9245 intel_get_pipe_timings(crtc, pipe_config);
9246
2fa2fe9a
DV
9247 ironlake_get_pfit_config(crtc, pipe_config);
9248
0e8ffe1b
DV
9249 return true;
9250}
9251
be256dc7
PZ
9252static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9253{
9254 struct drm_device *dev = dev_priv->dev;
be256dc7 9255 struct intel_crtc *crtc;
be256dc7 9256
d3fcc808 9257 for_each_intel_crtc(dev, crtc)
e2c719b7 9258 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9259 pipe_name(crtc->pipe));
9260
e2c719b7
RC
9261 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9262 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9263 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9264 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9265 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9266 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9267 "CPU PWM1 enabled\n");
c5107b87 9268 if (IS_HASWELL(dev))
e2c719b7 9269 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9270 "CPU PWM2 enabled\n");
e2c719b7 9271 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9272 "PCH PWM1 enabled\n");
e2c719b7 9273 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9274 "Utility pin enabled\n");
e2c719b7 9275 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9276
9926ada1
PZ
9277 /*
9278 * In theory we can still leave IRQs enabled, as long as only the HPD
9279 * interrupts remain enabled. We used to check for that, but since it's
9280 * gen-specific and since we only disable LCPLL after we fully disable
9281 * the interrupts, the check below should be enough.
9282 */
e2c719b7 9283 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9284}
9285
9ccd5aeb
PZ
9286static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9287{
9288 struct drm_device *dev = dev_priv->dev;
9289
9290 if (IS_HASWELL(dev))
9291 return I915_READ(D_COMP_HSW);
9292 else
9293 return I915_READ(D_COMP_BDW);
9294}
9295
3c4c9b81
PZ
9296static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9297{
9298 struct drm_device *dev = dev_priv->dev;
9299
9300 if (IS_HASWELL(dev)) {
9301 mutex_lock(&dev_priv->rps.hw_lock);
9302 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9303 val))
f475dadf 9304 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9305 mutex_unlock(&dev_priv->rps.hw_lock);
9306 } else {
9ccd5aeb
PZ
9307 I915_WRITE(D_COMP_BDW, val);
9308 POSTING_READ(D_COMP_BDW);
3c4c9b81 9309 }
be256dc7
PZ
9310}
9311
9312/*
9313 * This function implements pieces of two sequences from BSpec:
9314 * - Sequence for display software to disable LCPLL
9315 * - Sequence for display software to allow package C8+
9316 * The steps implemented here are just the steps that actually touch the LCPLL
9317 * register. Callers should take care of disabling all the display engine
9318 * functions, doing the mode unset, fixing interrupts, etc.
9319 */
6ff58d53
PZ
9320static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9321 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9322{
9323 uint32_t val;
9324
9325 assert_can_disable_lcpll(dev_priv);
9326
9327 val = I915_READ(LCPLL_CTL);
9328
9329 if (switch_to_fclk) {
9330 val |= LCPLL_CD_SOURCE_FCLK;
9331 I915_WRITE(LCPLL_CTL, val);
9332
9333 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9334 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9335 DRM_ERROR("Switching to FCLK failed\n");
9336
9337 val = I915_READ(LCPLL_CTL);
9338 }
9339
9340 val |= LCPLL_PLL_DISABLE;
9341 I915_WRITE(LCPLL_CTL, val);
9342 POSTING_READ(LCPLL_CTL);
9343
9344 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9345 DRM_ERROR("LCPLL still locked\n");
9346
9ccd5aeb 9347 val = hsw_read_dcomp(dev_priv);
be256dc7 9348 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9349 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9350 ndelay(100);
9351
9ccd5aeb
PZ
9352 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9353 1))
be256dc7
PZ
9354 DRM_ERROR("D_COMP RCOMP still in progress\n");
9355
9356 if (allow_power_down) {
9357 val = I915_READ(LCPLL_CTL);
9358 val |= LCPLL_POWER_DOWN_ALLOW;
9359 I915_WRITE(LCPLL_CTL, val);
9360 POSTING_READ(LCPLL_CTL);
9361 }
9362}
9363
9364/*
9365 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9366 * source.
9367 */
6ff58d53 9368static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9369{
9370 uint32_t val;
9371
9372 val = I915_READ(LCPLL_CTL);
9373
9374 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9375 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9376 return;
9377
a8a8bd54
PZ
9378 /*
9379 * Make sure we're not on PC8 state before disabling PC8, otherwise
9380 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9381 */
59bad947 9382 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9383
be256dc7
PZ
9384 if (val & LCPLL_POWER_DOWN_ALLOW) {
9385 val &= ~LCPLL_POWER_DOWN_ALLOW;
9386 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9387 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9388 }
9389
9ccd5aeb 9390 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9391 val |= D_COMP_COMP_FORCE;
9392 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9393 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9394
9395 val = I915_READ(LCPLL_CTL);
9396 val &= ~LCPLL_PLL_DISABLE;
9397 I915_WRITE(LCPLL_CTL, val);
9398
9399 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9400 DRM_ERROR("LCPLL not locked yet\n");
9401
9402 if (val & LCPLL_CD_SOURCE_FCLK) {
9403 val = I915_READ(LCPLL_CTL);
9404 val &= ~LCPLL_CD_SOURCE_FCLK;
9405 I915_WRITE(LCPLL_CTL, val);
9406
9407 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9408 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9409 DRM_ERROR("Switching back to LCPLL failed\n");
9410 }
215733fa 9411
59bad947 9412 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9413 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9414}
9415
765dab67
PZ
9416/*
9417 * Package states C8 and deeper are really deep PC states that can only be
9418 * reached when all the devices on the system allow it, so even if the graphics
9419 * device allows PC8+, it doesn't mean the system will actually get to these
9420 * states. Our driver only allows PC8+ when going into runtime PM.
9421 *
9422 * The requirements for PC8+ are that all the outputs are disabled, the power
9423 * well is disabled and most interrupts are disabled, and these are also
9424 * requirements for runtime PM. When these conditions are met, we manually do
9425 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9426 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9427 * hang the machine.
9428 *
9429 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9430 * the state of some registers, so when we come back from PC8+ we need to
9431 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9432 * need to take care of the registers kept by RC6. Notice that this happens even
9433 * if we don't put the device in PCI D3 state (which is what currently happens
9434 * because of the runtime PM support).
9435 *
9436 * For more, read "Display Sequences for Package C8" on the hardware
9437 * documentation.
9438 */
a14cb6fc 9439void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9440{
c67a470b
PZ
9441 struct drm_device *dev = dev_priv->dev;
9442 uint32_t val;
9443
c67a470b
PZ
9444 DRM_DEBUG_KMS("Enabling package C8+\n");
9445
c2699524 9446 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9447 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9448 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9449 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9450 }
9451
9452 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9453 hsw_disable_lcpll(dev_priv, true, true);
9454}
9455
a14cb6fc 9456void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9457{
9458 struct drm_device *dev = dev_priv->dev;
9459 uint32_t val;
9460
c67a470b
PZ
9461 DRM_DEBUG_KMS("Disabling package C8+\n");
9462
9463 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9464 lpt_init_pch_refclk(dev);
9465
c2699524 9466 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9467 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9468 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9469 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9470 }
9471
9472 intel_prepare_ddi(dev);
c67a470b
PZ
9473}
9474
27c329ed 9475static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9476{
a821fc46 9477 struct drm_device *dev = old_state->dev;
27c329ed 9478 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
f8437dd1 9479
27c329ed 9480 broxton_set_cdclk(dev, req_cdclk);
f8437dd1
VK
9481}
9482
b432e5cf 9483/* compute the max rate for new configuration */
27c329ed 9484static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9485{
b432e5cf 9486 struct intel_crtc *intel_crtc;
27c329ed 9487 struct intel_crtc_state *crtc_state;
b432e5cf 9488 int max_pixel_rate = 0;
b432e5cf 9489
27c329ed
ML
9490 for_each_intel_crtc(state->dev, intel_crtc) {
9491 int pixel_rate;
9492
9493 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9494 if (IS_ERR(crtc_state))
9495 return PTR_ERR(crtc_state);
9496
9497 if (!crtc_state->base.enable)
b432e5cf
VS
9498 continue;
9499
27c329ed 9500 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9501
9502 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
27c329ed 9503 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
b432e5cf
VS
9504 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9505
9506 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9507 }
9508
9509 return max_pixel_rate;
9510}
9511
9512static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9513{
9514 struct drm_i915_private *dev_priv = dev->dev_private;
9515 uint32_t val, data;
9516 int ret;
9517
9518 if (WARN((I915_READ(LCPLL_CTL) &
9519 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9520 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9521 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9522 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9523 "trying to change cdclk frequency with cdclk not enabled\n"))
9524 return;
9525
9526 mutex_lock(&dev_priv->rps.hw_lock);
9527 ret = sandybridge_pcode_write(dev_priv,
9528 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9529 mutex_unlock(&dev_priv->rps.hw_lock);
9530 if (ret) {
9531 DRM_ERROR("failed to inform pcode about cdclk change\n");
9532 return;
9533 }
9534
9535 val = I915_READ(LCPLL_CTL);
9536 val |= LCPLL_CD_SOURCE_FCLK;
9537 I915_WRITE(LCPLL_CTL, val);
9538
9539 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9540 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9541 DRM_ERROR("Switching to FCLK failed\n");
9542
9543 val = I915_READ(LCPLL_CTL);
9544 val &= ~LCPLL_CLK_FREQ_MASK;
9545
9546 switch (cdclk) {
9547 case 450000:
9548 val |= LCPLL_CLK_FREQ_450;
9549 data = 0;
9550 break;
9551 case 540000:
9552 val |= LCPLL_CLK_FREQ_54O_BDW;
9553 data = 1;
9554 break;
9555 case 337500:
9556 val |= LCPLL_CLK_FREQ_337_5_BDW;
9557 data = 2;
9558 break;
9559 case 675000:
9560 val |= LCPLL_CLK_FREQ_675_BDW;
9561 data = 3;
9562 break;
9563 default:
9564 WARN(1, "invalid cdclk frequency\n");
9565 return;
9566 }
9567
9568 I915_WRITE(LCPLL_CTL, val);
9569
9570 val = I915_READ(LCPLL_CTL);
9571 val &= ~LCPLL_CD_SOURCE_FCLK;
9572 I915_WRITE(LCPLL_CTL, val);
9573
9574 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9575 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9576 DRM_ERROR("Switching back to LCPLL failed\n");
9577
9578 mutex_lock(&dev_priv->rps.hw_lock);
9579 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9580 mutex_unlock(&dev_priv->rps.hw_lock);
9581
9582 intel_update_cdclk(dev);
9583
9584 WARN(cdclk != dev_priv->cdclk_freq,
9585 "cdclk requested %d kHz but got %d kHz\n",
9586 cdclk, dev_priv->cdclk_freq);
9587}
9588
27c329ed 9589static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9590{
27c329ed
ML
9591 struct drm_i915_private *dev_priv = to_i915(state->dev);
9592 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9593 int cdclk;
9594
9595 /*
9596 * FIXME should also account for plane ratio
9597 * once 64bpp pixel formats are supported.
9598 */
27c329ed 9599 if (max_pixclk > 540000)
b432e5cf 9600 cdclk = 675000;
27c329ed 9601 else if (max_pixclk > 450000)
b432e5cf 9602 cdclk = 540000;
27c329ed 9603 else if (max_pixclk > 337500)
b432e5cf
VS
9604 cdclk = 450000;
9605 else
9606 cdclk = 337500;
9607
9608 /*
9609 * FIXME move the cdclk caclulation to
9610 * compute_config() so we can fail gracegully.
9611 */
9612 if (cdclk > dev_priv->max_cdclk_freq) {
9613 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9614 cdclk, dev_priv->max_cdclk_freq);
9615 cdclk = dev_priv->max_cdclk_freq;
9616 }
9617
27c329ed 9618 to_intel_atomic_state(state)->cdclk = cdclk;
b432e5cf
VS
9619
9620 return 0;
9621}
9622
27c329ed 9623static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9624{
27c329ed
ML
9625 struct drm_device *dev = old_state->dev;
9626 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
b432e5cf 9627
27c329ed 9628 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9629}
9630
190f68c5
ACO
9631static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9632 struct intel_crtc_state *crtc_state)
09b4ddf9 9633{
190f68c5 9634 if (!intel_ddi_pll_select(crtc, crtc_state))
6441ab5f 9635 return -EINVAL;
716c2e55 9636
c7653199 9637 crtc->lowfreq_avail = false;
644cef34 9638
c8f7a0db 9639 return 0;
79e53945
JB
9640}
9641
3760b59c
S
9642static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9643 enum port port,
9644 struct intel_crtc_state *pipe_config)
9645{
9646 switch (port) {
9647 case PORT_A:
9648 pipe_config->ddi_pll_sel = SKL_DPLL0;
9649 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9650 break;
9651 case PORT_B:
9652 pipe_config->ddi_pll_sel = SKL_DPLL1;
9653 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9654 break;
9655 case PORT_C:
9656 pipe_config->ddi_pll_sel = SKL_DPLL2;
9657 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9658 break;
9659 default:
9660 DRM_ERROR("Incorrect port type\n");
9661 }
9662}
9663
96b7dfb7
S
9664static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9665 enum port port,
5cec258b 9666 struct intel_crtc_state *pipe_config)
96b7dfb7 9667{
3148ade7 9668 u32 temp, dpll_ctl1;
96b7dfb7
S
9669
9670 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9671 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9672
9673 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
9674 case SKL_DPLL0:
9675 /*
9676 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9677 * of the shared DPLL framework and thus needs to be read out
9678 * separately
9679 */
9680 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9681 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9682 break;
96b7dfb7
S
9683 case SKL_DPLL1:
9684 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9685 break;
9686 case SKL_DPLL2:
9687 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9688 break;
9689 case SKL_DPLL3:
9690 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9691 break;
96b7dfb7
S
9692 }
9693}
9694
7d2c8175
DL
9695static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9696 enum port port,
5cec258b 9697 struct intel_crtc_state *pipe_config)
7d2c8175
DL
9698{
9699 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9700
9701 switch (pipe_config->ddi_pll_sel) {
9702 case PORT_CLK_SEL_WRPLL1:
9703 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9704 break;
9705 case PORT_CLK_SEL_WRPLL2:
9706 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9707 break;
9708 }
9709}
9710
26804afd 9711static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9712 struct intel_crtc_state *pipe_config)
26804afd
DV
9713{
9714 struct drm_device *dev = crtc->base.dev;
9715 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9716 struct intel_shared_dpll *pll;
26804afd
DV
9717 enum port port;
9718 uint32_t tmp;
9719
9720 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9721
9722 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9723
96b7dfb7
S
9724 if (IS_SKYLAKE(dev))
9725 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
9726 else if (IS_BROXTON(dev))
9727 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9728 else
9729 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9730
d452c5b6
DV
9731 if (pipe_config->shared_dpll >= 0) {
9732 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9733
9734 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9735 &pipe_config->dpll_hw_state));
9736 }
9737
26804afd
DV
9738 /*
9739 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9740 * DDI E. So just check whether this pipe is wired to DDI E and whether
9741 * the PCH transcoder is on.
9742 */
ca370455
DL
9743 if (INTEL_INFO(dev)->gen < 9 &&
9744 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9745 pipe_config->has_pch_encoder = true;
9746
9747 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9748 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9749 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9750
9751 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9752 }
9753}
9754
0e8ffe1b 9755static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9756 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9757{
9758 struct drm_device *dev = crtc->base.dev;
9759 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 9760 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
9761 uint32_t tmp;
9762
f458ebbc 9763 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
9764 POWER_DOMAIN_PIPE(crtc->pipe)))
9765 return false;
9766
e143a21c 9767 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
9768 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9769
eccb140b
DV
9770 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9771 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9772 enum pipe trans_edp_pipe;
9773 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9774 default:
9775 WARN(1, "unknown pipe linked to edp transcoder\n");
9776 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9777 case TRANS_DDI_EDP_INPUT_A_ON:
9778 trans_edp_pipe = PIPE_A;
9779 break;
9780 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9781 trans_edp_pipe = PIPE_B;
9782 break;
9783 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9784 trans_edp_pipe = PIPE_C;
9785 break;
9786 }
9787
9788 if (trans_edp_pipe == crtc->pipe)
9789 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9790 }
9791
f458ebbc 9792 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 9793 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
9794 return false;
9795
eccb140b 9796 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
9797 if (!(tmp & PIPECONF_ENABLE))
9798 return false;
9799
26804afd 9800 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 9801
1bd1bd80
DV
9802 intel_get_pipe_timings(crtc, pipe_config);
9803
a1b2278e
CK
9804 if (INTEL_INFO(dev)->gen >= 9) {
9805 skl_init_scalers(dev, crtc, pipe_config);
9806 }
9807
2fa2fe9a 9808 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
af99ceda
CK
9809
9810 if (INTEL_INFO(dev)->gen >= 9) {
9811 pipe_config->scaler_state.scaler_id = -1;
9812 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9813 }
9814
bd2e244f 9815 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
1c132b44 9816 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 9817 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 9818 else
1c132b44 9819 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 9820 }
88adfff1 9821
e59150dc
JB
9822 if (IS_HASWELL(dev))
9823 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9824 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 9825
ebb69c95
CT
9826 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9827 pipe_config->pixel_multiplier =
9828 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9829 } else {
9830 pipe_config->pixel_multiplier = 1;
9831 }
6c49f241 9832
0e8ffe1b
DV
9833 return true;
9834}
9835
560b85bb
CW
9836static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9837{
9838 struct drm_device *dev = crtc->dev;
9839 struct drm_i915_private *dev_priv = dev->dev_private;
9840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 9841 uint32_t cntl = 0, size = 0;
560b85bb 9842
dc41c154 9843 if (base) {
3dd512fb
MR
9844 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9845 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
dc41c154
VS
9846 unsigned int stride = roundup_pow_of_two(width) * 4;
9847
9848 switch (stride) {
9849 default:
9850 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9851 width, stride);
9852 stride = 256;
9853 /* fallthrough */
9854 case 256:
9855 case 512:
9856 case 1024:
9857 case 2048:
9858 break;
4b0e333e
CW
9859 }
9860
dc41c154
VS
9861 cntl |= CURSOR_ENABLE |
9862 CURSOR_GAMMA_ENABLE |
9863 CURSOR_FORMAT_ARGB |
9864 CURSOR_STRIDE(stride);
9865
9866 size = (height << 12) | width;
4b0e333e 9867 }
560b85bb 9868
dc41c154
VS
9869 if (intel_crtc->cursor_cntl != 0 &&
9870 (intel_crtc->cursor_base != base ||
9871 intel_crtc->cursor_size != size ||
9872 intel_crtc->cursor_cntl != cntl)) {
9873 /* On these chipsets we can only modify the base/size/stride
9874 * whilst the cursor is disabled.
9875 */
0b87c24e
VS
9876 I915_WRITE(CURCNTR(PIPE_A), 0);
9877 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 9878 intel_crtc->cursor_cntl = 0;
4b0e333e 9879 }
560b85bb 9880
99d1f387 9881 if (intel_crtc->cursor_base != base) {
0b87c24e 9882 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
9883 intel_crtc->cursor_base = base;
9884 }
4726e0b0 9885
dc41c154
VS
9886 if (intel_crtc->cursor_size != size) {
9887 I915_WRITE(CURSIZE, size);
9888 intel_crtc->cursor_size = size;
4b0e333e 9889 }
560b85bb 9890
4b0e333e 9891 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
9892 I915_WRITE(CURCNTR(PIPE_A), cntl);
9893 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 9894 intel_crtc->cursor_cntl = cntl;
560b85bb 9895 }
560b85bb
CW
9896}
9897
560b85bb 9898static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
65a21cd6
JB
9899{
9900 struct drm_device *dev = crtc->dev;
9901 struct drm_i915_private *dev_priv = dev->dev_private;
9902 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9903 int pipe = intel_crtc->pipe;
4b0e333e
CW
9904 uint32_t cntl;
9905
9906 cntl = 0;
9907 if (base) {
9908 cntl = MCURSOR_GAMMA_ENABLE;
3dd512fb 9909 switch (intel_crtc->base.cursor->state->crtc_w) {
4726e0b0
SK
9910 case 64:
9911 cntl |= CURSOR_MODE_64_ARGB_AX;
9912 break;
9913 case 128:
9914 cntl |= CURSOR_MODE_128_ARGB_AX;
9915 break;
9916 case 256:
9917 cntl |= CURSOR_MODE_256_ARGB_AX;
9918 break;
9919 default:
3dd512fb 9920 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
4726e0b0 9921 return;
65a21cd6 9922 }
4b0e333e 9923 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7
VS
9924
9925 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
9926 cntl |= CURSOR_PIPE_CSC_ENABLE;
4b0e333e 9927 }
65a21cd6 9928
8e7d688b 9929 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
4398ad45
VS
9930 cntl |= CURSOR_ROTATE_180;
9931
4b0e333e
CW
9932 if (intel_crtc->cursor_cntl != cntl) {
9933 I915_WRITE(CURCNTR(pipe), cntl);
9934 POSTING_READ(CURCNTR(pipe));
9935 intel_crtc->cursor_cntl = cntl;
65a21cd6 9936 }
4b0e333e 9937
65a21cd6 9938 /* and commit changes on next vblank */
5efb3e28
VS
9939 I915_WRITE(CURBASE(pipe), base);
9940 POSTING_READ(CURBASE(pipe));
99d1f387
VS
9941
9942 intel_crtc->cursor_base = base;
65a21cd6
JB
9943}
9944
cda4b7d3 9945/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
9946static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9947 bool on)
cda4b7d3
CW
9948{
9949 struct drm_device *dev = crtc->dev;
9950 struct drm_i915_private *dev_priv = dev->dev_private;
9951 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9952 int pipe = intel_crtc->pipe;
9b4101be
ML
9953 struct drm_plane_state *cursor_state = crtc->cursor->state;
9954 int x = cursor_state->crtc_x;
9955 int y = cursor_state->crtc_y;
d6e4db15 9956 u32 base = 0, pos = 0;
cda4b7d3 9957
d6e4db15 9958 if (on)
cda4b7d3 9959 base = intel_crtc->cursor_addr;
cda4b7d3 9960
6e3c9717 9961 if (x >= intel_crtc->config->pipe_src_w)
d6e4db15
VS
9962 base = 0;
9963
6e3c9717 9964 if (y >= intel_crtc->config->pipe_src_h)
cda4b7d3
CW
9965 base = 0;
9966
9967 if (x < 0) {
9b4101be 9968 if (x + cursor_state->crtc_w <= 0)
cda4b7d3
CW
9969 base = 0;
9970
9971 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9972 x = -x;
9973 }
9974 pos |= x << CURSOR_X_SHIFT;
9975
9976 if (y < 0) {
9b4101be 9977 if (y + cursor_state->crtc_h <= 0)
cda4b7d3
CW
9978 base = 0;
9979
9980 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9981 y = -y;
9982 }
9983 pos |= y << CURSOR_Y_SHIFT;
9984
4b0e333e 9985 if (base == 0 && intel_crtc->cursor_base == 0)
cda4b7d3
CW
9986 return;
9987
5efb3e28
VS
9988 I915_WRITE(CURPOS(pipe), pos);
9989
4398ad45
VS
9990 /* ILK+ do this automagically */
9991 if (HAS_GMCH_DISPLAY(dev) &&
8e7d688b 9992 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
9b4101be
ML
9993 base += (cursor_state->crtc_h *
9994 cursor_state->crtc_w - 1) * 4;
4398ad45
VS
9995 }
9996
8ac54669 9997 if (IS_845G(dev) || IS_I865G(dev))
5efb3e28
VS
9998 i845_update_cursor(crtc, base);
9999 else
10000 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
10001}
10002
dc41c154
VS
10003static bool cursor_size_ok(struct drm_device *dev,
10004 uint32_t width, uint32_t height)
10005{
10006 if (width == 0 || height == 0)
10007 return false;
10008
10009 /*
10010 * 845g/865g are special in that they are only limited by
10011 * the width of their cursors, the height is arbitrary up to
10012 * the precision of the register. Everything else requires
10013 * square cursors, limited to a few power-of-two sizes.
10014 */
10015 if (IS_845G(dev) || IS_I865G(dev)) {
10016 if ((width & 63) != 0)
10017 return false;
10018
10019 if (width > (IS_845G(dev) ? 64 : 512))
10020 return false;
10021
10022 if (height > 1023)
10023 return false;
10024 } else {
10025 switch (width | height) {
10026 case 256:
10027 case 128:
10028 if (IS_GEN2(dev))
10029 return false;
10030 case 64:
10031 break;
10032 default:
10033 return false;
10034 }
10035 }
10036
10037 return true;
10038}
10039
79e53945 10040static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 10041 u16 *blue, uint32_t start, uint32_t size)
79e53945 10042{
7203425a 10043 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 10044 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 10045
7203425a 10046 for (i = start; i < end; i++) {
79e53945
JB
10047 intel_crtc->lut_r[i] = red[i] >> 8;
10048 intel_crtc->lut_g[i] = green[i] >> 8;
10049 intel_crtc->lut_b[i] = blue[i] >> 8;
10050 }
10051
10052 intel_crtc_load_lut(crtc);
10053}
10054
79e53945
JB
10055/* VESA 640x480x72Hz mode to set on the pipe */
10056static struct drm_display_mode load_detect_mode = {
10057 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10058 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10059};
10060
a8bb6818
DV
10061struct drm_framebuffer *
10062__intel_framebuffer_create(struct drm_device *dev,
10063 struct drm_mode_fb_cmd2 *mode_cmd,
10064 struct drm_i915_gem_object *obj)
d2dff872
CW
10065{
10066 struct intel_framebuffer *intel_fb;
10067 int ret;
10068
10069 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10070 if (!intel_fb) {
6ccb81f2 10071 drm_gem_object_unreference(&obj->base);
d2dff872
CW
10072 return ERR_PTR(-ENOMEM);
10073 }
10074
10075 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10076 if (ret)
10077 goto err;
d2dff872
CW
10078
10079 return &intel_fb->base;
dd4916c5 10080err:
6ccb81f2 10081 drm_gem_object_unreference(&obj->base);
dd4916c5
DV
10082 kfree(intel_fb);
10083
10084 return ERR_PTR(ret);
d2dff872
CW
10085}
10086
b5ea642a 10087static struct drm_framebuffer *
a8bb6818
DV
10088intel_framebuffer_create(struct drm_device *dev,
10089 struct drm_mode_fb_cmd2 *mode_cmd,
10090 struct drm_i915_gem_object *obj)
10091{
10092 struct drm_framebuffer *fb;
10093 int ret;
10094
10095 ret = i915_mutex_lock_interruptible(dev);
10096 if (ret)
10097 return ERR_PTR(ret);
10098 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10099 mutex_unlock(&dev->struct_mutex);
10100
10101 return fb;
10102}
10103
d2dff872
CW
10104static u32
10105intel_framebuffer_pitch_for_width(int width, int bpp)
10106{
10107 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10108 return ALIGN(pitch, 64);
10109}
10110
10111static u32
10112intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10113{
10114 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10115 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10116}
10117
10118static struct drm_framebuffer *
10119intel_framebuffer_create_for_mode(struct drm_device *dev,
10120 struct drm_display_mode *mode,
10121 int depth, int bpp)
10122{
10123 struct drm_i915_gem_object *obj;
0fed39bd 10124 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10125
10126 obj = i915_gem_alloc_object(dev,
10127 intel_framebuffer_size_for_mode(mode, bpp));
10128 if (obj == NULL)
10129 return ERR_PTR(-ENOMEM);
10130
10131 mode_cmd.width = mode->hdisplay;
10132 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10133 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10134 bpp);
5ca0c34a 10135 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
10136
10137 return intel_framebuffer_create(dev, &mode_cmd, obj);
10138}
10139
10140static struct drm_framebuffer *
10141mode_fits_in_fbdev(struct drm_device *dev,
10142 struct drm_display_mode *mode)
10143{
0695726e 10144#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10145 struct drm_i915_private *dev_priv = dev->dev_private;
10146 struct drm_i915_gem_object *obj;
10147 struct drm_framebuffer *fb;
10148
4c0e5528 10149 if (!dev_priv->fbdev)
d2dff872
CW
10150 return NULL;
10151
4c0e5528 10152 if (!dev_priv->fbdev->fb)
d2dff872
CW
10153 return NULL;
10154
4c0e5528
DV
10155 obj = dev_priv->fbdev->fb->obj;
10156 BUG_ON(!obj);
10157
8bcd4553 10158 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10159 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10160 fb->bits_per_pixel))
d2dff872
CW
10161 return NULL;
10162
01f2c773 10163 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10164 return NULL;
10165
10166 return fb;
4520f53a
DV
10167#else
10168 return NULL;
10169#endif
d2dff872
CW
10170}
10171
d3a40d1b
ACO
10172static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10173 struct drm_crtc *crtc,
10174 struct drm_display_mode *mode,
10175 struct drm_framebuffer *fb,
10176 int x, int y)
10177{
10178 struct drm_plane_state *plane_state;
10179 int hdisplay, vdisplay;
10180 int ret;
10181
10182 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10183 if (IS_ERR(plane_state))
10184 return PTR_ERR(plane_state);
10185
10186 if (mode)
10187 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10188 else
10189 hdisplay = vdisplay = 0;
10190
10191 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10192 if (ret)
10193 return ret;
10194 drm_atomic_set_fb_for_plane(plane_state, fb);
10195 plane_state->crtc_x = 0;
10196 plane_state->crtc_y = 0;
10197 plane_state->crtc_w = hdisplay;
10198 plane_state->crtc_h = vdisplay;
10199 plane_state->src_x = x << 16;
10200 plane_state->src_y = y << 16;
10201 plane_state->src_w = hdisplay << 16;
10202 plane_state->src_h = vdisplay << 16;
10203
10204 return 0;
10205}
10206
d2434ab7 10207bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10208 struct drm_display_mode *mode,
51fd371b
RC
10209 struct intel_load_detect_pipe *old,
10210 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10211{
10212 struct intel_crtc *intel_crtc;
d2434ab7
DV
10213 struct intel_encoder *intel_encoder =
10214 intel_attached_encoder(connector);
79e53945 10215 struct drm_crtc *possible_crtc;
4ef69c7a 10216 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10217 struct drm_crtc *crtc = NULL;
10218 struct drm_device *dev = encoder->dev;
94352cf9 10219 struct drm_framebuffer *fb;
51fd371b 10220 struct drm_mode_config *config = &dev->mode_config;
83a57153 10221 struct drm_atomic_state *state = NULL;
944b0c76 10222 struct drm_connector_state *connector_state;
4be07317 10223 struct intel_crtc_state *crtc_state;
51fd371b 10224 int ret, i = -1;
79e53945 10225
d2dff872 10226 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10227 connector->base.id, connector->name,
8e329a03 10228 encoder->base.id, encoder->name);
d2dff872 10229
51fd371b
RC
10230retry:
10231 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10232 if (ret)
ad3c558f 10233 goto fail;
6e9f798d 10234
79e53945
JB
10235 /*
10236 * Algorithm gets a little messy:
7a5e4805 10237 *
79e53945
JB
10238 * - if the connector already has an assigned crtc, use it (but make
10239 * sure it's on first)
7a5e4805 10240 *
79e53945
JB
10241 * - try to find the first unused crtc that can drive this connector,
10242 * and use that if we find one
79e53945
JB
10243 */
10244
10245 /* See if we already have a CRTC for this connector */
10246 if (encoder->crtc) {
10247 crtc = encoder->crtc;
8261b191 10248
51fd371b 10249 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10250 if (ret)
ad3c558f 10251 goto fail;
4d02e2de 10252 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
51fd371b 10253 if (ret)
ad3c558f 10254 goto fail;
7b24056b 10255
24218aac 10256 old->dpms_mode = connector->dpms;
8261b191
CW
10257 old->load_detect_temp = false;
10258
10259 /* Make sure the crtc and connector are running */
24218aac
DV
10260 if (connector->dpms != DRM_MODE_DPMS_ON)
10261 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 10262
7173188d 10263 return true;
79e53945
JB
10264 }
10265
10266 /* Find an unused one (if possible) */
70e1e0ec 10267 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10268 i++;
10269 if (!(encoder->possible_crtcs & (1 << i)))
10270 continue;
83d65738 10271 if (possible_crtc->state->enable)
a459249c 10272 continue;
a459249c
VS
10273
10274 crtc = possible_crtc;
10275 break;
79e53945
JB
10276 }
10277
10278 /*
10279 * If we didn't find an unused CRTC, don't use any.
10280 */
10281 if (!crtc) {
7173188d 10282 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10283 goto fail;
79e53945
JB
10284 }
10285
51fd371b
RC
10286 ret = drm_modeset_lock(&crtc->mutex, ctx);
10287 if (ret)
ad3c558f 10288 goto fail;
4d02e2de
DV
10289 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10290 if (ret)
ad3c558f 10291 goto fail;
79e53945
JB
10292
10293 intel_crtc = to_intel_crtc(crtc);
24218aac 10294 old->dpms_mode = connector->dpms;
8261b191 10295 old->load_detect_temp = true;
d2dff872 10296 old->release_fb = NULL;
79e53945 10297
83a57153
ACO
10298 state = drm_atomic_state_alloc(dev);
10299 if (!state)
10300 return false;
10301
10302 state->acquire_ctx = ctx;
10303
944b0c76
ACO
10304 connector_state = drm_atomic_get_connector_state(state, connector);
10305 if (IS_ERR(connector_state)) {
10306 ret = PTR_ERR(connector_state);
10307 goto fail;
10308 }
10309
10310 connector_state->crtc = crtc;
10311 connector_state->best_encoder = &intel_encoder->base;
10312
4be07317
ACO
10313 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10314 if (IS_ERR(crtc_state)) {
10315 ret = PTR_ERR(crtc_state);
10316 goto fail;
10317 }
10318
49d6fa21 10319 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10320
6492711d
CW
10321 if (!mode)
10322 mode = &load_detect_mode;
79e53945 10323
d2dff872
CW
10324 /* We need a framebuffer large enough to accommodate all accesses
10325 * that the plane may generate whilst we perform load detection.
10326 * We can not rely on the fbcon either being present (we get called
10327 * during its initialisation to detect all boot displays, or it may
10328 * not even exist) or that it is large enough to satisfy the
10329 * requested mode.
10330 */
94352cf9
DV
10331 fb = mode_fits_in_fbdev(dev, mode);
10332 if (fb == NULL) {
d2dff872 10333 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
10334 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10335 old->release_fb = fb;
d2dff872
CW
10336 } else
10337 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10338 if (IS_ERR(fb)) {
d2dff872 10339 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10340 goto fail;
79e53945 10341 }
79e53945 10342
d3a40d1b
ACO
10343 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10344 if (ret)
10345 goto fail;
10346
8c7b5ccb
ACO
10347 drm_mode_copy(&crtc_state->base.mode, mode);
10348
74c090b1 10349 if (drm_atomic_commit(state)) {
6492711d 10350 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
10351 if (old->release_fb)
10352 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 10353 goto fail;
79e53945 10354 }
9128b040 10355 crtc->primary->crtc = crtc;
7173188d 10356
79e53945 10357 /* let the connector get through one full cycle before testing */
9d0498a2 10358 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10359 return true;
412b61d8 10360
ad3c558f 10361fail:
e5d958ef
ACO
10362 drm_atomic_state_free(state);
10363 state = NULL;
83a57153 10364
51fd371b
RC
10365 if (ret == -EDEADLK) {
10366 drm_modeset_backoff(ctx);
10367 goto retry;
10368 }
10369
412b61d8 10370 return false;
79e53945
JB
10371}
10372
d2434ab7 10373void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10374 struct intel_load_detect_pipe *old,
10375 struct drm_modeset_acquire_ctx *ctx)
79e53945 10376{
83a57153 10377 struct drm_device *dev = connector->dev;
d2434ab7
DV
10378 struct intel_encoder *intel_encoder =
10379 intel_attached_encoder(connector);
4ef69c7a 10380 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 10381 struct drm_crtc *crtc = encoder->crtc;
412b61d8 10382 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83a57153 10383 struct drm_atomic_state *state;
944b0c76 10384 struct drm_connector_state *connector_state;
4be07317 10385 struct intel_crtc_state *crtc_state;
d3a40d1b 10386 int ret;
79e53945 10387
d2dff872 10388 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10389 connector->base.id, connector->name,
8e329a03 10390 encoder->base.id, encoder->name);
d2dff872 10391
8261b191 10392 if (old->load_detect_temp) {
83a57153 10393 state = drm_atomic_state_alloc(dev);
944b0c76
ACO
10394 if (!state)
10395 goto fail;
83a57153
ACO
10396
10397 state->acquire_ctx = ctx;
10398
944b0c76
ACO
10399 connector_state = drm_atomic_get_connector_state(state, connector);
10400 if (IS_ERR(connector_state))
10401 goto fail;
10402
4be07317
ACO
10403 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10404 if (IS_ERR(crtc_state))
10405 goto fail;
10406
944b0c76
ACO
10407 connector_state->best_encoder = NULL;
10408 connector_state->crtc = NULL;
10409
49d6fa21 10410 crtc_state->base.enable = crtc_state->base.active = false;
4be07317 10411
d3a40d1b
ACO
10412 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10413 0, 0);
10414 if (ret)
10415 goto fail;
10416
74c090b1 10417 ret = drm_atomic_commit(state);
2bfb4627
ACO
10418 if (ret)
10419 goto fail;
d2dff872 10420
36206361
DV
10421 if (old->release_fb) {
10422 drm_framebuffer_unregister_private(old->release_fb);
10423 drm_framebuffer_unreference(old->release_fb);
10424 }
d2dff872 10425
0622a53c 10426 return;
79e53945
JB
10427 }
10428
c751ce4f 10429 /* Switch crtc and encoder back off if necessary */
24218aac
DV
10430 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10431 connector->funcs->dpms(connector, old->dpms_mode);
944b0c76
ACO
10432
10433 return;
10434fail:
10435 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10436 drm_atomic_state_free(state);
79e53945
JB
10437}
10438
da4a1efa 10439static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10440 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10441{
10442 struct drm_i915_private *dev_priv = dev->dev_private;
10443 u32 dpll = pipe_config->dpll_hw_state.dpll;
10444
10445 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10446 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10447 else if (HAS_PCH_SPLIT(dev))
10448 return 120000;
10449 else if (!IS_GEN2(dev))
10450 return 96000;
10451 else
10452 return 48000;
10453}
10454
79e53945 10455/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10456static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10457 struct intel_crtc_state *pipe_config)
79e53945 10458{
f1f644dc 10459 struct drm_device *dev = crtc->base.dev;
79e53945 10460 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10461 int pipe = pipe_config->cpu_transcoder;
293623f7 10462 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10463 u32 fp;
10464 intel_clock_t clock;
dccbea3b 10465 int port_clock;
da4a1efa 10466 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10467
10468 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10469 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10470 else
293623f7 10471 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10472
10473 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10474 if (IS_PINEVIEW(dev)) {
10475 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10476 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10477 } else {
10478 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10479 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10480 }
10481
a6c45cf0 10482 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10483 if (IS_PINEVIEW(dev))
10484 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10485 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10486 else
10487 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10488 DPLL_FPA01_P1_POST_DIV_SHIFT);
10489
10490 switch (dpll & DPLL_MODE_MASK) {
10491 case DPLLB_MODE_DAC_SERIAL:
10492 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10493 5 : 10;
10494 break;
10495 case DPLLB_MODE_LVDS:
10496 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10497 7 : 14;
10498 break;
10499 default:
28c97730 10500 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10501 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10502 return;
79e53945
JB
10503 }
10504
ac58c3f0 10505 if (IS_PINEVIEW(dev))
dccbea3b 10506 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10507 else
dccbea3b 10508 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10509 } else {
0fb58223 10510 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10511 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10512
10513 if (is_lvds) {
10514 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10515 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10516
10517 if (lvds & LVDS_CLKB_POWER_UP)
10518 clock.p2 = 7;
10519 else
10520 clock.p2 = 14;
79e53945
JB
10521 } else {
10522 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10523 clock.p1 = 2;
10524 else {
10525 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10526 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10527 }
10528 if (dpll & PLL_P2_DIVIDE_BY_4)
10529 clock.p2 = 4;
10530 else
10531 clock.p2 = 2;
79e53945 10532 }
da4a1efa 10533
dccbea3b 10534 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10535 }
10536
18442d08
VS
10537 /*
10538 * This value includes pixel_multiplier. We will use
241bfc38 10539 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10540 * encoder's get_config() function.
10541 */
dccbea3b 10542 pipe_config->port_clock = port_clock;
f1f644dc
JB
10543}
10544
6878da05
VS
10545int intel_dotclock_calculate(int link_freq,
10546 const struct intel_link_m_n *m_n)
f1f644dc 10547{
f1f644dc
JB
10548 /*
10549 * The calculation for the data clock is:
1041a02f 10550 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10551 * But we want to avoid losing precison if possible, so:
1041a02f 10552 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10553 *
10554 * and the link clock is simpler:
1041a02f 10555 * link_clock = (m * link_clock) / n
f1f644dc
JB
10556 */
10557
6878da05
VS
10558 if (!m_n->link_n)
10559 return 0;
f1f644dc 10560
6878da05
VS
10561 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10562}
f1f644dc 10563
18442d08 10564static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10565 struct intel_crtc_state *pipe_config)
6878da05
VS
10566{
10567 struct drm_device *dev = crtc->base.dev;
79e53945 10568
18442d08
VS
10569 /* read out port_clock from the DPLL */
10570 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10571
f1f644dc 10572 /*
18442d08 10573 * This value does not include pixel_multiplier.
241bfc38 10574 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
10575 * agree once we know their relationship in the encoder's
10576 * get_config() function.
79e53945 10577 */
2d112de7 10578 pipe_config->base.adjusted_mode.crtc_clock =
18442d08
VS
10579 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10580 &pipe_config->fdi_m_n);
79e53945
JB
10581}
10582
10583/** Returns the currently programmed mode of the given pipe. */
10584struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10585 struct drm_crtc *crtc)
10586{
548f245b 10587 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10588 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10589 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10590 struct drm_display_mode *mode;
5cec258b 10591 struct intel_crtc_state pipe_config;
fe2b8f9d
PZ
10592 int htot = I915_READ(HTOTAL(cpu_transcoder));
10593 int hsync = I915_READ(HSYNC(cpu_transcoder));
10594 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10595 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10596 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10597
10598 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10599 if (!mode)
10600 return NULL;
10601
f1f644dc
JB
10602 /*
10603 * Construct a pipe_config sufficient for getting the clock info
10604 * back out of crtc_clock_get.
10605 *
10606 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10607 * to use a real value here instead.
10608 */
293623f7 10609 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 10610 pipe_config.pixel_multiplier = 1;
293623f7
VS
10611 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10612 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10613 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
10614 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10615
773ae034 10616 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
10617 mode->hdisplay = (htot & 0xffff) + 1;
10618 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10619 mode->hsync_start = (hsync & 0xffff) + 1;
10620 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10621 mode->vdisplay = (vtot & 0xffff) + 1;
10622 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10623 mode->vsync_start = (vsync & 0xffff) + 1;
10624 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10625
10626 drm_mode_set_name(mode);
79e53945
JB
10627
10628 return mode;
10629}
10630
f047e395
CW
10631void intel_mark_busy(struct drm_device *dev)
10632{
c67a470b
PZ
10633 struct drm_i915_private *dev_priv = dev->dev_private;
10634
f62a0076
CW
10635 if (dev_priv->mm.busy)
10636 return;
10637
43694d69 10638 intel_runtime_pm_get(dev_priv);
c67a470b 10639 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10640 if (INTEL_INFO(dev)->gen >= 6)
10641 gen6_rps_busy(dev_priv);
f62a0076 10642 dev_priv->mm.busy = true;
f047e395
CW
10643}
10644
10645void intel_mark_idle(struct drm_device *dev)
652c393a 10646{
c67a470b 10647 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10648
f62a0076
CW
10649 if (!dev_priv->mm.busy)
10650 return;
10651
10652 dev_priv->mm.busy = false;
10653
3d13ef2e 10654 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10655 gen6_rps_idle(dev->dev_private);
bb4cdd53 10656
43694d69 10657 intel_runtime_pm_put(dev_priv);
652c393a
JB
10658}
10659
79e53945
JB
10660static void intel_crtc_destroy(struct drm_crtc *crtc)
10661{
10662 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10663 struct drm_device *dev = crtc->dev;
10664 struct intel_unpin_work *work;
67e77c5a 10665
5e2d7afc 10666 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10667 work = intel_crtc->unpin_work;
10668 intel_crtc->unpin_work = NULL;
5e2d7afc 10669 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10670
10671 if (work) {
10672 cancel_work_sync(&work->work);
10673 kfree(work);
10674 }
79e53945
JB
10675
10676 drm_crtc_cleanup(crtc);
67e77c5a 10677
79e53945
JB
10678 kfree(intel_crtc);
10679}
10680
6b95a207
KH
10681static void intel_unpin_work_fn(struct work_struct *__work)
10682{
10683 struct intel_unpin_work *work =
10684 container_of(__work, struct intel_unpin_work, work);
a9ff8714
VS
10685 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10686 struct drm_device *dev = crtc->base.dev;
10687 struct drm_plane *primary = crtc->base.primary;
6b95a207 10688
b4a98e57 10689 mutex_lock(&dev->struct_mutex);
a9ff8714 10690 intel_unpin_fb_obj(work->old_fb, primary->state);
05394f39 10691 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10692
f06cc1b9 10693 if (work->flip_queued_req)
146d84f0 10694 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10695 mutex_unlock(&dev->struct_mutex);
10696
a9ff8714 10697 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
89ed88ba 10698 drm_framebuffer_unreference(work->old_fb);
f99d7069 10699
a9ff8714
VS
10700 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10701 atomic_dec(&crtc->unpin_work_count);
b4a98e57 10702
6b95a207
KH
10703 kfree(work);
10704}
10705
1afe3e9d 10706static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10707 struct drm_crtc *crtc)
6b95a207 10708{
6b95a207
KH
10709 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10710 struct intel_unpin_work *work;
6b95a207
KH
10711 unsigned long flags;
10712
10713 /* Ignore early vblank irqs */
10714 if (intel_crtc == NULL)
10715 return;
10716
f326038a
DV
10717 /*
10718 * This is called both by irq handlers and the reset code (to complete
10719 * lost pageflips) so needs the full irqsave spinlocks.
10720 */
6b95a207
KH
10721 spin_lock_irqsave(&dev->event_lock, flags);
10722 work = intel_crtc->unpin_work;
e7d841ca
CW
10723
10724 /* Ensure we don't miss a work->pending update ... */
10725 smp_rmb();
10726
10727 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10728 spin_unlock_irqrestore(&dev->event_lock, flags);
10729 return;
10730 }
10731
d6bbafa1 10732 page_flip_completed(intel_crtc);
0af7e4df 10733
6b95a207 10734 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
10735}
10736
1afe3e9d
JB
10737void intel_finish_page_flip(struct drm_device *dev, int pipe)
10738{
fbee40df 10739 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10740 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10741
49b14a5c 10742 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10743}
10744
10745void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10746{
fbee40df 10747 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10748 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10749
49b14a5c 10750 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10751}
10752
75f7f3ec
VS
10753/* Is 'a' after or equal to 'b'? */
10754static bool g4x_flip_count_after_eq(u32 a, u32 b)
10755{
10756 return !((a - b) & 0x80000000);
10757}
10758
10759static bool page_flip_finished(struct intel_crtc *crtc)
10760{
10761 struct drm_device *dev = crtc->base.dev;
10762 struct drm_i915_private *dev_priv = dev->dev_private;
10763
bdfa7542
VS
10764 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10765 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10766 return true;
10767
75f7f3ec
VS
10768 /*
10769 * The relevant registers doen't exist on pre-ctg.
10770 * As the flip done interrupt doesn't trigger for mmio
10771 * flips on gmch platforms, a flip count check isn't
10772 * really needed there. But since ctg has the registers,
10773 * include it in the check anyway.
10774 */
10775 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10776 return true;
10777
10778 /*
10779 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10780 * used the same base address. In that case the mmio flip might
10781 * have completed, but the CS hasn't even executed the flip yet.
10782 *
10783 * A flip count check isn't enough as the CS might have updated
10784 * the base address just after start of vblank, but before we
10785 * managed to process the interrupt. This means we'd complete the
10786 * CS flip too soon.
10787 *
10788 * Combining both checks should get us a good enough result. It may
10789 * still happen that the CS flip has been executed, but has not
10790 * yet actually completed. But in case the base address is the same
10791 * anyway, we don't really care.
10792 */
10793 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10794 crtc->unpin_work->gtt_offset &&
fd8f507c 10795 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
75f7f3ec
VS
10796 crtc->unpin_work->flip_count);
10797}
10798
6b95a207
KH
10799void intel_prepare_page_flip(struct drm_device *dev, int plane)
10800{
fbee40df 10801 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
10802 struct intel_crtc *intel_crtc =
10803 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10804 unsigned long flags;
10805
f326038a
DV
10806
10807 /*
10808 * This is called both by irq handlers and the reset code (to complete
10809 * lost pageflips) so needs the full irqsave spinlocks.
10810 *
10811 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
10812 * generate a page-flip completion irq, i.e. every modeset
10813 * is also accompanied by a spurious intel_prepare_page_flip().
10814 */
6b95a207 10815 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 10816 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 10817 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
10818 spin_unlock_irqrestore(&dev->event_lock, flags);
10819}
10820
6042639c 10821static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
e7d841ca
CW
10822{
10823 /* Ensure that the work item is consistent when activating it ... */
10824 smp_wmb();
6042639c 10825 atomic_set(&work->pending, INTEL_FLIP_PENDING);
e7d841ca
CW
10826 /* and that it is marked active as soon as the irq could fire. */
10827 smp_wmb();
10828}
10829
8c9f3aaf
JB
10830static int intel_gen2_queue_flip(struct drm_device *dev,
10831 struct drm_crtc *crtc,
10832 struct drm_framebuffer *fb,
ed8d1975 10833 struct drm_i915_gem_object *obj,
6258fbe2 10834 struct drm_i915_gem_request *req,
ed8d1975 10835 uint32_t flags)
8c9f3aaf 10836{
6258fbe2 10837 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 10838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10839 u32 flip_mask;
10840 int ret;
10841
5fb9de1a 10842 ret = intel_ring_begin(req, 6);
8c9f3aaf 10843 if (ret)
4fa62c89 10844 return ret;
8c9f3aaf
JB
10845
10846 /* Can't queue multiple flips, so wait for the previous
10847 * one to finish before executing the next.
10848 */
10849 if (intel_crtc->plane)
10850 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10851 else
10852 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10853 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10854 intel_ring_emit(ring, MI_NOOP);
10855 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10856 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10857 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10858 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 10859 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca 10860
6042639c 10861 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10862 return 0;
8c9f3aaf
JB
10863}
10864
10865static int intel_gen3_queue_flip(struct drm_device *dev,
10866 struct drm_crtc *crtc,
10867 struct drm_framebuffer *fb,
ed8d1975 10868 struct drm_i915_gem_object *obj,
6258fbe2 10869 struct drm_i915_gem_request *req,
ed8d1975 10870 uint32_t flags)
8c9f3aaf 10871{
6258fbe2 10872 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 10873 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10874 u32 flip_mask;
10875 int ret;
10876
5fb9de1a 10877 ret = intel_ring_begin(req, 6);
8c9f3aaf 10878 if (ret)
4fa62c89 10879 return ret;
8c9f3aaf
JB
10880
10881 if (intel_crtc->plane)
10882 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10883 else
10884 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10885 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10886 intel_ring_emit(ring, MI_NOOP);
10887 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10888 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10889 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10890 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
10891 intel_ring_emit(ring, MI_NOOP);
10892
6042639c 10893 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10894 return 0;
8c9f3aaf
JB
10895}
10896
10897static int intel_gen4_queue_flip(struct drm_device *dev,
10898 struct drm_crtc *crtc,
10899 struct drm_framebuffer *fb,
ed8d1975 10900 struct drm_i915_gem_object *obj,
6258fbe2 10901 struct drm_i915_gem_request *req,
ed8d1975 10902 uint32_t flags)
8c9f3aaf 10903{
6258fbe2 10904 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
10905 struct drm_i915_private *dev_priv = dev->dev_private;
10906 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10907 uint32_t pf, pipesrc;
10908 int ret;
10909
5fb9de1a 10910 ret = intel_ring_begin(req, 4);
8c9f3aaf 10911 if (ret)
4fa62c89 10912 return ret;
8c9f3aaf
JB
10913
10914 /* i965+ uses the linear or tiled offsets from the
10915 * Display Registers (which do not change across a page-flip)
10916 * so we need only reprogram the base address.
10917 */
6d90c952
DV
10918 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10919 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10920 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10921 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 10922 obj->tiling_mode);
8c9f3aaf
JB
10923
10924 /* XXX Enabling the panel-fitter across page-flip is so far
10925 * untested on non-native modes, so ignore it for now.
10926 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10927 */
10928 pf = 0;
10929 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 10930 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 10931
6042639c 10932 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10933 return 0;
8c9f3aaf
JB
10934}
10935
10936static int intel_gen6_queue_flip(struct drm_device *dev,
10937 struct drm_crtc *crtc,
10938 struct drm_framebuffer *fb,
ed8d1975 10939 struct drm_i915_gem_object *obj,
6258fbe2 10940 struct drm_i915_gem_request *req,
ed8d1975 10941 uint32_t flags)
8c9f3aaf 10942{
6258fbe2 10943 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
10944 struct drm_i915_private *dev_priv = dev->dev_private;
10945 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10946 uint32_t pf, pipesrc;
10947 int ret;
10948
5fb9de1a 10949 ret = intel_ring_begin(req, 4);
8c9f3aaf 10950 if (ret)
4fa62c89 10951 return ret;
8c9f3aaf 10952
6d90c952
DV
10953 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10954 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10955 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 10956 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 10957
dc257cf1
DV
10958 /* Contrary to the suggestions in the documentation,
10959 * "Enable Panel Fitter" does not seem to be required when page
10960 * flipping with a non-native mode, and worse causes a normal
10961 * modeset to fail.
10962 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10963 */
10964 pf = 0;
8c9f3aaf 10965 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 10966 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 10967
6042639c 10968 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10969 return 0;
8c9f3aaf
JB
10970}
10971
7c9017e5
JB
10972static int intel_gen7_queue_flip(struct drm_device *dev,
10973 struct drm_crtc *crtc,
10974 struct drm_framebuffer *fb,
ed8d1975 10975 struct drm_i915_gem_object *obj,
6258fbe2 10976 struct drm_i915_gem_request *req,
ed8d1975 10977 uint32_t flags)
7c9017e5 10978{
6258fbe2 10979 struct intel_engine_cs *ring = req->ring;
7c9017e5 10980 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 10981 uint32_t plane_bit = 0;
ffe74d75
CW
10982 int len, ret;
10983
eba905b2 10984 switch (intel_crtc->plane) {
cb05d8de
DV
10985 case PLANE_A:
10986 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10987 break;
10988 case PLANE_B:
10989 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10990 break;
10991 case PLANE_C:
10992 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10993 break;
10994 default:
10995 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 10996 return -ENODEV;
cb05d8de
DV
10997 }
10998
ffe74d75 10999 len = 4;
f476828a 11000 if (ring->id == RCS) {
ffe74d75 11001 len += 6;
f476828a
DL
11002 /*
11003 * On Gen 8, SRM is now taking an extra dword to accommodate
11004 * 48bits addresses, and we need a NOOP for the batch size to
11005 * stay even.
11006 */
11007 if (IS_GEN8(dev))
11008 len += 2;
11009 }
ffe74d75 11010
f66fab8e
VS
11011 /*
11012 * BSpec MI_DISPLAY_FLIP for IVB:
11013 * "The full packet must be contained within the same cache line."
11014 *
11015 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11016 * cacheline, if we ever start emitting more commands before
11017 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11018 * then do the cacheline alignment, and finally emit the
11019 * MI_DISPLAY_FLIP.
11020 */
bba09b12 11021 ret = intel_ring_cacheline_align(req);
f66fab8e 11022 if (ret)
4fa62c89 11023 return ret;
f66fab8e 11024
5fb9de1a 11025 ret = intel_ring_begin(req, len);
7c9017e5 11026 if (ret)
4fa62c89 11027 return ret;
7c9017e5 11028
ffe74d75
CW
11029 /* Unmask the flip-done completion message. Note that the bspec says that
11030 * we should do this for both the BCS and RCS, and that we must not unmask
11031 * more than one flip event at any time (or ensure that one flip message
11032 * can be sent by waiting for flip-done prior to queueing new flips).
11033 * Experimentation says that BCS works despite DERRMR masking all
11034 * flip-done completion events and that unmasking all planes at once
11035 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11036 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11037 */
11038 if (ring->id == RCS) {
11039 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11040 intel_ring_emit(ring, DERRMR);
11041 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11042 DERRMR_PIPEB_PRI_FLIP_DONE |
11043 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a 11044 if (IS_GEN8(dev))
f1afe24f 11045 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
f476828a
DL
11046 MI_SRM_LRM_GLOBAL_GTT);
11047 else
f1afe24f 11048 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
f476828a 11049 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
11050 intel_ring_emit(ring, DERRMR);
11051 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
11052 if (IS_GEN8(dev)) {
11053 intel_ring_emit(ring, 0);
11054 intel_ring_emit(ring, MI_NOOP);
11055 }
ffe74d75
CW
11056 }
11057
cb05d8de 11058 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 11059 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 11060 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 11061 intel_ring_emit(ring, (MI_NOOP));
e7d841ca 11062
6042639c 11063 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11064 return 0;
7c9017e5
JB
11065}
11066
84c33a64
SG
11067static bool use_mmio_flip(struct intel_engine_cs *ring,
11068 struct drm_i915_gem_object *obj)
11069{
11070 /*
11071 * This is not being used for older platforms, because
11072 * non-availability of flip done interrupt forces us to use
11073 * CS flips. Older platforms derive flip done using some clever
11074 * tricks involving the flip_pending status bits and vblank irqs.
11075 * So using MMIO flips there would disrupt this mechanism.
11076 */
11077
8e09bf83
CW
11078 if (ring == NULL)
11079 return true;
11080
84c33a64
SG
11081 if (INTEL_INFO(ring->dev)->gen < 5)
11082 return false;
11083
11084 if (i915.use_mmio_flip < 0)
11085 return false;
11086 else if (i915.use_mmio_flip > 0)
11087 return true;
14bf993e
OM
11088 else if (i915.enable_execlists)
11089 return true;
84c33a64 11090 else
b4716185 11091 return ring != i915_gem_request_get_ring(obj->last_write_req);
84c33a64
SG
11092}
11093
6042639c
CW
11094static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11095 struct intel_unpin_work *work)
ff944564
DL
11096{
11097 struct drm_device *dev = intel_crtc->base.dev;
11098 struct drm_i915_private *dev_priv = dev->dev_private;
11099 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564
DL
11100 const enum pipe pipe = intel_crtc->pipe;
11101 u32 ctl, stride;
11102
11103 ctl = I915_READ(PLANE_CTL(pipe, 0));
11104 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11105 switch (fb->modifier[0]) {
11106 case DRM_FORMAT_MOD_NONE:
11107 break;
11108 case I915_FORMAT_MOD_X_TILED:
ff944564 11109 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11110 break;
11111 case I915_FORMAT_MOD_Y_TILED:
11112 ctl |= PLANE_CTL_TILED_Y;
11113 break;
11114 case I915_FORMAT_MOD_Yf_TILED:
11115 ctl |= PLANE_CTL_TILED_YF;
11116 break;
11117 default:
11118 MISSING_CASE(fb->modifier[0]);
11119 }
ff944564
DL
11120
11121 /*
11122 * The stride is either expressed as a multiple of 64 bytes chunks for
11123 * linear buffers or in number of tiles for tiled buffers.
11124 */
2ebef630
TU
11125 stride = fb->pitches[0] /
11126 intel_fb_stride_alignment(dev, fb->modifier[0],
11127 fb->pixel_format);
ff944564
DL
11128
11129 /*
11130 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11131 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11132 */
11133 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11134 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11135
6042639c 11136 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
ff944564
DL
11137 POSTING_READ(PLANE_SURF(pipe, 0));
11138}
11139
6042639c
CW
11140static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11141 struct intel_unpin_work *work)
84c33a64
SG
11142{
11143 struct drm_device *dev = intel_crtc->base.dev;
11144 struct drm_i915_private *dev_priv = dev->dev_private;
11145 struct intel_framebuffer *intel_fb =
11146 to_intel_framebuffer(intel_crtc->base.primary->fb);
11147 struct drm_i915_gem_object *obj = intel_fb->obj;
11148 u32 dspcntr;
11149 u32 reg;
11150
84c33a64
SG
11151 reg = DSPCNTR(intel_crtc->plane);
11152 dspcntr = I915_READ(reg);
11153
c5d97472
DL
11154 if (obj->tiling_mode != I915_TILING_NONE)
11155 dspcntr |= DISPPLANE_TILED;
11156 else
11157 dspcntr &= ~DISPPLANE_TILED;
11158
84c33a64
SG
11159 I915_WRITE(reg, dspcntr);
11160
6042639c 11161 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
84c33a64 11162 POSTING_READ(DSPSURF(intel_crtc->plane));
ff944564
DL
11163}
11164
11165/*
11166 * XXX: This is the temporary way to update the plane registers until we get
11167 * around to using the usual plane update functions for MMIO flips
11168 */
6042639c 11169static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
ff944564 11170{
6042639c
CW
11171 struct intel_crtc *crtc = mmio_flip->crtc;
11172 struct intel_unpin_work *work;
11173
11174 spin_lock_irq(&crtc->base.dev->event_lock);
11175 work = crtc->unpin_work;
11176 spin_unlock_irq(&crtc->base.dev->event_lock);
11177 if (work == NULL)
11178 return;
ff944564 11179
6042639c 11180 intel_mark_page_flip_active(work);
ff944564 11181
6042639c 11182 intel_pipe_update_start(crtc);
ff944564 11183
6042639c
CW
11184 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
11185 skl_do_mmio_flip(crtc, work);
ff944564
DL
11186 else
11187 /* use_mmio_flip() retricts MMIO flips to ilk+ */
6042639c 11188 ilk_do_mmio_flip(crtc, work);
ff944564 11189
6042639c 11190 intel_pipe_update_end(crtc);
84c33a64
SG
11191}
11192
9362c7c5 11193static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11194{
b2cfe0ab
CW
11195 struct intel_mmio_flip *mmio_flip =
11196 container_of(work, struct intel_mmio_flip, work);
84c33a64 11197
6042639c 11198 if (mmio_flip->req) {
eed29a5b 11199 WARN_ON(__i915_wait_request(mmio_flip->req,
b2cfe0ab 11200 mmio_flip->crtc->reset_counter,
bcafc4e3
CW
11201 false, NULL,
11202 &mmio_flip->i915->rps.mmioflips));
6042639c
CW
11203 i915_gem_request_unreference__unlocked(mmio_flip->req);
11204 }
84c33a64 11205
6042639c 11206 intel_do_mmio_flip(mmio_flip);
b2cfe0ab 11207 kfree(mmio_flip);
84c33a64
SG
11208}
11209
11210static int intel_queue_mmio_flip(struct drm_device *dev,
11211 struct drm_crtc *crtc,
11212 struct drm_framebuffer *fb,
11213 struct drm_i915_gem_object *obj,
11214 struct intel_engine_cs *ring,
11215 uint32_t flags)
11216{
b2cfe0ab
CW
11217 struct intel_mmio_flip *mmio_flip;
11218
11219 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11220 if (mmio_flip == NULL)
11221 return -ENOMEM;
84c33a64 11222
bcafc4e3 11223 mmio_flip->i915 = to_i915(dev);
eed29a5b 11224 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11225 mmio_flip->crtc = to_intel_crtc(crtc);
536f5b5e 11226
b2cfe0ab
CW
11227 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11228 schedule_work(&mmio_flip->work);
84c33a64 11229
84c33a64
SG
11230 return 0;
11231}
11232
8c9f3aaf
JB
11233static int intel_default_queue_flip(struct drm_device *dev,
11234 struct drm_crtc *crtc,
11235 struct drm_framebuffer *fb,
ed8d1975 11236 struct drm_i915_gem_object *obj,
6258fbe2 11237 struct drm_i915_gem_request *req,
ed8d1975 11238 uint32_t flags)
8c9f3aaf
JB
11239{
11240 return -ENODEV;
11241}
11242
d6bbafa1
CW
11243static bool __intel_pageflip_stall_check(struct drm_device *dev,
11244 struct drm_crtc *crtc)
11245{
11246 struct drm_i915_private *dev_priv = dev->dev_private;
11247 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11248 struct intel_unpin_work *work = intel_crtc->unpin_work;
11249 u32 addr;
11250
11251 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11252 return true;
11253
908565c2
CW
11254 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11255 return false;
11256
d6bbafa1
CW
11257 if (!work->enable_stall_check)
11258 return false;
11259
11260 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11261 if (work->flip_queued_req &&
11262 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11263 return false;
11264
1e3feefd 11265 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11266 }
11267
1e3feefd 11268 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11269 return false;
11270
11271 /* Potential stall - if we see that the flip has happened,
11272 * assume a missed interrupt. */
11273 if (INTEL_INFO(dev)->gen >= 4)
11274 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11275 else
11276 addr = I915_READ(DSPADDR(intel_crtc->plane));
11277
11278 /* There is a potential issue here with a false positive after a flip
11279 * to the same address. We could address this by checking for a
11280 * non-incrementing frame counter.
11281 */
11282 return addr == work->gtt_offset;
11283}
11284
11285void intel_check_page_flip(struct drm_device *dev, int pipe)
11286{
11287 struct drm_i915_private *dev_priv = dev->dev_private;
11288 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11289 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11290 struct intel_unpin_work *work;
f326038a 11291
6c51d46f 11292 WARN_ON(!in_interrupt());
d6bbafa1
CW
11293
11294 if (crtc == NULL)
11295 return;
11296
f326038a 11297 spin_lock(&dev->event_lock);
6ad790c0
CW
11298 work = intel_crtc->unpin_work;
11299 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11300 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11301 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11302 page_flip_completed(intel_crtc);
6ad790c0 11303 work = NULL;
d6bbafa1 11304 }
6ad790c0
CW
11305 if (work != NULL &&
11306 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11307 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11308 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11309}
11310
6b95a207
KH
11311static int intel_crtc_page_flip(struct drm_crtc *crtc,
11312 struct drm_framebuffer *fb,
ed8d1975
KP
11313 struct drm_pending_vblank_event *event,
11314 uint32_t page_flip_flags)
6b95a207
KH
11315{
11316 struct drm_device *dev = crtc->dev;
11317 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11318 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11319 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11320 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11321 struct drm_plane *primary = crtc->primary;
a071fa00 11322 enum pipe pipe = intel_crtc->pipe;
6b95a207 11323 struct intel_unpin_work *work;
a4872ba6 11324 struct intel_engine_cs *ring;
cf5d8a46 11325 bool mmio_flip;
91af127f 11326 struct drm_i915_gem_request *request = NULL;
52e68630 11327 int ret;
6b95a207 11328
2ff8fde1
MR
11329 /*
11330 * drm_mode_page_flip_ioctl() should already catch this, but double
11331 * check to be safe. In the future we may enable pageflipping from
11332 * a disabled primary plane.
11333 */
11334 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11335 return -EBUSY;
11336
e6a595d2 11337 /* Can't change pixel format via MI display flips. */
f4510a27 11338 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11339 return -EINVAL;
11340
11341 /*
11342 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11343 * Note that pitch changes could also affect these register.
11344 */
11345 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11346 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11347 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11348 return -EINVAL;
11349
f900db47
CW
11350 if (i915_terminally_wedged(&dev_priv->gpu_error))
11351 goto out_hang;
11352
b14c5679 11353 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11354 if (work == NULL)
11355 return -ENOMEM;
11356
6b95a207 11357 work->event = event;
b4a98e57 11358 work->crtc = crtc;
ab8d6675 11359 work->old_fb = old_fb;
6b95a207
KH
11360 INIT_WORK(&work->work, intel_unpin_work_fn);
11361
87b6b101 11362 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11363 if (ret)
11364 goto free_work;
11365
6b95a207 11366 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11367 spin_lock_irq(&dev->event_lock);
6b95a207 11368 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11369 /* Before declaring the flip queue wedged, check if
11370 * the hardware completed the operation behind our backs.
11371 */
11372 if (__intel_pageflip_stall_check(dev, crtc)) {
11373 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11374 page_flip_completed(intel_crtc);
11375 } else {
11376 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11377 spin_unlock_irq(&dev->event_lock);
468f0b44 11378
d6bbafa1
CW
11379 drm_crtc_vblank_put(crtc);
11380 kfree(work);
11381 return -EBUSY;
11382 }
6b95a207
KH
11383 }
11384 intel_crtc->unpin_work = work;
5e2d7afc 11385 spin_unlock_irq(&dev->event_lock);
6b95a207 11386
b4a98e57
CW
11387 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11388 flush_workqueue(dev_priv->wq);
11389
75dfca80 11390 /* Reference the objects for the scheduled work. */
ab8d6675 11391 drm_framebuffer_reference(work->old_fb);
05394f39 11392 drm_gem_object_reference(&obj->base);
6b95a207 11393
f4510a27 11394 crtc->primary->fb = fb;
afd65eb4 11395 update_state_fb(crtc->primary);
1ed1f968 11396
e1f99ce6 11397 work->pending_flip_obj = obj;
e1f99ce6 11398
89ed88ba
CW
11399 ret = i915_mutex_lock_interruptible(dev);
11400 if (ret)
11401 goto cleanup;
11402
b4a98e57 11403 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 11404 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 11405
75f7f3ec 11406 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
fd8f507c 11407 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
75f7f3ec 11408
4fa62c89
VS
11409 if (IS_VALLEYVIEW(dev)) {
11410 ring = &dev_priv->ring[BCS];
ab8d6675 11411 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83
CW
11412 /* vlv: DISPLAY_FLIP fails to change tiling */
11413 ring = NULL;
48bf5b2d 11414 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 11415 ring = &dev_priv->ring[BCS];
4fa62c89 11416 } else if (INTEL_INFO(dev)->gen >= 7) {
b4716185 11417 ring = i915_gem_request_get_ring(obj->last_write_req);
4fa62c89
VS
11418 if (ring == NULL || ring->id != RCS)
11419 ring = &dev_priv->ring[BCS];
11420 } else {
11421 ring = &dev_priv->ring[RCS];
11422 }
11423
cf5d8a46
CW
11424 mmio_flip = use_mmio_flip(ring, obj);
11425
11426 /* When using CS flips, we want to emit semaphores between rings.
11427 * However, when using mmio flips we will create a task to do the
11428 * synchronisation, so all we want here is to pin the framebuffer
11429 * into the display plane and skip any waits.
11430 */
82bc3b2d 11431 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
cf5d8a46 11432 crtc->primary->state,
91af127f 11433 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
8c9f3aaf
JB
11434 if (ret)
11435 goto cleanup_pending;
6b95a207 11436
dedf278c
TU
11437 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11438 obj, 0);
11439 work->gtt_offset += intel_crtc->dspaddr_offset;
4fa62c89 11440
cf5d8a46 11441 if (mmio_flip) {
84c33a64
SG
11442 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11443 page_flip_flags);
d6bbafa1
CW
11444 if (ret)
11445 goto cleanup_unpin;
11446
f06cc1b9
JH
11447 i915_gem_request_assign(&work->flip_queued_req,
11448 obj->last_write_req);
d6bbafa1 11449 } else {
6258fbe2
JH
11450 if (!request) {
11451 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11452 if (ret)
11453 goto cleanup_unpin;
11454 }
11455
11456 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
d6bbafa1
CW
11457 page_flip_flags);
11458 if (ret)
11459 goto cleanup_unpin;
11460
6258fbe2 11461 i915_gem_request_assign(&work->flip_queued_req, request);
d6bbafa1
CW
11462 }
11463
91af127f 11464 if (request)
75289874 11465 i915_add_request_no_flush(request);
91af127f 11466
1e3feefd 11467 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11468 work->enable_stall_check = true;
4fa62c89 11469
ab8d6675 11470 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a9ff8714 11471 to_intel_plane(primary)->frontbuffer_bit);
c80ac854 11472 mutex_unlock(&dev->struct_mutex);
a071fa00 11473
4e1e26f1 11474 intel_fbc_disable_crtc(intel_crtc);
a9ff8714
VS
11475 intel_frontbuffer_flip_prepare(dev,
11476 to_intel_plane(primary)->frontbuffer_bit);
6b95a207 11477
e5510fac
JB
11478 trace_i915_flip_request(intel_crtc->plane, obj);
11479
6b95a207 11480 return 0;
96b099fd 11481
4fa62c89 11482cleanup_unpin:
82bc3b2d 11483 intel_unpin_fb_obj(fb, crtc->primary->state);
8c9f3aaf 11484cleanup_pending:
91af127f
JH
11485 if (request)
11486 i915_gem_request_cancel(request);
b4a98e57 11487 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11488 mutex_unlock(&dev->struct_mutex);
11489cleanup:
f4510a27 11490 crtc->primary->fb = old_fb;
afd65eb4 11491 update_state_fb(crtc->primary);
89ed88ba
CW
11492
11493 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11494 drm_framebuffer_unreference(work->old_fb);
96b099fd 11495
5e2d7afc 11496 spin_lock_irq(&dev->event_lock);
96b099fd 11497 intel_crtc->unpin_work = NULL;
5e2d7afc 11498 spin_unlock_irq(&dev->event_lock);
96b099fd 11499
87b6b101 11500 drm_crtc_vblank_put(crtc);
7317c75e 11501free_work:
96b099fd
CW
11502 kfree(work);
11503
f900db47 11504 if (ret == -EIO) {
02e0efb5
ML
11505 struct drm_atomic_state *state;
11506 struct drm_plane_state *plane_state;
11507
f900db47 11508out_hang:
02e0efb5
ML
11509 state = drm_atomic_state_alloc(dev);
11510 if (!state)
11511 return -ENOMEM;
11512 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11513
11514retry:
11515 plane_state = drm_atomic_get_plane_state(state, primary);
11516 ret = PTR_ERR_OR_ZERO(plane_state);
11517 if (!ret) {
11518 drm_atomic_set_fb_for_plane(plane_state, fb);
11519
11520 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11521 if (!ret)
11522 ret = drm_atomic_commit(state);
11523 }
11524
11525 if (ret == -EDEADLK) {
11526 drm_modeset_backoff(state->acquire_ctx);
11527 drm_atomic_state_clear(state);
11528 goto retry;
11529 }
11530
11531 if (ret)
11532 drm_atomic_state_free(state);
11533
f0d3dad3 11534 if (ret == 0 && event) {
5e2d7afc 11535 spin_lock_irq(&dev->event_lock);
a071fa00 11536 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11537 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11538 }
f900db47 11539 }
96b099fd 11540 return ret;
6b95a207
KH
11541}
11542
da20eabd
ML
11543
11544/**
11545 * intel_wm_need_update - Check whether watermarks need updating
11546 * @plane: drm plane
11547 * @state: new plane state
11548 *
11549 * Check current plane state versus the new one to determine whether
11550 * watermarks need to be recalculated.
11551 *
11552 * Returns true or false.
11553 */
11554static bool intel_wm_need_update(struct drm_plane *plane,
11555 struct drm_plane_state *state)
11556{
7809e5ae
MR
11557 struct intel_plane_state *new = to_intel_plane_state(state);
11558 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11559
11560 /* Update watermarks on tiling or size changes. */
da20eabd
ML
11561 if (!plane->state->fb || !state->fb ||
11562 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
7809e5ae
MR
11563 plane->state->rotation != state->rotation ||
11564 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11565 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11566 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11567 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
da20eabd
ML
11568 return true;
11569
11570 return false;
11571}
11572
7809e5ae
MR
11573static bool needs_scaling(struct intel_plane_state *state)
11574{
11575 int src_w = drm_rect_width(&state->src) >> 16;
11576 int src_h = drm_rect_height(&state->src) >> 16;
11577 int dst_w = drm_rect_width(&state->dst);
11578 int dst_h = drm_rect_height(&state->dst);
11579
11580 return (src_w != dst_w || src_h != dst_h);
11581}
11582
da20eabd
ML
11583int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11584 struct drm_plane_state *plane_state)
11585{
11586 struct drm_crtc *crtc = crtc_state->crtc;
11587 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11588 struct drm_plane *plane = plane_state->plane;
11589 struct drm_device *dev = crtc->dev;
11590 struct drm_i915_private *dev_priv = dev->dev_private;
11591 struct intel_plane_state *old_plane_state =
11592 to_intel_plane_state(plane->state);
11593 int idx = intel_crtc->base.base.id, ret;
11594 int i = drm_plane_index(plane);
11595 bool mode_changed = needs_modeset(crtc_state);
11596 bool was_crtc_enabled = crtc->state->active;
11597 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
11598 bool turn_off, turn_on, visible, was_visible;
11599 struct drm_framebuffer *fb = plane_state->fb;
11600
11601 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11602 plane->type != DRM_PLANE_TYPE_CURSOR) {
11603 ret = skl_update_scaler_plane(
11604 to_intel_crtc_state(crtc_state),
11605 to_intel_plane_state(plane_state));
11606 if (ret)
11607 return ret;
11608 }
11609
11610 /*
11611 * Disabling a plane is always okay; we just need to update
11612 * fb tracking in a special way since cleanup_fb() won't
11613 * get called by the plane helpers.
11614 */
11615 if (old_plane_state->base.fb && !fb)
11616 intel_crtc->atomic.disabled_planes |= 1 << i;
11617
da20eabd
ML
11618 was_visible = old_plane_state->visible;
11619 visible = to_intel_plane_state(plane_state)->visible;
11620
11621 if (!was_crtc_enabled && WARN_ON(was_visible))
11622 was_visible = false;
11623
11624 if (!is_crtc_enabled && WARN_ON(visible))
11625 visible = false;
11626
11627 if (!was_visible && !visible)
11628 return 0;
11629
11630 turn_off = was_visible && (!visible || mode_changed);
11631 turn_on = visible && (!was_visible || mode_changed);
11632
11633 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11634 plane->base.id, fb ? fb->base.id : -1);
11635
11636 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11637 plane->base.id, was_visible, visible,
11638 turn_off, turn_on, mode_changed);
11639
852eb00d 11640 if (turn_on) {
f015c551 11641 intel_crtc->atomic.update_wm_pre = true;
852eb00d
VS
11642 /* must disable cxsr around plane enable/disable */
11643 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11644 intel_crtc->atomic.disable_cxsr = true;
11645 /* to potentially re-enable cxsr */
11646 intel_crtc->atomic.wait_vblank = true;
11647 intel_crtc->atomic.update_wm_post = true;
11648 }
11649 } else if (turn_off) {
f015c551 11650 intel_crtc->atomic.update_wm_post = true;
852eb00d
VS
11651 /* must disable cxsr around plane enable/disable */
11652 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11653 if (is_crtc_enabled)
11654 intel_crtc->atomic.wait_vblank = true;
11655 intel_crtc->atomic.disable_cxsr = true;
11656 }
11657 } else if (intel_wm_need_update(plane, plane_state)) {
f015c551 11658 intel_crtc->atomic.update_wm_pre = true;
852eb00d 11659 }
da20eabd 11660
8be6ca85 11661 if (visible || was_visible)
a9ff8714
VS
11662 intel_crtc->atomic.fb_bits |=
11663 to_intel_plane(plane)->frontbuffer_bit;
11664
da20eabd
ML
11665 switch (plane->type) {
11666 case DRM_PLANE_TYPE_PRIMARY:
da20eabd
ML
11667 intel_crtc->atomic.wait_for_flips = true;
11668 intel_crtc->atomic.pre_disable_primary = turn_off;
11669 intel_crtc->atomic.post_enable_primary = turn_on;
11670
066cf55b
RV
11671 if (turn_off) {
11672 /*
11673 * FIXME: Actually if we will still have any other
11674 * plane enabled on the pipe we could let IPS enabled
11675 * still, but for now lets consider that when we make
11676 * primary invisible by setting DSPCNTR to 0 on
11677 * update_primary_plane function IPS needs to be
11678 * disable.
11679 */
11680 intel_crtc->atomic.disable_ips = true;
11681
da20eabd 11682 intel_crtc->atomic.disable_fbc = true;
066cf55b 11683 }
da20eabd
ML
11684
11685 /*
11686 * FBC does not work on some platforms for rotated
11687 * planes, so disable it when rotation is not 0 and
11688 * update it when rotation is set back to 0.
11689 *
11690 * FIXME: This is redundant with the fbc update done in
11691 * the primary plane enable function except that that
11692 * one is done too late. We eventually need to unify
11693 * this.
11694 */
11695
11696 if (visible &&
11697 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11698 dev_priv->fbc.crtc == intel_crtc &&
11699 plane_state->rotation != BIT(DRM_ROTATE_0))
11700 intel_crtc->atomic.disable_fbc = true;
11701
11702 /*
11703 * BDW signals flip done immediately if the plane
11704 * is disabled, even if the plane enable is already
11705 * armed to occur at the next vblank :(
11706 */
11707 if (turn_on && IS_BROADWELL(dev))
11708 intel_crtc->atomic.wait_vblank = true;
11709
11710 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11711 break;
11712 case DRM_PLANE_TYPE_CURSOR:
da20eabd
ML
11713 break;
11714 case DRM_PLANE_TYPE_OVERLAY:
7809e5ae
MR
11715 /*
11716 * WaCxSRDisabledForSpriteScaling:ivb
11717 *
11718 * cstate->update_wm was already set above, so this flag will
11719 * take effect when we commit and program watermarks.
11720 */
11721 if (IS_IVYBRIDGE(dev) &&
11722 needs_scaling(to_intel_plane_state(plane_state)) &&
11723 !needs_scaling(old_plane_state)) {
11724 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11725 } else if (turn_off && !mode_changed) {
da20eabd
ML
11726 intel_crtc->atomic.wait_vblank = true;
11727 intel_crtc->atomic.update_sprite_watermarks |=
11728 1 << i;
11729 }
7809e5ae
MR
11730
11731 break;
da20eabd
ML
11732 }
11733 return 0;
11734}
11735
6d3a1ce7
ML
11736static bool encoders_cloneable(const struct intel_encoder *a,
11737 const struct intel_encoder *b)
11738{
11739 /* masks could be asymmetric, so check both ways */
11740 return a == b || (a->cloneable & (1 << b->type) &&
11741 b->cloneable & (1 << a->type));
11742}
11743
11744static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11745 struct intel_crtc *crtc,
11746 struct intel_encoder *encoder)
11747{
11748 struct intel_encoder *source_encoder;
11749 struct drm_connector *connector;
11750 struct drm_connector_state *connector_state;
11751 int i;
11752
11753 for_each_connector_in_state(state, connector, connector_state, i) {
11754 if (connector_state->crtc != &crtc->base)
11755 continue;
11756
11757 source_encoder =
11758 to_intel_encoder(connector_state->best_encoder);
11759 if (!encoders_cloneable(encoder, source_encoder))
11760 return false;
11761 }
11762
11763 return true;
11764}
11765
11766static bool check_encoder_cloning(struct drm_atomic_state *state,
11767 struct intel_crtc *crtc)
11768{
11769 struct intel_encoder *encoder;
11770 struct drm_connector *connector;
11771 struct drm_connector_state *connector_state;
11772 int i;
11773
11774 for_each_connector_in_state(state, connector, connector_state, i) {
11775 if (connector_state->crtc != &crtc->base)
11776 continue;
11777
11778 encoder = to_intel_encoder(connector_state->best_encoder);
11779 if (!check_single_encoder_cloning(state, crtc, encoder))
11780 return false;
11781 }
11782
11783 return true;
11784}
11785
11786static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11787 struct drm_crtc_state *crtc_state)
11788{
cf5a15be 11789 struct drm_device *dev = crtc->dev;
ad421372 11790 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 11791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
11792 struct intel_crtc_state *pipe_config =
11793 to_intel_crtc_state(crtc_state);
6d3a1ce7 11794 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 11795 int ret;
6d3a1ce7
ML
11796 bool mode_changed = needs_modeset(crtc_state);
11797
11798 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11799 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11800 return -EINVAL;
11801 }
11802
852eb00d
VS
11803 if (mode_changed && !crtc_state->active)
11804 intel_crtc->atomic.update_wm_post = true;
eddfcbcd 11805
ad421372
ML
11806 if (mode_changed && crtc_state->enable &&
11807 dev_priv->display.crtc_compute_clock &&
11808 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11809 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11810 pipe_config);
11811 if (ret)
11812 return ret;
11813 }
11814
e435d6e5
ML
11815 ret = 0;
11816 if (INTEL_INFO(dev)->gen >= 9) {
11817 if (mode_changed)
11818 ret = skl_update_scaler_crtc(pipe_config);
11819
11820 if (!ret)
11821 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11822 pipe_config);
11823 }
11824
11825 return ret;
6d3a1ce7
ML
11826}
11827
65b38e0d 11828static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
11829 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11830 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
11831 .atomic_begin = intel_begin_crtc_commit,
11832 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 11833 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
11834};
11835
d29b2f9d
ACO
11836static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11837{
11838 struct intel_connector *connector;
11839
11840 for_each_intel_connector(dev, connector) {
11841 if (connector->base.encoder) {
11842 connector->base.state->best_encoder =
11843 connector->base.encoder;
11844 connector->base.state->crtc =
11845 connector->base.encoder->crtc;
11846 } else {
11847 connector->base.state->best_encoder = NULL;
11848 connector->base.state->crtc = NULL;
11849 }
11850 }
11851}
11852
050f7aeb 11853static void
eba905b2 11854connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 11855 struct intel_crtc_state *pipe_config)
050f7aeb
DV
11856{
11857 int bpp = pipe_config->pipe_bpp;
11858
11859 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11860 connector->base.base.id,
c23cc417 11861 connector->base.name);
050f7aeb
DV
11862
11863 /* Don't use an invalid EDID bpc value */
11864 if (connector->base.display_info.bpc &&
11865 connector->base.display_info.bpc * 3 < bpp) {
11866 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11867 bpp, connector->base.display_info.bpc*3);
11868 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11869 }
11870
11871 /* Clamp bpp to 8 on screens without EDID 1.4 */
11872 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11873 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11874 bpp);
11875 pipe_config->pipe_bpp = 24;
11876 }
11877}
11878
4e53c2e0 11879static int
050f7aeb 11880compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 11881 struct intel_crtc_state *pipe_config)
4e53c2e0 11882{
050f7aeb 11883 struct drm_device *dev = crtc->base.dev;
1486017f 11884 struct drm_atomic_state *state;
da3ced29
ACO
11885 struct drm_connector *connector;
11886 struct drm_connector_state *connector_state;
1486017f 11887 int bpp, i;
4e53c2e0 11888
d328c9d7 11889 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
4e53c2e0 11890 bpp = 10*3;
d328c9d7
DV
11891 else if (INTEL_INFO(dev)->gen >= 5)
11892 bpp = 12*3;
11893 else
11894 bpp = 8*3;
11895
4e53c2e0 11896
4e53c2e0
DV
11897 pipe_config->pipe_bpp = bpp;
11898
1486017f
ACO
11899 state = pipe_config->base.state;
11900
4e53c2e0 11901 /* Clamp display bpp to EDID value */
da3ced29
ACO
11902 for_each_connector_in_state(state, connector, connector_state, i) {
11903 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
11904 continue;
11905
da3ced29
ACO
11906 connected_sink_compute_bpp(to_intel_connector(connector),
11907 pipe_config);
4e53c2e0
DV
11908 }
11909
11910 return bpp;
11911}
11912
644db711
DV
11913static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11914{
11915 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11916 "type: 0x%x flags: 0x%x\n",
1342830c 11917 mode->crtc_clock,
644db711
DV
11918 mode->crtc_hdisplay, mode->crtc_hsync_start,
11919 mode->crtc_hsync_end, mode->crtc_htotal,
11920 mode->crtc_vdisplay, mode->crtc_vsync_start,
11921 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11922}
11923
c0b03411 11924static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 11925 struct intel_crtc_state *pipe_config,
c0b03411
DV
11926 const char *context)
11927{
6a60cd87
CK
11928 struct drm_device *dev = crtc->base.dev;
11929 struct drm_plane *plane;
11930 struct intel_plane *intel_plane;
11931 struct intel_plane_state *state;
11932 struct drm_framebuffer *fb;
11933
11934 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11935 context, pipe_config, pipe_name(crtc->pipe));
c0b03411
DV
11936
11937 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11938 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11939 pipe_config->pipe_bpp, pipe_config->dither);
11940 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11941 pipe_config->has_pch_encoder,
11942 pipe_config->fdi_lanes,
11943 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11944 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11945 pipe_config->fdi_m_n.tu);
90a6b7b0 11946 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
eb14cb74 11947 pipe_config->has_dp_encoder,
90a6b7b0 11948 pipe_config->lane_count,
eb14cb74
VS
11949 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11950 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11951 pipe_config->dp_m_n.tu);
b95af8be 11952
90a6b7b0 11953 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
b95af8be 11954 pipe_config->has_dp_encoder,
90a6b7b0 11955 pipe_config->lane_count,
b95af8be
VK
11956 pipe_config->dp_m2_n2.gmch_m,
11957 pipe_config->dp_m2_n2.gmch_n,
11958 pipe_config->dp_m2_n2.link_m,
11959 pipe_config->dp_m2_n2.link_n,
11960 pipe_config->dp_m2_n2.tu);
11961
55072d19
DV
11962 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11963 pipe_config->has_audio,
11964 pipe_config->has_infoframe);
11965
c0b03411 11966 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 11967 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 11968 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
11969 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11970 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 11971 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
11972 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11973 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
11974 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11975 crtc->num_scalers,
11976 pipe_config->scaler_state.scaler_users,
11977 pipe_config->scaler_state.scaler_id);
c0b03411
DV
11978 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11979 pipe_config->gmch_pfit.control,
11980 pipe_config->gmch_pfit.pgm_ratios,
11981 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 11982 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 11983 pipe_config->pch_pfit.pos,
fd4daa9c
CW
11984 pipe_config->pch_pfit.size,
11985 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 11986 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 11987 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 11988
415ff0f6 11989 if (IS_BROXTON(dev)) {
05712c15 11990 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 11991 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 11992 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
11993 pipe_config->ddi_pll_sel,
11994 pipe_config->dpll_hw_state.ebb0,
05712c15 11995 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
11996 pipe_config->dpll_hw_state.pll0,
11997 pipe_config->dpll_hw_state.pll1,
11998 pipe_config->dpll_hw_state.pll2,
11999 pipe_config->dpll_hw_state.pll3,
12000 pipe_config->dpll_hw_state.pll6,
12001 pipe_config->dpll_hw_state.pll8,
05712c15 12002 pipe_config->dpll_hw_state.pll9,
c8453338 12003 pipe_config->dpll_hw_state.pll10,
415ff0f6
TU
12004 pipe_config->dpll_hw_state.pcsdw12);
12005 } else if (IS_SKYLAKE(dev)) {
12006 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12007 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12008 pipe_config->ddi_pll_sel,
12009 pipe_config->dpll_hw_state.ctrl1,
12010 pipe_config->dpll_hw_state.cfgcr1,
12011 pipe_config->dpll_hw_state.cfgcr2);
12012 } else if (HAS_DDI(dev)) {
12013 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
12014 pipe_config->ddi_pll_sel,
12015 pipe_config->dpll_hw_state.wrpll);
12016 } else {
12017 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12018 "fp0: 0x%x, fp1: 0x%x\n",
12019 pipe_config->dpll_hw_state.dpll,
12020 pipe_config->dpll_hw_state.dpll_md,
12021 pipe_config->dpll_hw_state.fp0,
12022 pipe_config->dpll_hw_state.fp1);
12023 }
12024
6a60cd87
CK
12025 DRM_DEBUG_KMS("planes on this crtc\n");
12026 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12027 intel_plane = to_intel_plane(plane);
12028 if (intel_plane->pipe != crtc->pipe)
12029 continue;
12030
12031 state = to_intel_plane_state(plane->state);
12032 fb = state->base.fb;
12033 if (!fb) {
12034 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12035 "disabled, scaler_id = %d\n",
12036 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12037 plane->base.id, intel_plane->pipe,
12038 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12039 drm_plane_index(plane), state->scaler_id);
12040 continue;
12041 }
12042
12043 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12044 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12045 plane->base.id, intel_plane->pipe,
12046 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12047 drm_plane_index(plane));
12048 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12049 fb->base.id, fb->width, fb->height, fb->pixel_format);
12050 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12051 state->scaler_id,
12052 state->src.x1 >> 16, state->src.y1 >> 16,
12053 drm_rect_width(&state->src) >> 16,
12054 drm_rect_height(&state->src) >> 16,
12055 state->dst.x1, state->dst.y1,
12056 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12057 }
c0b03411
DV
12058}
12059
5448a00d 12060static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12061{
5448a00d
ACO
12062 struct drm_device *dev = state->dev;
12063 struct intel_encoder *encoder;
da3ced29 12064 struct drm_connector *connector;
5448a00d 12065 struct drm_connector_state *connector_state;
00f0b378 12066 unsigned int used_ports = 0;
5448a00d 12067 int i;
00f0b378
VS
12068
12069 /*
12070 * Walk the connector list instead of the encoder
12071 * list to detect the problem on ddi platforms
12072 * where there's just one encoder per digital port.
12073 */
da3ced29 12074 for_each_connector_in_state(state, connector, connector_state, i) {
5448a00d 12075 if (!connector_state->best_encoder)
00f0b378
VS
12076 continue;
12077
5448a00d
ACO
12078 encoder = to_intel_encoder(connector_state->best_encoder);
12079
12080 WARN_ON(!connector_state->crtc);
00f0b378
VS
12081
12082 switch (encoder->type) {
12083 unsigned int port_mask;
12084 case INTEL_OUTPUT_UNKNOWN:
12085 if (WARN_ON(!HAS_DDI(dev)))
12086 break;
12087 case INTEL_OUTPUT_DISPLAYPORT:
12088 case INTEL_OUTPUT_HDMI:
12089 case INTEL_OUTPUT_EDP:
12090 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12091
12092 /* the same port mustn't appear more than once */
12093 if (used_ports & port_mask)
12094 return false;
12095
12096 used_ports |= port_mask;
12097 default:
12098 break;
12099 }
12100 }
12101
12102 return true;
12103}
12104
83a57153
ACO
12105static void
12106clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12107{
12108 struct drm_crtc_state tmp_state;
663a3640 12109 struct intel_crtc_scaler_state scaler_state;
4978cc93
ACO
12110 struct intel_dpll_hw_state dpll_hw_state;
12111 enum intel_dpll_id shared_dpll;
8504c74c 12112 uint32_t ddi_pll_sel;
c4e2d043 12113 bool force_thru;
83a57153 12114
7546a384
ACO
12115 /* FIXME: before the switch to atomic started, a new pipe_config was
12116 * kzalloc'd. Code that depends on any field being zero should be
12117 * fixed, so that the crtc_state can be safely duplicated. For now,
12118 * only fields that are know to not cause problems are preserved. */
12119
83a57153 12120 tmp_state = crtc_state->base;
663a3640 12121 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12122 shared_dpll = crtc_state->shared_dpll;
12123 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12124 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 12125 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12126
83a57153 12127 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12128
83a57153 12129 crtc_state->base = tmp_state;
663a3640 12130 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12131 crtc_state->shared_dpll = shared_dpll;
12132 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12133 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 12134 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12135}
12136
548ee15b 12137static int
b8cecdf5 12138intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12139 struct intel_crtc_state *pipe_config)
ee7b9f93 12140{
b359283a 12141 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12142 struct intel_encoder *encoder;
da3ced29 12143 struct drm_connector *connector;
0b901879 12144 struct drm_connector_state *connector_state;
d328c9d7 12145 int base_bpp, ret = -EINVAL;
0b901879 12146 int i;
e29c22c0 12147 bool retry = true;
ee7b9f93 12148
83a57153 12149 clear_intel_crtc_state(pipe_config);
7758a113 12150
e143a21c
DV
12151 pipe_config->cpu_transcoder =
12152 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12153
2960bc9c
ID
12154 /*
12155 * Sanitize sync polarity flags based on requested ones. If neither
12156 * positive or negative polarity is requested, treat this as meaning
12157 * negative polarity.
12158 */
2d112de7 12159 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12160 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12161 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12162
2d112de7 12163 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12164 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12165 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12166
d328c9d7
DV
12167 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12168 pipe_config);
12169 if (base_bpp < 0)
4e53c2e0
DV
12170 goto fail;
12171
e41a56be
VS
12172 /*
12173 * Determine the real pipe dimensions. Note that stereo modes can
12174 * increase the actual pipe size due to the frame doubling and
12175 * insertion of additional space for blanks between the frame. This
12176 * is stored in the crtc timings. We use the requested mode to do this
12177 * computation to clearly distinguish it from the adjusted mode, which
12178 * can be changed by the connectors in the below retry loop.
12179 */
2d112de7 12180 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12181 &pipe_config->pipe_src_w,
12182 &pipe_config->pipe_src_h);
e41a56be 12183
e29c22c0 12184encoder_retry:
ef1b460d 12185 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12186 pipe_config->port_clock = 0;
ef1b460d 12187 pipe_config->pixel_multiplier = 1;
ff9a6750 12188
135c81b8 12189 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12190 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12191 CRTC_STEREO_DOUBLE);
135c81b8 12192
7758a113
DV
12193 /* Pass our mode to the connectors and the CRTC to give them a chance to
12194 * adjust it according to limitations or connector properties, and also
12195 * a chance to reject the mode entirely.
47f1c6c9 12196 */
da3ced29 12197 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12198 if (connector_state->crtc != crtc)
7758a113 12199 continue;
7ae89233 12200
0b901879
ACO
12201 encoder = to_intel_encoder(connector_state->best_encoder);
12202
efea6e8e
DV
12203 if (!(encoder->compute_config(encoder, pipe_config))) {
12204 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12205 goto fail;
12206 }
ee7b9f93 12207 }
47f1c6c9 12208
ff9a6750
DV
12209 /* Set default port clock if not overwritten by the encoder. Needs to be
12210 * done afterwards in case the encoder adjusts the mode. */
12211 if (!pipe_config->port_clock)
2d112de7 12212 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12213 * pipe_config->pixel_multiplier;
ff9a6750 12214
a43f6e0f 12215 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12216 if (ret < 0) {
7758a113
DV
12217 DRM_DEBUG_KMS("CRTC fixup failed\n");
12218 goto fail;
ee7b9f93 12219 }
e29c22c0
DV
12220
12221 if (ret == RETRY) {
12222 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12223 ret = -EINVAL;
12224 goto fail;
12225 }
12226
12227 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12228 retry = false;
12229 goto encoder_retry;
12230 }
12231
e8fa4270
DV
12232 /* Dithering seems to not pass-through bits correctly when it should, so
12233 * only enable it on 6bpc panels. */
12234 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 12235 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12236 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12237
7758a113 12238fail:
548ee15b 12239 return ret;
ee7b9f93 12240}
47f1c6c9 12241
ea9d758d 12242static void
4740b0f2 12243intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 12244{
0a9ab303
ACO
12245 struct drm_crtc *crtc;
12246 struct drm_crtc_state *crtc_state;
8a75d157 12247 int i;
ea9d758d 12248
7668851f 12249 /* Double check state. */
8a75d157 12250 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 12251 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12252
12253 /* Update hwmode for vblank functions */
12254 if (crtc->state->active)
12255 crtc->hwmode = crtc->state->adjusted_mode;
12256 else
12257 crtc->hwmode.crtc_clock = 0;
ea9d758d 12258 }
ea9d758d
DV
12259}
12260
3bd26263 12261static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12262{
3bd26263 12263 int diff;
f1f644dc
JB
12264
12265 if (clock1 == clock2)
12266 return true;
12267
12268 if (!clock1 || !clock2)
12269 return false;
12270
12271 diff = abs(clock1 - clock2);
12272
12273 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12274 return true;
12275
12276 return false;
12277}
12278
25c5b266
DV
12279#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12280 list_for_each_entry((intel_crtc), \
12281 &(dev)->mode_config.crtc_list, \
12282 base.head) \
0973f18f 12283 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12284
cfb23ed6
ML
12285static bool
12286intel_compare_m_n(unsigned int m, unsigned int n,
12287 unsigned int m2, unsigned int n2,
12288 bool exact)
12289{
12290 if (m == m2 && n == n2)
12291 return true;
12292
12293 if (exact || !m || !n || !m2 || !n2)
12294 return false;
12295
12296 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12297
12298 if (m > m2) {
12299 while (m > m2) {
12300 m2 <<= 1;
12301 n2 <<= 1;
12302 }
12303 } else if (m < m2) {
12304 while (m < m2) {
12305 m <<= 1;
12306 n <<= 1;
12307 }
12308 }
12309
12310 return m == m2 && n == n2;
12311}
12312
12313static bool
12314intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12315 struct intel_link_m_n *m2_n2,
12316 bool adjust)
12317{
12318 if (m_n->tu == m2_n2->tu &&
12319 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12320 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12321 intel_compare_m_n(m_n->link_m, m_n->link_n,
12322 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12323 if (adjust)
12324 *m2_n2 = *m_n;
12325
12326 return true;
12327 }
12328
12329 return false;
12330}
12331
0e8ffe1b 12332static bool
2fa2fe9a 12333intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12334 struct intel_crtc_state *current_config,
cfb23ed6
ML
12335 struct intel_crtc_state *pipe_config,
12336 bool adjust)
0e8ffe1b 12337{
cfb23ed6
ML
12338 bool ret = true;
12339
12340#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12341 do { \
12342 if (!adjust) \
12343 DRM_ERROR(fmt, ##__VA_ARGS__); \
12344 else \
12345 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12346 } while (0)
12347
66e985c0
DV
12348#define PIPE_CONF_CHECK_X(name) \
12349 if (current_config->name != pipe_config->name) { \
cfb23ed6 12350 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12351 "(expected 0x%08x, found 0x%08x)\n", \
12352 current_config->name, \
12353 pipe_config->name); \
cfb23ed6 12354 ret = false; \
66e985c0
DV
12355 }
12356
08a24034
DV
12357#define PIPE_CONF_CHECK_I(name) \
12358 if (current_config->name != pipe_config->name) { \
cfb23ed6 12359 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12360 "(expected %i, found %i)\n", \
12361 current_config->name, \
12362 pipe_config->name); \
cfb23ed6
ML
12363 ret = false; \
12364 }
12365
12366#define PIPE_CONF_CHECK_M_N(name) \
12367 if (!intel_compare_link_m_n(&current_config->name, \
12368 &pipe_config->name,\
12369 adjust)) { \
12370 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12371 "(expected tu %i gmch %i/%i link %i/%i, " \
12372 "found tu %i, gmch %i/%i link %i/%i)\n", \
12373 current_config->name.tu, \
12374 current_config->name.gmch_m, \
12375 current_config->name.gmch_n, \
12376 current_config->name.link_m, \
12377 current_config->name.link_n, \
12378 pipe_config->name.tu, \
12379 pipe_config->name.gmch_m, \
12380 pipe_config->name.gmch_n, \
12381 pipe_config->name.link_m, \
12382 pipe_config->name.link_n); \
12383 ret = false; \
12384 }
12385
12386#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12387 if (!intel_compare_link_m_n(&current_config->name, \
12388 &pipe_config->name, adjust) && \
12389 !intel_compare_link_m_n(&current_config->alt_name, \
12390 &pipe_config->name, adjust)) { \
12391 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12392 "(expected tu %i gmch %i/%i link %i/%i, " \
12393 "or tu %i gmch %i/%i link %i/%i, " \
12394 "found tu %i, gmch %i/%i link %i/%i)\n", \
12395 current_config->name.tu, \
12396 current_config->name.gmch_m, \
12397 current_config->name.gmch_n, \
12398 current_config->name.link_m, \
12399 current_config->name.link_n, \
12400 current_config->alt_name.tu, \
12401 current_config->alt_name.gmch_m, \
12402 current_config->alt_name.gmch_n, \
12403 current_config->alt_name.link_m, \
12404 current_config->alt_name.link_n, \
12405 pipe_config->name.tu, \
12406 pipe_config->name.gmch_m, \
12407 pipe_config->name.gmch_n, \
12408 pipe_config->name.link_m, \
12409 pipe_config->name.link_n); \
12410 ret = false; \
88adfff1
DV
12411 }
12412
b95af8be
VK
12413/* This is required for BDW+ where there is only one set of registers for
12414 * switching between high and low RR.
12415 * This macro can be used whenever a comparison has to be made between one
12416 * hw state and multiple sw state variables.
12417 */
12418#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12419 if ((current_config->name != pipe_config->name) && \
12420 (current_config->alt_name != pipe_config->name)) { \
cfb23ed6 12421 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
b95af8be
VK
12422 "(expected %i or %i, found %i)\n", \
12423 current_config->name, \
12424 current_config->alt_name, \
12425 pipe_config->name); \
cfb23ed6 12426 ret = false; \
b95af8be
VK
12427 }
12428
1bd1bd80
DV
12429#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12430 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12431 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12432 "(expected %i, found %i)\n", \
12433 current_config->name & (mask), \
12434 pipe_config->name & (mask)); \
cfb23ed6 12435 ret = false; \
1bd1bd80
DV
12436 }
12437
5e550656
VS
12438#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12439 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12440 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12441 "(expected %i, found %i)\n", \
12442 current_config->name, \
12443 pipe_config->name); \
cfb23ed6 12444 ret = false; \
5e550656
VS
12445 }
12446
bb760063
DV
12447#define PIPE_CONF_QUIRK(quirk) \
12448 ((current_config->quirks | pipe_config->quirks) & (quirk))
12449
eccb140b
DV
12450 PIPE_CONF_CHECK_I(cpu_transcoder);
12451
08a24034
DV
12452 PIPE_CONF_CHECK_I(has_pch_encoder);
12453 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12454 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12455
eb14cb74 12456 PIPE_CONF_CHECK_I(has_dp_encoder);
90a6b7b0 12457 PIPE_CONF_CHECK_I(lane_count);
b95af8be
VK
12458
12459 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12460 PIPE_CONF_CHECK_M_N(dp_m_n);
12461
12462 PIPE_CONF_CHECK_I(has_drrs);
12463 if (current_config->has_drrs)
12464 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12465 } else
12466 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12467
2d112de7
ACO
12468 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12469 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12470 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12471 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12472 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12473 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12474
2d112de7
ACO
12475 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12476 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12477 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12478 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12479 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12480 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12481
c93f54cf 12482 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12483 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
12484 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12485 IS_VALLEYVIEW(dev))
12486 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12487 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12488
9ed109a7
DV
12489 PIPE_CONF_CHECK_I(has_audio);
12490
2d112de7 12491 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12492 DRM_MODE_FLAG_INTERLACE);
12493
bb760063 12494 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12495 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12496 DRM_MODE_FLAG_PHSYNC);
2d112de7 12497 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12498 DRM_MODE_FLAG_NHSYNC);
2d112de7 12499 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12500 DRM_MODE_FLAG_PVSYNC);
2d112de7 12501 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12502 DRM_MODE_FLAG_NVSYNC);
12503 }
045ac3b5 12504
333b8ca8 12505 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
12506 /* pfit ratios are autocomputed by the hw on gen4+ */
12507 if (INTEL_INFO(dev)->gen < 4)
12508 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
333b8ca8 12509 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 12510
bfd16b2a
ML
12511 if (!adjust) {
12512 PIPE_CONF_CHECK_I(pipe_src_w);
12513 PIPE_CONF_CHECK_I(pipe_src_h);
12514
12515 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12516 if (current_config->pch_pfit.enabled) {
12517 PIPE_CONF_CHECK_X(pch_pfit.pos);
12518 PIPE_CONF_CHECK_X(pch_pfit.size);
12519 }
2fa2fe9a 12520
7aefe2b5
ML
12521 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12522 }
a1b2278e 12523
e59150dc
JB
12524 /* BDW+ don't expose a synchronous way to read the state */
12525 if (IS_HASWELL(dev))
12526 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12527
282740f7
VS
12528 PIPE_CONF_CHECK_I(double_wide);
12529
26804afd
DV
12530 PIPE_CONF_CHECK_X(ddi_pll_sel);
12531
c0d43d62 12532 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 12533 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12534 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12535 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12536 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12537 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
3f4cd19f
DL
12538 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12539 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12540 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12541
42571aef
VS
12542 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12543 PIPE_CONF_CHECK_I(pipe_bpp);
12544
2d112de7 12545 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12546 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12547
66e985c0 12548#undef PIPE_CONF_CHECK_X
08a24034 12549#undef PIPE_CONF_CHECK_I
b95af8be 12550#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 12551#undef PIPE_CONF_CHECK_FLAGS
5e550656 12552#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12553#undef PIPE_CONF_QUIRK
cfb23ed6 12554#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12555
cfb23ed6 12556 return ret;
0e8ffe1b
DV
12557}
12558
08db6652
DL
12559static void check_wm_state(struct drm_device *dev)
12560{
12561 struct drm_i915_private *dev_priv = dev->dev_private;
12562 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12563 struct intel_crtc *intel_crtc;
12564 int plane;
12565
12566 if (INTEL_INFO(dev)->gen < 9)
12567 return;
12568
12569 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12570 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12571
12572 for_each_intel_crtc(dev, intel_crtc) {
12573 struct skl_ddb_entry *hw_entry, *sw_entry;
12574 const enum pipe pipe = intel_crtc->pipe;
12575
12576 if (!intel_crtc->active)
12577 continue;
12578
12579 /* planes */
dd740780 12580 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
12581 hw_entry = &hw_ddb.plane[pipe][plane];
12582 sw_entry = &sw_ddb->plane[pipe][plane];
12583
12584 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12585 continue;
12586
12587 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12588 "(expected (%u,%u), found (%u,%u))\n",
12589 pipe_name(pipe), plane + 1,
12590 sw_entry->start, sw_entry->end,
12591 hw_entry->start, hw_entry->end);
12592 }
12593
12594 /* cursor */
4969d33e
MR
12595 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12596 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
08db6652
DL
12597
12598 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12599 continue;
12600
12601 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12602 "(expected (%u,%u), found (%u,%u))\n",
12603 pipe_name(pipe),
12604 sw_entry->start, sw_entry->end,
12605 hw_entry->start, hw_entry->end);
12606 }
12607}
12608
91d1b4bd 12609static void
35dd3c64
ML
12610check_connector_state(struct drm_device *dev,
12611 struct drm_atomic_state *old_state)
8af6cf88 12612{
35dd3c64
ML
12613 struct drm_connector_state *old_conn_state;
12614 struct drm_connector *connector;
12615 int i;
8af6cf88 12616
35dd3c64
ML
12617 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12618 struct drm_encoder *encoder = connector->encoder;
12619 struct drm_connector_state *state = connector->state;
ad3c558f 12620
8af6cf88
DV
12621 /* This also checks the encoder/connector hw state with the
12622 * ->get_hw_state callbacks. */
35dd3c64 12623 intel_connector_check_state(to_intel_connector(connector));
8af6cf88 12624
ad3c558f 12625 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 12626 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 12627 }
91d1b4bd
DV
12628}
12629
12630static void
12631check_encoder_state(struct drm_device *dev)
12632{
12633 struct intel_encoder *encoder;
12634 struct intel_connector *connector;
8af6cf88 12635
b2784e15 12636 for_each_intel_encoder(dev, encoder) {
8af6cf88 12637 bool enabled = false;
4d20cd86 12638 enum pipe pipe;
8af6cf88
DV
12639
12640 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12641 encoder->base.base.id,
8e329a03 12642 encoder->base.name);
8af6cf88 12643
3a3371ff 12644 for_each_intel_connector(dev, connector) {
4d20cd86 12645 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
12646 continue;
12647 enabled = true;
ad3c558f
ML
12648
12649 I915_STATE_WARN(connector->base.state->crtc !=
12650 encoder->base.crtc,
12651 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 12652 }
0e32b39c 12653
e2c719b7 12654 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12655 "encoder's enabled state mismatch "
12656 "(expected %i, found %i)\n",
12657 !!encoder->base.crtc, enabled);
7c60d198
ML
12658
12659 if (!encoder->base.crtc) {
4d20cd86 12660 bool active;
7c60d198 12661
4d20cd86
ML
12662 active = encoder->get_hw_state(encoder, &pipe);
12663 I915_STATE_WARN(active,
12664 "encoder detached but still enabled on pipe %c.\n",
12665 pipe_name(pipe));
7c60d198 12666 }
8af6cf88 12667 }
91d1b4bd
DV
12668}
12669
12670static void
4d20cd86 12671check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
91d1b4bd 12672{
fbee40df 12673 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 12674 struct intel_encoder *encoder;
4d20cd86
ML
12675 struct drm_crtc_state *old_crtc_state;
12676 struct drm_crtc *crtc;
12677 int i;
8af6cf88 12678
4d20cd86
ML
12679 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12680 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12681 struct intel_crtc_state *pipe_config, *sw_config;
7b89b8de 12682 bool active;
8af6cf88 12683
bfd16b2a
ML
12684 if (!needs_modeset(crtc->state) &&
12685 !to_intel_crtc_state(crtc->state)->update_pipe)
4d20cd86 12686 continue;
045ac3b5 12687
4d20cd86
ML
12688 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12689 pipe_config = to_intel_crtc_state(old_crtc_state);
12690 memset(pipe_config, 0, sizeof(*pipe_config));
12691 pipe_config->base.crtc = crtc;
12692 pipe_config->base.state = old_state;
8af6cf88 12693
4d20cd86
ML
12694 DRM_DEBUG_KMS("[CRTC:%d]\n",
12695 crtc->base.id);
8af6cf88 12696
4d20cd86
ML
12697 active = dev_priv->display.get_pipe_config(intel_crtc,
12698 pipe_config);
d62cf62a 12699
b6b5d049 12700 /* hw state is inconsistent with the pipe quirk */
4d20cd86
ML
12701 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12702 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12703 active = crtc->state->active;
6c49f241 12704
4d20cd86 12705 I915_STATE_WARN(crtc->state->active != active,
0e8ffe1b 12706 "crtc active state doesn't match with hw state "
4d20cd86 12707 "(expected %i, found %i)\n", crtc->state->active, active);
0e8ffe1b 12708
4d20cd86 12709 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
53d9f4e9 12710 "transitional active state does not match atomic hw state "
4d20cd86
ML
12711 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12712
12713 for_each_encoder_on_crtc(dev, crtc, encoder) {
12714 enum pipe pipe;
12715
12716 active = encoder->get_hw_state(encoder, &pipe);
12717 I915_STATE_WARN(active != crtc->state->active,
12718 "[ENCODER:%i] active %i with crtc active %i\n",
12719 encoder->base.base.id, active, crtc->state->active);
12720
12721 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12722 "Encoder connected to wrong pipe %c\n",
12723 pipe_name(pipe));
12724
12725 if (active)
12726 encoder->get_config(encoder, pipe_config);
12727 }
53d9f4e9 12728
4d20cd86 12729 if (!crtc->state->active)
cfb23ed6
ML
12730 continue;
12731
4d20cd86
ML
12732 sw_config = to_intel_crtc_state(crtc->state);
12733 if (!intel_pipe_config_compare(dev, sw_config,
12734 pipe_config, false)) {
e2c719b7 12735 I915_STATE_WARN(1, "pipe state doesn't match!\n");
4d20cd86 12736 intel_dump_pipe_config(intel_crtc, pipe_config,
c0b03411 12737 "[hw state]");
4d20cd86 12738 intel_dump_pipe_config(intel_crtc, sw_config,
c0b03411
DV
12739 "[sw state]");
12740 }
8af6cf88
DV
12741 }
12742}
12743
91d1b4bd
DV
12744static void
12745check_shared_dpll_state(struct drm_device *dev)
12746{
fbee40df 12747 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
12748 struct intel_crtc *crtc;
12749 struct intel_dpll_hw_state dpll_hw_state;
12750 int i;
5358901f
DV
12751
12752 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12753 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12754 int enabled_crtcs = 0, active_crtcs = 0;
12755 bool active;
12756
12757 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12758
12759 DRM_DEBUG_KMS("%s\n", pll->name);
12760
12761 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12762
e2c719b7 12763 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 12764 "more active pll users than references: %i vs %i\n",
3e369b76 12765 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 12766 I915_STATE_WARN(pll->active && !pll->on,
5358901f 12767 "pll in active use but not on in sw tracking\n");
e2c719b7 12768 I915_STATE_WARN(pll->on && !pll->active,
35c95375 12769 "pll in on but not on in use in sw tracking\n");
e2c719b7 12770 I915_STATE_WARN(pll->on != active,
5358901f
DV
12771 "pll on state mismatch (expected %i, found %i)\n",
12772 pll->on, active);
12773
d3fcc808 12774 for_each_intel_crtc(dev, crtc) {
83d65738 12775 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
5358901f
DV
12776 enabled_crtcs++;
12777 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12778 active_crtcs++;
12779 }
e2c719b7 12780 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
12781 "pll active crtcs mismatch (expected %i, found %i)\n",
12782 pll->active, active_crtcs);
e2c719b7 12783 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 12784 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 12785 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 12786
e2c719b7 12787 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
12788 sizeof(dpll_hw_state)),
12789 "pll hw state mismatch\n");
5358901f 12790 }
8af6cf88
DV
12791}
12792
ee165b1a
ML
12793static void
12794intel_modeset_check_state(struct drm_device *dev,
12795 struct drm_atomic_state *old_state)
91d1b4bd 12796{
08db6652 12797 check_wm_state(dev);
35dd3c64 12798 check_connector_state(dev, old_state);
91d1b4bd 12799 check_encoder_state(dev);
4d20cd86 12800 check_crtc_state(dev, old_state);
91d1b4bd
DV
12801 check_shared_dpll_state(dev);
12802}
12803
5cec258b 12804void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
18442d08
VS
12805 int dotclock)
12806{
12807 /*
12808 * FDI already provided one idea for the dotclock.
12809 * Yell if the encoder disagrees.
12810 */
2d112de7 12811 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
18442d08 12812 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
2d112de7 12813 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
18442d08
VS
12814}
12815
80715b2f
VS
12816static void update_scanline_offset(struct intel_crtc *crtc)
12817{
12818 struct drm_device *dev = crtc->base.dev;
12819
12820 /*
12821 * The scanline counter increments at the leading edge of hsync.
12822 *
12823 * On most platforms it starts counting from vtotal-1 on the
12824 * first active line. That means the scanline counter value is
12825 * always one less than what we would expect. Ie. just after
12826 * start of vblank, which also occurs at start of hsync (on the
12827 * last active line), the scanline counter will read vblank_start-1.
12828 *
12829 * On gen2 the scanline counter starts counting from 1 instead
12830 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12831 * to keep the value positive), instead of adding one.
12832 *
12833 * On HSW+ the behaviour of the scanline counter depends on the output
12834 * type. For DP ports it behaves like most other platforms, but on HDMI
12835 * there's an extra 1 line difference. So we need to add two instead of
12836 * one to the value.
12837 */
12838 if (IS_GEN2(dev)) {
124abe07 12839 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
12840 int vtotal;
12841
124abe07
VS
12842 vtotal = adjusted_mode->crtc_vtotal;
12843 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
12844 vtotal /= 2;
12845
12846 crtc->scanline_offset = vtotal - 1;
12847 } else if (HAS_DDI(dev) &&
409ee761 12848 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
12849 crtc->scanline_offset = 2;
12850 } else
12851 crtc->scanline_offset = 1;
12852}
12853
ad421372 12854static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 12855{
225da59b 12856 struct drm_device *dev = state->dev;
ed6739ef 12857 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 12858 struct intel_shared_dpll_config *shared_dpll = NULL;
ed6739ef 12859 struct intel_crtc *intel_crtc;
0a9ab303
ACO
12860 struct intel_crtc_state *intel_crtc_state;
12861 struct drm_crtc *crtc;
12862 struct drm_crtc_state *crtc_state;
0a9ab303 12863 int i;
ed6739ef
ACO
12864
12865 if (!dev_priv->display.crtc_compute_clock)
ad421372 12866 return;
ed6739ef 12867
0a9ab303 12868 for_each_crtc_in_state(state, crtc, crtc_state, i) {
ad421372
ML
12869 int dpll;
12870
0a9ab303 12871 intel_crtc = to_intel_crtc(crtc);
4978cc93 12872 intel_crtc_state = to_intel_crtc_state(crtc_state);
ad421372 12873 dpll = intel_crtc_state->shared_dpll;
0a9ab303 12874
ad421372 12875 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
225da59b
ACO
12876 continue;
12877
ad421372 12878 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
0a9ab303 12879
ad421372
ML
12880 if (!shared_dpll)
12881 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 12882
ad421372
ML
12883 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
12884 }
ed6739ef
ACO
12885}
12886
99d736a2
ML
12887/*
12888 * This implements the workaround described in the "notes" section of the mode
12889 * set sequence documentation. When going from no pipes or single pipe to
12890 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12891 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12892 */
12893static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12894{
12895 struct drm_crtc_state *crtc_state;
12896 struct intel_crtc *intel_crtc;
12897 struct drm_crtc *crtc;
12898 struct intel_crtc_state *first_crtc_state = NULL;
12899 struct intel_crtc_state *other_crtc_state = NULL;
12900 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12901 int i;
12902
12903 /* look at all crtc's that are going to be enabled in during modeset */
12904 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12905 intel_crtc = to_intel_crtc(crtc);
12906
12907 if (!crtc_state->active || !needs_modeset(crtc_state))
12908 continue;
12909
12910 if (first_crtc_state) {
12911 other_crtc_state = to_intel_crtc_state(crtc_state);
12912 break;
12913 } else {
12914 first_crtc_state = to_intel_crtc_state(crtc_state);
12915 first_pipe = intel_crtc->pipe;
12916 }
12917 }
12918
12919 /* No workaround needed? */
12920 if (!first_crtc_state)
12921 return 0;
12922
12923 /* w/a possibly needed, check how many crtc's are already enabled. */
12924 for_each_intel_crtc(state->dev, intel_crtc) {
12925 struct intel_crtc_state *pipe_config;
12926
12927 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12928 if (IS_ERR(pipe_config))
12929 return PTR_ERR(pipe_config);
12930
12931 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12932
12933 if (!pipe_config->base.active ||
12934 needs_modeset(&pipe_config->base))
12935 continue;
12936
12937 /* 2 or more enabled crtcs means no need for w/a */
12938 if (enabled_pipe != INVALID_PIPE)
12939 return 0;
12940
12941 enabled_pipe = intel_crtc->pipe;
12942 }
12943
12944 if (enabled_pipe != INVALID_PIPE)
12945 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12946 else if (other_crtc_state)
12947 other_crtc_state->hsw_workaround_pipe = first_pipe;
12948
12949 return 0;
12950}
12951
27c329ed
ML
12952static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12953{
12954 struct drm_crtc *crtc;
12955 struct drm_crtc_state *crtc_state;
12956 int ret = 0;
12957
12958 /* add all active pipes to the state */
12959 for_each_crtc(state->dev, crtc) {
12960 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12961 if (IS_ERR(crtc_state))
12962 return PTR_ERR(crtc_state);
12963
12964 if (!crtc_state->active || needs_modeset(crtc_state))
12965 continue;
12966
12967 crtc_state->mode_changed = true;
12968
12969 ret = drm_atomic_add_affected_connectors(state, crtc);
12970 if (ret)
12971 break;
12972
12973 ret = drm_atomic_add_affected_planes(state, crtc);
12974 if (ret)
12975 break;
12976 }
12977
12978 return ret;
12979}
12980
c347a676 12981static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd
ACO
12982{
12983 struct drm_device *dev = state->dev;
27c329ed 12984 struct drm_i915_private *dev_priv = dev->dev_private;
054518dd
ACO
12985 int ret;
12986
b359283a
ML
12987 if (!check_digital_port_conflicts(state)) {
12988 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12989 return -EINVAL;
12990 }
12991
054518dd
ACO
12992 /*
12993 * See if the config requires any additional preparation, e.g.
12994 * to adjust global state with pipes off. We need to do this
12995 * here so we can get the modeset_pipe updated config for the new
12996 * mode set on this crtc. For other crtcs we need to use the
12997 * adjusted_mode bits in the crtc directly.
12998 */
27c329ed
ML
12999 if (dev_priv->display.modeset_calc_cdclk) {
13000 unsigned int cdclk;
b432e5cf 13001
27c329ed
ML
13002 ret = dev_priv->display.modeset_calc_cdclk(state);
13003
13004 cdclk = to_intel_atomic_state(state)->cdclk;
13005 if (!ret && cdclk != dev_priv->cdclk_freq)
13006 ret = intel_modeset_all_pipes(state);
13007
13008 if (ret < 0)
054518dd 13009 return ret;
27c329ed
ML
13010 } else
13011 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
054518dd 13012
ad421372 13013 intel_modeset_clear_plls(state);
054518dd 13014
99d736a2 13015 if (IS_HASWELL(dev))
ad421372 13016 return haswell_mode_set_planes_workaround(state);
99d736a2 13017
ad421372 13018 return 0;
c347a676
ACO
13019}
13020
74c090b1
ML
13021/**
13022 * intel_atomic_check - validate state object
13023 * @dev: drm device
13024 * @state: state to validate
13025 */
13026static int intel_atomic_check(struct drm_device *dev,
13027 struct drm_atomic_state *state)
c347a676
ACO
13028{
13029 struct drm_crtc *crtc;
13030 struct drm_crtc_state *crtc_state;
13031 int ret, i;
61333b60 13032 bool any_ms = false;
c347a676 13033
74c090b1 13034 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13035 if (ret)
13036 return ret;
13037
c347a676 13038 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
13039 struct intel_crtc_state *pipe_config =
13040 to_intel_crtc_state(crtc_state);
1ed51de9
DV
13041
13042 /* Catch I915_MODE_FLAG_INHERITED */
13043 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13044 crtc_state->mode_changed = true;
cfb23ed6 13045
61333b60
ML
13046 if (!crtc_state->enable) {
13047 if (needs_modeset(crtc_state))
13048 any_ms = true;
c347a676 13049 continue;
61333b60 13050 }
c347a676 13051
26495481 13052 if (!needs_modeset(crtc_state))
cfb23ed6
ML
13053 continue;
13054
26495481
DV
13055 /* FIXME: For only active_changed we shouldn't need to do any
13056 * state recomputation at all. */
13057
1ed51de9
DV
13058 ret = drm_atomic_add_affected_connectors(state, crtc);
13059 if (ret)
13060 return ret;
b359283a 13061
cfb23ed6 13062 ret = intel_modeset_pipe_config(crtc, pipe_config);
c347a676
ACO
13063 if (ret)
13064 return ret;
13065
6764e9f8 13066 if (intel_pipe_config_compare(state->dev,
cfb23ed6 13067 to_intel_crtc_state(crtc->state),
1ed51de9 13068 pipe_config, true)) {
26495481 13069 crtc_state->mode_changed = false;
bfd16b2a 13070 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
13071 }
13072
13073 if (needs_modeset(crtc_state)) {
13074 any_ms = true;
cfb23ed6
ML
13075
13076 ret = drm_atomic_add_affected_planes(state, crtc);
13077 if (ret)
13078 return ret;
13079 }
61333b60 13080
26495481
DV
13081 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13082 needs_modeset(crtc_state) ?
13083 "[modeset]" : "[fastset]");
c347a676
ACO
13084 }
13085
61333b60
ML
13086 if (any_ms) {
13087 ret = intel_modeset_checks(state);
13088
13089 if (ret)
13090 return ret;
27c329ed 13091 } else
261a27d1
MR
13092 to_intel_atomic_state(state)->cdclk =
13093 to_i915(state->dev)->cdclk_freq;
76305b1a 13094
261a27d1 13095 return drm_atomic_helper_check_planes(state->dev, state);
054518dd
ACO
13096}
13097
74c090b1
ML
13098/**
13099 * intel_atomic_commit - commit validated state object
13100 * @dev: DRM device
13101 * @state: the top-level driver state object
13102 * @async: asynchronous commit
13103 *
13104 * This function commits a top-level state object that has been validated
13105 * with drm_atomic_helper_check().
13106 *
13107 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13108 * we can only handle plane-related operations and do not yet support
13109 * asynchronous commit.
13110 *
13111 * RETURNS
13112 * Zero for success or -errno.
13113 */
13114static int intel_atomic_commit(struct drm_device *dev,
13115 struct drm_atomic_state *state,
13116 bool async)
a6778b3c 13117{
fbee40df 13118 struct drm_i915_private *dev_priv = dev->dev_private;
0a9ab303
ACO
13119 struct drm_crtc *crtc;
13120 struct drm_crtc_state *crtc_state;
c0c36b94 13121 int ret = 0;
0a9ab303 13122 int i;
61333b60 13123 bool any_ms = false;
a6778b3c 13124
74c090b1
ML
13125 if (async) {
13126 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13127 return -EINVAL;
13128 }
13129
d4afb8cc
ACO
13130 ret = drm_atomic_helper_prepare_planes(dev, state);
13131 if (ret)
13132 return ret;
13133
1c5e19f8
ML
13134 drm_atomic_helper_swap_state(dev, state);
13135
0a9ab303 13136 for_each_crtc_in_state(state, crtc, crtc_state, i) {
a539205a
ML
13137 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13138
61333b60
ML
13139 if (!needs_modeset(crtc->state))
13140 continue;
13141
13142 any_ms = true;
a539205a 13143 intel_pre_plane_update(intel_crtc);
460da916 13144
a539205a
ML
13145 if (crtc_state->active) {
13146 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13147 dev_priv->display.crtc_disable(crtc);
eddfcbcd
ML
13148 intel_crtc->active = false;
13149 intel_disable_shared_dpll(intel_crtc);
a539205a 13150 }
b8cecdf5 13151 }
7758a113 13152
ea9d758d
DV
13153 /* Only after disabling all output pipelines that will be changed can we
13154 * update the the output configuration. */
4740b0f2 13155 intel_modeset_update_crtc_state(state);
f6e5b160 13156
4740b0f2
ML
13157 if (any_ms) {
13158 intel_shared_dpll_commit(state);
13159
13160 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
61333b60 13161 modeset_update_crtc_power_domains(state);
4740b0f2 13162 }
47fab737 13163
a6778b3c 13164 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
0a9ab303 13165 for_each_crtc_in_state(state, crtc, crtc_state, i) {
f6ac4b2a
ML
13166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13167 bool modeset = needs_modeset(crtc->state);
bfd16b2a
ML
13168 bool update_pipe = !modeset &&
13169 to_intel_crtc_state(crtc->state)->update_pipe;
13170 unsigned long put_domains = 0;
f6ac4b2a
ML
13171
13172 if (modeset && crtc->state->active) {
a539205a
ML
13173 update_scanline_offset(to_intel_crtc(crtc));
13174 dev_priv->display.crtc_enable(crtc);
13175 }
80715b2f 13176
bfd16b2a
ML
13177 if (update_pipe) {
13178 put_domains = modeset_get_crtc_power_domains(crtc);
13179
13180 /* make sure intel_modeset_check_state runs */
13181 any_ms = true;
13182 }
13183
f6ac4b2a
ML
13184 if (!modeset)
13185 intel_pre_plane_update(intel_crtc);
13186
a539205a 13187 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
bfd16b2a
ML
13188
13189 if (put_domains)
13190 modeset_put_power_domains(dev_priv, put_domains);
13191
f6ac4b2a 13192 intel_post_plane_update(intel_crtc);
80715b2f 13193 }
a6778b3c 13194
a6778b3c 13195 /* FIXME: add subpixel order */
83a57153 13196
74c090b1 13197 drm_atomic_helper_wait_for_vblanks(dev, state);
d4afb8cc 13198 drm_atomic_helper_cleanup_planes(dev, state);
2bfb4627 13199
74c090b1 13200 if (any_ms)
ee165b1a
ML
13201 intel_modeset_check_state(dev, state);
13202
13203 drm_atomic_state_free(state);
f30da187 13204
74c090b1 13205 return 0;
7f27126e
JB
13206}
13207
c0c36b94
CW
13208void intel_crtc_restore_mode(struct drm_crtc *crtc)
13209{
83a57153
ACO
13210 struct drm_device *dev = crtc->dev;
13211 struct drm_atomic_state *state;
e694eb02 13212 struct drm_crtc_state *crtc_state;
2bfb4627 13213 int ret;
83a57153
ACO
13214
13215 state = drm_atomic_state_alloc(dev);
13216 if (!state) {
e694eb02 13217 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
83a57153
ACO
13218 crtc->base.id);
13219 return;
13220 }
13221
e694eb02 13222 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13223
e694eb02
ML
13224retry:
13225 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13226 ret = PTR_ERR_OR_ZERO(crtc_state);
13227 if (!ret) {
13228 if (!crtc_state->active)
13229 goto out;
83a57153 13230
e694eb02 13231 crtc_state->mode_changed = true;
74c090b1 13232 ret = drm_atomic_commit(state);
83a57153
ACO
13233 }
13234
e694eb02
ML
13235 if (ret == -EDEADLK) {
13236 drm_atomic_state_clear(state);
13237 drm_modeset_backoff(state->acquire_ctx);
13238 goto retry;
4ed9fb37 13239 }
4be07317 13240
2bfb4627 13241 if (ret)
e694eb02 13242out:
2bfb4627 13243 drm_atomic_state_free(state);
c0c36b94
CW
13244}
13245
25c5b266
DV
13246#undef for_each_intel_crtc_masked
13247
f6e5b160 13248static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 13249 .gamma_set = intel_crtc_gamma_set,
74c090b1 13250 .set_config = drm_atomic_helper_set_config,
f6e5b160
CW
13251 .destroy = intel_crtc_destroy,
13252 .page_flip = intel_crtc_page_flip,
1356837e
MR
13253 .atomic_duplicate_state = intel_crtc_duplicate_state,
13254 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13255};
13256
5358901f
DV
13257static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13258 struct intel_shared_dpll *pll,
13259 struct intel_dpll_hw_state *hw_state)
ee7b9f93 13260{
5358901f 13261 uint32_t val;
ee7b9f93 13262
f458ebbc 13263 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
13264 return false;
13265
5358901f 13266 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
13267 hw_state->dpll = val;
13268 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13269 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
13270
13271 return val & DPLL_VCO_ENABLE;
13272}
13273
15bdd4cf
DV
13274static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13275 struct intel_shared_dpll *pll)
13276{
3e369b76
ACO
13277 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13278 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
13279}
13280
e7b903d2
DV
13281static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13282 struct intel_shared_dpll *pll)
13283{
e7b903d2 13284 /* PCH refclock must be enabled first */
89eff4be 13285 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 13286
3e369b76 13287 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
13288
13289 /* Wait for the clocks to stabilize. */
13290 POSTING_READ(PCH_DPLL(pll->id));
13291 udelay(150);
13292
13293 /* The pixel multiplier can only be updated once the
13294 * DPLL is enabled and the clocks are stable.
13295 *
13296 * So write it again.
13297 */
3e369b76 13298 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 13299 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13300 udelay(200);
13301}
13302
13303static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13304 struct intel_shared_dpll *pll)
13305{
13306 struct drm_device *dev = dev_priv->dev;
13307 struct intel_crtc *crtc;
e7b903d2
DV
13308
13309 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 13310 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
13311 if (intel_crtc_to_shared_dpll(crtc) == pll)
13312 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
13313 }
13314
15bdd4cf
DV
13315 I915_WRITE(PCH_DPLL(pll->id), 0);
13316 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13317 udelay(200);
13318}
13319
46edb027
DV
13320static char *ibx_pch_dpll_names[] = {
13321 "PCH DPLL A",
13322 "PCH DPLL B",
13323};
13324
7c74ade1 13325static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 13326{
e7b903d2 13327 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
13328 int i;
13329
7c74ade1 13330 dev_priv->num_shared_dpll = 2;
ee7b9f93 13331
e72f9fbf 13332 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
13333 dev_priv->shared_dplls[i].id = i;
13334 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 13335 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
13336 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13337 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
13338 dev_priv->shared_dplls[i].get_hw_state =
13339 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
13340 }
13341}
13342
7c74ade1
DV
13343static void intel_shared_dpll_init(struct drm_device *dev)
13344{
e7b903d2 13345 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 13346
9cd86933
DV
13347 if (HAS_DDI(dev))
13348 intel_ddi_pll_init(dev);
13349 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
13350 ibx_pch_dpll_init(dev);
13351 else
13352 dev_priv->num_shared_dpll = 0;
13353
13354 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
13355}
13356
6beb8c23
MR
13357/**
13358 * intel_prepare_plane_fb - Prepare fb for usage on plane
13359 * @plane: drm plane to prepare for
13360 * @fb: framebuffer to prepare for presentation
13361 *
13362 * Prepares a framebuffer for usage on a display plane. Generally this
13363 * involves pinning the underlying object and updating the frontbuffer tracking
13364 * bits. Some older platforms need special physical address handling for
13365 * cursor planes.
13366 *
13367 * Returns 0 on success, negative error code on failure.
13368 */
13369int
13370intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 13371 const struct drm_plane_state *new_state)
465c120c
MR
13372{
13373 struct drm_device *dev = plane->dev;
844f9111 13374 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 13375 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23
MR
13376 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13377 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
6beb8c23 13378 int ret = 0;
465c120c 13379
ea2c67bb 13380 if (!obj)
465c120c
MR
13381 return 0;
13382
6beb8c23 13383 mutex_lock(&dev->struct_mutex);
465c120c 13384
6beb8c23
MR
13385 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13386 INTEL_INFO(dev)->cursor_needs_physical) {
13387 int align = IS_I830(dev) ? 16 * 1024 : 256;
13388 ret = i915_gem_object_attach_phys(obj, align);
13389 if (ret)
13390 DRM_DEBUG_KMS("failed to attach phys object\n");
13391 } else {
91af127f 13392 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
6beb8c23 13393 }
465c120c 13394
6beb8c23 13395 if (ret == 0)
a9ff8714 13396 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
fdd508a6 13397
4c34574f 13398 mutex_unlock(&dev->struct_mutex);
465c120c 13399
6beb8c23
MR
13400 return ret;
13401}
13402
38f3ce3a
MR
13403/**
13404 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13405 * @plane: drm plane to clean up for
13406 * @fb: old framebuffer that was on plane
13407 *
13408 * Cleans up a framebuffer that has just been removed from a plane.
13409 */
13410void
13411intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 13412 const struct drm_plane_state *old_state)
38f3ce3a
MR
13413{
13414 struct drm_device *dev = plane->dev;
844f9111 13415 struct drm_i915_gem_object *obj = intel_fb_obj(old_state->fb);
38f3ce3a 13416
844f9111 13417 if (!obj)
38f3ce3a
MR
13418 return;
13419
13420 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13421 !INTEL_INFO(dev)->cursor_needs_physical) {
13422 mutex_lock(&dev->struct_mutex);
844f9111 13423 intel_unpin_fb_obj(old_state->fb, old_state);
38f3ce3a
MR
13424 mutex_unlock(&dev->struct_mutex);
13425 }
465c120c
MR
13426}
13427
6156a456
CK
13428int
13429skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13430{
13431 int max_scale;
13432 struct drm_device *dev;
13433 struct drm_i915_private *dev_priv;
13434 int crtc_clock, cdclk;
13435
13436 if (!intel_crtc || !crtc_state)
13437 return DRM_PLANE_HELPER_NO_SCALING;
13438
13439 dev = intel_crtc->base.dev;
13440 dev_priv = dev->dev_private;
13441 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 13442 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456
CK
13443
13444 if (!crtc_clock || !cdclk)
13445 return DRM_PLANE_HELPER_NO_SCALING;
13446
13447 /*
13448 * skl max scale is lower of:
13449 * close to 3 but not 3, -1 is for that purpose
13450 * or
13451 * cdclk/crtc_clock
13452 */
13453 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13454
13455 return max_scale;
13456}
13457
465c120c 13458static int
3c692a41 13459intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 13460 struct intel_crtc_state *crtc_state,
3c692a41
GP
13461 struct intel_plane_state *state)
13462{
2b875c22
MR
13463 struct drm_crtc *crtc = state->base.crtc;
13464 struct drm_framebuffer *fb = state->base.fb;
6156a456 13465 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
13466 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13467 bool can_position = false;
465c120c 13468
061e4b8d
ML
13469 /* use scaler when colorkey is not required */
13470 if (INTEL_INFO(plane->dev)->gen >= 9 &&
818ed961 13471 state->ckey.flags == I915_SET_COLORKEY_NONE) {
061e4b8d
ML
13472 min_scale = 1;
13473 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
d8106366 13474 can_position = true;
6156a456 13475 }
d8106366 13476
061e4b8d
ML
13477 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13478 &state->dst, &state->clip,
da20eabd
ML
13479 min_scale, max_scale,
13480 can_position, true,
13481 &state->visible);
14af293f
GP
13482}
13483
13484static void
13485intel_commit_primary_plane(struct drm_plane *plane,
13486 struct intel_plane_state *state)
13487{
2b875c22
MR
13488 struct drm_crtc *crtc = state->base.crtc;
13489 struct drm_framebuffer *fb = state->base.fb;
13490 struct drm_device *dev = plane->dev;
14af293f 13491 struct drm_i915_private *dev_priv = dev->dev_private;
ea2c67bb 13492 struct intel_crtc *intel_crtc;
14af293f
GP
13493 struct drm_rect *src = &state->src;
13494
ea2c67bb
MR
13495 crtc = crtc ? crtc : plane->crtc;
13496 intel_crtc = to_intel_crtc(crtc);
cf4c7c12
MR
13497
13498 plane->fb = fb;
9dc806fc
MR
13499 crtc->x = src->x1 >> 16;
13500 crtc->y = src->y1 >> 16;
ccc759dc 13501
a539205a 13502 if (!crtc->state->active)
302d19ac 13503 return;
465c120c 13504
d4b08630
ML
13505 dev_priv->display.update_primary_plane(crtc, fb,
13506 state->src.x1 >> 16,
13507 state->src.y1 >> 16);
465c120c
MR
13508}
13509
a8ad0d8e
ML
13510static void
13511intel_disable_primary_plane(struct drm_plane *plane,
7fabf5ef 13512 struct drm_crtc *crtc)
a8ad0d8e
ML
13513{
13514 struct drm_device *dev = plane->dev;
13515 struct drm_i915_private *dev_priv = dev->dev_private;
13516
a8ad0d8e
ML
13517 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13518}
13519
613d2b27
ML
13520static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13521 struct drm_crtc_state *old_crtc_state)
3c692a41 13522{
32b7eeec 13523 struct drm_device *dev = crtc->dev;
3c692a41 13524 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
bfd16b2a
ML
13525 struct intel_crtc_state *old_intel_state =
13526 to_intel_crtc_state(old_crtc_state);
13527 bool modeset = needs_modeset(crtc->state);
3c692a41 13528
f015c551 13529 if (intel_crtc->atomic.update_wm_pre)
32b7eeec 13530 intel_update_watermarks(crtc);
3c692a41 13531
c34c9ee4 13532 /* Perform vblank evasion around commit operation */
a539205a 13533 if (crtc->state->active)
34e0adbb 13534 intel_pipe_update_start(intel_crtc);
0583236e 13535
bfd16b2a
ML
13536 if (modeset)
13537 return;
13538
13539 if (to_intel_crtc_state(crtc->state)->update_pipe)
13540 intel_update_pipe_config(intel_crtc, old_intel_state);
13541 else if (INTEL_INFO(dev)->gen >= 9)
0583236e 13542 skl_detach_scalers(intel_crtc);
32b7eeec
MR
13543}
13544
613d2b27
ML
13545static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13546 struct drm_crtc_state *old_crtc_state)
32b7eeec 13547{
32b7eeec 13548 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
32b7eeec 13549
8f539a83 13550 if (crtc->state->active)
34e0adbb 13551 intel_pipe_update_end(intel_crtc);
3c692a41
GP
13552}
13553
cf4c7c12 13554/**
4a3b8769
MR
13555 * intel_plane_destroy - destroy a plane
13556 * @plane: plane to destroy
cf4c7c12 13557 *
4a3b8769
MR
13558 * Common destruction function for all types of planes (primary, cursor,
13559 * sprite).
cf4c7c12 13560 */
4a3b8769 13561void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
13562{
13563 struct intel_plane *intel_plane = to_intel_plane(plane);
13564 drm_plane_cleanup(plane);
13565 kfree(intel_plane);
13566}
13567
65a3fea0 13568const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
13569 .update_plane = drm_atomic_helper_update_plane,
13570 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 13571 .destroy = intel_plane_destroy,
c196e1d6 13572 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
13573 .atomic_get_property = intel_plane_atomic_get_property,
13574 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
13575 .atomic_duplicate_state = intel_plane_duplicate_state,
13576 .atomic_destroy_state = intel_plane_destroy_state,
13577
465c120c
MR
13578};
13579
13580static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13581 int pipe)
13582{
13583 struct intel_plane *primary;
8e7d688b 13584 struct intel_plane_state *state;
465c120c 13585 const uint32_t *intel_primary_formats;
45e3743a 13586 unsigned int num_formats;
465c120c
MR
13587
13588 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13589 if (primary == NULL)
13590 return NULL;
13591
8e7d688b
MR
13592 state = intel_create_plane_state(&primary->base);
13593 if (!state) {
ea2c67bb
MR
13594 kfree(primary);
13595 return NULL;
13596 }
8e7d688b 13597 primary->base.state = &state->base;
ea2c67bb 13598
465c120c
MR
13599 primary->can_scale = false;
13600 primary->max_downscale = 1;
6156a456
CK
13601 if (INTEL_INFO(dev)->gen >= 9) {
13602 primary->can_scale = true;
af99ceda 13603 state->scaler_id = -1;
6156a456 13604 }
465c120c
MR
13605 primary->pipe = pipe;
13606 primary->plane = pipe;
a9ff8714 13607 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179
MR
13608 primary->check_plane = intel_check_primary_plane;
13609 primary->commit_plane = intel_commit_primary_plane;
a8ad0d8e 13610 primary->disable_plane = intel_disable_primary_plane;
465c120c
MR
13611 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13612 primary->plane = !pipe;
13613
6c0fd451
DL
13614 if (INTEL_INFO(dev)->gen >= 9) {
13615 intel_primary_formats = skl_primary_formats;
13616 num_formats = ARRAY_SIZE(skl_primary_formats);
13617 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
13618 intel_primary_formats = i965_primary_formats;
13619 num_formats = ARRAY_SIZE(i965_primary_formats);
6c0fd451
DL
13620 } else {
13621 intel_primary_formats = i8xx_primary_formats;
13622 num_formats = ARRAY_SIZE(i8xx_primary_formats);
465c120c
MR
13623 }
13624
13625 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 13626 &intel_plane_funcs,
465c120c
MR
13627 intel_primary_formats, num_formats,
13628 DRM_PLANE_TYPE_PRIMARY);
48404c1e 13629
3b7a5119
SJ
13630 if (INTEL_INFO(dev)->gen >= 4)
13631 intel_create_rotation_property(dev, primary);
48404c1e 13632
ea2c67bb
MR
13633 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13634
465c120c
MR
13635 return &primary->base;
13636}
13637
3b7a5119
SJ
13638void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13639{
13640 if (!dev->mode_config.rotation_property) {
13641 unsigned long flags = BIT(DRM_ROTATE_0) |
13642 BIT(DRM_ROTATE_180);
13643
13644 if (INTEL_INFO(dev)->gen >= 9)
13645 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13646
13647 dev->mode_config.rotation_property =
13648 drm_mode_create_rotation_property(dev, flags);
13649 }
13650 if (dev->mode_config.rotation_property)
13651 drm_object_attach_property(&plane->base.base,
13652 dev->mode_config.rotation_property,
13653 plane->base.state->rotation);
13654}
13655
3d7d6510 13656static int
852e787c 13657intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 13658 struct intel_crtc_state *crtc_state,
852e787c 13659 struct intel_plane_state *state)
3d7d6510 13660{
061e4b8d 13661 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 13662 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 13663 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
757f9a3e
GP
13664 unsigned stride;
13665 int ret;
3d7d6510 13666
061e4b8d
ML
13667 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13668 &state->dst, &state->clip,
3d7d6510
MR
13669 DRM_PLANE_HELPER_NO_SCALING,
13670 DRM_PLANE_HELPER_NO_SCALING,
852e787c 13671 true, true, &state->visible);
757f9a3e
GP
13672 if (ret)
13673 return ret;
13674
757f9a3e
GP
13675 /* if we want to turn off the cursor ignore width and height */
13676 if (!obj)
da20eabd 13677 return 0;
757f9a3e 13678
757f9a3e 13679 /* Check for which cursor types we support */
061e4b8d 13680 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
13681 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13682 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
13683 return -EINVAL;
13684 }
13685
ea2c67bb
MR
13686 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13687 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
13688 DRM_DEBUG_KMS("buffer is too small\n");
13689 return -ENOMEM;
13690 }
13691
3a656b54 13692 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 13693 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 13694 return -EINVAL;
32b7eeec
MR
13695 }
13696
da20eabd 13697 return 0;
852e787c 13698}
3d7d6510 13699
a8ad0d8e
ML
13700static void
13701intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 13702 struct drm_crtc *crtc)
a8ad0d8e 13703{
a8ad0d8e
ML
13704 intel_crtc_update_cursor(crtc, false);
13705}
13706
f4a2cf29 13707static void
852e787c
GP
13708intel_commit_cursor_plane(struct drm_plane *plane,
13709 struct intel_plane_state *state)
13710{
2b875c22 13711 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb
MR
13712 struct drm_device *dev = plane->dev;
13713 struct intel_crtc *intel_crtc;
2b875c22 13714 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 13715 uint32_t addr;
852e787c 13716
ea2c67bb
MR
13717 crtc = crtc ? crtc : plane->crtc;
13718 intel_crtc = to_intel_crtc(crtc);
13719
a912f12f
GP
13720 if (intel_crtc->cursor_bo == obj)
13721 goto update;
4ed91096 13722
f4a2cf29 13723 if (!obj)
a912f12f 13724 addr = 0;
f4a2cf29 13725 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 13726 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 13727 else
a912f12f 13728 addr = obj->phys_handle->busaddr;
852e787c 13729
a912f12f
GP
13730 intel_crtc->cursor_addr = addr;
13731 intel_crtc->cursor_bo = obj;
852e787c 13732
302d19ac 13733update:
a539205a 13734 if (crtc->state->active)
a912f12f 13735 intel_crtc_update_cursor(crtc, state->visible);
852e787c
GP
13736}
13737
3d7d6510
MR
13738static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13739 int pipe)
13740{
13741 struct intel_plane *cursor;
8e7d688b 13742 struct intel_plane_state *state;
3d7d6510
MR
13743
13744 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13745 if (cursor == NULL)
13746 return NULL;
13747
8e7d688b
MR
13748 state = intel_create_plane_state(&cursor->base);
13749 if (!state) {
ea2c67bb
MR
13750 kfree(cursor);
13751 return NULL;
13752 }
8e7d688b 13753 cursor->base.state = &state->base;
ea2c67bb 13754
3d7d6510
MR
13755 cursor->can_scale = false;
13756 cursor->max_downscale = 1;
13757 cursor->pipe = pipe;
13758 cursor->plane = pipe;
a9ff8714 13759 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179
MR
13760 cursor->check_plane = intel_check_cursor_plane;
13761 cursor->commit_plane = intel_commit_cursor_plane;
a8ad0d8e 13762 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510
MR
13763
13764 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 13765 &intel_plane_funcs,
3d7d6510
MR
13766 intel_cursor_formats,
13767 ARRAY_SIZE(intel_cursor_formats),
13768 DRM_PLANE_TYPE_CURSOR);
4398ad45
VS
13769
13770 if (INTEL_INFO(dev)->gen >= 4) {
13771 if (!dev->mode_config.rotation_property)
13772 dev->mode_config.rotation_property =
13773 drm_mode_create_rotation_property(dev,
13774 BIT(DRM_ROTATE_0) |
13775 BIT(DRM_ROTATE_180));
13776 if (dev->mode_config.rotation_property)
13777 drm_object_attach_property(&cursor->base.base,
13778 dev->mode_config.rotation_property,
8e7d688b 13779 state->base.rotation);
4398ad45
VS
13780 }
13781
af99ceda
CK
13782 if (INTEL_INFO(dev)->gen >=9)
13783 state->scaler_id = -1;
13784
ea2c67bb
MR
13785 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13786
3d7d6510
MR
13787 return &cursor->base;
13788}
13789
549e2bfb
CK
13790static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13791 struct intel_crtc_state *crtc_state)
13792{
13793 int i;
13794 struct intel_scaler *intel_scaler;
13795 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13796
13797 for (i = 0; i < intel_crtc->num_scalers; i++) {
13798 intel_scaler = &scaler_state->scalers[i];
13799 intel_scaler->in_use = 0;
549e2bfb
CK
13800 intel_scaler->mode = PS_SCALER_MODE_DYN;
13801 }
13802
13803 scaler_state->scaler_id = -1;
13804}
13805
b358d0a6 13806static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 13807{
fbee40df 13808 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 13809 struct intel_crtc *intel_crtc;
f5de6e07 13810 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
13811 struct drm_plane *primary = NULL;
13812 struct drm_plane *cursor = NULL;
465c120c 13813 int i, ret;
79e53945 13814
955382f3 13815 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
13816 if (intel_crtc == NULL)
13817 return;
13818
f5de6e07
ACO
13819 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13820 if (!crtc_state)
13821 goto fail;
550acefd
ACO
13822 intel_crtc->config = crtc_state;
13823 intel_crtc->base.state = &crtc_state->base;
07878248 13824 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 13825
549e2bfb
CK
13826 /* initialize shared scalers */
13827 if (INTEL_INFO(dev)->gen >= 9) {
13828 if (pipe == PIPE_C)
13829 intel_crtc->num_scalers = 1;
13830 else
13831 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13832
13833 skl_init_scalers(dev, intel_crtc, crtc_state);
13834 }
13835
465c120c 13836 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
13837 if (!primary)
13838 goto fail;
13839
13840 cursor = intel_cursor_plane_create(dev, pipe);
13841 if (!cursor)
13842 goto fail;
13843
465c120c 13844 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
3d7d6510
MR
13845 cursor, &intel_crtc_funcs);
13846 if (ret)
13847 goto fail;
79e53945
JB
13848
13849 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
13850 for (i = 0; i < 256; i++) {
13851 intel_crtc->lut_r[i] = i;
13852 intel_crtc->lut_g[i] = i;
13853 intel_crtc->lut_b[i] = i;
13854 }
13855
1f1c2e24
VS
13856 /*
13857 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 13858 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 13859 */
80824003
JB
13860 intel_crtc->pipe = pipe;
13861 intel_crtc->plane = pipe;
3a77c4c4 13862 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 13863 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 13864 intel_crtc->plane = !pipe;
80824003
JB
13865 }
13866
4b0e333e
CW
13867 intel_crtc->cursor_base = ~0;
13868 intel_crtc->cursor_cntl = ~0;
dc41c154 13869 intel_crtc->cursor_size = ~0;
8d7849db 13870
852eb00d
VS
13871 intel_crtc->wm.cxsr_allowed = true;
13872
22fd0fab
JB
13873 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13874 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13875 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13876 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13877
79e53945 13878 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
13879
13880 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
13881 return;
13882
13883fail:
13884 if (primary)
13885 drm_plane_cleanup(primary);
13886 if (cursor)
13887 drm_plane_cleanup(cursor);
f5de6e07 13888 kfree(crtc_state);
3d7d6510 13889 kfree(intel_crtc);
79e53945
JB
13890}
13891
752aa88a
JB
13892enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13893{
13894 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 13895 struct drm_device *dev = connector->base.dev;
752aa88a 13896
51fd371b 13897 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 13898
d3babd3f 13899 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
13900 return INVALID_PIPE;
13901
13902 return to_intel_crtc(encoder->crtc)->pipe;
13903}
13904
08d7b3d1 13905int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 13906 struct drm_file *file)
08d7b3d1 13907{
08d7b3d1 13908 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 13909 struct drm_crtc *drmmode_crtc;
c05422d5 13910 struct intel_crtc *crtc;
08d7b3d1 13911
7707e653 13912 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 13913
7707e653 13914 if (!drmmode_crtc) {
08d7b3d1 13915 DRM_ERROR("no such CRTC id\n");
3f2c2057 13916 return -ENOENT;
08d7b3d1
CW
13917 }
13918
7707e653 13919 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 13920 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 13921
c05422d5 13922 return 0;
08d7b3d1
CW
13923}
13924
66a9278e 13925static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 13926{
66a9278e
DV
13927 struct drm_device *dev = encoder->base.dev;
13928 struct intel_encoder *source_encoder;
79e53945 13929 int index_mask = 0;
79e53945
JB
13930 int entry = 0;
13931
b2784e15 13932 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 13933 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
13934 index_mask |= (1 << entry);
13935
79e53945
JB
13936 entry++;
13937 }
4ef69c7a 13938
79e53945
JB
13939 return index_mask;
13940}
13941
4d302442
CW
13942static bool has_edp_a(struct drm_device *dev)
13943{
13944 struct drm_i915_private *dev_priv = dev->dev_private;
13945
13946 if (!IS_MOBILE(dev))
13947 return false;
13948
13949 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13950 return false;
13951
e3589908 13952 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
13953 return false;
13954
13955 return true;
13956}
13957
84b4e042
JB
13958static bool intel_crt_present(struct drm_device *dev)
13959{
13960 struct drm_i915_private *dev_priv = dev->dev_private;
13961
884497ed
DL
13962 if (INTEL_INFO(dev)->gen >= 9)
13963 return false;
13964
cf404ce4 13965 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
13966 return false;
13967
13968 if (IS_CHERRYVIEW(dev))
13969 return false;
13970
13971 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
13972 return false;
13973
13974 return true;
13975}
13976
79e53945
JB
13977static void intel_setup_outputs(struct drm_device *dev)
13978{
725e30ad 13979 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 13980 struct intel_encoder *encoder;
cb0953d7 13981 bool dpd_is_edp = false;
79e53945 13982
c9093354 13983 intel_lvds_init(dev);
79e53945 13984
84b4e042 13985 if (intel_crt_present(dev))
79935fca 13986 intel_crt_init(dev);
cb0953d7 13987
c776eb2e
VK
13988 if (IS_BROXTON(dev)) {
13989 /*
13990 * FIXME: Broxton doesn't support port detection via the
13991 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13992 * detect the ports.
13993 */
13994 intel_ddi_init(dev, PORT_A);
13995 intel_ddi_init(dev, PORT_B);
13996 intel_ddi_init(dev, PORT_C);
13997 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
13998 int found;
13999
de31facd
JB
14000 /*
14001 * Haswell uses DDI functions to detect digital outputs.
14002 * On SKL pre-D0 the strap isn't connected, so we assume
14003 * it's there.
14004 */
77179400 14005 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 14006 /* WaIgnoreDDIAStrap: skl */
5a2376d1 14007 if (found || IS_SKYLAKE(dev))
0e72a5b5
ED
14008 intel_ddi_init(dev, PORT_A);
14009
14010 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14011 * register */
14012 found = I915_READ(SFUSE_STRAP);
14013
14014 if (found & SFUSE_STRAP_DDIB_DETECTED)
14015 intel_ddi_init(dev, PORT_B);
14016 if (found & SFUSE_STRAP_DDIC_DETECTED)
14017 intel_ddi_init(dev, PORT_C);
14018 if (found & SFUSE_STRAP_DDID_DETECTED)
14019 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
14020 /*
14021 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14022 */
14023 if (IS_SKYLAKE(dev) &&
14024 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14025 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14026 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14027 intel_ddi_init(dev, PORT_E);
14028
0e72a5b5 14029 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14030 int found;
5d8a7752 14031 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14032
14033 if (has_edp_a(dev))
14034 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14035
dc0fa718 14036 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14037 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 14038 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 14039 if (!found)
e2debe91 14040 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14041 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14042 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14043 }
14044
dc0fa718 14045 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14046 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14047
dc0fa718 14048 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14049 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14050
5eb08b69 14051 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14052 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14053
270b3042 14054 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14055 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 14056 } else if (IS_VALLEYVIEW(dev)) {
e17ac6db
VS
14057 /*
14058 * The DP_DETECTED bit is the latched state of the DDC
14059 * SDA pin at boot. However since eDP doesn't require DDC
14060 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14061 * eDP ports may have been muxed to an alternate function.
14062 * Thus we can't rely on the DP_DETECTED bit alone to detect
14063 * eDP ports. Consult the VBT as well as DP_DETECTED to
14064 * detect eDP ports.
14065 */
e66eb81d 14066 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
d2182a66 14067 !intel_dp_is_edp(dev, PORT_B))
e66eb81d
VS
14068 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14069 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
e17ac6db 14070 intel_dp_is_edp(dev, PORT_B))
e66eb81d 14071 intel_dp_init(dev, VLV_DP_B, PORT_B);
585a94b8 14072
e66eb81d 14073 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
d2182a66 14074 !intel_dp_is_edp(dev, PORT_C))
e66eb81d
VS
14075 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14076 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
e17ac6db 14077 intel_dp_is_edp(dev, PORT_C))
e66eb81d 14078 intel_dp_init(dev, VLV_DP_C, PORT_C);
19c03924 14079
9418c1f1 14080 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14081 /* eDP not supported on port D, so don't check VBT */
e66eb81d
VS
14082 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14083 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14084 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14085 intel_dp_init(dev, CHV_DP_D, PORT_D);
9418c1f1
VS
14086 }
14087
3cfca973 14088 intel_dsi_init(dev);
09da55dc 14089 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14090 bool found = false;
7d57382e 14091
e2debe91 14092 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14093 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 14094 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
3fec3d2f 14095 if (!found && IS_G4X(dev)) {
b01f2c3a 14096 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14097 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14098 }
27185ae1 14099
3fec3d2f 14100 if (!found && IS_G4X(dev))
ab9d7c30 14101 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14102 }
13520b05
KH
14103
14104 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14105
e2debe91 14106 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14107 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 14108 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 14109 }
27185ae1 14110
e2debe91 14111 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14112
3fec3d2f 14113 if (IS_G4X(dev)) {
b01f2c3a 14114 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14115 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14116 }
3fec3d2f 14117 if (IS_G4X(dev))
ab9d7c30 14118 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14119 }
27185ae1 14120
3fec3d2f 14121 if (IS_G4X(dev) &&
e7281eab 14122 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14123 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14124 } else if (IS_GEN2(dev))
79e53945
JB
14125 intel_dvo_init(dev);
14126
103a196f 14127 if (SUPPORTS_TV(dev))
79e53945
JB
14128 intel_tv_init(dev);
14129
0bc12bcb 14130 intel_psr_init(dev);
7c8f8a70 14131
b2784e15 14132 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14133 encoder->base.possible_crtcs = encoder->crtc_mask;
14134 encoder->base.possible_clones =
66a9278e 14135 intel_encoder_clones(encoder);
79e53945 14136 }
47356eb6 14137
dde86e2d 14138 intel_init_pch_refclk(dev);
270b3042
DV
14139
14140 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14141}
14142
14143static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14144{
60a5ca01 14145 struct drm_device *dev = fb->dev;
79e53945 14146 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14147
ef2d633e 14148 drm_framebuffer_cleanup(fb);
60a5ca01 14149 mutex_lock(&dev->struct_mutex);
ef2d633e 14150 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14151 drm_gem_object_unreference(&intel_fb->obj->base);
14152 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14153 kfree(intel_fb);
14154}
14155
14156static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14157 struct drm_file *file,
79e53945
JB
14158 unsigned int *handle)
14159{
14160 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14161 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14162
05394f39 14163 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14164}
14165
86c98588
RV
14166static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14167 struct drm_file *file,
14168 unsigned flags, unsigned color,
14169 struct drm_clip_rect *clips,
14170 unsigned num_clips)
14171{
14172 struct drm_device *dev = fb->dev;
14173 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14174 struct drm_i915_gem_object *obj = intel_fb->obj;
14175
14176 mutex_lock(&dev->struct_mutex);
74b4ea1e 14177 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14178 mutex_unlock(&dev->struct_mutex);
14179
14180 return 0;
14181}
14182
79e53945
JB
14183static const struct drm_framebuffer_funcs intel_fb_funcs = {
14184 .destroy = intel_user_framebuffer_destroy,
14185 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14186 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14187};
14188
b321803d
DL
14189static
14190u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14191 uint32_t pixel_format)
14192{
14193 u32 gen = INTEL_INFO(dev)->gen;
14194
14195 if (gen >= 9) {
14196 /* "The stride in bytes must not exceed the of the size of 8K
14197 * pixels and 32K bytes."
14198 */
14199 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14200 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14201 return 32*1024;
14202 } else if (gen >= 4) {
14203 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14204 return 16*1024;
14205 else
14206 return 32*1024;
14207 } else if (gen >= 3) {
14208 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14209 return 8*1024;
14210 else
14211 return 16*1024;
14212 } else {
14213 /* XXX DSPC is limited to 4k tiled */
14214 return 8*1024;
14215 }
14216}
14217
b5ea642a
DV
14218static int intel_framebuffer_init(struct drm_device *dev,
14219 struct intel_framebuffer *intel_fb,
14220 struct drm_mode_fb_cmd2 *mode_cmd,
14221 struct drm_i915_gem_object *obj)
79e53945 14222{
6761dd31 14223 unsigned int aligned_height;
79e53945 14224 int ret;
b321803d 14225 u32 pitch_limit, stride_alignment;
79e53945 14226
dd4916c5
DV
14227 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14228
2a80eada
DV
14229 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14230 /* Enforce that fb modifier and tiling mode match, but only for
14231 * X-tiled. This is needed for FBC. */
14232 if (!!(obj->tiling_mode == I915_TILING_X) !=
14233 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14234 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14235 return -EINVAL;
14236 }
14237 } else {
14238 if (obj->tiling_mode == I915_TILING_X)
14239 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14240 else if (obj->tiling_mode == I915_TILING_Y) {
14241 DRM_DEBUG("No Y tiling for legacy addfb\n");
14242 return -EINVAL;
14243 }
14244 }
14245
9a8f0a12
TU
14246 /* Passed in modifier sanity checking. */
14247 switch (mode_cmd->modifier[0]) {
14248 case I915_FORMAT_MOD_Y_TILED:
14249 case I915_FORMAT_MOD_Yf_TILED:
14250 if (INTEL_INFO(dev)->gen < 9) {
14251 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14252 mode_cmd->modifier[0]);
14253 return -EINVAL;
14254 }
14255 case DRM_FORMAT_MOD_NONE:
14256 case I915_FORMAT_MOD_X_TILED:
14257 break;
14258 default:
c0f40428
JB
14259 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14260 mode_cmd->modifier[0]);
57cd6508 14261 return -EINVAL;
c16ed4be 14262 }
57cd6508 14263
b321803d
DL
14264 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14265 mode_cmd->pixel_format);
14266 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14267 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14268 mode_cmd->pitches[0], stride_alignment);
57cd6508 14269 return -EINVAL;
c16ed4be 14270 }
57cd6508 14271
b321803d
DL
14272 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14273 mode_cmd->pixel_format);
a35cdaa0 14274 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14275 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14276 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14277 "tiled" : "linear",
a35cdaa0 14278 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14279 return -EINVAL;
c16ed4be 14280 }
5d7bd705 14281
2a80eada 14282 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14283 mode_cmd->pitches[0] != obj->stride) {
14284 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14285 mode_cmd->pitches[0], obj->stride);
5d7bd705 14286 return -EINVAL;
c16ed4be 14287 }
5d7bd705 14288
57779d06 14289 /* Reject formats not supported by any plane early. */
308e5bcb 14290 switch (mode_cmd->pixel_format) {
57779d06 14291 case DRM_FORMAT_C8:
04b3924d
VS
14292 case DRM_FORMAT_RGB565:
14293 case DRM_FORMAT_XRGB8888:
14294 case DRM_FORMAT_ARGB8888:
57779d06
VS
14295 break;
14296 case DRM_FORMAT_XRGB1555:
c16ed4be 14297 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14298 DRM_DEBUG("unsupported pixel format: %s\n",
14299 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14300 return -EINVAL;
c16ed4be 14301 }
57779d06 14302 break;
57779d06 14303 case DRM_FORMAT_ABGR8888:
6c0fd451
DL
14304 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14305 DRM_DEBUG("unsupported pixel format: %s\n",
14306 drm_get_format_name(mode_cmd->pixel_format));
14307 return -EINVAL;
14308 }
14309 break;
14310 case DRM_FORMAT_XBGR8888:
04b3924d 14311 case DRM_FORMAT_XRGB2101010:
57779d06 14312 case DRM_FORMAT_XBGR2101010:
c16ed4be 14313 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14314 DRM_DEBUG("unsupported pixel format: %s\n",
14315 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14316 return -EINVAL;
c16ed4be 14317 }
b5626747 14318 break;
7531208b
DL
14319 case DRM_FORMAT_ABGR2101010:
14320 if (!IS_VALLEYVIEW(dev)) {
14321 DRM_DEBUG("unsupported pixel format: %s\n",
14322 drm_get_format_name(mode_cmd->pixel_format));
14323 return -EINVAL;
14324 }
14325 break;
04b3924d
VS
14326 case DRM_FORMAT_YUYV:
14327 case DRM_FORMAT_UYVY:
14328 case DRM_FORMAT_YVYU:
14329 case DRM_FORMAT_VYUY:
c16ed4be 14330 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14331 DRM_DEBUG("unsupported pixel format: %s\n",
14332 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14333 return -EINVAL;
c16ed4be 14334 }
57cd6508
CW
14335 break;
14336 default:
4ee62c76
VS
14337 DRM_DEBUG("unsupported pixel format: %s\n",
14338 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14339 return -EINVAL;
14340 }
14341
90f9a336
VS
14342 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14343 if (mode_cmd->offsets[0] != 0)
14344 return -EINVAL;
14345
ec2c981e 14346 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14347 mode_cmd->pixel_format,
14348 mode_cmd->modifier[0]);
53155c0a
DV
14349 /* FIXME drm helper for size checks (especially planar formats)? */
14350 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14351 return -EINVAL;
14352
c7d73f6a
DV
14353 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14354 intel_fb->obj = obj;
80075d49 14355 intel_fb->obj->framebuffer_references++;
c7d73f6a 14356
79e53945
JB
14357 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14358 if (ret) {
14359 DRM_ERROR("framebuffer init failed %d\n", ret);
14360 return ret;
14361 }
14362
79e53945
JB
14363 return 0;
14364}
14365
79e53945
JB
14366static struct drm_framebuffer *
14367intel_user_framebuffer_create(struct drm_device *dev,
14368 struct drm_file *filp,
308e5bcb 14369 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 14370{
05394f39 14371 struct drm_i915_gem_object *obj;
79e53945 14372
308e5bcb
JB
14373 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14374 mode_cmd->handles[0]));
c8725226 14375 if (&obj->base == NULL)
cce13ff7 14376 return ERR_PTR(-ENOENT);
79e53945 14377
d2dff872 14378 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
14379}
14380
0695726e 14381#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 14382static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14383{
14384}
14385#endif
14386
79e53945 14387static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14388 .fb_create = intel_user_framebuffer_create,
0632fef6 14389 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14390 .atomic_check = intel_atomic_check,
14391 .atomic_commit = intel_atomic_commit,
de419ab6
ML
14392 .atomic_state_alloc = intel_atomic_state_alloc,
14393 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
14394};
14395
e70236a8
JB
14396/* Set up chip specific display functions */
14397static void intel_init_display(struct drm_device *dev)
14398{
14399 struct drm_i915_private *dev_priv = dev->dev_private;
14400
ee9300bb
DV
14401 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14402 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
14403 else if (IS_CHERRYVIEW(dev))
14404 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
14405 else if (IS_VALLEYVIEW(dev))
14406 dev_priv->display.find_dpll = vlv_find_best_dpll;
14407 else if (IS_PINEVIEW(dev))
14408 dev_priv->display.find_dpll = pnv_find_best_dpll;
14409 else
14410 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14411
bc8d7dff
DL
14412 if (INTEL_INFO(dev)->gen >= 9) {
14413 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14414 dev_priv->display.get_initial_plane_config =
14415 skylake_get_initial_plane_config;
bc8d7dff
DL
14416 dev_priv->display.crtc_compute_clock =
14417 haswell_crtc_compute_clock;
14418 dev_priv->display.crtc_enable = haswell_crtc_enable;
14419 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14420 dev_priv->display.update_primary_plane =
14421 skylake_update_primary_plane;
14422 } else if (HAS_DDI(dev)) {
0e8ffe1b 14423 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14424 dev_priv->display.get_initial_plane_config =
14425 ironlake_get_initial_plane_config;
797d0259
ACO
14426 dev_priv->display.crtc_compute_clock =
14427 haswell_crtc_compute_clock;
4f771f10
PZ
14428 dev_priv->display.crtc_enable = haswell_crtc_enable;
14429 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14430 dev_priv->display.update_primary_plane =
14431 ironlake_update_primary_plane;
09b4ddf9 14432 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 14433 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14434 dev_priv->display.get_initial_plane_config =
14435 ironlake_get_initial_plane_config;
3fb37703
ACO
14436 dev_priv->display.crtc_compute_clock =
14437 ironlake_crtc_compute_clock;
76e5a89c
DV
14438 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14439 dev_priv->display.crtc_disable = ironlake_crtc_disable;
262ca2b0
MR
14440 dev_priv->display.update_primary_plane =
14441 ironlake_update_primary_plane;
89b667f8
JB
14442 } else if (IS_VALLEYVIEW(dev)) {
14443 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14444 dev_priv->display.get_initial_plane_config =
14445 i9xx_get_initial_plane_config;
d6dfee7a 14446 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
14447 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14448 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14449 dev_priv->display.update_primary_plane =
14450 i9xx_update_primary_plane;
f564048e 14451 } else {
0e8ffe1b 14452 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14453 dev_priv->display.get_initial_plane_config =
14454 i9xx_get_initial_plane_config;
d6dfee7a 14455 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14456 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14457 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14458 dev_priv->display.update_primary_plane =
14459 i9xx_update_primary_plane;
f564048e 14460 }
e70236a8 14461
e70236a8 14462 /* Returns the core display clock speed */
1652d19e
VS
14463 if (IS_SKYLAKE(dev))
14464 dev_priv->display.get_display_clock_speed =
14465 skylake_get_display_clock_speed;
acd3f3d3
BP
14466 else if (IS_BROXTON(dev))
14467 dev_priv->display.get_display_clock_speed =
14468 broxton_get_display_clock_speed;
1652d19e
VS
14469 else if (IS_BROADWELL(dev))
14470 dev_priv->display.get_display_clock_speed =
14471 broadwell_get_display_clock_speed;
14472 else if (IS_HASWELL(dev))
14473 dev_priv->display.get_display_clock_speed =
14474 haswell_get_display_clock_speed;
14475 else if (IS_VALLEYVIEW(dev))
25eb05fc
JB
14476 dev_priv->display.get_display_clock_speed =
14477 valleyview_get_display_clock_speed;
b37a6434
VS
14478 else if (IS_GEN5(dev))
14479 dev_priv->display.get_display_clock_speed =
14480 ilk_get_display_clock_speed;
a7c66cd8 14481 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
34edce2f 14482 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
e70236a8
JB
14483 dev_priv->display.get_display_clock_speed =
14484 i945_get_display_clock_speed;
34edce2f
VS
14485 else if (IS_GM45(dev))
14486 dev_priv->display.get_display_clock_speed =
14487 gm45_get_display_clock_speed;
14488 else if (IS_CRESTLINE(dev))
14489 dev_priv->display.get_display_clock_speed =
14490 i965gm_get_display_clock_speed;
14491 else if (IS_PINEVIEW(dev))
14492 dev_priv->display.get_display_clock_speed =
14493 pnv_get_display_clock_speed;
14494 else if (IS_G33(dev) || IS_G4X(dev))
14495 dev_priv->display.get_display_clock_speed =
14496 g33_get_display_clock_speed;
e70236a8
JB
14497 else if (IS_I915G(dev))
14498 dev_priv->display.get_display_clock_speed =
14499 i915_get_display_clock_speed;
257a7ffc 14500 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
14501 dev_priv->display.get_display_clock_speed =
14502 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
14503 else if (IS_PINEVIEW(dev))
14504 dev_priv->display.get_display_clock_speed =
14505 pnv_get_display_clock_speed;
e70236a8
JB
14506 else if (IS_I915GM(dev))
14507 dev_priv->display.get_display_clock_speed =
14508 i915gm_get_display_clock_speed;
14509 else if (IS_I865G(dev))
14510 dev_priv->display.get_display_clock_speed =
14511 i865_get_display_clock_speed;
f0f8a9ce 14512 else if (IS_I85X(dev))
e70236a8 14513 dev_priv->display.get_display_clock_speed =
1b1d2716 14514 i85x_get_display_clock_speed;
623e01e5
VS
14515 else { /* 830 */
14516 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
14517 dev_priv->display.get_display_clock_speed =
14518 i830_get_display_clock_speed;
623e01e5 14519 }
e70236a8 14520
7c10a2b5 14521 if (IS_GEN5(dev)) {
3bb11b53 14522 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
14523 } else if (IS_GEN6(dev)) {
14524 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
14525 } else if (IS_IVYBRIDGE(dev)) {
14526 /* FIXME: detect B0+ stepping and use auto training */
14527 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
059b2fe9 14528 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 14529 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
27c329ed
ML
14530 if (IS_BROADWELL(dev)) {
14531 dev_priv->display.modeset_commit_cdclk =
14532 broadwell_modeset_commit_cdclk;
14533 dev_priv->display.modeset_calc_cdclk =
14534 broadwell_modeset_calc_cdclk;
14535 }
30a970c6 14536 } else if (IS_VALLEYVIEW(dev)) {
27c329ed
ML
14537 dev_priv->display.modeset_commit_cdclk =
14538 valleyview_modeset_commit_cdclk;
14539 dev_priv->display.modeset_calc_cdclk =
14540 valleyview_modeset_calc_cdclk;
f8437dd1 14541 } else if (IS_BROXTON(dev)) {
27c329ed
ML
14542 dev_priv->display.modeset_commit_cdclk =
14543 broxton_modeset_commit_cdclk;
14544 dev_priv->display.modeset_calc_cdclk =
14545 broxton_modeset_calc_cdclk;
e70236a8 14546 }
8c9f3aaf 14547
8c9f3aaf
JB
14548 switch (INTEL_INFO(dev)->gen) {
14549 case 2:
14550 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14551 break;
14552
14553 case 3:
14554 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14555 break;
14556
14557 case 4:
14558 case 5:
14559 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14560 break;
14561
14562 case 6:
14563 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14564 break;
7c9017e5 14565 case 7:
4e0bbc31 14566 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
14567 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14568 break;
830c81db 14569 case 9:
ba343e02
TU
14570 /* Drop through - unsupported since execlist only. */
14571 default:
14572 /* Default just returns -ENODEV to indicate unsupported */
14573 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 14574 }
7bd688cd 14575
e39b999a 14576 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
14577}
14578
b690e96c
JB
14579/*
14580 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14581 * resume, or other times. This quirk makes sure that's the case for
14582 * affected systems.
14583 */
0206e353 14584static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
14585{
14586 struct drm_i915_private *dev_priv = dev->dev_private;
14587
14588 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 14589 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
14590}
14591
b6b5d049
VS
14592static void quirk_pipeb_force(struct drm_device *dev)
14593{
14594 struct drm_i915_private *dev_priv = dev->dev_private;
14595
14596 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14597 DRM_INFO("applying pipe b force quirk\n");
14598}
14599
435793df
KP
14600/*
14601 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14602 */
14603static void quirk_ssc_force_disable(struct drm_device *dev)
14604{
14605 struct drm_i915_private *dev_priv = dev->dev_private;
14606 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 14607 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
14608}
14609
4dca20ef 14610/*
5a15ab5b
CE
14611 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14612 * brightness value
4dca20ef
CE
14613 */
14614static void quirk_invert_brightness(struct drm_device *dev)
14615{
14616 struct drm_i915_private *dev_priv = dev->dev_private;
14617 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 14618 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
14619}
14620
9c72cc6f
SD
14621/* Some VBT's incorrectly indicate no backlight is present */
14622static void quirk_backlight_present(struct drm_device *dev)
14623{
14624 struct drm_i915_private *dev_priv = dev->dev_private;
14625 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14626 DRM_INFO("applying backlight present quirk\n");
14627}
14628
b690e96c
JB
14629struct intel_quirk {
14630 int device;
14631 int subsystem_vendor;
14632 int subsystem_device;
14633 void (*hook)(struct drm_device *dev);
14634};
14635
5f85f176
EE
14636/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14637struct intel_dmi_quirk {
14638 void (*hook)(struct drm_device *dev);
14639 const struct dmi_system_id (*dmi_id_list)[];
14640};
14641
14642static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14643{
14644 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14645 return 1;
14646}
14647
14648static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14649 {
14650 .dmi_id_list = &(const struct dmi_system_id[]) {
14651 {
14652 .callback = intel_dmi_reverse_brightness,
14653 .ident = "NCR Corporation",
14654 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14655 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14656 },
14657 },
14658 { } /* terminating entry */
14659 },
14660 .hook = quirk_invert_brightness,
14661 },
14662};
14663
c43b5634 14664static struct intel_quirk intel_quirks[] = {
b690e96c
JB
14665 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14666 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14667
b690e96c
JB
14668 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14669 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14670
5f080c0f
VS
14671 /* 830 needs to leave pipe A & dpll A up */
14672 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14673
b6b5d049
VS
14674 /* 830 needs to leave pipe B & dpll B up */
14675 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14676
435793df
KP
14677 /* Lenovo U160 cannot use SSC on LVDS */
14678 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
14679
14680 /* Sony Vaio Y cannot use SSC on LVDS */
14681 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 14682
be505f64
AH
14683 /* Acer Aspire 5734Z must invert backlight brightness */
14684 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14685
14686 /* Acer/eMachines G725 */
14687 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14688
14689 /* Acer/eMachines e725 */
14690 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14691
14692 /* Acer/Packard Bell NCL20 */
14693 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14694
14695 /* Acer Aspire 4736Z */
14696 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
14697
14698 /* Acer Aspire 5336 */
14699 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
14700
14701 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14702 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 14703
dfb3d47b
SD
14704 /* Acer C720 Chromebook (Core i3 4005U) */
14705 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14706
b2a9601c 14707 /* Apple Macbook 2,1 (Core 2 T7400) */
14708 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14709
d4967d8c
SD
14710 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14711 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
14712
14713 /* HP Chromebook 14 (Celeron 2955U) */
14714 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
14715
14716 /* Dell Chromebook 11 */
14717 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
14718};
14719
14720static void intel_init_quirks(struct drm_device *dev)
14721{
14722 struct pci_dev *d = dev->pdev;
14723 int i;
14724
14725 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14726 struct intel_quirk *q = &intel_quirks[i];
14727
14728 if (d->device == q->device &&
14729 (d->subsystem_vendor == q->subsystem_vendor ||
14730 q->subsystem_vendor == PCI_ANY_ID) &&
14731 (d->subsystem_device == q->subsystem_device ||
14732 q->subsystem_device == PCI_ANY_ID))
14733 q->hook(dev);
14734 }
5f85f176
EE
14735 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14736 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14737 intel_dmi_quirks[i].hook(dev);
14738 }
b690e96c
JB
14739}
14740
9cce37f4
JB
14741/* Disable the VGA plane that we never use */
14742static void i915_disable_vga(struct drm_device *dev)
14743{
14744 struct drm_i915_private *dev_priv = dev->dev_private;
14745 u8 sr1;
766aa1c4 14746 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 14747
2b37c616 14748 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 14749 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 14750 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
14751 sr1 = inb(VGA_SR_DATA);
14752 outb(sr1 | 1<<5, VGA_SR_DATA);
14753 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14754 udelay(300);
14755
01f5a626 14756 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
14757 POSTING_READ(vga_reg);
14758}
14759
f817586c
DV
14760void intel_modeset_init_hw(struct drm_device *dev)
14761{
b6283055 14762 intel_update_cdclk(dev);
a8f78b58 14763 intel_prepare_ddi(dev);
f817586c 14764 intel_init_clock_gating(dev);
8090c6b9 14765 intel_enable_gt_powersave(dev);
f817586c
DV
14766}
14767
79e53945
JB
14768void intel_modeset_init(struct drm_device *dev)
14769{
652c393a 14770 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 14771 int sprite, ret;
8cc87b75 14772 enum pipe pipe;
46f297fb 14773 struct intel_crtc *crtc;
79e53945
JB
14774
14775 drm_mode_config_init(dev);
14776
14777 dev->mode_config.min_width = 0;
14778 dev->mode_config.min_height = 0;
14779
019d96cb
DA
14780 dev->mode_config.preferred_depth = 24;
14781 dev->mode_config.prefer_shadow = 1;
14782
25bab385
TU
14783 dev->mode_config.allow_fb_modifiers = true;
14784
e6ecefaa 14785 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 14786
b690e96c
JB
14787 intel_init_quirks(dev);
14788
1fa61106
ED
14789 intel_init_pm(dev);
14790
e3c74757
BW
14791 if (INTEL_INFO(dev)->num_pipes == 0)
14792 return;
14793
69f92f67
LW
14794 /*
14795 * There may be no VBT; and if the BIOS enabled SSC we can
14796 * just keep using it to avoid unnecessary flicker. Whereas if the
14797 * BIOS isn't using it, don't assume it will work even if the VBT
14798 * indicates as much.
14799 */
14800 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
14801 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14802 DREF_SSC1_ENABLE);
14803
14804 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14805 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14806 bios_lvds_use_ssc ? "en" : "dis",
14807 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14808 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14809 }
14810 }
14811
e70236a8 14812 intel_init_display(dev);
7c10a2b5 14813 intel_init_audio(dev);
e70236a8 14814
a6c45cf0
CW
14815 if (IS_GEN2(dev)) {
14816 dev->mode_config.max_width = 2048;
14817 dev->mode_config.max_height = 2048;
14818 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
14819 dev->mode_config.max_width = 4096;
14820 dev->mode_config.max_height = 4096;
79e53945 14821 } else {
a6c45cf0
CW
14822 dev->mode_config.max_width = 8192;
14823 dev->mode_config.max_height = 8192;
79e53945 14824 }
068be561 14825
dc41c154
VS
14826 if (IS_845G(dev) || IS_I865G(dev)) {
14827 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14828 dev->mode_config.cursor_height = 1023;
14829 } else if (IS_GEN2(dev)) {
068be561
DL
14830 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14831 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14832 } else {
14833 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14834 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14835 }
14836
5d4545ae 14837 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 14838
28c97730 14839 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
14840 INTEL_INFO(dev)->num_pipes,
14841 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 14842
055e393f 14843 for_each_pipe(dev_priv, pipe) {
8cc87b75 14844 intel_crtc_init(dev, pipe);
3bdcfc0c 14845 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 14846 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 14847 if (ret)
06da8da2 14848 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 14849 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 14850 }
79e53945
JB
14851 }
14852
bfa7df01
VS
14853 intel_update_czclk(dev_priv);
14854 intel_update_cdclk(dev);
14855
e72f9fbf 14856 intel_shared_dpll_init(dev);
ee7b9f93 14857
9cce37f4
JB
14858 /* Just disable it once at startup */
14859 i915_disable_vga(dev);
79e53945 14860 intel_setup_outputs(dev);
11be49eb
CW
14861
14862 /* Just in case the BIOS is doing something questionable. */
7733b49b 14863 intel_fbc_disable(dev_priv);
fa9fa083 14864
6e9f798d 14865 drm_modeset_lock_all(dev);
043e9bda 14866 intel_modeset_setup_hw_state(dev);
6e9f798d 14867 drm_modeset_unlock_all(dev);
46f297fb 14868
d3fcc808 14869 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
14870 struct intel_initial_plane_config plane_config = {};
14871
46f297fb
JB
14872 if (!crtc->active)
14873 continue;
14874
46f297fb 14875 /*
46f297fb
JB
14876 * Note that reserving the BIOS fb up front prevents us
14877 * from stuffing other stolen allocations like the ring
14878 * on top. This prevents some ugliness at boot time, and
14879 * can even allow for smooth boot transitions if the BIOS
14880 * fb is large enough for the active pipe configuration.
14881 */
eeebeac5
ML
14882 dev_priv->display.get_initial_plane_config(crtc,
14883 &plane_config);
14884
14885 /*
14886 * If the fb is shared between multiple heads, we'll
14887 * just get the first one.
14888 */
14889 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 14890 }
2c7111db
CW
14891}
14892
7fad798e
DV
14893static void intel_enable_pipe_a(struct drm_device *dev)
14894{
14895 struct intel_connector *connector;
14896 struct drm_connector *crt = NULL;
14897 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 14898 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
14899
14900 /* We can't just switch on the pipe A, we need to set things up with a
14901 * proper mode and output configuration. As a gross hack, enable pipe A
14902 * by enabling the load detect pipe once. */
3a3371ff 14903 for_each_intel_connector(dev, connector) {
7fad798e
DV
14904 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14905 crt = &connector->base;
14906 break;
14907 }
14908 }
14909
14910 if (!crt)
14911 return;
14912
208bf9fd 14913 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 14914 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
14915}
14916
fa555837
DV
14917static bool
14918intel_check_plane_mapping(struct intel_crtc *crtc)
14919{
7eb552ae
BW
14920 struct drm_device *dev = crtc->base.dev;
14921 struct drm_i915_private *dev_priv = dev->dev_private;
649636ef 14922 u32 val;
fa555837 14923
7eb552ae 14924 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
14925 return true;
14926
649636ef 14927 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
14928
14929 if ((val & DISPLAY_PLANE_ENABLE) &&
14930 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14931 return false;
14932
14933 return true;
14934}
14935
02e93c35
VS
14936static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14937{
14938 struct drm_device *dev = crtc->base.dev;
14939 struct intel_encoder *encoder;
14940
14941 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14942 return true;
14943
14944 return false;
14945}
14946
24929352
DV
14947static void intel_sanitize_crtc(struct intel_crtc *crtc)
14948{
14949 struct drm_device *dev = crtc->base.dev;
14950 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 14951 u32 reg;
24929352 14952
24929352 14953 /* Clear any frame start delays used for debugging left by the BIOS */
6e3c9717 14954 reg = PIPECONF(crtc->config->cpu_transcoder);
24929352
DV
14955 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14956
d3eaf884 14957 /* restore vblank interrupts to correct state */
9625604c 14958 drm_crtc_vblank_reset(&crtc->base);
d297e103 14959 if (crtc->active) {
f9cd7b88
VS
14960 struct intel_plane *plane;
14961
9625604c 14962 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
14963
14964 /* Disable everything but the primary plane */
14965 for_each_intel_plane_on_crtc(dev, crtc, plane) {
14966 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
14967 continue;
14968
14969 plane->disable_plane(&plane->base, &crtc->base);
14970 }
9625604c 14971 }
d3eaf884 14972
24929352 14973 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
14974 * disable the crtc (and hence change the state) if it is wrong. Note
14975 * that gen4+ has a fixed plane -> pipe mapping. */
14976 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
14977 bool plane;
14978
24929352
DV
14979 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
14980 crtc->base.base.id);
14981
14982 /* Pipe has the wrong plane attached and the plane is active.
14983 * Temporarily change the plane mapping and disable everything
14984 * ... */
14985 plane = crtc->plane;
b70709a6 14986 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 14987 crtc->plane = !plane;
b17d48e2 14988 intel_crtc_disable_noatomic(&crtc->base);
24929352 14989 crtc->plane = plane;
24929352 14990 }
24929352 14991
7fad798e
DV
14992 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
14993 crtc->pipe == PIPE_A && !crtc->active) {
14994 /* BIOS forgot to enable pipe A, this mostly happens after
14995 * resume. Force-enable the pipe to fix this, the update_dpms
14996 * call below we restore the pipe to the right state, but leave
14997 * the required bits on. */
14998 intel_enable_pipe_a(dev);
14999 }
15000
24929352
DV
15001 /* Adjust the state of the output pipe according to whether we
15002 * have active connectors/encoders. */
02e93c35 15003 if (!intel_crtc_has_encoders(crtc))
b17d48e2 15004 intel_crtc_disable_noatomic(&crtc->base);
24929352 15005
53d9f4e9 15006 if (crtc->active != crtc->base.state->active) {
02e93c35 15007 struct intel_encoder *encoder;
24929352
DV
15008
15009 /* This can happen either due to bugs in the get_hw_state
b17d48e2
ML
15010 * functions or because of calls to intel_crtc_disable_noatomic,
15011 * or because the pipe is force-enabled due to the
24929352
DV
15012 * pipe A quirk. */
15013 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15014 crtc->base.base.id,
83d65738 15015 crtc->base.state->enable ? "enabled" : "disabled",
24929352
DV
15016 crtc->active ? "enabled" : "disabled");
15017
4be40c98 15018 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
49d6fa21 15019 crtc->base.state->active = crtc->active;
24929352
DV
15020 crtc->base.enabled = crtc->active;
15021
15022 /* Because we only establish the connector -> encoder ->
15023 * crtc links if something is active, this means the
15024 * crtc is now deactivated. Break the links. connector
15025 * -> encoder links are only establish when things are
15026 * actually up, hence no need to break them. */
15027 WARN_ON(crtc->active);
15028
2d406bb0 15029 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
24929352 15030 encoder->base.crtc = NULL;
24929352 15031 }
c5ab3bc0 15032
a3ed6aad 15033 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15034 /*
15035 * We start out with underrun reporting disabled to avoid races.
15036 * For correct bookkeeping mark this on active crtcs.
15037 *
c5ab3bc0
DV
15038 * Also on gmch platforms we dont have any hardware bits to
15039 * disable the underrun reporting. Which means we need to start
15040 * out with underrun reporting disabled also on inactive pipes,
15041 * since otherwise we'll complain about the garbage we read when
15042 * e.g. coming up after runtime pm.
15043 *
4cc31489
DV
15044 * No protection against concurrent access is required - at
15045 * worst a fifo underrun happens which also sets this to false.
15046 */
15047 crtc->cpu_fifo_underrun_disabled = true;
15048 crtc->pch_fifo_underrun_disabled = true;
15049 }
24929352
DV
15050}
15051
15052static void intel_sanitize_encoder(struct intel_encoder *encoder)
15053{
15054 struct intel_connector *connector;
15055 struct drm_device *dev = encoder->base.dev;
873ffe69 15056 bool active = false;
24929352
DV
15057
15058 /* We need to check both for a crtc link (meaning that the
15059 * encoder is active and trying to read from a pipe) and the
15060 * pipe itself being active. */
15061 bool has_active_crtc = encoder->base.crtc &&
15062 to_intel_crtc(encoder->base.crtc)->active;
15063
873ffe69
ML
15064 for_each_intel_connector(dev, connector) {
15065 if (connector->base.encoder != &encoder->base)
15066 continue;
15067
15068 active = true;
15069 break;
15070 }
15071
15072 if (active && !has_active_crtc) {
24929352
DV
15073 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15074 encoder->base.base.id,
8e329a03 15075 encoder->base.name);
24929352
DV
15076
15077 /* Connector is active, but has no active pipe. This is
15078 * fallout from our resume register restoring. Disable
15079 * the encoder manually again. */
15080 if (encoder->base.crtc) {
15081 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15082 encoder->base.base.id,
8e329a03 15083 encoder->base.name);
24929352 15084 encoder->disable(encoder);
a62d1497
VS
15085 if (encoder->post_disable)
15086 encoder->post_disable(encoder);
24929352 15087 }
7f1950fb 15088 encoder->base.crtc = NULL;
24929352
DV
15089
15090 /* Inconsistent output/port/pipe state happens presumably due to
15091 * a bug in one of the get_hw_state functions. Or someplace else
15092 * in our code, like the register restore mess on resume. Clamp
15093 * things to off as a safer default. */
3a3371ff 15094 for_each_intel_connector(dev, connector) {
24929352
DV
15095 if (connector->encoder != encoder)
15096 continue;
7f1950fb
EE
15097 connector->base.dpms = DRM_MODE_DPMS_OFF;
15098 connector->base.encoder = NULL;
24929352
DV
15099 }
15100 }
15101 /* Enabled encoders without active connectors will be fixed in
15102 * the crtc fixup. */
15103}
15104
04098753 15105void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15106{
15107 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 15108 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15109
04098753
ID
15110 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15111 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15112 i915_disable_vga(dev);
15113 }
15114}
15115
15116void i915_redisable_vga(struct drm_device *dev)
15117{
15118 struct drm_i915_private *dev_priv = dev->dev_private;
15119
8dc8a27c
PZ
15120 /* This function can be called both from intel_modeset_setup_hw_state or
15121 * at a very early point in our resume sequence, where the power well
15122 * structures are not yet restored. Since this function is at a very
15123 * paranoid "someone might have enabled VGA while we were not looking"
15124 * level, just check if the power well is enabled instead of trying to
15125 * follow the "don't touch the power well if we don't need it" policy
15126 * the rest of the driver uses. */
f458ebbc 15127 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15128 return;
15129
04098753 15130 i915_redisable_vga_power_on(dev);
0fde901f
KM
15131}
15132
f9cd7b88 15133static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15134{
f9cd7b88 15135 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15136
f9cd7b88 15137 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15138}
15139
f9cd7b88
VS
15140/* FIXME read out full plane state for all planes */
15141static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15142{
b26d3ea3 15143 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 15144 struct intel_plane_state *plane_state =
b26d3ea3 15145 to_intel_plane_state(primary->state);
d032ffa0 15146
261a27d1 15147 plane_state->visible =
b26d3ea3
ML
15148 primary_get_hw_state(to_intel_plane(primary));
15149
15150 if (plane_state->visible)
15151 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
15152}
15153
30e984df 15154static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15155{
15156 struct drm_i915_private *dev_priv = dev->dev_private;
15157 enum pipe pipe;
24929352
DV
15158 struct intel_crtc *crtc;
15159 struct intel_encoder *encoder;
15160 struct intel_connector *connector;
5358901f 15161 int i;
24929352 15162
d3fcc808 15163 for_each_intel_crtc(dev, crtc) {
b06f8b0d 15164 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
6e3c9717 15165 memset(crtc->config, 0, sizeof(*crtc->config));
f7217905 15166 crtc->config->base.crtc = &crtc->base;
3b117c8f 15167
0e8ffe1b 15168 crtc->active = dev_priv->display.get_pipe_config(crtc,
6e3c9717 15169 crtc->config);
24929352 15170
49d6fa21 15171 crtc->base.state->active = crtc->active;
24929352 15172 crtc->base.enabled = crtc->active;
b70709a6 15173
f9cd7b88 15174 readout_plane_state(crtc);
24929352
DV
15175
15176 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15177 crtc->base.base.id,
15178 crtc->active ? "enabled" : "disabled");
15179 }
15180
5358901f
DV
15181 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15182 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15183
3e369b76
ACO
15184 pll->on = pll->get_hw_state(dev_priv, pll,
15185 &pll->config.hw_state);
5358901f 15186 pll->active = 0;
3e369b76 15187 pll->config.crtc_mask = 0;
d3fcc808 15188 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 15189 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 15190 pll->active++;
3e369b76 15191 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 15192 }
5358901f 15193 }
5358901f 15194
1e6f2ddc 15195 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15196 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 15197
3e369b76 15198 if (pll->config.crtc_mask)
bd2bb1b9 15199 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
15200 }
15201
b2784e15 15202 for_each_intel_encoder(dev, encoder) {
24929352
DV
15203 pipe = 0;
15204
15205 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15206 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15207 encoder->base.crtc = &crtc->base;
6e3c9717 15208 encoder->get_config(encoder, crtc->config);
24929352
DV
15209 } else {
15210 encoder->base.crtc = NULL;
15211 }
15212
6f2bcceb 15213 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15214 encoder->base.base.id,
8e329a03 15215 encoder->base.name,
24929352 15216 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15217 pipe_name(pipe));
24929352
DV
15218 }
15219
3a3371ff 15220 for_each_intel_connector(dev, connector) {
24929352
DV
15221 if (connector->get_hw_state(connector)) {
15222 connector->base.dpms = DRM_MODE_DPMS_ON;
24929352
DV
15223 connector->base.encoder = &connector->encoder->base;
15224 } else {
15225 connector->base.dpms = DRM_MODE_DPMS_OFF;
15226 connector->base.encoder = NULL;
15227 }
15228 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15229 connector->base.base.id,
c23cc417 15230 connector->base.name,
24929352
DV
15231 connector->base.encoder ? "enabled" : "disabled");
15232 }
7f4c6284
VS
15233
15234 for_each_intel_crtc(dev, crtc) {
15235 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15236
15237 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15238 if (crtc->base.state->active) {
15239 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15240 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15241 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15242
15243 /*
15244 * The initial mode needs to be set in order to keep
15245 * the atomic core happy. It wants a valid mode if the
15246 * crtc's enabled, so we do the above call.
15247 *
15248 * At this point some state updated by the connectors
15249 * in their ->detect() callback has not run yet, so
15250 * no recalculation can be done yet.
15251 *
15252 * Even if we could do a recalculation and modeset
15253 * right now it would cause a double modeset if
15254 * fbdev or userspace chooses a different initial mode.
15255 *
15256 * If that happens, someone indicated they wanted a
15257 * mode change, which means it's safe to do a full
15258 * recalculation.
15259 */
15260 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
15261
15262 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15263 update_scanline_offset(crtc);
7f4c6284
VS
15264 }
15265 }
30e984df
DV
15266}
15267
043e9bda
ML
15268/* Scan out the current hw modeset state,
15269 * and sanitizes it to the current state
15270 */
15271static void
15272intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
15273{
15274 struct drm_i915_private *dev_priv = dev->dev_private;
15275 enum pipe pipe;
30e984df
DV
15276 struct intel_crtc *crtc;
15277 struct intel_encoder *encoder;
35c95375 15278 int i;
30e984df
DV
15279
15280 intel_modeset_readout_hw_state(dev);
24929352
DV
15281
15282 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15283 for_each_intel_encoder(dev, encoder) {
24929352
DV
15284 intel_sanitize_encoder(encoder);
15285 }
15286
055e393f 15287 for_each_pipe(dev_priv, pipe) {
24929352
DV
15288 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15289 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15290 intel_dump_pipe_config(crtc, crtc->config,
15291 "[setup_hw_state]");
24929352 15292 }
9a935856 15293
d29b2f9d
ACO
15294 intel_modeset_update_connector_atomic_state(dev);
15295
35c95375
DV
15296 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15297 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15298
15299 if (!pll->on || pll->active)
15300 continue;
15301
15302 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15303
15304 pll->disable(dev_priv, pll);
15305 pll->on = false;
15306 }
15307
26e1fe4f 15308 if (IS_VALLEYVIEW(dev))
6eb1a681
VS
15309 vlv_wm_get_hw_state(dev);
15310 else if (IS_GEN9(dev))
3078999f
PB
15311 skl_wm_get_hw_state(dev);
15312 else if (HAS_PCH_SPLIT(dev))
243e6a44 15313 ilk_wm_get_hw_state(dev);
292b990e
ML
15314
15315 for_each_intel_crtc(dev, crtc) {
15316 unsigned long put_domains;
15317
15318 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15319 if (WARN_ON(put_domains))
15320 modeset_put_power_domains(dev_priv, put_domains);
15321 }
15322 intel_display_set_init_power(dev_priv, false);
043e9bda 15323}
7d0bc1ea 15324
043e9bda
ML
15325void intel_display_resume(struct drm_device *dev)
15326{
15327 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15328 struct intel_connector *conn;
15329 struct intel_plane *plane;
15330 struct drm_crtc *crtc;
15331 int ret;
f30da187 15332
043e9bda
ML
15333 if (!state)
15334 return;
15335
15336 state->acquire_ctx = dev->mode_config.acquire_ctx;
15337
15338 /* preserve complete old state, including dpll */
15339 intel_atomic_get_shared_dpll_state(state);
15340
15341 for_each_crtc(dev, crtc) {
15342 struct drm_crtc_state *crtc_state =
15343 drm_atomic_get_crtc_state(state, crtc);
15344
15345 ret = PTR_ERR_OR_ZERO(crtc_state);
15346 if (ret)
15347 goto err;
15348
15349 /* force a restore */
15350 crtc_state->mode_changed = true;
45e2b5f6 15351 }
8af6cf88 15352
043e9bda
ML
15353 for_each_intel_plane(dev, plane) {
15354 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15355 if (ret)
15356 goto err;
15357 }
15358
15359 for_each_intel_connector(dev, conn) {
15360 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15361 if (ret)
15362 goto err;
15363 }
15364
15365 intel_modeset_setup_hw_state(dev);
15366
15367 i915_redisable_vga(dev);
74c090b1 15368 ret = drm_atomic_commit(state);
043e9bda
ML
15369 if (!ret)
15370 return;
15371
15372err:
15373 DRM_ERROR("Restoring old state failed with %i\n", ret);
15374 drm_atomic_state_free(state);
2c7111db
CW
15375}
15376
15377void intel_modeset_gem_init(struct drm_device *dev)
15378{
484b41dd 15379 struct drm_crtc *c;
2ff8fde1 15380 struct drm_i915_gem_object *obj;
e0d6149b 15381 int ret;
484b41dd 15382
ae48434c
ID
15383 mutex_lock(&dev->struct_mutex);
15384 intel_init_gt_powersave(dev);
15385 mutex_unlock(&dev->struct_mutex);
15386
1833b134 15387 intel_modeset_init_hw(dev);
02e792fb
DV
15388
15389 intel_setup_overlay(dev);
484b41dd
JB
15390
15391 /*
15392 * Make sure any fbs we allocated at startup are properly
15393 * pinned & fenced. When we do the allocation it's too early
15394 * for this.
15395 */
70e1e0ec 15396 for_each_crtc(dev, c) {
2ff8fde1
MR
15397 obj = intel_fb_obj(c->primary->fb);
15398 if (obj == NULL)
484b41dd
JB
15399 continue;
15400
e0d6149b
TU
15401 mutex_lock(&dev->struct_mutex);
15402 ret = intel_pin_and_fence_fb_obj(c->primary,
15403 c->primary->fb,
15404 c->primary->state,
91af127f 15405 NULL, NULL);
e0d6149b
TU
15406 mutex_unlock(&dev->struct_mutex);
15407 if (ret) {
484b41dd
JB
15408 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15409 to_intel_crtc(c)->pipe);
66e514c1
DA
15410 drm_framebuffer_unreference(c->primary->fb);
15411 c->primary->fb = NULL;
36750f28 15412 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 15413 update_state_fb(c->primary);
36750f28 15414 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
15415 }
15416 }
0962c3c9
VS
15417
15418 intel_backlight_register(dev);
79e53945
JB
15419}
15420
4932e2c3
ID
15421void intel_connector_unregister(struct intel_connector *intel_connector)
15422{
15423 struct drm_connector *connector = &intel_connector->base;
15424
15425 intel_panel_destroy_backlight(connector);
34ea3d38 15426 drm_connector_unregister(connector);
4932e2c3
ID
15427}
15428
79e53945
JB
15429void intel_modeset_cleanup(struct drm_device *dev)
15430{
652c393a 15431 struct drm_i915_private *dev_priv = dev->dev_private;
d9255d57 15432 struct drm_connector *connector;
652c393a 15433
2eb5252e
ID
15434 intel_disable_gt_powersave(dev);
15435
0962c3c9
VS
15436 intel_backlight_unregister(dev);
15437
fd0c0642
DV
15438 /*
15439 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 15440 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
15441 * experience fancy races otherwise.
15442 */
2aeb7d3a 15443 intel_irq_uninstall(dev_priv);
eb21b92b 15444
fd0c0642
DV
15445 /*
15446 * Due to the hpd irq storm handling the hotplug work can re-arm the
15447 * poll handlers. Hence disable polling after hpd handling is shut down.
15448 */
f87ea761 15449 drm_kms_helper_poll_fini(dev);
fd0c0642 15450
723bfd70
JB
15451 intel_unregister_dsm_handler();
15452
7733b49b 15453 intel_fbc_disable(dev_priv);
69341a5e 15454
1630fe75
CW
15455 /* flush any delayed tasks or pending work */
15456 flush_scheduled_work();
15457
db31af1d
JN
15458 /* destroy the backlight and sysfs files before encoders/connectors */
15459 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
15460 struct intel_connector *intel_connector;
15461
15462 intel_connector = to_intel_connector(connector);
15463 intel_connector->unregister(intel_connector);
db31af1d 15464 }
d9255d57 15465
79e53945 15466 drm_mode_config_cleanup(dev);
4d7bb011
DV
15467
15468 intel_cleanup_overlay(dev);
ae48434c
ID
15469
15470 mutex_lock(&dev->struct_mutex);
15471 intel_cleanup_gt_powersave(dev);
15472 mutex_unlock(&dev->struct_mutex);
79e53945
JB
15473}
15474
f1c79df3
ZW
15475/*
15476 * Return which encoder is currently attached for connector.
15477 */
df0e9248 15478struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 15479{
df0e9248
CW
15480 return &intel_attached_encoder(connector)->base;
15481}
f1c79df3 15482
df0e9248
CW
15483void intel_connector_attach_encoder(struct intel_connector *connector,
15484 struct intel_encoder *encoder)
15485{
15486 connector->encoder = encoder;
15487 drm_mode_connector_attach_encoder(&connector->base,
15488 &encoder->base);
79e53945 15489}
28d52043
DA
15490
15491/*
15492 * set vga decode state - true == enable VGA decode
15493 */
15494int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15495{
15496 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 15497 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
15498 u16 gmch_ctrl;
15499
75fa041d
CW
15500 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15501 DRM_ERROR("failed to read control word\n");
15502 return -EIO;
15503 }
15504
c0cc8a55
CW
15505 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15506 return 0;
15507
28d52043
DA
15508 if (state)
15509 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15510 else
15511 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
15512
15513 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15514 DRM_ERROR("failed to write control word\n");
15515 return -EIO;
15516 }
15517
28d52043
DA
15518 return 0;
15519}
c4a1d9e4 15520
c4a1d9e4 15521struct intel_display_error_state {
ff57f1b0
PZ
15522
15523 u32 power_well_driver;
15524
63b66e5b
CW
15525 int num_transcoders;
15526
c4a1d9e4
CW
15527 struct intel_cursor_error_state {
15528 u32 control;
15529 u32 position;
15530 u32 base;
15531 u32 size;
52331309 15532 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
15533
15534 struct intel_pipe_error_state {
ddf9c536 15535 bool power_domain_on;
c4a1d9e4 15536 u32 source;
f301b1e1 15537 u32 stat;
52331309 15538 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
15539
15540 struct intel_plane_error_state {
15541 u32 control;
15542 u32 stride;
15543 u32 size;
15544 u32 pos;
15545 u32 addr;
15546 u32 surface;
15547 u32 tile_offset;
52331309 15548 } plane[I915_MAX_PIPES];
63b66e5b
CW
15549
15550 struct intel_transcoder_error_state {
ddf9c536 15551 bool power_domain_on;
63b66e5b
CW
15552 enum transcoder cpu_transcoder;
15553
15554 u32 conf;
15555
15556 u32 htotal;
15557 u32 hblank;
15558 u32 hsync;
15559 u32 vtotal;
15560 u32 vblank;
15561 u32 vsync;
15562 } transcoder[4];
c4a1d9e4
CW
15563};
15564
15565struct intel_display_error_state *
15566intel_display_capture_error_state(struct drm_device *dev)
15567{
fbee40df 15568 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 15569 struct intel_display_error_state *error;
63b66e5b
CW
15570 int transcoders[] = {
15571 TRANSCODER_A,
15572 TRANSCODER_B,
15573 TRANSCODER_C,
15574 TRANSCODER_EDP,
15575 };
c4a1d9e4
CW
15576 int i;
15577
63b66e5b
CW
15578 if (INTEL_INFO(dev)->num_pipes == 0)
15579 return NULL;
15580
9d1cb914 15581 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
15582 if (error == NULL)
15583 return NULL;
15584
190be112 15585 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
15586 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15587
055e393f 15588 for_each_pipe(dev_priv, i) {
ddf9c536 15589 error->pipe[i].power_domain_on =
f458ebbc
DV
15590 __intel_display_power_is_enabled(dev_priv,
15591 POWER_DOMAIN_PIPE(i));
ddf9c536 15592 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
15593 continue;
15594
5efb3e28
VS
15595 error->cursor[i].control = I915_READ(CURCNTR(i));
15596 error->cursor[i].position = I915_READ(CURPOS(i));
15597 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
15598
15599 error->plane[i].control = I915_READ(DSPCNTR(i));
15600 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 15601 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 15602 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
15603 error->plane[i].pos = I915_READ(DSPPOS(i));
15604 }
ca291363
PZ
15605 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15606 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
15607 if (INTEL_INFO(dev)->gen >= 4) {
15608 error->plane[i].surface = I915_READ(DSPSURF(i));
15609 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15610 }
15611
c4a1d9e4 15612 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 15613
3abfce77 15614 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 15615 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
15616 }
15617
15618 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15619 if (HAS_DDI(dev_priv->dev))
15620 error->num_transcoders++; /* Account for eDP. */
15621
15622 for (i = 0; i < error->num_transcoders; i++) {
15623 enum transcoder cpu_transcoder = transcoders[i];
15624
ddf9c536 15625 error->transcoder[i].power_domain_on =
f458ebbc 15626 __intel_display_power_is_enabled(dev_priv,
38cc1daf 15627 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 15628 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
15629 continue;
15630
63b66e5b
CW
15631 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15632
15633 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15634 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15635 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15636 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15637 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15638 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15639 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
15640 }
15641
15642 return error;
15643}
15644
edc3d884
MK
15645#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15646
c4a1d9e4 15647void
edc3d884 15648intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
15649 struct drm_device *dev,
15650 struct intel_display_error_state *error)
15651{
055e393f 15652 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
15653 int i;
15654
63b66e5b
CW
15655 if (!error)
15656 return;
15657
edc3d884 15658 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 15659 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 15660 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 15661 error->power_well_driver);
055e393f 15662 for_each_pipe(dev_priv, i) {
edc3d884 15663 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
15664 err_printf(m, " Power: %s\n",
15665 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 15666 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 15667 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
15668
15669 err_printf(m, "Plane [%d]:\n", i);
15670 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15671 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 15672 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
15673 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15674 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 15675 }
4b71a570 15676 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 15677 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 15678 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
15679 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15680 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
15681 }
15682
edc3d884
MK
15683 err_printf(m, "Cursor [%d]:\n", i);
15684 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15685 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15686 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 15687 }
63b66e5b
CW
15688
15689 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 15690 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 15691 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
15692 err_printf(m, " Power: %s\n",
15693 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
15694 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15695 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15696 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15697 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15698 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15699 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15700 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15701 }
c4a1d9e4 15702}
e2fcdaa9
VS
15703
15704void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15705{
15706 struct intel_crtc *crtc;
15707
15708 for_each_intel_crtc(dev, crtc) {
15709 struct intel_unpin_work *work;
e2fcdaa9 15710
5e2d7afc 15711 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
15712
15713 work = crtc->unpin_work;
15714
15715 if (work && work->event &&
15716 work->event->base.file_priv == file) {
15717 kfree(work->event);
15718 work->event = NULL;
15719 }
15720
5e2d7afc 15721 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
15722 }
15723}