]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Add NEEDS_FORCEWAKE() checks for vlv/chv
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
319c1d42 40#include <drm/drm_atomic.h>
c196e1d6 41#include <drm/drm_atomic_helper.h>
760285e7
DH
42#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
465c120c
MR
44#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
c0f372b3 46#include <linux/dma_remapping.h>
79e53945 47
465c120c 48/* Primary plane formats for gen <= 3 */
568db4f2 49static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
50 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
465c120c 52 DRM_FORMAT_XRGB1555,
67fe7dc5 53 DRM_FORMAT_XRGB8888,
465c120c
MR
54};
55
56/* Primary plane formats for gen >= 4 */
568db4f2 57static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
58 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
61 DRM_FORMAT_XBGR8888,
62 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
465c120c 70 DRM_FORMAT_XBGR8888,
67fe7dc5 71 DRM_FORMAT_ARGB8888,
465c120c
MR
72 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
465c120c 74 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
75 DRM_FORMAT_YUYV,
76 DRM_FORMAT_YVYU,
77 DRM_FORMAT_UYVY,
78 DRM_FORMAT_VYUY,
465c120c
MR
79};
80
3d7d6510
MR
81/* Cursor formats */
82static const uint32_t intel_cursor_formats[] = {
83 DRM_FORMAT_ARGB8888,
84};
85
6b383a7f 86static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 87
f1f644dc 88static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 89 struct intel_crtc_state *pipe_config);
18442d08 90static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 91 struct intel_crtc_state *pipe_config);
f1f644dc 92
eb1bfe80
JB
93static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
5b18e57c
DV
97static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 99static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
29407aab 102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 105static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 106 const struct intel_crtc_state *pipe_config);
d288f65f 107static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 108 const struct intel_crtc_state *pipe_config);
613d2b27
ML
109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
5ab7b0b7
ID
113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
bfd16b2a
ML
115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 118static void intel_modeset_setup_hw_state(struct drm_device *dev);
e7457a9a 119
79e53945 120typedef struct {
0206e353 121 int min, max;
79e53945
JB
122} intel_range_t;
123
124typedef struct {
0206e353
AJ
125 int dot_limit;
126 int p2_slow, p2_fast;
79e53945
JB
127} intel_p2_t;
128
d4906093
ML
129typedef struct intel_limit intel_limit_t;
130struct intel_limit {
0206e353
AJ
131 intel_range_t dot, vco, n, m, m1, m2, p, p1;
132 intel_p2_t p2;
d4906093 133};
79e53945 134
bfa7df01
VS
135/* returns HPLL frequency in kHz */
136static int valleyview_get_vco(struct drm_i915_private *dev_priv)
137{
138 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
139
140 /* Obtain SKU information */
141 mutex_lock(&dev_priv->sb_lock);
142 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
143 CCK_FUSE_HPLL_FREQ_MASK;
144 mutex_unlock(&dev_priv->sb_lock);
145
146 return vco_freq[hpll_freq] * 1000;
147}
148
149static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
150 const char *name, u32 reg)
151{
152 u32 val;
153 int divider;
154
155 if (dev_priv->hpll_freq == 0)
156 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
157
158 mutex_lock(&dev_priv->sb_lock);
159 val = vlv_cck_read(dev_priv, reg);
160 mutex_unlock(&dev_priv->sb_lock);
161
162 divider = val & CCK_FREQUENCY_VALUES;
163
164 WARN((val & CCK_FREQUENCY_STATUS) !=
165 (divider << CCK_FREQUENCY_STATUS_SHIFT),
166 "%s change in progress\n", name);
167
168 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
169}
170
d2acd215
DV
171int
172intel_pch_rawclk(struct drm_device *dev)
173{
174 struct drm_i915_private *dev_priv = dev->dev_private;
175
176 WARN_ON(!HAS_PCH_SPLIT(dev));
177
178 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
179}
180
79e50a4f
JN
181/* hrawclock is 1/4 the FSB frequency */
182int intel_hrawclk(struct drm_device *dev)
183{
184 struct drm_i915_private *dev_priv = dev->dev_private;
185 uint32_t clkcfg;
186
187 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
188 if (IS_VALLEYVIEW(dev))
189 return 200;
190
191 clkcfg = I915_READ(CLKCFG);
192 switch (clkcfg & CLKCFG_FSB_MASK) {
193 case CLKCFG_FSB_400:
194 return 100;
195 case CLKCFG_FSB_533:
196 return 133;
197 case CLKCFG_FSB_667:
198 return 166;
199 case CLKCFG_FSB_800:
200 return 200;
201 case CLKCFG_FSB_1067:
202 return 266;
203 case CLKCFG_FSB_1333:
204 return 333;
205 /* these two are just a guess; one of them might be right */
206 case CLKCFG_FSB_1600:
207 case CLKCFG_FSB_1600_ALT:
208 return 400;
209 default:
210 return 133;
211 }
212}
213
bfa7df01
VS
214static void intel_update_czclk(struct drm_i915_private *dev_priv)
215{
216 if (!IS_VALLEYVIEW(dev_priv))
217 return;
218
219 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
220 CCK_CZ_CLOCK_CONTROL);
221
222 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
223}
224
021357ac
CW
225static inline u32 /* units of 100MHz */
226intel_fdi_link_freq(struct drm_device *dev)
227{
8b99e68c
CW
228 if (IS_GEN5(dev)) {
229 struct drm_i915_private *dev_priv = dev->dev_private;
230 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
231 } else
232 return 27;
021357ac
CW
233}
234
5d536e28 235static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 236 .dot = { .min = 25000, .max = 350000 },
9c333719 237 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 238 .n = { .min = 2, .max = 16 },
0206e353
AJ
239 .m = { .min = 96, .max = 140 },
240 .m1 = { .min = 18, .max = 26 },
241 .m2 = { .min = 6, .max = 16 },
242 .p = { .min = 4, .max = 128 },
243 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
244 .p2 = { .dot_limit = 165000,
245 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
246};
247
5d536e28
DV
248static const intel_limit_t intel_limits_i8xx_dvo = {
249 .dot = { .min = 25000, .max = 350000 },
9c333719 250 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 251 .n = { .min = 2, .max = 16 },
5d536e28
DV
252 .m = { .min = 96, .max = 140 },
253 .m1 = { .min = 18, .max = 26 },
254 .m2 = { .min = 6, .max = 16 },
255 .p = { .min = 4, .max = 128 },
256 .p1 = { .min = 2, .max = 33 },
257 .p2 = { .dot_limit = 165000,
258 .p2_slow = 4, .p2_fast = 4 },
259};
260
e4b36699 261static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 262 .dot = { .min = 25000, .max = 350000 },
9c333719 263 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 264 .n = { .min = 2, .max = 16 },
0206e353
AJ
265 .m = { .min = 96, .max = 140 },
266 .m1 = { .min = 18, .max = 26 },
267 .m2 = { .min = 6, .max = 16 },
268 .p = { .min = 4, .max = 128 },
269 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
270 .p2 = { .dot_limit = 165000,
271 .p2_slow = 14, .p2_fast = 7 },
e4b36699 272};
273e27ca 273
e4b36699 274static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
275 .dot = { .min = 20000, .max = 400000 },
276 .vco = { .min = 1400000, .max = 2800000 },
277 .n = { .min = 1, .max = 6 },
278 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
279 .m1 = { .min = 8, .max = 18 },
280 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
283 .p2 = { .dot_limit = 200000,
284 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
285};
286
287static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
288 .dot = { .min = 20000, .max = 400000 },
289 .vco = { .min = 1400000, .max = 2800000 },
290 .n = { .min = 1, .max = 6 },
291 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
292 .m1 = { .min = 8, .max = 18 },
293 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
294 .p = { .min = 7, .max = 98 },
295 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
296 .p2 = { .dot_limit = 112000,
297 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
298};
299
273e27ca 300
e4b36699 301static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
302 .dot = { .min = 25000, .max = 270000 },
303 .vco = { .min = 1750000, .max = 3500000},
304 .n = { .min = 1, .max = 4 },
305 .m = { .min = 104, .max = 138 },
306 .m1 = { .min = 17, .max = 23 },
307 .m2 = { .min = 5, .max = 11 },
308 .p = { .min = 10, .max = 30 },
309 .p1 = { .min = 1, .max = 3},
310 .p2 = { .dot_limit = 270000,
311 .p2_slow = 10,
312 .p2_fast = 10
044c7c41 313 },
e4b36699
KP
314};
315
316static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
317 .dot = { .min = 22000, .max = 400000 },
318 .vco = { .min = 1750000, .max = 3500000},
319 .n = { .min = 1, .max = 4 },
320 .m = { .min = 104, .max = 138 },
321 .m1 = { .min = 16, .max = 23 },
322 .m2 = { .min = 5, .max = 11 },
323 .p = { .min = 5, .max = 80 },
324 .p1 = { .min = 1, .max = 8},
325 .p2 = { .dot_limit = 165000,
326 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
327};
328
329static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
330 .dot = { .min = 20000, .max = 115000 },
331 .vco = { .min = 1750000, .max = 3500000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 28, .max = 112 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 0,
339 .p2_slow = 14, .p2_fast = 14
044c7c41 340 },
e4b36699
KP
341};
342
343static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
344 .dot = { .min = 80000, .max = 224000 },
345 .vco = { .min = 1750000, .max = 3500000 },
346 .n = { .min = 1, .max = 3 },
347 .m = { .min = 104, .max = 138 },
348 .m1 = { .min = 17, .max = 23 },
349 .m2 = { .min = 5, .max = 11 },
350 .p = { .min = 14, .max = 42 },
351 .p1 = { .min = 2, .max = 6 },
352 .p2 = { .dot_limit = 0,
353 .p2_slow = 7, .p2_fast = 7
044c7c41 354 },
e4b36699
KP
355};
356
f2b115e6 357static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
358 .dot = { .min = 20000, .max = 400000},
359 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 360 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
361 .n = { .min = 3, .max = 6 },
362 .m = { .min = 2, .max = 256 },
273e27ca 363 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
364 .m1 = { .min = 0, .max = 0 },
365 .m2 = { .min = 0, .max = 254 },
366 .p = { .min = 5, .max = 80 },
367 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
368 .p2 = { .dot_limit = 200000,
369 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
370};
371
f2b115e6 372static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
373 .dot = { .min = 20000, .max = 400000 },
374 .vco = { .min = 1700000, .max = 3500000 },
375 .n = { .min = 3, .max = 6 },
376 .m = { .min = 2, .max = 256 },
377 .m1 = { .min = 0, .max = 0 },
378 .m2 = { .min = 0, .max = 254 },
379 .p = { .min = 7, .max = 112 },
380 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
381 .p2 = { .dot_limit = 112000,
382 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
383};
384
273e27ca
EA
385/* Ironlake / Sandybridge
386 *
387 * We calculate clock using (register_value + 2) for N/M1/M2, so here
388 * the range value for them is (actual_value - 2).
389 */
b91ad0ec 390static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
391 .dot = { .min = 25000, .max = 350000 },
392 .vco = { .min = 1760000, .max = 3510000 },
393 .n = { .min = 1, .max = 5 },
394 .m = { .min = 79, .max = 127 },
395 .m1 = { .min = 12, .max = 22 },
396 .m2 = { .min = 5, .max = 9 },
397 .p = { .min = 5, .max = 80 },
398 .p1 = { .min = 1, .max = 8 },
399 .p2 = { .dot_limit = 225000,
400 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
401};
402
b91ad0ec 403static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
404 .dot = { .min = 25000, .max = 350000 },
405 .vco = { .min = 1760000, .max = 3510000 },
406 .n = { .min = 1, .max = 3 },
407 .m = { .min = 79, .max = 118 },
408 .m1 = { .min = 12, .max = 22 },
409 .m2 = { .min = 5, .max = 9 },
410 .p = { .min = 28, .max = 112 },
411 .p1 = { .min = 2, .max = 8 },
412 .p2 = { .dot_limit = 225000,
413 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
414};
415
416static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
417 .dot = { .min = 25000, .max = 350000 },
418 .vco = { .min = 1760000, .max = 3510000 },
419 .n = { .min = 1, .max = 3 },
420 .m = { .min = 79, .max = 127 },
421 .m1 = { .min = 12, .max = 22 },
422 .m2 = { .min = 5, .max = 9 },
423 .p = { .min = 14, .max = 56 },
424 .p1 = { .min = 2, .max = 8 },
425 .p2 = { .dot_limit = 225000,
426 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
427};
428
273e27ca 429/* LVDS 100mhz refclk limits. */
b91ad0ec 430static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
431 .dot = { .min = 25000, .max = 350000 },
432 .vco = { .min = 1760000, .max = 3510000 },
433 .n = { .min = 1, .max = 2 },
434 .m = { .min = 79, .max = 126 },
435 .m1 = { .min = 12, .max = 22 },
436 .m2 = { .min = 5, .max = 9 },
437 .p = { .min = 28, .max = 112 },
0206e353 438 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
439 .p2 = { .dot_limit = 225000,
440 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
441};
442
443static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
444 .dot = { .min = 25000, .max = 350000 },
445 .vco = { .min = 1760000, .max = 3510000 },
446 .n = { .min = 1, .max = 3 },
447 .m = { .min = 79, .max = 126 },
448 .m1 = { .min = 12, .max = 22 },
449 .m2 = { .min = 5, .max = 9 },
450 .p = { .min = 14, .max = 42 },
0206e353 451 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
452 .p2 = { .dot_limit = 225000,
453 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
454};
455
dc730512 456static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
457 /*
458 * These are the data rate limits (measured in fast clocks)
459 * since those are the strictest limits we have. The fast
460 * clock and actual rate limits are more relaxed, so checking
461 * them would make no difference.
462 */
463 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 464 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 465 .n = { .min = 1, .max = 7 },
a0c4da24
JB
466 .m1 = { .min = 2, .max = 3 },
467 .m2 = { .min = 11, .max = 156 },
b99ab663 468 .p1 = { .min = 2, .max = 3 },
5fdc9c49 469 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
470};
471
ef9348c8
CML
472static const intel_limit_t intel_limits_chv = {
473 /*
474 * These are the data rate limits (measured in fast clocks)
475 * since those are the strictest limits we have. The fast
476 * clock and actual rate limits are more relaxed, so checking
477 * them would make no difference.
478 */
479 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 480 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
481 .n = { .min = 1, .max = 1 },
482 .m1 = { .min = 2, .max = 2 },
483 .m2 = { .min = 24 << 22, .max = 175 << 22 },
484 .p1 = { .min = 2, .max = 4 },
485 .p2 = { .p2_slow = 1, .p2_fast = 14 },
486};
487
5ab7b0b7
ID
488static const intel_limit_t intel_limits_bxt = {
489 /* FIXME: find real dot limits */
490 .dot = { .min = 0, .max = INT_MAX },
e6292556 491 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
492 .n = { .min = 1, .max = 1 },
493 .m1 = { .min = 2, .max = 2 },
494 /* FIXME: find real m2 limits */
495 .m2 = { .min = 2 << 22, .max = 255 << 22 },
496 .p1 = { .min = 2, .max = 4 },
497 .p2 = { .p2_slow = 1, .p2_fast = 20 },
498};
499
cdba954e
ACO
500static bool
501needs_modeset(struct drm_crtc_state *state)
502{
fc596660 503 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
504}
505
e0638cdf
PZ
506/**
507 * Returns whether any output on the specified pipe is of the specified type
508 */
4093561b 509bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 510{
409ee761 511 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
512 struct intel_encoder *encoder;
513
409ee761 514 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
515 if (encoder->type == type)
516 return true;
517
518 return false;
519}
520
d0737e1d
ACO
521/**
522 * Returns whether any output on the specified pipe will have the specified
523 * type after a staged modeset is complete, i.e., the same as
524 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
525 * encoder->crtc.
526 */
a93e255f
ACO
527static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
528 int type)
d0737e1d 529{
a93e255f 530 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 531 struct drm_connector *connector;
a93e255f 532 struct drm_connector_state *connector_state;
d0737e1d 533 struct intel_encoder *encoder;
a93e255f
ACO
534 int i, num_connectors = 0;
535
da3ced29 536 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
537 if (connector_state->crtc != crtc_state->base.crtc)
538 continue;
539
540 num_connectors++;
d0737e1d 541
a93e255f
ACO
542 encoder = to_intel_encoder(connector_state->best_encoder);
543 if (encoder->type == type)
d0737e1d 544 return true;
a93e255f
ACO
545 }
546
547 WARN_ON(num_connectors == 0);
d0737e1d
ACO
548
549 return false;
550}
551
a93e255f
ACO
552static const intel_limit_t *
553intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
2c07245f 554{
a93e255f 555 struct drm_device *dev = crtc_state->base.crtc->dev;
2c07245f 556 const intel_limit_t *limit;
b91ad0ec 557
a93e255f 558 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 559 if (intel_is_dual_link_lvds(dev)) {
1b894b59 560 if (refclk == 100000)
b91ad0ec
ZW
561 limit = &intel_limits_ironlake_dual_lvds_100m;
562 else
563 limit = &intel_limits_ironlake_dual_lvds;
564 } else {
1b894b59 565 if (refclk == 100000)
b91ad0ec
ZW
566 limit = &intel_limits_ironlake_single_lvds_100m;
567 else
568 limit = &intel_limits_ironlake_single_lvds;
569 }
c6bb3538 570 } else
b91ad0ec 571 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
572
573 return limit;
574}
575
a93e255f
ACO
576static const intel_limit_t *
577intel_g4x_limit(struct intel_crtc_state *crtc_state)
044c7c41 578{
a93e255f 579 struct drm_device *dev = crtc_state->base.crtc->dev;
044c7c41
ML
580 const intel_limit_t *limit;
581
a93e255f 582 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 583 if (intel_is_dual_link_lvds(dev))
e4b36699 584 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 585 else
e4b36699 586 limit = &intel_limits_g4x_single_channel_lvds;
a93e255f
ACO
587 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
588 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
e4b36699 589 limit = &intel_limits_g4x_hdmi;
a93e255f 590 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
e4b36699 591 limit = &intel_limits_g4x_sdvo;
044c7c41 592 } else /* The option is for other outputs */
e4b36699 593 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
594
595 return limit;
596}
597
a93e255f
ACO
598static const intel_limit_t *
599intel_limit(struct intel_crtc_state *crtc_state, int refclk)
79e53945 600{
a93e255f 601 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945
JB
602 const intel_limit_t *limit;
603
5ab7b0b7
ID
604 if (IS_BROXTON(dev))
605 limit = &intel_limits_bxt;
606 else if (HAS_PCH_SPLIT(dev))
a93e255f 607 limit = intel_ironlake_limit(crtc_state, refclk);
2c07245f 608 else if (IS_G4X(dev)) {
a93e255f 609 limit = intel_g4x_limit(crtc_state);
f2b115e6 610 } else if (IS_PINEVIEW(dev)) {
a93e255f 611 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
f2b115e6 612 limit = &intel_limits_pineview_lvds;
2177832f 613 else
f2b115e6 614 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
615 } else if (IS_CHERRYVIEW(dev)) {
616 limit = &intel_limits_chv;
a0c4da24 617 } else if (IS_VALLEYVIEW(dev)) {
dc730512 618 limit = &intel_limits_vlv;
a6c45cf0 619 } else if (!IS_GEN2(dev)) {
a93e255f 620 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
621 limit = &intel_limits_i9xx_lvds;
622 else
623 limit = &intel_limits_i9xx_sdvo;
79e53945 624 } else {
a93e255f 625 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
e4b36699 626 limit = &intel_limits_i8xx_lvds;
a93e255f 627 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
e4b36699 628 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
629 else
630 limit = &intel_limits_i8xx_dac;
79e53945
JB
631 }
632 return limit;
633}
634
dccbea3b
ID
635/*
636 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
637 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
638 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
639 * The helpers' return value is the rate of the clock that is fed to the
640 * display engine's pipe which can be the above fast dot clock rate or a
641 * divided-down version of it.
642 */
f2b115e6 643/* m1 is reserved as 0 in Pineview, n is a ring counter */
dccbea3b 644static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
79e53945 645{
2177832f
SL
646 clock->m = clock->m2 + 2;
647 clock->p = clock->p1 * clock->p2;
ed5ca77e 648 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 649 return 0;
fb03ac01
VS
650 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
651 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
652
653 return clock->dot;
2177832f
SL
654}
655
7429e9d4
DV
656static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
657{
658 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
659}
660
dccbea3b 661static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
2177832f 662{
7429e9d4 663 clock->m = i9xx_dpll_compute_m(clock);
79e53945 664 clock->p = clock->p1 * clock->p2;
ed5ca77e 665 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 666 return 0;
fb03ac01
VS
667 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
668 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
669
670 return clock->dot;
79e53945
JB
671}
672
dccbea3b 673static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
589eca67
ID
674{
675 clock->m = clock->m1 * clock->m2;
676 clock->p = clock->p1 * clock->p2;
677 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 678 return 0;
589eca67
ID
679 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
680 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
681
682 return clock->dot / 5;
589eca67
ID
683}
684
dccbea3b 685int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
ef9348c8
CML
686{
687 clock->m = clock->m1 * clock->m2;
688 clock->p = clock->p1 * clock->p2;
689 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 690 return 0;
ef9348c8
CML
691 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
692 clock->n << 22);
693 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
694
695 return clock->dot / 5;
ef9348c8
CML
696}
697
7c04d1d9 698#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
699/**
700 * Returns whether the given set of divisors are valid for a given refclk with
701 * the given connectors.
702 */
703
1b894b59
CW
704static bool intel_PLL_is_valid(struct drm_device *dev,
705 const intel_limit_t *limit,
706 const intel_clock_t *clock)
79e53945 707{
f01b7962
VS
708 if (clock->n < limit->n.min || limit->n.max < clock->n)
709 INTELPllInvalid("n out of range\n");
79e53945 710 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 711 INTELPllInvalid("p1 out of range\n");
79e53945 712 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 713 INTELPllInvalid("m2 out of range\n");
79e53945 714 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 715 INTELPllInvalid("m1 out of range\n");
f01b7962 716
5ab7b0b7 717 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
718 if (clock->m1 <= clock->m2)
719 INTELPllInvalid("m1 <= m2\n");
720
5ab7b0b7 721 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
722 if (clock->p < limit->p.min || limit->p.max < clock->p)
723 INTELPllInvalid("p out of range\n");
724 if (clock->m < limit->m.min || limit->m.max < clock->m)
725 INTELPllInvalid("m out of range\n");
726 }
727
79e53945 728 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 729 INTELPllInvalid("vco out of range\n");
79e53945
JB
730 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
731 * connector, etc., rather than just a single range.
732 */
733 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 734 INTELPllInvalid("dot out of range\n");
79e53945
JB
735
736 return true;
737}
738
3b1429d9
VS
739static int
740i9xx_select_p2_div(const intel_limit_t *limit,
741 const struct intel_crtc_state *crtc_state,
742 int target)
79e53945 743{
3b1429d9 744 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 745
a93e255f 746 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 747 /*
a210b028
DV
748 * For LVDS just rely on its current settings for dual-channel.
749 * We haven't figured out how to reliably set up different
750 * single/dual channel state, if we even can.
79e53945 751 */
1974cad0 752 if (intel_is_dual_link_lvds(dev))
3b1429d9 753 return limit->p2.p2_fast;
79e53945 754 else
3b1429d9 755 return limit->p2.p2_slow;
79e53945
JB
756 } else {
757 if (target < limit->p2.dot_limit)
3b1429d9 758 return limit->p2.p2_slow;
79e53945 759 else
3b1429d9 760 return limit->p2.p2_fast;
79e53945 761 }
3b1429d9
VS
762}
763
764static bool
765i9xx_find_best_dpll(const intel_limit_t *limit,
766 struct intel_crtc_state *crtc_state,
767 int target, int refclk, intel_clock_t *match_clock,
768 intel_clock_t *best_clock)
769{
770 struct drm_device *dev = crtc_state->base.crtc->dev;
771 intel_clock_t clock;
772 int err = target;
79e53945 773
0206e353 774 memset(best_clock, 0, sizeof(*best_clock));
79e53945 775
3b1429d9
VS
776 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
777
42158660
ZY
778 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
779 clock.m1++) {
780 for (clock.m2 = limit->m2.min;
781 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 782 if (clock.m2 >= clock.m1)
42158660
ZY
783 break;
784 for (clock.n = limit->n.min;
785 clock.n <= limit->n.max; clock.n++) {
786 for (clock.p1 = limit->p1.min;
787 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
788 int this_err;
789
dccbea3b 790 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
793 continue;
794 if (match_clock &&
795 clock.p != match_clock->p)
796 continue;
797
798 this_err = abs(clock.dot - target);
799 if (this_err < err) {
800 *best_clock = clock;
801 err = this_err;
802 }
803 }
804 }
805 }
806 }
807
808 return (err != target);
809}
810
811static bool
a93e255f
ACO
812pnv_find_best_dpll(const intel_limit_t *limit,
813 struct intel_crtc_state *crtc_state,
ee9300bb
DV
814 int target, int refclk, intel_clock_t *match_clock,
815 intel_clock_t *best_clock)
79e53945 816{
3b1429d9 817 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 818 intel_clock_t clock;
79e53945
JB
819 int err = target;
820
0206e353 821 memset(best_clock, 0, sizeof(*best_clock));
79e53945 822
3b1429d9
VS
823 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
824
42158660
ZY
825 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
826 clock.m1++) {
827 for (clock.m2 = limit->m2.min;
828 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
829 for (clock.n = limit->n.min;
830 clock.n <= limit->n.max; clock.n++) {
831 for (clock.p1 = limit->p1.min;
832 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
833 int this_err;
834
dccbea3b 835 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
836 if (!intel_PLL_is_valid(dev, limit,
837 &clock))
79e53945 838 continue;
cec2f356
SP
839 if (match_clock &&
840 clock.p != match_clock->p)
841 continue;
79e53945
JB
842
843 this_err = abs(clock.dot - target);
844 if (this_err < err) {
845 *best_clock = clock;
846 err = this_err;
847 }
848 }
849 }
850 }
851 }
852
853 return (err != target);
854}
855
d4906093 856static bool
a93e255f
ACO
857g4x_find_best_dpll(const intel_limit_t *limit,
858 struct intel_crtc_state *crtc_state,
ee9300bb
DV
859 int target, int refclk, intel_clock_t *match_clock,
860 intel_clock_t *best_clock)
d4906093 861{
3b1429d9 862 struct drm_device *dev = crtc_state->base.crtc->dev;
d4906093
ML
863 intel_clock_t clock;
864 int max_n;
3b1429d9 865 bool found = false;
6ba770dc
AJ
866 /* approximately equals target * 0.00585 */
867 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
868
869 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
870
871 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
872
d4906093 873 max_n = limit->n.max;
f77f13e2 874 /* based on hardware requirement, prefer smaller n to precision */
d4906093 875 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 876 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
877 for (clock.m1 = limit->m1.max;
878 clock.m1 >= limit->m1.min; clock.m1--) {
879 for (clock.m2 = limit->m2.max;
880 clock.m2 >= limit->m2.min; clock.m2--) {
881 for (clock.p1 = limit->p1.max;
882 clock.p1 >= limit->p1.min; clock.p1--) {
883 int this_err;
884
dccbea3b 885 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
886 if (!intel_PLL_is_valid(dev, limit,
887 &clock))
d4906093 888 continue;
1b894b59
CW
889
890 this_err = abs(clock.dot - target);
d4906093
ML
891 if (this_err < err_most) {
892 *best_clock = clock;
893 err_most = this_err;
894 max_n = clock.n;
895 found = true;
896 }
897 }
898 }
899 }
900 }
2c07245f
ZW
901 return found;
902}
903
d5dd62bd
ID
904/*
905 * Check if the calculated PLL configuration is more optimal compared to the
906 * best configuration and error found so far. Return the calculated error.
907 */
908static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
909 const intel_clock_t *calculated_clock,
910 const intel_clock_t *best_clock,
911 unsigned int best_error_ppm,
912 unsigned int *error_ppm)
913{
9ca3ba01
ID
914 /*
915 * For CHV ignore the error and consider only the P value.
916 * Prefer a bigger P value based on HW requirements.
917 */
918 if (IS_CHERRYVIEW(dev)) {
919 *error_ppm = 0;
920
921 return calculated_clock->p > best_clock->p;
922 }
923
24be4e46
ID
924 if (WARN_ON_ONCE(!target_freq))
925 return false;
926
d5dd62bd
ID
927 *error_ppm = div_u64(1000000ULL *
928 abs(target_freq - calculated_clock->dot),
929 target_freq);
930 /*
931 * Prefer a better P value over a better (smaller) error if the error
932 * is small. Ensure this preference for future configurations too by
933 * setting the error to 0.
934 */
935 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
936 *error_ppm = 0;
937
938 return true;
939 }
940
941 return *error_ppm + 10 < best_error_ppm;
942}
943
a0c4da24 944static bool
a93e255f
ACO
945vlv_find_best_dpll(const intel_limit_t *limit,
946 struct intel_crtc_state *crtc_state,
ee9300bb
DV
947 int target, int refclk, intel_clock_t *match_clock,
948 intel_clock_t *best_clock)
a0c4da24 949{
a93e255f 950 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 951 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 952 intel_clock_t clock;
69e4f900 953 unsigned int bestppm = 1000000;
27e639bf
VS
954 /* min update 19.2 MHz */
955 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 956 bool found = false;
a0c4da24 957
6b4bf1c4
VS
958 target *= 5; /* fast clock */
959
960 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
961
962 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 963 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 964 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 965 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 966 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 967 clock.p = clock.p1 * clock.p2;
a0c4da24 968 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 969 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 970 unsigned int ppm;
69e4f900 971
6b4bf1c4
VS
972 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
973 refclk * clock.m1);
974
dccbea3b 975 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 976
f01b7962
VS
977 if (!intel_PLL_is_valid(dev, limit,
978 &clock))
43b0ac53
VS
979 continue;
980
d5dd62bd
ID
981 if (!vlv_PLL_is_optimal(dev, target,
982 &clock,
983 best_clock,
984 bestppm, &ppm))
985 continue;
6b4bf1c4 986
d5dd62bd
ID
987 *best_clock = clock;
988 bestppm = ppm;
989 found = true;
a0c4da24
JB
990 }
991 }
992 }
993 }
a0c4da24 994
49e497ef 995 return found;
a0c4da24 996}
a4fc5ed6 997
ef9348c8 998static bool
a93e255f
ACO
999chv_find_best_dpll(const intel_limit_t *limit,
1000 struct intel_crtc_state *crtc_state,
ef9348c8
CML
1001 int target, int refclk, intel_clock_t *match_clock,
1002 intel_clock_t *best_clock)
1003{
a93e255f 1004 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 1005 struct drm_device *dev = crtc->base.dev;
9ca3ba01 1006 unsigned int best_error_ppm;
ef9348c8
CML
1007 intel_clock_t clock;
1008 uint64_t m2;
1009 int found = false;
1010
1011 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 1012 best_error_ppm = 1000000;
ef9348c8
CML
1013
1014 /*
1015 * Based on hardware doc, the n always set to 1, and m1 always
1016 * set to 2. If requires to support 200Mhz refclk, we need to
1017 * revisit this because n may not 1 anymore.
1018 */
1019 clock.n = 1, clock.m1 = 2;
1020 target *= 5; /* fast clock */
1021
1022 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1023 for (clock.p2 = limit->p2.p2_fast;
1024 clock.p2 >= limit->p2.p2_slow;
1025 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 1026 unsigned int error_ppm;
ef9348c8
CML
1027
1028 clock.p = clock.p1 * clock.p2;
1029
1030 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1031 clock.n) << 22, refclk * clock.m1);
1032
1033 if (m2 > INT_MAX/clock.m1)
1034 continue;
1035
1036 clock.m2 = m2;
1037
dccbea3b 1038 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
1039
1040 if (!intel_PLL_is_valid(dev, limit, &clock))
1041 continue;
1042
9ca3ba01
ID
1043 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1044 best_error_ppm, &error_ppm))
1045 continue;
1046
1047 *best_clock = clock;
1048 best_error_ppm = error_ppm;
1049 found = true;
ef9348c8
CML
1050 }
1051 }
1052
1053 return found;
1054}
1055
5ab7b0b7
ID
1056bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1057 intel_clock_t *best_clock)
1058{
1059 int refclk = i9xx_get_refclk(crtc_state, 0);
1060
1061 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1062 target_clock, refclk, NULL, best_clock);
1063}
1064
20ddf665
VS
1065bool intel_crtc_active(struct drm_crtc *crtc)
1066{
1067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1068
1069 /* Be paranoid as we can arrive here with only partial
1070 * state retrieved from the hardware during setup.
1071 *
241bfc38 1072 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1073 * as Haswell has gained clock readout/fastboot support.
1074 *
66e514c1 1075 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1076 * properly reconstruct framebuffers.
c3d1f436
MR
1077 *
1078 * FIXME: The intel_crtc->active here should be switched to
1079 * crtc->state->active once we have proper CRTC states wired up
1080 * for atomic.
20ddf665 1081 */
c3d1f436 1082 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1083 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1084}
1085
a5c961d1
PZ
1086enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1087 enum pipe pipe)
1088{
1089 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1091
6e3c9717 1092 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1093}
1094
fbf49ea2
VS
1095static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1096{
1097 struct drm_i915_private *dev_priv = dev->dev_private;
1098 u32 reg = PIPEDSL(pipe);
1099 u32 line1, line2;
1100 u32 line_mask;
1101
1102 if (IS_GEN2(dev))
1103 line_mask = DSL_LINEMASK_GEN2;
1104 else
1105 line_mask = DSL_LINEMASK_GEN3;
1106
1107 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1108 msleep(5);
fbf49ea2
VS
1109 line2 = I915_READ(reg) & line_mask;
1110
1111 return line1 == line2;
1112}
1113
ab7ad7f6
KP
1114/*
1115 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1116 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1117 *
1118 * After disabling a pipe, we can't wait for vblank in the usual way,
1119 * spinning on the vblank interrupt status bit, since we won't actually
1120 * see an interrupt when the pipe is disabled.
1121 *
ab7ad7f6
KP
1122 * On Gen4 and above:
1123 * wait for the pipe register state bit to turn off
1124 *
1125 * Otherwise:
1126 * wait for the display line value to settle (it usually
1127 * ends up stopping at the start of the next frame).
58e10eb9 1128 *
9d0498a2 1129 */
575f7ab7 1130static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1131{
575f7ab7 1132 struct drm_device *dev = crtc->base.dev;
9d0498a2 1133 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1134 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1135 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1136
1137 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 1138 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1139
1140 /* Wait for the Pipe State to go off */
58e10eb9
CW
1141 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1142 100))
284637d9 1143 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1144 } else {
ab7ad7f6 1145 /* Wait for the display line to settle */
fbf49ea2 1146 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1147 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1148 }
79e53945
JB
1149}
1150
b24e7179
JB
1151static const char *state_string(bool enabled)
1152{
1153 return enabled ? "on" : "off";
1154}
1155
1156/* Only for pre-ILK configs */
55607e8a
DV
1157void assert_pll(struct drm_i915_private *dev_priv,
1158 enum pipe pipe, bool state)
b24e7179 1159{
b24e7179
JB
1160 u32 val;
1161 bool cur_state;
1162
649636ef 1163 val = I915_READ(DPLL(pipe));
b24e7179 1164 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1165 I915_STATE_WARN(cur_state != state,
b24e7179
JB
1166 "PLL state assertion failure (expected %s, current %s)\n",
1167 state_string(state), state_string(cur_state));
1168}
b24e7179 1169
23538ef1
JN
1170/* XXX: the dsi pll is shared between MIPI DSI ports */
1171static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1172{
1173 u32 val;
1174 bool cur_state;
1175
a580516d 1176 mutex_lock(&dev_priv->sb_lock);
23538ef1 1177 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1178 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1179
1180 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1181 I915_STATE_WARN(cur_state != state,
23538ef1
JN
1182 "DSI PLL state assertion failure (expected %s, current %s)\n",
1183 state_string(state), state_string(cur_state));
1184}
1185#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1186#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1187
55607e8a 1188struct intel_shared_dpll *
e2b78267
DV
1189intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1190{
1191 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1192
6e3c9717 1193 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1194 return NULL;
1195
6e3c9717 1196 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1197}
1198
040484af 1199/* For ILK+ */
55607e8a
DV
1200void assert_shared_dpll(struct drm_i915_private *dev_priv,
1201 struct intel_shared_dpll *pll,
1202 bool state)
040484af 1203{
040484af 1204 bool cur_state;
5358901f 1205 struct intel_dpll_hw_state hw_state;
040484af 1206
92b27b08 1207 if (WARN (!pll,
46edb027 1208 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1209 return;
ee7b9f93 1210
5358901f 1211 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1212 I915_STATE_WARN(cur_state != state,
5358901f
DV
1213 "%s assertion failure (expected %s, current %s)\n",
1214 pll->name, state_string(state), state_string(cur_state));
040484af 1215}
040484af
JB
1216
1217static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1218 enum pipe pipe, bool state)
1219{
040484af 1220 bool cur_state;
ad80a810
PZ
1221 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1222 pipe);
040484af 1223
affa9354
PZ
1224 if (HAS_DDI(dev_priv->dev)) {
1225 /* DDI does not have a specific FDI_TX register */
649636ef 1226 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1227 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1228 } else {
649636ef 1229 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1230 cur_state = !!(val & FDI_TX_ENABLE);
1231 }
e2c719b7 1232 I915_STATE_WARN(cur_state != state,
040484af
JB
1233 "FDI TX state assertion failure (expected %s, current %s)\n",
1234 state_string(state), state_string(cur_state));
1235}
1236#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1237#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1238
1239static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
1241{
040484af
JB
1242 u32 val;
1243 bool cur_state;
1244
649636ef 1245 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1246 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1247 I915_STATE_WARN(cur_state != state,
040484af
JB
1248 "FDI RX state assertion failure (expected %s, current %s)\n",
1249 state_string(state), state_string(cur_state));
1250}
1251#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1252#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1253
1254static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1255 enum pipe pipe)
1256{
040484af
JB
1257 u32 val;
1258
1259 /* ILK FDI PLL is always enabled */
3d13ef2e 1260 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1261 return;
1262
bf507ef7 1263 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1264 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1265 return;
1266
649636ef 1267 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1268 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1269}
1270
55607e8a
DV
1271void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1272 enum pipe pipe, bool state)
040484af 1273{
040484af 1274 u32 val;
55607e8a 1275 bool cur_state;
040484af 1276
649636ef 1277 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1278 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1279 I915_STATE_WARN(cur_state != state,
55607e8a
DV
1280 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1281 state_string(state), state_string(cur_state));
040484af
JB
1282}
1283
b680c37a
DV
1284void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1285 enum pipe pipe)
ea0760cf 1286{
bedd4dba
JN
1287 struct drm_device *dev = dev_priv->dev;
1288 int pp_reg;
ea0760cf
JB
1289 u32 val;
1290 enum pipe panel_pipe = PIPE_A;
0de3b485 1291 bool locked = true;
ea0760cf 1292
bedd4dba
JN
1293 if (WARN_ON(HAS_DDI(dev)))
1294 return;
1295
1296 if (HAS_PCH_SPLIT(dev)) {
1297 u32 port_sel;
1298
ea0760cf 1299 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1300 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1301
1302 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1303 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1304 panel_pipe = PIPE_B;
1305 /* XXX: else fix for eDP */
1306 } else if (IS_VALLEYVIEW(dev)) {
1307 /* presumably write lock depends on pipe, not port select */
1308 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1309 panel_pipe = pipe;
ea0760cf
JB
1310 } else {
1311 pp_reg = PP_CONTROL;
bedd4dba
JN
1312 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1313 panel_pipe = PIPE_B;
ea0760cf
JB
1314 }
1315
1316 val = I915_READ(pp_reg);
1317 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1318 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1319 locked = false;
1320
e2c719b7 1321 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1322 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1323 pipe_name(pipe));
ea0760cf
JB
1324}
1325
93ce0ba6
JN
1326static void assert_cursor(struct drm_i915_private *dev_priv,
1327 enum pipe pipe, bool state)
1328{
1329 struct drm_device *dev = dev_priv->dev;
1330 bool cur_state;
1331
d9d82081 1332 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 1333 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1334 else
5efb3e28 1335 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1336
e2c719b7 1337 I915_STATE_WARN(cur_state != state,
93ce0ba6
JN
1338 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1339 pipe_name(pipe), state_string(state), state_string(cur_state));
1340}
1341#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1342#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1343
b840d907
JB
1344void assert_pipe(struct drm_i915_private *dev_priv,
1345 enum pipe pipe, bool state)
b24e7179 1346{
63d7bbe9 1347 bool cur_state;
702e7a56
PZ
1348 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1349 pipe);
b24e7179 1350
b6b5d049
VS
1351 /* if we need the pipe quirk it must be always on */
1352 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1353 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1354 state = true;
1355
f458ebbc 1356 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1357 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1358 cur_state = false;
1359 } else {
649636ef 1360 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161
PZ
1361 cur_state = !!(val & PIPECONF_ENABLE);
1362 }
1363
e2c719b7 1364 I915_STATE_WARN(cur_state != state,
63d7bbe9 1365 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1366 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1367}
1368
931872fc
CW
1369static void assert_plane(struct drm_i915_private *dev_priv,
1370 enum plane plane, bool state)
b24e7179 1371{
b24e7179 1372 u32 val;
931872fc 1373 bool cur_state;
b24e7179 1374
649636ef 1375 val = I915_READ(DSPCNTR(plane));
931872fc 1376 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1377 I915_STATE_WARN(cur_state != state,
931872fc
CW
1378 "plane %c assertion failure (expected %s, current %s)\n",
1379 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1380}
1381
931872fc
CW
1382#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1383#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1384
b24e7179
JB
1385static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe)
1387{
653e1026 1388 struct drm_device *dev = dev_priv->dev;
649636ef 1389 int i;
b24e7179 1390
653e1026
VS
1391 /* Primary planes are fixed to pipes on gen4+ */
1392 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1393 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1394 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1395 "plane %c assertion failure, should be disabled but not\n",
1396 plane_name(pipe));
19ec1358 1397 return;
28c05794 1398 }
19ec1358 1399
b24e7179 1400 /* Need to check both planes against the pipe */
055e393f 1401 for_each_pipe(dev_priv, i) {
649636ef
VS
1402 u32 val = I915_READ(DSPCNTR(i));
1403 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1404 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1405 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1406 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1407 plane_name(i), pipe_name(pipe));
b24e7179
JB
1408 }
1409}
1410
19332d7a
JB
1411static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe)
1413{
20674eef 1414 struct drm_device *dev = dev_priv->dev;
649636ef 1415 int sprite;
19332d7a 1416
7feb8b88 1417 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1418 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1419 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1420 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1421 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1422 sprite, pipe_name(pipe));
1423 }
1424 } else if (IS_VALLEYVIEW(dev)) {
3bdcfc0c 1425 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1426 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1427 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1428 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1429 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1430 }
1431 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1432 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1433 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1434 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1435 plane_name(pipe), pipe_name(pipe));
1436 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1437 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1438 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1439 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1440 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1441 }
1442}
1443
08c71e5e
VS
1444static void assert_vblank_disabled(struct drm_crtc *crtc)
1445{
e2c719b7 1446 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1447 drm_crtc_vblank_put(crtc);
1448}
1449
89eff4be 1450static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1451{
1452 u32 val;
1453 bool enabled;
1454
e2c719b7 1455 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1456
92f2584a
JB
1457 val = I915_READ(PCH_DREF_CONTROL);
1458 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1459 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1460 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1461}
1462
ab9412ba
DV
1463static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1464 enum pipe pipe)
92f2584a 1465{
92f2584a
JB
1466 u32 val;
1467 bool enabled;
1468
649636ef 1469 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1470 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1471 I915_STATE_WARN(enabled,
9db4a9c7
JB
1472 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1473 pipe_name(pipe));
92f2584a
JB
1474}
1475
4e634389
KP
1476static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1477 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1478{
1479 if ((val & DP_PORT_EN) == 0)
1480 return false;
1481
1482 if (HAS_PCH_CPT(dev_priv->dev)) {
1483 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1484 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1485 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1486 return false;
44f37d1f
CML
1487 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1488 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1489 return false;
f0575e92
KP
1490 } else {
1491 if ((val & DP_PIPE_MASK) != (pipe << 30))
1492 return false;
1493 }
1494 return true;
1495}
1496
1519b995
KP
1497static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1498 enum pipe pipe, u32 val)
1499{
dc0fa718 1500 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1501 return false;
1502
1503 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1504 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1505 return false;
44f37d1f
CML
1506 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1507 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1508 return false;
1519b995 1509 } else {
dc0fa718 1510 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1511 return false;
1512 }
1513 return true;
1514}
1515
1516static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1517 enum pipe pipe, u32 val)
1518{
1519 if ((val & LVDS_PORT_EN) == 0)
1520 return false;
1521
1522 if (HAS_PCH_CPT(dev_priv->dev)) {
1523 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1524 return false;
1525 } else {
1526 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1527 return false;
1528 }
1529 return true;
1530}
1531
1532static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1533 enum pipe pipe, u32 val)
1534{
1535 if ((val & ADPA_DAC_ENABLE) == 0)
1536 return false;
1537 if (HAS_PCH_CPT(dev_priv->dev)) {
1538 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1539 return false;
1540 } else {
1541 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1542 return false;
1543 }
1544 return true;
1545}
1546
291906f1 1547static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1548 enum pipe pipe, int reg, u32 port_sel)
291906f1 1549{
47a05eca 1550 u32 val = I915_READ(reg);
e2c719b7 1551 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1552 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1553 reg, pipe_name(pipe));
de9a35ab 1554
e2c719b7 1555 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1556 && (val & DP_PIPEB_SELECT),
de9a35ab 1557 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1558}
1559
1560static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1561 enum pipe pipe, int reg)
1562{
47a05eca 1563 u32 val = I915_READ(reg);
e2c719b7 1564 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1565 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1566 reg, pipe_name(pipe));
de9a35ab 1567
e2c719b7 1568 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1569 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1570 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1571}
1572
1573static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1574 enum pipe pipe)
1575{
291906f1 1576 u32 val;
291906f1 1577
f0575e92
KP
1578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1579 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1581
649636ef 1582 val = I915_READ(PCH_ADPA);
e2c719b7 1583 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1584 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1585 pipe_name(pipe));
291906f1 1586
649636ef 1587 val = I915_READ(PCH_LVDS);
e2c719b7 1588 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1589 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1590 pipe_name(pipe));
291906f1 1591
e2debe91
PZ
1592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1595}
1596
d288f65f 1597static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1598 const struct intel_crtc_state *pipe_config)
87442f73 1599{
426115cf
DV
1600 struct drm_device *dev = crtc->base.dev;
1601 struct drm_i915_private *dev_priv = dev->dev_private;
1602 int reg = DPLL(crtc->pipe);
d288f65f 1603 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1604
426115cf 1605 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1606
1607 /* No really, not for ILK+ */
1608 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1609
1610 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1611 if (IS_MOBILE(dev_priv->dev))
426115cf 1612 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1613
426115cf
DV
1614 I915_WRITE(reg, dpll);
1615 POSTING_READ(reg);
1616 udelay(150);
1617
1618 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1619 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1620
d288f65f 1621 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1622 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1623
1624 /* We do this three times for luck */
426115cf 1625 I915_WRITE(reg, dpll);
87442f73
DV
1626 POSTING_READ(reg);
1627 udelay(150); /* wait for warmup */
426115cf 1628 I915_WRITE(reg, dpll);
87442f73
DV
1629 POSTING_READ(reg);
1630 udelay(150); /* wait for warmup */
426115cf 1631 I915_WRITE(reg, dpll);
87442f73
DV
1632 POSTING_READ(reg);
1633 udelay(150); /* wait for warmup */
1634}
1635
d288f65f 1636static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1637 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1638{
1639 struct drm_device *dev = crtc->base.dev;
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641 int pipe = crtc->pipe;
1642 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1643 u32 tmp;
1644
1645 assert_pipe_disabled(dev_priv, crtc->pipe);
1646
1647 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1648
a580516d 1649 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1650
1651 /* Enable back the 10bit clock to display controller */
1652 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1653 tmp |= DPIO_DCLKP_EN;
1654 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1655
54433e91
VS
1656 mutex_unlock(&dev_priv->sb_lock);
1657
9d556c99
CML
1658 /*
1659 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1660 */
1661 udelay(1);
1662
1663 /* Enable PLL */
d288f65f 1664 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1665
1666 /* Check PLL is locked */
a11b0703 1667 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1668 DRM_ERROR("PLL %d failed to lock\n", pipe);
1669
a11b0703 1670 /* not sure when this should be written */
d288f65f 1671 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703 1672 POSTING_READ(DPLL_MD(pipe));
9d556c99
CML
1673}
1674
1c4e0274
VS
1675static int intel_num_dvo_pipes(struct drm_device *dev)
1676{
1677 struct intel_crtc *crtc;
1678 int count = 0;
1679
1680 for_each_intel_crtc(dev, crtc)
3538b9df 1681 count += crtc->base.state->active &&
409ee761 1682 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1683
1684 return count;
1685}
1686
66e3d5c0 1687static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1688{
66e3d5c0
DV
1689 struct drm_device *dev = crtc->base.dev;
1690 struct drm_i915_private *dev_priv = dev->dev_private;
1691 int reg = DPLL(crtc->pipe);
6e3c9717 1692 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1693
66e3d5c0 1694 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1695
63d7bbe9 1696 /* No really, not for ILK+ */
3d13ef2e 1697 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1698
1699 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1700 if (IS_MOBILE(dev) && !IS_I830(dev))
1701 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1702
1c4e0274
VS
1703 /* Enable DVO 2x clock on both PLLs if necessary */
1704 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1705 /*
1706 * It appears to be important that we don't enable this
1707 * for the current pipe before otherwise configuring the
1708 * PLL. No idea how this should be handled if multiple
1709 * DVO outputs are enabled simultaneosly.
1710 */
1711 dpll |= DPLL_DVO_2X_MODE;
1712 I915_WRITE(DPLL(!crtc->pipe),
1713 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1714 }
66e3d5c0
DV
1715
1716 /* Wait for the clocks to stabilize. */
1717 POSTING_READ(reg);
1718 udelay(150);
1719
1720 if (INTEL_INFO(dev)->gen >= 4) {
1721 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1722 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1723 } else {
1724 /* The pixel multiplier can only be updated once the
1725 * DPLL is enabled and the clocks are stable.
1726 *
1727 * So write it again.
1728 */
1729 I915_WRITE(reg, dpll);
1730 }
63d7bbe9
JB
1731
1732 /* We do this three times for luck */
66e3d5c0 1733 I915_WRITE(reg, dpll);
63d7bbe9
JB
1734 POSTING_READ(reg);
1735 udelay(150); /* wait for warmup */
66e3d5c0 1736 I915_WRITE(reg, dpll);
63d7bbe9
JB
1737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
66e3d5c0 1739 I915_WRITE(reg, dpll);
63d7bbe9
JB
1740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
1742}
1743
1744/**
50b44a44 1745 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1746 * @dev_priv: i915 private structure
1747 * @pipe: pipe PLL to disable
1748 *
1749 * Disable the PLL for @pipe, making sure the pipe is off first.
1750 *
1751 * Note! This is for pre-ILK only.
1752 */
1c4e0274 1753static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1754{
1c4e0274
VS
1755 struct drm_device *dev = crtc->base.dev;
1756 struct drm_i915_private *dev_priv = dev->dev_private;
1757 enum pipe pipe = crtc->pipe;
1758
1759 /* Disable DVO 2x clock on both PLLs if necessary */
1760 if (IS_I830(dev) &&
409ee761 1761 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1762 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1763 I915_WRITE(DPLL(PIPE_B),
1764 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1765 I915_WRITE(DPLL(PIPE_A),
1766 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1767 }
1768
b6b5d049
VS
1769 /* Don't disable pipe or pipe PLLs if needed */
1770 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1771 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1772 return;
1773
1774 /* Make sure the pipe isn't still relying on us */
1775 assert_pipe_disabled(dev_priv, pipe);
1776
b8afb911 1777 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1778 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1779}
1780
f6071166
JB
1781static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1782{
b8afb911 1783 u32 val;
f6071166
JB
1784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
e5cbfbfb
ID
1788 /*
1789 * Leave integrated clock source and reference clock enabled for pipe B.
1790 * The latter is needed for VGA hotplug / manual detection.
1791 */
b8afb911 1792 val = DPLL_VGA_MODE_DIS;
f6071166 1793 if (pipe == PIPE_B)
60bfe44f 1794 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
f6071166
JB
1795 I915_WRITE(DPLL(pipe), val);
1796 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1797
1798}
1799
1800static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1801{
d752048d 1802 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1803 u32 val;
1804
a11b0703
VS
1805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1807
a11b0703 1808 /* Set PLL en = 0 */
60bfe44f
VS
1809 val = DPLL_SSC_REF_CLK_CHV |
1810 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1811 if (pipe != PIPE_A)
1812 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1813 I915_WRITE(DPLL(pipe), val);
1814 POSTING_READ(DPLL(pipe));
d752048d 1815
a580516d 1816 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1817
1818 /* Disable 10bit clock to display controller */
1819 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1820 val &= ~DPIO_DCLKP_EN;
1821 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1822
a580516d 1823 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1824}
1825
e4607fcf 1826void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1827 struct intel_digital_port *dport,
1828 unsigned int expected_mask)
89b667f8
JB
1829{
1830 u32 port_mask;
00fc31b7 1831 int dpll_reg;
89b667f8 1832
e4607fcf
CML
1833 switch (dport->port) {
1834 case PORT_B:
89b667f8 1835 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1836 dpll_reg = DPLL(0);
e4607fcf
CML
1837 break;
1838 case PORT_C:
89b667f8 1839 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1840 dpll_reg = DPLL(0);
9b6de0a1 1841 expected_mask <<= 4;
00fc31b7
CML
1842 break;
1843 case PORT_D:
1844 port_mask = DPLL_PORTD_READY_MASK;
1845 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1846 break;
1847 default:
1848 BUG();
1849 }
89b667f8 1850
9b6de0a1
VS
1851 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1852 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1853 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1854}
1855
b14b1055
DV
1856static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1857{
1858 struct drm_device *dev = crtc->base.dev;
1859 struct drm_i915_private *dev_priv = dev->dev_private;
1860 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1861
be19f0ff
CW
1862 if (WARN_ON(pll == NULL))
1863 return;
1864
3e369b76 1865 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1866 if (pll->active == 0) {
1867 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1868 WARN_ON(pll->on);
1869 assert_shared_dpll_disabled(dev_priv, pll);
1870
1871 pll->mode_set(dev_priv, pll);
1872 }
1873}
1874
92f2584a 1875/**
85b3894f 1876 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1877 * @dev_priv: i915 private structure
1878 * @pipe: pipe PLL to enable
1879 *
1880 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1881 * drives the transcoder clock.
1882 */
85b3894f 1883static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1884{
3d13ef2e
DL
1885 struct drm_device *dev = crtc->base.dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1887 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1888
87a875bb 1889 if (WARN_ON(pll == NULL))
48da64a8
CW
1890 return;
1891
3e369b76 1892 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1893 return;
ee7b9f93 1894
74dd6928 1895 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1896 pll->name, pll->active, pll->on,
e2b78267 1897 crtc->base.base.id);
92f2584a 1898
cdbd2316
DV
1899 if (pll->active++) {
1900 WARN_ON(!pll->on);
e9d6944e 1901 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1902 return;
1903 }
f4a091c7 1904 WARN_ON(pll->on);
ee7b9f93 1905
bd2bb1b9
PZ
1906 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1907
46edb027 1908 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1909 pll->enable(dev_priv, pll);
ee7b9f93 1910 pll->on = true;
92f2584a
JB
1911}
1912
f6daaec2 1913static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1914{
3d13ef2e
DL
1915 struct drm_device *dev = crtc->base.dev;
1916 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1917 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1918
92f2584a 1919 /* PCH only available on ILK+ */
80aa9312
JB
1920 if (INTEL_INFO(dev)->gen < 5)
1921 return;
1922
eddfcbcd
ML
1923 if (pll == NULL)
1924 return;
92f2584a 1925
eddfcbcd 1926 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
48da64a8 1927 return;
7a419866 1928
46edb027
DV
1929 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1930 pll->name, pll->active, pll->on,
e2b78267 1931 crtc->base.base.id);
7a419866 1932
48da64a8 1933 if (WARN_ON(pll->active == 0)) {
e9d6944e 1934 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1935 return;
1936 }
1937
e9d6944e 1938 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1939 WARN_ON(!pll->on);
cdbd2316 1940 if (--pll->active)
7a419866 1941 return;
ee7b9f93 1942
46edb027 1943 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1944 pll->disable(dev_priv, pll);
ee7b9f93 1945 pll->on = false;
bd2bb1b9
PZ
1946
1947 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1948}
1949
b8a4f404
PZ
1950static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1951 enum pipe pipe)
040484af 1952{
23670b32 1953 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1954 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1956 uint32_t reg, val, pipeconf_val;
040484af
JB
1957
1958 /* PCH only available on ILK+ */
55522f37 1959 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1960
1961 /* Make sure PCH DPLL is enabled */
e72f9fbf 1962 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1963 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1964
1965 /* FDI must be feeding us bits for PCH ports */
1966 assert_fdi_tx_enabled(dev_priv, pipe);
1967 assert_fdi_rx_enabled(dev_priv, pipe);
1968
23670b32
DV
1969 if (HAS_PCH_CPT(dev)) {
1970 /* Workaround: Set the timing override bit before enabling the
1971 * pch transcoder. */
1972 reg = TRANS_CHICKEN2(pipe);
1973 val = I915_READ(reg);
1974 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1975 I915_WRITE(reg, val);
59c859d6 1976 }
23670b32 1977
ab9412ba 1978 reg = PCH_TRANSCONF(pipe);
040484af 1979 val = I915_READ(reg);
5f7f726d 1980 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1981
1982 if (HAS_PCH_IBX(dev_priv->dev)) {
1983 /*
c5de7c6f
VS
1984 * Make the BPC in transcoder be consistent with
1985 * that in pipeconf reg. For HDMI we must use 8bpc
1986 * here for both 8bpc and 12bpc.
e9bcff5c 1987 */
dfd07d72 1988 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
1989 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1990 val |= PIPECONF_8BPC;
1991 else
1992 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1993 }
5f7f726d
PZ
1994
1995 val &= ~TRANS_INTERLACE_MASK;
1996 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 1997 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 1998 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1999 val |= TRANS_LEGACY_INTERLACED_ILK;
2000 else
2001 val |= TRANS_INTERLACED;
5f7f726d
PZ
2002 else
2003 val |= TRANS_PROGRESSIVE;
2004
040484af
JB
2005 I915_WRITE(reg, val | TRANS_ENABLE);
2006 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 2007 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
2008}
2009
8fb033d7 2010static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 2011 enum transcoder cpu_transcoder)
040484af 2012{
8fb033d7 2013 u32 val, pipeconf_val;
8fb033d7
PZ
2014
2015 /* PCH only available on ILK+ */
55522f37 2016 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 2017
8fb033d7 2018 /* FDI must be feeding us bits for PCH ports */
1a240d4d 2019 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 2020 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 2021
223a6fdf 2022 /* Workaround: set timing override bit. */
36c0d0cf 2023 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2024 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2025 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 2026
25f3ef11 2027 val = TRANS_ENABLE;
937bb610 2028 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 2029
9a76b1c6
PZ
2030 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2031 PIPECONF_INTERLACED_ILK)
a35f2679 2032 val |= TRANS_INTERLACED;
8fb033d7
PZ
2033 else
2034 val |= TRANS_PROGRESSIVE;
2035
ab9412ba
DV
2036 I915_WRITE(LPT_TRANSCONF, val);
2037 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 2038 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
2039}
2040
b8a4f404
PZ
2041static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2042 enum pipe pipe)
040484af 2043{
23670b32
DV
2044 struct drm_device *dev = dev_priv->dev;
2045 uint32_t reg, val;
040484af
JB
2046
2047 /* FDI relies on the transcoder */
2048 assert_fdi_tx_disabled(dev_priv, pipe);
2049 assert_fdi_rx_disabled(dev_priv, pipe);
2050
291906f1
JB
2051 /* Ports must be off as well */
2052 assert_pch_ports_disabled(dev_priv, pipe);
2053
ab9412ba 2054 reg = PCH_TRANSCONF(pipe);
040484af
JB
2055 val = I915_READ(reg);
2056 val &= ~TRANS_ENABLE;
2057 I915_WRITE(reg, val);
2058 /* wait for PCH transcoder off, transcoder state */
2059 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 2060 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
2061
2062 if (!HAS_PCH_IBX(dev)) {
2063 /* Workaround: Clear the timing override chicken bit again. */
2064 reg = TRANS_CHICKEN2(pipe);
2065 val = I915_READ(reg);
2066 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2067 I915_WRITE(reg, val);
2068 }
040484af
JB
2069}
2070
ab4d966c 2071static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 2072{
8fb033d7
PZ
2073 u32 val;
2074
ab9412ba 2075 val = I915_READ(LPT_TRANSCONF);
8fb033d7 2076 val &= ~TRANS_ENABLE;
ab9412ba 2077 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 2078 /* wait for PCH transcoder off, transcoder state */
ab9412ba 2079 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 2080 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
2081
2082 /* Workaround: clear timing override bit. */
36c0d0cf 2083 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2084 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2085 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
2086}
2087
b24e7179 2088/**
309cfea8 2089 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2090 * @crtc: crtc responsible for the pipe
b24e7179 2091 *
0372264a 2092 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2093 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2094 */
e1fdc473 2095static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2096{
0372264a
PZ
2097 struct drm_device *dev = crtc->base.dev;
2098 struct drm_i915_private *dev_priv = dev->dev_private;
2099 enum pipe pipe = crtc->pipe;
702e7a56
PZ
2100 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2101 pipe);
1a240d4d 2102 enum pipe pch_transcoder;
b24e7179
JB
2103 int reg;
2104 u32 val;
2105
9e2ee2dd
VS
2106 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2107
58c6eaa2 2108 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2109 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2110 assert_sprites_disabled(dev_priv, pipe);
2111
681e5811 2112 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2113 pch_transcoder = TRANSCODER_A;
2114 else
2115 pch_transcoder = pipe;
2116
b24e7179
JB
2117 /*
2118 * A pipe without a PLL won't actually be able to drive bits from
2119 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2120 * need the check.
2121 */
50360403 2122 if (HAS_GMCH_DISPLAY(dev_priv->dev))
409ee761 2123 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
23538ef1
JN
2124 assert_dsi_pll_enabled(dev_priv);
2125 else
2126 assert_pll_enabled(dev_priv, pipe);
040484af 2127 else {
6e3c9717 2128 if (crtc->config->has_pch_encoder) {
040484af 2129 /* if driving the PCH, we need FDI enabled */
cc391bbb 2130 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2131 assert_fdi_tx_pll_enabled(dev_priv,
2132 (enum pipe) cpu_transcoder);
040484af
JB
2133 }
2134 /* FIXME: assert CPU port conditions for SNB+ */
2135 }
b24e7179 2136
702e7a56 2137 reg = PIPECONF(cpu_transcoder);
b24e7179 2138 val = I915_READ(reg);
7ad25d48 2139 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2140 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2141 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2142 return;
7ad25d48 2143 }
00d70b15
CW
2144
2145 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2146 POSTING_READ(reg);
b24e7179
JB
2147}
2148
2149/**
309cfea8 2150 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2151 * @crtc: crtc whose pipes is to be disabled
b24e7179 2152 *
575f7ab7
VS
2153 * Disable the pipe of @crtc, making sure that various hardware
2154 * specific requirements are met, if applicable, e.g. plane
2155 * disabled, panel fitter off, etc.
b24e7179
JB
2156 *
2157 * Will wait until the pipe has shut down before returning.
2158 */
575f7ab7 2159static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2160{
575f7ab7 2161 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2162 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2163 enum pipe pipe = crtc->pipe;
b24e7179
JB
2164 int reg;
2165 u32 val;
2166
9e2ee2dd
VS
2167 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2168
b24e7179
JB
2169 /*
2170 * Make sure planes won't keep trying to pump pixels to us,
2171 * or we might hang the display.
2172 */
2173 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2174 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2175 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2176
702e7a56 2177 reg = PIPECONF(cpu_transcoder);
b24e7179 2178 val = I915_READ(reg);
00d70b15
CW
2179 if ((val & PIPECONF_ENABLE) == 0)
2180 return;
2181
67adc644
VS
2182 /*
2183 * Double wide has implications for planes
2184 * so best keep it disabled when not needed.
2185 */
6e3c9717 2186 if (crtc->config->double_wide)
67adc644
VS
2187 val &= ~PIPECONF_DOUBLE_WIDE;
2188
2189 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2190 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2191 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2192 val &= ~PIPECONF_ENABLE;
2193
2194 I915_WRITE(reg, val);
2195 if ((val & PIPECONF_ENABLE) == 0)
2196 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2197}
2198
693db184
CW
2199static bool need_vtd_wa(struct drm_device *dev)
2200{
2201#ifdef CONFIG_INTEL_IOMMU
2202 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2203 return true;
2204#endif
2205 return false;
2206}
2207
50470bb0 2208unsigned int
6761dd31 2209intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
fe47ea0c 2210 uint64_t fb_format_modifier, unsigned int plane)
a57ce0b2 2211{
6761dd31
TU
2212 unsigned int tile_height;
2213 uint32_t pixel_bytes;
a57ce0b2 2214
b5d0e9bf
DL
2215 switch (fb_format_modifier) {
2216 case DRM_FORMAT_MOD_NONE:
2217 tile_height = 1;
2218 break;
2219 case I915_FORMAT_MOD_X_TILED:
2220 tile_height = IS_GEN2(dev) ? 16 : 8;
2221 break;
2222 case I915_FORMAT_MOD_Y_TILED:
2223 tile_height = 32;
2224 break;
2225 case I915_FORMAT_MOD_Yf_TILED:
fe47ea0c 2226 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
6761dd31 2227 switch (pixel_bytes) {
b5d0e9bf 2228 default:
6761dd31 2229 case 1:
b5d0e9bf
DL
2230 tile_height = 64;
2231 break;
6761dd31
TU
2232 case 2:
2233 case 4:
b5d0e9bf
DL
2234 tile_height = 32;
2235 break;
6761dd31 2236 case 8:
b5d0e9bf
DL
2237 tile_height = 16;
2238 break;
6761dd31 2239 case 16:
b5d0e9bf
DL
2240 WARN_ONCE(1,
2241 "128-bit pixels are not supported for display!");
2242 tile_height = 16;
2243 break;
2244 }
2245 break;
2246 default:
2247 MISSING_CASE(fb_format_modifier);
2248 tile_height = 1;
2249 break;
2250 }
091df6cb 2251
6761dd31
TU
2252 return tile_height;
2253}
2254
2255unsigned int
2256intel_fb_align_height(struct drm_device *dev, unsigned int height,
2257 uint32_t pixel_format, uint64_t fb_format_modifier)
2258{
2259 return ALIGN(height, intel_tile_height(dev, pixel_format,
fe47ea0c 2260 fb_format_modifier, 0));
a57ce0b2
JB
2261}
2262
f64b98cd
TU
2263static int
2264intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2265 const struct drm_plane_state *plane_state)
2266{
50470bb0 2267 struct intel_rotation_info *info = &view->rotation_info;
84fe03f7 2268 unsigned int tile_height, tile_pitch;
50470bb0 2269
f64b98cd
TU
2270 *view = i915_ggtt_view_normal;
2271
50470bb0
TU
2272 if (!plane_state)
2273 return 0;
2274
121920fa 2275 if (!intel_rotation_90_or_270(plane_state->rotation))
50470bb0
TU
2276 return 0;
2277
9abc4648 2278 *view = i915_ggtt_view_rotated;
50470bb0
TU
2279
2280 info->height = fb->height;
2281 info->pixel_format = fb->pixel_format;
2282 info->pitch = fb->pitches[0];
89e3e142 2283 info->uv_offset = fb->offsets[1];
50470bb0
TU
2284 info->fb_modifier = fb->modifier[0];
2285
84fe03f7 2286 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
fe47ea0c 2287 fb->modifier[0], 0);
84fe03f7
TU
2288 tile_pitch = PAGE_SIZE / tile_height;
2289 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2290 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2291 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2292
89e3e142
TU
2293 if (info->pixel_format == DRM_FORMAT_NV12) {
2294 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2295 fb->modifier[0], 1);
2296 tile_pitch = PAGE_SIZE / tile_height;
2297 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2298 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2299 tile_height);
2300 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2301 PAGE_SIZE;
2302 }
2303
f64b98cd
TU
2304 return 0;
2305}
2306
4e9a86b6
VS
2307static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2308{
2309 if (INTEL_INFO(dev_priv)->gen >= 9)
2310 return 256 * 1024;
985b8bb4
VS
2311 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2312 IS_VALLEYVIEW(dev_priv))
4e9a86b6
VS
2313 return 128 * 1024;
2314 else if (INTEL_INFO(dev_priv)->gen >= 4)
2315 return 4 * 1024;
2316 else
44c5905e 2317 return 0;
4e9a86b6
VS
2318}
2319
127bd2ac 2320int
850c4cdc
TU
2321intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2322 struct drm_framebuffer *fb,
82bc3b2d 2323 const struct drm_plane_state *plane_state,
91af127f
JH
2324 struct intel_engine_cs *pipelined,
2325 struct drm_i915_gem_request **pipelined_request)
6b95a207 2326{
850c4cdc 2327 struct drm_device *dev = fb->dev;
ce453d81 2328 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2329 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2330 struct i915_ggtt_view view;
6b95a207
KH
2331 u32 alignment;
2332 int ret;
2333
ebcdd39e
MR
2334 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2335
7b911adc
TU
2336 switch (fb->modifier[0]) {
2337 case DRM_FORMAT_MOD_NONE:
4e9a86b6 2338 alignment = intel_linear_alignment(dev_priv);
6b95a207 2339 break;
7b911adc 2340 case I915_FORMAT_MOD_X_TILED:
1fada4cc
DL
2341 if (INTEL_INFO(dev)->gen >= 9)
2342 alignment = 256 * 1024;
2343 else {
2344 /* pin() will align the object as required by fence */
2345 alignment = 0;
2346 }
6b95a207 2347 break;
7b911adc 2348 case I915_FORMAT_MOD_Y_TILED:
1327b9a1
DL
2349 case I915_FORMAT_MOD_Yf_TILED:
2350 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2351 "Y tiling bo slipped through, driver bug!\n"))
2352 return -EINVAL;
2353 alignment = 1 * 1024 * 1024;
2354 break;
6b95a207 2355 default:
7b911adc
TU
2356 MISSING_CASE(fb->modifier[0]);
2357 return -EINVAL;
6b95a207
KH
2358 }
2359
f64b98cd
TU
2360 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2361 if (ret)
2362 return ret;
2363
693db184
CW
2364 /* Note that the w/a also requires 64 PTE of padding following the
2365 * bo. We currently fill all unused PTE with the shadow page and so
2366 * we should always have valid PTE following the scanout preventing
2367 * the VT-d warning.
2368 */
2369 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2370 alignment = 256 * 1024;
2371
d6dd6843
PZ
2372 /*
2373 * Global gtt pte registers are special registers which actually forward
2374 * writes to a chunk of system memory. Which means that there is no risk
2375 * that the register values disappear as soon as we call
2376 * intel_runtime_pm_put(), so it is correct to wrap only the
2377 * pin/unpin/fence and not more.
2378 */
2379 intel_runtime_pm_get(dev_priv);
2380
e6617330 2381 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
91af127f 2382 pipelined_request, &view);
48b956c5 2383 if (ret)
b26a6b35 2384 goto err_pm;
6b95a207
KH
2385
2386 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2387 * fence, whereas 965+ only requires a fence if using
2388 * framebuffer compression. For simplicity, we always install
2389 * a fence as the cost is not that onerous.
2390 */
06d98131 2391 ret = i915_gem_object_get_fence(obj);
842315ee
ML
2392 if (ret == -EDEADLK) {
2393 /*
2394 * -EDEADLK means there are no free fences
2395 * no pending flips.
2396 *
2397 * This is propagated to atomic, but it uses
2398 * -EDEADLK to force a locking recovery, so
2399 * change the returned error to -EBUSY.
2400 */
2401 ret = -EBUSY;
2402 goto err_unpin;
2403 } else if (ret)
9a5a53b3 2404 goto err_unpin;
1690e1eb 2405
9a5a53b3 2406 i915_gem_object_pin_fence(obj);
6b95a207 2407
d6dd6843 2408 intel_runtime_pm_put(dev_priv);
6b95a207 2409 return 0;
48b956c5
CW
2410
2411err_unpin:
f64b98cd 2412 i915_gem_object_unpin_from_display_plane(obj, &view);
b26a6b35 2413err_pm:
d6dd6843 2414 intel_runtime_pm_put(dev_priv);
48b956c5 2415 return ret;
6b95a207
KH
2416}
2417
82bc3b2d
TU
2418static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2419 const struct drm_plane_state *plane_state)
1690e1eb 2420{
82bc3b2d 2421 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd
TU
2422 struct i915_ggtt_view view;
2423 int ret;
82bc3b2d 2424
ebcdd39e
MR
2425 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2426
f64b98cd
TU
2427 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2428 WARN_ONCE(ret, "Couldn't get view from plane state!");
2429
1690e1eb 2430 i915_gem_object_unpin_fence(obj);
f64b98cd 2431 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2432}
2433
c2c75131
DV
2434/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2435 * is assumed to be a power-of-two. */
4e9a86b6
VS
2436unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2437 int *x, int *y,
bc752862
CW
2438 unsigned int tiling_mode,
2439 unsigned int cpp,
2440 unsigned int pitch)
c2c75131 2441{
bc752862
CW
2442 if (tiling_mode != I915_TILING_NONE) {
2443 unsigned int tile_rows, tiles;
c2c75131 2444
bc752862
CW
2445 tile_rows = *y / 8;
2446 *y %= 8;
c2c75131 2447
bc752862
CW
2448 tiles = *x / (512/cpp);
2449 *x %= 512/cpp;
2450
2451 return tile_rows * pitch * 8 + tiles * 4096;
2452 } else {
4e9a86b6 2453 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
bc752862
CW
2454 unsigned int offset;
2455
2456 offset = *y * pitch + *x * cpp;
4e9a86b6
VS
2457 *y = (offset & alignment) / pitch;
2458 *x = ((offset & alignment) - *y * pitch) / cpp;
2459 return offset & ~alignment;
bc752862 2460 }
c2c75131
DV
2461}
2462
b35d63fa 2463static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2464{
2465 switch (format) {
2466 case DISPPLANE_8BPP:
2467 return DRM_FORMAT_C8;
2468 case DISPPLANE_BGRX555:
2469 return DRM_FORMAT_XRGB1555;
2470 case DISPPLANE_BGRX565:
2471 return DRM_FORMAT_RGB565;
2472 default:
2473 case DISPPLANE_BGRX888:
2474 return DRM_FORMAT_XRGB8888;
2475 case DISPPLANE_RGBX888:
2476 return DRM_FORMAT_XBGR8888;
2477 case DISPPLANE_BGRX101010:
2478 return DRM_FORMAT_XRGB2101010;
2479 case DISPPLANE_RGBX101010:
2480 return DRM_FORMAT_XBGR2101010;
2481 }
2482}
2483
bc8d7dff
DL
2484static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2485{
2486 switch (format) {
2487 case PLANE_CTL_FORMAT_RGB_565:
2488 return DRM_FORMAT_RGB565;
2489 default:
2490 case PLANE_CTL_FORMAT_XRGB_8888:
2491 if (rgb_order) {
2492 if (alpha)
2493 return DRM_FORMAT_ABGR8888;
2494 else
2495 return DRM_FORMAT_XBGR8888;
2496 } else {
2497 if (alpha)
2498 return DRM_FORMAT_ARGB8888;
2499 else
2500 return DRM_FORMAT_XRGB8888;
2501 }
2502 case PLANE_CTL_FORMAT_XRGB_2101010:
2503 if (rgb_order)
2504 return DRM_FORMAT_XBGR2101010;
2505 else
2506 return DRM_FORMAT_XRGB2101010;
2507 }
2508}
2509
5724dbd1 2510static bool
f6936e29
DV
2511intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2512 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2513{
2514 struct drm_device *dev = crtc->base.dev;
3badb49f 2515 struct drm_i915_private *dev_priv = to_i915(dev);
46f297fb
JB
2516 struct drm_i915_gem_object *obj = NULL;
2517 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2518 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2519 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2520 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2521 PAGE_SIZE);
2522
2523 size_aligned -= base_aligned;
46f297fb 2524
ff2652ea
CW
2525 if (plane_config->size == 0)
2526 return false;
2527
3badb49f
PZ
2528 /* If the FB is too big, just don't use it since fbdev is not very
2529 * important and we should probably use that space with FBC or other
2530 * features. */
2531 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2532 return false;
2533
f37b5c2b
DV
2534 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2535 base_aligned,
2536 base_aligned,
2537 size_aligned);
46f297fb 2538 if (!obj)
484b41dd 2539 return false;
46f297fb 2540
49af449b
DL
2541 obj->tiling_mode = plane_config->tiling;
2542 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2543 obj->stride = fb->pitches[0];
46f297fb 2544
6bf129df
DL
2545 mode_cmd.pixel_format = fb->pixel_format;
2546 mode_cmd.width = fb->width;
2547 mode_cmd.height = fb->height;
2548 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2549 mode_cmd.modifier[0] = fb->modifier[0];
2550 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb
JB
2551
2552 mutex_lock(&dev->struct_mutex);
6bf129df 2553 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2554 &mode_cmd, obj)) {
46f297fb
JB
2555 DRM_DEBUG_KMS("intel fb init failed\n");
2556 goto out_unref_obj;
2557 }
46f297fb 2558 mutex_unlock(&dev->struct_mutex);
484b41dd 2559
f6936e29 2560 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2561 return true;
46f297fb
JB
2562
2563out_unref_obj:
2564 drm_gem_object_unreference(&obj->base);
2565 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2566 return false;
2567}
2568
afd65eb4
MR
2569/* Update plane->state->fb to match plane->fb after driver-internal updates */
2570static void
2571update_state_fb(struct drm_plane *plane)
2572{
2573 if (plane->fb == plane->state->fb)
2574 return;
2575
2576 if (plane->state->fb)
2577 drm_framebuffer_unreference(plane->state->fb);
2578 plane->state->fb = plane->fb;
2579 if (plane->state->fb)
2580 drm_framebuffer_reference(plane->state->fb);
2581}
2582
5724dbd1 2583static void
f6936e29
DV
2584intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2585 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2586{
2587 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2588 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2589 struct drm_crtc *c;
2590 struct intel_crtc *i;
2ff8fde1 2591 struct drm_i915_gem_object *obj;
88595ac9 2592 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2593 struct drm_plane_state *plane_state = primary->state;
88595ac9 2594 struct drm_framebuffer *fb;
484b41dd 2595
2d14030b 2596 if (!plane_config->fb)
484b41dd
JB
2597 return;
2598
f6936e29 2599 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2600 fb = &plane_config->fb->base;
2601 goto valid_fb;
f55548b5 2602 }
484b41dd 2603
2d14030b 2604 kfree(plane_config->fb);
484b41dd
JB
2605
2606 /*
2607 * Failed to alloc the obj, check to see if we should share
2608 * an fb with another CRTC instead
2609 */
70e1e0ec 2610 for_each_crtc(dev, c) {
484b41dd
JB
2611 i = to_intel_crtc(c);
2612
2613 if (c == &intel_crtc->base)
2614 continue;
2615
2ff8fde1
MR
2616 if (!i->active)
2617 continue;
2618
88595ac9
DV
2619 fb = c->primary->fb;
2620 if (!fb)
484b41dd
JB
2621 continue;
2622
88595ac9 2623 obj = intel_fb_obj(fb);
2ff8fde1 2624 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2625 drm_framebuffer_reference(fb);
2626 goto valid_fb;
484b41dd
JB
2627 }
2628 }
88595ac9
DV
2629
2630 return;
2631
2632valid_fb:
be5651f2
ML
2633 plane_state->src_x = plane_state->src_y = 0;
2634 plane_state->src_w = fb->width << 16;
2635 plane_state->src_h = fb->height << 16;
2636
2637 plane_state->crtc_x = plane_state->src_y = 0;
2638 plane_state->crtc_w = fb->width;
2639 plane_state->crtc_h = fb->height;
2640
88595ac9
DV
2641 obj = intel_fb_obj(fb);
2642 if (obj->tiling_mode != I915_TILING_NONE)
2643 dev_priv->preserve_bios_swizzle = true;
2644
be5651f2
ML
2645 drm_framebuffer_reference(fb);
2646 primary->fb = primary->state->fb = fb;
36750f28 2647 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2648 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2649 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2650}
2651
29b9bde6
DV
2652static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2653 struct drm_framebuffer *fb,
2654 int x, int y)
81255565
JB
2655{
2656 struct drm_device *dev = crtc->dev;
2657 struct drm_i915_private *dev_priv = dev->dev_private;
2658 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2659 struct drm_plane *primary = crtc->primary;
2660 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2661 struct drm_i915_gem_object *obj;
81255565 2662 int plane = intel_crtc->plane;
e506a0c6 2663 unsigned long linear_offset;
81255565 2664 u32 dspcntr;
f45651ba 2665 u32 reg = DSPCNTR(plane);
48404c1e 2666 int pixel_size;
f45651ba 2667
b70709a6 2668 if (!visible || !fb) {
fdd508a6
VS
2669 I915_WRITE(reg, 0);
2670 if (INTEL_INFO(dev)->gen >= 4)
2671 I915_WRITE(DSPSURF(plane), 0);
2672 else
2673 I915_WRITE(DSPADDR(plane), 0);
2674 POSTING_READ(reg);
2675 return;
2676 }
2677
c9ba6fad
VS
2678 obj = intel_fb_obj(fb);
2679 if (WARN_ON(obj == NULL))
2680 return;
2681
2682 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2683
f45651ba
VS
2684 dspcntr = DISPPLANE_GAMMA_ENABLE;
2685
fdd508a6 2686 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2687
2688 if (INTEL_INFO(dev)->gen < 4) {
2689 if (intel_crtc->pipe == PIPE_B)
2690 dspcntr |= DISPPLANE_SEL_PIPE_B;
2691
2692 /* pipesrc and dspsize control the size that is scaled from,
2693 * which should always be the user's requested size.
2694 */
2695 I915_WRITE(DSPSIZE(plane),
6e3c9717
ACO
2696 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2697 (intel_crtc->config->pipe_src_w - 1));
f45651ba 2698 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2699 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2700 I915_WRITE(PRIMSIZE(plane),
6e3c9717
ACO
2701 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2702 (intel_crtc->config->pipe_src_w - 1));
c14b0485
VS
2703 I915_WRITE(PRIMPOS(plane), 0);
2704 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2705 }
81255565 2706
57779d06
VS
2707 switch (fb->pixel_format) {
2708 case DRM_FORMAT_C8:
81255565
JB
2709 dspcntr |= DISPPLANE_8BPP;
2710 break;
57779d06 2711 case DRM_FORMAT_XRGB1555:
57779d06 2712 dspcntr |= DISPPLANE_BGRX555;
81255565 2713 break;
57779d06
VS
2714 case DRM_FORMAT_RGB565:
2715 dspcntr |= DISPPLANE_BGRX565;
2716 break;
2717 case DRM_FORMAT_XRGB8888:
57779d06
VS
2718 dspcntr |= DISPPLANE_BGRX888;
2719 break;
2720 case DRM_FORMAT_XBGR8888:
57779d06
VS
2721 dspcntr |= DISPPLANE_RGBX888;
2722 break;
2723 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2724 dspcntr |= DISPPLANE_BGRX101010;
2725 break;
2726 case DRM_FORMAT_XBGR2101010:
57779d06 2727 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2728 break;
2729 default:
baba133a 2730 BUG();
81255565 2731 }
57779d06 2732
f45651ba
VS
2733 if (INTEL_INFO(dev)->gen >= 4 &&
2734 obj->tiling_mode != I915_TILING_NONE)
2735 dspcntr |= DISPPLANE_TILED;
81255565 2736
de1aa629
VS
2737 if (IS_G4X(dev))
2738 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2739
b9897127 2740 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2741
c2c75131
DV
2742 if (INTEL_INFO(dev)->gen >= 4) {
2743 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2744 intel_gen4_compute_page_offset(dev_priv,
2745 &x, &y, obj->tiling_mode,
b9897127 2746 pixel_size,
bc752862 2747 fb->pitches[0]);
c2c75131
DV
2748 linear_offset -= intel_crtc->dspaddr_offset;
2749 } else {
e506a0c6 2750 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2751 }
e506a0c6 2752
8e7d688b 2753 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2754 dspcntr |= DISPPLANE_ROTATE_180;
2755
6e3c9717
ACO
2756 x += (intel_crtc->config->pipe_src_w - 1);
2757 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2758
2759 /* Finding the last pixel of the last line of the display
2760 data and adding to linear_offset*/
2761 linear_offset +=
6e3c9717
ACO
2762 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2763 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2764 }
2765
2db3366b
PZ
2766 intel_crtc->adjusted_x = x;
2767 intel_crtc->adjusted_y = y;
2768
48404c1e
SJ
2769 I915_WRITE(reg, dspcntr);
2770
01f2c773 2771 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2772 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2773 I915_WRITE(DSPSURF(plane),
2774 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2775 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2776 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2777 } else
f343c5f6 2778 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2779 POSTING_READ(reg);
17638cd6
JB
2780}
2781
29b9bde6
DV
2782static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2783 struct drm_framebuffer *fb,
2784 int x, int y)
17638cd6
JB
2785{
2786 struct drm_device *dev = crtc->dev;
2787 struct drm_i915_private *dev_priv = dev->dev_private;
2788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2789 struct drm_plane *primary = crtc->primary;
2790 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2791 struct drm_i915_gem_object *obj;
17638cd6 2792 int plane = intel_crtc->plane;
e506a0c6 2793 unsigned long linear_offset;
17638cd6 2794 u32 dspcntr;
f45651ba 2795 u32 reg = DSPCNTR(plane);
48404c1e 2796 int pixel_size;
f45651ba 2797
b70709a6 2798 if (!visible || !fb) {
fdd508a6
VS
2799 I915_WRITE(reg, 0);
2800 I915_WRITE(DSPSURF(plane), 0);
2801 POSTING_READ(reg);
2802 return;
2803 }
2804
c9ba6fad
VS
2805 obj = intel_fb_obj(fb);
2806 if (WARN_ON(obj == NULL))
2807 return;
2808
2809 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2810
f45651ba
VS
2811 dspcntr = DISPPLANE_GAMMA_ENABLE;
2812
fdd508a6 2813 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2814
2815 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2816 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2817
57779d06
VS
2818 switch (fb->pixel_format) {
2819 case DRM_FORMAT_C8:
17638cd6
JB
2820 dspcntr |= DISPPLANE_8BPP;
2821 break;
57779d06
VS
2822 case DRM_FORMAT_RGB565:
2823 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2824 break;
57779d06 2825 case DRM_FORMAT_XRGB8888:
57779d06
VS
2826 dspcntr |= DISPPLANE_BGRX888;
2827 break;
2828 case DRM_FORMAT_XBGR8888:
57779d06
VS
2829 dspcntr |= DISPPLANE_RGBX888;
2830 break;
2831 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2832 dspcntr |= DISPPLANE_BGRX101010;
2833 break;
2834 case DRM_FORMAT_XBGR2101010:
57779d06 2835 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2836 break;
2837 default:
baba133a 2838 BUG();
17638cd6
JB
2839 }
2840
2841 if (obj->tiling_mode != I915_TILING_NONE)
2842 dspcntr |= DISPPLANE_TILED;
17638cd6 2843
f45651ba 2844 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2845 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2846
b9897127 2847 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2848 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2849 intel_gen4_compute_page_offset(dev_priv,
2850 &x, &y, obj->tiling_mode,
b9897127 2851 pixel_size,
bc752862 2852 fb->pitches[0]);
c2c75131 2853 linear_offset -= intel_crtc->dspaddr_offset;
8e7d688b 2854 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2855 dspcntr |= DISPPLANE_ROTATE_180;
2856
2857 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
6e3c9717
ACO
2858 x += (intel_crtc->config->pipe_src_w - 1);
2859 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2860
2861 /* Finding the last pixel of the last line of the display
2862 data and adding to linear_offset*/
2863 linear_offset +=
6e3c9717
ACO
2864 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2865 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2866 }
2867 }
2868
2db3366b
PZ
2869 intel_crtc->adjusted_x = x;
2870 intel_crtc->adjusted_y = y;
2871
48404c1e 2872 I915_WRITE(reg, dspcntr);
17638cd6 2873
01f2c773 2874 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2875 I915_WRITE(DSPSURF(plane),
2876 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2877 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2878 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2879 } else {
2880 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2881 I915_WRITE(DSPLINOFF(plane), linear_offset);
2882 }
17638cd6 2883 POSTING_READ(reg);
17638cd6
JB
2884}
2885
b321803d
DL
2886u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2887 uint32_t pixel_format)
2888{
2889 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2890
2891 /*
2892 * The stride is either expressed as a multiple of 64 bytes
2893 * chunks for linear buffers or in number of tiles for tiled
2894 * buffers.
2895 */
2896 switch (fb_modifier) {
2897 case DRM_FORMAT_MOD_NONE:
2898 return 64;
2899 case I915_FORMAT_MOD_X_TILED:
2900 if (INTEL_INFO(dev)->gen == 2)
2901 return 128;
2902 return 512;
2903 case I915_FORMAT_MOD_Y_TILED:
2904 /* No need to check for old gens and Y tiling since this is
2905 * about the display engine and those will be blocked before
2906 * we get here.
2907 */
2908 return 128;
2909 case I915_FORMAT_MOD_Yf_TILED:
2910 if (bits_per_pixel == 8)
2911 return 64;
2912 else
2913 return 128;
2914 default:
2915 MISSING_CASE(fb_modifier);
2916 return 64;
2917 }
2918}
2919
121920fa 2920unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
dedf278c
TU
2921 struct drm_i915_gem_object *obj,
2922 unsigned int plane)
121920fa 2923{
9abc4648 2924 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
dedf278c
TU
2925 struct i915_vma *vma;
2926 unsigned char *offset;
121920fa
TU
2927
2928 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
9abc4648 2929 view = &i915_ggtt_view_rotated;
121920fa 2930
dedf278c
TU
2931 vma = i915_gem_obj_to_ggtt_view(obj, view);
2932 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
2933 view->type))
2934 return -1;
2935
2936 offset = (unsigned char *)vma->node.start;
2937
2938 if (plane == 1) {
2939 offset += vma->ggtt_view.rotation_info.uv_start_page *
2940 PAGE_SIZE;
2941 }
2942
2943 return (unsigned long)offset;
121920fa
TU
2944}
2945
e435d6e5
ML
2946static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2947{
2948 struct drm_device *dev = intel_crtc->base.dev;
2949 struct drm_i915_private *dev_priv = dev->dev_private;
2950
2951 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2952 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2953 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
2954}
2955
a1b2278e
CK
2956/*
2957 * This function detaches (aka. unbinds) unused scalers in hardware
2958 */
0583236e 2959static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 2960{
a1b2278e
CK
2961 struct intel_crtc_scaler_state *scaler_state;
2962 int i;
2963
a1b2278e
CK
2964 scaler_state = &intel_crtc->config->scaler_state;
2965
2966 /* loop through and disable scalers that aren't in use */
2967 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
2968 if (!scaler_state->scalers[i].in_use)
2969 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
2970 }
2971}
2972
6156a456 2973u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2974{
6156a456 2975 switch (pixel_format) {
d161cf7a 2976 case DRM_FORMAT_C8:
c34ce3d1 2977 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 2978 case DRM_FORMAT_RGB565:
c34ce3d1 2979 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 2980 case DRM_FORMAT_XBGR8888:
c34ce3d1 2981 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 2982 case DRM_FORMAT_XRGB8888:
c34ce3d1 2983 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
2984 /*
2985 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2986 * to be already pre-multiplied. We need to add a knob (or a different
2987 * DRM_FORMAT) for user-space to configure that.
2988 */
f75fb42a 2989 case DRM_FORMAT_ABGR8888:
c34ce3d1 2990 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 2991 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 2992 case DRM_FORMAT_ARGB8888:
c34ce3d1 2993 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 2994 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 2995 case DRM_FORMAT_XRGB2101010:
c34ce3d1 2996 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 2997 case DRM_FORMAT_XBGR2101010:
c34ce3d1 2998 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 2999 case DRM_FORMAT_YUYV:
c34ce3d1 3000 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 3001 case DRM_FORMAT_YVYU:
c34ce3d1 3002 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 3003 case DRM_FORMAT_UYVY:
c34ce3d1 3004 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 3005 case DRM_FORMAT_VYUY:
c34ce3d1 3006 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 3007 default:
4249eeef 3008 MISSING_CASE(pixel_format);
70d21f0e 3009 }
8cfcba41 3010
c34ce3d1 3011 return 0;
6156a456 3012}
70d21f0e 3013
6156a456
CK
3014u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3015{
6156a456 3016 switch (fb_modifier) {
30af77c4 3017 case DRM_FORMAT_MOD_NONE:
70d21f0e 3018 break;
30af77c4 3019 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3020 return PLANE_CTL_TILED_X;
b321803d 3021 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3022 return PLANE_CTL_TILED_Y;
b321803d 3023 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3024 return PLANE_CTL_TILED_YF;
70d21f0e 3025 default:
6156a456 3026 MISSING_CASE(fb_modifier);
70d21f0e 3027 }
8cfcba41 3028
c34ce3d1 3029 return 0;
6156a456 3030}
70d21f0e 3031
6156a456
CK
3032u32 skl_plane_ctl_rotation(unsigned int rotation)
3033{
3b7a5119 3034 switch (rotation) {
6156a456
CK
3035 case BIT(DRM_ROTATE_0):
3036 break;
1e8df167
SJ
3037 /*
3038 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3039 * while i915 HW rotation is clockwise, thats why this swapping.
3040 */
3b7a5119 3041 case BIT(DRM_ROTATE_90):
1e8df167 3042 return PLANE_CTL_ROTATE_270;
3b7a5119 3043 case BIT(DRM_ROTATE_180):
c34ce3d1 3044 return PLANE_CTL_ROTATE_180;
3b7a5119 3045 case BIT(DRM_ROTATE_270):
1e8df167 3046 return PLANE_CTL_ROTATE_90;
6156a456
CK
3047 default:
3048 MISSING_CASE(rotation);
3049 }
3050
c34ce3d1 3051 return 0;
6156a456
CK
3052}
3053
3054static void skylake_update_primary_plane(struct drm_crtc *crtc,
3055 struct drm_framebuffer *fb,
3056 int x, int y)
3057{
3058 struct drm_device *dev = crtc->dev;
3059 struct drm_i915_private *dev_priv = dev->dev_private;
3060 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
3061 struct drm_plane *plane = crtc->primary;
3062 bool visible = to_intel_plane_state(plane->state)->visible;
6156a456
CK
3063 struct drm_i915_gem_object *obj;
3064 int pipe = intel_crtc->pipe;
3065 u32 plane_ctl, stride_div, stride;
3066 u32 tile_height, plane_offset, plane_size;
3067 unsigned int rotation;
3068 int x_offset, y_offset;
3069 unsigned long surf_addr;
6156a456
CK
3070 struct intel_crtc_state *crtc_state = intel_crtc->config;
3071 struct intel_plane_state *plane_state;
3072 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3073 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3074 int scaler_id = -1;
3075
6156a456
CK
3076 plane_state = to_intel_plane_state(plane->state);
3077
b70709a6 3078 if (!visible || !fb) {
6156a456
CK
3079 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3080 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3081 POSTING_READ(PLANE_CTL(pipe, 0));
3082 return;
3b7a5119 3083 }
70d21f0e 3084
6156a456
CK
3085 plane_ctl = PLANE_CTL_ENABLE |
3086 PLANE_CTL_PIPE_GAMMA_ENABLE |
3087 PLANE_CTL_PIPE_CSC_ENABLE;
3088
3089 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3090 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3091 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
3092
3093 rotation = plane->state->rotation;
3094 plane_ctl |= skl_plane_ctl_rotation(rotation);
3095
b321803d
DL
3096 obj = intel_fb_obj(fb);
3097 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3098 fb->pixel_format);
dedf278c 3099 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
3b7a5119 3100
a42e5a23
PZ
3101 WARN_ON(drm_rect_width(&plane_state->src) == 0);
3102
3103 scaler_id = plane_state->scaler_id;
3104 src_x = plane_state->src.x1 >> 16;
3105 src_y = plane_state->src.y1 >> 16;
3106 src_w = drm_rect_width(&plane_state->src) >> 16;
3107 src_h = drm_rect_height(&plane_state->src) >> 16;
3108 dst_x = plane_state->dst.x1;
3109 dst_y = plane_state->dst.y1;
3110 dst_w = drm_rect_width(&plane_state->dst);
3111 dst_h = drm_rect_height(&plane_state->dst);
3112
3113 WARN_ON(x != src_x || y != src_y);
6156a456 3114
3b7a5119
SJ
3115 if (intel_rotation_90_or_270(rotation)) {
3116 /* stride = Surface height in tiles */
2614f17d 3117 tile_height = intel_tile_height(dev, fb->pixel_format,
fe47ea0c 3118 fb->modifier[0], 0);
3b7a5119 3119 stride = DIV_ROUND_UP(fb->height, tile_height);
6156a456 3120 x_offset = stride * tile_height - y - src_h;
3b7a5119 3121 y_offset = x;
6156a456 3122 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3123 } else {
3124 stride = fb->pitches[0] / stride_div;
3125 x_offset = x;
3126 y_offset = y;
6156a456 3127 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3128 }
3129 plane_offset = y_offset << 16 | x_offset;
b321803d 3130
2db3366b
PZ
3131 intel_crtc->adjusted_x = x_offset;
3132 intel_crtc->adjusted_y = y_offset;
3133
70d21f0e 3134 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3135 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3136 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3137 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3138
3139 if (scaler_id >= 0) {
3140 uint32_t ps_ctrl = 0;
3141
3142 WARN_ON(!dst_w || !dst_h);
3143 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3144 crtc_state->scaler_state.scalers[scaler_id].mode;
3145 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3146 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3147 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3148 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3149 I915_WRITE(PLANE_POS(pipe, 0), 0);
3150 } else {
3151 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3152 }
3153
121920fa 3154 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3155
3156 POSTING_READ(PLANE_SURF(pipe, 0));
3157}
3158
17638cd6
JB
3159/* Assume fb object is pinned & idle & fenced and just update base pointers */
3160static int
3161intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3162 int x, int y, enum mode_set_atomic state)
3163{
3164 struct drm_device *dev = crtc->dev;
3165 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 3166
ff2a3117 3167 if (dev_priv->fbc.disable_fbc)
7733b49b 3168 dev_priv->fbc.disable_fbc(dev_priv);
81255565 3169
29b9bde6
DV
3170 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3171
3172 return 0;
81255565
JB
3173}
3174
7514747d 3175static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3176{
96a02917
VS
3177 struct drm_crtc *crtc;
3178
70e1e0ec 3179 for_each_crtc(dev, crtc) {
96a02917
VS
3180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3181 enum plane plane = intel_crtc->plane;
3182
3183 intel_prepare_page_flip(dev, plane);
3184 intel_finish_page_flip_plane(dev, plane);
3185 }
7514747d
VS
3186}
3187
3188static void intel_update_primary_planes(struct drm_device *dev)
3189{
7514747d 3190 struct drm_crtc *crtc;
96a02917 3191
70e1e0ec 3192 for_each_crtc(dev, crtc) {
11c22da6
ML
3193 struct intel_plane *plane = to_intel_plane(crtc->primary);
3194 struct intel_plane_state *plane_state;
96a02917 3195
11c22da6 3196 drm_modeset_lock_crtc(crtc, &plane->base);
11c22da6
ML
3197 plane_state = to_intel_plane_state(plane->base.state);
3198
f029ee82 3199 if (crtc->state->active && plane_state->base.fb)
11c22da6
ML
3200 plane->commit_plane(&plane->base, plane_state);
3201
3202 drm_modeset_unlock_crtc(crtc);
96a02917
VS
3203 }
3204}
3205
7514747d
VS
3206void intel_prepare_reset(struct drm_device *dev)
3207{
3208 /* no reset support for gen2 */
3209 if (IS_GEN2(dev))
3210 return;
3211
3212 /* reset doesn't touch the display */
3213 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3214 return;
3215
3216 drm_modeset_lock_all(dev);
f98ce92f
VS
3217 /*
3218 * Disabling the crtcs gracefully seems nicer. Also the
3219 * g33 docs say we should at least disable all the planes.
3220 */
6b72d486 3221 intel_display_suspend(dev);
7514747d
VS
3222}
3223
3224void intel_finish_reset(struct drm_device *dev)
3225{
3226 struct drm_i915_private *dev_priv = to_i915(dev);
3227
3228 /*
3229 * Flips in the rings will be nuked by the reset,
3230 * so complete all pending flips so that user space
3231 * will get its events and not get stuck.
3232 */
3233 intel_complete_page_flips(dev);
3234
3235 /* no reset support for gen2 */
3236 if (IS_GEN2(dev))
3237 return;
3238
3239 /* reset doesn't touch the display */
3240 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3241 /*
3242 * Flips in the rings have been nuked by the reset,
3243 * so update the base address of all primary
3244 * planes to the the last fb to make sure we're
3245 * showing the correct fb after a reset.
11c22da6
ML
3246 *
3247 * FIXME: Atomic will make this obsolete since we won't schedule
3248 * CS-based flips (which might get lost in gpu resets) any more.
7514747d
VS
3249 */
3250 intel_update_primary_planes(dev);
3251 return;
3252 }
3253
3254 /*
3255 * The display has been reset as well,
3256 * so need a full re-initialization.
3257 */
3258 intel_runtime_pm_disable_interrupts(dev_priv);
3259 intel_runtime_pm_enable_interrupts(dev_priv);
3260
3261 intel_modeset_init_hw(dev);
3262
3263 spin_lock_irq(&dev_priv->irq_lock);
3264 if (dev_priv->display.hpd_irq_setup)
3265 dev_priv->display.hpd_irq_setup(dev);
3266 spin_unlock_irq(&dev_priv->irq_lock);
3267
043e9bda 3268 intel_display_resume(dev);
7514747d
VS
3269
3270 intel_hpd_init(dev_priv);
3271
3272 drm_modeset_unlock_all(dev);
3273}
3274
2e2f351d 3275static void
14667a4b
CW
3276intel_finish_fb(struct drm_framebuffer *old_fb)
3277{
2ff8fde1 3278 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
2e2f351d 3279 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
14667a4b
CW
3280 bool was_interruptible = dev_priv->mm.interruptible;
3281 int ret;
3282
14667a4b
CW
3283 /* Big Hammer, we also need to ensure that any pending
3284 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3285 * current scanout is retired before unpinning the old
2e2f351d
CW
3286 * framebuffer. Note that we rely on userspace rendering
3287 * into the buffer attached to the pipe they are waiting
3288 * on. If not, userspace generates a GPU hang with IPEHR
3289 * point to the MI_WAIT_FOR_EVENT.
14667a4b
CW
3290 *
3291 * This should only fail upon a hung GPU, in which case we
3292 * can safely continue.
3293 */
3294 dev_priv->mm.interruptible = false;
2e2f351d 3295 ret = i915_gem_object_wait_rendering(obj, true);
14667a4b
CW
3296 dev_priv->mm.interruptible = was_interruptible;
3297
2e2f351d 3298 WARN_ON(ret);
14667a4b
CW
3299}
3300
7d5e3799
CW
3301static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3302{
3303 struct drm_device *dev = crtc->dev;
3304 struct drm_i915_private *dev_priv = dev->dev_private;
3305 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3306 bool pending;
3307
3308 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3309 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3310 return false;
3311
5e2d7afc 3312 spin_lock_irq(&dev->event_lock);
7d5e3799 3313 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3314 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3315
3316 return pending;
3317}
3318
bfd16b2a
ML
3319static void intel_update_pipe_config(struct intel_crtc *crtc,
3320 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3321{
3322 struct drm_device *dev = crtc->base.dev;
3323 struct drm_i915_private *dev_priv = dev->dev_private;
bfd16b2a
ML
3324 struct intel_crtc_state *pipe_config =
3325 to_intel_crtc_state(crtc->base.state);
e30e8f75 3326
bfd16b2a
ML
3327 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3328 crtc->base.mode = crtc->base.state->mode;
3329
3330 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3331 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3332 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75 3333
44522d85
ML
3334 if (HAS_DDI(dev))
3335 intel_set_pipe_csc(&crtc->base);
3336
e30e8f75
GP
3337 /*
3338 * Update pipe size and adjust fitter if needed: the reason for this is
3339 * that in compute_mode_changes we check the native mode (not the pfit
3340 * mode) to see if we can flip rather than do a full mode set. In the
3341 * fastboot case, we'll flip, but if we don't update the pipesrc and
3342 * pfit state, we'll end up with a big fb scanned out into the wrong
3343 * sized surface.
e30e8f75
GP
3344 */
3345
e30e8f75 3346 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3347 ((pipe_config->pipe_src_w - 1) << 16) |
3348 (pipe_config->pipe_src_h - 1));
3349
3350 /* on skylake this is done by detaching scalers */
3351 if (INTEL_INFO(dev)->gen >= 9) {
3352 skl_detach_scalers(crtc);
3353
3354 if (pipe_config->pch_pfit.enabled)
3355 skylake_pfit_enable(crtc);
3356 } else if (HAS_PCH_SPLIT(dev)) {
3357 if (pipe_config->pch_pfit.enabled)
3358 ironlake_pfit_enable(crtc);
3359 else if (old_crtc_state->pch_pfit.enabled)
3360 ironlake_pfit_disable(crtc, true);
e30e8f75 3361 }
e30e8f75
GP
3362}
3363
5e84e1a4
ZW
3364static void intel_fdi_normal_train(struct drm_crtc *crtc)
3365{
3366 struct drm_device *dev = crtc->dev;
3367 struct drm_i915_private *dev_priv = dev->dev_private;
3368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3369 int pipe = intel_crtc->pipe;
3370 u32 reg, temp;
3371
3372 /* enable normal train */
3373 reg = FDI_TX_CTL(pipe);
3374 temp = I915_READ(reg);
61e499bf 3375 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3376 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3377 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3378 } else {
3379 temp &= ~FDI_LINK_TRAIN_NONE;
3380 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3381 }
5e84e1a4
ZW
3382 I915_WRITE(reg, temp);
3383
3384 reg = FDI_RX_CTL(pipe);
3385 temp = I915_READ(reg);
3386 if (HAS_PCH_CPT(dev)) {
3387 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3388 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3389 } else {
3390 temp &= ~FDI_LINK_TRAIN_NONE;
3391 temp |= FDI_LINK_TRAIN_NONE;
3392 }
3393 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3394
3395 /* wait one idle pattern time */
3396 POSTING_READ(reg);
3397 udelay(1000);
357555c0
JB
3398
3399 /* IVB wants error correction enabled */
3400 if (IS_IVYBRIDGE(dev))
3401 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3402 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3403}
3404
8db9d77b
ZW
3405/* The FDI link training functions for ILK/Ibexpeak. */
3406static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3407{
3408 struct drm_device *dev = crtc->dev;
3409 struct drm_i915_private *dev_priv = dev->dev_private;
3410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3411 int pipe = intel_crtc->pipe;
5eddb70b 3412 u32 reg, temp, tries;
8db9d77b 3413
1c8562f6 3414 /* FDI needs bits from pipe first */
0fc932b8 3415 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3416
e1a44743
AJ
3417 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3418 for train result */
5eddb70b
CW
3419 reg = FDI_RX_IMR(pipe);
3420 temp = I915_READ(reg);
e1a44743
AJ
3421 temp &= ~FDI_RX_SYMBOL_LOCK;
3422 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3423 I915_WRITE(reg, temp);
3424 I915_READ(reg);
e1a44743
AJ
3425 udelay(150);
3426
8db9d77b 3427 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3428 reg = FDI_TX_CTL(pipe);
3429 temp = I915_READ(reg);
627eb5a3 3430 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3431 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3432 temp &= ~FDI_LINK_TRAIN_NONE;
3433 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3434 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3435
5eddb70b
CW
3436 reg = FDI_RX_CTL(pipe);
3437 temp = I915_READ(reg);
8db9d77b
ZW
3438 temp &= ~FDI_LINK_TRAIN_NONE;
3439 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3440 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3441
3442 POSTING_READ(reg);
8db9d77b
ZW
3443 udelay(150);
3444
5b2adf89 3445 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3446 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3447 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3448 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3449
5eddb70b 3450 reg = FDI_RX_IIR(pipe);
e1a44743 3451 for (tries = 0; tries < 5; tries++) {
5eddb70b 3452 temp = I915_READ(reg);
8db9d77b
ZW
3453 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3454
3455 if ((temp & FDI_RX_BIT_LOCK)) {
3456 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3457 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3458 break;
3459 }
8db9d77b 3460 }
e1a44743 3461 if (tries == 5)
5eddb70b 3462 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3463
3464 /* Train 2 */
5eddb70b
CW
3465 reg = FDI_TX_CTL(pipe);
3466 temp = I915_READ(reg);
8db9d77b
ZW
3467 temp &= ~FDI_LINK_TRAIN_NONE;
3468 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3469 I915_WRITE(reg, temp);
8db9d77b 3470
5eddb70b
CW
3471 reg = FDI_RX_CTL(pipe);
3472 temp = I915_READ(reg);
8db9d77b
ZW
3473 temp &= ~FDI_LINK_TRAIN_NONE;
3474 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3475 I915_WRITE(reg, temp);
8db9d77b 3476
5eddb70b
CW
3477 POSTING_READ(reg);
3478 udelay(150);
8db9d77b 3479
5eddb70b 3480 reg = FDI_RX_IIR(pipe);
e1a44743 3481 for (tries = 0; tries < 5; tries++) {
5eddb70b 3482 temp = I915_READ(reg);
8db9d77b
ZW
3483 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3484
3485 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3486 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3487 DRM_DEBUG_KMS("FDI train 2 done.\n");
3488 break;
3489 }
8db9d77b 3490 }
e1a44743 3491 if (tries == 5)
5eddb70b 3492 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3493
3494 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3495
8db9d77b
ZW
3496}
3497
0206e353 3498static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3499 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3500 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3501 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3502 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3503};
3504
3505/* The FDI link training functions for SNB/Cougarpoint. */
3506static void gen6_fdi_link_train(struct drm_crtc *crtc)
3507{
3508 struct drm_device *dev = crtc->dev;
3509 struct drm_i915_private *dev_priv = dev->dev_private;
3510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3511 int pipe = intel_crtc->pipe;
fa37d39e 3512 u32 reg, temp, i, retry;
8db9d77b 3513
e1a44743
AJ
3514 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3515 for train result */
5eddb70b
CW
3516 reg = FDI_RX_IMR(pipe);
3517 temp = I915_READ(reg);
e1a44743
AJ
3518 temp &= ~FDI_RX_SYMBOL_LOCK;
3519 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3520 I915_WRITE(reg, temp);
3521
3522 POSTING_READ(reg);
e1a44743
AJ
3523 udelay(150);
3524
8db9d77b 3525 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3526 reg = FDI_TX_CTL(pipe);
3527 temp = I915_READ(reg);
627eb5a3 3528 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3529 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3530 temp &= ~FDI_LINK_TRAIN_NONE;
3531 temp |= FDI_LINK_TRAIN_PATTERN_1;
3532 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3533 /* SNB-B */
3534 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3535 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3536
d74cf324
DV
3537 I915_WRITE(FDI_RX_MISC(pipe),
3538 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3539
5eddb70b
CW
3540 reg = FDI_RX_CTL(pipe);
3541 temp = I915_READ(reg);
8db9d77b
ZW
3542 if (HAS_PCH_CPT(dev)) {
3543 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3544 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3545 } else {
3546 temp &= ~FDI_LINK_TRAIN_NONE;
3547 temp |= FDI_LINK_TRAIN_PATTERN_1;
3548 }
5eddb70b
CW
3549 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3550
3551 POSTING_READ(reg);
8db9d77b
ZW
3552 udelay(150);
3553
0206e353 3554 for (i = 0; i < 4; i++) {
5eddb70b
CW
3555 reg = FDI_TX_CTL(pipe);
3556 temp = I915_READ(reg);
8db9d77b
ZW
3557 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3558 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3559 I915_WRITE(reg, temp);
3560
3561 POSTING_READ(reg);
8db9d77b
ZW
3562 udelay(500);
3563
fa37d39e
SP
3564 for (retry = 0; retry < 5; retry++) {
3565 reg = FDI_RX_IIR(pipe);
3566 temp = I915_READ(reg);
3567 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3568 if (temp & FDI_RX_BIT_LOCK) {
3569 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3570 DRM_DEBUG_KMS("FDI train 1 done.\n");
3571 break;
3572 }
3573 udelay(50);
8db9d77b 3574 }
fa37d39e
SP
3575 if (retry < 5)
3576 break;
8db9d77b
ZW
3577 }
3578 if (i == 4)
5eddb70b 3579 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3580
3581 /* Train 2 */
5eddb70b
CW
3582 reg = FDI_TX_CTL(pipe);
3583 temp = I915_READ(reg);
8db9d77b
ZW
3584 temp &= ~FDI_LINK_TRAIN_NONE;
3585 temp |= FDI_LINK_TRAIN_PATTERN_2;
3586 if (IS_GEN6(dev)) {
3587 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3588 /* SNB-B */
3589 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3590 }
5eddb70b 3591 I915_WRITE(reg, temp);
8db9d77b 3592
5eddb70b
CW
3593 reg = FDI_RX_CTL(pipe);
3594 temp = I915_READ(reg);
8db9d77b
ZW
3595 if (HAS_PCH_CPT(dev)) {
3596 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3597 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3598 } else {
3599 temp &= ~FDI_LINK_TRAIN_NONE;
3600 temp |= FDI_LINK_TRAIN_PATTERN_2;
3601 }
5eddb70b
CW
3602 I915_WRITE(reg, temp);
3603
3604 POSTING_READ(reg);
8db9d77b
ZW
3605 udelay(150);
3606
0206e353 3607 for (i = 0; i < 4; i++) {
5eddb70b
CW
3608 reg = FDI_TX_CTL(pipe);
3609 temp = I915_READ(reg);
8db9d77b
ZW
3610 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3611 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3612 I915_WRITE(reg, temp);
3613
3614 POSTING_READ(reg);
8db9d77b
ZW
3615 udelay(500);
3616
fa37d39e
SP
3617 for (retry = 0; retry < 5; retry++) {
3618 reg = FDI_RX_IIR(pipe);
3619 temp = I915_READ(reg);
3620 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3621 if (temp & FDI_RX_SYMBOL_LOCK) {
3622 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3623 DRM_DEBUG_KMS("FDI train 2 done.\n");
3624 break;
3625 }
3626 udelay(50);
8db9d77b 3627 }
fa37d39e
SP
3628 if (retry < 5)
3629 break;
8db9d77b
ZW
3630 }
3631 if (i == 4)
5eddb70b 3632 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3633
3634 DRM_DEBUG_KMS("FDI train done.\n");
3635}
3636
357555c0
JB
3637/* Manual link training for Ivy Bridge A0 parts */
3638static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3639{
3640 struct drm_device *dev = crtc->dev;
3641 struct drm_i915_private *dev_priv = dev->dev_private;
3642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3643 int pipe = intel_crtc->pipe;
139ccd3f 3644 u32 reg, temp, i, j;
357555c0
JB
3645
3646 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3647 for train result */
3648 reg = FDI_RX_IMR(pipe);
3649 temp = I915_READ(reg);
3650 temp &= ~FDI_RX_SYMBOL_LOCK;
3651 temp &= ~FDI_RX_BIT_LOCK;
3652 I915_WRITE(reg, temp);
3653
3654 POSTING_READ(reg);
3655 udelay(150);
3656
01a415fd
DV
3657 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3658 I915_READ(FDI_RX_IIR(pipe)));
3659
139ccd3f
JB
3660 /* Try each vswing and preemphasis setting twice before moving on */
3661 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3662 /* disable first in case we need to retry */
3663 reg = FDI_TX_CTL(pipe);
3664 temp = I915_READ(reg);
3665 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3666 temp &= ~FDI_TX_ENABLE;
3667 I915_WRITE(reg, temp);
357555c0 3668
139ccd3f
JB
3669 reg = FDI_RX_CTL(pipe);
3670 temp = I915_READ(reg);
3671 temp &= ~FDI_LINK_TRAIN_AUTO;
3672 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3673 temp &= ~FDI_RX_ENABLE;
3674 I915_WRITE(reg, temp);
357555c0 3675
139ccd3f 3676 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3677 reg = FDI_TX_CTL(pipe);
3678 temp = I915_READ(reg);
139ccd3f 3679 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3680 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3681 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3682 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3683 temp |= snb_b_fdi_train_param[j/2];
3684 temp |= FDI_COMPOSITE_SYNC;
3685 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3686
139ccd3f
JB
3687 I915_WRITE(FDI_RX_MISC(pipe),
3688 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3689
139ccd3f 3690 reg = FDI_RX_CTL(pipe);
357555c0 3691 temp = I915_READ(reg);
139ccd3f
JB
3692 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3693 temp |= FDI_COMPOSITE_SYNC;
3694 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3695
139ccd3f
JB
3696 POSTING_READ(reg);
3697 udelay(1); /* should be 0.5us */
357555c0 3698
139ccd3f
JB
3699 for (i = 0; i < 4; i++) {
3700 reg = FDI_RX_IIR(pipe);
3701 temp = I915_READ(reg);
3702 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3703
139ccd3f
JB
3704 if (temp & FDI_RX_BIT_LOCK ||
3705 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3706 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3707 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3708 i);
3709 break;
3710 }
3711 udelay(1); /* should be 0.5us */
3712 }
3713 if (i == 4) {
3714 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3715 continue;
3716 }
357555c0 3717
139ccd3f 3718 /* Train 2 */
357555c0
JB
3719 reg = FDI_TX_CTL(pipe);
3720 temp = I915_READ(reg);
139ccd3f
JB
3721 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3722 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3723 I915_WRITE(reg, temp);
3724
3725 reg = FDI_RX_CTL(pipe);
3726 temp = I915_READ(reg);
3727 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3728 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3729 I915_WRITE(reg, temp);
3730
3731 POSTING_READ(reg);
139ccd3f 3732 udelay(2); /* should be 1.5us */
357555c0 3733
139ccd3f
JB
3734 for (i = 0; i < 4; i++) {
3735 reg = FDI_RX_IIR(pipe);
3736 temp = I915_READ(reg);
3737 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3738
139ccd3f
JB
3739 if (temp & FDI_RX_SYMBOL_LOCK ||
3740 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3741 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3742 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3743 i);
3744 goto train_done;
3745 }
3746 udelay(2); /* should be 1.5us */
357555c0 3747 }
139ccd3f
JB
3748 if (i == 4)
3749 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3750 }
357555c0 3751
139ccd3f 3752train_done:
357555c0
JB
3753 DRM_DEBUG_KMS("FDI train done.\n");
3754}
3755
88cefb6c 3756static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3757{
88cefb6c 3758 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3759 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3760 int pipe = intel_crtc->pipe;
5eddb70b 3761 u32 reg, temp;
79e53945 3762
c64e311e 3763
c98e9dcf 3764 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3765 reg = FDI_RX_CTL(pipe);
3766 temp = I915_READ(reg);
627eb5a3 3767 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3768 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3769 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3770 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3771
3772 POSTING_READ(reg);
c98e9dcf
JB
3773 udelay(200);
3774
3775 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3776 temp = I915_READ(reg);
3777 I915_WRITE(reg, temp | FDI_PCDCLK);
3778
3779 POSTING_READ(reg);
c98e9dcf
JB
3780 udelay(200);
3781
20749730
PZ
3782 /* Enable CPU FDI TX PLL, always on for Ironlake */
3783 reg = FDI_TX_CTL(pipe);
3784 temp = I915_READ(reg);
3785 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3786 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3787
20749730
PZ
3788 POSTING_READ(reg);
3789 udelay(100);
6be4a607 3790 }
0e23b99d
JB
3791}
3792
88cefb6c
DV
3793static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3794{
3795 struct drm_device *dev = intel_crtc->base.dev;
3796 struct drm_i915_private *dev_priv = dev->dev_private;
3797 int pipe = intel_crtc->pipe;
3798 u32 reg, temp;
3799
3800 /* Switch from PCDclk to Rawclk */
3801 reg = FDI_RX_CTL(pipe);
3802 temp = I915_READ(reg);
3803 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3804
3805 /* Disable CPU FDI TX PLL */
3806 reg = FDI_TX_CTL(pipe);
3807 temp = I915_READ(reg);
3808 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3809
3810 POSTING_READ(reg);
3811 udelay(100);
3812
3813 reg = FDI_RX_CTL(pipe);
3814 temp = I915_READ(reg);
3815 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3816
3817 /* Wait for the clocks to turn off. */
3818 POSTING_READ(reg);
3819 udelay(100);
3820}
3821
0fc932b8
JB
3822static void ironlake_fdi_disable(struct drm_crtc *crtc)
3823{
3824 struct drm_device *dev = crtc->dev;
3825 struct drm_i915_private *dev_priv = dev->dev_private;
3826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3827 int pipe = intel_crtc->pipe;
3828 u32 reg, temp;
3829
3830 /* disable CPU FDI tx and PCH FDI rx */
3831 reg = FDI_TX_CTL(pipe);
3832 temp = I915_READ(reg);
3833 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3834 POSTING_READ(reg);
3835
3836 reg = FDI_RX_CTL(pipe);
3837 temp = I915_READ(reg);
3838 temp &= ~(0x7 << 16);
dfd07d72 3839 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3840 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3841
3842 POSTING_READ(reg);
3843 udelay(100);
3844
3845 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3846 if (HAS_PCH_IBX(dev))
6f06ce18 3847 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3848
3849 /* still set train pattern 1 */
3850 reg = FDI_TX_CTL(pipe);
3851 temp = I915_READ(reg);
3852 temp &= ~FDI_LINK_TRAIN_NONE;
3853 temp |= FDI_LINK_TRAIN_PATTERN_1;
3854 I915_WRITE(reg, temp);
3855
3856 reg = FDI_RX_CTL(pipe);
3857 temp = I915_READ(reg);
3858 if (HAS_PCH_CPT(dev)) {
3859 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3860 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3861 } else {
3862 temp &= ~FDI_LINK_TRAIN_NONE;
3863 temp |= FDI_LINK_TRAIN_PATTERN_1;
3864 }
3865 /* BPC in FDI rx is consistent with that in PIPECONF */
3866 temp &= ~(0x07 << 16);
dfd07d72 3867 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3868 I915_WRITE(reg, temp);
3869
3870 POSTING_READ(reg);
3871 udelay(100);
3872}
3873
5dce5b93
CW
3874bool intel_has_pending_fb_unpin(struct drm_device *dev)
3875{
3876 struct intel_crtc *crtc;
3877
3878 /* Note that we don't need to be called with mode_config.lock here
3879 * as our list of CRTC objects is static for the lifetime of the
3880 * device and so cannot disappear as we iterate. Similarly, we can
3881 * happily treat the predicates as racy, atomic checks as userspace
3882 * cannot claim and pin a new fb without at least acquring the
3883 * struct_mutex and so serialising with us.
3884 */
d3fcc808 3885 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3886 if (atomic_read(&crtc->unpin_work_count) == 0)
3887 continue;
3888
3889 if (crtc->unpin_work)
3890 intel_wait_for_vblank(dev, crtc->pipe);
3891
3892 return true;
3893 }
3894
3895 return false;
3896}
3897
d6bbafa1
CW
3898static void page_flip_completed(struct intel_crtc *intel_crtc)
3899{
3900 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3901 struct intel_unpin_work *work = intel_crtc->unpin_work;
3902
3903 /* ensure that the unpin work is consistent wrt ->pending. */
3904 smp_rmb();
3905 intel_crtc->unpin_work = NULL;
3906
3907 if (work->event)
3908 drm_send_vblank_event(intel_crtc->base.dev,
3909 intel_crtc->pipe,
3910 work->event);
3911
3912 drm_crtc_vblank_put(&intel_crtc->base);
3913
3914 wake_up_all(&dev_priv->pending_flip_queue);
3915 queue_work(dev_priv->wq, &work->work);
3916
3917 trace_i915_flip_complete(intel_crtc->plane,
3918 work->pending_flip_obj);
3919}
3920
46a55d30 3921void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3922{
0f91128d 3923 struct drm_device *dev = crtc->dev;
5bb61643 3924 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3925
2c10d571 3926 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
9c787942
CW
3927 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3928 !intel_crtc_has_pending_flip(crtc),
3929 60*HZ) == 0)) {
3930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3931
5e2d7afc 3932 spin_lock_irq(&dev->event_lock);
9c787942
CW
3933 if (intel_crtc->unpin_work) {
3934 WARN_ONCE(1, "Removing stuck page flip\n");
3935 page_flip_completed(intel_crtc);
3936 }
5e2d7afc 3937 spin_unlock_irq(&dev->event_lock);
9c787942 3938 }
5bb61643 3939
975d568a
CW
3940 if (crtc->primary->fb) {
3941 mutex_lock(&dev->struct_mutex);
3942 intel_finish_fb(crtc->primary->fb);
3943 mutex_unlock(&dev->struct_mutex);
3944 }
e6c3a2a6
CW
3945}
3946
e615efe4
ED
3947/* Program iCLKIP clock to the desired frequency */
3948static void lpt_program_iclkip(struct drm_crtc *crtc)
3949{
3950 struct drm_device *dev = crtc->dev;
3951 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3952 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3953 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3954 u32 temp;
3955
a580516d 3956 mutex_lock(&dev_priv->sb_lock);
09153000 3957
e615efe4
ED
3958 /* It is necessary to ungate the pixclk gate prior to programming
3959 * the divisors, and gate it back when it is done.
3960 */
3961 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3962
3963 /* Disable SSCCTL */
3964 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3965 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3966 SBI_SSCCTL_DISABLE,
3967 SBI_ICLK);
e615efe4
ED
3968
3969 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3970 if (clock == 20000) {
e615efe4
ED
3971 auxdiv = 1;
3972 divsel = 0x41;
3973 phaseinc = 0x20;
3974 } else {
3975 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3976 * but the adjusted_mode->crtc_clock in in KHz. To get the
3977 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3978 * convert the virtual clock precision to KHz here for higher
3979 * precision.
3980 */
3981 u32 iclk_virtual_root_freq = 172800 * 1000;
3982 u32 iclk_pi_range = 64;
3983 u32 desired_divisor, msb_divisor_value, pi_value;
3984
12d7ceed 3985 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3986 msb_divisor_value = desired_divisor / iclk_pi_range;
3987 pi_value = desired_divisor % iclk_pi_range;
3988
3989 auxdiv = 0;
3990 divsel = msb_divisor_value - 2;
3991 phaseinc = pi_value;
3992 }
3993
3994 /* This should not happen with any sane values */
3995 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3996 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3997 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3998 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3999
4000 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 4001 clock,
e615efe4
ED
4002 auxdiv,
4003 divsel,
4004 phasedir,
4005 phaseinc);
4006
4007 /* Program SSCDIVINTPHASE6 */
988d6ee8 4008 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
4009 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4010 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4011 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4012 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4013 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4014 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4015 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4016
4017 /* Program SSCAUXDIV */
988d6ee8 4018 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4019 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4020 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4021 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4022
4023 /* Enable modulator and associated divider */
988d6ee8 4024 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4025 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4026 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
4027
4028 /* Wait for initialization time */
4029 udelay(24);
4030
4031 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000 4032
a580516d 4033 mutex_unlock(&dev_priv->sb_lock);
e615efe4
ED
4034}
4035
275f01b2
DV
4036static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4037 enum pipe pch_transcoder)
4038{
4039 struct drm_device *dev = crtc->base.dev;
4040 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4041 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4042
4043 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4044 I915_READ(HTOTAL(cpu_transcoder)));
4045 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4046 I915_READ(HBLANK(cpu_transcoder)));
4047 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4048 I915_READ(HSYNC(cpu_transcoder)));
4049
4050 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4051 I915_READ(VTOTAL(cpu_transcoder)));
4052 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4053 I915_READ(VBLANK(cpu_transcoder)));
4054 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4055 I915_READ(VSYNC(cpu_transcoder)));
4056 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4057 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4058}
4059
003632d9 4060static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4061{
4062 struct drm_i915_private *dev_priv = dev->dev_private;
4063 uint32_t temp;
4064
4065 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4066 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4067 return;
4068
4069 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4070 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4071
003632d9
ACO
4072 temp &= ~FDI_BC_BIFURCATION_SELECT;
4073 if (enable)
4074 temp |= FDI_BC_BIFURCATION_SELECT;
4075
4076 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4077 I915_WRITE(SOUTH_CHICKEN1, temp);
4078 POSTING_READ(SOUTH_CHICKEN1);
4079}
4080
4081static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4082{
4083 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4084
4085 switch (intel_crtc->pipe) {
4086 case PIPE_A:
4087 break;
4088 case PIPE_B:
6e3c9717 4089 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4090 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4091 else
003632d9 4092 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4093
4094 break;
4095 case PIPE_C:
003632d9 4096 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4097
4098 break;
4099 default:
4100 BUG();
4101 }
4102}
4103
f67a559d
JB
4104/*
4105 * Enable PCH resources required for PCH ports:
4106 * - PCH PLLs
4107 * - FDI training & RX/TX
4108 * - update transcoder timings
4109 * - DP transcoding bits
4110 * - transcoder
4111 */
4112static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4113{
4114 struct drm_device *dev = crtc->dev;
4115 struct drm_i915_private *dev_priv = dev->dev_private;
4116 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4117 int pipe = intel_crtc->pipe;
ee7b9f93 4118 u32 reg, temp;
2c07245f 4119
ab9412ba 4120 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4121
1fbc0d78
DV
4122 if (IS_IVYBRIDGE(dev))
4123 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4124
cd986abb
DV
4125 /* Write the TU size bits before fdi link training, so that error
4126 * detection works. */
4127 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4128 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4129
c98e9dcf 4130 /* For PCH output, training FDI link */
674cf967 4131 dev_priv->display.fdi_link_train(crtc);
2c07245f 4132
3ad8a208
DV
4133 /* We need to program the right clock selection before writing the pixel
4134 * mutliplier into the DPLL. */
303b81e0 4135 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4136 u32 sel;
4b645f14 4137
c98e9dcf 4138 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4139 temp |= TRANS_DPLL_ENABLE(pipe);
4140 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 4141 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
4142 temp |= sel;
4143 else
4144 temp &= ~sel;
c98e9dcf 4145 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4146 }
5eddb70b 4147
3ad8a208
DV
4148 /* XXX: pch pll's can be enabled any time before we enable the PCH
4149 * transcoder, and we actually should do this to not upset any PCH
4150 * transcoder that already use the clock when we share it.
4151 *
4152 * Note that enable_shared_dpll tries to do the right thing, but
4153 * get_shared_dpll unconditionally resets the pll - we need that to have
4154 * the right LVDS enable sequence. */
85b3894f 4155 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4156
d9b6cb56
JB
4157 /* set transcoder timing, panel must allow it */
4158 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4159 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4160
303b81e0 4161 intel_fdi_normal_train(crtc);
5e84e1a4 4162
c98e9dcf 4163 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4164 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
dfd07d72 4165 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
4166 reg = TRANS_DP_CTL(pipe);
4167 temp = I915_READ(reg);
4168 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4169 TRANS_DP_SYNC_MASK |
4170 TRANS_DP_BPC_MASK);
e3ef4479 4171 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4172 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
4173
4174 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4175 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 4176 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4177 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4178
4179 switch (intel_trans_dp_port_sel(crtc)) {
4180 case PCH_DP_B:
5eddb70b 4181 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
4182 break;
4183 case PCH_DP_C:
5eddb70b 4184 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
4185 break;
4186 case PCH_DP_D:
5eddb70b 4187 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4188 break;
4189 default:
e95d41e1 4190 BUG();
32f9d658 4191 }
2c07245f 4192
5eddb70b 4193 I915_WRITE(reg, temp);
6be4a607 4194 }
b52eb4dc 4195
b8a4f404 4196 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4197}
4198
1507e5bd
PZ
4199static void lpt_pch_enable(struct drm_crtc *crtc)
4200{
4201 struct drm_device *dev = crtc->dev;
4202 struct drm_i915_private *dev_priv = dev->dev_private;
4203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4204 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4205
ab9412ba 4206 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4207
8c52b5e8 4208 lpt_program_iclkip(crtc);
1507e5bd 4209
0540e488 4210 /* Set transcoder timing. */
275f01b2 4211 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4212
937bb610 4213 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4214}
4215
190f68c5
ACO
4216struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4217 struct intel_crtc_state *crtc_state)
ee7b9f93 4218{
e2b78267 4219 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 4220 struct intel_shared_dpll *pll;
de419ab6 4221 struct intel_shared_dpll_config *shared_dpll;
e2b78267 4222 enum intel_dpll_id i;
ee7b9f93 4223
de419ab6
ML
4224 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4225
98b6bd99
DV
4226 if (HAS_PCH_IBX(dev_priv->dev)) {
4227 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 4228 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 4229 pll = &dev_priv->shared_dplls[i];
98b6bd99 4230
46edb027
DV
4231 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4232 crtc->base.base.id, pll->name);
98b6bd99 4233
de419ab6 4234 WARN_ON(shared_dpll[i].crtc_mask);
f2a69f44 4235
98b6bd99
DV
4236 goto found;
4237 }
4238
bcddf610
S
4239 if (IS_BROXTON(dev_priv->dev)) {
4240 /* PLL is attached to port in bxt */
4241 struct intel_encoder *encoder;
4242 struct intel_digital_port *intel_dig_port;
4243
4244 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4245 if (WARN_ON(!encoder))
4246 return NULL;
4247
4248 intel_dig_port = enc_to_dig_port(&encoder->base);
4249 /* 1:1 mapping between ports and PLLs */
4250 i = (enum intel_dpll_id)intel_dig_port->port;
4251 pll = &dev_priv->shared_dplls[i];
4252 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4253 crtc->base.base.id, pll->name);
de419ab6 4254 WARN_ON(shared_dpll[i].crtc_mask);
bcddf610
S
4255
4256 goto found;
4257 }
4258
e72f9fbf
DV
4259 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4260 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
4261
4262 /* Only want to check enabled timings first */
de419ab6 4263 if (shared_dpll[i].crtc_mask == 0)
ee7b9f93
JB
4264 continue;
4265
190f68c5 4266 if (memcmp(&crtc_state->dpll_hw_state,
de419ab6
ML
4267 &shared_dpll[i].hw_state,
4268 sizeof(crtc_state->dpll_hw_state)) == 0) {
8bd31e67 4269 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 4270 crtc->base.base.id, pll->name,
de419ab6 4271 shared_dpll[i].crtc_mask,
8bd31e67 4272 pll->active);
ee7b9f93
JB
4273 goto found;
4274 }
4275 }
4276
4277 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
4278 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4279 pll = &dev_priv->shared_dplls[i];
de419ab6 4280 if (shared_dpll[i].crtc_mask == 0) {
46edb027
DV
4281 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4282 crtc->base.base.id, pll->name);
ee7b9f93
JB
4283 goto found;
4284 }
4285 }
4286
4287 return NULL;
4288
4289found:
de419ab6
ML
4290 if (shared_dpll[i].crtc_mask == 0)
4291 shared_dpll[i].hw_state =
4292 crtc_state->dpll_hw_state;
f2a69f44 4293
190f68c5 4294 crtc_state->shared_dpll = i;
46edb027
DV
4295 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4296 pipe_name(crtc->pipe));
ee7b9f93 4297
de419ab6 4298 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
e04c7350 4299
ee7b9f93
JB
4300 return pll;
4301}
4302
de419ab6 4303static void intel_shared_dpll_commit(struct drm_atomic_state *state)
8bd31e67 4304{
de419ab6
ML
4305 struct drm_i915_private *dev_priv = to_i915(state->dev);
4306 struct intel_shared_dpll_config *shared_dpll;
8bd31e67
ACO
4307 struct intel_shared_dpll *pll;
4308 enum intel_dpll_id i;
4309
de419ab6
ML
4310 if (!to_intel_atomic_state(state)->dpll_set)
4311 return;
8bd31e67 4312
de419ab6 4313 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
8bd31e67
ACO
4314 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4315 pll = &dev_priv->shared_dplls[i];
de419ab6 4316 pll->config = shared_dpll[i];
8bd31e67
ACO
4317 }
4318}
4319
a1520318 4320static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4321{
4322 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 4323 int dslreg = PIPEDSL(pipe);
d4270e57
JB
4324 u32 temp;
4325
4326 temp = I915_READ(dslreg);
4327 udelay(500);
4328 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4329 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4330 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4331 }
4332}
4333
86adf9d7
ML
4334static int
4335skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4336 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4337 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4338{
86adf9d7
ML
4339 struct intel_crtc_scaler_state *scaler_state =
4340 &crtc_state->scaler_state;
4341 struct intel_crtc *intel_crtc =
4342 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4343 int need_scaling;
6156a456
CK
4344
4345 need_scaling = intel_rotation_90_or_270(rotation) ?
4346 (src_h != dst_w || src_w != dst_h):
4347 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4348
4349 /*
4350 * if plane is being disabled or scaler is no more required or force detach
4351 * - free scaler binded to this plane/crtc
4352 * - in order to do this, update crtc->scaler_usage
4353 *
4354 * Here scaler state in crtc_state is set free so that
4355 * scaler can be assigned to other user. Actual register
4356 * update to free the scaler is done in plane/panel-fit programming.
4357 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4358 */
86adf9d7 4359 if (force_detach || !need_scaling) {
a1b2278e 4360 if (*scaler_id >= 0) {
86adf9d7 4361 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4362 scaler_state->scalers[*scaler_id].in_use = 0;
4363
86adf9d7
ML
4364 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4365 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4366 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4367 scaler_state->scaler_users);
4368 *scaler_id = -1;
4369 }
4370 return 0;
4371 }
4372
4373 /* range checks */
4374 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4375 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4376
4377 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4378 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4379 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4380 "size is out of scaler range\n",
86adf9d7 4381 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4382 return -EINVAL;
4383 }
4384
86adf9d7
ML
4385 /* mark this plane as a scaler user in crtc_state */
4386 scaler_state->scaler_users |= (1 << scaler_user);
4387 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4388 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4389 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4390 scaler_state->scaler_users);
4391
4392 return 0;
4393}
4394
4395/**
4396 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4397 *
4398 * @state: crtc's scaler state
86adf9d7
ML
4399 *
4400 * Return
4401 * 0 - scaler_usage updated successfully
4402 * error - requested scaling cannot be supported or other error condition
4403 */
e435d6e5 4404int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4405{
4406 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4407 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7
ML
4408
4409 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4410 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4411
e435d6e5 4412 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
86adf9d7
ML
4413 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4414 state->pipe_src_w, state->pipe_src_h,
aad941d5 4415 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4416}
4417
4418/**
4419 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4420 *
4421 * @state: crtc's scaler state
86adf9d7
ML
4422 * @plane_state: atomic plane state to update
4423 *
4424 * Return
4425 * 0 - scaler_usage updated successfully
4426 * error - requested scaling cannot be supported or other error condition
4427 */
da20eabd
ML
4428static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4429 struct intel_plane_state *plane_state)
86adf9d7
ML
4430{
4431
4432 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4433 struct intel_plane *intel_plane =
4434 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4435 struct drm_framebuffer *fb = plane_state->base.fb;
4436 int ret;
4437
4438 bool force_detach = !fb || !plane_state->visible;
4439
4440 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4441 intel_plane->base.base.id, intel_crtc->pipe,
4442 drm_plane_index(&intel_plane->base));
4443
4444 ret = skl_update_scaler(crtc_state, force_detach,
4445 drm_plane_index(&intel_plane->base),
4446 &plane_state->scaler_id,
4447 plane_state->base.rotation,
4448 drm_rect_width(&plane_state->src) >> 16,
4449 drm_rect_height(&plane_state->src) >> 16,
4450 drm_rect_width(&plane_state->dst),
4451 drm_rect_height(&plane_state->dst));
4452
4453 if (ret || plane_state->scaler_id < 0)
4454 return ret;
4455
a1b2278e 4456 /* check colorkey */
818ed961 4457 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4458 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4459 intel_plane->base.base.id);
a1b2278e
CK
4460 return -EINVAL;
4461 }
4462
4463 /* Check src format */
86adf9d7
ML
4464 switch (fb->pixel_format) {
4465 case DRM_FORMAT_RGB565:
4466 case DRM_FORMAT_XBGR8888:
4467 case DRM_FORMAT_XRGB8888:
4468 case DRM_FORMAT_ABGR8888:
4469 case DRM_FORMAT_ARGB8888:
4470 case DRM_FORMAT_XRGB2101010:
4471 case DRM_FORMAT_XBGR2101010:
4472 case DRM_FORMAT_YUYV:
4473 case DRM_FORMAT_YVYU:
4474 case DRM_FORMAT_UYVY:
4475 case DRM_FORMAT_VYUY:
4476 break;
4477 default:
4478 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4479 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4480 return -EINVAL;
a1b2278e
CK
4481 }
4482
a1b2278e
CK
4483 return 0;
4484}
4485
e435d6e5
ML
4486static void skylake_scaler_disable(struct intel_crtc *crtc)
4487{
4488 int i;
4489
4490 for (i = 0; i < crtc->num_scalers; i++)
4491 skl_detach_scaler(crtc, i);
4492}
4493
4494static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4495{
4496 struct drm_device *dev = crtc->base.dev;
4497 struct drm_i915_private *dev_priv = dev->dev_private;
4498 int pipe = crtc->pipe;
a1b2278e
CK
4499 struct intel_crtc_scaler_state *scaler_state =
4500 &crtc->config->scaler_state;
4501
4502 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4503
6e3c9717 4504 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4505 int id;
4506
4507 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4508 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4509 return;
4510 }
4511
4512 id = scaler_state->scaler_id;
4513 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4514 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4515 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4516 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4517
4518 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4519 }
4520}
4521
b074cec8
JB
4522static void ironlake_pfit_enable(struct intel_crtc *crtc)
4523{
4524 struct drm_device *dev = crtc->base.dev;
4525 struct drm_i915_private *dev_priv = dev->dev_private;
4526 int pipe = crtc->pipe;
4527
6e3c9717 4528 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4529 /* Force use of hard-coded filter coefficients
4530 * as some pre-programmed values are broken,
4531 * e.g. x201.
4532 */
4533 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4534 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4535 PF_PIPE_SEL_IVB(pipe));
4536 else
4537 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4538 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4539 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4540 }
4541}
4542
20bc8673 4543void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4544{
cea165c3
VS
4545 struct drm_device *dev = crtc->base.dev;
4546 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4547
6e3c9717 4548 if (!crtc->config->ips_enabled)
d77e4531
PZ
4549 return;
4550
cea165c3
VS
4551 /* We can only enable IPS after we enable a plane and wait for a vblank */
4552 intel_wait_for_vblank(dev, crtc->pipe);
4553
d77e4531 4554 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4555 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4556 mutex_lock(&dev_priv->rps.hw_lock);
4557 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4558 mutex_unlock(&dev_priv->rps.hw_lock);
4559 /* Quoting Art Runyan: "its not safe to expect any particular
4560 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4561 * mailbox." Moreover, the mailbox may return a bogus state,
4562 * so we need to just enable it and continue on.
2a114cc1
BW
4563 */
4564 } else {
4565 I915_WRITE(IPS_CTL, IPS_ENABLE);
4566 /* The bit only becomes 1 in the next vblank, so this wait here
4567 * is essentially intel_wait_for_vblank. If we don't have this
4568 * and don't wait for vblanks until the end of crtc_enable, then
4569 * the HW state readout code will complain that the expected
4570 * IPS_CTL value is not the one we read. */
4571 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4572 DRM_ERROR("Timed out waiting for IPS enable\n");
4573 }
d77e4531
PZ
4574}
4575
20bc8673 4576void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4577{
4578 struct drm_device *dev = crtc->base.dev;
4579 struct drm_i915_private *dev_priv = dev->dev_private;
4580
6e3c9717 4581 if (!crtc->config->ips_enabled)
d77e4531
PZ
4582 return;
4583
4584 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4585 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4586 mutex_lock(&dev_priv->rps.hw_lock);
4587 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4588 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4589 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4590 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4591 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4592 } else {
2a114cc1 4593 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4594 POSTING_READ(IPS_CTL);
4595 }
d77e4531
PZ
4596
4597 /* We need to wait for a vblank before we can disable the plane. */
4598 intel_wait_for_vblank(dev, crtc->pipe);
4599}
4600
4601/** Loads the palette/gamma unit for the CRTC with the prepared values */
4602static void intel_crtc_load_lut(struct drm_crtc *crtc)
4603{
4604 struct drm_device *dev = crtc->dev;
4605 struct drm_i915_private *dev_priv = dev->dev_private;
4606 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4607 enum pipe pipe = intel_crtc->pipe;
d77e4531
PZ
4608 int i;
4609 bool reenable_ips = false;
4610
4611 /* The clocks have to be on to load the palette. */
53d9f4e9 4612 if (!crtc->state->active)
d77e4531
PZ
4613 return;
4614
50360403 4615 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
409ee761 4616 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
d77e4531
PZ
4617 assert_dsi_pll_enabled(dev_priv);
4618 else
4619 assert_pll_enabled(dev_priv, pipe);
4620 }
4621
d77e4531
PZ
4622 /* Workaround : Do not read or write the pipe palette/gamma data while
4623 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4624 */
6e3c9717 4625 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4626 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4627 GAMMA_MODE_MODE_SPLIT)) {
4628 hsw_disable_ips(intel_crtc);
4629 reenable_ips = true;
4630 }
4631
4632 for (i = 0; i < 256; i++) {
f65a9c5b
VS
4633 u32 palreg;
4634
4635 if (HAS_GMCH_DISPLAY(dev))
4636 palreg = PALETTE(pipe, i);
4637 else
4638 palreg = LGC_PALETTE(pipe, i);
4639
4640 I915_WRITE(palreg,
d77e4531
PZ
4641 (intel_crtc->lut_r[i] << 16) |
4642 (intel_crtc->lut_g[i] << 8) |
4643 intel_crtc->lut_b[i]);
4644 }
4645
4646 if (reenable_ips)
4647 hsw_enable_ips(intel_crtc);
4648}
4649
7cac945f 4650static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4651{
7cac945f 4652 if (intel_crtc->overlay) {
d3eedb1a
VS
4653 struct drm_device *dev = intel_crtc->base.dev;
4654 struct drm_i915_private *dev_priv = dev->dev_private;
4655
4656 mutex_lock(&dev->struct_mutex);
4657 dev_priv->mm.interruptible = false;
4658 (void) intel_overlay_switch_off(intel_crtc->overlay);
4659 dev_priv->mm.interruptible = true;
4660 mutex_unlock(&dev->struct_mutex);
4661 }
4662
4663 /* Let userspace switch the overlay on again. In most cases userspace
4664 * has to recompute where to put it anyway.
4665 */
4666}
4667
87d4300a
ML
4668/**
4669 * intel_post_enable_primary - Perform operations after enabling primary plane
4670 * @crtc: the CRTC whose primary plane was just enabled
4671 *
4672 * Performs potentially sleeping operations that must be done after the primary
4673 * plane is enabled, such as updating FBC and IPS. Note that this may be
4674 * called due to an explicit primary plane update, or due to an implicit
4675 * re-enable that is caused when a sprite plane is updated to no longer
4676 * completely hide the primary plane.
4677 */
4678static void
4679intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4680{
4681 struct drm_device *dev = crtc->dev;
87d4300a 4682 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4683 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4684 int pipe = intel_crtc->pipe;
a5c4d7bc 4685
87d4300a
ML
4686 /*
4687 * BDW signals flip done immediately if the plane
4688 * is disabled, even if the plane enable is already
4689 * armed to occur at the next vblank :(
4690 */
4691 if (IS_BROADWELL(dev))
4692 intel_wait_for_vblank(dev, pipe);
a5c4d7bc 4693
87d4300a
ML
4694 /*
4695 * FIXME IPS should be fine as long as one plane is
4696 * enabled, but in practice it seems to have problems
4697 * when going from primary only to sprite only and vice
4698 * versa.
4699 */
a5c4d7bc
VS
4700 hsw_enable_ips(intel_crtc);
4701
f99d7069 4702 /*
87d4300a
ML
4703 * Gen2 reports pipe underruns whenever all planes are disabled.
4704 * So don't enable underrun reporting before at least some planes
4705 * are enabled.
4706 * FIXME: Need to fix the logic to work when we turn off all planes
4707 * but leave the pipe running.
f99d7069 4708 */
87d4300a
ML
4709 if (IS_GEN2(dev))
4710 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4711
4712 /* Underruns don't raise interrupts, so check manually. */
4713 if (HAS_GMCH_DISPLAY(dev))
4714 i9xx_check_fifo_underruns(dev_priv);
a5c4d7bc
VS
4715}
4716
87d4300a
ML
4717/**
4718 * intel_pre_disable_primary - Perform operations before disabling primary plane
4719 * @crtc: the CRTC whose primary plane is to be disabled
4720 *
4721 * Performs potentially sleeping operations that must be done before the
4722 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4723 * be called due to an explicit primary plane update, or due to an implicit
4724 * disable that is caused when a sprite plane completely hides the primary
4725 * plane.
4726 */
4727static void
4728intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4729{
4730 struct drm_device *dev = crtc->dev;
4731 struct drm_i915_private *dev_priv = dev->dev_private;
4732 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4733 int pipe = intel_crtc->pipe;
a5c4d7bc 4734
87d4300a
ML
4735 /*
4736 * Gen2 reports pipe underruns whenever all planes are disabled.
4737 * So diasble underrun reporting before all the planes get disabled.
4738 * FIXME: Need to fix the logic to work when we turn off all planes
4739 * but leave the pipe running.
4740 */
4741 if (IS_GEN2(dev))
4742 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4743
87d4300a
ML
4744 /*
4745 * Vblank time updates from the shadow to live plane control register
4746 * are blocked if the memory self-refresh mode is active at that
4747 * moment. So to make sure the plane gets truly disabled, disable
4748 * first the self-refresh mode. The self-refresh enable bit in turn
4749 * will be checked/applied by the HW only at the next frame start
4750 * event which is after the vblank start event, so we need to have a
4751 * wait-for-vblank between disabling the plane and the pipe.
4752 */
262cd2e1 4753 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4754 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4755 dev_priv->wm.vlv.cxsr = false;
4756 intel_wait_for_vblank(dev, pipe);
4757 }
87d4300a 4758
87d4300a
ML
4759 /*
4760 * FIXME IPS should be fine as long as one plane is
4761 * enabled, but in practice it seems to have problems
4762 * when going from primary only to sprite only and vice
4763 * versa.
4764 */
a5c4d7bc 4765 hsw_disable_ips(intel_crtc);
87d4300a
ML
4766}
4767
ac21b225
ML
4768static void intel_post_plane_update(struct intel_crtc *crtc)
4769{
4770 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4771 struct drm_device *dev = crtc->base.dev;
7733b49b 4772 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225
ML
4773
4774 if (atomic->wait_vblank)
4775 intel_wait_for_vblank(dev, crtc->pipe);
4776
4777 intel_frontbuffer_flip(dev, atomic->fb_bits);
4778
852eb00d
VS
4779 if (atomic->disable_cxsr)
4780 crtc->wm.cxsr_allowed = true;
4781
f015c551
VS
4782 if (crtc->atomic.update_wm_post)
4783 intel_update_watermarks(&crtc->base);
4784
c80ac854 4785 if (atomic->update_fbc)
7733b49b 4786 intel_fbc_update(dev_priv);
ac21b225
ML
4787
4788 if (atomic->post_enable_primary)
4789 intel_post_enable_primary(&crtc->base);
4790
ac21b225
ML
4791 memset(atomic, 0, sizeof(*atomic));
4792}
4793
4794static void intel_pre_plane_update(struct intel_crtc *crtc)
4795{
4796 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4797 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225 4798 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
ac21b225
ML
4799
4800 if (atomic->wait_for_flips)
4801 intel_crtc_wait_for_pending_flips(&crtc->base);
4802
c80ac854 4803 if (atomic->disable_fbc)
25ad93fd 4804 intel_fbc_disable_crtc(crtc);
ac21b225 4805
066cf55b
RV
4806 if (crtc->atomic.disable_ips)
4807 hsw_disable_ips(crtc);
4808
ac21b225
ML
4809 if (atomic->pre_disable_primary)
4810 intel_pre_disable_primary(&crtc->base);
852eb00d
VS
4811
4812 if (atomic->disable_cxsr) {
4813 crtc->wm.cxsr_allowed = false;
4814 intel_set_memory_cxsr(dev_priv, false);
4815 }
ac21b225
ML
4816}
4817
d032ffa0 4818static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4819{
4820 struct drm_device *dev = crtc->dev;
4821 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4822 struct drm_plane *p;
87d4300a
ML
4823 int pipe = intel_crtc->pipe;
4824
7cac945f 4825 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4826
d032ffa0
ML
4827 drm_for_each_plane_mask(p, dev, plane_mask)
4828 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4829
f99d7069
DV
4830 /*
4831 * FIXME: Once we grow proper nuclear flip support out of this we need
4832 * to compute the mask of flip planes precisely. For the time being
4833 * consider this a flip to a NULL plane.
4834 */
4835 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4836}
4837
f67a559d
JB
4838static void ironlake_crtc_enable(struct drm_crtc *crtc)
4839{
4840 struct drm_device *dev = crtc->dev;
4841 struct drm_i915_private *dev_priv = dev->dev_private;
4842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4843 struct intel_encoder *encoder;
f67a559d 4844 int pipe = intel_crtc->pipe;
f67a559d 4845
53d9f4e9 4846 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4847 return;
4848
6e3c9717 4849 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4850 intel_prepare_shared_dpll(intel_crtc);
4851
6e3c9717 4852 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4853 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4854
4855 intel_set_pipe_timings(intel_crtc);
4856
6e3c9717 4857 if (intel_crtc->config->has_pch_encoder) {
29407aab 4858 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4859 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4860 }
4861
4862 ironlake_set_pipeconf(crtc);
4863
f67a559d 4864 intel_crtc->active = true;
8664281b 4865
a72e4c9f
DV
4866 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4867 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4868
f6736a1a 4869 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4870 if (encoder->pre_enable)
4871 encoder->pre_enable(encoder);
f67a559d 4872
6e3c9717 4873 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4874 /* Note: FDI PLL enabling _must_ be done before we enable the
4875 * cpu pipes, hence this is separate from all the other fdi/pch
4876 * enabling. */
88cefb6c 4877 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4878 } else {
4879 assert_fdi_tx_disabled(dev_priv, pipe);
4880 assert_fdi_rx_disabled(dev_priv, pipe);
4881 }
f67a559d 4882
b074cec8 4883 ironlake_pfit_enable(intel_crtc);
f67a559d 4884
9c54c0dd
JB
4885 /*
4886 * On ILK+ LUT must be loaded before the pipe is running but with
4887 * clocks enabled
4888 */
4889 intel_crtc_load_lut(crtc);
4890
f37fcc2a 4891 intel_update_watermarks(crtc);
e1fdc473 4892 intel_enable_pipe(intel_crtc);
f67a559d 4893
6e3c9717 4894 if (intel_crtc->config->has_pch_encoder)
f67a559d 4895 ironlake_pch_enable(crtc);
c98e9dcf 4896
f9b61ff6
DV
4897 assert_vblank_disabled(crtc);
4898 drm_crtc_vblank_on(crtc);
4899
fa5c73b1
DV
4900 for_each_encoder_on_crtc(dev, crtc, encoder)
4901 encoder->enable(encoder);
61b77ddd
DV
4902
4903 if (HAS_PCH_CPT(dev))
a1520318 4904 cpt_verify_modeset(dev, intel_crtc->pipe);
6be4a607
JB
4905}
4906
42db64ef
PZ
4907/* IPS only exists on ULT machines and is tied to pipe A. */
4908static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4909{
f5adf94e 4910 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4911}
4912
4f771f10
PZ
4913static void haswell_crtc_enable(struct drm_crtc *crtc)
4914{
4915 struct drm_device *dev = crtc->dev;
4916 struct drm_i915_private *dev_priv = dev->dev_private;
4917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4918 struct intel_encoder *encoder;
99d736a2
ML
4919 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4920 struct intel_crtc_state *pipe_config =
4921 to_intel_crtc_state(crtc->state);
7d4aefd0 4922 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
4f771f10 4923
53d9f4e9 4924 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
4925 return;
4926
df8ad70c
DV
4927 if (intel_crtc_to_shared_dpll(intel_crtc))
4928 intel_enable_shared_dpll(intel_crtc);
4929
6e3c9717 4930 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4931 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97
DV
4932
4933 intel_set_pipe_timings(intel_crtc);
4934
6e3c9717
ACO
4935 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4936 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4937 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4938 }
4939
6e3c9717 4940 if (intel_crtc->config->has_pch_encoder) {
229fca97 4941 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4942 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4943 }
4944
4945 haswell_set_pipeconf(crtc);
4946
4947 intel_set_pipe_csc(crtc);
4948
4f771f10 4949 intel_crtc->active = true;
8664281b 4950
a72e4c9f 4951 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
7d4aefd0
SS
4952 for_each_encoder_on_crtc(dev, crtc, encoder) {
4953 if (encoder->pre_pll_enable)
4954 encoder->pre_pll_enable(encoder);
4f771f10
PZ
4955 if (encoder->pre_enable)
4956 encoder->pre_enable(encoder);
7d4aefd0 4957 }
4f771f10 4958
6e3c9717 4959 if (intel_crtc->config->has_pch_encoder) {
a72e4c9f
DV
4960 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4961 true);
4fe9467d
ID
4962 dev_priv->display.fdi_link_train(crtc);
4963 }
4964
7d4aefd0
SS
4965 if (!is_dsi)
4966 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4967
1c132b44 4968 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 4969 skylake_pfit_enable(intel_crtc);
ff6d9f55 4970 else
1c132b44 4971 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4972
4973 /*
4974 * On ILK+ LUT must be loaded before the pipe is running but with
4975 * clocks enabled
4976 */
4977 intel_crtc_load_lut(crtc);
4978
1f544388 4979 intel_ddi_set_pipe_settings(crtc);
7d4aefd0
SS
4980 if (!is_dsi)
4981 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4982
f37fcc2a 4983 intel_update_watermarks(crtc);
e1fdc473 4984 intel_enable_pipe(intel_crtc);
42db64ef 4985
6e3c9717 4986 if (intel_crtc->config->has_pch_encoder)
1507e5bd 4987 lpt_pch_enable(crtc);
4f771f10 4988
7d4aefd0 4989 if (intel_crtc->config->dp_encoder_is_mst && !is_dsi)
0e32b39c
DA
4990 intel_ddi_set_vc_payload_alloc(crtc, true);
4991
f9b61ff6
DV
4992 assert_vblank_disabled(crtc);
4993 drm_crtc_vblank_on(crtc);
4994
8807e55b 4995 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4996 encoder->enable(encoder);
8807e55b
JN
4997 intel_opregion_notify_encoder(encoder, true);
4998 }
4f771f10 4999
e4916946
PZ
5000 /* If we change the relative order between pipe/planes enabling, we need
5001 * to change the workaround. */
99d736a2
ML
5002 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5003 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5004 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5005 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5006 }
4f771f10
PZ
5007}
5008
bfd16b2a 5009static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
5010{
5011 struct drm_device *dev = crtc->base.dev;
5012 struct drm_i915_private *dev_priv = dev->dev_private;
5013 int pipe = crtc->pipe;
5014
5015 /* To avoid upsetting the power well on haswell only disable the pfit if
5016 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 5017 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5018 I915_WRITE(PF_CTL(pipe), 0);
5019 I915_WRITE(PF_WIN_POS(pipe), 0);
5020 I915_WRITE(PF_WIN_SZ(pipe), 0);
5021 }
5022}
5023
6be4a607
JB
5024static void ironlake_crtc_disable(struct drm_crtc *crtc)
5025{
5026 struct drm_device *dev = crtc->dev;
5027 struct drm_i915_private *dev_priv = dev->dev_private;
5028 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5029 struct intel_encoder *encoder;
6be4a607 5030 int pipe = intel_crtc->pipe;
5eddb70b 5031 u32 reg, temp;
b52eb4dc 5032
ea9d758d
DV
5033 for_each_encoder_on_crtc(dev, crtc, encoder)
5034 encoder->disable(encoder);
5035
f9b61ff6
DV
5036 drm_crtc_vblank_off(crtc);
5037 assert_vblank_disabled(crtc);
5038
6e3c9717 5039 if (intel_crtc->config->has_pch_encoder)
a72e4c9f 5040 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
d925c59a 5041
575f7ab7 5042 intel_disable_pipe(intel_crtc);
32f9d658 5043
bfd16b2a 5044 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5045
5a74f70a
VS
5046 if (intel_crtc->config->has_pch_encoder)
5047 ironlake_fdi_disable(crtc);
5048
bf49ec8c
DV
5049 for_each_encoder_on_crtc(dev, crtc, encoder)
5050 if (encoder->post_disable)
5051 encoder->post_disable(encoder);
2c07245f 5052
6e3c9717 5053 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5054 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5055
d925c59a
DV
5056 if (HAS_PCH_CPT(dev)) {
5057 /* disable TRANS_DP_CTL */
5058 reg = TRANS_DP_CTL(pipe);
5059 temp = I915_READ(reg);
5060 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5061 TRANS_DP_PORT_SEL_MASK);
5062 temp |= TRANS_DP_PORT_SEL_NONE;
5063 I915_WRITE(reg, temp);
5064
5065 /* disable DPLL_SEL */
5066 temp = I915_READ(PCH_DPLL_SEL);
11887397 5067 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5068 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5069 }
e3421a18 5070
d925c59a
DV
5071 ironlake_fdi_pll_disable(intel_crtc);
5072 }
6be4a607 5073}
1b3c7a47 5074
4f771f10 5075static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5076{
4f771f10
PZ
5077 struct drm_device *dev = crtc->dev;
5078 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5079 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5080 struct intel_encoder *encoder;
6e3c9717 5081 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7d4aefd0 5082 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
ee7b9f93 5083
8807e55b
JN
5084 for_each_encoder_on_crtc(dev, crtc, encoder) {
5085 intel_opregion_notify_encoder(encoder, false);
4f771f10 5086 encoder->disable(encoder);
8807e55b 5087 }
4f771f10 5088
f9b61ff6
DV
5089 drm_crtc_vblank_off(crtc);
5090 assert_vblank_disabled(crtc);
5091
6e3c9717 5092 if (intel_crtc->config->has_pch_encoder)
a72e4c9f
DV
5093 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5094 false);
575f7ab7 5095 intel_disable_pipe(intel_crtc);
4f771f10 5096
6e3c9717 5097 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5098 intel_ddi_set_vc_payload_alloc(crtc, false);
5099
7d4aefd0
SS
5100 if (!is_dsi)
5101 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5102
1c132b44 5103 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5104 skylake_scaler_disable(intel_crtc);
ff6d9f55 5105 else
bfd16b2a 5106 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5107
7d4aefd0
SS
5108 if (!is_dsi)
5109 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5110
6e3c9717 5111 if (intel_crtc->config->has_pch_encoder) {
ab4d966c 5112 lpt_disable_pch_transcoder(dev_priv);
1ad960f2 5113 intel_ddi_fdi_disable(crtc);
83616634 5114 }
4f771f10 5115
97b040aa
ID
5116 for_each_encoder_on_crtc(dev, crtc, encoder)
5117 if (encoder->post_disable)
5118 encoder->post_disable(encoder);
4f771f10
PZ
5119}
5120
2dd24552
JB
5121static void i9xx_pfit_enable(struct intel_crtc *crtc)
5122{
5123 struct drm_device *dev = crtc->base.dev;
5124 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5125 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5126
681a8504 5127 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5128 return;
5129
2dd24552 5130 /*
c0b03411
DV
5131 * The panel fitter should only be adjusted whilst the pipe is disabled,
5132 * according to register description and PRM.
2dd24552 5133 */
c0b03411
DV
5134 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5135 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5136
b074cec8
JB
5137 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5138 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5139
5140 /* Border color in case we don't scale up to the full screen. Black by
5141 * default, change to something else for debugging. */
5142 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5143}
5144
d05410f9
DA
5145static enum intel_display_power_domain port_to_power_domain(enum port port)
5146{
5147 switch (port) {
5148 case PORT_A:
5149 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5150 case PORT_B:
5151 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5152 case PORT_C:
5153 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5154 case PORT_D:
5155 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
d8e19f99
XZ
5156 case PORT_E:
5157 return POWER_DOMAIN_PORT_DDI_E_2_LANES;
d05410f9
DA
5158 default:
5159 WARN_ON_ONCE(1);
5160 return POWER_DOMAIN_PORT_OTHER;
5161 }
5162}
5163
77d22dca
ID
5164#define for_each_power_domain(domain, mask) \
5165 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5166 if ((1 << (domain)) & (mask))
5167
319be8ae
ID
5168enum intel_display_power_domain
5169intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5170{
5171 struct drm_device *dev = intel_encoder->base.dev;
5172 struct intel_digital_port *intel_dig_port;
5173
5174 switch (intel_encoder->type) {
5175 case INTEL_OUTPUT_UNKNOWN:
5176 /* Only DDI platforms should ever use this output type */
5177 WARN_ON_ONCE(!HAS_DDI(dev));
5178 case INTEL_OUTPUT_DISPLAYPORT:
5179 case INTEL_OUTPUT_HDMI:
5180 case INTEL_OUTPUT_EDP:
5181 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5182 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5183 case INTEL_OUTPUT_DP_MST:
5184 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5185 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5186 case INTEL_OUTPUT_ANALOG:
5187 return POWER_DOMAIN_PORT_CRT;
5188 case INTEL_OUTPUT_DSI:
5189 return POWER_DOMAIN_PORT_DSI;
5190 default:
5191 return POWER_DOMAIN_PORT_OTHER;
5192 }
5193}
5194
5195static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5196{
319be8ae
ID
5197 struct drm_device *dev = crtc->dev;
5198 struct intel_encoder *intel_encoder;
5199 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5200 enum pipe pipe = intel_crtc->pipe;
77d22dca
ID
5201 unsigned long mask;
5202 enum transcoder transcoder;
5203
292b990e
ML
5204 if (!crtc->state->active)
5205 return 0;
5206
77d22dca
ID
5207 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5208
5209 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5210 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6e3c9717
ACO
5211 if (intel_crtc->config->pch_pfit.enabled ||
5212 intel_crtc->config->pch_pfit.force_thru)
77d22dca
ID
5213 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5214
319be8ae
ID
5215 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5216 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5217
77d22dca
ID
5218 return mask;
5219}
5220
292b990e 5221static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5222{
292b990e
ML
5223 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5225 enum intel_display_power_domain domain;
5226 unsigned long domains, new_domains, old_domains;
77d22dca 5227
292b990e
ML
5228 old_domains = intel_crtc->enabled_power_domains;
5229 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
77d22dca 5230
292b990e
ML
5231 domains = new_domains & ~old_domains;
5232
5233 for_each_power_domain(domain, domains)
5234 intel_display_power_get(dev_priv, domain);
5235
5236 return old_domains & ~new_domains;
5237}
5238
5239static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5240 unsigned long domains)
5241{
5242 enum intel_display_power_domain domain;
5243
5244 for_each_power_domain(domain, domains)
5245 intel_display_power_put(dev_priv, domain);
5246}
77d22dca 5247
292b990e
ML
5248static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
5249{
5250 struct drm_device *dev = state->dev;
5251 struct drm_i915_private *dev_priv = dev->dev_private;
5252 unsigned long put_domains[I915_MAX_PIPES] = {};
5253 struct drm_crtc_state *crtc_state;
5254 struct drm_crtc *crtc;
5255 int i;
77d22dca 5256
292b990e
ML
5257 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5258 if (needs_modeset(crtc->state))
5259 put_domains[to_intel_crtc(crtc)->pipe] =
5260 modeset_get_crtc_power_domains(crtc);
77d22dca
ID
5261 }
5262
27c329ed
ML
5263 if (dev_priv->display.modeset_commit_cdclk) {
5264 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5265
5266 if (cdclk != dev_priv->cdclk_freq &&
5267 !WARN_ON(!state->allow_modeset))
5268 dev_priv->display.modeset_commit_cdclk(state);
5269 }
50f6e502 5270
292b990e
ML
5271 for (i = 0; i < I915_MAX_PIPES; i++)
5272 if (put_domains[i])
5273 modeset_put_power_domains(dev_priv, put_domains[i]);
77d22dca
ID
5274}
5275
adafdc6f
MK
5276static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5277{
5278 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5279
5280 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5281 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5282 return max_cdclk_freq;
5283 else if (IS_CHERRYVIEW(dev_priv))
5284 return max_cdclk_freq*95/100;
5285 else if (INTEL_INFO(dev_priv)->gen < 4)
5286 return 2*max_cdclk_freq*90/100;
5287 else
5288 return max_cdclk_freq*90/100;
5289}
5290
560a7ae4
DL
5291static void intel_update_max_cdclk(struct drm_device *dev)
5292{
5293 struct drm_i915_private *dev_priv = dev->dev_private;
5294
5295 if (IS_SKYLAKE(dev)) {
5296 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5297
5298 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5299 dev_priv->max_cdclk_freq = 675000;
5300 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5301 dev_priv->max_cdclk_freq = 540000;
5302 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5303 dev_priv->max_cdclk_freq = 450000;
5304 else
5305 dev_priv->max_cdclk_freq = 337500;
5306 } else if (IS_BROADWELL(dev)) {
5307 /*
5308 * FIXME with extra cooling we can allow
5309 * 540 MHz for ULX and 675 Mhz for ULT.
5310 * How can we know if extra cooling is
5311 * available? PCI ID, VTB, something else?
5312 */
5313 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5314 dev_priv->max_cdclk_freq = 450000;
5315 else if (IS_BDW_ULX(dev))
5316 dev_priv->max_cdclk_freq = 450000;
5317 else if (IS_BDW_ULT(dev))
5318 dev_priv->max_cdclk_freq = 540000;
5319 else
5320 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5321 } else if (IS_CHERRYVIEW(dev)) {
5322 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5323 } else if (IS_VALLEYVIEW(dev)) {
5324 dev_priv->max_cdclk_freq = 400000;
5325 } else {
5326 /* otherwise assume cdclk is fixed */
5327 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5328 }
5329
adafdc6f
MK
5330 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5331
560a7ae4
DL
5332 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5333 dev_priv->max_cdclk_freq);
adafdc6f
MK
5334
5335 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5336 dev_priv->max_dotclk_freq);
560a7ae4
DL
5337}
5338
5339static void intel_update_cdclk(struct drm_device *dev)
5340{
5341 struct drm_i915_private *dev_priv = dev->dev_private;
5342
5343 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5344 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5345 dev_priv->cdclk_freq);
5346
5347 /*
5348 * Program the gmbus_freq based on the cdclk frequency.
5349 * BSpec erroneously claims we should aim for 4MHz, but
5350 * in fact 1MHz is the correct frequency.
5351 */
5352 if (IS_VALLEYVIEW(dev)) {
5353 /*
5354 * Program the gmbus_freq based on the cdclk frequency.
5355 * BSpec erroneously claims we should aim for 4MHz, but
5356 * in fact 1MHz is the correct frequency.
5357 */
5358 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5359 }
5360
5361 if (dev_priv->max_cdclk_freq == 0)
5362 intel_update_max_cdclk(dev);
5363}
5364
70d0c574 5365static void broxton_set_cdclk(struct drm_device *dev, int frequency)
f8437dd1
VK
5366{
5367 struct drm_i915_private *dev_priv = dev->dev_private;
5368 uint32_t divider;
5369 uint32_t ratio;
5370 uint32_t current_freq;
5371 int ret;
5372
5373 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5374 switch (frequency) {
5375 case 144000:
5376 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5377 ratio = BXT_DE_PLL_RATIO(60);
5378 break;
5379 case 288000:
5380 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5381 ratio = BXT_DE_PLL_RATIO(60);
5382 break;
5383 case 384000:
5384 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5385 ratio = BXT_DE_PLL_RATIO(60);
5386 break;
5387 case 576000:
5388 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5389 ratio = BXT_DE_PLL_RATIO(60);
5390 break;
5391 case 624000:
5392 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5393 ratio = BXT_DE_PLL_RATIO(65);
5394 break;
5395 case 19200:
5396 /*
5397 * Bypass frequency with DE PLL disabled. Init ratio, divider
5398 * to suppress GCC warning.
5399 */
5400 ratio = 0;
5401 divider = 0;
5402 break;
5403 default:
5404 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5405
5406 return;
5407 }
5408
5409 mutex_lock(&dev_priv->rps.hw_lock);
5410 /* Inform power controller of upcoming frequency change */
5411 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5412 0x80000000);
5413 mutex_unlock(&dev_priv->rps.hw_lock);
5414
5415 if (ret) {
5416 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5417 ret, frequency);
5418 return;
5419 }
5420
5421 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5422 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5423 current_freq = current_freq * 500 + 1000;
5424
5425 /*
5426 * DE PLL has to be disabled when
5427 * - setting to 19.2MHz (bypass, PLL isn't used)
5428 * - before setting to 624MHz (PLL needs toggling)
5429 * - before setting to any frequency from 624MHz (PLL needs toggling)
5430 */
5431 if (frequency == 19200 || frequency == 624000 ||
5432 current_freq == 624000) {
5433 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5434 /* Timeout 200us */
5435 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5436 1))
5437 DRM_ERROR("timout waiting for DE PLL unlock\n");
5438 }
5439
5440 if (frequency != 19200) {
5441 uint32_t val;
5442
5443 val = I915_READ(BXT_DE_PLL_CTL);
5444 val &= ~BXT_DE_PLL_RATIO_MASK;
5445 val |= ratio;
5446 I915_WRITE(BXT_DE_PLL_CTL, val);
5447
5448 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5449 /* Timeout 200us */
5450 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5451 DRM_ERROR("timeout waiting for DE PLL lock\n");
5452
5453 val = I915_READ(CDCLK_CTL);
5454 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5455 val |= divider;
5456 /*
5457 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5458 * enable otherwise.
5459 */
5460 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5461 if (frequency >= 500000)
5462 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5463
5464 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5465 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5466 val |= (frequency - 1000) / 500;
5467 I915_WRITE(CDCLK_CTL, val);
5468 }
5469
5470 mutex_lock(&dev_priv->rps.hw_lock);
5471 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5472 DIV_ROUND_UP(frequency, 25000));
5473 mutex_unlock(&dev_priv->rps.hw_lock);
5474
5475 if (ret) {
5476 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5477 ret, frequency);
5478 return;
5479 }
5480
a47871bd 5481 intel_update_cdclk(dev);
f8437dd1
VK
5482}
5483
5484void broxton_init_cdclk(struct drm_device *dev)
5485{
5486 struct drm_i915_private *dev_priv = dev->dev_private;
5487 uint32_t val;
5488
5489 /*
5490 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5491 * or else the reset will hang because there is no PCH to respond.
5492 * Move the handshake programming to initialization sequence.
5493 * Previously was left up to BIOS.
5494 */
5495 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5496 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5497 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5498
5499 /* Enable PG1 for cdclk */
5500 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5501
5502 /* check if cd clock is enabled */
5503 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5504 DRM_DEBUG_KMS("Display already initialized\n");
5505 return;
5506 }
5507
5508 /*
5509 * FIXME:
5510 * - The initial CDCLK needs to be read from VBT.
5511 * Need to make this change after VBT has changes for BXT.
5512 * - check if setting the max (or any) cdclk freq is really necessary
5513 * here, it belongs to modeset time
5514 */
5515 broxton_set_cdclk(dev, 624000);
5516
5517 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5518 POSTING_READ(DBUF_CTL);
5519
f8437dd1
VK
5520 udelay(10);
5521
5522 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5523 DRM_ERROR("DBuf power enable timeout!\n");
5524}
5525
5526void broxton_uninit_cdclk(struct drm_device *dev)
5527{
5528 struct drm_i915_private *dev_priv = dev->dev_private;
5529
5530 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5531 POSTING_READ(DBUF_CTL);
5532
f8437dd1
VK
5533 udelay(10);
5534
5535 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5536 DRM_ERROR("DBuf power disable timeout!\n");
5537
5538 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5539 broxton_set_cdclk(dev, 19200);
5540
5541 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5542}
5543
5d96d8af
DL
5544static const struct skl_cdclk_entry {
5545 unsigned int freq;
5546 unsigned int vco;
5547} skl_cdclk_frequencies[] = {
5548 { .freq = 308570, .vco = 8640 },
5549 { .freq = 337500, .vco = 8100 },
5550 { .freq = 432000, .vco = 8640 },
5551 { .freq = 450000, .vco = 8100 },
5552 { .freq = 540000, .vco = 8100 },
5553 { .freq = 617140, .vco = 8640 },
5554 { .freq = 675000, .vco = 8100 },
5555};
5556
5557static unsigned int skl_cdclk_decimal(unsigned int freq)
5558{
5559 return (freq - 1000) / 500;
5560}
5561
5562static unsigned int skl_cdclk_get_vco(unsigned int freq)
5563{
5564 unsigned int i;
5565
5566 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5567 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5568
5569 if (e->freq == freq)
5570 return e->vco;
5571 }
5572
5573 return 8100;
5574}
5575
5576static void
5577skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5578{
5579 unsigned int min_freq;
5580 u32 val;
5581
5582 /* select the minimum CDCLK before enabling DPLL 0 */
5583 val = I915_READ(CDCLK_CTL);
5584 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5585 val |= CDCLK_FREQ_337_308;
5586
5587 if (required_vco == 8640)
5588 min_freq = 308570;
5589 else
5590 min_freq = 337500;
5591
5592 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5593
5594 I915_WRITE(CDCLK_CTL, val);
5595 POSTING_READ(CDCLK_CTL);
5596
5597 /*
5598 * We always enable DPLL0 with the lowest link rate possible, but still
5599 * taking into account the VCO required to operate the eDP panel at the
5600 * desired frequency. The usual DP link rates operate with a VCO of
5601 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5602 * The modeset code is responsible for the selection of the exact link
5603 * rate later on, with the constraint of choosing a frequency that
5604 * works with required_vco.
5605 */
5606 val = I915_READ(DPLL_CTRL1);
5607
5608 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5609 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5610 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5611 if (required_vco == 8640)
5612 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5613 SKL_DPLL0);
5614 else
5615 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5616 SKL_DPLL0);
5617
5618 I915_WRITE(DPLL_CTRL1, val);
5619 POSTING_READ(DPLL_CTRL1);
5620
5621 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5622
5623 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5624 DRM_ERROR("DPLL0 not locked\n");
5625}
5626
5627static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5628{
5629 int ret;
5630 u32 val;
5631
5632 /* inform PCU we want to change CDCLK */
5633 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5634 mutex_lock(&dev_priv->rps.hw_lock);
5635 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5636 mutex_unlock(&dev_priv->rps.hw_lock);
5637
5638 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5639}
5640
5641static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5642{
5643 unsigned int i;
5644
5645 for (i = 0; i < 15; i++) {
5646 if (skl_cdclk_pcu_ready(dev_priv))
5647 return true;
5648 udelay(10);
5649 }
5650
5651 return false;
5652}
5653
5654static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5655{
560a7ae4 5656 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5657 u32 freq_select, pcu_ack;
5658
5659 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5660
5661 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5662 DRM_ERROR("failed to inform PCU about cdclk change\n");
5663 return;
5664 }
5665
5666 /* set CDCLK_CTL */
5667 switch(freq) {
5668 case 450000:
5669 case 432000:
5670 freq_select = CDCLK_FREQ_450_432;
5671 pcu_ack = 1;
5672 break;
5673 case 540000:
5674 freq_select = CDCLK_FREQ_540;
5675 pcu_ack = 2;
5676 break;
5677 case 308570:
5678 case 337500:
5679 default:
5680 freq_select = CDCLK_FREQ_337_308;
5681 pcu_ack = 0;
5682 break;
5683 case 617140:
5684 case 675000:
5685 freq_select = CDCLK_FREQ_675_617;
5686 pcu_ack = 3;
5687 break;
5688 }
5689
5690 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5691 POSTING_READ(CDCLK_CTL);
5692
5693 /* inform PCU of the change */
5694 mutex_lock(&dev_priv->rps.hw_lock);
5695 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5696 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5697
5698 intel_update_cdclk(dev);
5d96d8af
DL
5699}
5700
5701void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5702{
5703 /* disable DBUF power */
5704 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5705 POSTING_READ(DBUF_CTL);
5706
5707 udelay(10);
5708
5709 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5710 DRM_ERROR("DBuf power disable timeout\n");
5711
4e961e42
AM
5712 /*
5713 * DMC assumes ownership of LCPLL and will get confused if we touch it.
5714 */
5715 if (dev_priv->csr.dmc_payload) {
5716 /* disable DPLL0 */
5717 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) &
5718 ~LCPLL_PLL_ENABLE);
5719 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5720 DRM_ERROR("Couldn't disable DPLL0\n");
5721 }
5d96d8af
DL
5722
5723 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5724}
5725
5726void skl_init_cdclk(struct drm_i915_private *dev_priv)
5727{
5728 u32 val;
5729 unsigned int required_vco;
5730
5731 /* enable PCH reset handshake */
5732 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5733 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5734
5735 /* enable PG1 and Misc I/O */
5736 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5737
39d9b85a
GW
5738 /* DPLL0 not enabled (happens on early BIOS versions) */
5739 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5740 /* enable DPLL0 */
5741 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5742 skl_dpll0_enable(dev_priv, required_vco);
5d96d8af
DL
5743 }
5744
5d96d8af
DL
5745 /* set CDCLK to the frequency the BIOS chose */
5746 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5747
5748 /* enable DBUF power */
5749 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5750 POSTING_READ(DBUF_CTL);
5751
5752 udelay(10);
5753
5754 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5755 DRM_ERROR("DBuf power enable timeout\n");
5756}
5757
c73666f3
SK
5758int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5759{
5760 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5761 uint32_t cdctl = I915_READ(CDCLK_CTL);
5762 int freq = dev_priv->skl_boot_cdclk;
5763
5764 /* Is PLL enabled and locked ? */
5765 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5766 goto sanitize;
5767
5768 /* DPLL okay; verify the cdclock
5769 *
5770 * Noticed in some instances that the freq selection is correct but
5771 * decimal part is programmed wrong from BIOS where pre-os does not
5772 * enable display. Verify the same as well.
5773 */
5774 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5775 /* All well; nothing to sanitize */
5776 return false;
5777sanitize:
5778 /*
5779 * As of now initialize with max cdclk till
5780 * we get dynamic cdclk support
5781 * */
5782 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5783 skl_init_cdclk(dev_priv);
5784
5785 /* we did have to sanitize */
5786 return true;
5787}
5788
30a970c6
JB
5789/* Adjust CDclk dividers to allow high res or save power if possible */
5790static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5791{
5792 struct drm_i915_private *dev_priv = dev->dev_private;
5793 u32 val, cmd;
5794
164dfd28
VK
5795 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5796 != dev_priv->cdclk_freq);
d60c4473 5797
dfcab17e 5798 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5799 cmd = 2;
dfcab17e 5800 else if (cdclk == 266667)
30a970c6
JB
5801 cmd = 1;
5802 else
5803 cmd = 0;
5804
5805 mutex_lock(&dev_priv->rps.hw_lock);
5806 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5807 val &= ~DSPFREQGUAR_MASK;
5808 val |= (cmd << DSPFREQGUAR_SHIFT);
5809 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5810 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5811 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5812 50)) {
5813 DRM_ERROR("timed out waiting for CDclk change\n");
5814 }
5815 mutex_unlock(&dev_priv->rps.hw_lock);
5816
54433e91
VS
5817 mutex_lock(&dev_priv->sb_lock);
5818
dfcab17e 5819 if (cdclk == 400000) {
6bcda4f0 5820 u32 divider;
30a970c6 5821
6bcda4f0 5822 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5823
30a970c6
JB
5824 /* adjust cdclk divider */
5825 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 5826 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
5827 val |= divider;
5828 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5829
5830 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 5831 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
5832 50))
5833 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5834 }
5835
30a970c6
JB
5836 /* adjust self-refresh exit latency value */
5837 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5838 val &= ~0x7f;
5839
5840 /*
5841 * For high bandwidth configs, we set a higher latency in the bunit
5842 * so that the core display fetch happens in time to avoid underruns.
5843 */
dfcab17e 5844 if (cdclk == 400000)
30a970c6
JB
5845 val |= 4500 / 250; /* 4.5 usec */
5846 else
5847 val |= 3000 / 250; /* 3.0 usec */
5848 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5849
a580516d 5850 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5851
b6283055 5852 intel_update_cdclk(dev);
30a970c6
JB
5853}
5854
383c5a6a
VS
5855static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5856{
5857 struct drm_i915_private *dev_priv = dev->dev_private;
5858 u32 val, cmd;
5859
164dfd28
VK
5860 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5861 != dev_priv->cdclk_freq);
383c5a6a
VS
5862
5863 switch (cdclk) {
383c5a6a
VS
5864 case 333333:
5865 case 320000:
383c5a6a 5866 case 266667:
383c5a6a 5867 case 200000:
383c5a6a
VS
5868 break;
5869 default:
5f77eeb0 5870 MISSING_CASE(cdclk);
383c5a6a
VS
5871 return;
5872 }
5873
9d0d3fda
VS
5874 /*
5875 * Specs are full of misinformation, but testing on actual
5876 * hardware has shown that we just need to write the desired
5877 * CCK divider into the Punit register.
5878 */
5879 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5880
383c5a6a
VS
5881 mutex_lock(&dev_priv->rps.hw_lock);
5882 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5883 val &= ~DSPFREQGUAR_MASK_CHV;
5884 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5885 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5886 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5887 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5888 50)) {
5889 DRM_ERROR("timed out waiting for CDclk change\n");
5890 }
5891 mutex_unlock(&dev_priv->rps.hw_lock);
5892
b6283055 5893 intel_update_cdclk(dev);
383c5a6a
VS
5894}
5895
30a970c6
JB
5896static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5897 int max_pixclk)
5898{
6bcda4f0 5899 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 5900 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 5901
30a970c6
JB
5902 /*
5903 * Really only a few cases to deal with, as only 4 CDclks are supported:
5904 * 200MHz
5905 * 267MHz
29dc7ef3 5906 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
5907 * 400MHz (VLV only)
5908 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5909 * of the lower bin and adjust if needed.
e37c67a1
VS
5910 *
5911 * We seem to get an unstable or solid color picture at 200MHz.
5912 * Not sure what's wrong. For now use 200MHz only when all pipes
5913 * are off.
30a970c6 5914 */
6cca3195
VS
5915 if (!IS_CHERRYVIEW(dev_priv) &&
5916 max_pixclk > freq_320*limit/100)
dfcab17e 5917 return 400000;
6cca3195 5918 else if (max_pixclk > 266667*limit/100)
29dc7ef3 5919 return freq_320;
e37c67a1 5920 else if (max_pixclk > 0)
dfcab17e 5921 return 266667;
e37c67a1
VS
5922 else
5923 return 200000;
30a970c6
JB
5924}
5925
f8437dd1
VK
5926static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5927 int max_pixclk)
5928{
5929 /*
5930 * FIXME:
5931 * - remove the guardband, it's not needed on BXT
5932 * - set 19.2MHz bypass frequency if there are no active pipes
5933 */
5934 if (max_pixclk > 576000*9/10)
5935 return 624000;
5936 else if (max_pixclk > 384000*9/10)
5937 return 576000;
5938 else if (max_pixclk > 288000*9/10)
5939 return 384000;
5940 else if (max_pixclk > 144000*9/10)
5941 return 288000;
5942 else
5943 return 144000;
5944}
5945
a821fc46
ACO
5946/* Compute the max pixel clock for new configuration. Uses atomic state if
5947 * that's non-NULL, look at current state otherwise. */
5948static int intel_mode_max_pixclk(struct drm_device *dev,
5949 struct drm_atomic_state *state)
30a970c6 5950{
30a970c6 5951 struct intel_crtc *intel_crtc;
304603f4 5952 struct intel_crtc_state *crtc_state;
30a970c6
JB
5953 int max_pixclk = 0;
5954
d3fcc808 5955 for_each_intel_crtc(dev, intel_crtc) {
27c329ed 5956 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
304603f4
ACO
5957 if (IS_ERR(crtc_state))
5958 return PTR_ERR(crtc_state);
5959
5960 if (!crtc_state->base.enable)
5961 continue;
5962
5963 max_pixclk = max(max_pixclk,
5964 crtc_state->base.adjusted_mode.crtc_clock);
30a970c6
JB
5965 }
5966
5967 return max_pixclk;
5968}
5969
27c329ed 5970static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 5971{
27c329ed
ML
5972 struct drm_device *dev = state->dev;
5973 struct drm_i915_private *dev_priv = dev->dev_private;
5974 int max_pixclk = intel_mode_max_pixclk(dev, state);
30a970c6 5975
304603f4
ACO
5976 if (max_pixclk < 0)
5977 return max_pixclk;
30a970c6 5978
27c329ed
ML
5979 to_intel_atomic_state(state)->cdclk =
5980 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 5981
27c329ed
ML
5982 return 0;
5983}
304603f4 5984
27c329ed
ML
5985static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5986{
5987 struct drm_device *dev = state->dev;
5988 struct drm_i915_private *dev_priv = dev->dev_private;
5989 int max_pixclk = intel_mode_max_pixclk(dev, state);
85a96e7a 5990
27c329ed
ML
5991 if (max_pixclk < 0)
5992 return max_pixclk;
85a96e7a 5993
27c329ed
ML
5994 to_intel_atomic_state(state)->cdclk =
5995 broxton_calc_cdclk(dev_priv, max_pixclk);
85a96e7a 5996
27c329ed 5997 return 0;
30a970c6
JB
5998}
5999
1e69cd74
VS
6000static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6001{
6002 unsigned int credits, default_credits;
6003
6004 if (IS_CHERRYVIEW(dev_priv))
6005 default_credits = PFI_CREDIT(12);
6006 else
6007 default_credits = PFI_CREDIT(8);
6008
bfa7df01 6009 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
6010 /* CHV suggested value is 31 or 63 */
6011 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 6012 credits = PFI_CREDIT_63;
1e69cd74
VS
6013 else
6014 credits = PFI_CREDIT(15);
6015 } else {
6016 credits = default_credits;
6017 }
6018
6019 /*
6020 * WA - write default credits before re-programming
6021 * FIXME: should we also set the resend bit here?
6022 */
6023 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6024 default_credits);
6025
6026 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6027 credits | PFI_CREDIT_RESEND);
6028
6029 /*
6030 * FIXME is this guaranteed to clear
6031 * immediately or should we poll for it?
6032 */
6033 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6034}
6035
27c329ed 6036static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6037{
a821fc46 6038 struct drm_device *dev = old_state->dev;
27c329ed 6039 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
30a970c6 6040 struct drm_i915_private *dev_priv = dev->dev_private;
30a970c6 6041
27c329ed
ML
6042 /*
6043 * FIXME: We can end up here with all power domains off, yet
6044 * with a CDCLK frequency other than the minimum. To account
6045 * for this take the PIPE-A power domain, which covers the HW
6046 * blocks needed for the following programming. This can be
6047 * removed once it's guaranteed that we get here either with
6048 * the minimum CDCLK set, or the required power domains
6049 * enabled.
6050 */
6051 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6052
27c329ed
ML
6053 if (IS_CHERRYVIEW(dev))
6054 cherryview_set_cdclk(dev, req_cdclk);
6055 else
6056 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6057
27c329ed 6058 vlv_program_pfi_credits(dev_priv);
1e69cd74 6059
27c329ed 6060 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6061}
6062
89b667f8
JB
6063static void valleyview_crtc_enable(struct drm_crtc *crtc)
6064{
6065 struct drm_device *dev = crtc->dev;
a72e4c9f 6066 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6068 struct intel_encoder *encoder;
6069 int pipe = intel_crtc->pipe;
23538ef1 6070 bool is_dsi;
89b667f8 6071
53d9f4e9 6072 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6073 return;
6074
409ee761 6075 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
8525a235 6076
6e3c9717 6077 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6078 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6079
6080 intel_set_pipe_timings(intel_crtc);
6081
c14b0485
VS
6082 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6083 struct drm_i915_private *dev_priv = dev->dev_private;
6084
6085 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6086 I915_WRITE(CHV_CANVAS(pipe), 0);
6087 }
6088
5b18e57c
DV
6089 i9xx_set_pipeconf(intel_crtc);
6090
89b667f8 6091 intel_crtc->active = true;
89b667f8 6092
a72e4c9f 6093 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6094
89b667f8
JB
6095 for_each_encoder_on_crtc(dev, crtc, encoder)
6096 if (encoder->pre_pll_enable)
6097 encoder->pre_pll_enable(encoder);
6098
9d556c99 6099 if (!is_dsi) {
c0b4c660
VS
6100 if (IS_CHERRYVIEW(dev)) {
6101 chv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6102 chv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660
VS
6103 } else {
6104 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6105 vlv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660 6106 }
9d556c99 6107 }
89b667f8
JB
6108
6109 for_each_encoder_on_crtc(dev, crtc, encoder)
6110 if (encoder->pre_enable)
6111 encoder->pre_enable(encoder);
6112
2dd24552
JB
6113 i9xx_pfit_enable(intel_crtc);
6114
63cbb074
VS
6115 intel_crtc_load_lut(crtc);
6116
e1fdc473 6117 intel_enable_pipe(intel_crtc);
be6a6f8e 6118
4b3a9526
VS
6119 assert_vblank_disabled(crtc);
6120 drm_crtc_vblank_on(crtc);
6121
f9b61ff6
DV
6122 for_each_encoder_on_crtc(dev, crtc, encoder)
6123 encoder->enable(encoder);
89b667f8
JB
6124}
6125
f13c2ef3
DV
6126static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6127{
6128 struct drm_device *dev = crtc->base.dev;
6129 struct drm_i915_private *dev_priv = dev->dev_private;
6130
6e3c9717
ACO
6131 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6132 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6133}
6134
0b8765c6 6135static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6136{
6137 struct drm_device *dev = crtc->dev;
a72e4c9f 6138 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6140 struct intel_encoder *encoder;
79e53945 6141 int pipe = intel_crtc->pipe;
79e53945 6142
53d9f4e9 6143 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6144 return;
6145
f13c2ef3
DV
6146 i9xx_set_pll_dividers(intel_crtc);
6147
6e3c9717 6148 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6149 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6150
6151 intel_set_pipe_timings(intel_crtc);
6152
5b18e57c
DV
6153 i9xx_set_pipeconf(intel_crtc);
6154
f7abfe8b 6155 intel_crtc->active = true;
6b383a7f 6156
4a3436e8 6157 if (!IS_GEN2(dev))
a72e4c9f 6158 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6159
9d6d9f19
MK
6160 for_each_encoder_on_crtc(dev, crtc, encoder)
6161 if (encoder->pre_enable)
6162 encoder->pre_enable(encoder);
6163
f6736a1a
DV
6164 i9xx_enable_pll(intel_crtc);
6165
2dd24552
JB
6166 i9xx_pfit_enable(intel_crtc);
6167
63cbb074
VS
6168 intel_crtc_load_lut(crtc);
6169
f37fcc2a 6170 intel_update_watermarks(crtc);
e1fdc473 6171 intel_enable_pipe(intel_crtc);
be6a6f8e 6172
4b3a9526
VS
6173 assert_vblank_disabled(crtc);
6174 drm_crtc_vblank_on(crtc);
6175
f9b61ff6
DV
6176 for_each_encoder_on_crtc(dev, crtc, encoder)
6177 encoder->enable(encoder);
0b8765c6 6178}
79e53945 6179
87476d63
DV
6180static void i9xx_pfit_disable(struct intel_crtc *crtc)
6181{
6182 struct drm_device *dev = crtc->base.dev;
6183 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6184
6e3c9717 6185 if (!crtc->config->gmch_pfit.control)
328d8e82 6186 return;
87476d63 6187
328d8e82 6188 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6189
328d8e82
DV
6190 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6191 I915_READ(PFIT_CONTROL));
6192 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6193}
6194
0b8765c6
JB
6195static void i9xx_crtc_disable(struct drm_crtc *crtc)
6196{
6197 struct drm_device *dev = crtc->dev;
6198 struct drm_i915_private *dev_priv = dev->dev_private;
6199 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6200 struct intel_encoder *encoder;
0b8765c6 6201 int pipe = intel_crtc->pipe;
ef9c3aee 6202
6304cd91
VS
6203 /*
6204 * On gen2 planes are double buffered but the pipe isn't, so we must
6205 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
6206 * We also need to wait on all gmch platforms because of the
6207 * self-refresh mode constraint explained above.
6304cd91 6208 */
564ed191 6209 intel_wait_for_vblank(dev, pipe);
6304cd91 6210
4b3a9526
VS
6211 for_each_encoder_on_crtc(dev, crtc, encoder)
6212 encoder->disable(encoder);
6213
f9b61ff6
DV
6214 drm_crtc_vblank_off(crtc);
6215 assert_vblank_disabled(crtc);
6216
575f7ab7 6217 intel_disable_pipe(intel_crtc);
24a1f16d 6218
87476d63 6219 i9xx_pfit_disable(intel_crtc);
24a1f16d 6220
89b667f8
JB
6221 for_each_encoder_on_crtc(dev, crtc, encoder)
6222 if (encoder->post_disable)
6223 encoder->post_disable(encoder);
6224
409ee761 6225 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
076ed3b2
CML
6226 if (IS_CHERRYVIEW(dev))
6227 chv_disable_pll(dev_priv, pipe);
6228 else if (IS_VALLEYVIEW(dev))
6229 vlv_disable_pll(dev_priv, pipe);
6230 else
1c4e0274 6231 i9xx_disable_pll(intel_crtc);
076ed3b2 6232 }
0b8765c6 6233
d6db995f
VS
6234 for_each_encoder_on_crtc(dev, crtc, encoder)
6235 if (encoder->post_pll_disable)
6236 encoder->post_pll_disable(encoder);
6237
4a3436e8 6238 if (!IS_GEN2(dev))
a72e4c9f 6239 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6240}
6241
b17d48e2
ML
6242static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6243{
6244 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6245 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6246 enum intel_display_power_domain domain;
6247 unsigned long domains;
6248
6249 if (!intel_crtc->active)
6250 return;
6251
a539205a 6252 if (to_intel_plane_state(crtc->primary->state)->visible) {
fc32b1fd
ML
6253 WARN_ON(intel_crtc->unpin_work);
6254
a539205a
ML
6255 intel_pre_disable_primary(crtc);
6256 }
6257
d032ffa0 6258 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
b17d48e2 6259 dev_priv->display.crtc_disable(crtc);
37d9078b
MR
6260 intel_crtc->active = false;
6261 intel_update_watermarks(crtc);
1f7457b1 6262 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6263
6264 domains = intel_crtc->enabled_power_domains;
6265 for_each_power_domain(domain, domains)
6266 intel_display_power_put(dev_priv, domain);
6267 intel_crtc->enabled_power_domains = 0;
6268}
6269
6b72d486
ML
6270/*
6271 * turn all crtc's off, but do not adjust state
6272 * This has to be paired with a call to intel_modeset_setup_hw_state.
6273 */
70e0bd74 6274int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6275{
70e0bd74
ML
6276 struct drm_mode_config *config = &dev->mode_config;
6277 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6278 struct drm_atomic_state *state;
6b72d486 6279 struct drm_crtc *crtc;
70e0bd74
ML
6280 unsigned crtc_mask = 0;
6281 int ret = 0;
6282
6283 if (WARN_ON(!ctx))
6284 return 0;
6285
6286 lockdep_assert_held(&ctx->ww_ctx);
6287 state = drm_atomic_state_alloc(dev);
6288 if (WARN_ON(!state))
6289 return -ENOMEM;
6290
6291 state->acquire_ctx = ctx;
6292 state->allow_modeset = true;
6293
6294 for_each_crtc(dev, crtc) {
6295 struct drm_crtc_state *crtc_state =
6296 drm_atomic_get_crtc_state(state, crtc);
6b72d486 6297
70e0bd74
ML
6298 ret = PTR_ERR_OR_ZERO(crtc_state);
6299 if (ret)
6300 goto free;
6301
6302 if (!crtc_state->active)
6303 continue;
6304
6305 crtc_state->active = false;
6306 crtc_mask |= 1 << drm_crtc_index(crtc);
6307 }
6308
6309 if (crtc_mask) {
74c090b1 6310 ret = drm_atomic_commit(state);
70e0bd74
ML
6311
6312 if (!ret) {
6313 for_each_crtc(dev, crtc)
6314 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6315 crtc->state->active = true;
6316
6317 return ret;
6318 }
6319 }
6320
6321free:
6322 if (ret)
6323 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6324 drm_atomic_state_free(state);
6325 return ret;
ee7b9f93
JB
6326}
6327
ea5b213a 6328void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6329{
4ef69c7a 6330 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6331
ea5b213a
CW
6332 drm_encoder_cleanup(encoder);
6333 kfree(intel_encoder);
7e7d76c3
JB
6334}
6335
0a91ca29
DV
6336/* Cross check the actual hw state with our own modeset state tracking (and it's
6337 * internal consistency). */
b980514c 6338static void intel_connector_check_state(struct intel_connector *connector)
79e53945 6339{
35dd3c64
ML
6340 struct drm_crtc *crtc = connector->base.state->crtc;
6341
6342 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6343 connector->base.base.id,
6344 connector->base.name);
6345
0a91ca29 6346 if (connector->get_hw_state(connector)) {
e85376cb 6347 struct intel_encoder *encoder = connector->encoder;
35dd3c64 6348 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6349
35dd3c64
ML
6350 I915_STATE_WARN(!crtc,
6351 "connector enabled without attached crtc\n");
0a91ca29 6352
35dd3c64
ML
6353 if (!crtc)
6354 return;
6355
6356 I915_STATE_WARN(!crtc->state->active,
6357 "connector is active, but attached crtc isn't\n");
6358
e85376cb 6359 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6360 return;
6361
e85376cb 6362 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6363 "atomic encoder doesn't match attached encoder\n");
6364
e85376cb 6365 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6366 "attached encoder crtc differs from connector crtc\n");
6367 } else {
4d688a2a
ML
6368 I915_STATE_WARN(crtc && crtc->state->active,
6369 "attached crtc is active, but connector isn't\n");
35dd3c64
ML
6370 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6371 "best encoder set without crtc!\n");
0a91ca29 6372 }
79e53945
JB
6373}
6374
08d9bc92
ACO
6375int intel_connector_init(struct intel_connector *connector)
6376{
6377 struct drm_connector_state *connector_state;
6378
6379 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6380 if (!connector_state)
6381 return -ENOMEM;
6382
6383 connector->base.state = connector_state;
6384 return 0;
6385}
6386
6387struct intel_connector *intel_connector_alloc(void)
6388{
6389 struct intel_connector *connector;
6390
6391 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6392 if (!connector)
6393 return NULL;
6394
6395 if (intel_connector_init(connector) < 0) {
6396 kfree(connector);
6397 return NULL;
6398 }
6399
6400 return connector;
6401}
6402
f0947c37
DV
6403/* Simple connector->get_hw_state implementation for encoders that support only
6404 * one connector and no cloning and hence the encoder state determines the state
6405 * of the connector. */
6406bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6407{
24929352 6408 enum pipe pipe = 0;
f0947c37 6409 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6410
f0947c37 6411 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6412}
6413
6d293983 6414static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6415{
6d293983
ACO
6416 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6417 return crtc_state->fdi_lanes;
d272ddfa
VS
6418
6419 return 0;
6420}
6421
6d293983 6422static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6423 struct intel_crtc_state *pipe_config)
1857e1da 6424{
6d293983
ACO
6425 struct drm_atomic_state *state = pipe_config->base.state;
6426 struct intel_crtc *other_crtc;
6427 struct intel_crtc_state *other_crtc_state;
6428
1857e1da
DV
6429 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6430 pipe_name(pipe), pipe_config->fdi_lanes);
6431 if (pipe_config->fdi_lanes > 4) {
6432 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6433 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6434 return -EINVAL;
1857e1da
DV
6435 }
6436
bafb6553 6437 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6438 if (pipe_config->fdi_lanes > 2) {
6439 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6440 pipe_config->fdi_lanes);
6d293983 6441 return -EINVAL;
1857e1da 6442 } else {
6d293983 6443 return 0;
1857e1da
DV
6444 }
6445 }
6446
6447 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6448 return 0;
1857e1da
DV
6449
6450 /* Ivybridge 3 pipe is really complicated */
6451 switch (pipe) {
6452 case PIPE_A:
6d293983 6453 return 0;
1857e1da 6454 case PIPE_B:
6d293983
ACO
6455 if (pipe_config->fdi_lanes <= 2)
6456 return 0;
6457
6458 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6459 other_crtc_state =
6460 intel_atomic_get_crtc_state(state, other_crtc);
6461 if (IS_ERR(other_crtc_state))
6462 return PTR_ERR(other_crtc_state);
6463
6464 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6465 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6466 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6467 return -EINVAL;
1857e1da 6468 }
6d293983 6469 return 0;
1857e1da 6470 case PIPE_C:
251cc67c
VS
6471 if (pipe_config->fdi_lanes > 2) {
6472 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6473 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6474 return -EINVAL;
251cc67c 6475 }
6d293983
ACO
6476
6477 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6478 other_crtc_state =
6479 intel_atomic_get_crtc_state(state, other_crtc);
6480 if (IS_ERR(other_crtc_state))
6481 return PTR_ERR(other_crtc_state);
6482
6483 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6484 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6485 return -EINVAL;
1857e1da 6486 }
6d293983 6487 return 0;
1857e1da
DV
6488 default:
6489 BUG();
6490 }
6491}
6492
e29c22c0
DV
6493#define RETRY 1
6494static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6495 struct intel_crtc_state *pipe_config)
877d48d5 6496{
1857e1da 6497 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6498 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6499 int lane, link_bw, fdi_dotclock, ret;
6500 bool needs_recompute = false;
877d48d5 6501
e29c22c0 6502retry:
877d48d5
DV
6503 /* FDI is a binary signal running at ~2.7GHz, encoding
6504 * each output octet as 10 bits. The actual frequency
6505 * is stored as a divider into a 100MHz clock, and the
6506 * mode pixel clock is stored in units of 1KHz.
6507 * Hence the bw of each lane in terms of the mode signal
6508 * is:
6509 */
6510 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6511
241bfc38 6512 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6513
2bd89a07 6514 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6515 pipe_config->pipe_bpp);
6516
6517 pipe_config->fdi_lanes = lane;
6518
2bd89a07 6519 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6520 link_bw, &pipe_config->fdi_m_n);
1857e1da 6521
6d293983
ACO
6522 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6523 intel_crtc->pipe, pipe_config);
6524 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6525 pipe_config->pipe_bpp -= 2*3;
6526 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6527 pipe_config->pipe_bpp);
6528 needs_recompute = true;
6529 pipe_config->bw_constrained = true;
6530
6531 goto retry;
6532 }
6533
6534 if (needs_recompute)
6535 return RETRY;
6536
6d293983 6537 return ret;
877d48d5
DV
6538}
6539
8cfb3407
VS
6540static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6541 struct intel_crtc_state *pipe_config)
6542{
6543 if (pipe_config->pipe_bpp > 24)
6544 return false;
6545
6546 /* HSW can handle pixel rate up to cdclk? */
6547 if (IS_HASWELL(dev_priv->dev))
6548 return true;
6549
6550 /*
b432e5cf
VS
6551 * We compare against max which means we must take
6552 * the increased cdclk requirement into account when
6553 * calculating the new cdclk.
6554 *
6555 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6556 */
6557 return ilk_pipe_pixel_rate(pipe_config) <=
6558 dev_priv->max_cdclk_freq * 95 / 100;
6559}
6560
42db64ef 6561static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6562 struct intel_crtc_state *pipe_config)
42db64ef 6563{
8cfb3407
VS
6564 struct drm_device *dev = crtc->base.dev;
6565 struct drm_i915_private *dev_priv = dev->dev_private;
6566
d330a953 6567 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6568 hsw_crtc_supports_ips(crtc) &&
6569 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6570}
6571
a43f6e0f 6572static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6573 struct intel_crtc_state *pipe_config)
79e53945 6574{
a43f6e0f 6575 struct drm_device *dev = crtc->base.dev;
8bd31e67 6576 struct drm_i915_private *dev_priv = dev->dev_private;
7c5f93b0 6577 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6578
ad3a4479 6579 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6580 if (INTEL_INFO(dev)->gen < 4) {
44913155 6581 int clock_limit = dev_priv->max_cdclk_freq;
cf532bb2
VS
6582
6583 /*
6584 * Enable pixel doubling when the dot clock
6585 * is > 90% of the (display) core speed.
6586 *
b397c96b
VS
6587 * GDG double wide on either pipe,
6588 * otherwise pipe A only.
cf532bb2 6589 */
b397c96b 6590 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 6591 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 6592 clock_limit *= 2;
cf532bb2 6593 pipe_config->double_wide = true;
ad3a4479
VS
6594 }
6595
241bfc38 6596 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 6597 return -EINVAL;
2c07245f 6598 }
89749350 6599
1d1d0e27
VS
6600 /*
6601 * Pipe horizontal size must be even in:
6602 * - DVO ganged mode
6603 * - LVDS dual channel mode
6604 * - Double wide pipe
6605 */
a93e255f 6606 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6607 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6608 pipe_config->pipe_src_w &= ~1;
6609
8693a824
DL
6610 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6611 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6612 */
6613 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
aad941d5 6614 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 6615 return -EINVAL;
44f46b42 6616
f5adf94e 6617 if (HAS_IPS(dev))
a43f6e0f
DV
6618 hsw_compute_ips_config(crtc, pipe_config);
6619
877d48d5 6620 if (pipe_config->has_pch_encoder)
a43f6e0f 6621 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6622
cf5a15be 6623 return 0;
79e53945
JB
6624}
6625
1652d19e
VS
6626static int skylake_get_display_clock_speed(struct drm_device *dev)
6627{
6628 struct drm_i915_private *dev_priv = to_i915(dev);
6629 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6630 uint32_t cdctl = I915_READ(CDCLK_CTL);
6631 uint32_t linkrate;
6632
414355a7 6633 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6634 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6635
6636 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6637 return 540000;
6638
6639 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6640 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6641
71cd8423
DL
6642 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6643 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6644 /* vco 8640 */
6645 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6646 case CDCLK_FREQ_450_432:
6647 return 432000;
6648 case CDCLK_FREQ_337_308:
6649 return 308570;
6650 case CDCLK_FREQ_675_617:
6651 return 617140;
6652 default:
6653 WARN(1, "Unknown cd freq selection\n");
6654 }
6655 } else {
6656 /* vco 8100 */
6657 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6658 case CDCLK_FREQ_450_432:
6659 return 450000;
6660 case CDCLK_FREQ_337_308:
6661 return 337500;
6662 case CDCLK_FREQ_675_617:
6663 return 675000;
6664 default:
6665 WARN(1, "Unknown cd freq selection\n");
6666 }
6667 }
6668
6669 /* error case, do as if DPLL0 isn't enabled */
6670 return 24000;
6671}
6672
acd3f3d3
BP
6673static int broxton_get_display_clock_speed(struct drm_device *dev)
6674{
6675 struct drm_i915_private *dev_priv = to_i915(dev);
6676 uint32_t cdctl = I915_READ(CDCLK_CTL);
6677 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6678 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6679 int cdclk;
6680
6681 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6682 return 19200;
6683
6684 cdclk = 19200 * pll_ratio / 2;
6685
6686 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6687 case BXT_CDCLK_CD2X_DIV_SEL_1:
6688 return cdclk; /* 576MHz or 624MHz */
6689 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6690 return cdclk * 2 / 3; /* 384MHz */
6691 case BXT_CDCLK_CD2X_DIV_SEL_2:
6692 return cdclk / 2; /* 288MHz */
6693 case BXT_CDCLK_CD2X_DIV_SEL_4:
6694 return cdclk / 4; /* 144MHz */
6695 }
6696
6697 /* error case, do as if DE PLL isn't enabled */
6698 return 19200;
6699}
6700
1652d19e
VS
6701static int broadwell_get_display_clock_speed(struct drm_device *dev)
6702{
6703 struct drm_i915_private *dev_priv = dev->dev_private;
6704 uint32_t lcpll = I915_READ(LCPLL_CTL);
6705 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6706
6707 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6708 return 800000;
6709 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6710 return 450000;
6711 else if (freq == LCPLL_CLK_FREQ_450)
6712 return 450000;
6713 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6714 return 540000;
6715 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6716 return 337500;
6717 else
6718 return 675000;
6719}
6720
6721static int haswell_get_display_clock_speed(struct drm_device *dev)
6722{
6723 struct drm_i915_private *dev_priv = dev->dev_private;
6724 uint32_t lcpll = I915_READ(LCPLL_CTL);
6725 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6726
6727 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6728 return 800000;
6729 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6730 return 450000;
6731 else if (freq == LCPLL_CLK_FREQ_450)
6732 return 450000;
6733 else if (IS_HSW_ULT(dev))
6734 return 337500;
6735 else
6736 return 540000;
79e53945
JB
6737}
6738
25eb05fc
JB
6739static int valleyview_get_display_clock_speed(struct drm_device *dev)
6740{
bfa7df01
VS
6741 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6742 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
6743}
6744
b37a6434
VS
6745static int ilk_get_display_clock_speed(struct drm_device *dev)
6746{
6747 return 450000;
6748}
6749
e70236a8
JB
6750static int i945_get_display_clock_speed(struct drm_device *dev)
6751{
6752 return 400000;
6753}
79e53945 6754
e70236a8 6755static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6756{
e907f170 6757 return 333333;
e70236a8 6758}
79e53945 6759
e70236a8
JB
6760static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6761{
6762 return 200000;
6763}
79e53945 6764
257a7ffc
DV
6765static int pnv_get_display_clock_speed(struct drm_device *dev)
6766{
6767 u16 gcfgc = 0;
6768
6769 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6770
6771 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6772 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6773 return 266667;
257a7ffc 6774 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6775 return 333333;
257a7ffc 6776 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6777 return 444444;
257a7ffc
DV
6778 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6779 return 200000;
6780 default:
6781 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6782 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6783 return 133333;
257a7ffc 6784 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6785 return 166667;
257a7ffc
DV
6786 }
6787}
6788
e70236a8
JB
6789static int i915gm_get_display_clock_speed(struct drm_device *dev)
6790{
6791 u16 gcfgc = 0;
79e53945 6792
e70236a8
JB
6793 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6794
6795 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6796 return 133333;
e70236a8
JB
6797 else {
6798 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6799 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6800 return 333333;
e70236a8
JB
6801 default:
6802 case GC_DISPLAY_CLOCK_190_200_MHZ:
6803 return 190000;
79e53945 6804 }
e70236a8
JB
6805 }
6806}
6807
6808static int i865_get_display_clock_speed(struct drm_device *dev)
6809{
e907f170 6810 return 266667;
e70236a8
JB
6811}
6812
1b1d2716 6813static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6814{
6815 u16 hpllcc = 0;
1b1d2716 6816
65cd2b3f
VS
6817 /*
6818 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6819 * encoding is different :(
6820 * FIXME is this the right way to detect 852GM/852GMV?
6821 */
6822 if (dev->pdev->revision == 0x1)
6823 return 133333;
6824
1b1d2716
VS
6825 pci_bus_read_config_word(dev->pdev->bus,
6826 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6827
e70236a8
JB
6828 /* Assume that the hardware is in the high speed state. This
6829 * should be the default.
6830 */
6831 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6832 case GC_CLOCK_133_200:
1b1d2716 6833 case GC_CLOCK_133_200_2:
e70236a8
JB
6834 case GC_CLOCK_100_200:
6835 return 200000;
6836 case GC_CLOCK_166_250:
6837 return 250000;
6838 case GC_CLOCK_100_133:
e907f170 6839 return 133333;
1b1d2716
VS
6840 case GC_CLOCK_133_266:
6841 case GC_CLOCK_133_266_2:
6842 case GC_CLOCK_166_266:
6843 return 266667;
e70236a8 6844 }
79e53945 6845
e70236a8
JB
6846 /* Shouldn't happen */
6847 return 0;
6848}
79e53945 6849
e70236a8
JB
6850static int i830_get_display_clock_speed(struct drm_device *dev)
6851{
e907f170 6852 return 133333;
79e53945
JB
6853}
6854
34edce2f
VS
6855static unsigned int intel_hpll_vco(struct drm_device *dev)
6856{
6857 struct drm_i915_private *dev_priv = dev->dev_private;
6858 static const unsigned int blb_vco[8] = {
6859 [0] = 3200000,
6860 [1] = 4000000,
6861 [2] = 5333333,
6862 [3] = 4800000,
6863 [4] = 6400000,
6864 };
6865 static const unsigned int pnv_vco[8] = {
6866 [0] = 3200000,
6867 [1] = 4000000,
6868 [2] = 5333333,
6869 [3] = 4800000,
6870 [4] = 2666667,
6871 };
6872 static const unsigned int cl_vco[8] = {
6873 [0] = 3200000,
6874 [1] = 4000000,
6875 [2] = 5333333,
6876 [3] = 6400000,
6877 [4] = 3333333,
6878 [5] = 3566667,
6879 [6] = 4266667,
6880 };
6881 static const unsigned int elk_vco[8] = {
6882 [0] = 3200000,
6883 [1] = 4000000,
6884 [2] = 5333333,
6885 [3] = 4800000,
6886 };
6887 static const unsigned int ctg_vco[8] = {
6888 [0] = 3200000,
6889 [1] = 4000000,
6890 [2] = 5333333,
6891 [3] = 6400000,
6892 [4] = 2666667,
6893 [5] = 4266667,
6894 };
6895 const unsigned int *vco_table;
6896 unsigned int vco;
6897 uint8_t tmp = 0;
6898
6899 /* FIXME other chipsets? */
6900 if (IS_GM45(dev))
6901 vco_table = ctg_vco;
6902 else if (IS_G4X(dev))
6903 vco_table = elk_vco;
6904 else if (IS_CRESTLINE(dev))
6905 vco_table = cl_vco;
6906 else if (IS_PINEVIEW(dev))
6907 vco_table = pnv_vco;
6908 else if (IS_G33(dev))
6909 vco_table = blb_vco;
6910 else
6911 return 0;
6912
6913 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6914
6915 vco = vco_table[tmp & 0x7];
6916 if (vco == 0)
6917 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6918 else
6919 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6920
6921 return vco;
6922}
6923
6924static int gm45_get_display_clock_speed(struct drm_device *dev)
6925{
6926 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6927 uint16_t tmp = 0;
6928
6929 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6930
6931 cdclk_sel = (tmp >> 12) & 0x1;
6932
6933 switch (vco) {
6934 case 2666667:
6935 case 4000000:
6936 case 5333333:
6937 return cdclk_sel ? 333333 : 222222;
6938 case 3200000:
6939 return cdclk_sel ? 320000 : 228571;
6940 default:
6941 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6942 return 222222;
6943 }
6944}
6945
6946static int i965gm_get_display_clock_speed(struct drm_device *dev)
6947{
6948 static const uint8_t div_3200[] = { 16, 10, 8 };
6949 static const uint8_t div_4000[] = { 20, 12, 10 };
6950 static const uint8_t div_5333[] = { 24, 16, 14 };
6951 const uint8_t *div_table;
6952 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6953 uint16_t tmp = 0;
6954
6955 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6956
6957 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6958
6959 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6960 goto fail;
6961
6962 switch (vco) {
6963 case 3200000:
6964 div_table = div_3200;
6965 break;
6966 case 4000000:
6967 div_table = div_4000;
6968 break;
6969 case 5333333:
6970 div_table = div_5333;
6971 break;
6972 default:
6973 goto fail;
6974 }
6975
6976 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6977
caf4e252 6978fail:
34edce2f
VS
6979 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6980 return 200000;
6981}
6982
6983static int g33_get_display_clock_speed(struct drm_device *dev)
6984{
6985 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6986 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6987 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6988 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6989 const uint8_t *div_table;
6990 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6991 uint16_t tmp = 0;
6992
6993 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6994
6995 cdclk_sel = (tmp >> 4) & 0x7;
6996
6997 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6998 goto fail;
6999
7000 switch (vco) {
7001 case 3200000:
7002 div_table = div_3200;
7003 break;
7004 case 4000000:
7005 div_table = div_4000;
7006 break;
7007 case 4800000:
7008 div_table = div_4800;
7009 break;
7010 case 5333333:
7011 div_table = div_5333;
7012 break;
7013 default:
7014 goto fail;
7015 }
7016
7017 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7018
caf4e252 7019fail:
34edce2f
VS
7020 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7021 return 190476;
7022}
7023
2c07245f 7024static void
a65851af 7025intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7026{
a65851af
VS
7027 while (*num > DATA_LINK_M_N_MASK ||
7028 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7029 *num >>= 1;
7030 *den >>= 1;
7031 }
7032}
7033
a65851af
VS
7034static void compute_m_n(unsigned int m, unsigned int n,
7035 uint32_t *ret_m, uint32_t *ret_n)
7036{
7037 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7038 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7039 intel_reduce_m_n_ratio(ret_m, ret_n);
7040}
7041
e69d0bc1
DV
7042void
7043intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7044 int pixel_clock, int link_clock,
7045 struct intel_link_m_n *m_n)
2c07245f 7046{
e69d0bc1 7047 m_n->tu = 64;
a65851af
VS
7048
7049 compute_m_n(bits_per_pixel * pixel_clock,
7050 link_clock * nlanes * 8,
7051 &m_n->gmch_m, &m_n->gmch_n);
7052
7053 compute_m_n(pixel_clock, link_clock,
7054 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7055}
7056
a7615030
CW
7057static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7058{
d330a953
JN
7059 if (i915.panel_use_ssc >= 0)
7060 return i915.panel_use_ssc != 0;
41aa3448 7061 return dev_priv->vbt.lvds_use_ssc
435793df 7062 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7063}
7064
a93e255f
ACO
7065static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7066 int num_connectors)
c65d77d8 7067{
a93e255f 7068 struct drm_device *dev = crtc_state->base.crtc->dev;
c65d77d8
JB
7069 struct drm_i915_private *dev_priv = dev->dev_private;
7070 int refclk;
7071
a93e255f
ACO
7072 WARN_ON(!crtc_state->base.state);
7073
5ab7b0b7 7074 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
9a0ea498 7075 refclk = 100000;
a93e255f 7076 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
c65d77d8 7077 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
7078 refclk = dev_priv->vbt.lvds_ssc_freq;
7079 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
7080 } else if (!IS_GEN2(dev)) {
7081 refclk = 96000;
7082 } else {
7083 refclk = 48000;
7084 }
7085
7086 return refclk;
7087}
7088
7429e9d4 7089static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7090{
7df00d7a 7091 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7092}
f47709a9 7093
7429e9d4
DV
7094static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7095{
7096 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7097}
7098
f47709a9 7099static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7100 struct intel_crtc_state *crtc_state,
a7516a05
JB
7101 intel_clock_t *reduced_clock)
7102{
f47709a9 7103 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7104 u32 fp, fp2 = 0;
7105
7106 if (IS_PINEVIEW(dev)) {
190f68c5 7107 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7108 if (reduced_clock)
7429e9d4 7109 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7110 } else {
190f68c5 7111 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7112 if (reduced_clock)
7429e9d4 7113 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7114 }
7115
190f68c5 7116 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7117
f47709a9 7118 crtc->lowfreq_avail = false;
a93e255f 7119 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7120 reduced_clock) {
190f68c5 7121 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7122 crtc->lowfreq_avail = true;
a7516a05 7123 } else {
190f68c5 7124 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7125 }
7126}
7127
5e69f97f
CML
7128static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7129 pipe)
89b667f8
JB
7130{
7131 u32 reg_val;
7132
7133 /*
7134 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7135 * and set it to a reasonable value instead.
7136 */
ab3c759a 7137 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7138 reg_val &= 0xffffff00;
7139 reg_val |= 0x00000030;
ab3c759a 7140 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7141
ab3c759a 7142 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7143 reg_val &= 0x8cffffff;
7144 reg_val = 0x8c000000;
ab3c759a 7145 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7146
ab3c759a 7147 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7148 reg_val &= 0xffffff00;
ab3c759a 7149 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7150
ab3c759a 7151 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7152 reg_val &= 0x00ffffff;
7153 reg_val |= 0xb0000000;
ab3c759a 7154 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7155}
7156
b551842d
DV
7157static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7158 struct intel_link_m_n *m_n)
7159{
7160 struct drm_device *dev = crtc->base.dev;
7161 struct drm_i915_private *dev_priv = dev->dev_private;
7162 int pipe = crtc->pipe;
7163
e3b95f1e
DV
7164 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7165 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7166 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7167 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7168}
7169
7170static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7171 struct intel_link_m_n *m_n,
7172 struct intel_link_m_n *m2_n2)
b551842d
DV
7173{
7174 struct drm_device *dev = crtc->base.dev;
7175 struct drm_i915_private *dev_priv = dev->dev_private;
7176 int pipe = crtc->pipe;
6e3c9717 7177 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7178
7179 if (INTEL_INFO(dev)->gen >= 5) {
7180 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7181 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7182 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7183 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7184 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7185 * for gen < 8) and if DRRS is supported (to make sure the
7186 * registers are not unnecessarily accessed).
7187 */
44395bfe 7188 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7189 crtc->config->has_drrs) {
f769cd24
VK
7190 I915_WRITE(PIPE_DATA_M2(transcoder),
7191 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7192 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7193 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7194 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7195 }
b551842d 7196 } else {
e3b95f1e
DV
7197 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7198 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7199 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7200 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7201 }
7202}
7203
fe3cd48d 7204void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7205{
fe3cd48d
R
7206 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7207
7208 if (m_n == M1_N1) {
7209 dp_m_n = &crtc->config->dp_m_n;
7210 dp_m2_n2 = &crtc->config->dp_m2_n2;
7211 } else if (m_n == M2_N2) {
7212
7213 /*
7214 * M2_N2 registers are not supported. Hence m2_n2 divider value
7215 * needs to be programmed into M1_N1.
7216 */
7217 dp_m_n = &crtc->config->dp_m2_n2;
7218 } else {
7219 DRM_ERROR("Unsupported divider value\n");
7220 return;
7221 }
7222
6e3c9717
ACO
7223 if (crtc->config->has_pch_encoder)
7224 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7225 else
fe3cd48d 7226 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7227}
7228
251ac862
DV
7229static void vlv_compute_dpll(struct intel_crtc *crtc,
7230 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
7231{
7232 u32 dpll, dpll_md;
7233
7234 /*
7235 * Enable DPIO clock input. We should never disable the reference
7236 * clock for pipe B, since VGA hotplug / manual detection depends
7237 * on it.
7238 */
60bfe44f
VS
7239 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7240 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
bdd4b6a6
DV
7241 /* We should never disable this, set it here for state tracking */
7242 if (crtc->pipe == PIPE_B)
7243 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7244 dpll |= DPLL_VCO_ENABLE;
d288f65f 7245 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 7246
d288f65f 7247 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 7248 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 7249 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
7250}
7251
d288f65f 7252static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7253 const struct intel_crtc_state *pipe_config)
a0c4da24 7254{
f47709a9 7255 struct drm_device *dev = crtc->base.dev;
a0c4da24 7256 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7257 int pipe = crtc->pipe;
bdd4b6a6 7258 u32 mdiv;
a0c4da24 7259 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7260 u32 coreclk, reg_val;
a0c4da24 7261
a580516d 7262 mutex_lock(&dev_priv->sb_lock);
09153000 7263
d288f65f
VS
7264 bestn = pipe_config->dpll.n;
7265 bestm1 = pipe_config->dpll.m1;
7266 bestm2 = pipe_config->dpll.m2;
7267 bestp1 = pipe_config->dpll.p1;
7268 bestp2 = pipe_config->dpll.p2;
a0c4da24 7269
89b667f8
JB
7270 /* See eDP HDMI DPIO driver vbios notes doc */
7271
7272 /* PLL B needs special handling */
bdd4b6a6 7273 if (pipe == PIPE_B)
5e69f97f 7274 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7275
7276 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7277 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7278
7279 /* Disable target IRef on PLL */
ab3c759a 7280 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7281 reg_val &= 0x00ffffff;
ab3c759a 7282 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7283
7284 /* Disable fast lock */
ab3c759a 7285 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7286
7287 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7288 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7289 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7290 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7291 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7292
7293 /*
7294 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7295 * but we don't support that).
7296 * Note: don't use the DAC post divider as it seems unstable.
7297 */
7298 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7299 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7300
a0c4da24 7301 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7302 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7303
89b667f8 7304 /* Set HBR and RBR LPF coefficients */
d288f65f 7305 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7306 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7307 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7308 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7309 0x009f0003);
89b667f8 7310 else
ab3c759a 7311 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7312 0x00d0000f);
7313
681a8504 7314 if (pipe_config->has_dp_encoder) {
89b667f8 7315 /* Use SSC source */
bdd4b6a6 7316 if (pipe == PIPE_A)
ab3c759a 7317 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7318 0x0df40000);
7319 else
ab3c759a 7320 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7321 0x0df70000);
7322 } else { /* HDMI or VGA */
7323 /* Use bend source */
bdd4b6a6 7324 if (pipe == PIPE_A)
ab3c759a 7325 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7326 0x0df70000);
7327 else
ab3c759a 7328 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7329 0x0df40000);
7330 }
a0c4da24 7331
ab3c759a 7332 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7333 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7334 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7335 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7336 coreclk |= 0x01000000;
ab3c759a 7337 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7338
ab3c759a 7339 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7340 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7341}
7342
251ac862
DV
7343static void chv_compute_dpll(struct intel_crtc *crtc,
7344 struct intel_crtc_state *pipe_config)
1ae0d137 7345{
60bfe44f
VS
7346 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7347 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
1ae0d137
VS
7348 DPLL_VCO_ENABLE;
7349 if (crtc->pipe != PIPE_A)
d288f65f 7350 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 7351
d288f65f
VS
7352 pipe_config->dpll_hw_state.dpll_md =
7353 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
7354}
7355
d288f65f 7356static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7357 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7358{
7359 struct drm_device *dev = crtc->base.dev;
7360 struct drm_i915_private *dev_priv = dev->dev_private;
7361 int pipe = crtc->pipe;
7362 int dpll_reg = DPLL(crtc->pipe);
7363 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7364 u32 loopfilter, tribuf_calcntr;
9d556c99 7365 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7366 u32 dpio_val;
9cbe40c1 7367 int vco;
9d556c99 7368
d288f65f
VS
7369 bestn = pipe_config->dpll.n;
7370 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7371 bestm1 = pipe_config->dpll.m1;
7372 bestm2 = pipe_config->dpll.m2 >> 22;
7373 bestp1 = pipe_config->dpll.p1;
7374 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7375 vco = pipe_config->dpll.vco;
a945ce7e 7376 dpio_val = 0;
9cbe40c1 7377 loopfilter = 0;
9d556c99
CML
7378
7379 /*
7380 * Enable Refclk and SSC
7381 */
a11b0703 7382 I915_WRITE(dpll_reg,
d288f65f 7383 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7384
a580516d 7385 mutex_lock(&dev_priv->sb_lock);
9d556c99 7386
9d556c99
CML
7387 /* p1 and p2 divider */
7388 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7389 5 << DPIO_CHV_S1_DIV_SHIFT |
7390 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7391 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7392 1 << DPIO_CHV_K_DIV_SHIFT);
7393
7394 /* Feedback post-divider - m2 */
7395 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7396
7397 /* Feedback refclk divider - n and m1 */
7398 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7399 DPIO_CHV_M1_DIV_BY_2 |
7400 1 << DPIO_CHV_N_DIV_SHIFT);
7401
7402 /* M2 fraction division */
25a25dfc 7403 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7404
7405 /* M2 fraction division enable */
a945ce7e
VP
7406 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7407 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7408 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7409 if (bestm2_frac)
7410 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7411 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7412
de3a0fde
VP
7413 /* Program digital lock detect threshold */
7414 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7415 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7416 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7417 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7418 if (!bestm2_frac)
7419 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7420 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7421
9d556c99 7422 /* Loop filter */
9cbe40c1
VP
7423 if (vco == 5400000) {
7424 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7425 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7426 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7427 tribuf_calcntr = 0x9;
7428 } else if (vco <= 6200000) {
7429 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7430 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7431 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7432 tribuf_calcntr = 0x9;
7433 } else if (vco <= 6480000) {
7434 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7435 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7436 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7437 tribuf_calcntr = 0x8;
7438 } else {
7439 /* Not supported. Apply the same limits as in the max case */
7440 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7441 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7442 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7443 tribuf_calcntr = 0;
7444 }
9d556c99
CML
7445 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7446
968040b2 7447 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7448 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7449 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7450 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7451
9d556c99
CML
7452 /* AFC Recal */
7453 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7454 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7455 DPIO_AFC_RECAL);
7456
a580516d 7457 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7458}
7459
d288f65f
VS
7460/**
7461 * vlv_force_pll_on - forcibly enable just the PLL
7462 * @dev_priv: i915 private structure
7463 * @pipe: pipe PLL to enable
7464 * @dpll: PLL configuration
7465 *
7466 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7467 * in cases where we need the PLL enabled even when @pipe is not going to
7468 * be enabled.
7469 */
7470void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7471 const struct dpll *dpll)
7472{
7473 struct intel_crtc *crtc =
7474 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5cec258b 7475 struct intel_crtc_state pipe_config = {
a93e255f 7476 .base.crtc = &crtc->base,
d288f65f
VS
7477 .pixel_multiplier = 1,
7478 .dpll = *dpll,
7479 };
7480
7481 if (IS_CHERRYVIEW(dev)) {
251ac862 7482 chv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7483 chv_prepare_pll(crtc, &pipe_config);
7484 chv_enable_pll(crtc, &pipe_config);
7485 } else {
251ac862 7486 vlv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7487 vlv_prepare_pll(crtc, &pipe_config);
7488 vlv_enable_pll(crtc, &pipe_config);
7489 }
7490}
7491
7492/**
7493 * vlv_force_pll_off - forcibly disable just the PLL
7494 * @dev_priv: i915 private structure
7495 * @pipe: pipe PLL to disable
7496 *
7497 * Disable the PLL for @pipe. To be used in cases where we need
7498 * the PLL enabled even when @pipe is not going to be enabled.
7499 */
7500void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7501{
7502 if (IS_CHERRYVIEW(dev))
7503 chv_disable_pll(to_i915(dev), pipe);
7504 else
7505 vlv_disable_pll(to_i915(dev), pipe);
7506}
7507
251ac862
DV
7508static void i9xx_compute_dpll(struct intel_crtc *crtc,
7509 struct intel_crtc_state *crtc_state,
7510 intel_clock_t *reduced_clock,
7511 int num_connectors)
eb1cbe48 7512{
f47709a9 7513 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7514 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7515 u32 dpll;
7516 bool is_sdvo;
190f68c5 7517 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7518
190f68c5 7519 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7520
a93e255f
ACO
7521 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7522 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7523
7524 dpll = DPLL_VGA_MODE_DIS;
7525
a93e255f 7526 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7527 dpll |= DPLLB_MODE_LVDS;
7528 else
7529 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7530
ef1b460d 7531 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7532 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7533 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7534 }
198a037f
DV
7535
7536 if (is_sdvo)
4a33e48d 7537 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7538
190f68c5 7539 if (crtc_state->has_dp_encoder)
4a33e48d 7540 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7541
7542 /* compute bitmask from p1 value */
7543 if (IS_PINEVIEW(dev))
7544 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7545 else {
7546 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7547 if (IS_G4X(dev) && reduced_clock)
7548 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7549 }
7550 switch (clock->p2) {
7551 case 5:
7552 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7553 break;
7554 case 7:
7555 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7556 break;
7557 case 10:
7558 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7559 break;
7560 case 14:
7561 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7562 break;
7563 }
7564 if (INTEL_INFO(dev)->gen >= 4)
7565 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7566
190f68c5 7567 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7568 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7569 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7570 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7571 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7572 else
7573 dpll |= PLL_REF_INPUT_DREFCLK;
7574
7575 dpll |= DPLL_VCO_ENABLE;
190f68c5 7576 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7577
eb1cbe48 7578 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7579 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7580 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7581 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7582 }
7583}
7584
251ac862
DV
7585static void i8xx_compute_dpll(struct intel_crtc *crtc,
7586 struct intel_crtc_state *crtc_state,
7587 intel_clock_t *reduced_clock,
7588 int num_connectors)
eb1cbe48 7589{
f47709a9 7590 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7591 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7592 u32 dpll;
190f68c5 7593 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7594
190f68c5 7595 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7596
eb1cbe48
DV
7597 dpll = DPLL_VGA_MODE_DIS;
7598
a93e255f 7599 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7600 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7601 } else {
7602 if (clock->p1 == 2)
7603 dpll |= PLL_P1_DIVIDE_BY_TWO;
7604 else
7605 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7606 if (clock->p2 == 4)
7607 dpll |= PLL_P2_DIVIDE_BY_4;
7608 }
7609
a93e255f 7610 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7611 dpll |= DPLL_DVO_2X_MODE;
7612
a93e255f 7613 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7614 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7615 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7616 else
7617 dpll |= PLL_REF_INPUT_DREFCLK;
7618
7619 dpll |= DPLL_VCO_ENABLE;
190f68c5 7620 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7621}
7622
8a654f3b 7623static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7624{
7625 struct drm_device *dev = intel_crtc->base.dev;
7626 struct drm_i915_private *dev_priv = dev->dev_private;
7627 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7628 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 7629 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7630 uint32_t crtc_vtotal, crtc_vblank_end;
7631 int vsyncshift = 0;
4d8a62ea
DV
7632
7633 /* We need to be careful not to changed the adjusted mode, for otherwise
7634 * the hw state checker will get angry at the mismatch. */
7635 crtc_vtotal = adjusted_mode->crtc_vtotal;
7636 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7637
609aeaca 7638 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7639 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7640 crtc_vtotal -= 1;
7641 crtc_vblank_end -= 1;
609aeaca 7642
409ee761 7643 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7644 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7645 else
7646 vsyncshift = adjusted_mode->crtc_hsync_start -
7647 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7648 if (vsyncshift < 0)
7649 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7650 }
7651
7652 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7653 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7654
fe2b8f9d 7655 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7656 (adjusted_mode->crtc_hdisplay - 1) |
7657 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7658 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7659 (adjusted_mode->crtc_hblank_start - 1) |
7660 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7661 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7662 (adjusted_mode->crtc_hsync_start - 1) |
7663 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7664
fe2b8f9d 7665 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7666 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7667 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7668 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7669 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7670 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7671 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7672 (adjusted_mode->crtc_vsync_start - 1) |
7673 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7674
b5e508d4
PZ
7675 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7676 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7677 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7678 * bits. */
7679 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7680 (pipe == PIPE_B || pipe == PIPE_C))
7681 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7682
b0e77b9c
PZ
7683 /* pipesrc controls the size that is scaled from, which should
7684 * always be the user's requested size.
7685 */
7686 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7687 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7688 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7689}
7690
1bd1bd80 7691static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7692 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7693{
7694 struct drm_device *dev = crtc->base.dev;
7695 struct drm_i915_private *dev_priv = dev->dev_private;
7696 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7697 uint32_t tmp;
7698
7699 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7700 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7701 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7702 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7703 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7704 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7705 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7706 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7707 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7708
7709 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7710 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7711 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7712 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7713 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7714 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7715 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7716 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7717 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7718
7719 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7720 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7721 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7722 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
7723 }
7724
7725 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7726 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7727 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7728
2d112de7
ACO
7729 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7730 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7731}
7732
f6a83288 7733void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7734 struct intel_crtc_state *pipe_config)
babea61d 7735{
2d112de7
ACO
7736 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7737 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7738 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7739 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7740
2d112de7
ACO
7741 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7742 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7743 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7744 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7745
2d112de7 7746 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7747 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7748
2d112de7
ACO
7749 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7750 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7751
7752 mode->hsync = drm_mode_hsync(mode);
7753 mode->vrefresh = drm_mode_vrefresh(mode);
7754 drm_mode_set_name(mode);
babea61d
JB
7755}
7756
84b046f3
DV
7757static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7758{
7759 struct drm_device *dev = intel_crtc->base.dev;
7760 struct drm_i915_private *dev_priv = dev->dev_private;
7761 uint32_t pipeconf;
7762
9f11a9e4 7763 pipeconf = 0;
84b046f3 7764
b6b5d049
VS
7765 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7766 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7767 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7768
6e3c9717 7769 if (intel_crtc->config->double_wide)
cf532bb2 7770 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7771
ff9ce46e
DV
7772 /* only g4x and later have fancy bpc/dither controls */
7773 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e 7774 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7775 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7776 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7777 PIPECONF_DITHER_TYPE_SP;
84b046f3 7778
6e3c9717 7779 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7780 case 18:
7781 pipeconf |= PIPECONF_6BPC;
7782 break;
7783 case 24:
7784 pipeconf |= PIPECONF_8BPC;
7785 break;
7786 case 30:
7787 pipeconf |= PIPECONF_10BPC;
7788 break;
7789 default:
7790 /* Case prevented by intel_choose_pipe_bpp_dither. */
7791 BUG();
84b046f3
DV
7792 }
7793 }
7794
7795 if (HAS_PIPE_CXSR(dev)) {
7796 if (intel_crtc->lowfreq_avail) {
7797 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7798 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7799 } else {
7800 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7801 }
7802 }
7803
6e3c9717 7804 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7805 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7806 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7807 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7808 else
7809 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7810 } else
84b046f3
DV
7811 pipeconf |= PIPECONF_PROGRESSIVE;
7812
6e3c9717 7813 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
9f11a9e4 7814 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7815
84b046f3
DV
7816 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7817 POSTING_READ(PIPECONF(intel_crtc->pipe));
7818}
7819
190f68c5
ACO
7820static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7821 struct intel_crtc_state *crtc_state)
79e53945 7822{
c7653199 7823 struct drm_device *dev = crtc->base.dev;
79e53945 7824 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 7825 int refclk, num_connectors = 0;
c329a4ec
DV
7826 intel_clock_t clock;
7827 bool ok;
7828 bool is_dsi = false;
5eddb70b 7829 struct intel_encoder *encoder;
d4906093 7830 const intel_limit_t *limit;
55bb9992 7831 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 7832 struct drm_connector *connector;
55bb9992
ACO
7833 struct drm_connector_state *connector_state;
7834 int i;
79e53945 7835
dd3cd74a
ACO
7836 memset(&crtc_state->dpll_hw_state, 0,
7837 sizeof(crtc_state->dpll_hw_state));
7838
da3ced29 7839 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
7840 if (connector_state->crtc != &crtc->base)
7841 continue;
7842
7843 encoder = to_intel_encoder(connector_state->best_encoder);
7844
5eddb70b 7845 switch (encoder->type) {
e9fd1c02
JN
7846 case INTEL_OUTPUT_DSI:
7847 is_dsi = true;
7848 break;
6847d71b
PZ
7849 default:
7850 break;
79e53945 7851 }
43565a06 7852
c751ce4f 7853 num_connectors++;
79e53945
JB
7854 }
7855
f2335330 7856 if (is_dsi)
5b18e57c 7857 return 0;
f2335330 7858
190f68c5 7859 if (!crtc_state->clock_set) {
a93e255f 7860 refclk = i9xx_get_refclk(crtc_state, num_connectors);
79e53945 7861
e9fd1c02
JN
7862 /*
7863 * Returns a set of divisors for the desired target clock with
7864 * the given refclk, or FALSE. The returned values represent
7865 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7866 * 2) / p1 / p2.
7867 */
a93e255f
ACO
7868 limit = intel_limit(crtc_state, refclk);
7869 ok = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 7870 crtc_state->port_clock,
e9fd1c02 7871 refclk, NULL, &clock);
f2335330 7872 if (!ok) {
e9fd1c02
JN
7873 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7874 return -EINVAL;
7875 }
79e53945 7876
f2335330 7877 /* Compat-code for transition, will disappear. */
190f68c5
ACO
7878 crtc_state->dpll.n = clock.n;
7879 crtc_state->dpll.m1 = clock.m1;
7880 crtc_state->dpll.m2 = clock.m2;
7881 crtc_state->dpll.p1 = clock.p1;
7882 crtc_state->dpll.p2 = clock.p2;
f47709a9 7883 }
7026d4ac 7884
e9fd1c02 7885 if (IS_GEN2(dev)) {
c329a4ec 7886 i8xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7887 num_connectors);
9d556c99 7888 } else if (IS_CHERRYVIEW(dev)) {
251ac862 7889 chv_compute_dpll(crtc, crtc_state);
e9fd1c02 7890 } else if (IS_VALLEYVIEW(dev)) {
251ac862 7891 vlv_compute_dpll(crtc, crtc_state);
e9fd1c02 7892 } else {
c329a4ec 7893 i9xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7894 num_connectors);
e9fd1c02 7895 }
79e53945 7896
c8f7a0db 7897 return 0;
f564048e
EA
7898}
7899
2fa2fe9a 7900static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 7901 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
7902{
7903 struct drm_device *dev = crtc->base.dev;
7904 struct drm_i915_private *dev_priv = dev->dev_private;
7905 uint32_t tmp;
7906
dc9e7dec
VS
7907 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7908 return;
7909
2fa2fe9a 7910 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
7911 if (!(tmp & PFIT_ENABLE))
7912 return;
2fa2fe9a 7913
06922821 7914 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
7915 if (INTEL_INFO(dev)->gen < 4) {
7916 if (crtc->pipe != PIPE_B)
7917 return;
2fa2fe9a
DV
7918 } else {
7919 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7920 return;
7921 }
7922
06922821 7923 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
7924 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7925 if (INTEL_INFO(dev)->gen < 5)
7926 pipe_config->gmch_pfit.lvds_border_bits =
7927 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7928}
7929
acbec814 7930static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 7931 struct intel_crtc_state *pipe_config)
acbec814
JB
7932{
7933 struct drm_device *dev = crtc->base.dev;
7934 struct drm_i915_private *dev_priv = dev->dev_private;
7935 int pipe = pipe_config->cpu_transcoder;
7936 intel_clock_t clock;
7937 u32 mdiv;
662c6ecb 7938 int refclk = 100000;
acbec814 7939
f573de5a
SK
7940 /* In case of MIPI DPLL will not even be used */
7941 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7942 return;
7943
a580516d 7944 mutex_lock(&dev_priv->sb_lock);
ab3c759a 7945 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 7946 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
7947
7948 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7949 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7950 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7951 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7952 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7953
dccbea3b 7954 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
7955}
7956
5724dbd1
DL
7957static void
7958i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7959 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
7960{
7961 struct drm_device *dev = crtc->base.dev;
7962 struct drm_i915_private *dev_priv = dev->dev_private;
7963 u32 val, base, offset;
7964 int pipe = crtc->pipe, plane = crtc->plane;
7965 int fourcc, pixel_format;
6761dd31 7966 unsigned int aligned_height;
b113d5ee 7967 struct drm_framebuffer *fb;
1b842c89 7968 struct intel_framebuffer *intel_fb;
1ad292b5 7969
42a7b088
DL
7970 val = I915_READ(DSPCNTR(plane));
7971 if (!(val & DISPLAY_PLANE_ENABLE))
7972 return;
7973
d9806c9f 7974 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 7975 if (!intel_fb) {
1ad292b5
JB
7976 DRM_DEBUG_KMS("failed to alloc fb\n");
7977 return;
7978 }
7979
1b842c89
DL
7980 fb = &intel_fb->base;
7981
18c5247e
DV
7982 if (INTEL_INFO(dev)->gen >= 4) {
7983 if (val & DISPPLANE_TILED) {
49af449b 7984 plane_config->tiling = I915_TILING_X;
18c5247e
DV
7985 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7986 }
7987 }
1ad292b5
JB
7988
7989 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 7990 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
7991 fb->pixel_format = fourcc;
7992 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
7993
7994 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 7995 if (plane_config->tiling)
1ad292b5
JB
7996 offset = I915_READ(DSPTILEOFF(plane));
7997 else
7998 offset = I915_READ(DSPLINOFF(plane));
7999 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8000 } else {
8001 base = I915_READ(DSPADDR(plane));
8002 }
8003 plane_config->base = base;
8004
8005 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8006 fb->width = ((val >> 16) & 0xfff) + 1;
8007 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8008
8009 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8010 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8011
b113d5ee 8012 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8013 fb->pixel_format,
8014 fb->modifier[0]);
1ad292b5 8015
f37b5c2b 8016 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8017
2844a921
DL
8018 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8019 pipe_name(pipe), plane, fb->width, fb->height,
8020 fb->bits_per_pixel, base, fb->pitches[0],
8021 plane_config->size);
1ad292b5 8022
2d14030b 8023 plane_config->fb = intel_fb;
1ad292b5
JB
8024}
8025
70b23a98 8026static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8027 struct intel_crtc_state *pipe_config)
70b23a98
VS
8028{
8029 struct drm_device *dev = crtc->base.dev;
8030 struct drm_i915_private *dev_priv = dev->dev_private;
8031 int pipe = pipe_config->cpu_transcoder;
8032 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8033 intel_clock_t clock;
0d7b6b11 8034 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8035 int refclk = 100000;
8036
a580516d 8037 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8038 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8039 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8040 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8041 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8042 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8043 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8044
8045 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8046 clock.m2 = (pll_dw0 & 0xff) << 22;
8047 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8048 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8049 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8050 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8051 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8052
dccbea3b 8053 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8054}
8055
0e8ffe1b 8056static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8057 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8058{
8059 struct drm_device *dev = crtc->base.dev;
8060 struct drm_i915_private *dev_priv = dev->dev_private;
8061 uint32_t tmp;
8062
f458ebbc
DV
8063 if (!intel_display_power_is_enabled(dev_priv,
8064 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
8065 return false;
8066
e143a21c 8067 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 8068 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 8069
0e8ffe1b
DV
8070 tmp = I915_READ(PIPECONF(crtc->pipe));
8071 if (!(tmp & PIPECONF_ENABLE))
8072 return false;
8073
42571aef
VS
8074 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8075 switch (tmp & PIPECONF_BPC_MASK) {
8076 case PIPECONF_6BPC:
8077 pipe_config->pipe_bpp = 18;
8078 break;
8079 case PIPECONF_8BPC:
8080 pipe_config->pipe_bpp = 24;
8081 break;
8082 case PIPECONF_10BPC:
8083 pipe_config->pipe_bpp = 30;
8084 break;
8085 default:
8086 break;
8087 }
8088 }
8089
b5a9fa09
DV
8090 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8091 pipe_config->limited_color_range = true;
8092
282740f7
VS
8093 if (INTEL_INFO(dev)->gen < 4)
8094 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8095
1bd1bd80
DV
8096 intel_get_pipe_timings(crtc, pipe_config);
8097
2fa2fe9a
DV
8098 i9xx_get_pfit_config(crtc, pipe_config);
8099
6c49f241
DV
8100 if (INTEL_INFO(dev)->gen >= 4) {
8101 tmp = I915_READ(DPLL_MD(crtc->pipe));
8102 pipe_config->pixel_multiplier =
8103 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8104 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8105 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8106 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8107 tmp = I915_READ(DPLL(crtc->pipe));
8108 pipe_config->pixel_multiplier =
8109 ((tmp & SDVO_MULTIPLIER_MASK)
8110 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8111 } else {
8112 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8113 * port and will be fixed up in the encoder->get_config
8114 * function. */
8115 pipe_config->pixel_multiplier = 1;
8116 }
8bcc2795
DV
8117 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8118 if (!IS_VALLEYVIEW(dev)) {
1c4e0274
VS
8119 /*
8120 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8121 * on 830. Filter it out here so that we don't
8122 * report errors due to that.
8123 */
8124 if (IS_I830(dev))
8125 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8126
8bcc2795
DV
8127 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8128 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8129 } else {
8130 /* Mask out read-only status bits. */
8131 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8132 DPLL_PORTC_READY_MASK |
8133 DPLL_PORTB_READY_MASK);
8bcc2795 8134 }
6c49f241 8135
70b23a98
VS
8136 if (IS_CHERRYVIEW(dev))
8137 chv_crtc_clock_get(crtc, pipe_config);
8138 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8139 vlv_crtc_clock_get(crtc, pipe_config);
8140 else
8141 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8142
0f64614d
VS
8143 /*
8144 * Normally the dotclock is filled in by the encoder .get_config()
8145 * but in case the pipe is enabled w/o any ports we need a sane
8146 * default.
8147 */
8148 pipe_config->base.adjusted_mode.crtc_clock =
8149 pipe_config->port_clock / pipe_config->pixel_multiplier;
8150
0e8ffe1b
DV
8151 return true;
8152}
8153
dde86e2d 8154static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8155{
8156 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8157 struct intel_encoder *encoder;
74cfd7ac 8158 u32 val, final;
13d83a67 8159 bool has_lvds = false;
199e5d79 8160 bool has_cpu_edp = false;
199e5d79 8161 bool has_panel = false;
99eb6a01
KP
8162 bool has_ck505 = false;
8163 bool can_ssc = false;
13d83a67
JB
8164
8165 /* We need to take the global config into account */
b2784e15 8166 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8167 switch (encoder->type) {
8168 case INTEL_OUTPUT_LVDS:
8169 has_panel = true;
8170 has_lvds = true;
8171 break;
8172 case INTEL_OUTPUT_EDP:
8173 has_panel = true;
2de6905f 8174 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8175 has_cpu_edp = true;
8176 break;
6847d71b
PZ
8177 default:
8178 break;
13d83a67
JB
8179 }
8180 }
8181
99eb6a01 8182 if (HAS_PCH_IBX(dev)) {
41aa3448 8183 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8184 can_ssc = has_ck505;
8185 } else {
8186 has_ck505 = false;
8187 can_ssc = true;
8188 }
8189
2de6905f
ID
8190 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8191 has_panel, has_lvds, has_ck505);
13d83a67
JB
8192
8193 /* Ironlake: try to setup display ref clock before DPLL
8194 * enabling. This is only under driver's control after
8195 * PCH B stepping, previous chipset stepping should be
8196 * ignoring this setting.
8197 */
74cfd7ac
CW
8198 val = I915_READ(PCH_DREF_CONTROL);
8199
8200 /* As we must carefully and slowly disable/enable each source in turn,
8201 * compute the final state we want first and check if we need to
8202 * make any changes at all.
8203 */
8204 final = val;
8205 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8206 if (has_ck505)
8207 final |= DREF_NONSPREAD_CK505_ENABLE;
8208 else
8209 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8210
8211 final &= ~DREF_SSC_SOURCE_MASK;
8212 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8213 final &= ~DREF_SSC1_ENABLE;
8214
8215 if (has_panel) {
8216 final |= DREF_SSC_SOURCE_ENABLE;
8217
8218 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8219 final |= DREF_SSC1_ENABLE;
8220
8221 if (has_cpu_edp) {
8222 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8223 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8224 else
8225 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8226 } else
8227 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8228 } else {
8229 final |= DREF_SSC_SOURCE_DISABLE;
8230 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8231 }
8232
8233 if (final == val)
8234 return;
8235
13d83a67 8236 /* Always enable nonspread source */
74cfd7ac 8237 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8238
99eb6a01 8239 if (has_ck505)
74cfd7ac 8240 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8241 else
74cfd7ac 8242 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8243
199e5d79 8244 if (has_panel) {
74cfd7ac
CW
8245 val &= ~DREF_SSC_SOURCE_MASK;
8246 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8247
199e5d79 8248 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8249 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8250 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8251 val |= DREF_SSC1_ENABLE;
e77166b5 8252 } else
74cfd7ac 8253 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8254
8255 /* Get SSC going before enabling the outputs */
74cfd7ac 8256 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8257 POSTING_READ(PCH_DREF_CONTROL);
8258 udelay(200);
8259
74cfd7ac 8260 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8261
8262 /* Enable CPU source on CPU attached eDP */
199e5d79 8263 if (has_cpu_edp) {
99eb6a01 8264 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8265 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8266 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8267 } else
74cfd7ac 8268 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8269 } else
74cfd7ac 8270 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8271
74cfd7ac 8272 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8273 POSTING_READ(PCH_DREF_CONTROL);
8274 udelay(200);
8275 } else {
8276 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8277
74cfd7ac 8278 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8279
8280 /* Turn off CPU output */
74cfd7ac 8281 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8282
74cfd7ac 8283 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8284 POSTING_READ(PCH_DREF_CONTROL);
8285 udelay(200);
8286
8287 /* Turn off the SSC source */
74cfd7ac
CW
8288 val &= ~DREF_SSC_SOURCE_MASK;
8289 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8290
8291 /* Turn off SSC1 */
74cfd7ac 8292 val &= ~DREF_SSC1_ENABLE;
199e5d79 8293
74cfd7ac 8294 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8295 POSTING_READ(PCH_DREF_CONTROL);
8296 udelay(200);
8297 }
74cfd7ac
CW
8298
8299 BUG_ON(val != final);
13d83a67
JB
8300}
8301
f31f2d55 8302static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8303{
f31f2d55 8304 uint32_t tmp;
dde86e2d 8305
0ff066a9
PZ
8306 tmp = I915_READ(SOUTH_CHICKEN2);
8307 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8308 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8309
0ff066a9
PZ
8310 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8311 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8312 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8313
0ff066a9
PZ
8314 tmp = I915_READ(SOUTH_CHICKEN2);
8315 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8316 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8317
0ff066a9
PZ
8318 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8319 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8320 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8321}
8322
8323/* WaMPhyProgramming:hsw */
8324static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8325{
8326 uint32_t tmp;
dde86e2d
PZ
8327
8328 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8329 tmp &= ~(0xFF << 24);
8330 tmp |= (0x12 << 24);
8331 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8332
dde86e2d
PZ
8333 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8334 tmp |= (1 << 11);
8335 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8336
8337 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8338 tmp |= (1 << 11);
8339 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8340
dde86e2d
PZ
8341 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8342 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8343 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8344
8345 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8346 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8347 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8348
0ff066a9
PZ
8349 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8350 tmp &= ~(7 << 13);
8351 tmp |= (5 << 13);
8352 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8353
0ff066a9
PZ
8354 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8355 tmp &= ~(7 << 13);
8356 tmp |= (5 << 13);
8357 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8358
8359 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8360 tmp &= ~0xFF;
8361 tmp |= 0x1C;
8362 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8363
8364 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8365 tmp &= ~0xFF;
8366 tmp |= 0x1C;
8367 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8368
8369 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8370 tmp &= ~(0xFF << 16);
8371 tmp |= (0x1C << 16);
8372 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8373
8374 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8375 tmp &= ~(0xFF << 16);
8376 tmp |= (0x1C << 16);
8377 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8378
0ff066a9
PZ
8379 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8380 tmp |= (1 << 27);
8381 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8382
0ff066a9
PZ
8383 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8384 tmp |= (1 << 27);
8385 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8386
0ff066a9
PZ
8387 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8388 tmp &= ~(0xF << 28);
8389 tmp |= (4 << 28);
8390 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8391
0ff066a9
PZ
8392 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8393 tmp &= ~(0xF << 28);
8394 tmp |= (4 << 28);
8395 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8396}
8397
2fa86a1f
PZ
8398/* Implements 3 different sequences from BSpec chapter "Display iCLK
8399 * Programming" based on the parameters passed:
8400 * - Sequence to enable CLKOUT_DP
8401 * - Sequence to enable CLKOUT_DP without spread
8402 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8403 */
8404static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8405 bool with_fdi)
f31f2d55
PZ
8406{
8407 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8408 uint32_t reg, tmp;
8409
8410 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8411 with_spread = true;
c2699524 8412 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 8413 with_fdi = false;
f31f2d55 8414
a580516d 8415 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8416
8417 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8418 tmp &= ~SBI_SSCCTL_DISABLE;
8419 tmp |= SBI_SSCCTL_PATHALT;
8420 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8421
8422 udelay(24);
8423
2fa86a1f
PZ
8424 if (with_spread) {
8425 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8426 tmp &= ~SBI_SSCCTL_PATHALT;
8427 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8428
2fa86a1f
PZ
8429 if (with_fdi) {
8430 lpt_reset_fdi_mphy(dev_priv);
8431 lpt_program_fdi_mphy(dev_priv);
8432 }
8433 }
dde86e2d 8434
c2699524 8435 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
8436 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8437 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8438 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8439
a580516d 8440 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8441}
8442
47701c3b
PZ
8443/* Sequence to disable CLKOUT_DP */
8444static void lpt_disable_clkout_dp(struct drm_device *dev)
8445{
8446 struct drm_i915_private *dev_priv = dev->dev_private;
8447 uint32_t reg, tmp;
8448
a580516d 8449 mutex_lock(&dev_priv->sb_lock);
47701c3b 8450
c2699524 8451 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
8452 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8453 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8454 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8455
8456 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8457 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8458 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8459 tmp |= SBI_SSCCTL_PATHALT;
8460 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8461 udelay(32);
8462 }
8463 tmp |= SBI_SSCCTL_DISABLE;
8464 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8465 }
8466
a580516d 8467 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8468}
8469
bf8fa3d3
PZ
8470static void lpt_init_pch_refclk(struct drm_device *dev)
8471{
bf8fa3d3
PZ
8472 struct intel_encoder *encoder;
8473 bool has_vga = false;
8474
b2784e15 8475 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8476 switch (encoder->type) {
8477 case INTEL_OUTPUT_ANALOG:
8478 has_vga = true;
8479 break;
6847d71b
PZ
8480 default:
8481 break;
bf8fa3d3
PZ
8482 }
8483 }
8484
47701c3b
PZ
8485 if (has_vga)
8486 lpt_enable_clkout_dp(dev, true, true);
8487 else
8488 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
8489}
8490
dde86e2d
PZ
8491/*
8492 * Initialize reference clocks when the driver loads
8493 */
8494void intel_init_pch_refclk(struct drm_device *dev)
8495{
8496 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8497 ironlake_init_pch_refclk(dev);
8498 else if (HAS_PCH_LPT(dev))
8499 lpt_init_pch_refclk(dev);
8500}
8501
55bb9992 8502static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
d9d444cb 8503{
55bb9992 8504 struct drm_device *dev = crtc_state->base.crtc->dev;
d9d444cb 8505 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8506 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8507 struct drm_connector *connector;
55bb9992 8508 struct drm_connector_state *connector_state;
d9d444cb 8509 struct intel_encoder *encoder;
55bb9992 8510 int num_connectors = 0, i;
d9d444cb
JB
8511 bool is_lvds = false;
8512
da3ced29 8513 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8514 if (connector_state->crtc != crtc_state->base.crtc)
8515 continue;
8516
8517 encoder = to_intel_encoder(connector_state->best_encoder);
8518
d9d444cb
JB
8519 switch (encoder->type) {
8520 case INTEL_OUTPUT_LVDS:
8521 is_lvds = true;
8522 break;
6847d71b
PZ
8523 default:
8524 break;
d9d444cb
JB
8525 }
8526 num_connectors++;
8527 }
8528
8529 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 8530 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 8531 dev_priv->vbt.lvds_ssc_freq);
e91e941b 8532 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
8533 }
8534
8535 return 120000;
8536}
8537
6ff93609 8538static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8539{
c8203565 8540 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8541 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8542 int pipe = intel_crtc->pipe;
c8203565
PZ
8543 uint32_t val;
8544
78114071 8545 val = 0;
c8203565 8546
6e3c9717 8547 switch (intel_crtc->config->pipe_bpp) {
c8203565 8548 case 18:
dfd07d72 8549 val |= PIPECONF_6BPC;
c8203565
PZ
8550 break;
8551 case 24:
dfd07d72 8552 val |= PIPECONF_8BPC;
c8203565
PZ
8553 break;
8554 case 30:
dfd07d72 8555 val |= PIPECONF_10BPC;
c8203565
PZ
8556 break;
8557 case 36:
dfd07d72 8558 val |= PIPECONF_12BPC;
c8203565
PZ
8559 break;
8560 default:
cc769b62
PZ
8561 /* Case prevented by intel_choose_pipe_bpp_dither. */
8562 BUG();
c8203565
PZ
8563 }
8564
6e3c9717 8565 if (intel_crtc->config->dither)
c8203565
PZ
8566 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8567
6e3c9717 8568 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8569 val |= PIPECONF_INTERLACED_ILK;
8570 else
8571 val |= PIPECONF_PROGRESSIVE;
8572
6e3c9717 8573 if (intel_crtc->config->limited_color_range)
3685a8f3 8574 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8575
c8203565
PZ
8576 I915_WRITE(PIPECONF(pipe), val);
8577 POSTING_READ(PIPECONF(pipe));
8578}
8579
86d3efce
VS
8580/*
8581 * Set up the pipe CSC unit.
8582 *
8583 * Currently only full range RGB to limited range RGB conversion
8584 * is supported, but eventually this should handle various
8585 * RGB<->YCbCr scenarios as well.
8586 */
50f3b016 8587static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
8588{
8589 struct drm_device *dev = crtc->dev;
8590 struct drm_i915_private *dev_priv = dev->dev_private;
8591 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8592 int pipe = intel_crtc->pipe;
8593 uint16_t coeff = 0x7800; /* 1.0 */
8594
8595 /*
8596 * TODO: Check what kind of values actually come out of the pipe
8597 * with these coeff/postoff values and adjust to get the best
8598 * accuracy. Perhaps we even need to take the bpc value into
8599 * consideration.
8600 */
8601
6e3c9717 8602 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8603 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8604
8605 /*
8606 * GY/GU and RY/RU should be the other way around according
8607 * to BSpec, but reality doesn't agree. Just set them up in
8608 * a way that results in the correct picture.
8609 */
8610 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8611 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8612
8613 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8614 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8615
8616 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8617 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8618
8619 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8620 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8621 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8622
8623 if (INTEL_INFO(dev)->gen > 6) {
8624 uint16_t postoff = 0;
8625
6e3c9717 8626 if (intel_crtc->config->limited_color_range)
32cf0cb0 8627 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
8628
8629 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8630 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8631 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8632
8633 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8634 } else {
8635 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8636
6e3c9717 8637 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8638 mode |= CSC_BLACK_SCREEN_OFFSET;
8639
8640 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8641 }
8642}
8643
6ff93609 8644static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8645{
756f85cf
PZ
8646 struct drm_device *dev = crtc->dev;
8647 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 8648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8649 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8650 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
8651 uint32_t val;
8652
3eff4faa 8653 val = 0;
ee2b0b38 8654
6e3c9717 8655 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
8656 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8657
6e3c9717 8658 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8659 val |= PIPECONF_INTERLACED_ILK;
8660 else
8661 val |= PIPECONF_PROGRESSIVE;
8662
702e7a56
PZ
8663 I915_WRITE(PIPECONF(cpu_transcoder), val);
8664 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
8665
8666 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8667 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 8668
3cdf122c 8669 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
8670 val = 0;
8671
6e3c9717 8672 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8673 case 18:
8674 val |= PIPEMISC_DITHER_6_BPC;
8675 break;
8676 case 24:
8677 val |= PIPEMISC_DITHER_8_BPC;
8678 break;
8679 case 30:
8680 val |= PIPEMISC_DITHER_10_BPC;
8681 break;
8682 case 36:
8683 val |= PIPEMISC_DITHER_12_BPC;
8684 break;
8685 default:
8686 /* Case prevented by pipe_config_set_bpp. */
8687 BUG();
8688 }
8689
6e3c9717 8690 if (intel_crtc->config->dither)
756f85cf
PZ
8691 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8692
8693 I915_WRITE(PIPEMISC(pipe), val);
8694 }
ee2b0b38
PZ
8695}
8696
6591c6e4 8697static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 8698 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
8699 intel_clock_t *clock,
8700 bool *has_reduced_clock,
8701 intel_clock_t *reduced_clock)
8702{
8703 struct drm_device *dev = crtc->dev;
8704 struct drm_i915_private *dev_priv = dev->dev_private;
6591c6e4 8705 int refclk;
d4906093 8706 const intel_limit_t *limit;
c329a4ec 8707 bool ret;
79e53945 8708
55bb9992 8709 refclk = ironlake_get_refclk(crtc_state);
79e53945 8710
d4906093
ML
8711 /*
8712 * Returns a set of divisors for the desired target clock with the given
8713 * refclk, or FALSE. The returned values represent the clock equation:
8714 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8715 */
a93e255f
ACO
8716 limit = intel_limit(crtc_state, refclk);
8717 ret = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8718 crtc_state->port_clock,
ee9300bb 8719 refclk, NULL, clock);
6591c6e4
PZ
8720 if (!ret)
8721 return false;
cda4b7d3 8722
6591c6e4
PZ
8723 return true;
8724}
8725
d4b1931c
PZ
8726int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8727{
8728 /*
8729 * Account for spread spectrum to avoid
8730 * oversubscribing the link. Max center spread
8731 * is 2.5%; use 5% for safety's sake.
8732 */
8733 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8734 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8735}
8736
7429e9d4 8737static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8738{
7429e9d4 8739 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8740}
8741
de13a2e3 8742static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 8743 struct intel_crtc_state *crtc_state,
7429e9d4 8744 u32 *fp,
9a7c7890 8745 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 8746{
de13a2e3 8747 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8748 struct drm_device *dev = crtc->dev;
8749 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8750 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8751 struct drm_connector *connector;
55bb9992
ACO
8752 struct drm_connector_state *connector_state;
8753 struct intel_encoder *encoder;
de13a2e3 8754 uint32_t dpll;
55bb9992 8755 int factor, num_connectors = 0, i;
09ede541 8756 bool is_lvds = false, is_sdvo = false;
79e53945 8757
da3ced29 8758 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8759 if (connector_state->crtc != crtc_state->base.crtc)
8760 continue;
8761
8762 encoder = to_intel_encoder(connector_state->best_encoder);
8763
8764 switch (encoder->type) {
79e53945
JB
8765 case INTEL_OUTPUT_LVDS:
8766 is_lvds = true;
8767 break;
8768 case INTEL_OUTPUT_SDVO:
7d57382e 8769 case INTEL_OUTPUT_HDMI:
79e53945 8770 is_sdvo = true;
79e53945 8771 break;
6847d71b
PZ
8772 default:
8773 break;
79e53945 8774 }
43565a06 8775
c751ce4f 8776 num_connectors++;
79e53945 8777 }
79e53945 8778
c1858123 8779 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8780 factor = 21;
8781 if (is_lvds) {
8782 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8783 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8784 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8785 factor = 25;
190f68c5 8786 } else if (crtc_state->sdvo_tv_clock)
8febb297 8787 factor = 20;
c1858123 8788
190f68c5 8789 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 8790 *fp |= FP_CB_TUNE;
2c07245f 8791
9a7c7890
DV
8792 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8793 *fp2 |= FP_CB_TUNE;
8794
5eddb70b 8795 dpll = 0;
2c07245f 8796
a07d6787
EA
8797 if (is_lvds)
8798 dpll |= DPLLB_MODE_LVDS;
8799 else
8800 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8801
190f68c5 8802 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8803 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8804
8805 if (is_sdvo)
4a33e48d 8806 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8807 if (crtc_state->has_dp_encoder)
4a33e48d 8808 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8809
a07d6787 8810 /* compute bitmask from p1 value */
190f68c5 8811 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8812 /* also FPA1 */
190f68c5 8813 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8814
190f68c5 8815 switch (crtc_state->dpll.p2) {
a07d6787
EA
8816 case 5:
8817 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8818 break;
8819 case 7:
8820 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8821 break;
8822 case 10:
8823 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8824 break;
8825 case 14:
8826 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8827 break;
79e53945
JB
8828 }
8829
b4c09f3b 8830 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 8831 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
8832 else
8833 dpll |= PLL_REF_INPUT_DREFCLK;
8834
959e16d6 8835 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
8836}
8837
190f68c5
ACO
8838static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8839 struct intel_crtc_state *crtc_state)
de13a2e3 8840{
c7653199 8841 struct drm_device *dev = crtc->base.dev;
de13a2e3 8842 intel_clock_t clock, reduced_clock;
cbbab5bd 8843 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 8844 bool ok, has_reduced_clock = false;
8b47047b 8845 bool is_lvds = false;
e2b78267 8846 struct intel_shared_dpll *pll;
de13a2e3 8847
dd3cd74a
ACO
8848 memset(&crtc_state->dpll_hw_state, 0,
8849 sizeof(crtc_state->dpll_hw_state));
8850
409ee761 8851 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
79e53945 8852
5dc5298b
PZ
8853 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8854 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 8855
190f68c5 8856 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 8857 &has_reduced_clock, &reduced_clock);
190f68c5 8858 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
8859 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8860 return -EINVAL;
79e53945 8861 }
f47709a9 8862 /* Compat-code for transition, will disappear. */
190f68c5
ACO
8863 if (!crtc_state->clock_set) {
8864 crtc_state->dpll.n = clock.n;
8865 crtc_state->dpll.m1 = clock.m1;
8866 crtc_state->dpll.m2 = clock.m2;
8867 crtc_state->dpll.p1 = clock.p1;
8868 crtc_state->dpll.p2 = clock.p2;
f47709a9 8869 }
79e53945 8870
5dc5298b 8871 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
8872 if (crtc_state->has_pch_encoder) {
8873 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 8874 if (has_reduced_clock)
7429e9d4 8875 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 8876
190f68c5 8877 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
8878 &fp, &reduced_clock,
8879 has_reduced_clock ? &fp2 : NULL);
8880
190f68c5
ACO
8881 crtc_state->dpll_hw_state.dpll = dpll;
8882 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 8883 if (has_reduced_clock)
190f68c5 8884 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 8885 else
190f68c5 8886 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 8887
190f68c5 8888 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 8889 if (pll == NULL) {
84f44ce7 8890 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 8891 pipe_name(crtc->pipe));
4b645f14
JB
8892 return -EINVAL;
8893 }
3fb37703 8894 }
79e53945 8895
ab585dea 8896 if (is_lvds && has_reduced_clock)
c7653199 8897 crtc->lowfreq_avail = true;
bcd644e0 8898 else
c7653199 8899 crtc->lowfreq_avail = false;
e2b78267 8900
c8f7a0db 8901 return 0;
79e53945
JB
8902}
8903
eb14cb74
VS
8904static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8905 struct intel_link_m_n *m_n)
8906{
8907 struct drm_device *dev = crtc->base.dev;
8908 struct drm_i915_private *dev_priv = dev->dev_private;
8909 enum pipe pipe = crtc->pipe;
8910
8911 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8912 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8913 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8914 & ~TU_SIZE_MASK;
8915 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8916 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8917 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8918}
8919
8920static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8921 enum transcoder transcoder,
b95af8be
VK
8922 struct intel_link_m_n *m_n,
8923 struct intel_link_m_n *m2_n2)
72419203
DV
8924{
8925 struct drm_device *dev = crtc->base.dev;
8926 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 8927 enum pipe pipe = crtc->pipe;
72419203 8928
eb14cb74
VS
8929 if (INTEL_INFO(dev)->gen >= 5) {
8930 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8931 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8932 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8933 & ~TU_SIZE_MASK;
8934 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8935 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8936 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
8937 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8938 * gen < 8) and if DRRS is supported (to make sure the
8939 * registers are not unnecessarily read).
8940 */
8941 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 8942 crtc->config->has_drrs) {
b95af8be
VK
8943 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8944 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8945 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8946 & ~TU_SIZE_MASK;
8947 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8948 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8949 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8950 }
eb14cb74
VS
8951 } else {
8952 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8953 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8954 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8955 & ~TU_SIZE_MASK;
8956 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8957 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8958 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8959 }
8960}
8961
8962void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 8963 struct intel_crtc_state *pipe_config)
eb14cb74 8964{
681a8504 8965 if (pipe_config->has_pch_encoder)
eb14cb74
VS
8966 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8967 else
8968 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
8969 &pipe_config->dp_m_n,
8970 &pipe_config->dp_m2_n2);
eb14cb74 8971}
72419203 8972
eb14cb74 8973static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 8974 struct intel_crtc_state *pipe_config)
eb14cb74
VS
8975{
8976 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 8977 &pipe_config->fdi_m_n, NULL);
72419203
DV
8978}
8979
bd2e244f 8980static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8981 struct intel_crtc_state *pipe_config)
bd2e244f
JB
8982{
8983 struct drm_device *dev = crtc->base.dev;
8984 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
8985 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8986 uint32_t ps_ctrl = 0;
8987 int id = -1;
8988 int i;
bd2e244f 8989
a1b2278e
CK
8990 /* find scaler attached to this pipe */
8991 for (i = 0; i < crtc->num_scalers; i++) {
8992 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8993 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8994 id = i;
8995 pipe_config->pch_pfit.enabled = true;
8996 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8997 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8998 break;
8999 }
9000 }
bd2e244f 9001
a1b2278e
CK
9002 scaler_state->scaler_id = id;
9003 if (id >= 0) {
9004 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9005 } else {
9006 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9007 }
9008}
9009
5724dbd1
DL
9010static void
9011skylake_get_initial_plane_config(struct intel_crtc *crtc,
9012 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9013{
9014 struct drm_device *dev = crtc->base.dev;
9015 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9016 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9017 int pipe = crtc->pipe;
9018 int fourcc, pixel_format;
6761dd31 9019 unsigned int aligned_height;
bc8d7dff 9020 struct drm_framebuffer *fb;
1b842c89 9021 struct intel_framebuffer *intel_fb;
bc8d7dff 9022
d9806c9f 9023 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9024 if (!intel_fb) {
bc8d7dff
DL
9025 DRM_DEBUG_KMS("failed to alloc fb\n");
9026 return;
9027 }
9028
1b842c89
DL
9029 fb = &intel_fb->base;
9030
bc8d7dff 9031 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9032 if (!(val & PLANE_CTL_ENABLE))
9033 goto error;
9034
bc8d7dff
DL
9035 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9036 fourcc = skl_format_to_fourcc(pixel_format,
9037 val & PLANE_CTL_ORDER_RGBX,
9038 val & PLANE_CTL_ALPHA_MASK);
9039 fb->pixel_format = fourcc;
9040 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9041
40f46283
DL
9042 tiling = val & PLANE_CTL_TILED_MASK;
9043 switch (tiling) {
9044 case PLANE_CTL_TILED_LINEAR:
9045 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9046 break;
9047 case PLANE_CTL_TILED_X:
9048 plane_config->tiling = I915_TILING_X;
9049 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9050 break;
9051 case PLANE_CTL_TILED_Y:
9052 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9053 break;
9054 case PLANE_CTL_TILED_YF:
9055 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9056 break;
9057 default:
9058 MISSING_CASE(tiling);
9059 goto error;
9060 }
9061
bc8d7dff
DL
9062 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9063 plane_config->base = base;
9064
9065 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9066
9067 val = I915_READ(PLANE_SIZE(pipe, 0));
9068 fb->height = ((val >> 16) & 0xfff) + 1;
9069 fb->width = ((val >> 0) & 0x1fff) + 1;
9070
9071 val = I915_READ(PLANE_STRIDE(pipe, 0));
40f46283
DL
9072 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9073 fb->pixel_format);
bc8d7dff
DL
9074 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9075
9076 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9077 fb->pixel_format,
9078 fb->modifier[0]);
bc8d7dff 9079
f37b5c2b 9080 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9081
9082 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9083 pipe_name(pipe), fb->width, fb->height,
9084 fb->bits_per_pixel, base, fb->pitches[0],
9085 plane_config->size);
9086
2d14030b 9087 plane_config->fb = intel_fb;
bc8d7dff
DL
9088 return;
9089
9090error:
9091 kfree(fb);
9092}
9093
2fa2fe9a 9094static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9095 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9096{
9097 struct drm_device *dev = crtc->base.dev;
9098 struct drm_i915_private *dev_priv = dev->dev_private;
9099 uint32_t tmp;
9100
9101 tmp = I915_READ(PF_CTL(crtc->pipe));
9102
9103 if (tmp & PF_ENABLE) {
fd4daa9c 9104 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9105 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9106 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9107
9108 /* We currently do not free assignements of panel fitters on
9109 * ivb/hsw (since we don't use the higher upscaling modes which
9110 * differentiates them) so just WARN about this case for now. */
9111 if (IS_GEN7(dev)) {
9112 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9113 PF_PIPE_SEL_IVB(crtc->pipe));
9114 }
2fa2fe9a 9115 }
79e53945
JB
9116}
9117
5724dbd1
DL
9118static void
9119ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9120 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9121{
9122 struct drm_device *dev = crtc->base.dev;
9123 struct drm_i915_private *dev_priv = dev->dev_private;
9124 u32 val, base, offset;
aeee5a49 9125 int pipe = crtc->pipe;
4c6baa59 9126 int fourcc, pixel_format;
6761dd31 9127 unsigned int aligned_height;
b113d5ee 9128 struct drm_framebuffer *fb;
1b842c89 9129 struct intel_framebuffer *intel_fb;
4c6baa59 9130
42a7b088
DL
9131 val = I915_READ(DSPCNTR(pipe));
9132 if (!(val & DISPLAY_PLANE_ENABLE))
9133 return;
9134
d9806c9f 9135 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9136 if (!intel_fb) {
4c6baa59
JB
9137 DRM_DEBUG_KMS("failed to alloc fb\n");
9138 return;
9139 }
9140
1b842c89
DL
9141 fb = &intel_fb->base;
9142
18c5247e
DV
9143 if (INTEL_INFO(dev)->gen >= 4) {
9144 if (val & DISPPLANE_TILED) {
49af449b 9145 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9146 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9147 }
9148 }
4c6baa59
JB
9149
9150 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9151 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9152 fb->pixel_format = fourcc;
9153 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9154
aeee5a49 9155 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9156 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9157 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9158 } else {
49af449b 9159 if (plane_config->tiling)
aeee5a49 9160 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9161 else
aeee5a49 9162 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9163 }
9164 plane_config->base = base;
9165
9166 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9167 fb->width = ((val >> 16) & 0xfff) + 1;
9168 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9169
9170 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9171 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9172
b113d5ee 9173 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9174 fb->pixel_format,
9175 fb->modifier[0]);
4c6baa59 9176
f37b5c2b 9177 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9178
2844a921
DL
9179 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9180 pipe_name(pipe), fb->width, fb->height,
9181 fb->bits_per_pixel, base, fb->pitches[0],
9182 plane_config->size);
b113d5ee 9183
2d14030b 9184 plane_config->fb = intel_fb;
4c6baa59
JB
9185}
9186
0e8ffe1b 9187static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9188 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9189{
9190 struct drm_device *dev = crtc->base.dev;
9191 struct drm_i915_private *dev_priv = dev->dev_private;
9192 uint32_t tmp;
9193
f458ebbc
DV
9194 if (!intel_display_power_is_enabled(dev_priv,
9195 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
9196 return false;
9197
e143a21c 9198 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 9199 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 9200
0e8ffe1b
DV
9201 tmp = I915_READ(PIPECONF(crtc->pipe));
9202 if (!(tmp & PIPECONF_ENABLE))
9203 return false;
9204
42571aef
VS
9205 switch (tmp & PIPECONF_BPC_MASK) {
9206 case PIPECONF_6BPC:
9207 pipe_config->pipe_bpp = 18;
9208 break;
9209 case PIPECONF_8BPC:
9210 pipe_config->pipe_bpp = 24;
9211 break;
9212 case PIPECONF_10BPC:
9213 pipe_config->pipe_bpp = 30;
9214 break;
9215 case PIPECONF_12BPC:
9216 pipe_config->pipe_bpp = 36;
9217 break;
9218 default:
9219 break;
9220 }
9221
b5a9fa09
DV
9222 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9223 pipe_config->limited_color_range = true;
9224
ab9412ba 9225 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
9226 struct intel_shared_dpll *pll;
9227
88adfff1
DV
9228 pipe_config->has_pch_encoder = true;
9229
627eb5a3
DV
9230 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9231 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9232 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9233
9234 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9235
c0d43d62 9236 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
9237 pipe_config->shared_dpll =
9238 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9239 } else {
9240 tmp = I915_READ(PCH_DPLL_SEL);
9241 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9242 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9243 else
9244 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9245 }
66e985c0
DV
9246
9247 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9248
9249 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9250 &pipe_config->dpll_hw_state));
c93f54cf
DV
9251
9252 tmp = pipe_config->dpll_hw_state.dpll;
9253 pipe_config->pixel_multiplier =
9254 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9255 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9256
9257 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9258 } else {
9259 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9260 }
9261
1bd1bd80
DV
9262 intel_get_pipe_timings(crtc, pipe_config);
9263
2fa2fe9a
DV
9264 ironlake_get_pfit_config(crtc, pipe_config);
9265
0e8ffe1b
DV
9266 return true;
9267}
9268
be256dc7
PZ
9269static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9270{
9271 struct drm_device *dev = dev_priv->dev;
be256dc7 9272 struct intel_crtc *crtc;
be256dc7 9273
d3fcc808 9274 for_each_intel_crtc(dev, crtc)
e2c719b7 9275 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9276 pipe_name(crtc->pipe));
9277
e2c719b7
RC
9278 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9279 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9280 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9281 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9282 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9283 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9284 "CPU PWM1 enabled\n");
c5107b87 9285 if (IS_HASWELL(dev))
e2c719b7 9286 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9287 "CPU PWM2 enabled\n");
e2c719b7 9288 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9289 "PCH PWM1 enabled\n");
e2c719b7 9290 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9291 "Utility pin enabled\n");
e2c719b7 9292 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9293
9926ada1
PZ
9294 /*
9295 * In theory we can still leave IRQs enabled, as long as only the HPD
9296 * interrupts remain enabled. We used to check for that, but since it's
9297 * gen-specific and since we only disable LCPLL after we fully disable
9298 * the interrupts, the check below should be enough.
9299 */
e2c719b7 9300 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9301}
9302
9ccd5aeb
PZ
9303static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9304{
9305 struct drm_device *dev = dev_priv->dev;
9306
9307 if (IS_HASWELL(dev))
9308 return I915_READ(D_COMP_HSW);
9309 else
9310 return I915_READ(D_COMP_BDW);
9311}
9312
3c4c9b81
PZ
9313static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9314{
9315 struct drm_device *dev = dev_priv->dev;
9316
9317 if (IS_HASWELL(dev)) {
9318 mutex_lock(&dev_priv->rps.hw_lock);
9319 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9320 val))
f475dadf 9321 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9322 mutex_unlock(&dev_priv->rps.hw_lock);
9323 } else {
9ccd5aeb
PZ
9324 I915_WRITE(D_COMP_BDW, val);
9325 POSTING_READ(D_COMP_BDW);
3c4c9b81 9326 }
be256dc7
PZ
9327}
9328
9329/*
9330 * This function implements pieces of two sequences from BSpec:
9331 * - Sequence for display software to disable LCPLL
9332 * - Sequence for display software to allow package C8+
9333 * The steps implemented here are just the steps that actually touch the LCPLL
9334 * register. Callers should take care of disabling all the display engine
9335 * functions, doing the mode unset, fixing interrupts, etc.
9336 */
6ff58d53
PZ
9337static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9338 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9339{
9340 uint32_t val;
9341
9342 assert_can_disable_lcpll(dev_priv);
9343
9344 val = I915_READ(LCPLL_CTL);
9345
9346 if (switch_to_fclk) {
9347 val |= LCPLL_CD_SOURCE_FCLK;
9348 I915_WRITE(LCPLL_CTL, val);
9349
9350 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9351 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9352 DRM_ERROR("Switching to FCLK failed\n");
9353
9354 val = I915_READ(LCPLL_CTL);
9355 }
9356
9357 val |= LCPLL_PLL_DISABLE;
9358 I915_WRITE(LCPLL_CTL, val);
9359 POSTING_READ(LCPLL_CTL);
9360
9361 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9362 DRM_ERROR("LCPLL still locked\n");
9363
9ccd5aeb 9364 val = hsw_read_dcomp(dev_priv);
be256dc7 9365 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9366 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9367 ndelay(100);
9368
9ccd5aeb
PZ
9369 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9370 1))
be256dc7
PZ
9371 DRM_ERROR("D_COMP RCOMP still in progress\n");
9372
9373 if (allow_power_down) {
9374 val = I915_READ(LCPLL_CTL);
9375 val |= LCPLL_POWER_DOWN_ALLOW;
9376 I915_WRITE(LCPLL_CTL, val);
9377 POSTING_READ(LCPLL_CTL);
9378 }
9379}
9380
9381/*
9382 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9383 * source.
9384 */
6ff58d53 9385static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9386{
9387 uint32_t val;
9388
9389 val = I915_READ(LCPLL_CTL);
9390
9391 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9392 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9393 return;
9394
a8a8bd54
PZ
9395 /*
9396 * Make sure we're not on PC8 state before disabling PC8, otherwise
9397 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9398 */
59bad947 9399 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9400
be256dc7
PZ
9401 if (val & LCPLL_POWER_DOWN_ALLOW) {
9402 val &= ~LCPLL_POWER_DOWN_ALLOW;
9403 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9404 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9405 }
9406
9ccd5aeb 9407 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9408 val |= D_COMP_COMP_FORCE;
9409 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9410 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9411
9412 val = I915_READ(LCPLL_CTL);
9413 val &= ~LCPLL_PLL_DISABLE;
9414 I915_WRITE(LCPLL_CTL, val);
9415
9416 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9417 DRM_ERROR("LCPLL not locked yet\n");
9418
9419 if (val & LCPLL_CD_SOURCE_FCLK) {
9420 val = I915_READ(LCPLL_CTL);
9421 val &= ~LCPLL_CD_SOURCE_FCLK;
9422 I915_WRITE(LCPLL_CTL, val);
9423
9424 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9425 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9426 DRM_ERROR("Switching back to LCPLL failed\n");
9427 }
215733fa 9428
59bad947 9429 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9430 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9431}
9432
765dab67
PZ
9433/*
9434 * Package states C8 and deeper are really deep PC states that can only be
9435 * reached when all the devices on the system allow it, so even if the graphics
9436 * device allows PC8+, it doesn't mean the system will actually get to these
9437 * states. Our driver only allows PC8+ when going into runtime PM.
9438 *
9439 * The requirements for PC8+ are that all the outputs are disabled, the power
9440 * well is disabled and most interrupts are disabled, and these are also
9441 * requirements for runtime PM. When these conditions are met, we manually do
9442 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9443 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9444 * hang the machine.
9445 *
9446 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9447 * the state of some registers, so when we come back from PC8+ we need to
9448 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9449 * need to take care of the registers kept by RC6. Notice that this happens even
9450 * if we don't put the device in PCI D3 state (which is what currently happens
9451 * because of the runtime PM support).
9452 *
9453 * For more, read "Display Sequences for Package C8" on the hardware
9454 * documentation.
9455 */
a14cb6fc 9456void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9457{
c67a470b
PZ
9458 struct drm_device *dev = dev_priv->dev;
9459 uint32_t val;
9460
c67a470b
PZ
9461 DRM_DEBUG_KMS("Enabling package C8+\n");
9462
c2699524 9463 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9464 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9465 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9466 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9467 }
9468
9469 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9470 hsw_disable_lcpll(dev_priv, true, true);
9471}
9472
a14cb6fc 9473void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9474{
9475 struct drm_device *dev = dev_priv->dev;
9476 uint32_t val;
9477
c67a470b
PZ
9478 DRM_DEBUG_KMS("Disabling package C8+\n");
9479
9480 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9481 lpt_init_pch_refclk(dev);
9482
c2699524 9483 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9484 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9485 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9486 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9487 }
9488
9489 intel_prepare_ddi(dev);
c67a470b
PZ
9490}
9491
27c329ed 9492static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9493{
a821fc46 9494 struct drm_device *dev = old_state->dev;
27c329ed 9495 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
f8437dd1 9496
27c329ed 9497 broxton_set_cdclk(dev, req_cdclk);
f8437dd1
VK
9498}
9499
b432e5cf 9500/* compute the max rate for new configuration */
27c329ed 9501static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9502{
b432e5cf 9503 struct intel_crtc *intel_crtc;
27c329ed 9504 struct intel_crtc_state *crtc_state;
b432e5cf 9505 int max_pixel_rate = 0;
b432e5cf 9506
27c329ed
ML
9507 for_each_intel_crtc(state->dev, intel_crtc) {
9508 int pixel_rate;
9509
9510 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9511 if (IS_ERR(crtc_state))
9512 return PTR_ERR(crtc_state);
9513
9514 if (!crtc_state->base.enable)
b432e5cf
VS
9515 continue;
9516
27c329ed 9517 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9518
9519 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
27c329ed 9520 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
b432e5cf
VS
9521 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9522
9523 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9524 }
9525
9526 return max_pixel_rate;
9527}
9528
9529static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9530{
9531 struct drm_i915_private *dev_priv = dev->dev_private;
9532 uint32_t val, data;
9533 int ret;
9534
9535 if (WARN((I915_READ(LCPLL_CTL) &
9536 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9537 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9538 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9539 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9540 "trying to change cdclk frequency with cdclk not enabled\n"))
9541 return;
9542
9543 mutex_lock(&dev_priv->rps.hw_lock);
9544 ret = sandybridge_pcode_write(dev_priv,
9545 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9546 mutex_unlock(&dev_priv->rps.hw_lock);
9547 if (ret) {
9548 DRM_ERROR("failed to inform pcode about cdclk change\n");
9549 return;
9550 }
9551
9552 val = I915_READ(LCPLL_CTL);
9553 val |= LCPLL_CD_SOURCE_FCLK;
9554 I915_WRITE(LCPLL_CTL, val);
9555
9556 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9557 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9558 DRM_ERROR("Switching to FCLK failed\n");
9559
9560 val = I915_READ(LCPLL_CTL);
9561 val &= ~LCPLL_CLK_FREQ_MASK;
9562
9563 switch (cdclk) {
9564 case 450000:
9565 val |= LCPLL_CLK_FREQ_450;
9566 data = 0;
9567 break;
9568 case 540000:
9569 val |= LCPLL_CLK_FREQ_54O_BDW;
9570 data = 1;
9571 break;
9572 case 337500:
9573 val |= LCPLL_CLK_FREQ_337_5_BDW;
9574 data = 2;
9575 break;
9576 case 675000:
9577 val |= LCPLL_CLK_FREQ_675_BDW;
9578 data = 3;
9579 break;
9580 default:
9581 WARN(1, "invalid cdclk frequency\n");
9582 return;
9583 }
9584
9585 I915_WRITE(LCPLL_CTL, val);
9586
9587 val = I915_READ(LCPLL_CTL);
9588 val &= ~LCPLL_CD_SOURCE_FCLK;
9589 I915_WRITE(LCPLL_CTL, val);
9590
9591 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9592 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9593 DRM_ERROR("Switching back to LCPLL failed\n");
9594
9595 mutex_lock(&dev_priv->rps.hw_lock);
9596 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9597 mutex_unlock(&dev_priv->rps.hw_lock);
9598
9599 intel_update_cdclk(dev);
9600
9601 WARN(cdclk != dev_priv->cdclk_freq,
9602 "cdclk requested %d kHz but got %d kHz\n",
9603 cdclk, dev_priv->cdclk_freq);
9604}
9605
27c329ed 9606static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9607{
27c329ed
ML
9608 struct drm_i915_private *dev_priv = to_i915(state->dev);
9609 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9610 int cdclk;
9611
9612 /*
9613 * FIXME should also account for plane ratio
9614 * once 64bpp pixel formats are supported.
9615 */
27c329ed 9616 if (max_pixclk > 540000)
b432e5cf 9617 cdclk = 675000;
27c329ed 9618 else if (max_pixclk > 450000)
b432e5cf 9619 cdclk = 540000;
27c329ed 9620 else if (max_pixclk > 337500)
b432e5cf
VS
9621 cdclk = 450000;
9622 else
9623 cdclk = 337500;
9624
9625 /*
9626 * FIXME move the cdclk caclulation to
9627 * compute_config() so we can fail gracegully.
9628 */
9629 if (cdclk > dev_priv->max_cdclk_freq) {
9630 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9631 cdclk, dev_priv->max_cdclk_freq);
9632 cdclk = dev_priv->max_cdclk_freq;
9633 }
9634
27c329ed 9635 to_intel_atomic_state(state)->cdclk = cdclk;
b432e5cf
VS
9636
9637 return 0;
9638}
9639
27c329ed 9640static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9641{
27c329ed
ML
9642 struct drm_device *dev = old_state->dev;
9643 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
b432e5cf 9644
27c329ed 9645 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9646}
9647
190f68c5
ACO
9648static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9649 struct intel_crtc_state *crtc_state)
09b4ddf9 9650{
190f68c5 9651 if (!intel_ddi_pll_select(crtc, crtc_state))
6441ab5f 9652 return -EINVAL;
716c2e55 9653
c7653199 9654 crtc->lowfreq_avail = false;
644cef34 9655
c8f7a0db 9656 return 0;
79e53945
JB
9657}
9658
3760b59c
S
9659static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9660 enum port port,
9661 struct intel_crtc_state *pipe_config)
9662{
9663 switch (port) {
9664 case PORT_A:
9665 pipe_config->ddi_pll_sel = SKL_DPLL0;
9666 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9667 break;
9668 case PORT_B:
9669 pipe_config->ddi_pll_sel = SKL_DPLL1;
9670 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9671 break;
9672 case PORT_C:
9673 pipe_config->ddi_pll_sel = SKL_DPLL2;
9674 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9675 break;
9676 default:
9677 DRM_ERROR("Incorrect port type\n");
9678 }
9679}
9680
96b7dfb7
S
9681static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9682 enum port port,
5cec258b 9683 struct intel_crtc_state *pipe_config)
96b7dfb7 9684{
3148ade7 9685 u32 temp, dpll_ctl1;
96b7dfb7
S
9686
9687 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9688 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9689
9690 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
9691 case SKL_DPLL0:
9692 /*
9693 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9694 * of the shared DPLL framework and thus needs to be read out
9695 * separately
9696 */
9697 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9698 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9699 break;
96b7dfb7
S
9700 case SKL_DPLL1:
9701 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9702 break;
9703 case SKL_DPLL2:
9704 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9705 break;
9706 case SKL_DPLL3:
9707 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9708 break;
96b7dfb7
S
9709 }
9710}
9711
7d2c8175
DL
9712static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9713 enum port port,
5cec258b 9714 struct intel_crtc_state *pipe_config)
7d2c8175
DL
9715{
9716 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9717
9718 switch (pipe_config->ddi_pll_sel) {
9719 case PORT_CLK_SEL_WRPLL1:
9720 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9721 break;
9722 case PORT_CLK_SEL_WRPLL2:
9723 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9724 break;
9725 }
9726}
9727
26804afd 9728static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9729 struct intel_crtc_state *pipe_config)
26804afd
DV
9730{
9731 struct drm_device *dev = crtc->base.dev;
9732 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9733 struct intel_shared_dpll *pll;
26804afd
DV
9734 enum port port;
9735 uint32_t tmp;
9736
9737 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9738
9739 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9740
96b7dfb7
S
9741 if (IS_SKYLAKE(dev))
9742 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
9743 else if (IS_BROXTON(dev))
9744 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9745 else
9746 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9747
d452c5b6
DV
9748 if (pipe_config->shared_dpll >= 0) {
9749 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9750
9751 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9752 &pipe_config->dpll_hw_state));
9753 }
9754
26804afd
DV
9755 /*
9756 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9757 * DDI E. So just check whether this pipe is wired to DDI E and whether
9758 * the PCH transcoder is on.
9759 */
ca370455
DL
9760 if (INTEL_INFO(dev)->gen < 9 &&
9761 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9762 pipe_config->has_pch_encoder = true;
9763
9764 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9765 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9766 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9767
9768 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9769 }
9770}
9771
0e8ffe1b 9772static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9773 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9774{
9775 struct drm_device *dev = crtc->base.dev;
9776 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 9777 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
9778 uint32_t tmp;
9779
f458ebbc 9780 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
9781 POWER_DOMAIN_PIPE(crtc->pipe)))
9782 return false;
9783
e143a21c 9784 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
9785 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9786
eccb140b
DV
9787 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9788 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9789 enum pipe trans_edp_pipe;
9790 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9791 default:
9792 WARN(1, "unknown pipe linked to edp transcoder\n");
9793 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9794 case TRANS_DDI_EDP_INPUT_A_ON:
9795 trans_edp_pipe = PIPE_A;
9796 break;
9797 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9798 trans_edp_pipe = PIPE_B;
9799 break;
9800 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9801 trans_edp_pipe = PIPE_C;
9802 break;
9803 }
9804
9805 if (trans_edp_pipe == crtc->pipe)
9806 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9807 }
9808
f458ebbc 9809 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 9810 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
9811 return false;
9812
eccb140b 9813 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
9814 if (!(tmp & PIPECONF_ENABLE))
9815 return false;
9816
26804afd 9817 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 9818
1bd1bd80
DV
9819 intel_get_pipe_timings(crtc, pipe_config);
9820
a1b2278e
CK
9821 if (INTEL_INFO(dev)->gen >= 9) {
9822 skl_init_scalers(dev, crtc, pipe_config);
9823 }
9824
2fa2fe9a 9825 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
af99ceda
CK
9826
9827 if (INTEL_INFO(dev)->gen >= 9) {
9828 pipe_config->scaler_state.scaler_id = -1;
9829 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9830 }
9831
bd2e244f 9832 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
1c132b44 9833 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 9834 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 9835 else
1c132b44 9836 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 9837 }
88adfff1 9838
e59150dc
JB
9839 if (IS_HASWELL(dev))
9840 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9841 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 9842
ebb69c95
CT
9843 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9844 pipe_config->pixel_multiplier =
9845 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9846 } else {
9847 pipe_config->pixel_multiplier = 1;
9848 }
6c49f241 9849
0e8ffe1b
DV
9850 return true;
9851}
9852
560b85bb
CW
9853static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9854{
9855 struct drm_device *dev = crtc->dev;
9856 struct drm_i915_private *dev_priv = dev->dev_private;
9857 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 9858 uint32_t cntl = 0, size = 0;
560b85bb 9859
dc41c154 9860 if (base) {
3dd512fb
MR
9861 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9862 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
dc41c154
VS
9863 unsigned int stride = roundup_pow_of_two(width) * 4;
9864
9865 switch (stride) {
9866 default:
9867 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9868 width, stride);
9869 stride = 256;
9870 /* fallthrough */
9871 case 256:
9872 case 512:
9873 case 1024:
9874 case 2048:
9875 break;
4b0e333e
CW
9876 }
9877
dc41c154
VS
9878 cntl |= CURSOR_ENABLE |
9879 CURSOR_GAMMA_ENABLE |
9880 CURSOR_FORMAT_ARGB |
9881 CURSOR_STRIDE(stride);
9882
9883 size = (height << 12) | width;
4b0e333e 9884 }
560b85bb 9885
dc41c154
VS
9886 if (intel_crtc->cursor_cntl != 0 &&
9887 (intel_crtc->cursor_base != base ||
9888 intel_crtc->cursor_size != size ||
9889 intel_crtc->cursor_cntl != cntl)) {
9890 /* On these chipsets we can only modify the base/size/stride
9891 * whilst the cursor is disabled.
9892 */
0b87c24e
VS
9893 I915_WRITE(CURCNTR(PIPE_A), 0);
9894 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 9895 intel_crtc->cursor_cntl = 0;
4b0e333e 9896 }
560b85bb 9897
99d1f387 9898 if (intel_crtc->cursor_base != base) {
0b87c24e 9899 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
9900 intel_crtc->cursor_base = base;
9901 }
4726e0b0 9902
dc41c154
VS
9903 if (intel_crtc->cursor_size != size) {
9904 I915_WRITE(CURSIZE, size);
9905 intel_crtc->cursor_size = size;
4b0e333e 9906 }
560b85bb 9907
4b0e333e 9908 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
9909 I915_WRITE(CURCNTR(PIPE_A), cntl);
9910 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 9911 intel_crtc->cursor_cntl = cntl;
560b85bb 9912 }
560b85bb
CW
9913}
9914
560b85bb 9915static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
65a21cd6
JB
9916{
9917 struct drm_device *dev = crtc->dev;
9918 struct drm_i915_private *dev_priv = dev->dev_private;
9919 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9920 int pipe = intel_crtc->pipe;
4b0e333e
CW
9921 uint32_t cntl;
9922
9923 cntl = 0;
9924 if (base) {
9925 cntl = MCURSOR_GAMMA_ENABLE;
3dd512fb 9926 switch (intel_crtc->base.cursor->state->crtc_w) {
4726e0b0
SK
9927 case 64:
9928 cntl |= CURSOR_MODE_64_ARGB_AX;
9929 break;
9930 case 128:
9931 cntl |= CURSOR_MODE_128_ARGB_AX;
9932 break;
9933 case 256:
9934 cntl |= CURSOR_MODE_256_ARGB_AX;
9935 break;
9936 default:
3dd512fb 9937 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
4726e0b0 9938 return;
65a21cd6 9939 }
4b0e333e 9940 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 9941
fc6f93bc 9942 if (HAS_DDI(dev))
47bf17a7 9943 cntl |= CURSOR_PIPE_CSC_ENABLE;
4b0e333e 9944 }
65a21cd6 9945
8e7d688b 9946 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
4398ad45
VS
9947 cntl |= CURSOR_ROTATE_180;
9948
4b0e333e
CW
9949 if (intel_crtc->cursor_cntl != cntl) {
9950 I915_WRITE(CURCNTR(pipe), cntl);
9951 POSTING_READ(CURCNTR(pipe));
9952 intel_crtc->cursor_cntl = cntl;
65a21cd6 9953 }
4b0e333e 9954
65a21cd6 9955 /* and commit changes on next vblank */
5efb3e28
VS
9956 I915_WRITE(CURBASE(pipe), base);
9957 POSTING_READ(CURBASE(pipe));
99d1f387
VS
9958
9959 intel_crtc->cursor_base = base;
65a21cd6
JB
9960}
9961
cda4b7d3 9962/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
9963static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9964 bool on)
cda4b7d3
CW
9965{
9966 struct drm_device *dev = crtc->dev;
9967 struct drm_i915_private *dev_priv = dev->dev_private;
9968 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9969 int pipe = intel_crtc->pipe;
9b4101be
ML
9970 struct drm_plane_state *cursor_state = crtc->cursor->state;
9971 int x = cursor_state->crtc_x;
9972 int y = cursor_state->crtc_y;
d6e4db15 9973 u32 base = 0, pos = 0;
cda4b7d3 9974
d6e4db15 9975 if (on)
cda4b7d3 9976 base = intel_crtc->cursor_addr;
cda4b7d3 9977
6e3c9717 9978 if (x >= intel_crtc->config->pipe_src_w)
d6e4db15
VS
9979 base = 0;
9980
6e3c9717 9981 if (y >= intel_crtc->config->pipe_src_h)
cda4b7d3
CW
9982 base = 0;
9983
9984 if (x < 0) {
9b4101be 9985 if (x + cursor_state->crtc_w <= 0)
cda4b7d3
CW
9986 base = 0;
9987
9988 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9989 x = -x;
9990 }
9991 pos |= x << CURSOR_X_SHIFT;
9992
9993 if (y < 0) {
9b4101be 9994 if (y + cursor_state->crtc_h <= 0)
cda4b7d3
CW
9995 base = 0;
9996
9997 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9998 y = -y;
9999 }
10000 pos |= y << CURSOR_Y_SHIFT;
10001
4b0e333e 10002 if (base == 0 && intel_crtc->cursor_base == 0)
cda4b7d3
CW
10003 return;
10004
5efb3e28
VS
10005 I915_WRITE(CURPOS(pipe), pos);
10006
4398ad45
VS
10007 /* ILK+ do this automagically */
10008 if (HAS_GMCH_DISPLAY(dev) &&
8e7d688b 10009 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
9b4101be
ML
10010 base += (cursor_state->crtc_h *
10011 cursor_state->crtc_w - 1) * 4;
4398ad45
VS
10012 }
10013
8ac54669 10014 if (IS_845G(dev) || IS_I865G(dev))
5efb3e28
VS
10015 i845_update_cursor(crtc, base);
10016 else
10017 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
10018}
10019
dc41c154
VS
10020static bool cursor_size_ok(struct drm_device *dev,
10021 uint32_t width, uint32_t height)
10022{
10023 if (width == 0 || height == 0)
10024 return false;
10025
10026 /*
10027 * 845g/865g are special in that they are only limited by
10028 * the width of their cursors, the height is arbitrary up to
10029 * the precision of the register. Everything else requires
10030 * square cursors, limited to a few power-of-two sizes.
10031 */
10032 if (IS_845G(dev) || IS_I865G(dev)) {
10033 if ((width & 63) != 0)
10034 return false;
10035
10036 if (width > (IS_845G(dev) ? 64 : 512))
10037 return false;
10038
10039 if (height > 1023)
10040 return false;
10041 } else {
10042 switch (width | height) {
10043 case 256:
10044 case 128:
10045 if (IS_GEN2(dev))
10046 return false;
10047 case 64:
10048 break;
10049 default:
10050 return false;
10051 }
10052 }
10053
10054 return true;
10055}
10056
79e53945 10057static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 10058 u16 *blue, uint32_t start, uint32_t size)
79e53945 10059{
7203425a 10060 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 10061 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 10062
7203425a 10063 for (i = start; i < end; i++) {
79e53945
JB
10064 intel_crtc->lut_r[i] = red[i] >> 8;
10065 intel_crtc->lut_g[i] = green[i] >> 8;
10066 intel_crtc->lut_b[i] = blue[i] >> 8;
10067 }
10068
10069 intel_crtc_load_lut(crtc);
10070}
10071
79e53945
JB
10072/* VESA 640x480x72Hz mode to set on the pipe */
10073static struct drm_display_mode load_detect_mode = {
10074 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10075 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10076};
10077
a8bb6818
DV
10078struct drm_framebuffer *
10079__intel_framebuffer_create(struct drm_device *dev,
10080 struct drm_mode_fb_cmd2 *mode_cmd,
10081 struct drm_i915_gem_object *obj)
d2dff872
CW
10082{
10083 struct intel_framebuffer *intel_fb;
10084 int ret;
10085
10086 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10087 if (!intel_fb) {
6ccb81f2 10088 drm_gem_object_unreference(&obj->base);
d2dff872
CW
10089 return ERR_PTR(-ENOMEM);
10090 }
10091
10092 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10093 if (ret)
10094 goto err;
d2dff872
CW
10095
10096 return &intel_fb->base;
dd4916c5 10097err:
6ccb81f2 10098 drm_gem_object_unreference(&obj->base);
dd4916c5
DV
10099 kfree(intel_fb);
10100
10101 return ERR_PTR(ret);
d2dff872
CW
10102}
10103
b5ea642a 10104static struct drm_framebuffer *
a8bb6818
DV
10105intel_framebuffer_create(struct drm_device *dev,
10106 struct drm_mode_fb_cmd2 *mode_cmd,
10107 struct drm_i915_gem_object *obj)
10108{
10109 struct drm_framebuffer *fb;
10110 int ret;
10111
10112 ret = i915_mutex_lock_interruptible(dev);
10113 if (ret)
10114 return ERR_PTR(ret);
10115 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10116 mutex_unlock(&dev->struct_mutex);
10117
10118 return fb;
10119}
10120
d2dff872
CW
10121static u32
10122intel_framebuffer_pitch_for_width(int width, int bpp)
10123{
10124 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10125 return ALIGN(pitch, 64);
10126}
10127
10128static u32
10129intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10130{
10131 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10132 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10133}
10134
10135static struct drm_framebuffer *
10136intel_framebuffer_create_for_mode(struct drm_device *dev,
10137 struct drm_display_mode *mode,
10138 int depth, int bpp)
10139{
10140 struct drm_i915_gem_object *obj;
0fed39bd 10141 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10142
10143 obj = i915_gem_alloc_object(dev,
10144 intel_framebuffer_size_for_mode(mode, bpp));
10145 if (obj == NULL)
10146 return ERR_PTR(-ENOMEM);
10147
10148 mode_cmd.width = mode->hdisplay;
10149 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10150 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10151 bpp);
5ca0c34a 10152 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
10153
10154 return intel_framebuffer_create(dev, &mode_cmd, obj);
10155}
10156
10157static struct drm_framebuffer *
10158mode_fits_in_fbdev(struct drm_device *dev,
10159 struct drm_display_mode *mode)
10160{
0695726e 10161#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10162 struct drm_i915_private *dev_priv = dev->dev_private;
10163 struct drm_i915_gem_object *obj;
10164 struct drm_framebuffer *fb;
10165
4c0e5528 10166 if (!dev_priv->fbdev)
d2dff872
CW
10167 return NULL;
10168
4c0e5528 10169 if (!dev_priv->fbdev->fb)
d2dff872
CW
10170 return NULL;
10171
4c0e5528
DV
10172 obj = dev_priv->fbdev->fb->obj;
10173 BUG_ON(!obj);
10174
8bcd4553 10175 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10176 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10177 fb->bits_per_pixel))
d2dff872
CW
10178 return NULL;
10179
01f2c773 10180 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10181 return NULL;
10182
10183 return fb;
4520f53a
DV
10184#else
10185 return NULL;
10186#endif
d2dff872
CW
10187}
10188
d3a40d1b
ACO
10189static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10190 struct drm_crtc *crtc,
10191 struct drm_display_mode *mode,
10192 struct drm_framebuffer *fb,
10193 int x, int y)
10194{
10195 struct drm_plane_state *plane_state;
10196 int hdisplay, vdisplay;
10197 int ret;
10198
10199 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10200 if (IS_ERR(plane_state))
10201 return PTR_ERR(plane_state);
10202
10203 if (mode)
10204 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10205 else
10206 hdisplay = vdisplay = 0;
10207
10208 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10209 if (ret)
10210 return ret;
10211 drm_atomic_set_fb_for_plane(plane_state, fb);
10212 plane_state->crtc_x = 0;
10213 plane_state->crtc_y = 0;
10214 plane_state->crtc_w = hdisplay;
10215 plane_state->crtc_h = vdisplay;
10216 plane_state->src_x = x << 16;
10217 plane_state->src_y = y << 16;
10218 plane_state->src_w = hdisplay << 16;
10219 plane_state->src_h = vdisplay << 16;
10220
10221 return 0;
10222}
10223
d2434ab7 10224bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10225 struct drm_display_mode *mode,
51fd371b
RC
10226 struct intel_load_detect_pipe *old,
10227 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10228{
10229 struct intel_crtc *intel_crtc;
d2434ab7
DV
10230 struct intel_encoder *intel_encoder =
10231 intel_attached_encoder(connector);
79e53945 10232 struct drm_crtc *possible_crtc;
4ef69c7a 10233 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10234 struct drm_crtc *crtc = NULL;
10235 struct drm_device *dev = encoder->dev;
94352cf9 10236 struct drm_framebuffer *fb;
51fd371b 10237 struct drm_mode_config *config = &dev->mode_config;
83a57153 10238 struct drm_atomic_state *state = NULL;
944b0c76 10239 struct drm_connector_state *connector_state;
4be07317 10240 struct intel_crtc_state *crtc_state;
51fd371b 10241 int ret, i = -1;
79e53945 10242
d2dff872 10243 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10244 connector->base.id, connector->name,
8e329a03 10245 encoder->base.id, encoder->name);
d2dff872 10246
51fd371b
RC
10247retry:
10248 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10249 if (ret)
ad3c558f 10250 goto fail;
6e9f798d 10251
79e53945
JB
10252 /*
10253 * Algorithm gets a little messy:
7a5e4805 10254 *
79e53945
JB
10255 * - if the connector already has an assigned crtc, use it (but make
10256 * sure it's on first)
7a5e4805 10257 *
79e53945
JB
10258 * - try to find the first unused crtc that can drive this connector,
10259 * and use that if we find one
79e53945
JB
10260 */
10261
10262 /* See if we already have a CRTC for this connector */
10263 if (encoder->crtc) {
10264 crtc = encoder->crtc;
8261b191 10265
51fd371b 10266 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10267 if (ret)
ad3c558f 10268 goto fail;
4d02e2de 10269 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
51fd371b 10270 if (ret)
ad3c558f 10271 goto fail;
7b24056b 10272
24218aac 10273 old->dpms_mode = connector->dpms;
8261b191
CW
10274 old->load_detect_temp = false;
10275
10276 /* Make sure the crtc and connector are running */
24218aac
DV
10277 if (connector->dpms != DRM_MODE_DPMS_ON)
10278 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 10279
7173188d 10280 return true;
79e53945
JB
10281 }
10282
10283 /* Find an unused one (if possible) */
70e1e0ec 10284 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10285 i++;
10286 if (!(encoder->possible_crtcs & (1 << i)))
10287 continue;
83d65738 10288 if (possible_crtc->state->enable)
a459249c 10289 continue;
a459249c
VS
10290
10291 crtc = possible_crtc;
10292 break;
79e53945
JB
10293 }
10294
10295 /*
10296 * If we didn't find an unused CRTC, don't use any.
10297 */
10298 if (!crtc) {
7173188d 10299 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10300 goto fail;
79e53945
JB
10301 }
10302
51fd371b
RC
10303 ret = drm_modeset_lock(&crtc->mutex, ctx);
10304 if (ret)
ad3c558f 10305 goto fail;
4d02e2de
DV
10306 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10307 if (ret)
ad3c558f 10308 goto fail;
79e53945
JB
10309
10310 intel_crtc = to_intel_crtc(crtc);
24218aac 10311 old->dpms_mode = connector->dpms;
8261b191 10312 old->load_detect_temp = true;
d2dff872 10313 old->release_fb = NULL;
79e53945 10314
83a57153
ACO
10315 state = drm_atomic_state_alloc(dev);
10316 if (!state)
10317 return false;
10318
10319 state->acquire_ctx = ctx;
10320
944b0c76
ACO
10321 connector_state = drm_atomic_get_connector_state(state, connector);
10322 if (IS_ERR(connector_state)) {
10323 ret = PTR_ERR(connector_state);
10324 goto fail;
10325 }
10326
10327 connector_state->crtc = crtc;
10328 connector_state->best_encoder = &intel_encoder->base;
10329
4be07317
ACO
10330 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10331 if (IS_ERR(crtc_state)) {
10332 ret = PTR_ERR(crtc_state);
10333 goto fail;
10334 }
10335
49d6fa21 10336 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10337
6492711d
CW
10338 if (!mode)
10339 mode = &load_detect_mode;
79e53945 10340
d2dff872
CW
10341 /* We need a framebuffer large enough to accommodate all accesses
10342 * that the plane may generate whilst we perform load detection.
10343 * We can not rely on the fbcon either being present (we get called
10344 * during its initialisation to detect all boot displays, or it may
10345 * not even exist) or that it is large enough to satisfy the
10346 * requested mode.
10347 */
94352cf9
DV
10348 fb = mode_fits_in_fbdev(dev, mode);
10349 if (fb == NULL) {
d2dff872 10350 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
10351 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10352 old->release_fb = fb;
d2dff872
CW
10353 } else
10354 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10355 if (IS_ERR(fb)) {
d2dff872 10356 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10357 goto fail;
79e53945 10358 }
79e53945 10359
d3a40d1b
ACO
10360 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10361 if (ret)
10362 goto fail;
10363
8c7b5ccb
ACO
10364 drm_mode_copy(&crtc_state->base.mode, mode);
10365
74c090b1 10366 if (drm_atomic_commit(state)) {
6492711d 10367 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
10368 if (old->release_fb)
10369 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 10370 goto fail;
79e53945 10371 }
9128b040 10372 crtc->primary->crtc = crtc;
7173188d 10373
79e53945 10374 /* let the connector get through one full cycle before testing */
9d0498a2 10375 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10376 return true;
412b61d8 10377
ad3c558f 10378fail:
e5d958ef
ACO
10379 drm_atomic_state_free(state);
10380 state = NULL;
83a57153 10381
51fd371b
RC
10382 if (ret == -EDEADLK) {
10383 drm_modeset_backoff(ctx);
10384 goto retry;
10385 }
10386
412b61d8 10387 return false;
79e53945
JB
10388}
10389
d2434ab7 10390void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10391 struct intel_load_detect_pipe *old,
10392 struct drm_modeset_acquire_ctx *ctx)
79e53945 10393{
83a57153 10394 struct drm_device *dev = connector->dev;
d2434ab7
DV
10395 struct intel_encoder *intel_encoder =
10396 intel_attached_encoder(connector);
4ef69c7a 10397 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 10398 struct drm_crtc *crtc = encoder->crtc;
412b61d8 10399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83a57153 10400 struct drm_atomic_state *state;
944b0c76 10401 struct drm_connector_state *connector_state;
4be07317 10402 struct intel_crtc_state *crtc_state;
d3a40d1b 10403 int ret;
79e53945 10404
d2dff872 10405 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10406 connector->base.id, connector->name,
8e329a03 10407 encoder->base.id, encoder->name);
d2dff872 10408
8261b191 10409 if (old->load_detect_temp) {
83a57153 10410 state = drm_atomic_state_alloc(dev);
944b0c76
ACO
10411 if (!state)
10412 goto fail;
83a57153
ACO
10413
10414 state->acquire_ctx = ctx;
10415
944b0c76
ACO
10416 connector_state = drm_atomic_get_connector_state(state, connector);
10417 if (IS_ERR(connector_state))
10418 goto fail;
10419
4be07317
ACO
10420 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10421 if (IS_ERR(crtc_state))
10422 goto fail;
10423
944b0c76
ACO
10424 connector_state->best_encoder = NULL;
10425 connector_state->crtc = NULL;
10426
49d6fa21 10427 crtc_state->base.enable = crtc_state->base.active = false;
4be07317 10428
d3a40d1b
ACO
10429 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10430 0, 0);
10431 if (ret)
10432 goto fail;
10433
74c090b1 10434 ret = drm_atomic_commit(state);
2bfb4627
ACO
10435 if (ret)
10436 goto fail;
d2dff872 10437
36206361
DV
10438 if (old->release_fb) {
10439 drm_framebuffer_unregister_private(old->release_fb);
10440 drm_framebuffer_unreference(old->release_fb);
10441 }
d2dff872 10442
0622a53c 10443 return;
79e53945
JB
10444 }
10445
c751ce4f 10446 /* Switch crtc and encoder back off if necessary */
24218aac
DV
10447 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10448 connector->funcs->dpms(connector, old->dpms_mode);
944b0c76
ACO
10449
10450 return;
10451fail:
10452 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10453 drm_atomic_state_free(state);
79e53945
JB
10454}
10455
da4a1efa 10456static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10457 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10458{
10459 struct drm_i915_private *dev_priv = dev->dev_private;
10460 u32 dpll = pipe_config->dpll_hw_state.dpll;
10461
10462 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10463 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10464 else if (HAS_PCH_SPLIT(dev))
10465 return 120000;
10466 else if (!IS_GEN2(dev))
10467 return 96000;
10468 else
10469 return 48000;
10470}
10471
79e53945 10472/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10473static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10474 struct intel_crtc_state *pipe_config)
79e53945 10475{
f1f644dc 10476 struct drm_device *dev = crtc->base.dev;
79e53945 10477 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10478 int pipe = pipe_config->cpu_transcoder;
293623f7 10479 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10480 u32 fp;
10481 intel_clock_t clock;
dccbea3b 10482 int port_clock;
da4a1efa 10483 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10484
10485 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10486 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10487 else
293623f7 10488 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10489
10490 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10491 if (IS_PINEVIEW(dev)) {
10492 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10493 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10494 } else {
10495 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10496 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10497 }
10498
a6c45cf0 10499 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10500 if (IS_PINEVIEW(dev))
10501 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10502 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10503 else
10504 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10505 DPLL_FPA01_P1_POST_DIV_SHIFT);
10506
10507 switch (dpll & DPLL_MODE_MASK) {
10508 case DPLLB_MODE_DAC_SERIAL:
10509 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10510 5 : 10;
10511 break;
10512 case DPLLB_MODE_LVDS:
10513 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10514 7 : 14;
10515 break;
10516 default:
28c97730 10517 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10518 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10519 return;
79e53945
JB
10520 }
10521
ac58c3f0 10522 if (IS_PINEVIEW(dev))
dccbea3b 10523 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10524 else
dccbea3b 10525 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10526 } else {
0fb58223 10527 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10528 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10529
10530 if (is_lvds) {
10531 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10532 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10533
10534 if (lvds & LVDS_CLKB_POWER_UP)
10535 clock.p2 = 7;
10536 else
10537 clock.p2 = 14;
79e53945
JB
10538 } else {
10539 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10540 clock.p1 = 2;
10541 else {
10542 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10543 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10544 }
10545 if (dpll & PLL_P2_DIVIDE_BY_4)
10546 clock.p2 = 4;
10547 else
10548 clock.p2 = 2;
79e53945 10549 }
da4a1efa 10550
dccbea3b 10551 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10552 }
10553
18442d08
VS
10554 /*
10555 * This value includes pixel_multiplier. We will use
241bfc38 10556 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10557 * encoder's get_config() function.
10558 */
dccbea3b 10559 pipe_config->port_clock = port_clock;
f1f644dc
JB
10560}
10561
6878da05
VS
10562int intel_dotclock_calculate(int link_freq,
10563 const struct intel_link_m_n *m_n)
f1f644dc 10564{
f1f644dc
JB
10565 /*
10566 * The calculation for the data clock is:
1041a02f 10567 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10568 * But we want to avoid losing precison if possible, so:
1041a02f 10569 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10570 *
10571 * and the link clock is simpler:
1041a02f 10572 * link_clock = (m * link_clock) / n
f1f644dc
JB
10573 */
10574
6878da05
VS
10575 if (!m_n->link_n)
10576 return 0;
f1f644dc 10577
6878da05
VS
10578 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10579}
f1f644dc 10580
18442d08 10581static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10582 struct intel_crtc_state *pipe_config)
6878da05
VS
10583{
10584 struct drm_device *dev = crtc->base.dev;
79e53945 10585
18442d08
VS
10586 /* read out port_clock from the DPLL */
10587 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10588
f1f644dc 10589 /*
18442d08 10590 * This value does not include pixel_multiplier.
241bfc38 10591 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
10592 * agree once we know their relationship in the encoder's
10593 * get_config() function.
79e53945 10594 */
2d112de7 10595 pipe_config->base.adjusted_mode.crtc_clock =
18442d08
VS
10596 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10597 &pipe_config->fdi_m_n);
79e53945
JB
10598}
10599
10600/** Returns the currently programmed mode of the given pipe. */
10601struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10602 struct drm_crtc *crtc)
10603{
548f245b 10604 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10605 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10606 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10607 struct drm_display_mode *mode;
5cec258b 10608 struct intel_crtc_state pipe_config;
fe2b8f9d
PZ
10609 int htot = I915_READ(HTOTAL(cpu_transcoder));
10610 int hsync = I915_READ(HSYNC(cpu_transcoder));
10611 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10612 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10613 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10614
10615 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10616 if (!mode)
10617 return NULL;
10618
f1f644dc
JB
10619 /*
10620 * Construct a pipe_config sufficient for getting the clock info
10621 * back out of crtc_clock_get.
10622 *
10623 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10624 * to use a real value here instead.
10625 */
293623f7 10626 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 10627 pipe_config.pixel_multiplier = 1;
293623f7
VS
10628 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10629 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10630 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
10631 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10632
773ae034 10633 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
10634 mode->hdisplay = (htot & 0xffff) + 1;
10635 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10636 mode->hsync_start = (hsync & 0xffff) + 1;
10637 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10638 mode->vdisplay = (vtot & 0xffff) + 1;
10639 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10640 mode->vsync_start = (vsync & 0xffff) + 1;
10641 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10642
10643 drm_mode_set_name(mode);
79e53945
JB
10644
10645 return mode;
10646}
10647
f047e395
CW
10648void intel_mark_busy(struct drm_device *dev)
10649{
c67a470b
PZ
10650 struct drm_i915_private *dev_priv = dev->dev_private;
10651
f62a0076
CW
10652 if (dev_priv->mm.busy)
10653 return;
10654
43694d69 10655 intel_runtime_pm_get(dev_priv);
c67a470b 10656 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10657 if (INTEL_INFO(dev)->gen >= 6)
10658 gen6_rps_busy(dev_priv);
f62a0076 10659 dev_priv->mm.busy = true;
f047e395
CW
10660}
10661
10662void intel_mark_idle(struct drm_device *dev)
652c393a 10663{
c67a470b 10664 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10665
f62a0076
CW
10666 if (!dev_priv->mm.busy)
10667 return;
10668
10669 dev_priv->mm.busy = false;
10670
3d13ef2e 10671 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10672 gen6_rps_idle(dev->dev_private);
bb4cdd53 10673
43694d69 10674 intel_runtime_pm_put(dev_priv);
652c393a
JB
10675}
10676
79e53945
JB
10677static void intel_crtc_destroy(struct drm_crtc *crtc)
10678{
10679 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10680 struct drm_device *dev = crtc->dev;
10681 struct intel_unpin_work *work;
67e77c5a 10682
5e2d7afc 10683 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10684 work = intel_crtc->unpin_work;
10685 intel_crtc->unpin_work = NULL;
5e2d7afc 10686 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10687
10688 if (work) {
10689 cancel_work_sync(&work->work);
10690 kfree(work);
10691 }
79e53945
JB
10692
10693 drm_crtc_cleanup(crtc);
67e77c5a 10694
79e53945
JB
10695 kfree(intel_crtc);
10696}
10697
6b95a207
KH
10698static void intel_unpin_work_fn(struct work_struct *__work)
10699{
10700 struct intel_unpin_work *work =
10701 container_of(__work, struct intel_unpin_work, work);
a9ff8714
VS
10702 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10703 struct drm_device *dev = crtc->base.dev;
10704 struct drm_plane *primary = crtc->base.primary;
6b95a207 10705
b4a98e57 10706 mutex_lock(&dev->struct_mutex);
a9ff8714 10707 intel_unpin_fb_obj(work->old_fb, primary->state);
05394f39 10708 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10709
f06cc1b9 10710 if (work->flip_queued_req)
146d84f0 10711 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10712 mutex_unlock(&dev->struct_mutex);
10713
a9ff8714 10714 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
89ed88ba 10715 drm_framebuffer_unreference(work->old_fb);
f99d7069 10716
a9ff8714
VS
10717 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10718 atomic_dec(&crtc->unpin_work_count);
b4a98e57 10719
6b95a207
KH
10720 kfree(work);
10721}
10722
1afe3e9d 10723static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10724 struct drm_crtc *crtc)
6b95a207 10725{
6b95a207
KH
10726 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10727 struct intel_unpin_work *work;
6b95a207
KH
10728 unsigned long flags;
10729
10730 /* Ignore early vblank irqs */
10731 if (intel_crtc == NULL)
10732 return;
10733
f326038a
DV
10734 /*
10735 * This is called both by irq handlers and the reset code (to complete
10736 * lost pageflips) so needs the full irqsave spinlocks.
10737 */
6b95a207
KH
10738 spin_lock_irqsave(&dev->event_lock, flags);
10739 work = intel_crtc->unpin_work;
e7d841ca
CW
10740
10741 /* Ensure we don't miss a work->pending update ... */
10742 smp_rmb();
10743
10744 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10745 spin_unlock_irqrestore(&dev->event_lock, flags);
10746 return;
10747 }
10748
d6bbafa1 10749 page_flip_completed(intel_crtc);
0af7e4df 10750
6b95a207 10751 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
10752}
10753
1afe3e9d
JB
10754void intel_finish_page_flip(struct drm_device *dev, int pipe)
10755{
fbee40df 10756 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10757 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10758
49b14a5c 10759 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10760}
10761
10762void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10763{
fbee40df 10764 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10765 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10766
49b14a5c 10767 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10768}
10769
75f7f3ec
VS
10770/* Is 'a' after or equal to 'b'? */
10771static bool g4x_flip_count_after_eq(u32 a, u32 b)
10772{
10773 return !((a - b) & 0x80000000);
10774}
10775
10776static bool page_flip_finished(struct intel_crtc *crtc)
10777{
10778 struct drm_device *dev = crtc->base.dev;
10779 struct drm_i915_private *dev_priv = dev->dev_private;
10780
bdfa7542
VS
10781 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10782 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10783 return true;
10784
75f7f3ec
VS
10785 /*
10786 * The relevant registers doen't exist on pre-ctg.
10787 * As the flip done interrupt doesn't trigger for mmio
10788 * flips on gmch platforms, a flip count check isn't
10789 * really needed there. But since ctg has the registers,
10790 * include it in the check anyway.
10791 */
10792 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10793 return true;
10794
10795 /*
10796 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10797 * used the same base address. In that case the mmio flip might
10798 * have completed, but the CS hasn't even executed the flip yet.
10799 *
10800 * A flip count check isn't enough as the CS might have updated
10801 * the base address just after start of vblank, but before we
10802 * managed to process the interrupt. This means we'd complete the
10803 * CS flip too soon.
10804 *
10805 * Combining both checks should get us a good enough result. It may
10806 * still happen that the CS flip has been executed, but has not
10807 * yet actually completed. But in case the base address is the same
10808 * anyway, we don't really care.
10809 */
10810 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10811 crtc->unpin_work->gtt_offset &&
fd8f507c 10812 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
75f7f3ec
VS
10813 crtc->unpin_work->flip_count);
10814}
10815
6b95a207
KH
10816void intel_prepare_page_flip(struct drm_device *dev, int plane)
10817{
fbee40df 10818 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
10819 struct intel_crtc *intel_crtc =
10820 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10821 unsigned long flags;
10822
f326038a
DV
10823
10824 /*
10825 * This is called both by irq handlers and the reset code (to complete
10826 * lost pageflips) so needs the full irqsave spinlocks.
10827 *
10828 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
10829 * generate a page-flip completion irq, i.e. every modeset
10830 * is also accompanied by a spurious intel_prepare_page_flip().
10831 */
6b95a207 10832 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 10833 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 10834 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
10835 spin_unlock_irqrestore(&dev->event_lock, flags);
10836}
10837
6042639c 10838static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
e7d841ca
CW
10839{
10840 /* Ensure that the work item is consistent when activating it ... */
10841 smp_wmb();
6042639c 10842 atomic_set(&work->pending, INTEL_FLIP_PENDING);
e7d841ca
CW
10843 /* and that it is marked active as soon as the irq could fire. */
10844 smp_wmb();
10845}
10846
8c9f3aaf
JB
10847static int intel_gen2_queue_flip(struct drm_device *dev,
10848 struct drm_crtc *crtc,
10849 struct drm_framebuffer *fb,
ed8d1975 10850 struct drm_i915_gem_object *obj,
6258fbe2 10851 struct drm_i915_gem_request *req,
ed8d1975 10852 uint32_t flags)
8c9f3aaf 10853{
6258fbe2 10854 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 10855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10856 u32 flip_mask;
10857 int ret;
10858
5fb9de1a 10859 ret = intel_ring_begin(req, 6);
8c9f3aaf 10860 if (ret)
4fa62c89 10861 return ret;
8c9f3aaf
JB
10862
10863 /* Can't queue multiple flips, so wait for the previous
10864 * one to finish before executing the next.
10865 */
10866 if (intel_crtc->plane)
10867 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10868 else
10869 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10870 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10871 intel_ring_emit(ring, MI_NOOP);
10872 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10873 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10874 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10875 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 10876 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca 10877
6042639c 10878 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10879 return 0;
8c9f3aaf
JB
10880}
10881
10882static int intel_gen3_queue_flip(struct drm_device *dev,
10883 struct drm_crtc *crtc,
10884 struct drm_framebuffer *fb,
ed8d1975 10885 struct drm_i915_gem_object *obj,
6258fbe2 10886 struct drm_i915_gem_request *req,
ed8d1975 10887 uint32_t flags)
8c9f3aaf 10888{
6258fbe2 10889 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 10890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10891 u32 flip_mask;
10892 int ret;
10893
5fb9de1a 10894 ret = intel_ring_begin(req, 6);
8c9f3aaf 10895 if (ret)
4fa62c89 10896 return ret;
8c9f3aaf
JB
10897
10898 if (intel_crtc->plane)
10899 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10900 else
10901 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10902 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10903 intel_ring_emit(ring, MI_NOOP);
10904 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10905 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10906 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10907 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
10908 intel_ring_emit(ring, MI_NOOP);
10909
6042639c 10910 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10911 return 0;
8c9f3aaf
JB
10912}
10913
10914static int intel_gen4_queue_flip(struct drm_device *dev,
10915 struct drm_crtc *crtc,
10916 struct drm_framebuffer *fb,
ed8d1975 10917 struct drm_i915_gem_object *obj,
6258fbe2 10918 struct drm_i915_gem_request *req,
ed8d1975 10919 uint32_t flags)
8c9f3aaf 10920{
6258fbe2 10921 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
10922 struct drm_i915_private *dev_priv = dev->dev_private;
10923 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10924 uint32_t pf, pipesrc;
10925 int ret;
10926
5fb9de1a 10927 ret = intel_ring_begin(req, 4);
8c9f3aaf 10928 if (ret)
4fa62c89 10929 return ret;
8c9f3aaf
JB
10930
10931 /* i965+ uses the linear or tiled offsets from the
10932 * Display Registers (which do not change across a page-flip)
10933 * so we need only reprogram the base address.
10934 */
6d90c952
DV
10935 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10936 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10937 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10938 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 10939 obj->tiling_mode);
8c9f3aaf
JB
10940
10941 /* XXX Enabling the panel-fitter across page-flip is so far
10942 * untested on non-native modes, so ignore it for now.
10943 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10944 */
10945 pf = 0;
10946 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 10947 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 10948
6042639c 10949 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10950 return 0;
8c9f3aaf
JB
10951}
10952
10953static int intel_gen6_queue_flip(struct drm_device *dev,
10954 struct drm_crtc *crtc,
10955 struct drm_framebuffer *fb,
ed8d1975 10956 struct drm_i915_gem_object *obj,
6258fbe2 10957 struct drm_i915_gem_request *req,
ed8d1975 10958 uint32_t flags)
8c9f3aaf 10959{
6258fbe2 10960 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
10961 struct drm_i915_private *dev_priv = dev->dev_private;
10962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10963 uint32_t pf, pipesrc;
10964 int ret;
10965
5fb9de1a 10966 ret = intel_ring_begin(req, 4);
8c9f3aaf 10967 if (ret)
4fa62c89 10968 return ret;
8c9f3aaf 10969
6d90c952
DV
10970 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10971 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10972 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 10973 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 10974
dc257cf1
DV
10975 /* Contrary to the suggestions in the documentation,
10976 * "Enable Panel Fitter" does not seem to be required when page
10977 * flipping with a non-native mode, and worse causes a normal
10978 * modeset to fail.
10979 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10980 */
10981 pf = 0;
8c9f3aaf 10982 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 10983 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 10984
6042639c 10985 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10986 return 0;
8c9f3aaf
JB
10987}
10988
7c9017e5
JB
10989static int intel_gen7_queue_flip(struct drm_device *dev,
10990 struct drm_crtc *crtc,
10991 struct drm_framebuffer *fb,
ed8d1975 10992 struct drm_i915_gem_object *obj,
6258fbe2 10993 struct drm_i915_gem_request *req,
ed8d1975 10994 uint32_t flags)
7c9017e5 10995{
6258fbe2 10996 struct intel_engine_cs *ring = req->ring;
7c9017e5 10997 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 10998 uint32_t plane_bit = 0;
ffe74d75
CW
10999 int len, ret;
11000
eba905b2 11001 switch (intel_crtc->plane) {
cb05d8de
DV
11002 case PLANE_A:
11003 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11004 break;
11005 case PLANE_B:
11006 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11007 break;
11008 case PLANE_C:
11009 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11010 break;
11011 default:
11012 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 11013 return -ENODEV;
cb05d8de
DV
11014 }
11015
ffe74d75 11016 len = 4;
f476828a 11017 if (ring->id == RCS) {
ffe74d75 11018 len += 6;
f476828a
DL
11019 /*
11020 * On Gen 8, SRM is now taking an extra dword to accommodate
11021 * 48bits addresses, and we need a NOOP for the batch size to
11022 * stay even.
11023 */
11024 if (IS_GEN8(dev))
11025 len += 2;
11026 }
ffe74d75 11027
f66fab8e
VS
11028 /*
11029 * BSpec MI_DISPLAY_FLIP for IVB:
11030 * "The full packet must be contained within the same cache line."
11031 *
11032 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11033 * cacheline, if we ever start emitting more commands before
11034 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11035 * then do the cacheline alignment, and finally emit the
11036 * MI_DISPLAY_FLIP.
11037 */
bba09b12 11038 ret = intel_ring_cacheline_align(req);
f66fab8e 11039 if (ret)
4fa62c89 11040 return ret;
f66fab8e 11041
5fb9de1a 11042 ret = intel_ring_begin(req, len);
7c9017e5 11043 if (ret)
4fa62c89 11044 return ret;
7c9017e5 11045
ffe74d75
CW
11046 /* Unmask the flip-done completion message. Note that the bspec says that
11047 * we should do this for both the BCS and RCS, and that we must not unmask
11048 * more than one flip event at any time (or ensure that one flip message
11049 * can be sent by waiting for flip-done prior to queueing new flips).
11050 * Experimentation says that BCS works despite DERRMR masking all
11051 * flip-done completion events and that unmasking all planes at once
11052 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11053 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11054 */
11055 if (ring->id == RCS) {
11056 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11057 intel_ring_emit(ring, DERRMR);
11058 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11059 DERRMR_PIPEB_PRI_FLIP_DONE |
11060 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a 11061 if (IS_GEN8(dev))
f1afe24f 11062 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
f476828a
DL
11063 MI_SRM_LRM_GLOBAL_GTT);
11064 else
f1afe24f 11065 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
f476828a 11066 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
11067 intel_ring_emit(ring, DERRMR);
11068 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
11069 if (IS_GEN8(dev)) {
11070 intel_ring_emit(ring, 0);
11071 intel_ring_emit(ring, MI_NOOP);
11072 }
ffe74d75
CW
11073 }
11074
cb05d8de 11075 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 11076 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 11077 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 11078 intel_ring_emit(ring, (MI_NOOP));
e7d841ca 11079
6042639c 11080 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11081 return 0;
7c9017e5
JB
11082}
11083
84c33a64
SG
11084static bool use_mmio_flip(struct intel_engine_cs *ring,
11085 struct drm_i915_gem_object *obj)
11086{
11087 /*
11088 * This is not being used for older platforms, because
11089 * non-availability of flip done interrupt forces us to use
11090 * CS flips. Older platforms derive flip done using some clever
11091 * tricks involving the flip_pending status bits and vblank irqs.
11092 * So using MMIO flips there would disrupt this mechanism.
11093 */
11094
8e09bf83
CW
11095 if (ring == NULL)
11096 return true;
11097
84c33a64
SG
11098 if (INTEL_INFO(ring->dev)->gen < 5)
11099 return false;
11100
11101 if (i915.use_mmio_flip < 0)
11102 return false;
11103 else if (i915.use_mmio_flip > 0)
11104 return true;
14bf993e
OM
11105 else if (i915.enable_execlists)
11106 return true;
84c33a64 11107 else
b4716185 11108 return ring != i915_gem_request_get_ring(obj->last_write_req);
84c33a64
SG
11109}
11110
6042639c 11111static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
86efe24a 11112 unsigned int rotation,
6042639c 11113 struct intel_unpin_work *work)
ff944564
DL
11114{
11115 struct drm_device *dev = intel_crtc->base.dev;
11116 struct drm_i915_private *dev_priv = dev->dev_private;
11117 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564 11118 const enum pipe pipe = intel_crtc->pipe;
86efe24a 11119 u32 ctl, stride, tile_height;
ff944564
DL
11120
11121 ctl = I915_READ(PLANE_CTL(pipe, 0));
11122 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11123 switch (fb->modifier[0]) {
11124 case DRM_FORMAT_MOD_NONE:
11125 break;
11126 case I915_FORMAT_MOD_X_TILED:
ff944564 11127 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11128 break;
11129 case I915_FORMAT_MOD_Y_TILED:
11130 ctl |= PLANE_CTL_TILED_Y;
11131 break;
11132 case I915_FORMAT_MOD_Yf_TILED:
11133 ctl |= PLANE_CTL_TILED_YF;
11134 break;
11135 default:
11136 MISSING_CASE(fb->modifier[0]);
11137 }
ff944564
DL
11138
11139 /*
11140 * The stride is either expressed as a multiple of 64 bytes chunks for
11141 * linear buffers or in number of tiles for tiled buffers.
11142 */
86efe24a
TU
11143 if (intel_rotation_90_or_270(rotation)) {
11144 /* stride = Surface height in tiles */
11145 tile_height = intel_tile_height(dev, fb->pixel_format,
11146 fb->modifier[0], 0);
11147 stride = DIV_ROUND_UP(fb->height, tile_height);
11148 } else {
11149 stride = fb->pitches[0] /
11150 intel_fb_stride_alignment(dev, fb->modifier[0],
11151 fb->pixel_format);
11152 }
ff944564
DL
11153
11154 /*
11155 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11156 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11157 */
11158 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11159 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11160
6042639c 11161 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
ff944564
DL
11162 POSTING_READ(PLANE_SURF(pipe, 0));
11163}
11164
6042639c
CW
11165static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11166 struct intel_unpin_work *work)
84c33a64
SG
11167{
11168 struct drm_device *dev = intel_crtc->base.dev;
11169 struct drm_i915_private *dev_priv = dev->dev_private;
11170 struct intel_framebuffer *intel_fb =
11171 to_intel_framebuffer(intel_crtc->base.primary->fb);
11172 struct drm_i915_gem_object *obj = intel_fb->obj;
11173 u32 dspcntr;
11174 u32 reg;
11175
84c33a64
SG
11176 reg = DSPCNTR(intel_crtc->plane);
11177 dspcntr = I915_READ(reg);
11178
c5d97472
DL
11179 if (obj->tiling_mode != I915_TILING_NONE)
11180 dspcntr |= DISPPLANE_TILED;
11181 else
11182 dspcntr &= ~DISPPLANE_TILED;
11183
84c33a64
SG
11184 I915_WRITE(reg, dspcntr);
11185
6042639c 11186 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
84c33a64 11187 POSTING_READ(DSPSURF(intel_crtc->plane));
ff944564
DL
11188}
11189
11190/*
11191 * XXX: This is the temporary way to update the plane registers until we get
11192 * around to using the usual plane update functions for MMIO flips
11193 */
6042639c 11194static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
ff944564 11195{
6042639c
CW
11196 struct intel_crtc *crtc = mmio_flip->crtc;
11197 struct intel_unpin_work *work;
11198
11199 spin_lock_irq(&crtc->base.dev->event_lock);
11200 work = crtc->unpin_work;
11201 spin_unlock_irq(&crtc->base.dev->event_lock);
11202 if (work == NULL)
11203 return;
ff944564 11204
6042639c 11205 intel_mark_page_flip_active(work);
ff944564 11206
6042639c 11207 intel_pipe_update_start(crtc);
ff944564 11208
6042639c 11209 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
86efe24a 11210 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
ff944564
DL
11211 else
11212 /* use_mmio_flip() retricts MMIO flips to ilk+ */
6042639c 11213 ilk_do_mmio_flip(crtc, work);
ff944564 11214
6042639c 11215 intel_pipe_update_end(crtc);
84c33a64
SG
11216}
11217
9362c7c5 11218static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11219{
b2cfe0ab
CW
11220 struct intel_mmio_flip *mmio_flip =
11221 container_of(work, struct intel_mmio_flip, work);
84c33a64 11222
6042639c 11223 if (mmio_flip->req) {
eed29a5b 11224 WARN_ON(__i915_wait_request(mmio_flip->req,
b2cfe0ab 11225 mmio_flip->crtc->reset_counter,
bcafc4e3
CW
11226 false, NULL,
11227 &mmio_flip->i915->rps.mmioflips));
6042639c
CW
11228 i915_gem_request_unreference__unlocked(mmio_flip->req);
11229 }
84c33a64 11230
6042639c 11231 intel_do_mmio_flip(mmio_flip);
b2cfe0ab 11232 kfree(mmio_flip);
84c33a64
SG
11233}
11234
11235static int intel_queue_mmio_flip(struct drm_device *dev,
11236 struct drm_crtc *crtc,
86efe24a 11237 struct drm_i915_gem_object *obj)
84c33a64 11238{
b2cfe0ab
CW
11239 struct intel_mmio_flip *mmio_flip;
11240
11241 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11242 if (mmio_flip == NULL)
11243 return -ENOMEM;
84c33a64 11244
bcafc4e3 11245 mmio_flip->i915 = to_i915(dev);
eed29a5b 11246 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11247 mmio_flip->crtc = to_intel_crtc(crtc);
86efe24a 11248 mmio_flip->rotation = crtc->primary->state->rotation;
536f5b5e 11249
b2cfe0ab
CW
11250 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11251 schedule_work(&mmio_flip->work);
84c33a64 11252
84c33a64
SG
11253 return 0;
11254}
11255
8c9f3aaf
JB
11256static int intel_default_queue_flip(struct drm_device *dev,
11257 struct drm_crtc *crtc,
11258 struct drm_framebuffer *fb,
ed8d1975 11259 struct drm_i915_gem_object *obj,
6258fbe2 11260 struct drm_i915_gem_request *req,
ed8d1975 11261 uint32_t flags)
8c9f3aaf
JB
11262{
11263 return -ENODEV;
11264}
11265
d6bbafa1
CW
11266static bool __intel_pageflip_stall_check(struct drm_device *dev,
11267 struct drm_crtc *crtc)
11268{
11269 struct drm_i915_private *dev_priv = dev->dev_private;
11270 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11271 struct intel_unpin_work *work = intel_crtc->unpin_work;
11272 u32 addr;
11273
11274 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11275 return true;
11276
908565c2
CW
11277 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11278 return false;
11279
d6bbafa1
CW
11280 if (!work->enable_stall_check)
11281 return false;
11282
11283 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11284 if (work->flip_queued_req &&
11285 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11286 return false;
11287
1e3feefd 11288 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11289 }
11290
1e3feefd 11291 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11292 return false;
11293
11294 /* Potential stall - if we see that the flip has happened,
11295 * assume a missed interrupt. */
11296 if (INTEL_INFO(dev)->gen >= 4)
11297 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11298 else
11299 addr = I915_READ(DSPADDR(intel_crtc->plane));
11300
11301 /* There is a potential issue here with a false positive after a flip
11302 * to the same address. We could address this by checking for a
11303 * non-incrementing frame counter.
11304 */
11305 return addr == work->gtt_offset;
11306}
11307
11308void intel_check_page_flip(struct drm_device *dev, int pipe)
11309{
11310 struct drm_i915_private *dev_priv = dev->dev_private;
11311 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11312 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11313 struct intel_unpin_work *work;
f326038a 11314
6c51d46f 11315 WARN_ON(!in_interrupt());
d6bbafa1
CW
11316
11317 if (crtc == NULL)
11318 return;
11319
f326038a 11320 spin_lock(&dev->event_lock);
6ad790c0
CW
11321 work = intel_crtc->unpin_work;
11322 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11323 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11324 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11325 page_flip_completed(intel_crtc);
6ad790c0 11326 work = NULL;
d6bbafa1 11327 }
6ad790c0
CW
11328 if (work != NULL &&
11329 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11330 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11331 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11332}
11333
6b95a207
KH
11334static int intel_crtc_page_flip(struct drm_crtc *crtc,
11335 struct drm_framebuffer *fb,
ed8d1975
KP
11336 struct drm_pending_vblank_event *event,
11337 uint32_t page_flip_flags)
6b95a207
KH
11338{
11339 struct drm_device *dev = crtc->dev;
11340 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11341 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11342 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11343 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11344 struct drm_plane *primary = crtc->primary;
a071fa00 11345 enum pipe pipe = intel_crtc->pipe;
6b95a207 11346 struct intel_unpin_work *work;
a4872ba6 11347 struct intel_engine_cs *ring;
cf5d8a46 11348 bool mmio_flip;
91af127f 11349 struct drm_i915_gem_request *request = NULL;
52e68630 11350 int ret;
6b95a207 11351
2ff8fde1
MR
11352 /*
11353 * drm_mode_page_flip_ioctl() should already catch this, but double
11354 * check to be safe. In the future we may enable pageflipping from
11355 * a disabled primary plane.
11356 */
11357 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11358 return -EBUSY;
11359
e6a595d2 11360 /* Can't change pixel format via MI display flips. */
f4510a27 11361 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11362 return -EINVAL;
11363
11364 /*
11365 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11366 * Note that pitch changes could also affect these register.
11367 */
11368 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11369 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11370 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11371 return -EINVAL;
11372
f900db47
CW
11373 if (i915_terminally_wedged(&dev_priv->gpu_error))
11374 goto out_hang;
11375
b14c5679 11376 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11377 if (work == NULL)
11378 return -ENOMEM;
11379
6b95a207 11380 work->event = event;
b4a98e57 11381 work->crtc = crtc;
ab8d6675 11382 work->old_fb = old_fb;
6b95a207
KH
11383 INIT_WORK(&work->work, intel_unpin_work_fn);
11384
87b6b101 11385 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11386 if (ret)
11387 goto free_work;
11388
6b95a207 11389 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11390 spin_lock_irq(&dev->event_lock);
6b95a207 11391 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11392 /* Before declaring the flip queue wedged, check if
11393 * the hardware completed the operation behind our backs.
11394 */
11395 if (__intel_pageflip_stall_check(dev, crtc)) {
11396 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11397 page_flip_completed(intel_crtc);
11398 } else {
11399 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11400 spin_unlock_irq(&dev->event_lock);
468f0b44 11401
d6bbafa1
CW
11402 drm_crtc_vblank_put(crtc);
11403 kfree(work);
11404 return -EBUSY;
11405 }
6b95a207
KH
11406 }
11407 intel_crtc->unpin_work = work;
5e2d7afc 11408 spin_unlock_irq(&dev->event_lock);
6b95a207 11409
b4a98e57
CW
11410 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11411 flush_workqueue(dev_priv->wq);
11412
75dfca80 11413 /* Reference the objects for the scheduled work. */
ab8d6675 11414 drm_framebuffer_reference(work->old_fb);
05394f39 11415 drm_gem_object_reference(&obj->base);
6b95a207 11416
f4510a27 11417 crtc->primary->fb = fb;
afd65eb4 11418 update_state_fb(crtc->primary);
1ed1f968 11419
e1f99ce6 11420 work->pending_flip_obj = obj;
e1f99ce6 11421
89ed88ba
CW
11422 ret = i915_mutex_lock_interruptible(dev);
11423 if (ret)
11424 goto cleanup;
11425
b4a98e57 11426 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 11427 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 11428
75f7f3ec 11429 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
fd8f507c 11430 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
75f7f3ec 11431
4fa62c89
VS
11432 if (IS_VALLEYVIEW(dev)) {
11433 ring = &dev_priv->ring[BCS];
ab8d6675 11434 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83
CW
11435 /* vlv: DISPLAY_FLIP fails to change tiling */
11436 ring = NULL;
48bf5b2d 11437 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 11438 ring = &dev_priv->ring[BCS];
4fa62c89 11439 } else if (INTEL_INFO(dev)->gen >= 7) {
b4716185 11440 ring = i915_gem_request_get_ring(obj->last_write_req);
4fa62c89
VS
11441 if (ring == NULL || ring->id != RCS)
11442 ring = &dev_priv->ring[BCS];
11443 } else {
11444 ring = &dev_priv->ring[RCS];
11445 }
11446
cf5d8a46
CW
11447 mmio_flip = use_mmio_flip(ring, obj);
11448
11449 /* When using CS flips, we want to emit semaphores between rings.
11450 * However, when using mmio flips we will create a task to do the
11451 * synchronisation, so all we want here is to pin the framebuffer
11452 * into the display plane and skip any waits.
11453 */
82bc3b2d 11454 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
cf5d8a46 11455 crtc->primary->state,
91af127f 11456 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
8c9f3aaf
JB
11457 if (ret)
11458 goto cleanup_pending;
6b95a207 11459
dedf278c
TU
11460 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11461 obj, 0);
11462 work->gtt_offset += intel_crtc->dspaddr_offset;
4fa62c89 11463
cf5d8a46 11464 if (mmio_flip) {
86efe24a 11465 ret = intel_queue_mmio_flip(dev, crtc, obj);
d6bbafa1
CW
11466 if (ret)
11467 goto cleanup_unpin;
11468
f06cc1b9
JH
11469 i915_gem_request_assign(&work->flip_queued_req,
11470 obj->last_write_req);
d6bbafa1 11471 } else {
6258fbe2
JH
11472 if (!request) {
11473 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11474 if (ret)
11475 goto cleanup_unpin;
11476 }
11477
11478 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
d6bbafa1
CW
11479 page_flip_flags);
11480 if (ret)
11481 goto cleanup_unpin;
11482
6258fbe2 11483 i915_gem_request_assign(&work->flip_queued_req, request);
d6bbafa1
CW
11484 }
11485
91af127f 11486 if (request)
75289874 11487 i915_add_request_no_flush(request);
91af127f 11488
1e3feefd 11489 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11490 work->enable_stall_check = true;
4fa62c89 11491
ab8d6675 11492 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a9ff8714 11493 to_intel_plane(primary)->frontbuffer_bit);
c80ac854 11494 mutex_unlock(&dev->struct_mutex);
a071fa00 11495
4e1e26f1 11496 intel_fbc_disable_crtc(intel_crtc);
a9ff8714
VS
11497 intel_frontbuffer_flip_prepare(dev,
11498 to_intel_plane(primary)->frontbuffer_bit);
6b95a207 11499
e5510fac
JB
11500 trace_i915_flip_request(intel_crtc->plane, obj);
11501
6b95a207 11502 return 0;
96b099fd 11503
4fa62c89 11504cleanup_unpin:
82bc3b2d 11505 intel_unpin_fb_obj(fb, crtc->primary->state);
8c9f3aaf 11506cleanup_pending:
91af127f
JH
11507 if (request)
11508 i915_gem_request_cancel(request);
b4a98e57 11509 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11510 mutex_unlock(&dev->struct_mutex);
11511cleanup:
f4510a27 11512 crtc->primary->fb = old_fb;
afd65eb4 11513 update_state_fb(crtc->primary);
89ed88ba
CW
11514
11515 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11516 drm_framebuffer_unreference(work->old_fb);
96b099fd 11517
5e2d7afc 11518 spin_lock_irq(&dev->event_lock);
96b099fd 11519 intel_crtc->unpin_work = NULL;
5e2d7afc 11520 spin_unlock_irq(&dev->event_lock);
96b099fd 11521
87b6b101 11522 drm_crtc_vblank_put(crtc);
7317c75e 11523free_work:
96b099fd
CW
11524 kfree(work);
11525
f900db47 11526 if (ret == -EIO) {
02e0efb5
ML
11527 struct drm_atomic_state *state;
11528 struct drm_plane_state *plane_state;
11529
f900db47 11530out_hang:
02e0efb5
ML
11531 state = drm_atomic_state_alloc(dev);
11532 if (!state)
11533 return -ENOMEM;
11534 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11535
11536retry:
11537 plane_state = drm_atomic_get_plane_state(state, primary);
11538 ret = PTR_ERR_OR_ZERO(plane_state);
11539 if (!ret) {
11540 drm_atomic_set_fb_for_plane(plane_state, fb);
11541
11542 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11543 if (!ret)
11544 ret = drm_atomic_commit(state);
11545 }
11546
11547 if (ret == -EDEADLK) {
11548 drm_modeset_backoff(state->acquire_ctx);
11549 drm_atomic_state_clear(state);
11550 goto retry;
11551 }
11552
11553 if (ret)
11554 drm_atomic_state_free(state);
11555
f0d3dad3 11556 if (ret == 0 && event) {
5e2d7afc 11557 spin_lock_irq(&dev->event_lock);
a071fa00 11558 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11559 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11560 }
f900db47 11561 }
96b099fd 11562 return ret;
6b95a207
KH
11563}
11564
da20eabd
ML
11565
11566/**
11567 * intel_wm_need_update - Check whether watermarks need updating
11568 * @plane: drm plane
11569 * @state: new plane state
11570 *
11571 * Check current plane state versus the new one to determine whether
11572 * watermarks need to be recalculated.
11573 *
11574 * Returns true or false.
11575 */
11576static bool intel_wm_need_update(struct drm_plane *plane,
11577 struct drm_plane_state *state)
11578{
d21fbe87
MR
11579 struct intel_plane_state *new = to_intel_plane_state(state);
11580 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11581
11582 /* Update watermarks on tiling or size changes. */
da20eabd
ML
11583 if (!plane->state->fb || !state->fb ||
11584 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
d21fbe87
MR
11585 plane->state->rotation != state->rotation ||
11586 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11587 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11588 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11589 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
2791a16c 11590 return true;
7809e5ae 11591
2791a16c 11592 return false;
7809e5ae
MR
11593}
11594
d21fbe87
MR
11595static bool needs_scaling(struct intel_plane_state *state)
11596{
11597 int src_w = drm_rect_width(&state->src) >> 16;
11598 int src_h = drm_rect_height(&state->src) >> 16;
11599 int dst_w = drm_rect_width(&state->dst);
11600 int dst_h = drm_rect_height(&state->dst);
11601
11602 return (src_w != dst_w || src_h != dst_h);
11603}
11604
da20eabd
ML
11605int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11606 struct drm_plane_state *plane_state)
11607{
11608 struct drm_crtc *crtc = crtc_state->crtc;
11609 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11610 struct drm_plane *plane = plane_state->plane;
11611 struct drm_device *dev = crtc->dev;
11612 struct drm_i915_private *dev_priv = dev->dev_private;
11613 struct intel_plane_state *old_plane_state =
11614 to_intel_plane_state(plane->state);
11615 int idx = intel_crtc->base.base.id, ret;
11616 int i = drm_plane_index(plane);
11617 bool mode_changed = needs_modeset(crtc_state);
11618 bool was_crtc_enabled = crtc->state->active;
11619 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
11620 bool turn_off, turn_on, visible, was_visible;
11621 struct drm_framebuffer *fb = plane_state->fb;
11622
11623 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11624 plane->type != DRM_PLANE_TYPE_CURSOR) {
11625 ret = skl_update_scaler_plane(
11626 to_intel_crtc_state(crtc_state),
11627 to_intel_plane_state(plane_state));
11628 if (ret)
11629 return ret;
11630 }
11631
da20eabd
ML
11632 was_visible = old_plane_state->visible;
11633 visible = to_intel_plane_state(plane_state)->visible;
11634
11635 if (!was_crtc_enabled && WARN_ON(was_visible))
11636 was_visible = false;
11637
11638 if (!is_crtc_enabled && WARN_ON(visible))
11639 visible = false;
11640
11641 if (!was_visible && !visible)
11642 return 0;
11643
11644 turn_off = was_visible && (!visible || mode_changed);
11645 turn_on = visible && (!was_visible || mode_changed);
11646
11647 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11648 plane->base.id, fb ? fb->base.id : -1);
11649
11650 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11651 plane->base.id, was_visible, visible,
11652 turn_off, turn_on, mode_changed);
11653
852eb00d 11654 if (turn_on) {
f015c551 11655 intel_crtc->atomic.update_wm_pre = true;
852eb00d
VS
11656 /* must disable cxsr around plane enable/disable */
11657 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11658 intel_crtc->atomic.disable_cxsr = true;
11659 /* to potentially re-enable cxsr */
11660 intel_crtc->atomic.wait_vblank = true;
11661 intel_crtc->atomic.update_wm_post = true;
11662 }
11663 } else if (turn_off) {
f015c551 11664 intel_crtc->atomic.update_wm_post = true;
852eb00d
VS
11665 /* must disable cxsr around plane enable/disable */
11666 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11667 if (is_crtc_enabled)
11668 intel_crtc->atomic.wait_vblank = true;
11669 intel_crtc->atomic.disable_cxsr = true;
11670 }
11671 } else if (intel_wm_need_update(plane, plane_state)) {
f015c551 11672 intel_crtc->atomic.update_wm_pre = true;
852eb00d 11673 }
da20eabd 11674
8be6ca85 11675 if (visible || was_visible)
a9ff8714
VS
11676 intel_crtc->atomic.fb_bits |=
11677 to_intel_plane(plane)->frontbuffer_bit;
11678
da20eabd
ML
11679 switch (plane->type) {
11680 case DRM_PLANE_TYPE_PRIMARY:
da20eabd
ML
11681 intel_crtc->atomic.wait_for_flips = true;
11682 intel_crtc->atomic.pre_disable_primary = turn_off;
11683 intel_crtc->atomic.post_enable_primary = turn_on;
11684
066cf55b
RV
11685 if (turn_off) {
11686 /*
11687 * FIXME: Actually if we will still have any other
11688 * plane enabled on the pipe we could let IPS enabled
11689 * still, but for now lets consider that when we make
11690 * primary invisible by setting DSPCNTR to 0 on
11691 * update_primary_plane function IPS needs to be
11692 * disable.
11693 */
11694 intel_crtc->atomic.disable_ips = true;
11695
da20eabd 11696 intel_crtc->atomic.disable_fbc = true;
066cf55b 11697 }
da20eabd
ML
11698
11699 /*
11700 * FBC does not work on some platforms for rotated
11701 * planes, so disable it when rotation is not 0 and
11702 * update it when rotation is set back to 0.
11703 *
11704 * FIXME: This is redundant with the fbc update done in
11705 * the primary plane enable function except that that
11706 * one is done too late. We eventually need to unify
11707 * this.
11708 */
11709
11710 if (visible &&
11711 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11712 dev_priv->fbc.crtc == intel_crtc &&
11713 plane_state->rotation != BIT(DRM_ROTATE_0))
11714 intel_crtc->atomic.disable_fbc = true;
11715
11716 /*
11717 * BDW signals flip done immediately if the plane
11718 * is disabled, even if the plane enable is already
11719 * armed to occur at the next vblank :(
11720 */
11721 if (turn_on && IS_BROADWELL(dev))
11722 intel_crtc->atomic.wait_vblank = true;
11723
11724 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11725 break;
11726 case DRM_PLANE_TYPE_CURSOR:
da20eabd
ML
11727 break;
11728 case DRM_PLANE_TYPE_OVERLAY:
d21fbe87
MR
11729 /*
11730 * WaCxSRDisabledForSpriteScaling:ivb
11731 *
11732 * cstate->update_wm was already set above, so this flag will
11733 * take effect when we commit and program watermarks.
11734 */
11735 if (IS_IVYBRIDGE(dev) &&
11736 needs_scaling(to_intel_plane_state(plane_state)) &&
11737 !needs_scaling(old_plane_state)) {
11738 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11739 } else if (turn_off && !mode_changed) {
da20eabd
ML
11740 intel_crtc->atomic.wait_vblank = true;
11741 intel_crtc->atomic.update_sprite_watermarks |=
11742 1 << i;
11743 }
d21fbe87
MR
11744
11745 break;
da20eabd
ML
11746 }
11747 return 0;
11748}
11749
6d3a1ce7
ML
11750static bool encoders_cloneable(const struct intel_encoder *a,
11751 const struct intel_encoder *b)
11752{
11753 /* masks could be asymmetric, so check both ways */
11754 return a == b || (a->cloneable & (1 << b->type) &&
11755 b->cloneable & (1 << a->type));
11756}
11757
11758static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11759 struct intel_crtc *crtc,
11760 struct intel_encoder *encoder)
11761{
11762 struct intel_encoder *source_encoder;
11763 struct drm_connector *connector;
11764 struct drm_connector_state *connector_state;
11765 int i;
11766
11767 for_each_connector_in_state(state, connector, connector_state, i) {
11768 if (connector_state->crtc != &crtc->base)
11769 continue;
11770
11771 source_encoder =
11772 to_intel_encoder(connector_state->best_encoder);
11773 if (!encoders_cloneable(encoder, source_encoder))
11774 return false;
11775 }
11776
11777 return true;
11778}
11779
11780static bool check_encoder_cloning(struct drm_atomic_state *state,
11781 struct intel_crtc *crtc)
11782{
11783 struct intel_encoder *encoder;
11784 struct drm_connector *connector;
11785 struct drm_connector_state *connector_state;
11786 int i;
11787
11788 for_each_connector_in_state(state, connector, connector_state, i) {
11789 if (connector_state->crtc != &crtc->base)
11790 continue;
11791
11792 encoder = to_intel_encoder(connector_state->best_encoder);
11793 if (!check_single_encoder_cloning(state, crtc, encoder))
11794 return false;
11795 }
11796
11797 return true;
11798}
11799
11800static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11801 struct drm_crtc_state *crtc_state)
11802{
cf5a15be 11803 struct drm_device *dev = crtc->dev;
ad421372 11804 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 11805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
11806 struct intel_crtc_state *pipe_config =
11807 to_intel_crtc_state(crtc_state);
6d3a1ce7 11808 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 11809 int ret;
6d3a1ce7
ML
11810 bool mode_changed = needs_modeset(crtc_state);
11811
11812 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11813 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11814 return -EINVAL;
11815 }
11816
852eb00d
VS
11817 if (mode_changed && !crtc_state->active)
11818 intel_crtc->atomic.update_wm_post = true;
eddfcbcd 11819
ad421372
ML
11820 if (mode_changed && crtc_state->enable &&
11821 dev_priv->display.crtc_compute_clock &&
11822 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11823 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11824 pipe_config);
11825 if (ret)
11826 return ret;
11827 }
11828
e435d6e5 11829 ret = 0;
86c8bbbe
MR
11830 if (dev_priv->display.compute_pipe_wm) {
11831 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
11832 if (ret)
11833 return ret;
11834 }
11835
e435d6e5
ML
11836 if (INTEL_INFO(dev)->gen >= 9) {
11837 if (mode_changed)
11838 ret = skl_update_scaler_crtc(pipe_config);
11839
11840 if (!ret)
11841 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11842 pipe_config);
11843 }
11844
11845 return ret;
6d3a1ce7
ML
11846}
11847
65b38e0d 11848static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
11849 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11850 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
11851 .atomic_begin = intel_begin_crtc_commit,
11852 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 11853 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
11854};
11855
d29b2f9d
ACO
11856static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11857{
11858 struct intel_connector *connector;
11859
11860 for_each_intel_connector(dev, connector) {
11861 if (connector->base.encoder) {
11862 connector->base.state->best_encoder =
11863 connector->base.encoder;
11864 connector->base.state->crtc =
11865 connector->base.encoder->crtc;
11866 } else {
11867 connector->base.state->best_encoder = NULL;
11868 connector->base.state->crtc = NULL;
11869 }
11870 }
11871}
11872
050f7aeb 11873static void
eba905b2 11874connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 11875 struct intel_crtc_state *pipe_config)
050f7aeb
DV
11876{
11877 int bpp = pipe_config->pipe_bpp;
11878
11879 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11880 connector->base.base.id,
c23cc417 11881 connector->base.name);
050f7aeb
DV
11882
11883 /* Don't use an invalid EDID bpc value */
11884 if (connector->base.display_info.bpc &&
11885 connector->base.display_info.bpc * 3 < bpp) {
11886 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11887 bpp, connector->base.display_info.bpc*3);
11888 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11889 }
11890
11891 /* Clamp bpp to 8 on screens without EDID 1.4 */
11892 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11893 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11894 bpp);
11895 pipe_config->pipe_bpp = 24;
11896 }
11897}
11898
4e53c2e0 11899static int
050f7aeb 11900compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 11901 struct intel_crtc_state *pipe_config)
4e53c2e0 11902{
050f7aeb 11903 struct drm_device *dev = crtc->base.dev;
1486017f 11904 struct drm_atomic_state *state;
da3ced29
ACO
11905 struct drm_connector *connector;
11906 struct drm_connector_state *connector_state;
1486017f 11907 int bpp, i;
4e53c2e0 11908
d328c9d7 11909 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
4e53c2e0 11910 bpp = 10*3;
d328c9d7
DV
11911 else if (INTEL_INFO(dev)->gen >= 5)
11912 bpp = 12*3;
11913 else
11914 bpp = 8*3;
11915
4e53c2e0 11916
4e53c2e0
DV
11917 pipe_config->pipe_bpp = bpp;
11918
1486017f
ACO
11919 state = pipe_config->base.state;
11920
4e53c2e0 11921 /* Clamp display bpp to EDID value */
da3ced29
ACO
11922 for_each_connector_in_state(state, connector, connector_state, i) {
11923 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
11924 continue;
11925
da3ced29
ACO
11926 connected_sink_compute_bpp(to_intel_connector(connector),
11927 pipe_config);
4e53c2e0
DV
11928 }
11929
11930 return bpp;
11931}
11932
644db711
DV
11933static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11934{
11935 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11936 "type: 0x%x flags: 0x%x\n",
1342830c 11937 mode->crtc_clock,
644db711
DV
11938 mode->crtc_hdisplay, mode->crtc_hsync_start,
11939 mode->crtc_hsync_end, mode->crtc_htotal,
11940 mode->crtc_vdisplay, mode->crtc_vsync_start,
11941 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11942}
11943
c0b03411 11944static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 11945 struct intel_crtc_state *pipe_config,
c0b03411
DV
11946 const char *context)
11947{
6a60cd87
CK
11948 struct drm_device *dev = crtc->base.dev;
11949 struct drm_plane *plane;
11950 struct intel_plane *intel_plane;
11951 struct intel_plane_state *state;
11952 struct drm_framebuffer *fb;
11953
11954 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11955 context, pipe_config, pipe_name(crtc->pipe));
c0b03411
DV
11956
11957 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11958 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11959 pipe_config->pipe_bpp, pipe_config->dither);
11960 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11961 pipe_config->has_pch_encoder,
11962 pipe_config->fdi_lanes,
11963 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11964 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11965 pipe_config->fdi_m_n.tu);
90a6b7b0 11966 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
eb14cb74 11967 pipe_config->has_dp_encoder,
90a6b7b0 11968 pipe_config->lane_count,
eb14cb74
VS
11969 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11970 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11971 pipe_config->dp_m_n.tu);
b95af8be 11972
90a6b7b0 11973 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
b95af8be 11974 pipe_config->has_dp_encoder,
90a6b7b0 11975 pipe_config->lane_count,
b95af8be
VK
11976 pipe_config->dp_m2_n2.gmch_m,
11977 pipe_config->dp_m2_n2.gmch_n,
11978 pipe_config->dp_m2_n2.link_m,
11979 pipe_config->dp_m2_n2.link_n,
11980 pipe_config->dp_m2_n2.tu);
11981
55072d19
DV
11982 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11983 pipe_config->has_audio,
11984 pipe_config->has_infoframe);
11985
c0b03411 11986 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 11987 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 11988 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
11989 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11990 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 11991 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
11992 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11993 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
11994 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11995 crtc->num_scalers,
11996 pipe_config->scaler_state.scaler_users,
11997 pipe_config->scaler_state.scaler_id);
c0b03411
DV
11998 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11999 pipe_config->gmch_pfit.control,
12000 pipe_config->gmch_pfit.pgm_ratios,
12001 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 12002 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 12003 pipe_config->pch_pfit.pos,
fd4daa9c
CW
12004 pipe_config->pch_pfit.size,
12005 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 12006 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 12007 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 12008
415ff0f6 12009 if (IS_BROXTON(dev)) {
05712c15 12010 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12011 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12012 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
12013 pipe_config->ddi_pll_sel,
12014 pipe_config->dpll_hw_state.ebb0,
05712c15 12015 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12016 pipe_config->dpll_hw_state.pll0,
12017 pipe_config->dpll_hw_state.pll1,
12018 pipe_config->dpll_hw_state.pll2,
12019 pipe_config->dpll_hw_state.pll3,
12020 pipe_config->dpll_hw_state.pll6,
12021 pipe_config->dpll_hw_state.pll8,
05712c15 12022 pipe_config->dpll_hw_state.pll9,
c8453338 12023 pipe_config->dpll_hw_state.pll10,
415ff0f6
TU
12024 pipe_config->dpll_hw_state.pcsdw12);
12025 } else if (IS_SKYLAKE(dev)) {
12026 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12027 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12028 pipe_config->ddi_pll_sel,
12029 pipe_config->dpll_hw_state.ctrl1,
12030 pipe_config->dpll_hw_state.cfgcr1,
12031 pipe_config->dpll_hw_state.cfgcr2);
12032 } else if (HAS_DDI(dev)) {
12033 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
12034 pipe_config->ddi_pll_sel,
12035 pipe_config->dpll_hw_state.wrpll);
12036 } else {
12037 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12038 "fp0: 0x%x, fp1: 0x%x\n",
12039 pipe_config->dpll_hw_state.dpll,
12040 pipe_config->dpll_hw_state.dpll_md,
12041 pipe_config->dpll_hw_state.fp0,
12042 pipe_config->dpll_hw_state.fp1);
12043 }
12044
6a60cd87
CK
12045 DRM_DEBUG_KMS("planes on this crtc\n");
12046 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12047 intel_plane = to_intel_plane(plane);
12048 if (intel_plane->pipe != crtc->pipe)
12049 continue;
12050
12051 state = to_intel_plane_state(plane->state);
12052 fb = state->base.fb;
12053 if (!fb) {
12054 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12055 "disabled, scaler_id = %d\n",
12056 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12057 plane->base.id, intel_plane->pipe,
12058 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12059 drm_plane_index(plane), state->scaler_id);
12060 continue;
12061 }
12062
12063 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12064 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12065 plane->base.id, intel_plane->pipe,
12066 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12067 drm_plane_index(plane));
12068 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12069 fb->base.id, fb->width, fb->height, fb->pixel_format);
12070 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12071 state->scaler_id,
12072 state->src.x1 >> 16, state->src.y1 >> 16,
12073 drm_rect_width(&state->src) >> 16,
12074 drm_rect_height(&state->src) >> 16,
12075 state->dst.x1, state->dst.y1,
12076 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12077 }
c0b03411
DV
12078}
12079
5448a00d 12080static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12081{
5448a00d
ACO
12082 struct drm_device *dev = state->dev;
12083 struct intel_encoder *encoder;
da3ced29 12084 struct drm_connector *connector;
5448a00d 12085 struct drm_connector_state *connector_state;
00f0b378 12086 unsigned int used_ports = 0;
5448a00d 12087 int i;
00f0b378
VS
12088
12089 /*
12090 * Walk the connector list instead of the encoder
12091 * list to detect the problem on ddi platforms
12092 * where there's just one encoder per digital port.
12093 */
da3ced29 12094 for_each_connector_in_state(state, connector, connector_state, i) {
5448a00d 12095 if (!connector_state->best_encoder)
00f0b378
VS
12096 continue;
12097
5448a00d
ACO
12098 encoder = to_intel_encoder(connector_state->best_encoder);
12099
12100 WARN_ON(!connector_state->crtc);
00f0b378
VS
12101
12102 switch (encoder->type) {
12103 unsigned int port_mask;
12104 case INTEL_OUTPUT_UNKNOWN:
12105 if (WARN_ON(!HAS_DDI(dev)))
12106 break;
12107 case INTEL_OUTPUT_DISPLAYPORT:
12108 case INTEL_OUTPUT_HDMI:
12109 case INTEL_OUTPUT_EDP:
12110 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12111
12112 /* the same port mustn't appear more than once */
12113 if (used_ports & port_mask)
12114 return false;
12115
12116 used_ports |= port_mask;
12117 default:
12118 break;
12119 }
12120 }
12121
12122 return true;
12123}
12124
83a57153
ACO
12125static void
12126clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12127{
12128 struct drm_crtc_state tmp_state;
663a3640 12129 struct intel_crtc_scaler_state scaler_state;
4978cc93
ACO
12130 struct intel_dpll_hw_state dpll_hw_state;
12131 enum intel_dpll_id shared_dpll;
8504c74c 12132 uint32_t ddi_pll_sel;
c4e2d043 12133 bool force_thru;
83a57153 12134
7546a384
ACO
12135 /* FIXME: before the switch to atomic started, a new pipe_config was
12136 * kzalloc'd. Code that depends on any field being zero should be
12137 * fixed, so that the crtc_state can be safely duplicated. For now,
12138 * only fields that are know to not cause problems are preserved. */
12139
83a57153 12140 tmp_state = crtc_state->base;
663a3640 12141 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12142 shared_dpll = crtc_state->shared_dpll;
12143 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12144 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 12145 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12146
83a57153 12147 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12148
83a57153 12149 crtc_state->base = tmp_state;
663a3640 12150 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12151 crtc_state->shared_dpll = shared_dpll;
12152 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12153 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 12154 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12155}
12156
548ee15b 12157static int
b8cecdf5 12158intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12159 struct intel_crtc_state *pipe_config)
ee7b9f93 12160{
b359283a 12161 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12162 struct intel_encoder *encoder;
da3ced29 12163 struct drm_connector *connector;
0b901879 12164 struct drm_connector_state *connector_state;
d328c9d7 12165 int base_bpp, ret = -EINVAL;
0b901879 12166 int i;
e29c22c0 12167 bool retry = true;
ee7b9f93 12168
83a57153 12169 clear_intel_crtc_state(pipe_config);
7758a113 12170
e143a21c
DV
12171 pipe_config->cpu_transcoder =
12172 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12173
2960bc9c
ID
12174 /*
12175 * Sanitize sync polarity flags based on requested ones. If neither
12176 * positive or negative polarity is requested, treat this as meaning
12177 * negative polarity.
12178 */
2d112de7 12179 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12180 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12181 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12182
2d112de7 12183 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12184 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12185 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12186
d328c9d7
DV
12187 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12188 pipe_config);
12189 if (base_bpp < 0)
4e53c2e0
DV
12190 goto fail;
12191
e41a56be
VS
12192 /*
12193 * Determine the real pipe dimensions. Note that stereo modes can
12194 * increase the actual pipe size due to the frame doubling and
12195 * insertion of additional space for blanks between the frame. This
12196 * is stored in the crtc timings. We use the requested mode to do this
12197 * computation to clearly distinguish it from the adjusted mode, which
12198 * can be changed by the connectors in the below retry loop.
12199 */
2d112de7 12200 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12201 &pipe_config->pipe_src_w,
12202 &pipe_config->pipe_src_h);
e41a56be 12203
e29c22c0 12204encoder_retry:
ef1b460d 12205 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12206 pipe_config->port_clock = 0;
ef1b460d 12207 pipe_config->pixel_multiplier = 1;
ff9a6750 12208
135c81b8 12209 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12210 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12211 CRTC_STEREO_DOUBLE);
135c81b8 12212
7758a113
DV
12213 /* Pass our mode to the connectors and the CRTC to give them a chance to
12214 * adjust it according to limitations or connector properties, and also
12215 * a chance to reject the mode entirely.
47f1c6c9 12216 */
da3ced29 12217 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12218 if (connector_state->crtc != crtc)
7758a113 12219 continue;
7ae89233 12220
0b901879
ACO
12221 encoder = to_intel_encoder(connector_state->best_encoder);
12222
efea6e8e
DV
12223 if (!(encoder->compute_config(encoder, pipe_config))) {
12224 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12225 goto fail;
12226 }
ee7b9f93 12227 }
47f1c6c9 12228
ff9a6750
DV
12229 /* Set default port clock if not overwritten by the encoder. Needs to be
12230 * done afterwards in case the encoder adjusts the mode. */
12231 if (!pipe_config->port_clock)
2d112de7 12232 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12233 * pipe_config->pixel_multiplier;
ff9a6750 12234
a43f6e0f 12235 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12236 if (ret < 0) {
7758a113
DV
12237 DRM_DEBUG_KMS("CRTC fixup failed\n");
12238 goto fail;
ee7b9f93 12239 }
e29c22c0
DV
12240
12241 if (ret == RETRY) {
12242 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12243 ret = -EINVAL;
12244 goto fail;
12245 }
12246
12247 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12248 retry = false;
12249 goto encoder_retry;
12250 }
12251
e8fa4270
DV
12252 /* Dithering seems to not pass-through bits correctly when it should, so
12253 * only enable it on 6bpc panels. */
12254 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 12255 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12256 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12257
7758a113 12258fail:
548ee15b 12259 return ret;
ee7b9f93 12260}
47f1c6c9 12261
ea9d758d 12262static void
4740b0f2 12263intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 12264{
0a9ab303
ACO
12265 struct drm_crtc *crtc;
12266 struct drm_crtc_state *crtc_state;
8a75d157 12267 int i;
ea9d758d 12268
7668851f 12269 /* Double check state. */
8a75d157 12270 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 12271 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12272
12273 /* Update hwmode for vblank functions */
12274 if (crtc->state->active)
12275 crtc->hwmode = crtc->state->adjusted_mode;
12276 else
12277 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
12278
12279 /*
12280 * Update legacy state to satisfy fbc code. This can
12281 * be removed when fbc uses the atomic state.
12282 */
12283 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12284 struct drm_plane_state *plane_state = crtc->primary->state;
12285
12286 crtc->primary->fb = plane_state->fb;
12287 crtc->x = plane_state->src_x >> 16;
12288 crtc->y = plane_state->src_y >> 16;
12289 }
ea9d758d 12290 }
ea9d758d
DV
12291}
12292
3bd26263 12293static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12294{
3bd26263 12295 int diff;
f1f644dc
JB
12296
12297 if (clock1 == clock2)
12298 return true;
12299
12300 if (!clock1 || !clock2)
12301 return false;
12302
12303 diff = abs(clock1 - clock2);
12304
12305 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12306 return true;
12307
12308 return false;
12309}
12310
25c5b266
DV
12311#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12312 list_for_each_entry((intel_crtc), \
12313 &(dev)->mode_config.crtc_list, \
12314 base.head) \
0973f18f 12315 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12316
cfb23ed6
ML
12317static bool
12318intel_compare_m_n(unsigned int m, unsigned int n,
12319 unsigned int m2, unsigned int n2,
12320 bool exact)
12321{
12322 if (m == m2 && n == n2)
12323 return true;
12324
12325 if (exact || !m || !n || !m2 || !n2)
12326 return false;
12327
12328 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12329
12330 if (m > m2) {
12331 while (m > m2) {
12332 m2 <<= 1;
12333 n2 <<= 1;
12334 }
12335 } else if (m < m2) {
12336 while (m < m2) {
12337 m <<= 1;
12338 n <<= 1;
12339 }
12340 }
12341
12342 return m == m2 && n == n2;
12343}
12344
12345static bool
12346intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12347 struct intel_link_m_n *m2_n2,
12348 bool adjust)
12349{
12350 if (m_n->tu == m2_n2->tu &&
12351 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12352 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12353 intel_compare_m_n(m_n->link_m, m_n->link_n,
12354 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12355 if (adjust)
12356 *m2_n2 = *m_n;
12357
12358 return true;
12359 }
12360
12361 return false;
12362}
12363
0e8ffe1b 12364static bool
2fa2fe9a 12365intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12366 struct intel_crtc_state *current_config,
cfb23ed6
ML
12367 struct intel_crtc_state *pipe_config,
12368 bool adjust)
0e8ffe1b 12369{
cfb23ed6
ML
12370 bool ret = true;
12371
12372#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12373 do { \
12374 if (!adjust) \
12375 DRM_ERROR(fmt, ##__VA_ARGS__); \
12376 else \
12377 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12378 } while (0)
12379
66e985c0
DV
12380#define PIPE_CONF_CHECK_X(name) \
12381 if (current_config->name != pipe_config->name) { \
cfb23ed6 12382 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12383 "(expected 0x%08x, found 0x%08x)\n", \
12384 current_config->name, \
12385 pipe_config->name); \
cfb23ed6 12386 ret = false; \
66e985c0
DV
12387 }
12388
08a24034
DV
12389#define PIPE_CONF_CHECK_I(name) \
12390 if (current_config->name != pipe_config->name) { \
cfb23ed6 12391 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12392 "(expected %i, found %i)\n", \
12393 current_config->name, \
12394 pipe_config->name); \
cfb23ed6
ML
12395 ret = false; \
12396 }
12397
12398#define PIPE_CONF_CHECK_M_N(name) \
12399 if (!intel_compare_link_m_n(&current_config->name, \
12400 &pipe_config->name,\
12401 adjust)) { \
12402 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12403 "(expected tu %i gmch %i/%i link %i/%i, " \
12404 "found tu %i, gmch %i/%i link %i/%i)\n", \
12405 current_config->name.tu, \
12406 current_config->name.gmch_m, \
12407 current_config->name.gmch_n, \
12408 current_config->name.link_m, \
12409 current_config->name.link_n, \
12410 pipe_config->name.tu, \
12411 pipe_config->name.gmch_m, \
12412 pipe_config->name.gmch_n, \
12413 pipe_config->name.link_m, \
12414 pipe_config->name.link_n); \
12415 ret = false; \
12416 }
12417
12418#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12419 if (!intel_compare_link_m_n(&current_config->name, \
12420 &pipe_config->name, adjust) && \
12421 !intel_compare_link_m_n(&current_config->alt_name, \
12422 &pipe_config->name, adjust)) { \
12423 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12424 "(expected tu %i gmch %i/%i link %i/%i, " \
12425 "or tu %i gmch %i/%i link %i/%i, " \
12426 "found tu %i, gmch %i/%i link %i/%i)\n", \
12427 current_config->name.tu, \
12428 current_config->name.gmch_m, \
12429 current_config->name.gmch_n, \
12430 current_config->name.link_m, \
12431 current_config->name.link_n, \
12432 current_config->alt_name.tu, \
12433 current_config->alt_name.gmch_m, \
12434 current_config->alt_name.gmch_n, \
12435 current_config->alt_name.link_m, \
12436 current_config->alt_name.link_n, \
12437 pipe_config->name.tu, \
12438 pipe_config->name.gmch_m, \
12439 pipe_config->name.gmch_n, \
12440 pipe_config->name.link_m, \
12441 pipe_config->name.link_n); \
12442 ret = false; \
88adfff1
DV
12443 }
12444
b95af8be
VK
12445/* This is required for BDW+ where there is only one set of registers for
12446 * switching between high and low RR.
12447 * This macro can be used whenever a comparison has to be made between one
12448 * hw state and multiple sw state variables.
12449 */
12450#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12451 if ((current_config->name != pipe_config->name) && \
12452 (current_config->alt_name != pipe_config->name)) { \
cfb23ed6 12453 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
b95af8be
VK
12454 "(expected %i or %i, found %i)\n", \
12455 current_config->name, \
12456 current_config->alt_name, \
12457 pipe_config->name); \
cfb23ed6 12458 ret = false; \
b95af8be
VK
12459 }
12460
1bd1bd80
DV
12461#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12462 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12463 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12464 "(expected %i, found %i)\n", \
12465 current_config->name & (mask), \
12466 pipe_config->name & (mask)); \
cfb23ed6 12467 ret = false; \
1bd1bd80
DV
12468 }
12469
5e550656
VS
12470#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12471 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12472 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12473 "(expected %i, found %i)\n", \
12474 current_config->name, \
12475 pipe_config->name); \
cfb23ed6 12476 ret = false; \
5e550656
VS
12477 }
12478
bb760063
DV
12479#define PIPE_CONF_QUIRK(quirk) \
12480 ((current_config->quirks | pipe_config->quirks) & (quirk))
12481
eccb140b
DV
12482 PIPE_CONF_CHECK_I(cpu_transcoder);
12483
08a24034
DV
12484 PIPE_CONF_CHECK_I(has_pch_encoder);
12485 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12486 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12487
eb14cb74 12488 PIPE_CONF_CHECK_I(has_dp_encoder);
90a6b7b0 12489 PIPE_CONF_CHECK_I(lane_count);
b95af8be
VK
12490
12491 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12492 PIPE_CONF_CHECK_M_N(dp_m_n);
12493
12494 PIPE_CONF_CHECK_I(has_drrs);
12495 if (current_config->has_drrs)
12496 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12497 } else
12498 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12499
2d112de7
ACO
12500 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12501 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12502 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12503 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12504 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12505 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12506
2d112de7
ACO
12507 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12508 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12509 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12510 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12511 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12512 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12513
c93f54cf 12514 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12515 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
12516 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12517 IS_VALLEYVIEW(dev))
12518 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12519 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12520
9ed109a7
DV
12521 PIPE_CONF_CHECK_I(has_audio);
12522
2d112de7 12523 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12524 DRM_MODE_FLAG_INTERLACE);
12525
bb760063 12526 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12527 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12528 DRM_MODE_FLAG_PHSYNC);
2d112de7 12529 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12530 DRM_MODE_FLAG_NHSYNC);
2d112de7 12531 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12532 DRM_MODE_FLAG_PVSYNC);
2d112de7 12533 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12534 DRM_MODE_FLAG_NVSYNC);
12535 }
045ac3b5 12536
333b8ca8 12537 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
12538 /* pfit ratios are autocomputed by the hw on gen4+ */
12539 if (INTEL_INFO(dev)->gen < 4)
12540 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
333b8ca8 12541 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 12542
bfd16b2a
ML
12543 if (!adjust) {
12544 PIPE_CONF_CHECK_I(pipe_src_w);
12545 PIPE_CONF_CHECK_I(pipe_src_h);
12546
12547 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12548 if (current_config->pch_pfit.enabled) {
12549 PIPE_CONF_CHECK_X(pch_pfit.pos);
12550 PIPE_CONF_CHECK_X(pch_pfit.size);
12551 }
2fa2fe9a 12552
7aefe2b5
ML
12553 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12554 }
a1b2278e 12555
e59150dc
JB
12556 /* BDW+ don't expose a synchronous way to read the state */
12557 if (IS_HASWELL(dev))
12558 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12559
282740f7
VS
12560 PIPE_CONF_CHECK_I(double_wide);
12561
26804afd
DV
12562 PIPE_CONF_CHECK_X(ddi_pll_sel);
12563
c0d43d62 12564 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 12565 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12566 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12567 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12568 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12569 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
3f4cd19f
DL
12570 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12571 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12572 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12573
42571aef
VS
12574 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12575 PIPE_CONF_CHECK_I(pipe_bpp);
12576
2d112de7 12577 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12578 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12579
66e985c0 12580#undef PIPE_CONF_CHECK_X
08a24034 12581#undef PIPE_CONF_CHECK_I
b95af8be 12582#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 12583#undef PIPE_CONF_CHECK_FLAGS
5e550656 12584#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12585#undef PIPE_CONF_QUIRK
cfb23ed6 12586#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12587
cfb23ed6 12588 return ret;
0e8ffe1b
DV
12589}
12590
08db6652
DL
12591static void check_wm_state(struct drm_device *dev)
12592{
12593 struct drm_i915_private *dev_priv = dev->dev_private;
12594 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12595 struct intel_crtc *intel_crtc;
12596 int plane;
12597
12598 if (INTEL_INFO(dev)->gen < 9)
12599 return;
12600
12601 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12602 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12603
12604 for_each_intel_crtc(dev, intel_crtc) {
12605 struct skl_ddb_entry *hw_entry, *sw_entry;
12606 const enum pipe pipe = intel_crtc->pipe;
12607
12608 if (!intel_crtc->active)
12609 continue;
12610
12611 /* planes */
dd740780 12612 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
12613 hw_entry = &hw_ddb.plane[pipe][plane];
12614 sw_entry = &sw_ddb->plane[pipe][plane];
12615
12616 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12617 continue;
12618
12619 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12620 "(expected (%u,%u), found (%u,%u))\n",
12621 pipe_name(pipe), plane + 1,
12622 sw_entry->start, sw_entry->end,
12623 hw_entry->start, hw_entry->end);
12624 }
12625
12626 /* cursor */
4969d33e
MR
12627 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12628 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
08db6652
DL
12629
12630 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12631 continue;
12632
12633 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12634 "(expected (%u,%u), found (%u,%u))\n",
12635 pipe_name(pipe),
12636 sw_entry->start, sw_entry->end,
12637 hw_entry->start, hw_entry->end);
12638 }
12639}
12640
91d1b4bd 12641static void
35dd3c64
ML
12642check_connector_state(struct drm_device *dev,
12643 struct drm_atomic_state *old_state)
8af6cf88 12644{
35dd3c64
ML
12645 struct drm_connector_state *old_conn_state;
12646 struct drm_connector *connector;
12647 int i;
8af6cf88 12648
35dd3c64
ML
12649 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12650 struct drm_encoder *encoder = connector->encoder;
12651 struct drm_connector_state *state = connector->state;
ad3c558f 12652
8af6cf88
DV
12653 /* This also checks the encoder/connector hw state with the
12654 * ->get_hw_state callbacks. */
35dd3c64 12655 intel_connector_check_state(to_intel_connector(connector));
8af6cf88 12656
ad3c558f 12657 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 12658 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 12659 }
91d1b4bd
DV
12660}
12661
12662static void
12663check_encoder_state(struct drm_device *dev)
12664{
12665 struct intel_encoder *encoder;
12666 struct intel_connector *connector;
8af6cf88 12667
b2784e15 12668 for_each_intel_encoder(dev, encoder) {
8af6cf88 12669 bool enabled = false;
4d20cd86 12670 enum pipe pipe;
8af6cf88
DV
12671
12672 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12673 encoder->base.base.id,
8e329a03 12674 encoder->base.name);
8af6cf88 12675
3a3371ff 12676 for_each_intel_connector(dev, connector) {
4d20cd86 12677 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
12678 continue;
12679 enabled = true;
ad3c558f
ML
12680
12681 I915_STATE_WARN(connector->base.state->crtc !=
12682 encoder->base.crtc,
12683 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 12684 }
0e32b39c 12685
e2c719b7 12686 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12687 "encoder's enabled state mismatch "
12688 "(expected %i, found %i)\n",
12689 !!encoder->base.crtc, enabled);
7c60d198
ML
12690
12691 if (!encoder->base.crtc) {
4d20cd86 12692 bool active;
7c60d198 12693
4d20cd86
ML
12694 active = encoder->get_hw_state(encoder, &pipe);
12695 I915_STATE_WARN(active,
12696 "encoder detached but still enabled on pipe %c.\n",
12697 pipe_name(pipe));
7c60d198 12698 }
8af6cf88 12699 }
91d1b4bd
DV
12700}
12701
12702static void
4d20cd86 12703check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
91d1b4bd 12704{
fbee40df 12705 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 12706 struct intel_encoder *encoder;
4d20cd86
ML
12707 struct drm_crtc_state *old_crtc_state;
12708 struct drm_crtc *crtc;
12709 int i;
8af6cf88 12710
4d20cd86
ML
12711 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12713 struct intel_crtc_state *pipe_config, *sw_config;
7b89b8de 12714 bool active;
8af6cf88 12715
bfd16b2a
ML
12716 if (!needs_modeset(crtc->state) &&
12717 !to_intel_crtc_state(crtc->state)->update_pipe)
4d20cd86 12718 continue;
045ac3b5 12719
4d20cd86
ML
12720 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12721 pipe_config = to_intel_crtc_state(old_crtc_state);
12722 memset(pipe_config, 0, sizeof(*pipe_config));
12723 pipe_config->base.crtc = crtc;
12724 pipe_config->base.state = old_state;
8af6cf88 12725
4d20cd86
ML
12726 DRM_DEBUG_KMS("[CRTC:%d]\n",
12727 crtc->base.id);
8af6cf88 12728
4d20cd86
ML
12729 active = dev_priv->display.get_pipe_config(intel_crtc,
12730 pipe_config);
d62cf62a 12731
b6b5d049 12732 /* hw state is inconsistent with the pipe quirk */
4d20cd86
ML
12733 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12734 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12735 active = crtc->state->active;
6c49f241 12736
4d20cd86 12737 I915_STATE_WARN(crtc->state->active != active,
0e8ffe1b 12738 "crtc active state doesn't match with hw state "
4d20cd86 12739 "(expected %i, found %i)\n", crtc->state->active, active);
0e8ffe1b 12740
4d20cd86 12741 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
53d9f4e9 12742 "transitional active state does not match atomic hw state "
4d20cd86
ML
12743 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12744
12745 for_each_encoder_on_crtc(dev, crtc, encoder) {
12746 enum pipe pipe;
12747
12748 active = encoder->get_hw_state(encoder, &pipe);
12749 I915_STATE_WARN(active != crtc->state->active,
12750 "[ENCODER:%i] active %i with crtc active %i\n",
12751 encoder->base.base.id, active, crtc->state->active);
12752
12753 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12754 "Encoder connected to wrong pipe %c\n",
12755 pipe_name(pipe));
12756
12757 if (active)
12758 encoder->get_config(encoder, pipe_config);
12759 }
53d9f4e9 12760
4d20cd86 12761 if (!crtc->state->active)
cfb23ed6
ML
12762 continue;
12763
4d20cd86
ML
12764 sw_config = to_intel_crtc_state(crtc->state);
12765 if (!intel_pipe_config_compare(dev, sw_config,
12766 pipe_config, false)) {
e2c719b7 12767 I915_STATE_WARN(1, "pipe state doesn't match!\n");
4d20cd86 12768 intel_dump_pipe_config(intel_crtc, pipe_config,
c0b03411 12769 "[hw state]");
4d20cd86 12770 intel_dump_pipe_config(intel_crtc, sw_config,
c0b03411
DV
12771 "[sw state]");
12772 }
8af6cf88
DV
12773 }
12774}
12775
91d1b4bd
DV
12776static void
12777check_shared_dpll_state(struct drm_device *dev)
12778{
fbee40df 12779 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
12780 struct intel_crtc *crtc;
12781 struct intel_dpll_hw_state dpll_hw_state;
12782 int i;
5358901f
DV
12783
12784 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12785 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12786 int enabled_crtcs = 0, active_crtcs = 0;
12787 bool active;
12788
12789 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12790
12791 DRM_DEBUG_KMS("%s\n", pll->name);
12792
12793 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12794
e2c719b7 12795 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 12796 "more active pll users than references: %i vs %i\n",
3e369b76 12797 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 12798 I915_STATE_WARN(pll->active && !pll->on,
5358901f 12799 "pll in active use but not on in sw tracking\n");
e2c719b7 12800 I915_STATE_WARN(pll->on && !pll->active,
35c95375 12801 "pll in on but not on in use in sw tracking\n");
e2c719b7 12802 I915_STATE_WARN(pll->on != active,
5358901f
DV
12803 "pll on state mismatch (expected %i, found %i)\n",
12804 pll->on, active);
12805
d3fcc808 12806 for_each_intel_crtc(dev, crtc) {
83d65738 12807 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
5358901f
DV
12808 enabled_crtcs++;
12809 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12810 active_crtcs++;
12811 }
e2c719b7 12812 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
12813 "pll active crtcs mismatch (expected %i, found %i)\n",
12814 pll->active, active_crtcs);
e2c719b7 12815 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 12816 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 12817 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 12818
e2c719b7 12819 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
12820 sizeof(dpll_hw_state)),
12821 "pll hw state mismatch\n");
5358901f 12822 }
8af6cf88
DV
12823}
12824
ee165b1a
ML
12825static void
12826intel_modeset_check_state(struct drm_device *dev,
12827 struct drm_atomic_state *old_state)
91d1b4bd 12828{
08db6652 12829 check_wm_state(dev);
35dd3c64 12830 check_connector_state(dev, old_state);
91d1b4bd 12831 check_encoder_state(dev);
4d20cd86 12832 check_crtc_state(dev, old_state);
91d1b4bd
DV
12833 check_shared_dpll_state(dev);
12834}
12835
5cec258b 12836void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
18442d08
VS
12837 int dotclock)
12838{
12839 /*
12840 * FDI already provided one idea for the dotclock.
12841 * Yell if the encoder disagrees.
12842 */
2d112de7 12843 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
18442d08 12844 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
2d112de7 12845 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
18442d08
VS
12846}
12847
80715b2f
VS
12848static void update_scanline_offset(struct intel_crtc *crtc)
12849{
12850 struct drm_device *dev = crtc->base.dev;
12851
12852 /*
12853 * The scanline counter increments at the leading edge of hsync.
12854 *
12855 * On most platforms it starts counting from vtotal-1 on the
12856 * first active line. That means the scanline counter value is
12857 * always one less than what we would expect. Ie. just after
12858 * start of vblank, which also occurs at start of hsync (on the
12859 * last active line), the scanline counter will read vblank_start-1.
12860 *
12861 * On gen2 the scanline counter starts counting from 1 instead
12862 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12863 * to keep the value positive), instead of adding one.
12864 *
12865 * On HSW+ the behaviour of the scanline counter depends on the output
12866 * type. For DP ports it behaves like most other platforms, but on HDMI
12867 * there's an extra 1 line difference. So we need to add two instead of
12868 * one to the value.
12869 */
12870 if (IS_GEN2(dev)) {
124abe07 12871 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
12872 int vtotal;
12873
124abe07
VS
12874 vtotal = adjusted_mode->crtc_vtotal;
12875 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
12876 vtotal /= 2;
12877
12878 crtc->scanline_offset = vtotal - 1;
12879 } else if (HAS_DDI(dev) &&
409ee761 12880 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
12881 crtc->scanline_offset = 2;
12882 } else
12883 crtc->scanline_offset = 1;
12884}
12885
ad421372 12886static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 12887{
225da59b 12888 struct drm_device *dev = state->dev;
ed6739ef 12889 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 12890 struct intel_shared_dpll_config *shared_dpll = NULL;
ed6739ef 12891 struct intel_crtc *intel_crtc;
0a9ab303
ACO
12892 struct intel_crtc_state *intel_crtc_state;
12893 struct drm_crtc *crtc;
12894 struct drm_crtc_state *crtc_state;
0a9ab303 12895 int i;
ed6739ef
ACO
12896
12897 if (!dev_priv->display.crtc_compute_clock)
ad421372 12898 return;
ed6739ef 12899
0a9ab303 12900 for_each_crtc_in_state(state, crtc, crtc_state, i) {
ad421372
ML
12901 int dpll;
12902
0a9ab303 12903 intel_crtc = to_intel_crtc(crtc);
4978cc93 12904 intel_crtc_state = to_intel_crtc_state(crtc_state);
ad421372 12905 dpll = intel_crtc_state->shared_dpll;
0a9ab303 12906
ad421372 12907 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
225da59b
ACO
12908 continue;
12909
ad421372 12910 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
0a9ab303 12911
ad421372
ML
12912 if (!shared_dpll)
12913 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 12914
ad421372
ML
12915 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
12916 }
ed6739ef
ACO
12917}
12918
99d736a2
ML
12919/*
12920 * This implements the workaround described in the "notes" section of the mode
12921 * set sequence documentation. When going from no pipes or single pipe to
12922 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12923 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12924 */
12925static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12926{
12927 struct drm_crtc_state *crtc_state;
12928 struct intel_crtc *intel_crtc;
12929 struct drm_crtc *crtc;
12930 struct intel_crtc_state *first_crtc_state = NULL;
12931 struct intel_crtc_state *other_crtc_state = NULL;
12932 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12933 int i;
12934
12935 /* look at all crtc's that are going to be enabled in during modeset */
12936 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12937 intel_crtc = to_intel_crtc(crtc);
12938
12939 if (!crtc_state->active || !needs_modeset(crtc_state))
12940 continue;
12941
12942 if (first_crtc_state) {
12943 other_crtc_state = to_intel_crtc_state(crtc_state);
12944 break;
12945 } else {
12946 first_crtc_state = to_intel_crtc_state(crtc_state);
12947 first_pipe = intel_crtc->pipe;
12948 }
12949 }
12950
12951 /* No workaround needed? */
12952 if (!first_crtc_state)
12953 return 0;
12954
12955 /* w/a possibly needed, check how many crtc's are already enabled. */
12956 for_each_intel_crtc(state->dev, intel_crtc) {
12957 struct intel_crtc_state *pipe_config;
12958
12959 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12960 if (IS_ERR(pipe_config))
12961 return PTR_ERR(pipe_config);
12962
12963 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12964
12965 if (!pipe_config->base.active ||
12966 needs_modeset(&pipe_config->base))
12967 continue;
12968
12969 /* 2 or more enabled crtcs means no need for w/a */
12970 if (enabled_pipe != INVALID_PIPE)
12971 return 0;
12972
12973 enabled_pipe = intel_crtc->pipe;
12974 }
12975
12976 if (enabled_pipe != INVALID_PIPE)
12977 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12978 else if (other_crtc_state)
12979 other_crtc_state->hsw_workaround_pipe = first_pipe;
12980
12981 return 0;
12982}
12983
27c329ed
ML
12984static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12985{
12986 struct drm_crtc *crtc;
12987 struct drm_crtc_state *crtc_state;
12988 int ret = 0;
12989
12990 /* add all active pipes to the state */
12991 for_each_crtc(state->dev, crtc) {
12992 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12993 if (IS_ERR(crtc_state))
12994 return PTR_ERR(crtc_state);
12995
12996 if (!crtc_state->active || needs_modeset(crtc_state))
12997 continue;
12998
12999 crtc_state->mode_changed = true;
13000
13001 ret = drm_atomic_add_affected_connectors(state, crtc);
13002 if (ret)
13003 break;
13004
13005 ret = drm_atomic_add_affected_planes(state, crtc);
13006 if (ret)
13007 break;
13008 }
13009
13010 return ret;
13011}
13012
c347a676 13013static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd
ACO
13014{
13015 struct drm_device *dev = state->dev;
27c329ed 13016 struct drm_i915_private *dev_priv = dev->dev_private;
054518dd
ACO
13017 int ret;
13018
b359283a
ML
13019 if (!check_digital_port_conflicts(state)) {
13020 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13021 return -EINVAL;
13022 }
13023
054518dd
ACO
13024 /*
13025 * See if the config requires any additional preparation, e.g.
13026 * to adjust global state with pipes off. We need to do this
13027 * here so we can get the modeset_pipe updated config for the new
13028 * mode set on this crtc. For other crtcs we need to use the
13029 * adjusted_mode bits in the crtc directly.
13030 */
27c329ed
ML
13031 if (dev_priv->display.modeset_calc_cdclk) {
13032 unsigned int cdclk;
b432e5cf 13033
27c329ed
ML
13034 ret = dev_priv->display.modeset_calc_cdclk(state);
13035
13036 cdclk = to_intel_atomic_state(state)->cdclk;
13037 if (!ret && cdclk != dev_priv->cdclk_freq)
13038 ret = intel_modeset_all_pipes(state);
13039
13040 if (ret < 0)
054518dd 13041 return ret;
27c329ed
ML
13042 } else
13043 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
054518dd 13044
ad421372 13045 intel_modeset_clear_plls(state);
054518dd 13046
99d736a2 13047 if (IS_HASWELL(dev))
ad421372 13048 return haswell_mode_set_planes_workaround(state);
99d736a2 13049
ad421372 13050 return 0;
c347a676
ACO
13051}
13052
aa363136
MR
13053/*
13054 * Handle calculation of various watermark data at the end of the atomic check
13055 * phase. The code here should be run after the per-crtc and per-plane 'check'
13056 * handlers to ensure that all derived state has been updated.
13057 */
13058static void calc_watermark_data(struct drm_atomic_state *state)
13059{
13060 struct drm_device *dev = state->dev;
13061 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13062 struct drm_crtc *crtc;
13063 struct drm_crtc_state *cstate;
13064 struct drm_plane *plane;
13065 struct drm_plane_state *pstate;
13066
13067 /*
13068 * Calculate watermark configuration details now that derived
13069 * plane/crtc state is all properly updated.
13070 */
13071 drm_for_each_crtc(crtc, dev) {
13072 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13073 crtc->state;
13074
13075 if (cstate->active)
13076 intel_state->wm_config.num_pipes_active++;
13077 }
13078 drm_for_each_legacy_plane(plane, dev) {
13079 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13080 plane->state;
13081
13082 if (!to_intel_plane_state(pstate)->visible)
13083 continue;
13084
13085 intel_state->wm_config.sprites_enabled = true;
13086 if (pstate->crtc_w != pstate->src_w >> 16 ||
13087 pstate->crtc_h != pstate->src_h >> 16)
13088 intel_state->wm_config.sprites_scaled = true;
13089 }
13090}
13091
74c090b1
ML
13092/**
13093 * intel_atomic_check - validate state object
13094 * @dev: drm device
13095 * @state: state to validate
13096 */
13097static int intel_atomic_check(struct drm_device *dev,
13098 struct drm_atomic_state *state)
c347a676 13099{
aa363136 13100 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
13101 struct drm_crtc *crtc;
13102 struct drm_crtc_state *crtc_state;
13103 int ret, i;
61333b60 13104 bool any_ms = false;
c347a676 13105
74c090b1 13106 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13107 if (ret)
13108 return ret;
13109
c347a676 13110 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
13111 struct intel_crtc_state *pipe_config =
13112 to_intel_crtc_state(crtc_state);
1ed51de9
DV
13113
13114 /* Catch I915_MODE_FLAG_INHERITED */
13115 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13116 crtc_state->mode_changed = true;
cfb23ed6 13117
61333b60
ML
13118 if (!crtc_state->enable) {
13119 if (needs_modeset(crtc_state))
13120 any_ms = true;
c347a676 13121 continue;
61333b60 13122 }
c347a676 13123
26495481 13124 if (!needs_modeset(crtc_state))
cfb23ed6
ML
13125 continue;
13126
26495481
DV
13127 /* FIXME: For only active_changed we shouldn't need to do any
13128 * state recomputation at all. */
13129
1ed51de9
DV
13130 ret = drm_atomic_add_affected_connectors(state, crtc);
13131 if (ret)
13132 return ret;
b359283a 13133
cfb23ed6 13134 ret = intel_modeset_pipe_config(crtc, pipe_config);
c347a676
ACO
13135 if (ret)
13136 return ret;
13137
6764e9f8 13138 if (intel_pipe_config_compare(state->dev,
cfb23ed6 13139 to_intel_crtc_state(crtc->state),
1ed51de9 13140 pipe_config, true)) {
26495481 13141 crtc_state->mode_changed = false;
bfd16b2a 13142 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
13143 }
13144
13145 if (needs_modeset(crtc_state)) {
13146 any_ms = true;
cfb23ed6
ML
13147
13148 ret = drm_atomic_add_affected_planes(state, crtc);
13149 if (ret)
13150 return ret;
13151 }
61333b60 13152
26495481
DV
13153 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13154 needs_modeset(crtc_state) ?
13155 "[modeset]" : "[fastset]");
c347a676
ACO
13156 }
13157
61333b60
ML
13158 if (any_ms) {
13159 ret = intel_modeset_checks(state);
13160
13161 if (ret)
13162 return ret;
27c329ed 13163 } else
aa363136 13164 intel_state->cdclk = to_i915(state->dev)->cdclk_freq;
76305b1a 13165
aa363136
MR
13166 ret = drm_atomic_helper_check_planes(state->dev, state);
13167 if (ret)
13168 return ret;
13169
13170 calc_watermark_data(state);
13171
13172 return 0;
054518dd
ACO
13173}
13174
74c090b1
ML
13175/**
13176 * intel_atomic_commit - commit validated state object
13177 * @dev: DRM device
13178 * @state: the top-level driver state object
13179 * @async: asynchronous commit
13180 *
13181 * This function commits a top-level state object that has been validated
13182 * with drm_atomic_helper_check().
13183 *
13184 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13185 * we can only handle plane-related operations and do not yet support
13186 * asynchronous commit.
13187 *
13188 * RETURNS
13189 * Zero for success or -errno.
13190 */
13191static int intel_atomic_commit(struct drm_device *dev,
13192 struct drm_atomic_state *state,
13193 bool async)
a6778b3c 13194{
fbee40df 13195 struct drm_i915_private *dev_priv = dev->dev_private;
0a9ab303
ACO
13196 struct drm_crtc *crtc;
13197 struct drm_crtc_state *crtc_state;
c0c36b94 13198 int ret = 0;
0a9ab303 13199 int i;
61333b60 13200 bool any_ms = false;
a6778b3c 13201
74c090b1
ML
13202 if (async) {
13203 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13204 return -EINVAL;
13205 }
13206
d4afb8cc
ACO
13207 ret = drm_atomic_helper_prepare_planes(dev, state);
13208 if (ret)
13209 return ret;
13210
1c5e19f8 13211 drm_atomic_helper_swap_state(dev, state);
aa363136 13212 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
1c5e19f8 13213
0a9ab303 13214 for_each_crtc_in_state(state, crtc, crtc_state, i) {
a539205a
ML
13215 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13216
61333b60
ML
13217 if (!needs_modeset(crtc->state))
13218 continue;
13219
13220 any_ms = true;
a539205a 13221 intel_pre_plane_update(intel_crtc);
460da916 13222
a539205a
ML
13223 if (crtc_state->active) {
13224 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13225 dev_priv->display.crtc_disable(crtc);
eddfcbcd
ML
13226 intel_crtc->active = false;
13227 intel_disable_shared_dpll(intel_crtc);
a539205a 13228 }
b8cecdf5 13229 }
7758a113 13230
ea9d758d
DV
13231 /* Only after disabling all output pipelines that will be changed can we
13232 * update the the output configuration. */
4740b0f2 13233 intel_modeset_update_crtc_state(state);
f6e5b160 13234
4740b0f2
ML
13235 if (any_ms) {
13236 intel_shared_dpll_commit(state);
13237
13238 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
61333b60 13239 modeset_update_crtc_power_domains(state);
4740b0f2 13240 }
47fab737 13241
a6778b3c 13242 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
0a9ab303 13243 for_each_crtc_in_state(state, crtc, crtc_state, i) {
f6ac4b2a
ML
13244 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13245 bool modeset = needs_modeset(crtc->state);
bfd16b2a
ML
13246 bool update_pipe = !modeset &&
13247 to_intel_crtc_state(crtc->state)->update_pipe;
13248 unsigned long put_domains = 0;
f6ac4b2a
ML
13249
13250 if (modeset && crtc->state->active) {
a539205a
ML
13251 update_scanline_offset(to_intel_crtc(crtc));
13252 dev_priv->display.crtc_enable(crtc);
13253 }
80715b2f 13254
bfd16b2a
ML
13255 if (update_pipe) {
13256 put_domains = modeset_get_crtc_power_domains(crtc);
13257
13258 /* make sure intel_modeset_check_state runs */
13259 any_ms = true;
13260 }
13261
f6ac4b2a
ML
13262 if (!modeset)
13263 intel_pre_plane_update(intel_crtc);
13264
6173ee28
ML
13265 if (crtc->state->active &&
13266 (crtc->state->planes_changed || update_pipe))
62852622 13267 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
bfd16b2a
ML
13268
13269 if (put_domains)
13270 modeset_put_power_domains(dev_priv, put_domains);
13271
f6ac4b2a 13272 intel_post_plane_update(intel_crtc);
80715b2f 13273 }
a6778b3c 13274
a6778b3c 13275 /* FIXME: add subpixel order */
83a57153 13276
74c090b1 13277 drm_atomic_helper_wait_for_vblanks(dev, state);
d4afb8cc 13278 drm_atomic_helper_cleanup_planes(dev, state);
2bfb4627 13279
74c090b1 13280 if (any_ms)
ee165b1a
ML
13281 intel_modeset_check_state(dev, state);
13282
13283 drm_atomic_state_free(state);
f30da187 13284
74c090b1 13285 return 0;
7f27126e
JB
13286}
13287
c0c36b94
CW
13288void intel_crtc_restore_mode(struct drm_crtc *crtc)
13289{
83a57153
ACO
13290 struct drm_device *dev = crtc->dev;
13291 struct drm_atomic_state *state;
e694eb02 13292 struct drm_crtc_state *crtc_state;
2bfb4627 13293 int ret;
83a57153
ACO
13294
13295 state = drm_atomic_state_alloc(dev);
13296 if (!state) {
e694eb02 13297 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
83a57153
ACO
13298 crtc->base.id);
13299 return;
13300 }
13301
e694eb02 13302 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13303
e694eb02
ML
13304retry:
13305 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13306 ret = PTR_ERR_OR_ZERO(crtc_state);
13307 if (!ret) {
13308 if (!crtc_state->active)
13309 goto out;
83a57153 13310
e694eb02 13311 crtc_state->mode_changed = true;
74c090b1 13312 ret = drm_atomic_commit(state);
83a57153
ACO
13313 }
13314
e694eb02
ML
13315 if (ret == -EDEADLK) {
13316 drm_atomic_state_clear(state);
13317 drm_modeset_backoff(state->acquire_ctx);
13318 goto retry;
4ed9fb37 13319 }
4be07317 13320
2bfb4627 13321 if (ret)
e694eb02 13322out:
2bfb4627 13323 drm_atomic_state_free(state);
c0c36b94
CW
13324}
13325
25c5b266
DV
13326#undef for_each_intel_crtc_masked
13327
f6e5b160 13328static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 13329 .gamma_set = intel_crtc_gamma_set,
74c090b1 13330 .set_config = drm_atomic_helper_set_config,
f6e5b160
CW
13331 .destroy = intel_crtc_destroy,
13332 .page_flip = intel_crtc_page_flip,
1356837e
MR
13333 .atomic_duplicate_state = intel_crtc_duplicate_state,
13334 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13335};
13336
5358901f
DV
13337static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13338 struct intel_shared_dpll *pll,
13339 struct intel_dpll_hw_state *hw_state)
ee7b9f93 13340{
5358901f 13341 uint32_t val;
ee7b9f93 13342
f458ebbc 13343 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
13344 return false;
13345
5358901f 13346 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
13347 hw_state->dpll = val;
13348 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13349 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
13350
13351 return val & DPLL_VCO_ENABLE;
13352}
13353
15bdd4cf
DV
13354static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13355 struct intel_shared_dpll *pll)
13356{
3e369b76
ACO
13357 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13358 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
13359}
13360
e7b903d2
DV
13361static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13362 struct intel_shared_dpll *pll)
13363{
e7b903d2 13364 /* PCH refclock must be enabled first */
89eff4be 13365 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 13366
3e369b76 13367 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
13368
13369 /* Wait for the clocks to stabilize. */
13370 POSTING_READ(PCH_DPLL(pll->id));
13371 udelay(150);
13372
13373 /* The pixel multiplier can only be updated once the
13374 * DPLL is enabled and the clocks are stable.
13375 *
13376 * So write it again.
13377 */
3e369b76 13378 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 13379 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13380 udelay(200);
13381}
13382
13383static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13384 struct intel_shared_dpll *pll)
13385{
13386 struct drm_device *dev = dev_priv->dev;
13387 struct intel_crtc *crtc;
e7b903d2
DV
13388
13389 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 13390 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
13391 if (intel_crtc_to_shared_dpll(crtc) == pll)
13392 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
13393 }
13394
15bdd4cf
DV
13395 I915_WRITE(PCH_DPLL(pll->id), 0);
13396 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13397 udelay(200);
13398}
13399
46edb027
DV
13400static char *ibx_pch_dpll_names[] = {
13401 "PCH DPLL A",
13402 "PCH DPLL B",
13403};
13404
7c74ade1 13405static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 13406{
e7b903d2 13407 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
13408 int i;
13409
7c74ade1 13410 dev_priv->num_shared_dpll = 2;
ee7b9f93 13411
e72f9fbf 13412 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
13413 dev_priv->shared_dplls[i].id = i;
13414 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 13415 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
13416 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13417 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
13418 dev_priv->shared_dplls[i].get_hw_state =
13419 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
13420 }
13421}
13422
7c74ade1
DV
13423static void intel_shared_dpll_init(struct drm_device *dev)
13424{
e7b903d2 13425 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 13426
9cd86933
DV
13427 if (HAS_DDI(dev))
13428 intel_ddi_pll_init(dev);
13429 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
13430 ibx_pch_dpll_init(dev);
13431 else
13432 dev_priv->num_shared_dpll = 0;
13433
13434 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
13435}
13436
6beb8c23
MR
13437/**
13438 * intel_prepare_plane_fb - Prepare fb for usage on plane
13439 * @plane: drm plane to prepare for
13440 * @fb: framebuffer to prepare for presentation
13441 *
13442 * Prepares a framebuffer for usage on a display plane. Generally this
13443 * involves pinning the underlying object and updating the frontbuffer tracking
13444 * bits. Some older platforms need special physical address handling for
13445 * cursor planes.
13446 *
13447 * Returns 0 on success, negative error code on failure.
13448 */
13449int
13450intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 13451 const struct drm_plane_state *new_state)
465c120c
MR
13452{
13453 struct drm_device *dev = plane->dev;
844f9111 13454 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 13455 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23 13456 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 13457 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
6beb8c23 13458 int ret = 0;
465c120c 13459
1ee49399 13460 if (!obj && !old_obj)
465c120c
MR
13461 return 0;
13462
b26a6b35
ML
13463 ret = i915_mutex_lock_interruptible(dev);
13464 if (ret)
13465 return ret;
465c120c 13466
1ee49399
ML
13467 if (!obj) {
13468 ret = 0;
13469 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
6beb8c23
MR
13470 INTEL_INFO(dev)->cursor_needs_physical) {
13471 int align = IS_I830(dev) ? 16 * 1024 : 256;
13472 ret = i915_gem_object_attach_phys(obj, align);
13473 if (ret)
13474 DRM_DEBUG_KMS("failed to attach phys object\n");
13475 } else {
91af127f 13476 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
6beb8c23 13477 }
465c120c 13478
6beb8c23 13479 if (ret == 0)
a9ff8714 13480 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
fdd508a6 13481
4c34574f 13482 mutex_unlock(&dev->struct_mutex);
465c120c 13483
6beb8c23
MR
13484 return ret;
13485}
13486
38f3ce3a
MR
13487/**
13488 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13489 * @plane: drm plane to clean up for
13490 * @fb: old framebuffer that was on plane
13491 *
13492 * Cleans up a framebuffer that has just been removed from a plane.
13493 */
13494void
13495intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 13496 const struct drm_plane_state *old_state)
38f3ce3a
MR
13497{
13498 struct drm_device *dev = plane->dev;
1ee49399
ML
13499 struct intel_plane *intel_plane = to_intel_plane(plane);
13500 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13501 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 13502
1ee49399 13503 if (!obj && !old_obj)
38f3ce3a
MR
13504 return;
13505
1ee49399
ML
13506 mutex_lock(&dev->struct_mutex);
13507 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13508 !INTEL_INFO(dev)->cursor_needs_physical))
844f9111 13509 intel_unpin_fb_obj(old_state->fb, old_state);
1ee49399
ML
13510
13511 /* prepare_fb aborted? */
13512 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13513 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13514 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
13515 mutex_unlock(&dev->struct_mutex);
465c120c
MR
13516}
13517
6156a456
CK
13518int
13519skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13520{
13521 int max_scale;
13522 struct drm_device *dev;
13523 struct drm_i915_private *dev_priv;
13524 int crtc_clock, cdclk;
13525
13526 if (!intel_crtc || !crtc_state)
13527 return DRM_PLANE_HELPER_NO_SCALING;
13528
13529 dev = intel_crtc->base.dev;
13530 dev_priv = dev->dev_private;
13531 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 13532 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 13533
54bf1ce6 13534 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
13535 return DRM_PLANE_HELPER_NO_SCALING;
13536
13537 /*
13538 * skl max scale is lower of:
13539 * close to 3 but not 3, -1 is for that purpose
13540 * or
13541 * cdclk/crtc_clock
13542 */
13543 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13544
13545 return max_scale;
13546}
13547
465c120c 13548static int
3c692a41 13549intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 13550 struct intel_crtc_state *crtc_state,
3c692a41
GP
13551 struct intel_plane_state *state)
13552{
2b875c22
MR
13553 struct drm_crtc *crtc = state->base.crtc;
13554 struct drm_framebuffer *fb = state->base.fb;
6156a456 13555 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
13556 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13557 bool can_position = false;
465c120c 13558
061e4b8d
ML
13559 /* use scaler when colorkey is not required */
13560 if (INTEL_INFO(plane->dev)->gen >= 9 &&
818ed961 13561 state->ckey.flags == I915_SET_COLORKEY_NONE) {
061e4b8d
ML
13562 min_scale = 1;
13563 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
d8106366 13564 can_position = true;
6156a456 13565 }
d8106366 13566
061e4b8d
ML
13567 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13568 &state->dst, &state->clip,
da20eabd
ML
13569 min_scale, max_scale,
13570 can_position, true,
13571 &state->visible);
14af293f
GP
13572}
13573
13574static void
13575intel_commit_primary_plane(struct drm_plane *plane,
13576 struct intel_plane_state *state)
13577{
2b875c22
MR
13578 struct drm_crtc *crtc = state->base.crtc;
13579 struct drm_framebuffer *fb = state->base.fb;
13580 struct drm_device *dev = plane->dev;
14af293f 13581 struct drm_i915_private *dev_priv = dev->dev_private;
14af293f 13582
ea2c67bb 13583 crtc = crtc ? crtc : plane->crtc;
ccc759dc 13584
d4b08630
ML
13585 dev_priv->display.update_primary_plane(crtc, fb,
13586 state->src.x1 >> 16,
13587 state->src.y1 >> 16);
465c120c
MR
13588}
13589
a8ad0d8e
ML
13590static void
13591intel_disable_primary_plane(struct drm_plane *plane,
7fabf5ef 13592 struct drm_crtc *crtc)
a8ad0d8e
ML
13593{
13594 struct drm_device *dev = plane->dev;
13595 struct drm_i915_private *dev_priv = dev->dev_private;
13596
a8ad0d8e
ML
13597 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13598}
13599
613d2b27
ML
13600static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13601 struct drm_crtc_state *old_crtc_state)
3c692a41 13602{
32b7eeec 13603 struct drm_device *dev = crtc->dev;
3c692a41 13604 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
bfd16b2a
ML
13605 struct intel_crtc_state *old_intel_state =
13606 to_intel_crtc_state(old_crtc_state);
13607 bool modeset = needs_modeset(crtc->state);
3c692a41 13608
f015c551 13609 if (intel_crtc->atomic.update_wm_pre)
32b7eeec 13610 intel_update_watermarks(crtc);
3c692a41 13611
c34c9ee4 13612 /* Perform vblank evasion around commit operation */
62852622 13613 intel_pipe_update_start(intel_crtc);
0583236e 13614
bfd16b2a
ML
13615 if (modeset)
13616 return;
13617
13618 if (to_intel_crtc_state(crtc->state)->update_pipe)
13619 intel_update_pipe_config(intel_crtc, old_intel_state);
13620 else if (INTEL_INFO(dev)->gen >= 9)
0583236e 13621 skl_detach_scalers(intel_crtc);
32b7eeec
MR
13622}
13623
613d2b27
ML
13624static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13625 struct drm_crtc_state *old_crtc_state)
32b7eeec 13626{
32b7eeec 13627 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
32b7eeec 13628
62852622 13629 intel_pipe_update_end(intel_crtc);
3c692a41
GP
13630}
13631
cf4c7c12 13632/**
4a3b8769
MR
13633 * intel_plane_destroy - destroy a plane
13634 * @plane: plane to destroy
cf4c7c12 13635 *
4a3b8769
MR
13636 * Common destruction function for all types of planes (primary, cursor,
13637 * sprite).
cf4c7c12 13638 */
4a3b8769 13639void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
13640{
13641 struct intel_plane *intel_plane = to_intel_plane(plane);
13642 drm_plane_cleanup(plane);
13643 kfree(intel_plane);
13644}
13645
65a3fea0 13646const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
13647 .update_plane = drm_atomic_helper_update_plane,
13648 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 13649 .destroy = intel_plane_destroy,
c196e1d6 13650 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
13651 .atomic_get_property = intel_plane_atomic_get_property,
13652 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
13653 .atomic_duplicate_state = intel_plane_duplicate_state,
13654 .atomic_destroy_state = intel_plane_destroy_state,
13655
465c120c
MR
13656};
13657
13658static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13659 int pipe)
13660{
13661 struct intel_plane *primary;
8e7d688b 13662 struct intel_plane_state *state;
465c120c 13663 const uint32_t *intel_primary_formats;
45e3743a 13664 unsigned int num_formats;
465c120c
MR
13665
13666 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13667 if (primary == NULL)
13668 return NULL;
13669
8e7d688b
MR
13670 state = intel_create_plane_state(&primary->base);
13671 if (!state) {
ea2c67bb
MR
13672 kfree(primary);
13673 return NULL;
13674 }
8e7d688b 13675 primary->base.state = &state->base;
ea2c67bb 13676
465c120c
MR
13677 primary->can_scale = false;
13678 primary->max_downscale = 1;
6156a456
CK
13679 if (INTEL_INFO(dev)->gen >= 9) {
13680 primary->can_scale = true;
af99ceda 13681 state->scaler_id = -1;
6156a456 13682 }
465c120c
MR
13683 primary->pipe = pipe;
13684 primary->plane = pipe;
a9ff8714 13685 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179
MR
13686 primary->check_plane = intel_check_primary_plane;
13687 primary->commit_plane = intel_commit_primary_plane;
a8ad0d8e 13688 primary->disable_plane = intel_disable_primary_plane;
465c120c
MR
13689 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13690 primary->plane = !pipe;
13691
6c0fd451
DL
13692 if (INTEL_INFO(dev)->gen >= 9) {
13693 intel_primary_formats = skl_primary_formats;
13694 num_formats = ARRAY_SIZE(skl_primary_formats);
13695 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
13696 intel_primary_formats = i965_primary_formats;
13697 num_formats = ARRAY_SIZE(i965_primary_formats);
6c0fd451
DL
13698 } else {
13699 intel_primary_formats = i8xx_primary_formats;
13700 num_formats = ARRAY_SIZE(i8xx_primary_formats);
465c120c
MR
13701 }
13702
13703 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 13704 &intel_plane_funcs,
465c120c
MR
13705 intel_primary_formats, num_formats,
13706 DRM_PLANE_TYPE_PRIMARY);
48404c1e 13707
3b7a5119
SJ
13708 if (INTEL_INFO(dev)->gen >= 4)
13709 intel_create_rotation_property(dev, primary);
48404c1e 13710
ea2c67bb
MR
13711 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13712
465c120c
MR
13713 return &primary->base;
13714}
13715
3b7a5119
SJ
13716void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13717{
13718 if (!dev->mode_config.rotation_property) {
13719 unsigned long flags = BIT(DRM_ROTATE_0) |
13720 BIT(DRM_ROTATE_180);
13721
13722 if (INTEL_INFO(dev)->gen >= 9)
13723 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13724
13725 dev->mode_config.rotation_property =
13726 drm_mode_create_rotation_property(dev, flags);
13727 }
13728 if (dev->mode_config.rotation_property)
13729 drm_object_attach_property(&plane->base.base,
13730 dev->mode_config.rotation_property,
13731 plane->base.state->rotation);
13732}
13733
3d7d6510 13734static int
852e787c 13735intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 13736 struct intel_crtc_state *crtc_state,
852e787c 13737 struct intel_plane_state *state)
3d7d6510 13738{
061e4b8d 13739 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 13740 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 13741 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
757f9a3e
GP
13742 unsigned stride;
13743 int ret;
3d7d6510 13744
061e4b8d
ML
13745 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13746 &state->dst, &state->clip,
3d7d6510
MR
13747 DRM_PLANE_HELPER_NO_SCALING,
13748 DRM_PLANE_HELPER_NO_SCALING,
852e787c 13749 true, true, &state->visible);
757f9a3e
GP
13750 if (ret)
13751 return ret;
13752
757f9a3e
GP
13753 /* if we want to turn off the cursor ignore width and height */
13754 if (!obj)
da20eabd 13755 return 0;
757f9a3e 13756
757f9a3e 13757 /* Check for which cursor types we support */
061e4b8d 13758 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
13759 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13760 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
13761 return -EINVAL;
13762 }
13763
ea2c67bb
MR
13764 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13765 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
13766 DRM_DEBUG_KMS("buffer is too small\n");
13767 return -ENOMEM;
13768 }
13769
3a656b54 13770 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 13771 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 13772 return -EINVAL;
32b7eeec
MR
13773 }
13774
da20eabd 13775 return 0;
852e787c 13776}
3d7d6510 13777
a8ad0d8e
ML
13778static void
13779intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 13780 struct drm_crtc *crtc)
a8ad0d8e 13781{
a8ad0d8e
ML
13782 intel_crtc_update_cursor(crtc, false);
13783}
13784
f4a2cf29 13785static void
852e787c
GP
13786intel_commit_cursor_plane(struct drm_plane *plane,
13787 struct intel_plane_state *state)
13788{
2b875c22 13789 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb
MR
13790 struct drm_device *dev = plane->dev;
13791 struct intel_crtc *intel_crtc;
2b875c22 13792 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 13793 uint32_t addr;
852e787c 13794
ea2c67bb
MR
13795 crtc = crtc ? crtc : plane->crtc;
13796 intel_crtc = to_intel_crtc(crtc);
13797
a912f12f
GP
13798 if (intel_crtc->cursor_bo == obj)
13799 goto update;
4ed91096 13800
f4a2cf29 13801 if (!obj)
a912f12f 13802 addr = 0;
f4a2cf29 13803 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 13804 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 13805 else
a912f12f 13806 addr = obj->phys_handle->busaddr;
852e787c 13807
a912f12f
GP
13808 intel_crtc->cursor_addr = addr;
13809 intel_crtc->cursor_bo = obj;
852e787c 13810
302d19ac 13811update:
62852622 13812 intel_crtc_update_cursor(crtc, state->visible);
852e787c
GP
13813}
13814
3d7d6510
MR
13815static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13816 int pipe)
13817{
13818 struct intel_plane *cursor;
8e7d688b 13819 struct intel_plane_state *state;
3d7d6510
MR
13820
13821 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13822 if (cursor == NULL)
13823 return NULL;
13824
8e7d688b
MR
13825 state = intel_create_plane_state(&cursor->base);
13826 if (!state) {
ea2c67bb
MR
13827 kfree(cursor);
13828 return NULL;
13829 }
8e7d688b 13830 cursor->base.state = &state->base;
ea2c67bb 13831
3d7d6510
MR
13832 cursor->can_scale = false;
13833 cursor->max_downscale = 1;
13834 cursor->pipe = pipe;
13835 cursor->plane = pipe;
a9ff8714 13836 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179
MR
13837 cursor->check_plane = intel_check_cursor_plane;
13838 cursor->commit_plane = intel_commit_cursor_plane;
a8ad0d8e 13839 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510
MR
13840
13841 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 13842 &intel_plane_funcs,
3d7d6510
MR
13843 intel_cursor_formats,
13844 ARRAY_SIZE(intel_cursor_formats),
13845 DRM_PLANE_TYPE_CURSOR);
4398ad45
VS
13846
13847 if (INTEL_INFO(dev)->gen >= 4) {
13848 if (!dev->mode_config.rotation_property)
13849 dev->mode_config.rotation_property =
13850 drm_mode_create_rotation_property(dev,
13851 BIT(DRM_ROTATE_0) |
13852 BIT(DRM_ROTATE_180));
13853 if (dev->mode_config.rotation_property)
13854 drm_object_attach_property(&cursor->base.base,
13855 dev->mode_config.rotation_property,
8e7d688b 13856 state->base.rotation);
4398ad45
VS
13857 }
13858
af99ceda
CK
13859 if (INTEL_INFO(dev)->gen >=9)
13860 state->scaler_id = -1;
13861
ea2c67bb
MR
13862 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13863
3d7d6510
MR
13864 return &cursor->base;
13865}
13866
549e2bfb
CK
13867static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13868 struct intel_crtc_state *crtc_state)
13869{
13870 int i;
13871 struct intel_scaler *intel_scaler;
13872 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13873
13874 for (i = 0; i < intel_crtc->num_scalers; i++) {
13875 intel_scaler = &scaler_state->scalers[i];
13876 intel_scaler->in_use = 0;
549e2bfb
CK
13877 intel_scaler->mode = PS_SCALER_MODE_DYN;
13878 }
13879
13880 scaler_state->scaler_id = -1;
13881}
13882
b358d0a6 13883static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 13884{
fbee40df 13885 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 13886 struct intel_crtc *intel_crtc;
f5de6e07 13887 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
13888 struct drm_plane *primary = NULL;
13889 struct drm_plane *cursor = NULL;
465c120c 13890 int i, ret;
79e53945 13891
955382f3 13892 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
13893 if (intel_crtc == NULL)
13894 return;
13895
f5de6e07
ACO
13896 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13897 if (!crtc_state)
13898 goto fail;
550acefd
ACO
13899 intel_crtc->config = crtc_state;
13900 intel_crtc->base.state = &crtc_state->base;
07878248 13901 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 13902
549e2bfb
CK
13903 /* initialize shared scalers */
13904 if (INTEL_INFO(dev)->gen >= 9) {
13905 if (pipe == PIPE_C)
13906 intel_crtc->num_scalers = 1;
13907 else
13908 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13909
13910 skl_init_scalers(dev, intel_crtc, crtc_state);
13911 }
13912
465c120c 13913 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
13914 if (!primary)
13915 goto fail;
13916
13917 cursor = intel_cursor_plane_create(dev, pipe);
13918 if (!cursor)
13919 goto fail;
13920
465c120c 13921 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
3d7d6510
MR
13922 cursor, &intel_crtc_funcs);
13923 if (ret)
13924 goto fail;
79e53945
JB
13925
13926 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
13927 for (i = 0; i < 256; i++) {
13928 intel_crtc->lut_r[i] = i;
13929 intel_crtc->lut_g[i] = i;
13930 intel_crtc->lut_b[i] = i;
13931 }
13932
1f1c2e24
VS
13933 /*
13934 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 13935 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 13936 */
80824003
JB
13937 intel_crtc->pipe = pipe;
13938 intel_crtc->plane = pipe;
3a77c4c4 13939 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 13940 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 13941 intel_crtc->plane = !pipe;
80824003
JB
13942 }
13943
4b0e333e
CW
13944 intel_crtc->cursor_base = ~0;
13945 intel_crtc->cursor_cntl = ~0;
dc41c154 13946 intel_crtc->cursor_size = ~0;
8d7849db 13947
852eb00d
VS
13948 intel_crtc->wm.cxsr_allowed = true;
13949
22fd0fab
JB
13950 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13951 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13952 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13953 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13954
79e53945 13955 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
13956
13957 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
13958 return;
13959
13960fail:
13961 if (primary)
13962 drm_plane_cleanup(primary);
13963 if (cursor)
13964 drm_plane_cleanup(cursor);
f5de6e07 13965 kfree(crtc_state);
3d7d6510 13966 kfree(intel_crtc);
79e53945
JB
13967}
13968
752aa88a
JB
13969enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13970{
13971 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 13972 struct drm_device *dev = connector->base.dev;
752aa88a 13973
51fd371b 13974 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 13975
d3babd3f 13976 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
13977 return INVALID_PIPE;
13978
13979 return to_intel_crtc(encoder->crtc)->pipe;
13980}
13981
08d7b3d1 13982int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 13983 struct drm_file *file)
08d7b3d1 13984{
08d7b3d1 13985 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 13986 struct drm_crtc *drmmode_crtc;
c05422d5 13987 struct intel_crtc *crtc;
08d7b3d1 13988
7707e653 13989 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 13990
7707e653 13991 if (!drmmode_crtc) {
08d7b3d1 13992 DRM_ERROR("no such CRTC id\n");
3f2c2057 13993 return -ENOENT;
08d7b3d1
CW
13994 }
13995
7707e653 13996 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 13997 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 13998
c05422d5 13999 return 0;
08d7b3d1
CW
14000}
14001
66a9278e 14002static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 14003{
66a9278e
DV
14004 struct drm_device *dev = encoder->base.dev;
14005 struct intel_encoder *source_encoder;
79e53945 14006 int index_mask = 0;
79e53945
JB
14007 int entry = 0;
14008
b2784e15 14009 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 14010 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
14011 index_mask |= (1 << entry);
14012
79e53945
JB
14013 entry++;
14014 }
4ef69c7a 14015
79e53945
JB
14016 return index_mask;
14017}
14018
4d302442
CW
14019static bool has_edp_a(struct drm_device *dev)
14020{
14021 struct drm_i915_private *dev_priv = dev->dev_private;
14022
14023 if (!IS_MOBILE(dev))
14024 return false;
14025
14026 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14027 return false;
14028
e3589908 14029 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
14030 return false;
14031
14032 return true;
14033}
14034
84b4e042
JB
14035static bool intel_crt_present(struct drm_device *dev)
14036{
14037 struct drm_i915_private *dev_priv = dev->dev_private;
14038
884497ed
DL
14039 if (INTEL_INFO(dev)->gen >= 9)
14040 return false;
14041
cf404ce4 14042 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
14043 return false;
14044
14045 if (IS_CHERRYVIEW(dev))
14046 return false;
14047
14048 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14049 return false;
14050
14051 return true;
14052}
14053
79e53945
JB
14054static void intel_setup_outputs(struct drm_device *dev)
14055{
725e30ad 14056 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 14057 struct intel_encoder *encoder;
cb0953d7 14058 bool dpd_is_edp = false;
79e53945 14059
c9093354 14060 intel_lvds_init(dev);
79e53945 14061
84b4e042 14062 if (intel_crt_present(dev))
79935fca 14063 intel_crt_init(dev);
cb0953d7 14064
c776eb2e
VK
14065 if (IS_BROXTON(dev)) {
14066 /*
14067 * FIXME: Broxton doesn't support port detection via the
14068 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14069 * detect the ports.
14070 */
14071 intel_ddi_init(dev, PORT_A);
14072 intel_ddi_init(dev, PORT_B);
14073 intel_ddi_init(dev, PORT_C);
14074 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14075 int found;
14076
de31facd
JB
14077 /*
14078 * Haswell uses DDI functions to detect digital outputs.
14079 * On SKL pre-D0 the strap isn't connected, so we assume
14080 * it's there.
14081 */
77179400 14082 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 14083 /* WaIgnoreDDIAStrap: skl */
5a2376d1 14084 if (found || IS_SKYLAKE(dev))
0e72a5b5
ED
14085 intel_ddi_init(dev, PORT_A);
14086
14087 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14088 * register */
14089 found = I915_READ(SFUSE_STRAP);
14090
14091 if (found & SFUSE_STRAP_DDIB_DETECTED)
14092 intel_ddi_init(dev, PORT_B);
14093 if (found & SFUSE_STRAP_DDIC_DETECTED)
14094 intel_ddi_init(dev, PORT_C);
14095 if (found & SFUSE_STRAP_DDID_DETECTED)
14096 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
14097 /*
14098 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14099 */
14100 if (IS_SKYLAKE(dev) &&
14101 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14102 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14103 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14104 intel_ddi_init(dev, PORT_E);
14105
0e72a5b5 14106 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14107 int found;
5d8a7752 14108 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14109
14110 if (has_edp_a(dev))
14111 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14112
dc0fa718 14113 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14114 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 14115 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 14116 if (!found)
e2debe91 14117 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14118 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14119 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14120 }
14121
dc0fa718 14122 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14123 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14124
dc0fa718 14125 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14126 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14127
5eb08b69 14128 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14129 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14130
270b3042 14131 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14132 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 14133 } else if (IS_VALLEYVIEW(dev)) {
e17ac6db
VS
14134 /*
14135 * The DP_DETECTED bit is the latched state of the DDC
14136 * SDA pin at boot. However since eDP doesn't require DDC
14137 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14138 * eDP ports may have been muxed to an alternate function.
14139 * Thus we can't rely on the DP_DETECTED bit alone to detect
14140 * eDP ports. Consult the VBT as well as DP_DETECTED to
14141 * detect eDP ports.
14142 */
e66eb81d 14143 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
d2182a66 14144 !intel_dp_is_edp(dev, PORT_B))
e66eb81d
VS
14145 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14146 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
e17ac6db 14147 intel_dp_is_edp(dev, PORT_B))
e66eb81d 14148 intel_dp_init(dev, VLV_DP_B, PORT_B);
585a94b8 14149
e66eb81d 14150 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
d2182a66 14151 !intel_dp_is_edp(dev, PORT_C))
e66eb81d
VS
14152 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14153 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
e17ac6db 14154 intel_dp_is_edp(dev, PORT_C))
e66eb81d 14155 intel_dp_init(dev, VLV_DP_C, PORT_C);
19c03924 14156
9418c1f1 14157 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14158 /* eDP not supported on port D, so don't check VBT */
e66eb81d
VS
14159 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14160 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14161 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14162 intel_dp_init(dev, CHV_DP_D, PORT_D);
9418c1f1
VS
14163 }
14164
3cfca973 14165 intel_dsi_init(dev);
09da55dc 14166 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14167 bool found = false;
7d57382e 14168
e2debe91 14169 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14170 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 14171 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
3fec3d2f 14172 if (!found && IS_G4X(dev)) {
b01f2c3a 14173 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14174 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14175 }
27185ae1 14176
3fec3d2f 14177 if (!found && IS_G4X(dev))
ab9d7c30 14178 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14179 }
13520b05
KH
14180
14181 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14182
e2debe91 14183 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14184 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 14185 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 14186 }
27185ae1 14187
e2debe91 14188 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14189
3fec3d2f 14190 if (IS_G4X(dev)) {
b01f2c3a 14191 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14192 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14193 }
3fec3d2f 14194 if (IS_G4X(dev))
ab9d7c30 14195 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14196 }
27185ae1 14197
3fec3d2f 14198 if (IS_G4X(dev) &&
e7281eab 14199 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14200 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14201 } else if (IS_GEN2(dev))
79e53945
JB
14202 intel_dvo_init(dev);
14203
103a196f 14204 if (SUPPORTS_TV(dev))
79e53945
JB
14205 intel_tv_init(dev);
14206
0bc12bcb 14207 intel_psr_init(dev);
7c8f8a70 14208
b2784e15 14209 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14210 encoder->base.possible_crtcs = encoder->crtc_mask;
14211 encoder->base.possible_clones =
66a9278e 14212 intel_encoder_clones(encoder);
79e53945 14213 }
47356eb6 14214
dde86e2d 14215 intel_init_pch_refclk(dev);
270b3042
DV
14216
14217 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14218}
14219
14220static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14221{
60a5ca01 14222 struct drm_device *dev = fb->dev;
79e53945 14223 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14224
ef2d633e 14225 drm_framebuffer_cleanup(fb);
60a5ca01 14226 mutex_lock(&dev->struct_mutex);
ef2d633e 14227 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14228 drm_gem_object_unreference(&intel_fb->obj->base);
14229 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14230 kfree(intel_fb);
14231}
14232
14233static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14234 struct drm_file *file,
79e53945
JB
14235 unsigned int *handle)
14236{
14237 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14238 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14239
05394f39 14240 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14241}
14242
86c98588
RV
14243static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14244 struct drm_file *file,
14245 unsigned flags, unsigned color,
14246 struct drm_clip_rect *clips,
14247 unsigned num_clips)
14248{
14249 struct drm_device *dev = fb->dev;
14250 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14251 struct drm_i915_gem_object *obj = intel_fb->obj;
14252
14253 mutex_lock(&dev->struct_mutex);
74b4ea1e 14254 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14255 mutex_unlock(&dev->struct_mutex);
14256
14257 return 0;
14258}
14259
79e53945
JB
14260static const struct drm_framebuffer_funcs intel_fb_funcs = {
14261 .destroy = intel_user_framebuffer_destroy,
14262 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14263 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14264};
14265
b321803d
DL
14266static
14267u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14268 uint32_t pixel_format)
14269{
14270 u32 gen = INTEL_INFO(dev)->gen;
14271
14272 if (gen >= 9) {
14273 /* "The stride in bytes must not exceed the of the size of 8K
14274 * pixels and 32K bytes."
14275 */
14276 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14277 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14278 return 32*1024;
14279 } else if (gen >= 4) {
14280 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14281 return 16*1024;
14282 else
14283 return 32*1024;
14284 } else if (gen >= 3) {
14285 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14286 return 8*1024;
14287 else
14288 return 16*1024;
14289 } else {
14290 /* XXX DSPC is limited to 4k tiled */
14291 return 8*1024;
14292 }
14293}
14294
b5ea642a
DV
14295static int intel_framebuffer_init(struct drm_device *dev,
14296 struct intel_framebuffer *intel_fb,
14297 struct drm_mode_fb_cmd2 *mode_cmd,
14298 struct drm_i915_gem_object *obj)
79e53945 14299{
6761dd31 14300 unsigned int aligned_height;
79e53945 14301 int ret;
b321803d 14302 u32 pitch_limit, stride_alignment;
79e53945 14303
dd4916c5
DV
14304 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14305
2a80eada
DV
14306 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14307 /* Enforce that fb modifier and tiling mode match, but only for
14308 * X-tiled. This is needed for FBC. */
14309 if (!!(obj->tiling_mode == I915_TILING_X) !=
14310 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14311 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14312 return -EINVAL;
14313 }
14314 } else {
14315 if (obj->tiling_mode == I915_TILING_X)
14316 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14317 else if (obj->tiling_mode == I915_TILING_Y) {
14318 DRM_DEBUG("No Y tiling for legacy addfb\n");
14319 return -EINVAL;
14320 }
14321 }
14322
9a8f0a12
TU
14323 /* Passed in modifier sanity checking. */
14324 switch (mode_cmd->modifier[0]) {
14325 case I915_FORMAT_MOD_Y_TILED:
14326 case I915_FORMAT_MOD_Yf_TILED:
14327 if (INTEL_INFO(dev)->gen < 9) {
14328 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14329 mode_cmd->modifier[0]);
14330 return -EINVAL;
14331 }
14332 case DRM_FORMAT_MOD_NONE:
14333 case I915_FORMAT_MOD_X_TILED:
14334 break;
14335 default:
c0f40428
JB
14336 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14337 mode_cmd->modifier[0]);
57cd6508 14338 return -EINVAL;
c16ed4be 14339 }
57cd6508 14340
b321803d
DL
14341 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14342 mode_cmd->pixel_format);
14343 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14344 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14345 mode_cmd->pitches[0], stride_alignment);
57cd6508 14346 return -EINVAL;
c16ed4be 14347 }
57cd6508 14348
b321803d
DL
14349 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14350 mode_cmd->pixel_format);
a35cdaa0 14351 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14352 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14353 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14354 "tiled" : "linear",
a35cdaa0 14355 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14356 return -EINVAL;
c16ed4be 14357 }
5d7bd705 14358
2a80eada 14359 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14360 mode_cmd->pitches[0] != obj->stride) {
14361 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14362 mode_cmd->pitches[0], obj->stride);
5d7bd705 14363 return -EINVAL;
c16ed4be 14364 }
5d7bd705 14365
57779d06 14366 /* Reject formats not supported by any plane early. */
308e5bcb 14367 switch (mode_cmd->pixel_format) {
57779d06 14368 case DRM_FORMAT_C8:
04b3924d
VS
14369 case DRM_FORMAT_RGB565:
14370 case DRM_FORMAT_XRGB8888:
14371 case DRM_FORMAT_ARGB8888:
57779d06
VS
14372 break;
14373 case DRM_FORMAT_XRGB1555:
c16ed4be 14374 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14375 DRM_DEBUG("unsupported pixel format: %s\n",
14376 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14377 return -EINVAL;
c16ed4be 14378 }
57779d06 14379 break;
57779d06 14380 case DRM_FORMAT_ABGR8888:
6c0fd451
DL
14381 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14382 DRM_DEBUG("unsupported pixel format: %s\n",
14383 drm_get_format_name(mode_cmd->pixel_format));
14384 return -EINVAL;
14385 }
14386 break;
14387 case DRM_FORMAT_XBGR8888:
04b3924d 14388 case DRM_FORMAT_XRGB2101010:
57779d06 14389 case DRM_FORMAT_XBGR2101010:
c16ed4be 14390 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14391 DRM_DEBUG("unsupported pixel format: %s\n",
14392 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14393 return -EINVAL;
c16ed4be 14394 }
b5626747 14395 break;
7531208b
DL
14396 case DRM_FORMAT_ABGR2101010:
14397 if (!IS_VALLEYVIEW(dev)) {
14398 DRM_DEBUG("unsupported pixel format: %s\n",
14399 drm_get_format_name(mode_cmd->pixel_format));
14400 return -EINVAL;
14401 }
14402 break;
04b3924d
VS
14403 case DRM_FORMAT_YUYV:
14404 case DRM_FORMAT_UYVY:
14405 case DRM_FORMAT_YVYU:
14406 case DRM_FORMAT_VYUY:
c16ed4be 14407 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14408 DRM_DEBUG("unsupported pixel format: %s\n",
14409 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14410 return -EINVAL;
c16ed4be 14411 }
57cd6508
CW
14412 break;
14413 default:
4ee62c76
VS
14414 DRM_DEBUG("unsupported pixel format: %s\n",
14415 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14416 return -EINVAL;
14417 }
14418
90f9a336
VS
14419 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14420 if (mode_cmd->offsets[0] != 0)
14421 return -EINVAL;
14422
ec2c981e 14423 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14424 mode_cmd->pixel_format,
14425 mode_cmd->modifier[0]);
53155c0a
DV
14426 /* FIXME drm helper for size checks (especially planar formats)? */
14427 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14428 return -EINVAL;
14429
c7d73f6a
DV
14430 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14431 intel_fb->obj = obj;
80075d49 14432 intel_fb->obj->framebuffer_references++;
c7d73f6a 14433
79e53945
JB
14434 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14435 if (ret) {
14436 DRM_ERROR("framebuffer init failed %d\n", ret);
14437 return ret;
14438 }
14439
79e53945
JB
14440 return 0;
14441}
14442
79e53945
JB
14443static struct drm_framebuffer *
14444intel_user_framebuffer_create(struct drm_device *dev,
14445 struct drm_file *filp,
308e5bcb 14446 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 14447{
05394f39 14448 struct drm_i915_gem_object *obj;
79e53945 14449
308e5bcb
JB
14450 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14451 mode_cmd->handles[0]));
c8725226 14452 if (&obj->base == NULL)
cce13ff7 14453 return ERR_PTR(-ENOENT);
79e53945 14454
d2dff872 14455 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
14456}
14457
0695726e 14458#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 14459static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14460{
14461}
14462#endif
14463
79e53945 14464static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14465 .fb_create = intel_user_framebuffer_create,
0632fef6 14466 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14467 .atomic_check = intel_atomic_check,
14468 .atomic_commit = intel_atomic_commit,
de419ab6
ML
14469 .atomic_state_alloc = intel_atomic_state_alloc,
14470 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
14471};
14472
e70236a8
JB
14473/* Set up chip specific display functions */
14474static void intel_init_display(struct drm_device *dev)
14475{
14476 struct drm_i915_private *dev_priv = dev->dev_private;
14477
ee9300bb
DV
14478 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14479 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
14480 else if (IS_CHERRYVIEW(dev))
14481 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
14482 else if (IS_VALLEYVIEW(dev))
14483 dev_priv->display.find_dpll = vlv_find_best_dpll;
14484 else if (IS_PINEVIEW(dev))
14485 dev_priv->display.find_dpll = pnv_find_best_dpll;
14486 else
14487 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14488
bc8d7dff
DL
14489 if (INTEL_INFO(dev)->gen >= 9) {
14490 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14491 dev_priv->display.get_initial_plane_config =
14492 skylake_get_initial_plane_config;
bc8d7dff
DL
14493 dev_priv->display.crtc_compute_clock =
14494 haswell_crtc_compute_clock;
14495 dev_priv->display.crtc_enable = haswell_crtc_enable;
14496 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14497 dev_priv->display.update_primary_plane =
14498 skylake_update_primary_plane;
14499 } else if (HAS_DDI(dev)) {
0e8ffe1b 14500 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14501 dev_priv->display.get_initial_plane_config =
14502 ironlake_get_initial_plane_config;
797d0259
ACO
14503 dev_priv->display.crtc_compute_clock =
14504 haswell_crtc_compute_clock;
4f771f10
PZ
14505 dev_priv->display.crtc_enable = haswell_crtc_enable;
14506 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14507 dev_priv->display.update_primary_plane =
14508 ironlake_update_primary_plane;
09b4ddf9 14509 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 14510 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14511 dev_priv->display.get_initial_plane_config =
14512 ironlake_get_initial_plane_config;
3fb37703
ACO
14513 dev_priv->display.crtc_compute_clock =
14514 ironlake_crtc_compute_clock;
76e5a89c
DV
14515 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14516 dev_priv->display.crtc_disable = ironlake_crtc_disable;
262ca2b0
MR
14517 dev_priv->display.update_primary_plane =
14518 ironlake_update_primary_plane;
89b667f8
JB
14519 } else if (IS_VALLEYVIEW(dev)) {
14520 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14521 dev_priv->display.get_initial_plane_config =
14522 i9xx_get_initial_plane_config;
d6dfee7a 14523 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
14524 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14525 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14526 dev_priv->display.update_primary_plane =
14527 i9xx_update_primary_plane;
f564048e 14528 } else {
0e8ffe1b 14529 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14530 dev_priv->display.get_initial_plane_config =
14531 i9xx_get_initial_plane_config;
d6dfee7a 14532 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14533 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14534 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14535 dev_priv->display.update_primary_plane =
14536 i9xx_update_primary_plane;
f564048e 14537 }
e70236a8 14538
e70236a8 14539 /* Returns the core display clock speed */
1652d19e
VS
14540 if (IS_SKYLAKE(dev))
14541 dev_priv->display.get_display_clock_speed =
14542 skylake_get_display_clock_speed;
acd3f3d3
BP
14543 else if (IS_BROXTON(dev))
14544 dev_priv->display.get_display_clock_speed =
14545 broxton_get_display_clock_speed;
1652d19e
VS
14546 else if (IS_BROADWELL(dev))
14547 dev_priv->display.get_display_clock_speed =
14548 broadwell_get_display_clock_speed;
14549 else if (IS_HASWELL(dev))
14550 dev_priv->display.get_display_clock_speed =
14551 haswell_get_display_clock_speed;
14552 else if (IS_VALLEYVIEW(dev))
25eb05fc
JB
14553 dev_priv->display.get_display_clock_speed =
14554 valleyview_get_display_clock_speed;
b37a6434
VS
14555 else if (IS_GEN5(dev))
14556 dev_priv->display.get_display_clock_speed =
14557 ilk_get_display_clock_speed;
a7c66cd8 14558 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
34edce2f 14559 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
e70236a8
JB
14560 dev_priv->display.get_display_clock_speed =
14561 i945_get_display_clock_speed;
34edce2f
VS
14562 else if (IS_GM45(dev))
14563 dev_priv->display.get_display_clock_speed =
14564 gm45_get_display_clock_speed;
14565 else if (IS_CRESTLINE(dev))
14566 dev_priv->display.get_display_clock_speed =
14567 i965gm_get_display_clock_speed;
14568 else if (IS_PINEVIEW(dev))
14569 dev_priv->display.get_display_clock_speed =
14570 pnv_get_display_clock_speed;
14571 else if (IS_G33(dev) || IS_G4X(dev))
14572 dev_priv->display.get_display_clock_speed =
14573 g33_get_display_clock_speed;
e70236a8
JB
14574 else if (IS_I915G(dev))
14575 dev_priv->display.get_display_clock_speed =
14576 i915_get_display_clock_speed;
257a7ffc 14577 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
14578 dev_priv->display.get_display_clock_speed =
14579 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
14580 else if (IS_PINEVIEW(dev))
14581 dev_priv->display.get_display_clock_speed =
14582 pnv_get_display_clock_speed;
e70236a8
JB
14583 else if (IS_I915GM(dev))
14584 dev_priv->display.get_display_clock_speed =
14585 i915gm_get_display_clock_speed;
14586 else if (IS_I865G(dev))
14587 dev_priv->display.get_display_clock_speed =
14588 i865_get_display_clock_speed;
f0f8a9ce 14589 else if (IS_I85X(dev))
e70236a8 14590 dev_priv->display.get_display_clock_speed =
1b1d2716 14591 i85x_get_display_clock_speed;
623e01e5
VS
14592 else { /* 830 */
14593 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
14594 dev_priv->display.get_display_clock_speed =
14595 i830_get_display_clock_speed;
623e01e5 14596 }
e70236a8 14597
7c10a2b5 14598 if (IS_GEN5(dev)) {
3bb11b53 14599 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
14600 } else if (IS_GEN6(dev)) {
14601 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
14602 } else if (IS_IVYBRIDGE(dev)) {
14603 /* FIXME: detect B0+ stepping and use auto training */
14604 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
059b2fe9 14605 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 14606 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
27c329ed
ML
14607 if (IS_BROADWELL(dev)) {
14608 dev_priv->display.modeset_commit_cdclk =
14609 broadwell_modeset_commit_cdclk;
14610 dev_priv->display.modeset_calc_cdclk =
14611 broadwell_modeset_calc_cdclk;
14612 }
30a970c6 14613 } else if (IS_VALLEYVIEW(dev)) {
27c329ed
ML
14614 dev_priv->display.modeset_commit_cdclk =
14615 valleyview_modeset_commit_cdclk;
14616 dev_priv->display.modeset_calc_cdclk =
14617 valleyview_modeset_calc_cdclk;
f8437dd1 14618 } else if (IS_BROXTON(dev)) {
27c329ed
ML
14619 dev_priv->display.modeset_commit_cdclk =
14620 broxton_modeset_commit_cdclk;
14621 dev_priv->display.modeset_calc_cdclk =
14622 broxton_modeset_calc_cdclk;
e70236a8 14623 }
8c9f3aaf 14624
8c9f3aaf
JB
14625 switch (INTEL_INFO(dev)->gen) {
14626 case 2:
14627 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14628 break;
14629
14630 case 3:
14631 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14632 break;
14633
14634 case 4:
14635 case 5:
14636 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14637 break;
14638
14639 case 6:
14640 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14641 break;
7c9017e5 14642 case 7:
4e0bbc31 14643 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
14644 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14645 break;
830c81db 14646 case 9:
ba343e02
TU
14647 /* Drop through - unsupported since execlist only. */
14648 default:
14649 /* Default just returns -ENODEV to indicate unsupported */
14650 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 14651 }
7bd688cd 14652
e39b999a 14653 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
14654}
14655
b690e96c
JB
14656/*
14657 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14658 * resume, or other times. This quirk makes sure that's the case for
14659 * affected systems.
14660 */
0206e353 14661static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
14662{
14663 struct drm_i915_private *dev_priv = dev->dev_private;
14664
14665 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 14666 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
14667}
14668
b6b5d049
VS
14669static void quirk_pipeb_force(struct drm_device *dev)
14670{
14671 struct drm_i915_private *dev_priv = dev->dev_private;
14672
14673 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14674 DRM_INFO("applying pipe b force quirk\n");
14675}
14676
435793df
KP
14677/*
14678 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14679 */
14680static void quirk_ssc_force_disable(struct drm_device *dev)
14681{
14682 struct drm_i915_private *dev_priv = dev->dev_private;
14683 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 14684 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
14685}
14686
4dca20ef 14687/*
5a15ab5b
CE
14688 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14689 * brightness value
4dca20ef
CE
14690 */
14691static void quirk_invert_brightness(struct drm_device *dev)
14692{
14693 struct drm_i915_private *dev_priv = dev->dev_private;
14694 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 14695 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
14696}
14697
9c72cc6f
SD
14698/* Some VBT's incorrectly indicate no backlight is present */
14699static void quirk_backlight_present(struct drm_device *dev)
14700{
14701 struct drm_i915_private *dev_priv = dev->dev_private;
14702 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14703 DRM_INFO("applying backlight present quirk\n");
14704}
14705
b690e96c
JB
14706struct intel_quirk {
14707 int device;
14708 int subsystem_vendor;
14709 int subsystem_device;
14710 void (*hook)(struct drm_device *dev);
14711};
14712
5f85f176
EE
14713/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14714struct intel_dmi_quirk {
14715 void (*hook)(struct drm_device *dev);
14716 const struct dmi_system_id (*dmi_id_list)[];
14717};
14718
14719static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14720{
14721 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14722 return 1;
14723}
14724
14725static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14726 {
14727 .dmi_id_list = &(const struct dmi_system_id[]) {
14728 {
14729 .callback = intel_dmi_reverse_brightness,
14730 .ident = "NCR Corporation",
14731 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14732 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14733 },
14734 },
14735 { } /* terminating entry */
14736 },
14737 .hook = quirk_invert_brightness,
14738 },
14739};
14740
c43b5634 14741static struct intel_quirk intel_quirks[] = {
b690e96c
JB
14742 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14743 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14744
b690e96c
JB
14745 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14746 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14747
5f080c0f
VS
14748 /* 830 needs to leave pipe A & dpll A up */
14749 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14750
b6b5d049
VS
14751 /* 830 needs to leave pipe B & dpll B up */
14752 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14753
435793df
KP
14754 /* Lenovo U160 cannot use SSC on LVDS */
14755 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
14756
14757 /* Sony Vaio Y cannot use SSC on LVDS */
14758 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 14759
be505f64
AH
14760 /* Acer Aspire 5734Z must invert backlight brightness */
14761 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14762
14763 /* Acer/eMachines G725 */
14764 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14765
14766 /* Acer/eMachines e725 */
14767 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14768
14769 /* Acer/Packard Bell NCL20 */
14770 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14771
14772 /* Acer Aspire 4736Z */
14773 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
14774
14775 /* Acer Aspire 5336 */
14776 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
14777
14778 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14779 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 14780
dfb3d47b
SD
14781 /* Acer C720 Chromebook (Core i3 4005U) */
14782 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14783
b2a9601c 14784 /* Apple Macbook 2,1 (Core 2 T7400) */
14785 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14786
d4967d8c
SD
14787 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14788 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
14789
14790 /* HP Chromebook 14 (Celeron 2955U) */
14791 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
14792
14793 /* Dell Chromebook 11 */
14794 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
14795};
14796
14797static void intel_init_quirks(struct drm_device *dev)
14798{
14799 struct pci_dev *d = dev->pdev;
14800 int i;
14801
14802 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14803 struct intel_quirk *q = &intel_quirks[i];
14804
14805 if (d->device == q->device &&
14806 (d->subsystem_vendor == q->subsystem_vendor ||
14807 q->subsystem_vendor == PCI_ANY_ID) &&
14808 (d->subsystem_device == q->subsystem_device ||
14809 q->subsystem_device == PCI_ANY_ID))
14810 q->hook(dev);
14811 }
5f85f176
EE
14812 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14813 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14814 intel_dmi_quirks[i].hook(dev);
14815 }
b690e96c
JB
14816}
14817
9cce37f4
JB
14818/* Disable the VGA plane that we never use */
14819static void i915_disable_vga(struct drm_device *dev)
14820{
14821 struct drm_i915_private *dev_priv = dev->dev_private;
14822 u8 sr1;
766aa1c4 14823 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 14824
2b37c616 14825 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 14826 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 14827 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
14828 sr1 = inb(VGA_SR_DATA);
14829 outb(sr1 | 1<<5, VGA_SR_DATA);
14830 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14831 udelay(300);
14832
01f5a626 14833 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
14834 POSTING_READ(vga_reg);
14835}
14836
f817586c
DV
14837void intel_modeset_init_hw(struct drm_device *dev)
14838{
b6283055 14839 intel_update_cdclk(dev);
a8f78b58 14840 intel_prepare_ddi(dev);
f817586c 14841 intel_init_clock_gating(dev);
8090c6b9 14842 intel_enable_gt_powersave(dev);
f817586c
DV
14843}
14844
79e53945
JB
14845void intel_modeset_init(struct drm_device *dev)
14846{
652c393a 14847 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 14848 int sprite, ret;
8cc87b75 14849 enum pipe pipe;
46f297fb 14850 struct intel_crtc *crtc;
79e53945
JB
14851
14852 drm_mode_config_init(dev);
14853
14854 dev->mode_config.min_width = 0;
14855 dev->mode_config.min_height = 0;
14856
019d96cb
DA
14857 dev->mode_config.preferred_depth = 24;
14858 dev->mode_config.prefer_shadow = 1;
14859
25bab385
TU
14860 dev->mode_config.allow_fb_modifiers = true;
14861
e6ecefaa 14862 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 14863
b690e96c
JB
14864 intel_init_quirks(dev);
14865
1fa61106
ED
14866 intel_init_pm(dev);
14867
e3c74757
BW
14868 if (INTEL_INFO(dev)->num_pipes == 0)
14869 return;
14870
69f92f67
LW
14871 /*
14872 * There may be no VBT; and if the BIOS enabled SSC we can
14873 * just keep using it to avoid unnecessary flicker. Whereas if the
14874 * BIOS isn't using it, don't assume it will work even if the VBT
14875 * indicates as much.
14876 */
14877 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
14878 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14879 DREF_SSC1_ENABLE);
14880
14881 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14882 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14883 bios_lvds_use_ssc ? "en" : "dis",
14884 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14885 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14886 }
14887 }
14888
e70236a8 14889 intel_init_display(dev);
7c10a2b5 14890 intel_init_audio(dev);
e70236a8 14891
a6c45cf0
CW
14892 if (IS_GEN2(dev)) {
14893 dev->mode_config.max_width = 2048;
14894 dev->mode_config.max_height = 2048;
14895 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
14896 dev->mode_config.max_width = 4096;
14897 dev->mode_config.max_height = 4096;
79e53945 14898 } else {
a6c45cf0
CW
14899 dev->mode_config.max_width = 8192;
14900 dev->mode_config.max_height = 8192;
79e53945 14901 }
068be561 14902
dc41c154
VS
14903 if (IS_845G(dev) || IS_I865G(dev)) {
14904 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14905 dev->mode_config.cursor_height = 1023;
14906 } else if (IS_GEN2(dev)) {
068be561
DL
14907 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14908 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14909 } else {
14910 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14911 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14912 }
14913
5d4545ae 14914 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 14915
28c97730 14916 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
14917 INTEL_INFO(dev)->num_pipes,
14918 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 14919
055e393f 14920 for_each_pipe(dev_priv, pipe) {
8cc87b75 14921 intel_crtc_init(dev, pipe);
3bdcfc0c 14922 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 14923 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 14924 if (ret)
06da8da2 14925 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 14926 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 14927 }
79e53945
JB
14928 }
14929
bfa7df01
VS
14930 intel_update_czclk(dev_priv);
14931 intel_update_cdclk(dev);
14932
e72f9fbf 14933 intel_shared_dpll_init(dev);
ee7b9f93 14934
9cce37f4
JB
14935 /* Just disable it once at startup */
14936 i915_disable_vga(dev);
79e53945 14937 intel_setup_outputs(dev);
11be49eb
CW
14938
14939 /* Just in case the BIOS is doing something questionable. */
7733b49b 14940 intel_fbc_disable(dev_priv);
fa9fa083 14941
6e9f798d 14942 drm_modeset_lock_all(dev);
043e9bda 14943 intel_modeset_setup_hw_state(dev);
6e9f798d 14944 drm_modeset_unlock_all(dev);
46f297fb 14945
d3fcc808 14946 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
14947 struct intel_initial_plane_config plane_config = {};
14948
46f297fb
JB
14949 if (!crtc->active)
14950 continue;
14951
46f297fb 14952 /*
46f297fb
JB
14953 * Note that reserving the BIOS fb up front prevents us
14954 * from stuffing other stolen allocations like the ring
14955 * on top. This prevents some ugliness at boot time, and
14956 * can even allow for smooth boot transitions if the BIOS
14957 * fb is large enough for the active pipe configuration.
14958 */
eeebeac5
ML
14959 dev_priv->display.get_initial_plane_config(crtc,
14960 &plane_config);
14961
14962 /*
14963 * If the fb is shared between multiple heads, we'll
14964 * just get the first one.
14965 */
14966 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 14967 }
2c7111db
CW
14968}
14969
7fad798e
DV
14970static void intel_enable_pipe_a(struct drm_device *dev)
14971{
14972 struct intel_connector *connector;
14973 struct drm_connector *crt = NULL;
14974 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 14975 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
14976
14977 /* We can't just switch on the pipe A, we need to set things up with a
14978 * proper mode and output configuration. As a gross hack, enable pipe A
14979 * by enabling the load detect pipe once. */
3a3371ff 14980 for_each_intel_connector(dev, connector) {
7fad798e
DV
14981 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14982 crt = &connector->base;
14983 break;
14984 }
14985 }
14986
14987 if (!crt)
14988 return;
14989
208bf9fd 14990 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 14991 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
14992}
14993
fa555837
DV
14994static bool
14995intel_check_plane_mapping(struct intel_crtc *crtc)
14996{
7eb552ae
BW
14997 struct drm_device *dev = crtc->base.dev;
14998 struct drm_i915_private *dev_priv = dev->dev_private;
649636ef 14999 u32 val;
fa555837 15000
7eb552ae 15001 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
15002 return true;
15003
649636ef 15004 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
15005
15006 if ((val & DISPLAY_PLANE_ENABLE) &&
15007 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15008 return false;
15009
15010 return true;
15011}
15012
02e93c35
VS
15013static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15014{
15015 struct drm_device *dev = crtc->base.dev;
15016 struct intel_encoder *encoder;
15017
15018 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15019 return true;
15020
15021 return false;
15022}
15023
24929352
DV
15024static void intel_sanitize_crtc(struct intel_crtc *crtc)
15025{
15026 struct drm_device *dev = crtc->base.dev;
15027 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 15028 u32 reg;
24929352 15029
24929352 15030 /* Clear any frame start delays used for debugging left by the BIOS */
6e3c9717 15031 reg = PIPECONF(crtc->config->cpu_transcoder);
24929352
DV
15032 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15033
d3eaf884 15034 /* restore vblank interrupts to correct state */
9625604c 15035 drm_crtc_vblank_reset(&crtc->base);
d297e103 15036 if (crtc->active) {
f9cd7b88
VS
15037 struct intel_plane *plane;
15038
9625604c 15039 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
15040
15041 /* Disable everything but the primary plane */
15042 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15043 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15044 continue;
15045
15046 plane->disable_plane(&plane->base, &crtc->base);
15047 }
9625604c 15048 }
d3eaf884 15049
24929352 15050 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
15051 * disable the crtc (and hence change the state) if it is wrong. Note
15052 * that gen4+ has a fixed plane -> pipe mapping. */
15053 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
15054 bool plane;
15055
24929352
DV
15056 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15057 crtc->base.base.id);
15058
15059 /* Pipe has the wrong plane attached and the plane is active.
15060 * Temporarily change the plane mapping and disable everything
15061 * ... */
15062 plane = crtc->plane;
b70709a6 15063 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 15064 crtc->plane = !plane;
b17d48e2 15065 intel_crtc_disable_noatomic(&crtc->base);
24929352 15066 crtc->plane = plane;
24929352 15067 }
24929352 15068
7fad798e
DV
15069 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15070 crtc->pipe == PIPE_A && !crtc->active) {
15071 /* BIOS forgot to enable pipe A, this mostly happens after
15072 * resume. Force-enable the pipe to fix this, the update_dpms
15073 * call below we restore the pipe to the right state, but leave
15074 * the required bits on. */
15075 intel_enable_pipe_a(dev);
15076 }
15077
24929352
DV
15078 /* Adjust the state of the output pipe according to whether we
15079 * have active connectors/encoders. */
02e93c35 15080 if (!intel_crtc_has_encoders(crtc))
b17d48e2 15081 intel_crtc_disable_noatomic(&crtc->base);
24929352 15082
53d9f4e9 15083 if (crtc->active != crtc->base.state->active) {
02e93c35 15084 struct intel_encoder *encoder;
24929352
DV
15085
15086 /* This can happen either due to bugs in the get_hw_state
b17d48e2
ML
15087 * functions or because of calls to intel_crtc_disable_noatomic,
15088 * or because the pipe is force-enabled due to the
24929352
DV
15089 * pipe A quirk. */
15090 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15091 crtc->base.base.id,
83d65738 15092 crtc->base.state->enable ? "enabled" : "disabled",
24929352
DV
15093 crtc->active ? "enabled" : "disabled");
15094
4be40c98 15095 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
49d6fa21 15096 crtc->base.state->active = crtc->active;
24929352
DV
15097 crtc->base.enabled = crtc->active;
15098
15099 /* Because we only establish the connector -> encoder ->
15100 * crtc links if something is active, this means the
15101 * crtc is now deactivated. Break the links. connector
15102 * -> encoder links are only establish when things are
15103 * actually up, hence no need to break them. */
15104 WARN_ON(crtc->active);
15105
2d406bb0 15106 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
24929352 15107 encoder->base.crtc = NULL;
24929352 15108 }
c5ab3bc0 15109
a3ed6aad 15110 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15111 /*
15112 * We start out with underrun reporting disabled to avoid races.
15113 * For correct bookkeeping mark this on active crtcs.
15114 *
c5ab3bc0
DV
15115 * Also on gmch platforms we dont have any hardware bits to
15116 * disable the underrun reporting. Which means we need to start
15117 * out with underrun reporting disabled also on inactive pipes,
15118 * since otherwise we'll complain about the garbage we read when
15119 * e.g. coming up after runtime pm.
15120 *
4cc31489
DV
15121 * No protection against concurrent access is required - at
15122 * worst a fifo underrun happens which also sets this to false.
15123 */
15124 crtc->cpu_fifo_underrun_disabled = true;
15125 crtc->pch_fifo_underrun_disabled = true;
15126 }
24929352
DV
15127}
15128
15129static void intel_sanitize_encoder(struct intel_encoder *encoder)
15130{
15131 struct intel_connector *connector;
15132 struct drm_device *dev = encoder->base.dev;
873ffe69 15133 bool active = false;
24929352
DV
15134
15135 /* We need to check both for a crtc link (meaning that the
15136 * encoder is active and trying to read from a pipe) and the
15137 * pipe itself being active. */
15138 bool has_active_crtc = encoder->base.crtc &&
15139 to_intel_crtc(encoder->base.crtc)->active;
15140
873ffe69
ML
15141 for_each_intel_connector(dev, connector) {
15142 if (connector->base.encoder != &encoder->base)
15143 continue;
15144
15145 active = true;
15146 break;
15147 }
15148
15149 if (active && !has_active_crtc) {
24929352
DV
15150 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15151 encoder->base.base.id,
8e329a03 15152 encoder->base.name);
24929352
DV
15153
15154 /* Connector is active, but has no active pipe. This is
15155 * fallout from our resume register restoring. Disable
15156 * the encoder manually again. */
15157 if (encoder->base.crtc) {
15158 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15159 encoder->base.base.id,
8e329a03 15160 encoder->base.name);
24929352 15161 encoder->disable(encoder);
a62d1497
VS
15162 if (encoder->post_disable)
15163 encoder->post_disable(encoder);
24929352 15164 }
7f1950fb 15165 encoder->base.crtc = NULL;
24929352
DV
15166
15167 /* Inconsistent output/port/pipe state happens presumably due to
15168 * a bug in one of the get_hw_state functions. Or someplace else
15169 * in our code, like the register restore mess on resume. Clamp
15170 * things to off as a safer default. */
3a3371ff 15171 for_each_intel_connector(dev, connector) {
24929352
DV
15172 if (connector->encoder != encoder)
15173 continue;
7f1950fb
EE
15174 connector->base.dpms = DRM_MODE_DPMS_OFF;
15175 connector->base.encoder = NULL;
24929352
DV
15176 }
15177 }
15178 /* Enabled encoders without active connectors will be fixed in
15179 * the crtc fixup. */
15180}
15181
04098753 15182void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15183{
15184 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 15185 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15186
04098753
ID
15187 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15188 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15189 i915_disable_vga(dev);
15190 }
15191}
15192
15193void i915_redisable_vga(struct drm_device *dev)
15194{
15195 struct drm_i915_private *dev_priv = dev->dev_private;
15196
8dc8a27c
PZ
15197 /* This function can be called both from intel_modeset_setup_hw_state or
15198 * at a very early point in our resume sequence, where the power well
15199 * structures are not yet restored. Since this function is at a very
15200 * paranoid "someone might have enabled VGA while we were not looking"
15201 * level, just check if the power well is enabled instead of trying to
15202 * follow the "don't touch the power well if we don't need it" policy
15203 * the rest of the driver uses. */
f458ebbc 15204 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15205 return;
15206
04098753 15207 i915_redisable_vga_power_on(dev);
0fde901f
KM
15208}
15209
f9cd7b88 15210static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15211{
f9cd7b88 15212 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15213
f9cd7b88 15214 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15215}
15216
f9cd7b88
VS
15217/* FIXME read out full plane state for all planes */
15218static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15219{
b26d3ea3 15220 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 15221 struct intel_plane_state *plane_state =
b26d3ea3 15222 to_intel_plane_state(primary->state);
d032ffa0 15223
19b8d387 15224 plane_state->visible = crtc->active &&
b26d3ea3
ML
15225 primary_get_hw_state(to_intel_plane(primary));
15226
15227 if (plane_state->visible)
15228 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
15229}
15230
30e984df 15231static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15232{
15233 struct drm_i915_private *dev_priv = dev->dev_private;
15234 enum pipe pipe;
24929352
DV
15235 struct intel_crtc *crtc;
15236 struct intel_encoder *encoder;
15237 struct intel_connector *connector;
5358901f 15238 int i;
24929352 15239
d3fcc808 15240 for_each_intel_crtc(dev, crtc) {
b06f8b0d 15241 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
6e3c9717 15242 memset(crtc->config, 0, sizeof(*crtc->config));
f7217905 15243 crtc->config->base.crtc = &crtc->base;
3b117c8f 15244
0e8ffe1b 15245 crtc->active = dev_priv->display.get_pipe_config(crtc,
6e3c9717 15246 crtc->config);
24929352 15247
49d6fa21 15248 crtc->base.state->active = crtc->active;
24929352 15249 crtc->base.enabled = crtc->active;
b70709a6 15250
f9cd7b88 15251 readout_plane_state(crtc);
24929352
DV
15252
15253 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15254 crtc->base.base.id,
15255 crtc->active ? "enabled" : "disabled");
15256 }
15257
5358901f
DV
15258 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15259 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15260
3e369b76
ACO
15261 pll->on = pll->get_hw_state(dev_priv, pll,
15262 &pll->config.hw_state);
5358901f 15263 pll->active = 0;
3e369b76 15264 pll->config.crtc_mask = 0;
d3fcc808 15265 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 15266 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 15267 pll->active++;
3e369b76 15268 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 15269 }
5358901f 15270 }
5358901f 15271
1e6f2ddc 15272 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15273 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 15274
3e369b76 15275 if (pll->config.crtc_mask)
bd2bb1b9 15276 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
15277 }
15278
b2784e15 15279 for_each_intel_encoder(dev, encoder) {
24929352
DV
15280 pipe = 0;
15281
15282 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15283 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15284 encoder->base.crtc = &crtc->base;
6e3c9717 15285 encoder->get_config(encoder, crtc->config);
24929352
DV
15286 } else {
15287 encoder->base.crtc = NULL;
15288 }
15289
6f2bcceb 15290 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15291 encoder->base.base.id,
8e329a03 15292 encoder->base.name,
24929352 15293 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15294 pipe_name(pipe));
24929352
DV
15295 }
15296
3a3371ff 15297 for_each_intel_connector(dev, connector) {
24929352
DV
15298 if (connector->get_hw_state(connector)) {
15299 connector->base.dpms = DRM_MODE_DPMS_ON;
24929352
DV
15300 connector->base.encoder = &connector->encoder->base;
15301 } else {
15302 connector->base.dpms = DRM_MODE_DPMS_OFF;
15303 connector->base.encoder = NULL;
15304 }
15305 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15306 connector->base.base.id,
c23cc417 15307 connector->base.name,
24929352
DV
15308 connector->base.encoder ? "enabled" : "disabled");
15309 }
7f4c6284
VS
15310
15311 for_each_intel_crtc(dev, crtc) {
15312 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15313
15314 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15315 if (crtc->base.state->active) {
15316 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15317 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15318 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15319
15320 /*
15321 * The initial mode needs to be set in order to keep
15322 * the atomic core happy. It wants a valid mode if the
15323 * crtc's enabled, so we do the above call.
15324 *
15325 * At this point some state updated by the connectors
15326 * in their ->detect() callback has not run yet, so
15327 * no recalculation can be done yet.
15328 *
15329 * Even if we could do a recalculation and modeset
15330 * right now it would cause a double modeset if
15331 * fbdev or userspace chooses a different initial mode.
15332 *
15333 * If that happens, someone indicated they wanted a
15334 * mode change, which means it's safe to do a full
15335 * recalculation.
15336 */
15337 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
15338
15339 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15340 update_scanline_offset(crtc);
7f4c6284
VS
15341 }
15342 }
30e984df
DV
15343}
15344
043e9bda
ML
15345/* Scan out the current hw modeset state,
15346 * and sanitizes it to the current state
15347 */
15348static void
15349intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
15350{
15351 struct drm_i915_private *dev_priv = dev->dev_private;
15352 enum pipe pipe;
30e984df
DV
15353 struct intel_crtc *crtc;
15354 struct intel_encoder *encoder;
35c95375 15355 int i;
30e984df
DV
15356
15357 intel_modeset_readout_hw_state(dev);
24929352
DV
15358
15359 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15360 for_each_intel_encoder(dev, encoder) {
24929352
DV
15361 intel_sanitize_encoder(encoder);
15362 }
15363
055e393f 15364 for_each_pipe(dev_priv, pipe) {
24929352
DV
15365 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15366 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15367 intel_dump_pipe_config(crtc, crtc->config,
15368 "[setup_hw_state]");
24929352 15369 }
9a935856 15370
d29b2f9d
ACO
15371 intel_modeset_update_connector_atomic_state(dev);
15372
35c95375
DV
15373 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15374 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15375
15376 if (!pll->on || pll->active)
15377 continue;
15378
15379 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15380
15381 pll->disable(dev_priv, pll);
15382 pll->on = false;
15383 }
15384
26e1fe4f 15385 if (IS_VALLEYVIEW(dev))
6eb1a681
VS
15386 vlv_wm_get_hw_state(dev);
15387 else if (IS_GEN9(dev))
3078999f
PB
15388 skl_wm_get_hw_state(dev);
15389 else if (HAS_PCH_SPLIT(dev))
243e6a44 15390 ilk_wm_get_hw_state(dev);
292b990e
ML
15391
15392 for_each_intel_crtc(dev, crtc) {
15393 unsigned long put_domains;
15394
15395 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15396 if (WARN_ON(put_domains))
15397 modeset_put_power_domains(dev_priv, put_domains);
15398 }
15399 intel_display_set_init_power(dev_priv, false);
043e9bda 15400}
7d0bc1ea 15401
043e9bda
ML
15402void intel_display_resume(struct drm_device *dev)
15403{
15404 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15405 struct intel_connector *conn;
15406 struct intel_plane *plane;
15407 struct drm_crtc *crtc;
15408 int ret;
f30da187 15409
043e9bda
ML
15410 if (!state)
15411 return;
15412
15413 state->acquire_ctx = dev->mode_config.acquire_ctx;
15414
15415 /* preserve complete old state, including dpll */
15416 intel_atomic_get_shared_dpll_state(state);
15417
15418 for_each_crtc(dev, crtc) {
15419 struct drm_crtc_state *crtc_state =
15420 drm_atomic_get_crtc_state(state, crtc);
15421
15422 ret = PTR_ERR_OR_ZERO(crtc_state);
15423 if (ret)
15424 goto err;
15425
15426 /* force a restore */
15427 crtc_state->mode_changed = true;
45e2b5f6 15428 }
8af6cf88 15429
043e9bda
ML
15430 for_each_intel_plane(dev, plane) {
15431 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15432 if (ret)
15433 goto err;
15434 }
15435
15436 for_each_intel_connector(dev, conn) {
15437 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15438 if (ret)
15439 goto err;
15440 }
15441
15442 intel_modeset_setup_hw_state(dev);
15443
15444 i915_redisable_vga(dev);
74c090b1 15445 ret = drm_atomic_commit(state);
043e9bda
ML
15446 if (!ret)
15447 return;
15448
15449err:
15450 DRM_ERROR("Restoring old state failed with %i\n", ret);
15451 drm_atomic_state_free(state);
2c7111db
CW
15452}
15453
15454void intel_modeset_gem_init(struct drm_device *dev)
15455{
484b41dd 15456 struct drm_crtc *c;
2ff8fde1 15457 struct drm_i915_gem_object *obj;
e0d6149b 15458 int ret;
484b41dd 15459
ae48434c
ID
15460 mutex_lock(&dev->struct_mutex);
15461 intel_init_gt_powersave(dev);
15462 mutex_unlock(&dev->struct_mutex);
15463
1833b134 15464 intel_modeset_init_hw(dev);
02e792fb
DV
15465
15466 intel_setup_overlay(dev);
484b41dd
JB
15467
15468 /*
15469 * Make sure any fbs we allocated at startup are properly
15470 * pinned & fenced. When we do the allocation it's too early
15471 * for this.
15472 */
70e1e0ec 15473 for_each_crtc(dev, c) {
2ff8fde1
MR
15474 obj = intel_fb_obj(c->primary->fb);
15475 if (obj == NULL)
484b41dd
JB
15476 continue;
15477
e0d6149b
TU
15478 mutex_lock(&dev->struct_mutex);
15479 ret = intel_pin_and_fence_fb_obj(c->primary,
15480 c->primary->fb,
15481 c->primary->state,
91af127f 15482 NULL, NULL);
e0d6149b
TU
15483 mutex_unlock(&dev->struct_mutex);
15484 if (ret) {
484b41dd
JB
15485 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15486 to_intel_crtc(c)->pipe);
66e514c1
DA
15487 drm_framebuffer_unreference(c->primary->fb);
15488 c->primary->fb = NULL;
36750f28 15489 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 15490 update_state_fb(c->primary);
36750f28 15491 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
15492 }
15493 }
0962c3c9
VS
15494
15495 intel_backlight_register(dev);
79e53945
JB
15496}
15497
4932e2c3
ID
15498void intel_connector_unregister(struct intel_connector *intel_connector)
15499{
15500 struct drm_connector *connector = &intel_connector->base;
15501
15502 intel_panel_destroy_backlight(connector);
34ea3d38 15503 drm_connector_unregister(connector);
4932e2c3
ID
15504}
15505
79e53945
JB
15506void intel_modeset_cleanup(struct drm_device *dev)
15507{
652c393a 15508 struct drm_i915_private *dev_priv = dev->dev_private;
d9255d57 15509 struct drm_connector *connector;
652c393a 15510
2eb5252e
ID
15511 intel_disable_gt_powersave(dev);
15512
0962c3c9
VS
15513 intel_backlight_unregister(dev);
15514
fd0c0642
DV
15515 /*
15516 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 15517 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
15518 * experience fancy races otherwise.
15519 */
2aeb7d3a 15520 intel_irq_uninstall(dev_priv);
eb21b92b 15521
fd0c0642
DV
15522 /*
15523 * Due to the hpd irq storm handling the hotplug work can re-arm the
15524 * poll handlers. Hence disable polling after hpd handling is shut down.
15525 */
f87ea761 15526 drm_kms_helper_poll_fini(dev);
fd0c0642 15527
723bfd70
JB
15528 intel_unregister_dsm_handler();
15529
7733b49b 15530 intel_fbc_disable(dev_priv);
69341a5e 15531
1630fe75
CW
15532 /* flush any delayed tasks or pending work */
15533 flush_scheduled_work();
15534
db31af1d
JN
15535 /* destroy the backlight and sysfs files before encoders/connectors */
15536 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
15537 struct intel_connector *intel_connector;
15538
15539 intel_connector = to_intel_connector(connector);
15540 intel_connector->unregister(intel_connector);
db31af1d 15541 }
d9255d57 15542
79e53945 15543 drm_mode_config_cleanup(dev);
4d7bb011
DV
15544
15545 intel_cleanup_overlay(dev);
ae48434c
ID
15546
15547 mutex_lock(&dev->struct_mutex);
15548 intel_cleanup_gt_powersave(dev);
15549 mutex_unlock(&dev->struct_mutex);
79e53945
JB
15550}
15551
f1c79df3
ZW
15552/*
15553 * Return which encoder is currently attached for connector.
15554 */
df0e9248 15555struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 15556{
df0e9248
CW
15557 return &intel_attached_encoder(connector)->base;
15558}
f1c79df3 15559
df0e9248
CW
15560void intel_connector_attach_encoder(struct intel_connector *connector,
15561 struct intel_encoder *encoder)
15562{
15563 connector->encoder = encoder;
15564 drm_mode_connector_attach_encoder(&connector->base,
15565 &encoder->base);
79e53945 15566}
28d52043
DA
15567
15568/*
15569 * set vga decode state - true == enable VGA decode
15570 */
15571int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15572{
15573 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 15574 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
15575 u16 gmch_ctrl;
15576
75fa041d
CW
15577 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15578 DRM_ERROR("failed to read control word\n");
15579 return -EIO;
15580 }
15581
c0cc8a55
CW
15582 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15583 return 0;
15584
28d52043
DA
15585 if (state)
15586 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15587 else
15588 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
15589
15590 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15591 DRM_ERROR("failed to write control word\n");
15592 return -EIO;
15593 }
15594
28d52043
DA
15595 return 0;
15596}
c4a1d9e4 15597
c4a1d9e4 15598struct intel_display_error_state {
ff57f1b0
PZ
15599
15600 u32 power_well_driver;
15601
63b66e5b
CW
15602 int num_transcoders;
15603
c4a1d9e4
CW
15604 struct intel_cursor_error_state {
15605 u32 control;
15606 u32 position;
15607 u32 base;
15608 u32 size;
52331309 15609 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
15610
15611 struct intel_pipe_error_state {
ddf9c536 15612 bool power_domain_on;
c4a1d9e4 15613 u32 source;
f301b1e1 15614 u32 stat;
52331309 15615 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
15616
15617 struct intel_plane_error_state {
15618 u32 control;
15619 u32 stride;
15620 u32 size;
15621 u32 pos;
15622 u32 addr;
15623 u32 surface;
15624 u32 tile_offset;
52331309 15625 } plane[I915_MAX_PIPES];
63b66e5b
CW
15626
15627 struct intel_transcoder_error_state {
ddf9c536 15628 bool power_domain_on;
63b66e5b
CW
15629 enum transcoder cpu_transcoder;
15630
15631 u32 conf;
15632
15633 u32 htotal;
15634 u32 hblank;
15635 u32 hsync;
15636 u32 vtotal;
15637 u32 vblank;
15638 u32 vsync;
15639 } transcoder[4];
c4a1d9e4
CW
15640};
15641
15642struct intel_display_error_state *
15643intel_display_capture_error_state(struct drm_device *dev)
15644{
fbee40df 15645 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 15646 struct intel_display_error_state *error;
63b66e5b
CW
15647 int transcoders[] = {
15648 TRANSCODER_A,
15649 TRANSCODER_B,
15650 TRANSCODER_C,
15651 TRANSCODER_EDP,
15652 };
c4a1d9e4
CW
15653 int i;
15654
63b66e5b
CW
15655 if (INTEL_INFO(dev)->num_pipes == 0)
15656 return NULL;
15657
9d1cb914 15658 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
15659 if (error == NULL)
15660 return NULL;
15661
190be112 15662 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
15663 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15664
055e393f 15665 for_each_pipe(dev_priv, i) {
ddf9c536 15666 error->pipe[i].power_domain_on =
f458ebbc
DV
15667 __intel_display_power_is_enabled(dev_priv,
15668 POWER_DOMAIN_PIPE(i));
ddf9c536 15669 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
15670 continue;
15671
5efb3e28
VS
15672 error->cursor[i].control = I915_READ(CURCNTR(i));
15673 error->cursor[i].position = I915_READ(CURPOS(i));
15674 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
15675
15676 error->plane[i].control = I915_READ(DSPCNTR(i));
15677 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 15678 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 15679 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
15680 error->plane[i].pos = I915_READ(DSPPOS(i));
15681 }
ca291363
PZ
15682 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15683 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
15684 if (INTEL_INFO(dev)->gen >= 4) {
15685 error->plane[i].surface = I915_READ(DSPSURF(i));
15686 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15687 }
15688
c4a1d9e4 15689 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 15690
3abfce77 15691 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 15692 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
15693 }
15694
15695 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15696 if (HAS_DDI(dev_priv->dev))
15697 error->num_transcoders++; /* Account for eDP. */
15698
15699 for (i = 0; i < error->num_transcoders; i++) {
15700 enum transcoder cpu_transcoder = transcoders[i];
15701
ddf9c536 15702 error->transcoder[i].power_domain_on =
f458ebbc 15703 __intel_display_power_is_enabled(dev_priv,
38cc1daf 15704 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 15705 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
15706 continue;
15707
63b66e5b
CW
15708 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15709
15710 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15711 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15712 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15713 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15714 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15715 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15716 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
15717 }
15718
15719 return error;
15720}
15721
edc3d884
MK
15722#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15723
c4a1d9e4 15724void
edc3d884 15725intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
15726 struct drm_device *dev,
15727 struct intel_display_error_state *error)
15728{
055e393f 15729 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
15730 int i;
15731
63b66e5b
CW
15732 if (!error)
15733 return;
15734
edc3d884 15735 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 15736 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 15737 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 15738 error->power_well_driver);
055e393f 15739 for_each_pipe(dev_priv, i) {
edc3d884 15740 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
15741 err_printf(m, " Power: %s\n",
15742 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 15743 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 15744 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
15745
15746 err_printf(m, "Plane [%d]:\n", i);
15747 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15748 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 15749 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
15750 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15751 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 15752 }
4b71a570 15753 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 15754 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 15755 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
15756 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15757 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
15758 }
15759
edc3d884
MK
15760 err_printf(m, "Cursor [%d]:\n", i);
15761 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15762 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15763 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 15764 }
63b66e5b
CW
15765
15766 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 15767 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 15768 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
15769 err_printf(m, " Power: %s\n",
15770 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
15771 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15772 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15773 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15774 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15775 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15776 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15777 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15778 }
c4a1d9e4 15779}
e2fcdaa9
VS
15780
15781void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15782{
15783 struct intel_crtc *crtc;
15784
15785 for_each_intel_crtc(dev, crtc) {
15786 struct intel_unpin_work *work;
e2fcdaa9 15787
5e2d7afc 15788 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
15789
15790 work = crtc->unpin_work;
15791
15792 if (work && work->event &&
15793 work->event->base.file_priv == file) {
15794 kfree(work->event);
15795 work->event = NULL;
15796 }
15797
5e2d7afc 15798 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
15799 }
15800}