]> git.proxmox.com Git - qemu.git/blame - exec.c
gdbstub: Update gdb_handlesig() and gdb_signalled() Coding Style
[qemu.git] / exec.c
CommitLineData
54936004 1/*
5b6dd868 2 * Virtual page mapping
5fafdf24 3 *
54936004
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
54936004 18 */
67b915a5 19#include "config.h"
d5a8f07c
FB
20#ifdef _WIN32
21#include <windows.h>
22#else
a98d49b1 23#include <sys/types.h>
d5a8f07c
FB
24#include <sys/mman.h>
25#endif
54936004 26
055403b2 27#include "qemu-common.h"
6180a181 28#include "cpu.h"
b67d9a52 29#include "tcg.h"
b3c7724c 30#include "hw/hw.h"
cc9e98cb 31#include "hw/qdev.h"
1de7afc9 32#include "qemu/osdep.h"
9c17d615 33#include "sysemu/kvm.h"
2ff3de68 34#include "sysemu/sysemu.h"
0d09e41a 35#include "hw/xen/xen.h"
1de7afc9
PB
36#include "qemu/timer.h"
37#include "qemu/config-file.h"
022c62cb 38#include "exec/memory.h"
9c17d615 39#include "sysemu/dma.h"
022c62cb 40#include "exec/address-spaces.h"
53a5960a
PB
41#if defined(CONFIG_USER_ONLY)
42#include <qemu.h>
432d268c 43#else /* !CONFIG_USER_ONLY */
9c17d615 44#include "sysemu/xen-mapcache.h"
6506e4f9 45#include "trace.h"
53a5960a 46#endif
0d6d3c87 47#include "exec/cpu-all.h"
54936004 48
022c62cb 49#include "exec/cputlb.h"
5b6dd868 50#include "translate-all.h"
0cac1b66 51
022c62cb 52#include "exec/memory-internal.h"
67d95c15 53
db7b5426 54//#define DEBUG_SUBPAGE
1196be37 55
e2eef170 56#if !defined(CONFIG_USER_ONLY)
74576198 57static int in_migration;
94a6b54f 58
a3161038 59RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
62152b8a
AK
60
61static MemoryRegion *system_memory;
309cb471 62static MemoryRegion *system_io;
62152b8a 63
f6790af6
AK
64AddressSpace address_space_io;
65AddressSpace address_space_memory;
2673a5da 66
0844e007 67MemoryRegion io_mem_rom, io_mem_notdirty;
acc9d80b 68static MemoryRegion io_mem_unassigned;
0e0df1e2 69
e2eef170 70#endif
9fa3e853 71
182735ef 72CPUState *first_cpu;
6a00d601
FB
73/* current CPU in the current thread. It is only valid inside
74 cpu_exec() */
4917cf44 75DEFINE_TLS(CPUState *, current_cpu);
2e70f6ef 76/* 0 = Do not count executed instructions.
bf20dc07 77 1 = Precise instruction counting.
2e70f6ef 78 2 = Adaptive rate instruction counting. */
5708fc66 79int use_icount;
6a00d601 80
e2eef170 81#if !defined(CONFIG_USER_ONLY)
4346ae3e 82
1db8abb1
PB
83typedef struct PhysPageEntry PhysPageEntry;
84
85struct PhysPageEntry {
86 uint16_t is_leaf : 1;
87 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
88 uint16_t ptr : 15;
89};
90
0475d94f
PB
91typedef PhysPageEntry Node[L2_SIZE];
92
1db8abb1
PB
93struct AddressSpaceDispatch {
94 /* This is a multi-level map on the physical address space.
95 * The bottom level has pointers to MemoryRegionSections.
96 */
97 PhysPageEntry phys_map;
0475d94f
PB
98 Node *nodes;
99 MemoryRegionSection *sections;
acc9d80b 100 AddressSpace *as;
1db8abb1
PB
101};
102
90260c6c
JK
103#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
104typedef struct subpage_t {
105 MemoryRegion iomem;
acc9d80b 106 AddressSpace *as;
90260c6c
JK
107 hwaddr base;
108 uint16_t sub_section[TARGET_PAGE_SIZE];
109} subpage_t;
110
b41aac4f
LPF
111#define PHYS_SECTION_UNASSIGNED 0
112#define PHYS_SECTION_NOTDIRTY 1
113#define PHYS_SECTION_ROM 2
114#define PHYS_SECTION_WATCH 3
5312bd8b 115
9affd6fc
PB
116typedef struct PhysPageMap {
117 unsigned sections_nb;
118 unsigned sections_nb_alloc;
119 unsigned nodes_nb;
120 unsigned nodes_nb_alloc;
121 Node *nodes;
122 MemoryRegionSection *sections;
123} PhysPageMap;
124
6092666e 125static PhysPageMap *prev_map;
9affd6fc 126static PhysPageMap next_map;
d6f2ea22 127
07f07b31 128#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
d6f2ea22 129
e2eef170 130static void io_mem_init(void);
62152b8a 131static void memory_map_init(void);
8b9c99d9 132static void *qemu_safe_ram_ptr(ram_addr_t addr);
e2eef170 133
1ec9b909 134static MemoryRegion io_mem_watch;
6658ffb8 135#endif
fd6ce8f6 136
6d9a1304 137#if !defined(CONFIG_USER_ONLY)
d6f2ea22 138
f7bf5461 139static void phys_map_node_reserve(unsigned nodes)
d6f2ea22 140{
9affd6fc
PB
141 if (next_map.nodes_nb + nodes > next_map.nodes_nb_alloc) {
142 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc * 2,
143 16);
144 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc,
145 next_map.nodes_nb + nodes);
146 next_map.nodes = g_renew(Node, next_map.nodes,
147 next_map.nodes_nb_alloc);
d6f2ea22 148 }
f7bf5461
AK
149}
150
151static uint16_t phys_map_node_alloc(void)
152{
153 unsigned i;
154 uint16_t ret;
155
9affd6fc 156 ret = next_map.nodes_nb++;
f7bf5461 157 assert(ret != PHYS_MAP_NODE_NIL);
9affd6fc 158 assert(ret != next_map.nodes_nb_alloc);
d6f2ea22 159 for (i = 0; i < L2_SIZE; ++i) {
9affd6fc
PB
160 next_map.nodes[ret][i].is_leaf = 0;
161 next_map.nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
d6f2ea22 162 }
f7bf5461 163 return ret;
d6f2ea22
AK
164}
165
a8170e5e
AK
166static void phys_page_set_level(PhysPageEntry *lp, hwaddr *index,
167 hwaddr *nb, uint16_t leaf,
2999097b 168 int level)
f7bf5461
AK
169{
170 PhysPageEntry *p;
171 int i;
a8170e5e 172 hwaddr step = (hwaddr)1 << (level * L2_BITS);
108c49b8 173
07f07b31 174 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
c19e8800 175 lp->ptr = phys_map_node_alloc();
9affd6fc 176 p = next_map.nodes[lp->ptr];
f7bf5461
AK
177 if (level == 0) {
178 for (i = 0; i < L2_SIZE; i++) {
07f07b31 179 p[i].is_leaf = 1;
b41aac4f 180 p[i].ptr = PHYS_SECTION_UNASSIGNED;
4346ae3e 181 }
67c4d23c 182 }
f7bf5461 183 } else {
9affd6fc 184 p = next_map.nodes[lp->ptr];
92e873b9 185 }
2999097b 186 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
f7bf5461 187
2999097b 188 while (*nb && lp < &p[L2_SIZE]) {
07f07b31
AK
189 if ((*index & (step - 1)) == 0 && *nb >= step) {
190 lp->is_leaf = true;
c19e8800 191 lp->ptr = leaf;
07f07b31
AK
192 *index += step;
193 *nb -= step;
2999097b
AK
194 } else {
195 phys_page_set_level(lp, index, nb, leaf, level - 1);
196 }
197 ++lp;
f7bf5461
AK
198 }
199}
200
ac1970fb 201static void phys_page_set(AddressSpaceDispatch *d,
a8170e5e 202 hwaddr index, hwaddr nb,
2999097b 203 uint16_t leaf)
f7bf5461 204{
2999097b 205 /* Wildly overreserve - it doesn't matter much. */
07f07b31 206 phys_map_node_reserve(3 * P_L2_LEVELS);
5cd2c5b6 207
ac1970fb 208 phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
92e873b9
FB
209}
210
9affd6fc
PB
211static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr index,
212 Node *nodes, MemoryRegionSection *sections)
92e873b9 213{
31ab2b4a
AK
214 PhysPageEntry *p;
215 int i;
f1f6e3b8 216
07f07b31 217 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
c19e8800 218 if (lp.ptr == PHYS_MAP_NODE_NIL) {
9affd6fc 219 return &sections[PHYS_SECTION_UNASSIGNED];
31ab2b4a 220 }
9affd6fc 221 p = nodes[lp.ptr];
31ab2b4a 222 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
5312bd8b 223 }
9affd6fc 224 return &sections[lp.ptr];
f3705d53
AK
225}
226
e5548617
BS
227bool memory_region_is_unassigned(MemoryRegion *mr)
228{
2a8e7499 229 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
5b6dd868 230 && mr != &io_mem_watch;
fd6ce8f6 231}
149f54b5 232
c7086b4a 233static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
90260c6c
JK
234 hwaddr addr,
235 bool resolve_subpage)
9f029603 236{
90260c6c
JK
237 MemoryRegionSection *section;
238 subpage_t *subpage;
239
0475d94f
PB
240 section = phys_page_find(d->phys_map, addr >> TARGET_PAGE_BITS,
241 d->nodes, d->sections);
90260c6c
JK
242 if (resolve_subpage && section->mr->subpage) {
243 subpage = container_of(section->mr, subpage_t, iomem);
0475d94f 244 section = &d->sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
90260c6c
JK
245 }
246 return section;
9f029603
JK
247}
248
90260c6c 249static MemoryRegionSection *
c7086b4a 250address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
90260c6c 251 hwaddr *plen, bool resolve_subpage)
149f54b5
PB
252{
253 MemoryRegionSection *section;
254 Int128 diff;
255
c7086b4a 256 section = address_space_lookup_region(d, addr, resolve_subpage);
149f54b5
PB
257 /* Compute offset within MemoryRegionSection */
258 addr -= section->offset_within_address_space;
259
260 /* Compute offset within MemoryRegion */
261 *xlat = addr + section->offset_within_region;
262
263 diff = int128_sub(section->mr->size, int128_make64(addr));
3752a036 264 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
149f54b5
PB
265 return section;
266}
90260c6c 267
5c8a00ce
PB
268MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
269 hwaddr *xlat, hwaddr *plen,
270 bool is_write)
90260c6c 271{
30951157
AK
272 IOMMUTLBEntry iotlb;
273 MemoryRegionSection *section;
274 MemoryRegion *mr;
275 hwaddr len = *plen;
276
277 for (;;) {
c7086b4a 278 section = address_space_translate_internal(as->dispatch, addr, &addr, plen, true);
30951157
AK
279 mr = section->mr;
280
281 if (!mr->iommu_ops) {
282 break;
283 }
284
285 iotlb = mr->iommu_ops->translate(mr, addr);
286 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
287 | (addr & iotlb.addr_mask));
288 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
289 if (!(iotlb.perm & (1 << is_write))) {
290 mr = &io_mem_unassigned;
291 break;
292 }
293
294 as = iotlb.target_as;
295 }
296
297 *plen = len;
298 *xlat = addr;
299 return mr;
90260c6c
JK
300}
301
302MemoryRegionSection *
303address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
304 hwaddr *plen)
305{
30951157 306 MemoryRegionSection *section;
c7086b4a 307 section = address_space_translate_internal(as->dispatch, addr, xlat, plen, false);
30951157
AK
308
309 assert(!section->mr->iommu_ops);
310 return section;
90260c6c 311}
5b6dd868 312#endif
fd6ce8f6 313
5b6dd868 314void cpu_exec_init_all(void)
fdbb84d1 315{
5b6dd868 316#if !defined(CONFIG_USER_ONLY)
b2a8658e 317 qemu_mutex_init(&ram_list.mutex);
5b6dd868
BS
318 memory_map_init();
319 io_mem_init();
fdbb84d1 320#endif
5b6dd868 321}
fdbb84d1 322
b170fce3 323#if !defined(CONFIG_USER_ONLY)
5b6dd868
BS
324
325static int cpu_common_post_load(void *opaque, int version_id)
fd6ce8f6 326{
259186a7 327 CPUState *cpu = opaque;
a513fe19 328
5b6dd868
BS
329 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
330 version_id is increased. */
259186a7
AF
331 cpu->interrupt_request &= ~0x01;
332 tlb_flush(cpu->env_ptr, 1);
5b6dd868
BS
333
334 return 0;
a513fe19 335}
7501267e 336
1a1562f5 337const VMStateDescription vmstate_cpu_common = {
5b6dd868
BS
338 .name = "cpu_common",
339 .version_id = 1,
340 .minimum_version_id = 1,
341 .minimum_version_id_old = 1,
342 .post_load = cpu_common_post_load,
343 .fields = (VMStateField []) {
259186a7
AF
344 VMSTATE_UINT32(halted, CPUState),
345 VMSTATE_UINT32(interrupt_request, CPUState),
5b6dd868
BS
346 VMSTATE_END_OF_LIST()
347 }
348};
1a1562f5 349
5b6dd868 350#endif
ea041c0e 351
38d8f5c8 352CPUState *qemu_get_cpu(int index)
ea041c0e 353{
182735ef 354 CPUState *cpu = first_cpu;
ea041c0e 355
182735ef 356 while (cpu) {
55e5c285 357 if (cpu->cpu_index == index) {
5b6dd868 358 break;
55e5c285 359 }
182735ef 360 cpu = cpu->next_cpu;
ea041c0e 361 }
5b6dd868 362
182735ef 363 return cpu;
ea041c0e
FB
364}
365
d6b9e0d6
MT
366void qemu_for_each_cpu(void (*func)(CPUState *cpu, void *data), void *data)
367{
182735ef 368 CPUState *cpu;
d6b9e0d6 369
182735ef
AF
370 cpu = first_cpu;
371 while (cpu) {
372 func(cpu, data);
373 cpu = cpu->next_cpu;
d6b9e0d6
MT
374 }
375}
376
5b6dd868 377void cpu_exec_init(CPUArchState *env)
ea041c0e 378{
5b6dd868 379 CPUState *cpu = ENV_GET_CPU(env);
b170fce3 380 CPUClass *cc = CPU_GET_CLASS(cpu);
182735ef 381 CPUState **pcpu;
5b6dd868
BS
382 int cpu_index;
383
384#if defined(CONFIG_USER_ONLY)
385 cpu_list_lock();
386#endif
182735ef
AF
387 cpu->next_cpu = NULL;
388 pcpu = &first_cpu;
5b6dd868 389 cpu_index = 0;
182735ef
AF
390 while (*pcpu != NULL) {
391 pcpu = &(*pcpu)->next_cpu;
5b6dd868
BS
392 cpu_index++;
393 }
55e5c285 394 cpu->cpu_index = cpu_index;
1b1ed8dc 395 cpu->numa_node = 0;
5b6dd868
BS
396 QTAILQ_INIT(&env->breakpoints);
397 QTAILQ_INIT(&env->watchpoints);
398#ifndef CONFIG_USER_ONLY
399 cpu->thread_id = qemu_get_thread_id();
400#endif
182735ef 401 *pcpu = cpu;
5b6dd868
BS
402#if defined(CONFIG_USER_ONLY)
403 cpu_list_unlock();
404#endif
259186a7 405 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
5b6dd868 406#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
5b6dd868
BS
407 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
408 cpu_save, cpu_load, env);
b170fce3 409 assert(cc->vmsd == NULL);
5b6dd868 410#endif
b170fce3
AF
411 if (cc->vmsd != NULL) {
412 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
413 }
ea041c0e
FB
414}
415
1fddef4b 416#if defined(TARGET_HAS_ICE)
94df27fd 417#if defined(CONFIG_USER_ONLY)
9349b4f9 418static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
94df27fd
PB
419{
420 tb_invalidate_phys_page_range(pc, pc + 1, 0);
421}
422#else
1e7855a5
MF
423static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
424{
9d70c4b7
MF
425 tb_invalidate_phys_addr(cpu_get_phys_page_debug(env, pc) |
426 (pc & ~TARGET_PAGE_MASK));
1e7855a5 427}
c27004ec 428#endif
94df27fd 429#endif /* TARGET_HAS_ICE */
d720b93d 430
c527ee8f 431#if defined(CONFIG_USER_ONLY)
9349b4f9 432void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
c527ee8f
PB
433
434{
435}
436
9349b4f9 437int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
c527ee8f
PB
438 int flags, CPUWatchpoint **watchpoint)
439{
440 return -ENOSYS;
441}
442#else
6658ffb8 443/* Add a watchpoint. */
9349b4f9 444int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
a1d1bb31 445 int flags, CPUWatchpoint **watchpoint)
6658ffb8 446{
b4051334 447 target_ulong len_mask = ~(len - 1);
c0ce998e 448 CPUWatchpoint *wp;
6658ffb8 449
b4051334 450 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
0dc23828
MF
451 if ((len & (len - 1)) || (addr & ~len_mask) ||
452 len == 0 || len > TARGET_PAGE_SIZE) {
b4051334
AL
453 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
454 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
455 return -EINVAL;
456 }
7267c094 457 wp = g_malloc(sizeof(*wp));
a1d1bb31
AL
458
459 wp->vaddr = addr;
b4051334 460 wp->len_mask = len_mask;
a1d1bb31
AL
461 wp->flags = flags;
462
2dc9f411 463 /* keep all GDB-injected watchpoints in front */
c0ce998e 464 if (flags & BP_GDB)
72cf2d4f 465 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
c0ce998e 466 else
72cf2d4f 467 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
6658ffb8 468
6658ffb8 469 tlb_flush_page(env, addr);
a1d1bb31
AL
470
471 if (watchpoint)
472 *watchpoint = wp;
473 return 0;
6658ffb8
PB
474}
475
a1d1bb31 476/* Remove a specific watchpoint. */
9349b4f9 477int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
a1d1bb31 478 int flags)
6658ffb8 479{
b4051334 480 target_ulong len_mask = ~(len - 1);
a1d1bb31 481 CPUWatchpoint *wp;
6658ffb8 482
72cf2d4f 483 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
b4051334 484 if (addr == wp->vaddr && len_mask == wp->len_mask
6e140f28 485 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
a1d1bb31 486 cpu_watchpoint_remove_by_ref(env, wp);
6658ffb8
PB
487 return 0;
488 }
489 }
a1d1bb31 490 return -ENOENT;
6658ffb8
PB
491}
492
a1d1bb31 493/* Remove a specific watchpoint by reference. */
9349b4f9 494void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
a1d1bb31 495{
72cf2d4f 496 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
7d03f82f 497
a1d1bb31
AL
498 tlb_flush_page(env, watchpoint->vaddr);
499
7267c094 500 g_free(watchpoint);
a1d1bb31
AL
501}
502
503/* Remove all matching watchpoints. */
9349b4f9 504void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
a1d1bb31 505{
c0ce998e 506 CPUWatchpoint *wp, *next;
a1d1bb31 507
72cf2d4f 508 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
a1d1bb31
AL
509 if (wp->flags & mask)
510 cpu_watchpoint_remove_by_ref(env, wp);
c0ce998e 511 }
7d03f82f 512}
c527ee8f 513#endif
7d03f82f 514
a1d1bb31 515/* Add a breakpoint. */
9349b4f9 516int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
a1d1bb31 517 CPUBreakpoint **breakpoint)
4c3a88a2 518{
1fddef4b 519#if defined(TARGET_HAS_ICE)
c0ce998e 520 CPUBreakpoint *bp;
3b46e624 521
7267c094 522 bp = g_malloc(sizeof(*bp));
4c3a88a2 523
a1d1bb31
AL
524 bp->pc = pc;
525 bp->flags = flags;
526
2dc9f411 527 /* keep all GDB-injected breakpoints in front */
c0ce998e 528 if (flags & BP_GDB)
72cf2d4f 529 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
c0ce998e 530 else
72cf2d4f 531 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
3b46e624 532
d720b93d 533 breakpoint_invalidate(env, pc);
a1d1bb31
AL
534
535 if (breakpoint)
536 *breakpoint = bp;
4c3a88a2
FB
537 return 0;
538#else
a1d1bb31 539 return -ENOSYS;
4c3a88a2
FB
540#endif
541}
542
a1d1bb31 543/* Remove a specific breakpoint. */
9349b4f9 544int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
a1d1bb31 545{
7d03f82f 546#if defined(TARGET_HAS_ICE)
a1d1bb31
AL
547 CPUBreakpoint *bp;
548
72cf2d4f 549 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
a1d1bb31
AL
550 if (bp->pc == pc && bp->flags == flags) {
551 cpu_breakpoint_remove_by_ref(env, bp);
552 return 0;
553 }
7d03f82f 554 }
a1d1bb31
AL
555 return -ENOENT;
556#else
557 return -ENOSYS;
7d03f82f
EI
558#endif
559}
560
a1d1bb31 561/* Remove a specific breakpoint by reference. */
9349b4f9 562void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
4c3a88a2 563{
1fddef4b 564#if defined(TARGET_HAS_ICE)
72cf2d4f 565 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
d720b93d 566
a1d1bb31
AL
567 breakpoint_invalidate(env, breakpoint->pc);
568
7267c094 569 g_free(breakpoint);
a1d1bb31
AL
570#endif
571}
572
573/* Remove all matching breakpoints. */
9349b4f9 574void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
a1d1bb31
AL
575{
576#if defined(TARGET_HAS_ICE)
c0ce998e 577 CPUBreakpoint *bp, *next;
a1d1bb31 578
72cf2d4f 579 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
a1d1bb31
AL
580 if (bp->flags & mask)
581 cpu_breakpoint_remove_by_ref(env, bp);
c0ce998e 582 }
4c3a88a2
FB
583#endif
584}
585
c33a346e
FB
586/* enable or disable single step mode. EXCP_DEBUG is returned by the
587 CPU loop after each instruction */
9349b4f9 588void cpu_single_step(CPUArchState *env, int enabled)
c33a346e 589{
1fddef4b 590#if defined(TARGET_HAS_ICE)
ed2803da
AF
591 CPUState *cpu = ENV_GET_CPU(env);
592
593 if (cpu->singlestep_enabled != enabled) {
594 cpu->singlestep_enabled = enabled;
595 if (kvm_enabled()) {
e22a25c9 596 kvm_update_guest_debug(env, 0);
ed2803da 597 } else {
ccbb4d44 598 /* must flush all the translated code to avoid inconsistencies */
e22a25c9
AL
599 /* XXX: only flush what is necessary */
600 tb_flush(env);
601 }
c33a346e
FB
602 }
603#endif
604}
605
9349b4f9 606void cpu_abort(CPUArchState *env, const char *fmt, ...)
7501267e 607{
878096ee 608 CPUState *cpu = ENV_GET_CPU(env);
7501267e 609 va_list ap;
493ae1f0 610 va_list ap2;
7501267e
FB
611
612 va_start(ap, fmt);
493ae1f0 613 va_copy(ap2, ap);
7501267e
FB
614 fprintf(stderr, "qemu: fatal: ");
615 vfprintf(stderr, fmt, ap);
616 fprintf(stderr, "\n");
878096ee 617 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
93fcfe39
AL
618 if (qemu_log_enabled()) {
619 qemu_log("qemu: fatal: ");
620 qemu_log_vprintf(fmt, ap2);
621 qemu_log("\n");
a0762859 622 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
31b1a7b4 623 qemu_log_flush();
93fcfe39 624 qemu_log_close();
924edcae 625 }
493ae1f0 626 va_end(ap2);
f9373291 627 va_end(ap);
fd052bf6
RV
628#if defined(CONFIG_USER_ONLY)
629 {
630 struct sigaction act;
631 sigfillset(&act.sa_mask);
632 act.sa_handler = SIG_DFL;
633 sigaction(SIGABRT, &act, NULL);
634 }
635#endif
7501267e
FB
636 abort();
637}
638
9349b4f9 639CPUArchState *cpu_copy(CPUArchState *env)
c5be9f08 640{
9349b4f9 641 CPUArchState *new_env = cpu_init(env->cpu_model_str);
5a38f081
AL
642#if defined(TARGET_HAS_ICE)
643 CPUBreakpoint *bp;
644 CPUWatchpoint *wp;
645#endif
646
9349b4f9 647 memcpy(new_env, env, sizeof(CPUArchState));
5a38f081 648
5a38f081
AL
649 /* Clone all break/watchpoints.
650 Note: Once we support ptrace with hw-debug register access, make sure
651 BP_CPU break/watchpoints are handled correctly on clone. */
72cf2d4f
BS
652 QTAILQ_INIT(&env->breakpoints);
653 QTAILQ_INIT(&env->watchpoints);
5a38f081 654#if defined(TARGET_HAS_ICE)
72cf2d4f 655 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
5a38f081
AL
656 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
657 }
72cf2d4f 658 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
5a38f081
AL
659 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
660 wp->flags, NULL);
661 }
662#endif
663
c5be9f08
TS
664 return new_env;
665}
666
0124311e 667#if !defined(CONFIG_USER_ONLY)
d24981d3
JQ
668static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
669 uintptr_t length)
670{
671 uintptr_t start1;
672
673 /* we modify the TLB cache so that the dirty bit will be set again
674 when accessing the range */
675 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
676 /* Check that we don't span multiple blocks - this breaks the
677 address comparisons below. */
678 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
679 != (end - 1) - start) {
680 abort();
681 }
682 cpu_tlb_reset_dirty_all(start1, length);
683
684}
685
5579c7f3 686/* Note: start and end must be within the same ram block. */
c227f099 687void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
0a962c02 688 int dirty_flags)
1ccde1cb 689{
d24981d3 690 uintptr_t length;
1ccde1cb
FB
691
692 start &= TARGET_PAGE_MASK;
693 end = TARGET_PAGE_ALIGN(end);
694
695 length = end - start;
696 if (length == 0)
697 return;
f7c11b53 698 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
f23db169 699
d24981d3
JQ
700 if (tcg_enabled()) {
701 tlb_reset_dirty_range_all(start, end, length);
5579c7f3 702 }
1ccde1cb
FB
703}
704
8b9c99d9 705static int cpu_physical_memory_set_dirty_tracking(int enable)
74576198 706{
f6f3fbca 707 int ret = 0;
74576198 708 in_migration = enable;
f6f3fbca 709 return ret;
74576198
AL
710}
711
a8170e5e 712hwaddr memory_region_section_get_iotlb(CPUArchState *env,
149f54b5
PB
713 MemoryRegionSection *section,
714 target_ulong vaddr,
715 hwaddr paddr, hwaddr xlat,
716 int prot,
717 target_ulong *address)
e5548617 718{
a8170e5e 719 hwaddr iotlb;
e5548617
BS
720 CPUWatchpoint *wp;
721
cc5bea60 722 if (memory_region_is_ram(section->mr)) {
e5548617
BS
723 /* Normal RAM. */
724 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
149f54b5 725 + xlat;
e5548617 726 if (!section->readonly) {
b41aac4f 727 iotlb |= PHYS_SECTION_NOTDIRTY;
e5548617 728 } else {
b41aac4f 729 iotlb |= PHYS_SECTION_ROM;
e5548617
BS
730 }
731 } else {
0475d94f 732 iotlb = section - address_space_memory.dispatch->sections;
149f54b5 733 iotlb += xlat;
e5548617
BS
734 }
735
736 /* Make accesses to pages with watchpoints go via the
737 watchpoint trap routines. */
738 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
739 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
740 /* Avoid trapping reads of pages with a write breakpoint. */
741 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
b41aac4f 742 iotlb = PHYS_SECTION_WATCH + paddr;
e5548617
BS
743 *address |= TLB_MMIO;
744 break;
745 }
746 }
747 }
748
749 return iotlb;
750}
9fa3e853
FB
751#endif /* defined(CONFIG_USER_ONLY) */
752
e2eef170 753#if !defined(CONFIG_USER_ONLY)
8da3ff18 754
c227f099 755static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
5312bd8b 756 uint16_t section);
acc9d80b 757static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
54688b1e 758
5312bd8b
AK
759static uint16_t phys_section_add(MemoryRegionSection *section)
760{
68f3f65b
PB
761 /* The physical section number is ORed with a page-aligned
762 * pointer to produce the iotlb entries. Thus it should
763 * never overflow into the page-aligned value.
764 */
9affd6fc 765 assert(next_map.sections_nb < TARGET_PAGE_SIZE);
68f3f65b 766
9affd6fc
PB
767 if (next_map.sections_nb == next_map.sections_nb_alloc) {
768 next_map.sections_nb_alloc = MAX(next_map.sections_nb_alloc * 2,
769 16);
770 next_map.sections = g_renew(MemoryRegionSection, next_map.sections,
771 next_map.sections_nb_alloc);
5312bd8b 772 }
9affd6fc 773 next_map.sections[next_map.sections_nb] = *section;
dfde4e6e 774 memory_region_ref(section->mr);
9affd6fc 775 return next_map.sections_nb++;
5312bd8b
AK
776}
777
058bc4b5
PB
778static void phys_section_destroy(MemoryRegion *mr)
779{
dfde4e6e
PB
780 memory_region_unref(mr);
781
058bc4b5
PB
782 if (mr->subpage) {
783 subpage_t *subpage = container_of(mr, subpage_t, iomem);
784 memory_region_destroy(&subpage->iomem);
785 g_free(subpage);
786 }
787}
788
6092666e 789static void phys_sections_free(PhysPageMap *map)
5312bd8b 790{
9affd6fc
PB
791 while (map->sections_nb > 0) {
792 MemoryRegionSection *section = &map->sections[--map->sections_nb];
058bc4b5
PB
793 phys_section_destroy(section->mr);
794 }
9affd6fc
PB
795 g_free(map->sections);
796 g_free(map->nodes);
6092666e 797 g_free(map);
5312bd8b
AK
798}
799
ac1970fb 800static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
0f0cb164
AK
801{
802 subpage_t *subpage;
a8170e5e 803 hwaddr base = section->offset_within_address_space
0f0cb164 804 & TARGET_PAGE_MASK;
9affd6fc
PB
805 MemoryRegionSection *existing = phys_page_find(d->phys_map, base >> TARGET_PAGE_BITS,
806 next_map.nodes, next_map.sections);
0f0cb164
AK
807 MemoryRegionSection subsection = {
808 .offset_within_address_space = base,
052e87b0 809 .size = int128_make64(TARGET_PAGE_SIZE),
0f0cb164 810 };
a8170e5e 811 hwaddr start, end;
0f0cb164 812
f3705d53 813 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
0f0cb164 814
f3705d53 815 if (!(existing->mr->subpage)) {
acc9d80b 816 subpage = subpage_init(d->as, base);
0f0cb164 817 subsection.mr = &subpage->iomem;
ac1970fb 818 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
2999097b 819 phys_section_add(&subsection));
0f0cb164 820 } else {
f3705d53 821 subpage = container_of(existing->mr, subpage_t, iomem);
0f0cb164
AK
822 }
823 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
052e87b0 824 end = start + int128_get64(section->size) - 1;
0f0cb164
AK
825 subpage_register(subpage, start, end, phys_section_add(section));
826}
827
828
052e87b0
PB
829static void register_multipage(AddressSpaceDispatch *d,
830 MemoryRegionSection *section)
33417e70 831{
a8170e5e 832 hwaddr start_addr = section->offset_within_address_space;
5312bd8b 833 uint16_t section_index = phys_section_add(section);
052e87b0
PB
834 uint64_t num_pages = int128_get64(int128_rshift(section->size,
835 TARGET_PAGE_BITS));
dd81124b 836
733d5ef5
PB
837 assert(num_pages);
838 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
33417e70
FB
839}
840
ac1970fb 841static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
0f0cb164 842{
89ae337a 843 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
00752703 844 AddressSpaceDispatch *d = as->next_dispatch;
99b9cc06 845 MemoryRegionSection now = *section, remain = *section;
052e87b0 846 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
0f0cb164 847
733d5ef5
PB
848 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
849 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
850 - now.offset_within_address_space;
851
052e87b0 852 now.size = int128_min(int128_make64(left), now.size);
ac1970fb 853 register_subpage(d, &now);
733d5ef5 854 } else {
052e87b0 855 now.size = int128_zero();
733d5ef5 856 }
052e87b0
PB
857 while (int128_ne(remain.size, now.size)) {
858 remain.size = int128_sub(remain.size, now.size);
859 remain.offset_within_address_space += int128_get64(now.size);
860 remain.offset_within_region += int128_get64(now.size);
69b67646 861 now = remain;
052e87b0 862 if (int128_lt(remain.size, page_size)) {
733d5ef5
PB
863 register_subpage(d, &now);
864 } else if (remain.offset_within_region & ~TARGET_PAGE_MASK) {
052e87b0 865 now.size = page_size;
ac1970fb 866 register_subpage(d, &now);
69b67646 867 } else {
052e87b0 868 now.size = int128_and(now.size, int128_neg(page_size));
ac1970fb 869 register_multipage(d, &now);
69b67646 870 }
0f0cb164
AK
871 }
872}
873
62a2744c
SY
874void qemu_flush_coalesced_mmio_buffer(void)
875{
876 if (kvm_enabled())
877 kvm_flush_coalesced_mmio_buffer();
878}
879
b2a8658e
UD
880void qemu_mutex_lock_ramlist(void)
881{
882 qemu_mutex_lock(&ram_list.mutex);
883}
884
885void qemu_mutex_unlock_ramlist(void)
886{
887 qemu_mutex_unlock(&ram_list.mutex);
888}
889
c902760f
MT
890#if defined(__linux__) && !defined(TARGET_S390X)
891
892#include <sys/vfs.h>
893
894#define HUGETLBFS_MAGIC 0x958458f6
895
896static long gethugepagesize(const char *path)
897{
898 struct statfs fs;
899 int ret;
900
901 do {
9742bf26 902 ret = statfs(path, &fs);
c902760f
MT
903 } while (ret != 0 && errno == EINTR);
904
905 if (ret != 0) {
9742bf26
YT
906 perror(path);
907 return 0;
c902760f
MT
908 }
909
910 if (fs.f_type != HUGETLBFS_MAGIC)
9742bf26 911 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
c902760f
MT
912
913 return fs.f_bsize;
914}
915
04b16653
AW
916static void *file_ram_alloc(RAMBlock *block,
917 ram_addr_t memory,
918 const char *path)
c902760f
MT
919{
920 char *filename;
8ca761f6
PF
921 char *sanitized_name;
922 char *c;
c902760f
MT
923 void *area;
924 int fd;
925#ifdef MAP_POPULATE
926 int flags;
927#endif
928 unsigned long hpagesize;
929
930 hpagesize = gethugepagesize(path);
931 if (!hpagesize) {
9742bf26 932 return NULL;
c902760f
MT
933 }
934
935 if (memory < hpagesize) {
936 return NULL;
937 }
938
939 if (kvm_enabled() && !kvm_has_sync_mmu()) {
940 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
941 return NULL;
942 }
943
8ca761f6
PF
944 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
945 sanitized_name = g_strdup(block->mr->name);
946 for (c = sanitized_name; *c != '\0'; c++) {
947 if (*c == '/')
948 *c = '_';
949 }
950
951 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
952 sanitized_name);
953 g_free(sanitized_name);
c902760f
MT
954
955 fd = mkstemp(filename);
956 if (fd < 0) {
9742bf26 957 perror("unable to create backing store for hugepages");
e4ada482 958 g_free(filename);
9742bf26 959 return NULL;
c902760f
MT
960 }
961 unlink(filename);
e4ada482 962 g_free(filename);
c902760f
MT
963
964 memory = (memory+hpagesize-1) & ~(hpagesize-1);
965
966 /*
967 * ftruncate is not supported by hugetlbfs in older
968 * hosts, so don't bother bailing out on errors.
969 * If anything goes wrong with it under other filesystems,
970 * mmap will fail.
971 */
972 if (ftruncate(fd, memory))
9742bf26 973 perror("ftruncate");
c902760f
MT
974
975#ifdef MAP_POPULATE
976 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
977 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
978 * to sidestep this quirk.
979 */
980 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
981 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
982#else
983 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
984#endif
985 if (area == MAP_FAILED) {
9742bf26
YT
986 perror("file_ram_alloc: can't mmap RAM pages");
987 close(fd);
988 return (NULL);
c902760f 989 }
04b16653 990 block->fd = fd;
c902760f
MT
991 return area;
992}
993#endif
994
d17b5288 995static ram_addr_t find_ram_offset(ram_addr_t size)
04b16653
AW
996{
997 RAMBlock *block, *next_block;
3e837b2c 998 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
04b16653 999
49cd9ac6
SH
1000 assert(size != 0); /* it would hand out same offset multiple times */
1001
a3161038 1002 if (QTAILQ_EMPTY(&ram_list.blocks))
04b16653
AW
1003 return 0;
1004
a3161038 1005 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
f15fbc4b 1006 ram_addr_t end, next = RAM_ADDR_MAX;
04b16653
AW
1007
1008 end = block->offset + block->length;
1009
a3161038 1010 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
04b16653
AW
1011 if (next_block->offset >= end) {
1012 next = MIN(next, next_block->offset);
1013 }
1014 }
1015 if (next - end >= size && next - end < mingap) {
3e837b2c 1016 offset = end;
04b16653
AW
1017 mingap = next - end;
1018 }
1019 }
3e837b2c
AW
1020
1021 if (offset == RAM_ADDR_MAX) {
1022 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1023 (uint64_t)size);
1024 abort();
1025 }
1026
04b16653
AW
1027 return offset;
1028}
1029
652d7ec2 1030ram_addr_t last_ram_offset(void)
d17b5288
AW
1031{
1032 RAMBlock *block;
1033 ram_addr_t last = 0;
1034
a3161038 1035 QTAILQ_FOREACH(block, &ram_list.blocks, next)
d17b5288
AW
1036 last = MAX(last, block->offset + block->length);
1037
1038 return last;
1039}
1040
ddb97f1d
JB
1041static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1042{
1043 int ret;
ddb97f1d
JB
1044
1045 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
2ff3de68
MA
1046 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1047 "dump-guest-core", true)) {
ddb97f1d
JB
1048 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1049 if (ret) {
1050 perror("qemu_madvise");
1051 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1052 "but dump_guest_core=off specified\n");
1053 }
1054 }
1055}
1056
c5705a77 1057void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
84b89d78
CM
1058{
1059 RAMBlock *new_block, *block;
1060
c5705a77 1061 new_block = NULL;
a3161038 1062 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
c5705a77
AK
1063 if (block->offset == addr) {
1064 new_block = block;
1065 break;
1066 }
1067 }
1068 assert(new_block);
1069 assert(!new_block->idstr[0]);
84b89d78 1070
09e5ab63
AL
1071 if (dev) {
1072 char *id = qdev_get_dev_path(dev);
84b89d78
CM
1073 if (id) {
1074 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
7267c094 1075 g_free(id);
84b89d78
CM
1076 }
1077 }
1078 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1079
b2a8658e
UD
1080 /* This assumes the iothread lock is taken here too. */
1081 qemu_mutex_lock_ramlist();
a3161038 1082 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
c5705a77 1083 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
84b89d78
CM
1084 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1085 new_block->idstr);
1086 abort();
1087 }
1088 }
b2a8658e 1089 qemu_mutex_unlock_ramlist();
c5705a77
AK
1090}
1091
8490fc78
LC
1092static int memory_try_enable_merging(void *addr, size_t len)
1093{
2ff3de68 1094 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
8490fc78
LC
1095 /* disabled by the user */
1096 return 0;
1097 }
1098
1099 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1100}
1101
c5705a77
AK
1102ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1103 MemoryRegion *mr)
1104{
abb26d63 1105 RAMBlock *block, *new_block;
c5705a77
AK
1106
1107 size = TARGET_PAGE_ALIGN(size);
1108 new_block = g_malloc0(sizeof(*new_block));
84b89d78 1109
b2a8658e
UD
1110 /* This assumes the iothread lock is taken here too. */
1111 qemu_mutex_lock_ramlist();
7c637366 1112 new_block->mr = mr;
432d268c 1113 new_block->offset = find_ram_offset(size);
6977dfe6
YT
1114 if (host) {
1115 new_block->host = host;
cd19cfa2 1116 new_block->flags |= RAM_PREALLOC_MASK;
6977dfe6
YT
1117 } else {
1118 if (mem_path) {
c902760f 1119#if defined (__linux__) && !defined(TARGET_S390X)
6977dfe6
YT
1120 new_block->host = file_ram_alloc(new_block, size, mem_path);
1121 if (!new_block->host) {
6eebf958 1122 new_block->host = qemu_anon_ram_alloc(size);
8490fc78 1123 memory_try_enable_merging(new_block->host, size);
6977dfe6 1124 }
c902760f 1125#else
6977dfe6
YT
1126 fprintf(stderr, "-mem-path option unsupported\n");
1127 exit(1);
c902760f 1128#endif
6977dfe6 1129 } else {
868bb33f 1130 if (xen_enabled()) {
fce537d4 1131 xen_ram_alloc(new_block->offset, size, mr);
fdec9918
CB
1132 } else if (kvm_enabled()) {
1133 /* some s390/kvm configurations have special constraints */
6eebf958 1134 new_block->host = kvm_ram_alloc(size);
432d268c 1135 } else {
6eebf958 1136 new_block->host = qemu_anon_ram_alloc(size);
432d268c 1137 }
8490fc78 1138 memory_try_enable_merging(new_block->host, size);
6977dfe6 1139 }
c902760f 1140 }
94a6b54f
PB
1141 new_block->length = size;
1142
abb26d63
PB
1143 /* Keep the list sorted from biggest to smallest block. */
1144 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1145 if (block->length < new_block->length) {
1146 break;
1147 }
1148 }
1149 if (block) {
1150 QTAILQ_INSERT_BEFORE(block, new_block, next);
1151 } else {
1152 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1153 }
0d6d3c87 1154 ram_list.mru_block = NULL;
94a6b54f 1155
f798b07f 1156 ram_list.version++;
b2a8658e 1157 qemu_mutex_unlock_ramlist();
f798b07f 1158
7267c094 1159 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
04b16653 1160 last_ram_offset() >> TARGET_PAGE_BITS);
5fda043f
IM
1161 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
1162 0, size >> TARGET_PAGE_BITS);
1720aeee 1163 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
94a6b54f 1164
ddb97f1d 1165 qemu_ram_setup_dump(new_block->host, size);
ad0b5321 1166 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
ddb97f1d 1167
6f0437e8
JK
1168 if (kvm_enabled())
1169 kvm_setup_guest_memory(new_block->host, size);
1170
94a6b54f
PB
1171 return new_block->offset;
1172}
e9a1ab19 1173
c5705a77 1174ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
6977dfe6 1175{
c5705a77 1176 return qemu_ram_alloc_from_ptr(size, NULL, mr);
6977dfe6
YT
1177}
1178
1f2e98b6
AW
1179void qemu_ram_free_from_ptr(ram_addr_t addr)
1180{
1181 RAMBlock *block;
1182
b2a8658e
UD
1183 /* This assumes the iothread lock is taken here too. */
1184 qemu_mutex_lock_ramlist();
a3161038 1185 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1f2e98b6 1186 if (addr == block->offset) {
a3161038 1187 QTAILQ_REMOVE(&ram_list.blocks, block, next);
0d6d3c87 1188 ram_list.mru_block = NULL;
f798b07f 1189 ram_list.version++;
7267c094 1190 g_free(block);
b2a8658e 1191 break;
1f2e98b6
AW
1192 }
1193 }
b2a8658e 1194 qemu_mutex_unlock_ramlist();
1f2e98b6
AW
1195}
1196
c227f099 1197void qemu_ram_free(ram_addr_t addr)
e9a1ab19 1198{
04b16653
AW
1199 RAMBlock *block;
1200
b2a8658e
UD
1201 /* This assumes the iothread lock is taken here too. */
1202 qemu_mutex_lock_ramlist();
a3161038 1203 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
04b16653 1204 if (addr == block->offset) {
a3161038 1205 QTAILQ_REMOVE(&ram_list.blocks, block, next);
0d6d3c87 1206 ram_list.mru_block = NULL;
f798b07f 1207 ram_list.version++;
cd19cfa2
HY
1208 if (block->flags & RAM_PREALLOC_MASK) {
1209 ;
1210 } else if (mem_path) {
04b16653
AW
1211#if defined (__linux__) && !defined(TARGET_S390X)
1212 if (block->fd) {
1213 munmap(block->host, block->length);
1214 close(block->fd);
1215 } else {
e7a09b92 1216 qemu_anon_ram_free(block->host, block->length);
04b16653 1217 }
fd28aa13
JK
1218#else
1219 abort();
04b16653
AW
1220#endif
1221 } else {
868bb33f 1222 if (xen_enabled()) {
e41d7c69 1223 xen_invalidate_map_cache_entry(block->host);
432d268c 1224 } else {
e7a09b92 1225 qemu_anon_ram_free(block->host, block->length);
432d268c 1226 }
04b16653 1227 }
7267c094 1228 g_free(block);
b2a8658e 1229 break;
04b16653
AW
1230 }
1231 }
b2a8658e 1232 qemu_mutex_unlock_ramlist();
04b16653 1233
e9a1ab19
FB
1234}
1235
cd19cfa2
HY
1236#ifndef _WIN32
1237void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1238{
1239 RAMBlock *block;
1240 ram_addr_t offset;
1241 int flags;
1242 void *area, *vaddr;
1243
a3161038 1244 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
cd19cfa2
HY
1245 offset = addr - block->offset;
1246 if (offset < block->length) {
1247 vaddr = block->host + offset;
1248 if (block->flags & RAM_PREALLOC_MASK) {
1249 ;
1250 } else {
1251 flags = MAP_FIXED;
1252 munmap(vaddr, length);
1253 if (mem_path) {
1254#if defined(__linux__) && !defined(TARGET_S390X)
1255 if (block->fd) {
1256#ifdef MAP_POPULATE
1257 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1258 MAP_PRIVATE;
1259#else
1260 flags |= MAP_PRIVATE;
1261#endif
1262 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1263 flags, block->fd, offset);
1264 } else {
1265 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1266 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1267 flags, -1, 0);
1268 }
fd28aa13
JK
1269#else
1270 abort();
cd19cfa2
HY
1271#endif
1272 } else {
1273#if defined(TARGET_S390X) && defined(CONFIG_KVM)
1274 flags |= MAP_SHARED | MAP_ANONYMOUS;
1275 area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE,
1276 flags, -1, 0);
1277#else
1278 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1279 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1280 flags, -1, 0);
1281#endif
1282 }
1283 if (area != vaddr) {
f15fbc4b
AP
1284 fprintf(stderr, "Could not remap addr: "
1285 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
cd19cfa2
HY
1286 length, addr);
1287 exit(1);
1288 }
8490fc78 1289 memory_try_enable_merging(vaddr, length);
ddb97f1d 1290 qemu_ram_setup_dump(vaddr, length);
cd19cfa2
HY
1291 }
1292 return;
1293 }
1294 }
1295}
1296#endif /* !_WIN32 */
1297
1b5ec234 1298static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
dc828ca1 1299{
94a6b54f
PB
1300 RAMBlock *block;
1301
b2a8658e 1302 /* The list is protected by the iothread lock here. */
0d6d3c87
PB
1303 block = ram_list.mru_block;
1304 if (block && addr - block->offset < block->length) {
1305 goto found;
1306 }
a3161038 1307 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
f471a17e 1308 if (addr - block->offset < block->length) {
0d6d3c87 1309 goto found;
f471a17e 1310 }
94a6b54f 1311 }
f471a17e
AW
1312
1313 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1314 abort();
1315
0d6d3c87
PB
1316found:
1317 ram_list.mru_block = block;
1b5ec234
PB
1318 return block;
1319}
1320
1321/* Return a host pointer to ram allocated with qemu_ram_alloc.
1322 With the exception of the softmmu code in this file, this should
1323 only be used for local memory (e.g. video ram) that the device owns,
1324 and knows it isn't going to access beyond the end of the block.
1325
1326 It should not be used for general purpose DMA.
1327 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1328 */
1329void *qemu_get_ram_ptr(ram_addr_t addr)
1330{
1331 RAMBlock *block = qemu_get_ram_block(addr);
1332
0d6d3c87
PB
1333 if (xen_enabled()) {
1334 /* We need to check if the requested address is in the RAM
1335 * because we don't want to map the entire memory in QEMU.
1336 * In that case just map until the end of the page.
1337 */
1338 if (block->offset == 0) {
1339 return xen_map_cache(addr, 0, 0);
1340 } else if (block->host == NULL) {
1341 block->host =
1342 xen_map_cache(block->offset, block->length, 1);
1343 }
1344 }
1345 return block->host + (addr - block->offset);
dc828ca1
PB
1346}
1347
0d6d3c87
PB
1348/* Return a host pointer to ram allocated with qemu_ram_alloc. Same as
1349 * qemu_get_ram_ptr but do not touch ram_list.mru_block.
1350 *
1351 * ??? Is this still necessary?
b2e0a138 1352 */
8b9c99d9 1353static void *qemu_safe_ram_ptr(ram_addr_t addr)
b2e0a138
MT
1354{
1355 RAMBlock *block;
1356
b2a8658e 1357 /* The list is protected by the iothread lock here. */
a3161038 1358 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
b2e0a138 1359 if (addr - block->offset < block->length) {
868bb33f 1360 if (xen_enabled()) {
432d268c
JN
1361 /* We need to check if the requested address is in the RAM
1362 * because we don't want to map the entire memory in QEMU.
712c2b41 1363 * In that case just map until the end of the page.
432d268c
JN
1364 */
1365 if (block->offset == 0) {
e41d7c69 1366 return xen_map_cache(addr, 0, 0);
432d268c 1367 } else if (block->host == NULL) {
e41d7c69
JK
1368 block->host =
1369 xen_map_cache(block->offset, block->length, 1);
432d268c
JN
1370 }
1371 }
b2e0a138
MT
1372 return block->host + (addr - block->offset);
1373 }
1374 }
1375
1376 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1377 abort();
1378
1379 return NULL;
1380}
1381
38bee5dc
SS
1382/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1383 * but takes a size argument */
cb85f7ab 1384static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
38bee5dc 1385{
8ab934f9
SS
1386 if (*size == 0) {
1387 return NULL;
1388 }
868bb33f 1389 if (xen_enabled()) {
e41d7c69 1390 return xen_map_cache(addr, *size, 1);
868bb33f 1391 } else {
38bee5dc
SS
1392 RAMBlock *block;
1393
a3161038 1394 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
38bee5dc
SS
1395 if (addr - block->offset < block->length) {
1396 if (addr - block->offset + *size > block->length)
1397 *size = block->length - addr + block->offset;
1398 return block->host + (addr - block->offset);
1399 }
1400 }
1401
1402 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1403 abort();
38bee5dc
SS
1404 }
1405}
1406
7443b437
PB
1407/* Some of the softmmu routines need to translate from a host pointer
1408 (typically a TLB entry) back to a ram offset. */
1b5ec234 1409MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
5579c7f3 1410{
94a6b54f
PB
1411 RAMBlock *block;
1412 uint8_t *host = ptr;
1413
868bb33f 1414 if (xen_enabled()) {
e41d7c69 1415 *ram_addr = xen_ram_addr_from_mapcache(ptr);
1b5ec234 1416 return qemu_get_ram_block(*ram_addr)->mr;
712c2b41
SS
1417 }
1418
23887b79
PB
1419 block = ram_list.mru_block;
1420 if (block && block->host && host - block->host < block->length) {
1421 goto found;
1422 }
1423
a3161038 1424 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
432d268c
JN
1425 /* This case append when the block is not mapped. */
1426 if (block->host == NULL) {
1427 continue;
1428 }
f471a17e 1429 if (host - block->host < block->length) {
23887b79 1430 goto found;
f471a17e 1431 }
94a6b54f 1432 }
432d268c 1433
1b5ec234 1434 return NULL;
23887b79
PB
1435
1436found:
1437 *ram_addr = block->offset + (host - block->host);
1b5ec234 1438 return block->mr;
e890261f 1439}
f471a17e 1440
a8170e5e 1441static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
0e0df1e2 1442 uint64_t val, unsigned size)
9fa3e853 1443{
3a7d929e 1444 int dirty_flags;
f7c11b53 1445 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
3a7d929e 1446 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
0e0df1e2 1447 tb_invalidate_phys_page_fast(ram_addr, size);
f7c11b53 1448 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
3a7d929e 1449 }
0e0df1e2
AK
1450 switch (size) {
1451 case 1:
1452 stb_p(qemu_get_ram_ptr(ram_addr), val);
1453 break;
1454 case 2:
1455 stw_p(qemu_get_ram_ptr(ram_addr), val);
1456 break;
1457 case 4:
1458 stl_p(qemu_get_ram_ptr(ram_addr), val);
1459 break;
1460 default:
1461 abort();
3a7d929e 1462 }
f23db169 1463 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
f7c11b53 1464 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
f23db169
FB
1465 /* we remove the notdirty callback only if the code has been
1466 flushed */
4917cf44
AF
1467 if (dirty_flags == 0xff) {
1468 CPUArchState *env = current_cpu->env_ptr;
1469 tlb_set_dirty(env, env->mem_io_vaddr);
1470 }
9fa3e853
FB
1471}
1472
b018ddf6
PB
1473static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1474 unsigned size, bool is_write)
1475{
1476 return is_write;
1477}
1478
0e0df1e2 1479static const MemoryRegionOps notdirty_mem_ops = {
0e0df1e2 1480 .write = notdirty_mem_write,
b018ddf6 1481 .valid.accepts = notdirty_mem_accepts,
0e0df1e2 1482 .endianness = DEVICE_NATIVE_ENDIAN,
1ccde1cb
FB
1483};
1484
0f459d16 1485/* Generate a debug exception if a watchpoint has been hit. */
b4051334 1486static void check_watchpoint(int offset, int len_mask, int flags)
0f459d16 1487{
4917cf44 1488 CPUArchState *env = current_cpu->env_ptr;
06d55cc1 1489 target_ulong pc, cs_base;
0f459d16 1490 target_ulong vaddr;
a1d1bb31 1491 CPUWatchpoint *wp;
06d55cc1 1492 int cpu_flags;
0f459d16 1493
06d55cc1
AL
1494 if (env->watchpoint_hit) {
1495 /* We re-entered the check after replacing the TB. Now raise
1496 * the debug interrupt so that is will trigger after the
1497 * current instruction. */
c3affe56 1498 cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG);
06d55cc1
AL
1499 return;
1500 }
2e70f6ef 1501 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
72cf2d4f 1502 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
b4051334
AL
1503 if ((vaddr == (wp->vaddr & len_mask) ||
1504 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
6e140f28
AL
1505 wp->flags |= BP_WATCHPOINT_HIT;
1506 if (!env->watchpoint_hit) {
1507 env->watchpoint_hit = wp;
5a316526 1508 tb_check_watchpoint(env);
6e140f28
AL
1509 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
1510 env->exception_index = EXCP_DEBUG;
488d6577 1511 cpu_loop_exit(env);
6e140f28
AL
1512 } else {
1513 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1514 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
488d6577 1515 cpu_resume_from_signal(env, NULL);
6e140f28 1516 }
06d55cc1 1517 }
6e140f28
AL
1518 } else {
1519 wp->flags &= ~BP_WATCHPOINT_HIT;
0f459d16
PB
1520 }
1521 }
1522}
1523
6658ffb8
PB
1524/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1525 so these check for a hit then pass through to the normal out-of-line
1526 phys routines. */
a8170e5e 1527static uint64_t watch_mem_read(void *opaque, hwaddr addr,
1ec9b909 1528 unsigned size)
6658ffb8 1529{
1ec9b909
AK
1530 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1531 switch (size) {
1532 case 1: return ldub_phys(addr);
1533 case 2: return lduw_phys(addr);
1534 case 4: return ldl_phys(addr);
1535 default: abort();
1536 }
6658ffb8
PB
1537}
1538
a8170e5e 1539static void watch_mem_write(void *opaque, hwaddr addr,
1ec9b909 1540 uint64_t val, unsigned size)
6658ffb8 1541{
1ec9b909
AK
1542 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1543 switch (size) {
67364150
MF
1544 case 1:
1545 stb_phys(addr, val);
1546 break;
1547 case 2:
1548 stw_phys(addr, val);
1549 break;
1550 case 4:
1551 stl_phys(addr, val);
1552 break;
1ec9b909
AK
1553 default: abort();
1554 }
6658ffb8
PB
1555}
1556
1ec9b909
AK
1557static const MemoryRegionOps watch_mem_ops = {
1558 .read = watch_mem_read,
1559 .write = watch_mem_write,
1560 .endianness = DEVICE_NATIVE_ENDIAN,
6658ffb8 1561};
6658ffb8 1562
a8170e5e 1563static uint64_t subpage_read(void *opaque, hwaddr addr,
70c68e44 1564 unsigned len)
db7b5426 1565{
acc9d80b
JK
1566 subpage_t *subpage = opaque;
1567 uint8_t buf[4];
791af8c8 1568
db7b5426 1569#if defined(DEBUG_SUBPAGE)
acc9d80b
JK
1570 printf("%s: subpage %p len %d addr " TARGET_FMT_plx "\n", __func__,
1571 subpage, len, addr);
db7b5426 1572#endif
acc9d80b
JK
1573 address_space_read(subpage->as, addr + subpage->base, buf, len);
1574 switch (len) {
1575 case 1:
1576 return ldub_p(buf);
1577 case 2:
1578 return lduw_p(buf);
1579 case 4:
1580 return ldl_p(buf);
1581 default:
1582 abort();
1583 }
db7b5426
BS
1584}
1585
a8170e5e 1586static void subpage_write(void *opaque, hwaddr addr,
70c68e44 1587 uint64_t value, unsigned len)
db7b5426 1588{
acc9d80b
JK
1589 subpage_t *subpage = opaque;
1590 uint8_t buf[4];
1591
db7b5426 1592#if defined(DEBUG_SUBPAGE)
70c68e44 1593 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
acc9d80b
JK
1594 " value %"PRIx64"\n",
1595 __func__, subpage, len, addr, value);
db7b5426 1596#endif
acc9d80b
JK
1597 switch (len) {
1598 case 1:
1599 stb_p(buf, value);
1600 break;
1601 case 2:
1602 stw_p(buf, value);
1603 break;
1604 case 4:
1605 stl_p(buf, value);
1606 break;
1607 default:
1608 abort();
1609 }
1610 address_space_write(subpage->as, addr + subpage->base, buf, len);
db7b5426
BS
1611}
1612
c353e4cc
PB
1613static bool subpage_accepts(void *opaque, hwaddr addr,
1614 unsigned size, bool is_write)
1615{
acc9d80b 1616 subpage_t *subpage = opaque;
c353e4cc 1617#if defined(DEBUG_SUBPAGE)
acc9d80b
JK
1618 printf("%s: subpage %p %c len %d addr " TARGET_FMT_plx "\n",
1619 __func__, subpage, is_write ? 'w' : 'r', len, addr);
c353e4cc
PB
1620#endif
1621
acc9d80b
JK
1622 return address_space_access_valid(subpage->as, addr + subpage->base,
1623 size, is_write);
c353e4cc
PB
1624}
1625
70c68e44
AK
1626static const MemoryRegionOps subpage_ops = {
1627 .read = subpage_read,
1628 .write = subpage_write,
c353e4cc 1629 .valid.accepts = subpage_accepts,
70c68e44 1630 .endianness = DEVICE_NATIVE_ENDIAN,
db7b5426
BS
1631};
1632
c227f099 1633static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
5312bd8b 1634 uint16_t section)
db7b5426
BS
1635{
1636 int idx, eidx;
1637
1638 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1639 return -1;
1640 idx = SUBPAGE_IDX(start);
1641 eidx = SUBPAGE_IDX(end);
1642#if defined(DEBUG_SUBPAGE)
0bf9e31a 1643 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
db7b5426
BS
1644 mmio, start, end, idx, eidx, memory);
1645#endif
db7b5426 1646 for (; idx <= eidx; idx++) {
5312bd8b 1647 mmio->sub_section[idx] = section;
db7b5426
BS
1648 }
1649
1650 return 0;
1651}
1652
acc9d80b 1653static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
db7b5426 1654{
c227f099 1655 subpage_t *mmio;
db7b5426 1656
7267c094 1657 mmio = g_malloc0(sizeof(subpage_t));
1eec614b 1658
acc9d80b 1659 mmio->as = as;
1eec614b 1660 mmio->base = base;
2c9b15ca 1661 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
70c68e44 1662 "subpage", TARGET_PAGE_SIZE);
b3b00c78 1663 mmio->iomem.subpage = true;
db7b5426 1664#if defined(DEBUG_SUBPAGE)
1eec614b
AL
1665 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
1666 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
db7b5426 1667#endif
b41aac4f 1668 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
db7b5426
BS
1669
1670 return mmio;
1671}
1672
5312bd8b
AK
1673static uint16_t dummy_section(MemoryRegion *mr)
1674{
1675 MemoryRegionSection section = {
1676 .mr = mr,
1677 .offset_within_address_space = 0,
1678 .offset_within_region = 0,
052e87b0 1679 .size = int128_2_64(),
5312bd8b
AK
1680 };
1681
1682 return phys_section_add(&section);
1683}
1684
a8170e5e 1685MemoryRegion *iotlb_to_region(hwaddr index)
aa102231 1686{
0475d94f 1687 return address_space_memory.dispatch->sections[index & ~TARGET_PAGE_MASK].mr;
aa102231
AK
1688}
1689
e9179ce1
AK
1690static void io_mem_init(void)
1691{
2c9b15ca
PB
1692 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
1693 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
0e0df1e2 1694 "unassigned", UINT64_MAX);
2c9b15ca 1695 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
0e0df1e2 1696 "notdirty", UINT64_MAX);
2c9b15ca 1697 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
1ec9b909 1698 "watch", UINT64_MAX);
e9179ce1
AK
1699}
1700
ac1970fb 1701static void mem_begin(MemoryListener *listener)
00752703
PB
1702{
1703 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
1704 AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1);
1705
1706 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
1707 d->as = as;
1708 as->next_dispatch = d;
1709}
1710
1711static void mem_commit(MemoryListener *listener)
ac1970fb 1712{
89ae337a 1713 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
0475d94f
PB
1714 AddressSpaceDispatch *cur = as->dispatch;
1715 AddressSpaceDispatch *next = as->next_dispatch;
1716
1717 next->nodes = next_map.nodes;
1718 next->sections = next_map.sections;
ac1970fb 1719
0475d94f
PB
1720 as->dispatch = next;
1721 g_free(cur);
ac1970fb
AK
1722}
1723
50c1e149
AK
1724static void core_begin(MemoryListener *listener)
1725{
b41aac4f
LPF
1726 uint16_t n;
1727
6092666e
PB
1728 prev_map = g_new(PhysPageMap, 1);
1729 *prev_map = next_map;
1730
9affd6fc 1731 memset(&next_map, 0, sizeof(next_map));
b41aac4f
LPF
1732 n = dummy_section(&io_mem_unassigned);
1733 assert(n == PHYS_SECTION_UNASSIGNED);
1734 n = dummy_section(&io_mem_notdirty);
1735 assert(n == PHYS_SECTION_NOTDIRTY);
1736 n = dummy_section(&io_mem_rom);
1737 assert(n == PHYS_SECTION_ROM);
1738 n = dummy_section(&io_mem_watch);
1739 assert(n == PHYS_SECTION_WATCH);
50c1e149
AK
1740}
1741
9affd6fc
PB
1742/* This listener's commit run after the other AddressSpaceDispatch listeners'.
1743 * All AddressSpaceDispatch instances have switched to the next map.
1744 */
1745static void core_commit(MemoryListener *listener)
1746{
6092666e 1747 phys_sections_free(prev_map);
9affd6fc
PB
1748}
1749
1d71148e 1750static void tcg_commit(MemoryListener *listener)
50c1e149 1751{
182735ef 1752 CPUState *cpu;
117712c3
AK
1753
1754 /* since each CPU stores ram addresses in its TLB cache, we must
1755 reset the modified entries */
1756 /* XXX: slow ! */
182735ef
AF
1757 for (cpu = first_cpu; cpu != NULL; cpu = cpu->next_cpu) {
1758 CPUArchState *env = cpu->env_ptr;
1759
117712c3
AK
1760 tlb_flush(env, 1);
1761 }
50c1e149
AK
1762}
1763
93632747
AK
1764static void core_log_global_start(MemoryListener *listener)
1765{
1766 cpu_physical_memory_set_dirty_tracking(1);
1767}
1768
1769static void core_log_global_stop(MemoryListener *listener)
1770{
1771 cpu_physical_memory_set_dirty_tracking(0);
1772}
1773
93632747 1774static MemoryListener core_memory_listener = {
50c1e149 1775 .begin = core_begin,
9affd6fc 1776 .commit = core_commit,
93632747
AK
1777 .log_global_start = core_log_global_start,
1778 .log_global_stop = core_log_global_stop,
ac1970fb 1779 .priority = 1,
93632747
AK
1780};
1781
1d71148e
AK
1782static MemoryListener tcg_memory_listener = {
1783 .commit = tcg_commit,
1784};
1785
ac1970fb
AK
1786void address_space_init_dispatch(AddressSpace *as)
1787{
00752703 1788 as->dispatch = NULL;
89ae337a 1789 as->dispatch_listener = (MemoryListener) {
ac1970fb 1790 .begin = mem_begin,
00752703 1791 .commit = mem_commit,
ac1970fb
AK
1792 .region_add = mem_add,
1793 .region_nop = mem_add,
1794 .priority = 0,
1795 };
89ae337a 1796 memory_listener_register(&as->dispatch_listener, as);
ac1970fb
AK
1797}
1798
83f3c251
AK
1799void address_space_destroy_dispatch(AddressSpace *as)
1800{
1801 AddressSpaceDispatch *d = as->dispatch;
1802
89ae337a 1803 memory_listener_unregister(&as->dispatch_listener);
83f3c251
AK
1804 g_free(d);
1805 as->dispatch = NULL;
1806}
1807
62152b8a
AK
1808static void memory_map_init(void)
1809{
7267c094 1810 system_memory = g_malloc(sizeof(*system_memory));
2c9b15ca 1811 memory_region_init(system_memory, NULL, "system", INT64_MAX);
7dca8043 1812 address_space_init(&address_space_memory, system_memory, "memory");
309cb471 1813
7267c094 1814 system_io = g_malloc(sizeof(*system_io));
2c9b15ca 1815 memory_region_init(system_io, NULL, "io", 65536);
7dca8043 1816 address_space_init(&address_space_io, system_io, "I/O");
93632747 1817
f6790af6 1818 memory_listener_register(&core_memory_listener, &address_space_memory);
f6790af6 1819 memory_listener_register(&tcg_memory_listener, &address_space_memory);
62152b8a
AK
1820}
1821
1822MemoryRegion *get_system_memory(void)
1823{
1824 return system_memory;
1825}
1826
309cb471
AK
1827MemoryRegion *get_system_io(void)
1828{
1829 return system_io;
1830}
1831
e2eef170
PB
1832#endif /* !defined(CONFIG_USER_ONLY) */
1833
13eb76e0
FB
1834/* physical memory access (slow version, mainly for debug) */
1835#if defined(CONFIG_USER_ONLY)
9349b4f9 1836int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
a68fe89c 1837 uint8_t *buf, int len, int is_write)
13eb76e0
FB
1838{
1839 int l, flags;
1840 target_ulong page;
53a5960a 1841 void * p;
13eb76e0
FB
1842
1843 while (len > 0) {
1844 page = addr & TARGET_PAGE_MASK;
1845 l = (page + TARGET_PAGE_SIZE) - addr;
1846 if (l > len)
1847 l = len;
1848 flags = page_get_flags(page);
1849 if (!(flags & PAGE_VALID))
a68fe89c 1850 return -1;
13eb76e0
FB
1851 if (is_write) {
1852 if (!(flags & PAGE_WRITE))
a68fe89c 1853 return -1;
579a97f7 1854 /* XXX: this code should not depend on lock_user */
72fb7daa 1855 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
a68fe89c 1856 return -1;
72fb7daa
AJ
1857 memcpy(p, buf, l);
1858 unlock_user(p, addr, l);
13eb76e0
FB
1859 } else {
1860 if (!(flags & PAGE_READ))
a68fe89c 1861 return -1;
579a97f7 1862 /* XXX: this code should not depend on lock_user */
72fb7daa 1863 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
a68fe89c 1864 return -1;
72fb7daa 1865 memcpy(buf, p, l);
5b257578 1866 unlock_user(p, addr, 0);
13eb76e0
FB
1867 }
1868 len -= l;
1869 buf += l;
1870 addr += l;
1871 }
a68fe89c 1872 return 0;
13eb76e0 1873}
8df1cd07 1874
13eb76e0 1875#else
51d7a9eb 1876
a8170e5e
AK
1877static void invalidate_and_set_dirty(hwaddr addr,
1878 hwaddr length)
51d7a9eb
AP
1879{
1880 if (!cpu_physical_memory_is_dirty(addr)) {
1881 /* invalidate code */
1882 tb_invalidate_phys_page_range(addr, addr + length, 0);
1883 /* set dirty bit */
1884 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
1885 }
e226939d 1886 xen_modified_memory(addr, length);
51d7a9eb
AP
1887}
1888
2bbfa05d
PB
1889static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
1890{
1891 if (memory_region_is_ram(mr)) {
1892 return !(is_write && mr->readonly);
1893 }
1894 if (memory_region_is_romd(mr)) {
1895 return !is_write;
1896 }
1897
1898 return false;
1899}
1900
23326164 1901static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
82f2563f 1902{
e1622f4b 1903 unsigned access_size_max = mr->ops->valid.max_access_size;
23326164
RH
1904
1905 /* Regions are assumed to support 1-4 byte accesses unless
1906 otherwise specified. */
23326164
RH
1907 if (access_size_max == 0) {
1908 access_size_max = 4;
1909 }
1910
1911 /* Bound the maximum access by the alignment of the address. */
1912 if (!mr->ops->impl.unaligned) {
1913 unsigned align_size_max = addr & -addr;
1914 if (align_size_max != 0 && align_size_max < access_size_max) {
1915 access_size_max = align_size_max;
1916 }
82f2563f 1917 }
23326164
RH
1918
1919 /* Don't attempt accesses larger than the maximum. */
1920 if (l > access_size_max) {
1921 l = access_size_max;
82f2563f 1922 }
23326164
RH
1923
1924 return l;
82f2563f
PB
1925}
1926
fd8aaa76 1927bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
ac1970fb 1928 int len, bool is_write)
13eb76e0 1929{
149f54b5 1930 hwaddr l;
13eb76e0 1931 uint8_t *ptr;
791af8c8 1932 uint64_t val;
149f54b5 1933 hwaddr addr1;
5c8a00ce 1934 MemoryRegion *mr;
fd8aaa76 1935 bool error = false;
3b46e624 1936
13eb76e0 1937 while (len > 0) {
149f54b5 1938 l = len;
5c8a00ce 1939 mr = address_space_translate(as, addr, &addr1, &l, is_write);
3b46e624 1940
13eb76e0 1941 if (is_write) {
5c8a00ce
PB
1942 if (!memory_access_is_direct(mr, is_write)) {
1943 l = memory_access_size(mr, l, addr1);
4917cf44 1944 /* XXX: could force current_cpu to NULL to avoid
6a00d601 1945 potential bugs */
23326164
RH
1946 switch (l) {
1947 case 8:
1948 /* 64 bit write access */
1949 val = ldq_p(buf);
1950 error |= io_mem_write(mr, addr1, val, 8);
1951 break;
1952 case 4:
1c213d19 1953 /* 32 bit write access */
c27004ec 1954 val = ldl_p(buf);
5c8a00ce 1955 error |= io_mem_write(mr, addr1, val, 4);
23326164
RH
1956 break;
1957 case 2:
1c213d19 1958 /* 16 bit write access */
c27004ec 1959 val = lduw_p(buf);
5c8a00ce 1960 error |= io_mem_write(mr, addr1, val, 2);
23326164
RH
1961 break;
1962 case 1:
1c213d19 1963 /* 8 bit write access */
c27004ec 1964 val = ldub_p(buf);
5c8a00ce 1965 error |= io_mem_write(mr, addr1, val, 1);
23326164
RH
1966 break;
1967 default:
1968 abort();
13eb76e0 1969 }
2bbfa05d 1970 } else {
5c8a00ce 1971 addr1 += memory_region_get_ram_addr(mr);
13eb76e0 1972 /* RAM case */
5579c7f3 1973 ptr = qemu_get_ram_ptr(addr1);
13eb76e0 1974 memcpy(ptr, buf, l);
51d7a9eb 1975 invalidate_and_set_dirty(addr1, l);
13eb76e0
FB
1976 }
1977 } else {
5c8a00ce 1978 if (!memory_access_is_direct(mr, is_write)) {
13eb76e0 1979 /* I/O case */
5c8a00ce 1980 l = memory_access_size(mr, l, addr1);
23326164
RH
1981 switch (l) {
1982 case 8:
1983 /* 64 bit read access */
1984 error |= io_mem_read(mr, addr1, &val, 8);
1985 stq_p(buf, val);
1986 break;
1987 case 4:
13eb76e0 1988 /* 32 bit read access */
5c8a00ce 1989 error |= io_mem_read(mr, addr1, &val, 4);
c27004ec 1990 stl_p(buf, val);
23326164
RH
1991 break;
1992 case 2:
13eb76e0 1993 /* 16 bit read access */
5c8a00ce 1994 error |= io_mem_read(mr, addr1, &val, 2);
c27004ec 1995 stw_p(buf, val);
23326164
RH
1996 break;
1997 case 1:
1c213d19 1998 /* 8 bit read access */
5c8a00ce 1999 error |= io_mem_read(mr, addr1, &val, 1);
c27004ec 2000 stb_p(buf, val);
23326164
RH
2001 break;
2002 default:
2003 abort();
13eb76e0
FB
2004 }
2005 } else {
2006 /* RAM case */
5c8a00ce 2007 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
f3705d53 2008 memcpy(buf, ptr, l);
13eb76e0
FB
2009 }
2010 }
2011 len -= l;
2012 buf += l;
2013 addr += l;
2014 }
fd8aaa76
PB
2015
2016 return error;
13eb76e0 2017}
8df1cd07 2018
fd8aaa76 2019bool address_space_write(AddressSpace *as, hwaddr addr,
ac1970fb
AK
2020 const uint8_t *buf, int len)
2021{
fd8aaa76 2022 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
ac1970fb
AK
2023}
2024
fd8aaa76 2025bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
ac1970fb 2026{
fd8aaa76 2027 return address_space_rw(as, addr, buf, len, false);
ac1970fb
AK
2028}
2029
2030
a8170e5e 2031void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
ac1970fb
AK
2032 int len, int is_write)
2033{
fd8aaa76 2034 address_space_rw(&address_space_memory, addr, buf, len, is_write);
ac1970fb
AK
2035}
2036
d0ecd2aa 2037/* used for ROM loading : can write in RAM and ROM */
a8170e5e 2038void cpu_physical_memory_write_rom(hwaddr addr,
d0ecd2aa
FB
2039 const uint8_t *buf, int len)
2040{
149f54b5 2041 hwaddr l;
d0ecd2aa 2042 uint8_t *ptr;
149f54b5 2043 hwaddr addr1;
5c8a00ce 2044 MemoryRegion *mr;
3b46e624 2045
d0ecd2aa 2046 while (len > 0) {
149f54b5 2047 l = len;
5c8a00ce
PB
2048 mr = address_space_translate(&address_space_memory,
2049 addr, &addr1, &l, true);
3b46e624 2050
5c8a00ce
PB
2051 if (!(memory_region_is_ram(mr) ||
2052 memory_region_is_romd(mr))) {
d0ecd2aa
FB
2053 /* do nothing */
2054 } else {
5c8a00ce 2055 addr1 += memory_region_get_ram_addr(mr);
d0ecd2aa 2056 /* ROM/RAM case */
5579c7f3 2057 ptr = qemu_get_ram_ptr(addr1);
d0ecd2aa 2058 memcpy(ptr, buf, l);
51d7a9eb 2059 invalidate_and_set_dirty(addr1, l);
d0ecd2aa
FB
2060 }
2061 len -= l;
2062 buf += l;
2063 addr += l;
2064 }
2065}
2066
6d16c2f8 2067typedef struct {
d3e71559 2068 MemoryRegion *mr;
6d16c2f8 2069 void *buffer;
a8170e5e
AK
2070 hwaddr addr;
2071 hwaddr len;
6d16c2f8
AL
2072} BounceBuffer;
2073
2074static BounceBuffer bounce;
2075
ba223c29
AL
2076typedef struct MapClient {
2077 void *opaque;
2078 void (*callback)(void *opaque);
72cf2d4f 2079 QLIST_ENTRY(MapClient) link;
ba223c29
AL
2080} MapClient;
2081
72cf2d4f
BS
2082static QLIST_HEAD(map_client_list, MapClient) map_client_list
2083 = QLIST_HEAD_INITIALIZER(map_client_list);
ba223c29
AL
2084
2085void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2086{
7267c094 2087 MapClient *client = g_malloc(sizeof(*client));
ba223c29
AL
2088
2089 client->opaque = opaque;
2090 client->callback = callback;
72cf2d4f 2091 QLIST_INSERT_HEAD(&map_client_list, client, link);
ba223c29
AL
2092 return client;
2093}
2094
8b9c99d9 2095static void cpu_unregister_map_client(void *_client)
ba223c29
AL
2096{
2097 MapClient *client = (MapClient *)_client;
2098
72cf2d4f 2099 QLIST_REMOVE(client, link);
7267c094 2100 g_free(client);
ba223c29
AL
2101}
2102
2103static void cpu_notify_map_clients(void)
2104{
2105 MapClient *client;
2106
72cf2d4f
BS
2107 while (!QLIST_EMPTY(&map_client_list)) {
2108 client = QLIST_FIRST(&map_client_list);
ba223c29 2109 client->callback(client->opaque);
34d5e948 2110 cpu_unregister_map_client(client);
ba223c29
AL
2111 }
2112}
2113
51644ab7
PB
2114bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2115{
5c8a00ce 2116 MemoryRegion *mr;
51644ab7
PB
2117 hwaddr l, xlat;
2118
2119 while (len > 0) {
2120 l = len;
5c8a00ce
PB
2121 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2122 if (!memory_access_is_direct(mr, is_write)) {
2123 l = memory_access_size(mr, l, addr);
2124 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
51644ab7
PB
2125 return false;
2126 }
2127 }
2128
2129 len -= l;
2130 addr += l;
2131 }
2132 return true;
2133}
2134
6d16c2f8
AL
2135/* Map a physical memory region into a host virtual address.
2136 * May map a subset of the requested range, given by and returned in *plen.
2137 * May return NULL if resources needed to perform the mapping are exhausted.
2138 * Use only for reads OR writes - not for read-modify-write operations.
ba223c29
AL
2139 * Use cpu_register_map_client() to know when retrying the map operation is
2140 * likely to succeed.
6d16c2f8 2141 */
ac1970fb 2142void *address_space_map(AddressSpace *as,
a8170e5e
AK
2143 hwaddr addr,
2144 hwaddr *plen,
ac1970fb 2145 bool is_write)
6d16c2f8 2146{
a8170e5e 2147 hwaddr len = *plen;
e3127ae0
PB
2148 hwaddr done = 0;
2149 hwaddr l, xlat, base;
2150 MemoryRegion *mr, *this_mr;
2151 ram_addr_t raddr;
6d16c2f8 2152
e3127ae0
PB
2153 if (len == 0) {
2154 return NULL;
2155 }
38bee5dc 2156
e3127ae0
PB
2157 l = len;
2158 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2159 if (!memory_access_is_direct(mr, is_write)) {
2160 if (bounce.buffer) {
2161 return NULL;
6d16c2f8 2162 }
e3127ae0
PB
2163 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
2164 bounce.addr = addr;
2165 bounce.len = l;
d3e71559
PB
2166
2167 memory_region_ref(mr);
2168 bounce.mr = mr;
e3127ae0
PB
2169 if (!is_write) {
2170 address_space_read(as, addr, bounce.buffer, l);
8ab934f9 2171 }
6d16c2f8 2172
e3127ae0
PB
2173 *plen = l;
2174 return bounce.buffer;
2175 }
2176
2177 base = xlat;
2178 raddr = memory_region_get_ram_addr(mr);
2179
2180 for (;;) {
6d16c2f8
AL
2181 len -= l;
2182 addr += l;
e3127ae0
PB
2183 done += l;
2184 if (len == 0) {
2185 break;
2186 }
2187
2188 l = len;
2189 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2190 if (this_mr != mr || xlat != base + done) {
2191 break;
2192 }
6d16c2f8 2193 }
e3127ae0 2194
d3e71559 2195 memory_region_ref(mr);
e3127ae0
PB
2196 *plen = done;
2197 return qemu_ram_ptr_length(raddr + base, plen);
6d16c2f8
AL
2198}
2199
ac1970fb 2200/* Unmaps a memory region previously mapped by address_space_map().
6d16c2f8
AL
2201 * Will also mark the memory as dirty if is_write == 1. access_len gives
2202 * the amount of memory that was actually read or written by the caller.
2203 */
a8170e5e
AK
2204void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2205 int is_write, hwaddr access_len)
6d16c2f8
AL
2206{
2207 if (buffer != bounce.buffer) {
d3e71559
PB
2208 MemoryRegion *mr;
2209 ram_addr_t addr1;
2210
2211 mr = qemu_ram_addr_from_host(buffer, &addr1);
2212 assert(mr != NULL);
6d16c2f8 2213 if (is_write) {
6d16c2f8
AL
2214 while (access_len) {
2215 unsigned l;
2216 l = TARGET_PAGE_SIZE;
2217 if (l > access_len)
2218 l = access_len;
51d7a9eb 2219 invalidate_and_set_dirty(addr1, l);
6d16c2f8
AL
2220 addr1 += l;
2221 access_len -= l;
2222 }
2223 }
868bb33f 2224 if (xen_enabled()) {
e41d7c69 2225 xen_invalidate_map_cache_entry(buffer);
050a0ddf 2226 }
d3e71559 2227 memory_region_unref(mr);
6d16c2f8
AL
2228 return;
2229 }
2230 if (is_write) {
ac1970fb 2231 address_space_write(as, bounce.addr, bounce.buffer, access_len);
6d16c2f8 2232 }
f8a83245 2233 qemu_vfree(bounce.buffer);
6d16c2f8 2234 bounce.buffer = NULL;
d3e71559 2235 memory_region_unref(bounce.mr);
ba223c29 2236 cpu_notify_map_clients();
6d16c2f8 2237}
d0ecd2aa 2238
a8170e5e
AK
2239void *cpu_physical_memory_map(hwaddr addr,
2240 hwaddr *plen,
ac1970fb
AK
2241 int is_write)
2242{
2243 return address_space_map(&address_space_memory, addr, plen, is_write);
2244}
2245
a8170e5e
AK
2246void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2247 int is_write, hwaddr access_len)
ac1970fb
AK
2248{
2249 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2250}
2251
8df1cd07 2252/* warning: addr must be aligned */
a8170e5e 2253static inline uint32_t ldl_phys_internal(hwaddr addr,
1e78bcc1 2254 enum device_endian endian)
8df1cd07 2255{
8df1cd07 2256 uint8_t *ptr;
791af8c8 2257 uint64_t val;
5c8a00ce 2258 MemoryRegion *mr;
149f54b5
PB
2259 hwaddr l = 4;
2260 hwaddr addr1;
8df1cd07 2261
5c8a00ce
PB
2262 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2263 false);
2264 if (l < 4 || !memory_access_is_direct(mr, false)) {
8df1cd07 2265 /* I/O case */
5c8a00ce 2266 io_mem_read(mr, addr1, &val, 4);
1e78bcc1
AG
2267#if defined(TARGET_WORDS_BIGENDIAN)
2268 if (endian == DEVICE_LITTLE_ENDIAN) {
2269 val = bswap32(val);
2270 }
2271#else
2272 if (endian == DEVICE_BIG_ENDIAN) {
2273 val = bswap32(val);
2274 }
2275#endif
8df1cd07
FB
2276 } else {
2277 /* RAM case */
5c8a00ce 2278 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
06ef3525 2279 & TARGET_PAGE_MASK)
149f54b5 2280 + addr1);
1e78bcc1
AG
2281 switch (endian) {
2282 case DEVICE_LITTLE_ENDIAN:
2283 val = ldl_le_p(ptr);
2284 break;
2285 case DEVICE_BIG_ENDIAN:
2286 val = ldl_be_p(ptr);
2287 break;
2288 default:
2289 val = ldl_p(ptr);
2290 break;
2291 }
8df1cd07
FB
2292 }
2293 return val;
2294}
2295
a8170e5e 2296uint32_t ldl_phys(hwaddr addr)
1e78bcc1
AG
2297{
2298 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2299}
2300
a8170e5e 2301uint32_t ldl_le_phys(hwaddr addr)
1e78bcc1
AG
2302{
2303 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2304}
2305
a8170e5e 2306uint32_t ldl_be_phys(hwaddr addr)
1e78bcc1
AG
2307{
2308 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
2309}
2310
84b7b8e7 2311/* warning: addr must be aligned */
a8170e5e 2312static inline uint64_t ldq_phys_internal(hwaddr addr,
1e78bcc1 2313 enum device_endian endian)
84b7b8e7 2314{
84b7b8e7
FB
2315 uint8_t *ptr;
2316 uint64_t val;
5c8a00ce 2317 MemoryRegion *mr;
149f54b5
PB
2318 hwaddr l = 8;
2319 hwaddr addr1;
84b7b8e7 2320
5c8a00ce
PB
2321 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2322 false);
2323 if (l < 8 || !memory_access_is_direct(mr, false)) {
84b7b8e7 2324 /* I/O case */
5c8a00ce 2325 io_mem_read(mr, addr1, &val, 8);
968a5627
PB
2326#if defined(TARGET_WORDS_BIGENDIAN)
2327 if (endian == DEVICE_LITTLE_ENDIAN) {
2328 val = bswap64(val);
2329 }
2330#else
2331 if (endian == DEVICE_BIG_ENDIAN) {
2332 val = bswap64(val);
2333 }
84b7b8e7
FB
2334#endif
2335 } else {
2336 /* RAM case */
5c8a00ce 2337 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
06ef3525 2338 & TARGET_PAGE_MASK)
149f54b5 2339 + addr1);
1e78bcc1
AG
2340 switch (endian) {
2341 case DEVICE_LITTLE_ENDIAN:
2342 val = ldq_le_p(ptr);
2343 break;
2344 case DEVICE_BIG_ENDIAN:
2345 val = ldq_be_p(ptr);
2346 break;
2347 default:
2348 val = ldq_p(ptr);
2349 break;
2350 }
84b7b8e7
FB
2351 }
2352 return val;
2353}
2354
a8170e5e 2355uint64_t ldq_phys(hwaddr addr)
1e78bcc1
AG
2356{
2357 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2358}
2359
a8170e5e 2360uint64_t ldq_le_phys(hwaddr addr)
1e78bcc1
AG
2361{
2362 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2363}
2364
a8170e5e 2365uint64_t ldq_be_phys(hwaddr addr)
1e78bcc1
AG
2366{
2367 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
2368}
2369
aab33094 2370/* XXX: optimize */
a8170e5e 2371uint32_t ldub_phys(hwaddr addr)
aab33094
FB
2372{
2373 uint8_t val;
2374 cpu_physical_memory_read(addr, &val, 1);
2375 return val;
2376}
2377
733f0b02 2378/* warning: addr must be aligned */
a8170e5e 2379static inline uint32_t lduw_phys_internal(hwaddr addr,
1e78bcc1 2380 enum device_endian endian)
aab33094 2381{
733f0b02
MT
2382 uint8_t *ptr;
2383 uint64_t val;
5c8a00ce 2384 MemoryRegion *mr;
149f54b5
PB
2385 hwaddr l = 2;
2386 hwaddr addr1;
733f0b02 2387
5c8a00ce
PB
2388 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2389 false);
2390 if (l < 2 || !memory_access_is_direct(mr, false)) {
733f0b02 2391 /* I/O case */
5c8a00ce 2392 io_mem_read(mr, addr1, &val, 2);
1e78bcc1
AG
2393#if defined(TARGET_WORDS_BIGENDIAN)
2394 if (endian == DEVICE_LITTLE_ENDIAN) {
2395 val = bswap16(val);
2396 }
2397#else
2398 if (endian == DEVICE_BIG_ENDIAN) {
2399 val = bswap16(val);
2400 }
2401#endif
733f0b02
MT
2402 } else {
2403 /* RAM case */
5c8a00ce 2404 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
06ef3525 2405 & TARGET_PAGE_MASK)
149f54b5 2406 + addr1);
1e78bcc1
AG
2407 switch (endian) {
2408 case DEVICE_LITTLE_ENDIAN:
2409 val = lduw_le_p(ptr);
2410 break;
2411 case DEVICE_BIG_ENDIAN:
2412 val = lduw_be_p(ptr);
2413 break;
2414 default:
2415 val = lduw_p(ptr);
2416 break;
2417 }
733f0b02
MT
2418 }
2419 return val;
aab33094
FB
2420}
2421
a8170e5e 2422uint32_t lduw_phys(hwaddr addr)
1e78bcc1
AG
2423{
2424 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2425}
2426
a8170e5e 2427uint32_t lduw_le_phys(hwaddr addr)
1e78bcc1
AG
2428{
2429 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2430}
2431
a8170e5e 2432uint32_t lduw_be_phys(hwaddr addr)
1e78bcc1
AG
2433{
2434 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
2435}
2436
8df1cd07
FB
2437/* warning: addr must be aligned. The ram page is not masked as dirty
2438 and the code inside is not invalidated. It is useful if the dirty
2439 bits are used to track modified PTEs */
a8170e5e 2440void stl_phys_notdirty(hwaddr addr, uint32_t val)
8df1cd07 2441{
8df1cd07 2442 uint8_t *ptr;
5c8a00ce 2443 MemoryRegion *mr;
149f54b5
PB
2444 hwaddr l = 4;
2445 hwaddr addr1;
8df1cd07 2446
5c8a00ce
PB
2447 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2448 true);
2449 if (l < 4 || !memory_access_is_direct(mr, true)) {
2450 io_mem_write(mr, addr1, val, 4);
8df1cd07 2451 } else {
5c8a00ce 2452 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
5579c7f3 2453 ptr = qemu_get_ram_ptr(addr1);
8df1cd07 2454 stl_p(ptr, val);
74576198
AL
2455
2456 if (unlikely(in_migration)) {
2457 if (!cpu_physical_memory_is_dirty(addr1)) {
2458 /* invalidate code */
2459 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2460 /* set dirty bit */
f7c11b53
YT
2461 cpu_physical_memory_set_dirty_flags(
2462 addr1, (0xff & ~CODE_DIRTY_FLAG));
74576198
AL
2463 }
2464 }
8df1cd07
FB
2465 }
2466}
2467
2468/* warning: addr must be aligned */
a8170e5e 2469static inline void stl_phys_internal(hwaddr addr, uint32_t val,
1e78bcc1 2470 enum device_endian endian)
8df1cd07 2471{
8df1cd07 2472 uint8_t *ptr;
5c8a00ce 2473 MemoryRegion *mr;
149f54b5
PB
2474 hwaddr l = 4;
2475 hwaddr addr1;
8df1cd07 2476
5c8a00ce
PB
2477 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2478 true);
2479 if (l < 4 || !memory_access_is_direct(mr, true)) {
1e78bcc1
AG
2480#if defined(TARGET_WORDS_BIGENDIAN)
2481 if (endian == DEVICE_LITTLE_ENDIAN) {
2482 val = bswap32(val);
2483 }
2484#else
2485 if (endian == DEVICE_BIG_ENDIAN) {
2486 val = bswap32(val);
2487 }
2488#endif
5c8a00ce 2489 io_mem_write(mr, addr1, val, 4);
8df1cd07 2490 } else {
8df1cd07 2491 /* RAM case */
5c8a00ce 2492 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
5579c7f3 2493 ptr = qemu_get_ram_ptr(addr1);
1e78bcc1
AG
2494 switch (endian) {
2495 case DEVICE_LITTLE_ENDIAN:
2496 stl_le_p(ptr, val);
2497 break;
2498 case DEVICE_BIG_ENDIAN:
2499 stl_be_p(ptr, val);
2500 break;
2501 default:
2502 stl_p(ptr, val);
2503 break;
2504 }
51d7a9eb 2505 invalidate_and_set_dirty(addr1, 4);
8df1cd07
FB
2506 }
2507}
2508
a8170e5e 2509void stl_phys(hwaddr addr, uint32_t val)
1e78bcc1
AG
2510{
2511 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2512}
2513
a8170e5e 2514void stl_le_phys(hwaddr addr, uint32_t val)
1e78bcc1
AG
2515{
2516 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2517}
2518
a8170e5e 2519void stl_be_phys(hwaddr addr, uint32_t val)
1e78bcc1
AG
2520{
2521 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2522}
2523
aab33094 2524/* XXX: optimize */
a8170e5e 2525void stb_phys(hwaddr addr, uint32_t val)
aab33094
FB
2526{
2527 uint8_t v = val;
2528 cpu_physical_memory_write(addr, &v, 1);
2529}
2530
733f0b02 2531/* warning: addr must be aligned */
a8170e5e 2532static inline void stw_phys_internal(hwaddr addr, uint32_t val,
1e78bcc1 2533 enum device_endian endian)
aab33094 2534{
733f0b02 2535 uint8_t *ptr;
5c8a00ce 2536 MemoryRegion *mr;
149f54b5
PB
2537 hwaddr l = 2;
2538 hwaddr addr1;
733f0b02 2539
5c8a00ce
PB
2540 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2541 true);
2542 if (l < 2 || !memory_access_is_direct(mr, true)) {
1e78bcc1
AG
2543#if defined(TARGET_WORDS_BIGENDIAN)
2544 if (endian == DEVICE_LITTLE_ENDIAN) {
2545 val = bswap16(val);
2546 }
2547#else
2548 if (endian == DEVICE_BIG_ENDIAN) {
2549 val = bswap16(val);
2550 }
2551#endif
5c8a00ce 2552 io_mem_write(mr, addr1, val, 2);
733f0b02 2553 } else {
733f0b02 2554 /* RAM case */
5c8a00ce 2555 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
733f0b02 2556 ptr = qemu_get_ram_ptr(addr1);
1e78bcc1
AG
2557 switch (endian) {
2558 case DEVICE_LITTLE_ENDIAN:
2559 stw_le_p(ptr, val);
2560 break;
2561 case DEVICE_BIG_ENDIAN:
2562 stw_be_p(ptr, val);
2563 break;
2564 default:
2565 stw_p(ptr, val);
2566 break;
2567 }
51d7a9eb 2568 invalidate_and_set_dirty(addr1, 2);
733f0b02 2569 }
aab33094
FB
2570}
2571
a8170e5e 2572void stw_phys(hwaddr addr, uint32_t val)
1e78bcc1
AG
2573{
2574 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2575}
2576
a8170e5e 2577void stw_le_phys(hwaddr addr, uint32_t val)
1e78bcc1
AG
2578{
2579 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2580}
2581
a8170e5e 2582void stw_be_phys(hwaddr addr, uint32_t val)
1e78bcc1
AG
2583{
2584 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2585}
2586
aab33094 2587/* XXX: optimize */
a8170e5e 2588void stq_phys(hwaddr addr, uint64_t val)
aab33094
FB
2589{
2590 val = tswap64(val);
71d2b725 2591 cpu_physical_memory_write(addr, &val, 8);
aab33094
FB
2592}
2593
a8170e5e 2594void stq_le_phys(hwaddr addr, uint64_t val)
1e78bcc1
AG
2595{
2596 val = cpu_to_le64(val);
2597 cpu_physical_memory_write(addr, &val, 8);
2598}
2599
a8170e5e 2600void stq_be_phys(hwaddr addr, uint64_t val)
1e78bcc1
AG
2601{
2602 val = cpu_to_be64(val);
2603 cpu_physical_memory_write(addr, &val, 8);
2604}
2605
5e2972fd 2606/* virtual memory access for debug (includes writing to ROM) */
9349b4f9 2607int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
b448f2f3 2608 uint8_t *buf, int len, int is_write)
13eb76e0
FB
2609{
2610 int l;
a8170e5e 2611 hwaddr phys_addr;
9b3c35e0 2612 target_ulong page;
13eb76e0
FB
2613
2614 while (len > 0) {
2615 page = addr & TARGET_PAGE_MASK;
2616 phys_addr = cpu_get_phys_page_debug(env, page);
2617 /* if no physical page mapped, return an error */
2618 if (phys_addr == -1)
2619 return -1;
2620 l = (page + TARGET_PAGE_SIZE) - addr;
2621 if (l > len)
2622 l = len;
5e2972fd 2623 phys_addr += (addr & ~TARGET_PAGE_MASK);
5e2972fd
AL
2624 if (is_write)
2625 cpu_physical_memory_write_rom(phys_addr, buf, l);
2626 else
5e2972fd 2627 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
13eb76e0
FB
2628 len -= l;
2629 buf += l;
2630 addr += l;
2631 }
2632 return 0;
2633}
a68fe89c 2634#endif
13eb76e0 2635
8e4a424b
BS
2636#if !defined(CONFIG_USER_ONLY)
2637
2638/*
2639 * A helper function for the _utterly broken_ virtio device model to find out if
2640 * it's running on a big endian machine. Don't do this at home kids!
2641 */
2642bool virtio_is_big_endian(void);
2643bool virtio_is_big_endian(void)
2644{
2645#if defined(TARGET_WORDS_BIGENDIAN)
2646 return true;
2647#else
2648 return false;
2649#endif
2650}
2651
2652#endif
2653
76f35538 2654#ifndef CONFIG_USER_ONLY
a8170e5e 2655bool cpu_physical_memory_is_io(hwaddr phys_addr)
76f35538 2656{
5c8a00ce 2657 MemoryRegion*mr;
149f54b5 2658 hwaddr l = 1;
76f35538 2659
5c8a00ce
PB
2660 mr = address_space_translate(&address_space_memory,
2661 phys_addr, &phys_addr, &l, false);
76f35538 2662
5c8a00ce
PB
2663 return !(memory_region_is_ram(mr) ||
2664 memory_region_is_romd(mr));
76f35538 2665}
bd2fa51f
MH
2666
2667void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2668{
2669 RAMBlock *block;
2670
2671 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2672 func(block->host, block->offset, block->length, opaque);
2673 }
2674}
ec3f8c99 2675#endif