]> git.proxmox.com Git - qemu.git/blame - exec.c
Merge remote-tracking branch 'jliu/or32' into staging
[qemu.git] / exec.c
CommitLineData
54936004 1/*
5b6dd868 2 * Virtual page mapping
5fafdf24 3 *
54936004
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
54936004 18 */
67b915a5 19#include "config.h"
d5a8f07c
FB
20#ifdef _WIN32
21#include <windows.h>
22#else
a98d49b1 23#include <sys/types.h>
d5a8f07c
FB
24#include <sys/mman.h>
25#endif
54936004 26
055403b2 27#include "qemu-common.h"
6180a181 28#include "cpu.h"
b67d9a52 29#include "tcg.h"
b3c7724c 30#include "hw/hw.h"
cc9e98cb 31#include "hw/qdev.h"
1de7afc9 32#include "qemu/osdep.h"
9c17d615 33#include "sysemu/kvm.h"
2ff3de68 34#include "sysemu/sysemu.h"
0d09e41a 35#include "hw/xen/xen.h"
1de7afc9
PB
36#include "qemu/timer.h"
37#include "qemu/config-file.h"
022c62cb 38#include "exec/memory.h"
9c17d615 39#include "sysemu/dma.h"
022c62cb 40#include "exec/address-spaces.h"
53a5960a
PB
41#if defined(CONFIG_USER_ONLY)
42#include <qemu.h>
432d268c 43#else /* !CONFIG_USER_ONLY */
9c17d615 44#include "sysemu/xen-mapcache.h"
6506e4f9 45#include "trace.h"
53a5960a 46#endif
0d6d3c87 47#include "exec/cpu-all.h"
54936004 48
022c62cb 49#include "exec/cputlb.h"
5b6dd868 50#include "translate-all.h"
0cac1b66 51
022c62cb 52#include "exec/memory-internal.h"
67d95c15 53
db7b5426 54//#define DEBUG_SUBPAGE
1196be37 55
e2eef170 56#if !defined(CONFIG_USER_ONLY)
74576198 57static int in_migration;
94a6b54f 58
a3161038 59RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
62152b8a
AK
60
61static MemoryRegion *system_memory;
309cb471 62static MemoryRegion *system_io;
62152b8a 63
f6790af6
AK
64AddressSpace address_space_io;
65AddressSpace address_space_memory;
2673a5da 66
0844e007 67MemoryRegion io_mem_rom, io_mem_notdirty;
acc9d80b 68static MemoryRegion io_mem_unassigned;
0e0df1e2 69
e2eef170 70#endif
9fa3e853 71
bdc44640 72struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
6a00d601
FB
73/* current CPU in the current thread. It is only valid inside
74 cpu_exec() */
4917cf44 75DEFINE_TLS(CPUState *, current_cpu);
2e70f6ef 76/* 0 = Do not count executed instructions.
bf20dc07 77 1 = Precise instruction counting.
2e70f6ef 78 2 = Adaptive rate instruction counting. */
5708fc66 79int use_icount;
6a00d601 80
e2eef170 81#if !defined(CONFIG_USER_ONLY)
4346ae3e 82
1db8abb1
PB
83typedef struct PhysPageEntry PhysPageEntry;
84
85struct PhysPageEntry {
86 uint16_t is_leaf : 1;
87 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
88 uint16_t ptr : 15;
89};
90
0475d94f
PB
91typedef PhysPageEntry Node[L2_SIZE];
92
1db8abb1
PB
93struct AddressSpaceDispatch {
94 /* This is a multi-level map on the physical address space.
95 * The bottom level has pointers to MemoryRegionSections.
96 */
97 PhysPageEntry phys_map;
0475d94f
PB
98 Node *nodes;
99 MemoryRegionSection *sections;
acc9d80b 100 AddressSpace *as;
1db8abb1
PB
101};
102
90260c6c
JK
103#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
104typedef struct subpage_t {
105 MemoryRegion iomem;
acc9d80b 106 AddressSpace *as;
90260c6c
JK
107 hwaddr base;
108 uint16_t sub_section[TARGET_PAGE_SIZE];
109} subpage_t;
110
b41aac4f
LPF
111#define PHYS_SECTION_UNASSIGNED 0
112#define PHYS_SECTION_NOTDIRTY 1
113#define PHYS_SECTION_ROM 2
114#define PHYS_SECTION_WATCH 3
5312bd8b 115
9affd6fc
PB
116typedef struct PhysPageMap {
117 unsigned sections_nb;
118 unsigned sections_nb_alloc;
119 unsigned nodes_nb;
120 unsigned nodes_nb_alloc;
121 Node *nodes;
122 MemoryRegionSection *sections;
123} PhysPageMap;
124
6092666e 125static PhysPageMap *prev_map;
9affd6fc 126static PhysPageMap next_map;
d6f2ea22 127
07f07b31 128#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
d6f2ea22 129
e2eef170 130static void io_mem_init(void);
62152b8a 131static void memory_map_init(void);
8b9c99d9 132static void *qemu_safe_ram_ptr(ram_addr_t addr);
e2eef170 133
1ec9b909 134static MemoryRegion io_mem_watch;
6658ffb8 135#endif
fd6ce8f6 136
6d9a1304 137#if !defined(CONFIG_USER_ONLY)
d6f2ea22 138
f7bf5461 139static void phys_map_node_reserve(unsigned nodes)
d6f2ea22 140{
9affd6fc
PB
141 if (next_map.nodes_nb + nodes > next_map.nodes_nb_alloc) {
142 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc * 2,
143 16);
144 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc,
145 next_map.nodes_nb + nodes);
146 next_map.nodes = g_renew(Node, next_map.nodes,
147 next_map.nodes_nb_alloc);
d6f2ea22 148 }
f7bf5461
AK
149}
150
151static uint16_t phys_map_node_alloc(void)
152{
153 unsigned i;
154 uint16_t ret;
155
9affd6fc 156 ret = next_map.nodes_nb++;
f7bf5461 157 assert(ret != PHYS_MAP_NODE_NIL);
9affd6fc 158 assert(ret != next_map.nodes_nb_alloc);
d6f2ea22 159 for (i = 0; i < L2_SIZE; ++i) {
9affd6fc
PB
160 next_map.nodes[ret][i].is_leaf = 0;
161 next_map.nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
d6f2ea22 162 }
f7bf5461 163 return ret;
d6f2ea22
AK
164}
165
a8170e5e
AK
166static void phys_page_set_level(PhysPageEntry *lp, hwaddr *index,
167 hwaddr *nb, uint16_t leaf,
2999097b 168 int level)
f7bf5461
AK
169{
170 PhysPageEntry *p;
171 int i;
a8170e5e 172 hwaddr step = (hwaddr)1 << (level * L2_BITS);
108c49b8 173
07f07b31 174 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
c19e8800 175 lp->ptr = phys_map_node_alloc();
9affd6fc 176 p = next_map.nodes[lp->ptr];
f7bf5461
AK
177 if (level == 0) {
178 for (i = 0; i < L2_SIZE; i++) {
07f07b31 179 p[i].is_leaf = 1;
b41aac4f 180 p[i].ptr = PHYS_SECTION_UNASSIGNED;
4346ae3e 181 }
67c4d23c 182 }
f7bf5461 183 } else {
9affd6fc 184 p = next_map.nodes[lp->ptr];
92e873b9 185 }
2999097b 186 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
f7bf5461 187
2999097b 188 while (*nb && lp < &p[L2_SIZE]) {
07f07b31
AK
189 if ((*index & (step - 1)) == 0 && *nb >= step) {
190 lp->is_leaf = true;
c19e8800 191 lp->ptr = leaf;
07f07b31
AK
192 *index += step;
193 *nb -= step;
2999097b
AK
194 } else {
195 phys_page_set_level(lp, index, nb, leaf, level - 1);
196 }
197 ++lp;
f7bf5461
AK
198 }
199}
200
ac1970fb 201static void phys_page_set(AddressSpaceDispatch *d,
a8170e5e 202 hwaddr index, hwaddr nb,
2999097b 203 uint16_t leaf)
f7bf5461 204{
2999097b 205 /* Wildly overreserve - it doesn't matter much. */
07f07b31 206 phys_map_node_reserve(3 * P_L2_LEVELS);
5cd2c5b6 207
ac1970fb 208 phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
92e873b9
FB
209}
210
9affd6fc
PB
211static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr index,
212 Node *nodes, MemoryRegionSection *sections)
92e873b9 213{
31ab2b4a
AK
214 PhysPageEntry *p;
215 int i;
f1f6e3b8 216
07f07b31 217 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
c19e8800 218 if (lp.ptr == PHYS_MAP_NODE_NIL) {
9affd6fc 219 return &sections[PHYS_SECTION_UNASSIGNED];
31ab2b4a 220 }
9affd6fc 221 p = nodes[lp.ptr];
31ab2b4a 222 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
5312bd8b 223 }
9affd6fc 224 return &sections[lp.ptr];
f3705d53
AK
225}
226
e5548617
BS
227bool memory_region_is_unassigned(MemoryRegion *mr)
228{
2a8e7499 229 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
5b6dd868 230 && mr != &io_mem_watch;
fd6ce8f6 231}
149f54b5 232
c7086b4a 233static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
90260c6c
JK
234 hwaddr addr,
235 bool resolve_subpage)
9f029603 236{
90260c6c
JK
237 MemoryRegionSection *section;
238 subpage_t *subpage;
239
0475d94f
PB
240 section = phys_page_find(d->phys_map, addr >> TARGET_PAGE_BITS,
241 d->nodes, d->sections);
90260c6c
JK
242 if (resolve_subpage && section->mr->subpage) {
243 subpage = container_of(section->mr, subpage_t, iomem);
0475d94f 244 section = &d->sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
90260c6c
JK
245 }
246 return section;
9f029603
JK
247}
248
90260c6c 249static MemoryRegionSection *
c7086b4a 250address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
90260c6c 251 hwaddr *plen, bool resolve_subpage)
149f54b5
PB
252{
253 MemoryRegionSection *section;
254 Int128 diff;
255
c7086b4a 256 section = address_space_lookup_region(d, addr, resolve_subpage);
149f54b5
PB
257 /* Compute offset within MemoryRegionSection */
258 addr -= section->offset_within_address_space;
259
260 /* Compute offset within MemoryRegion */
261 *xlat = addr + section->offset_within_region;
262
263 diff = int128_sub(section->mr->size, int128_make64(addr));
3752a036 264 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
149f54b5
PB
265 return section;
266}
90260c6c 267
5c8a00ce
PB
268MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
269 hwaddr *xlat, hwaddr *plen,
270 bool is_write)
90260c6c 271{
30951157
AK
272 IOMMUTLBEntry iotlb;
273 MemoryRegionSection *section;
274 MemoryRegion *mr;
275 hwaddr len = *plen;
276
277 for (;;) {
c7086b4a 278 section = address_space_translate_internal(as->dispatch, addr, &addr, plen, true);
30951157
AK
279 mr = section->mr;
280
281 if (!mr->iommu_ops) {
282 break;
283 }
284
285 iotlb = mr->iommu_ops->translate(mr, addr);
286 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
287 | (addr & iotlb.addr_mask));
288 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
289 if (!(iotlb.perm & (1 << is_write))) {
290 mr = &io_mem_unassigned;
291 break;
292 }
293
294 as = iotlb.target_as;
295 }
296
297 *plen = len;
298 *xlat = addr;
299 return mr;
90260c6c
JK
300}
301
302MemoryRegionSection *
303address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
304 hwaddr *plen)
305{
30951157 306 MemoryRegionSection *section;
c7086b4a 307 section = address_space_translate_internal(as->dispatch, addr, xlat, plen, false);
30951157
AK
308
309 assert(!section->mr->iommu_ops);
310 return section;
90260c6c 311}
5b6dd868 312#endif
fd6ce8f6 313
5b6dd868 314void cpu_exec_init_all(void)
fdbb84d1 315{
5b6dd868 316#if !defined(CONFIG_USER_ONLY)
b2a8658e 317 qemu_mutex_init(&ram_list.mutex);
5b6dd868
BS
318 memory_map_init();
319 io_mem_init();
fdbb84d1 320#endif
5b6dd868 321}
fdbb84d1 322
b170fce3 323#if !defined(CONFIG_USER_ONLY)
5b6dd868
BS
324
325static int cpu_common_post_load(void *opaque, int version_id)
fd6ce8f6 326{
259186a7 327 CPUState *cpu = opaque;
a513fe19 328
5b6dd868
BS
329 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
330 version_id is increased. */
259186a7
AF
331 cpu->interrupt_request &= ~0x01;
332 tlb_flush(cpu->env_ptr, 1);
5b6dd868
BS
333
334 return 0;
a513fe19 335}
7501267e 336
1a1562f5 337const VMStateDescription vmstate_cpu_common = {
5b6dd868
BS
338 .name = "cpu_common",
339 .version_id = 1,
340 .minimum_version_id = 1,
341 .minimum_version_id_old = 1,
342 .post_load = cpu_common_post_load,
343 .fields = (VMStateField []) {
259186a7
AF
344 VMSTATE_UINT32(halted, CPUState),
345 VMSTATE_UINT32(interrupt_request, CPUState),
5b6dd868
BS
346 VMSTATE_END_OF_LIST()
347 }
348};
1a1562f5 349
5b6dd868 350#endif
ea041c0e 351
38d8f5c8 352CPUState *qemu_get_cpu(int index)
ea041c0e 353{
bdc44640 354 CPUState *cpu;
ea041c0e 355
bdc44640 356 CPU_FOREACH(cpu) {
55e5c285 357 if (cpu->cpu_index == index) {
bdc44640 358 return cpu;
55e5c285 359 }
ea041c0e 360 }
5b6dd868 361
bdc44640 362 return NULL;
ea041c0e
FB
363}
364
5b6dd868 365void cpu_exec_init(CPUArchState *env)
ea041c0e 366{
5b6dd868 367 CPUState *cpu = ENV_GET_CPU(env);
b170fce3 368 CPUClass *cc = CPU_GET_CLASS(cpu);
bdc44640 369 CPUState *some_cpu;
5b6dd868
BS
370 int cpu_index;
371
372#if defined(CONFIG_USER_ONLY)
373 cpu_list_lock();
374#endif
5b6dd868 375 cpu_index = 0;
bdc44640 376 CPU_FOREACH(some_cpu) {
5b6dd868
BS
377 cpu_index++;
378 }
55e5c285 379 cpu->cpu_index = cpu_index;
1b1ed8dc 380 cpu->numa_node = 0;
5b6dd868
BS
381 QTAILQ_INIT(&env->breakpoints);
382 QTAILQ_INIT(&env->watchpoints);
383#ifndef CONFIG_USER_ONLY
384 cpu->thread_id = qemu_get_thread_id();
385#endif
bdc44640 386 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
5b6dd868
BS
387#if defined(CONFIG_USER_ONLY)
388 cpu_list_unlock();
389#endif
e0d47944
AF
390 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
391 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
392 }
5b6dd868 393#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
5b6dd868
BS
394 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
395 cpu_save, cpu_load, env);
b170fce3 396 assert(cc->vmsd == NULL);
e0d47944 397 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
5b6dd868 398#endif
b170fce3
AF
399 if (cc->vmsd != NULL) {
400 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
401 }
ea041c0e
FB
402}
403
1fddef4b 404#if defined(TARGET_HAS_ICE)
94df27fd 405#if defined(CONFIG_USER_ONLY)
00b941e5 406static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
94df27fd
PB
407{
408 tb_invalidate_phys_page_range(pc, pc + 1, 0);
409}
410#else
00b941e5 411static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1e7855a5 412{
00b941e5 413 tb_invalidate_phys_addr(cpu_get_phys_page_debug(cpu, pc) |
9d70c4b7 414 (pc & ~TARGET_PAGE_MASK));
1e7855a5 415}
c27004ec 416#endif
94df27fd 417#endif /* TARGET_HAS_ICE */
d720b93d 418
c527ee8f 419#if defined(CONFIG_USER_ONLY)
9349b4f9 420void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
c527ee8f
PB
421
422{
423}
424
9349b4f9 425int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
c527ee8f
PB
426 int flags, CPUWatchpoint **watchpoint)
427{
428 return -ENOSYS;
429}
430#else
6658ffb8 431/* Add a watchpoint. */
9349b4f9 432int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
a1d1bb31 433 int flags, CPUWatchpoint **watchpoint)
6658ffb8 434{
b4051334 435 target_ulong len_mask = ~(len - 1);
c0ce998e 436 CPUWatchpoint *wp;
6658ffb8 437
b4051334 438 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
0dc23828
MF
439 if ((len & (len - 1)) || (addr & ~len_mask) ||
440 len == 0 || len > TARGET_PAGE_SIZE) {
b4051334
AL
441 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
442 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
443 return -EINVAL;
444 }
7267c094 445 wp = g_malloc(sizeof(*wp));
a1d1bb31
AL
446
447 wp->vaddr = addr;
b4051334 448 wp->len_mask = len_mask;
a1d1bb31
AL
449 wp->flags = flags;
450
2dc9f411 451 /* keep all GDB-injected watchpoints in front */
c0ce998e 452 if (flags & BP_GDB)
72cf2d4f 453 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
c0ce998e 454 else
72cf2d4f 455 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
6658ffb8 456
6658ffb8 457 tlb_flush_page(env, addr);
a1d1bb31
AL
458
459 if (watchpoint)
460 *watchpoint = wp;
461 return 0;
6658ffb8
PB
462}
463
a1d1bb31 464/* Remove a specific watchpoint. */
9349b4f9 465int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
a1d1bb31 466 int flags)
6658ffb8 467{
b4051334 468 target_ulong len_mask = ~(len - 1);
a1d1bb31 469 CPUWatchpoint *wp;
6658ffb8 470
72cf2d4f 471 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
b4051334 472 if (addr == wp->vaddr && len_mask == wp->len_mask
6e140f28 473 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
a1d1bb31 474 cpu_watchpoint_remove_by_ref(env, wp);
6658ffb8
PB
475 return 0;
476 }
477 }
a1d1bb31 478 return -ENOENT;
6658ffb8
PB
479}
480
a1d1bb31 481/* Remove a specific watchpoint by reference. */
9349b4f9 482void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
a1d1bb31 483{
72cf2d4f 484 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
7d03f82f 485
a1d1bb31
AL
486 tlb_flush_page(env, watchpoint->vaddr);
487
7267c094 488 g_free(watchpoint);
a1d1bb31
AL
489}
490
491/* Remove all matching watchpoints. */
9349b4f9 492void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
a1d1bb31 493{
c0ce998e 494 CPUWatchpoint *wp, *next;
a1d1bb31 495
72cf2d4f 496 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
a1d1bb31
AL
497 if (wp->flags & mask)
498 cpu_watchpoint_remove_by_ref(env, wp);
c0ce998e 499 }
7d03f82f 500}
c527ee8f 501#endif
7d03f82f 502
a1d1bb31 503/* Add a breakpoint. */
9349b4f9 504int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
a1d1bb31 505 CPUBreakpoint **breakpoint)
4c3a88a2 506{
1fddef4b 507#if defined(TARGET_HAS_ICE)
c0ce998e 508 CPUBreakpoint *bp;
3b46e624 509
7267c094 510 bp = g_malloc(sizeof(*bp));
4c3a88a2 511
a1d1bb31
AL
512 bp->pc = pc;
513 bp->flags = flags;
514
2dc9f411 515 /* keep all GDB-injected breakpoints in front */
00b941e5 516 if (flags & BP_GDB) {
72cf2d4f 517 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
00b941e5 518 } else {
72cf2d4f 519 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
00b941e5 520 }
3b46e624 521
00b941e5 522 breakpoint_invalidate(ENV_GET_CPU(env), pc);
a1d1bb31 523
00b941e5 524 if (breakpoint) {
a1d1bb31 525 *breakpoint = bp;
00b941e5 526 }
4c3a88a2
FB
527 return 0;
528#else
a1d1bb31 529 return -ENOSYS;
4c3a88a2
FB
530#endif
531}
532
a1d1bb31 533/* Remove a specific breakpoint. */
9349b4f9 534int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
a1d1bb31 535{
7d03f82f 536#if defined(TARGET_HAS_ICE)
a1d1bb31
AL
537 CPUBreakpoint *bp;
538
72cf2d4f 539 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
a1d1bb31
AL
540 if (bp->pc == pc && bp->flags == flags) {
541 cpu_breakpoint_remove_by_ref(env, bp);
542 return 0;
543 }
7d03f82f 544 }
a1d1bb31
AL
545 return -ENOENT;
546#else
547 return -ENOSYS;
7d03f82f
EI
548#endif
549}
550
a1d1bb31 551/* Remove a specific breakpoint by reference. */
9349b4f9 552void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
4c3a88a2 553{
1fddef4b 554#if defined(TARGET_HAS_ICE)
72cf2d4f 555 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
d720b93d 556
00b941e5 557 breakpoint_invalidate(ENV_GET_CPU(env), breakpoint->pc);
a1d1bb31 558
7267c094 559 g_free(breakpoint);
a1d1bb31
AL
560#endif
561}
562
563/* Remove all matching breakpoints. */
9349b4f9 564void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
a1d1bb31
AL
565{
566#if defined(TARGET_HAS_ICE)
c0ce998e 567 CPUBreakpoint *bp, *next;
a1d1bb31 568
72cf2d4f 569 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
a1d1bb31
AL
570 if (bp->flags & mask)
571 cpu_breakpoint_remove_by_ref(env, bp);
c0ce998e 572 }
4c3a88a2
FB
573#endif
574}
575
c33a346e
FB
576/* enable or disable single step mode. EXCP_DEBUG is returned by the
577 CPU loop after each instruction */
3825b28f 578void cpu_single_step(CPUState *cpu, int enabled)
c33a346e 579{
1fddef4b 580#if defined(TARGET_HAS_ICE)
ed2803da
AF
581 if (cpu->singlestep_enabled != enabled) {
582 cpu->singlestep_enabled = enabled;
583 if (kvm_enabled()) {
38e478ec 584 kvm_update_guest_debug(cpu, 0);
ed2803da 585 } else {
ccbb4d44 586 /* must flush all the translated code to avoid inconsistencies */
e22a25c9 587 /* XXX: only flush what is necessary */
38e478ec 588 CPUArchState *env = cpu->env_ptr;
e22a25c9
AL
589 tb_flush(env);
590 }
c33a346e
FB
591 }
592#endif
593}
594
9349b4f9 595void cpu_abort(CPUArchState *env, const char *fmt, ...)
7501267e 596{
878096ee 597 CPUState *cpu = ENV_GET_CPU(env);
7501267e 598 va_list ap;
493ae1f0 599 va_list ap2;
7501267e
FB
600
601 va_start(ap, fmt);
493ae1f0 602 va_copy(ap2, ap);
7501267e
FB
603 fprintf(stderr, "qemu: fatal: ");
604 vfprintf(stderr, fmt, ap);
605 fprintf(stderr, "\n");
878096ee 606 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
93fcfe39
AL
607 if (qemu_log_enabled()) {
608 qemu_log("qemu: fatal: ");
609 qemu_log_vprintf(fmt, ap2);
610 qemu_log("\n");
a0762859 611 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
31b1a7b4 612 qemu_log_flush();
93fcfe39 613 qemu_log_close();
924edcae 614 }
493ae1f0 615 va_end(ap2);
f9373291 616 va_end(ap);
fd052bf6
RV
617#if defined(CONFIG_USER_ONLY)
618 {
619 struct sigaction act;
620 sigfillset(&act.sa_mask);
621 act.sa_handler = SIG_DFL;
622 sigaction(SIGABRT, &act, NULL);
623 }
624#endif
7501267e
FB
625 abort();
626}
627
0124311e 628#if !defined(CONFIG_USER_ONLY)
d24981d3
JQ
629static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
630 uintptr_t length)
631{
632 uintptr_t start1;
633
634 /* we modify the TLB cache so that the dirty bit will be set again
635 when accessing the range */
636 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
637 /* Check that we don't span multiple blocks - this breaks the
638 address comparisons below. */
639 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
640 != (end - 1) - start) {
641 abort();
642 }
643 cpu_tlb_reset_dirty_all(start1, length);
644
645}
646
5579c7f3 647/* Note: start and end must be within the same ram block. */
c227f099 648void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
0a962c02 649 int dirty_flags)
1ccde1cb 650{
d24981d3 651 uintptr_t length;
1ccde1cb
FB
652
653 start &= TARGET_PAGE_MASK;
654 end = TARGET_PAGE_ALIGN(end);
655
656 length = end - start;
657 if (length == 0)
658 return;
f7c11b53 659 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
f23db169 660
d24981d3
JQ
661 if (tcg_enabled()) {
662 tlb_reset_dirty_range_all(start, end, length);
5579c7f3 663 }
1ccde1cb
FB
664}
665
8b9c99d9 666static int cpu_physical_memory_set_dirty_tracking(int enable)
74576198 667{
f6f3fbca 668 int ret = 0;
74576198 669 in_migration = enable;
f6f3fbca 670 return ret;
74576198
AL
671}
672
a8170e5e 673hwaddr memory_region_section_get_iotlb(CPUArchState *env,
149f54b5
PB
674 MemoryRegionSection *section,
675 target_ulong vaddr,
676 hwaddr paddr, hwaddr xlat,
677 int prot,
678 target_ulong *address)
e5548617 679{
a8170e5e 680 hwaddr iotlb;
e5548617
BS
681 CPUWatchpoint *wp;
682
cc5bea60 683 if (memory_region_is_ram(section->mr)) {
e5548617
BS
684 /* Normal RAM. */
685 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
149f54b5 686 + xlat;
e5548617 687 if (!section->readonly) {
b41aac4f 688 iotlb |= PHYS_SECTION_NOTDIRTY;
e5548617 689 } else {
b41aac4f 690 iotlb |= PHYS_SECTION_ROM;
e5548617
BS
691 }
692 } else {
0475d94f 693 iotlb = section - address_space_memory.dispatch->sections;
149f54b5 694 iotlb += xlat;
e5548617
BS
695 }
696
697 /* Make accesses to pages with watchpoints go via the
698 watchpoint trap routines. */
699 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
700 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
701 /* Avoid trapping reads of pages with a write breakpoint. */
702 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
b41aac4f 703 iotlb = PHYS_SECTION_WATCH + paddr;
e5548617
BS
704 *address |= TLB_MMIO;
705 break;
706 }
707 }
708 }
709
710 return iotlb;
711}
9fa3e853
FB
712#endif /* defined(CONFIG_USER_ONLY) */
713
e2eef170 714#if !defined(CONFIG_USER_ONLY)
8da3ff18 715
c227f099 716static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
5312bd8b 717 uint16_t section);
acc9d80b 718static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
54688b1e 719
575ddeb4 720static void *(*phys_mem_alloc)(size_t size) = qemu_anon_ram_alloc;
91138037
MA
721
722/*
723 * Set a custom physical guest memory alloator.
724 * Accelerators with unusual needs may need this. Hopefully, we can
725 * get rid of it eventually.
726 */
575ddeb4 727void phys_mem_set_alloc(void *(*alloc)(size_t))
91138037
MA
728{
729 phys_mem_alloc = alloc;
730}
731
5312bd8b
AK
732static uint16_t phys_section_add(MemoryRegionSection *section)
733{
68f3f65b
PB
734 /* The physical section number is ORed with a page-aligned
735 * pointer to produce the iotlb entries. Thus it should
736 * never overflow into the page-aligned value.
737 */
9affd6fc 738 assert(next_map.sections_nb < TARGET_PAGE_SIZE);
68f3f65b 739
9affd6fc
PB
740 if (next_map.sections_nb == next_map.sections_nb_alloc) {
741 next_map.sections_nb_alloc = MAX(next_map.sections_nb_alloc * 2,
742 16);
743 next_map.sections = g_renew(MemoryRegionSection, next_map.sections,
744 next_map.sections_nb_alloc);
5312bd8b 745 }
9affd6fc 746 next_map.sections[next_map.sections_nb] = *section;
dfde4e6e 747 memory_region_ref(section->mr);
9affd6fc 748 return next_map.sections_nb++;
5312bd8b
AK
749}
750
058bc4b5
PB
751static void phys_section_destroy(MemoryRegion *mr)
752{
dfde4e6e
PB
753 memory_region_unref(mr);
754
058bc4b5
PB
755 if (mr->subpage) {
756 subpage_t *subpage = container_of(mr, subpage_t, iomem);
757 memory_region_destroy(&subpage->iomem);
758 g_free(subpage);
759 }
760}
761
6092666e 762static void phys_sections_free(PhysPageMap *map)
5312bd8b 763{
9affd6fc
PB
764 while (map->sections_nb > 0) {
765 MemoryRegionSection *section = &map->sections[--map->sections_nb];
058bc4b5
PB
766 phys_section_destroy(section->mr);
767 }
9affd6fc
PB
768 g_free(map->sections);
769 g_free(map->nodes);
6092666e 770 g_free(map);
5312bd8b
AK
771}
772
ac1970fb 773static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
0f0cb164
AK
774{
775 subpage_t *subpage;
a8170e5e 776 hwaddr base = section->offset_within_address_space
0f0cb164 777 & TARGET_PAGE_MASK;
9affd6fc
PB
778 MemoryRegionSection *existing = phys_page_find(d->phys_map, base >> TARGET_PAGE_BITS,
779 next_map.nodes, next_map.sections);
0f0cb164
AK
780 MemoryRegionSection subsection = {
781 .offset_within_address_space = base,
052e87b0 782 .size = int128_make64(TARGET_PAGE_SIZE),
0f0cb164 783 };
a8170e5e 784 hwaddr start, end;
0f0cb164 785
f3705d53 786 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
0f0cb164 787
f3705d53 788 if (!(existing->mr->subpage)) {
acc9d80b 789 subpage = subpage_init(d->as, base);
0f0cb164 790 subsection.mr = &subpage->iomem;
ac1970fb 791 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
2999097b 792 phys_section_add(&subsection));
0f0cb164 793 } else {
f3705d53 794 subpage = container_of(existing->mr, subpage_t, iomem);
0f0cb164
AK
795 }
796 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
052e87b0 797 end = start + int128_get64(section->size) - 1;
0f0cb164
AK
798 subpage_register(subpage, start, end, phys_section_add(section));
799}
800
801
052e87b0
PB
802static void register_multipage(AddressSpaceDispatch *d,
803 MemoryRegionSection *section)
33417e70 804{
a8170e5e 805 hwaddr start_addr = section->offset_within_address_space;
5312bd8b 806 uint16_t section_index = phys_section_add(section);
052e87b0
PB
807 uint64_t num_pages = int128_get64(int128_rshift(section->size,
808 TARGET_PAGE_BITS));
dd81124b 809
733d5ef5
PB
810 assert(num_pages);
811 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
33417e70
FB
812}
813
ac1970fb 814static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
0f0cb164 815{
89ae337a 816 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
00752703 817 AddressSpaceDispatch *d = as->next_dispatch;
99b9cc06 818 MemoryRegionSection now = *section, remain = *section;
052e87b0 819 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
0f0cb164 820
733d5ef5
PB
821 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
822 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
823 - now.offset_within_address_space;
824
052e87b0 825 now.size = int128_min(int128_make64(left), now.size);
ac1970fb 826 register_subpage(d, &now);
733d5ef5 827 } else {
052e87b0 828 now.size = int128_zero();
733d5ef5 829 }
052e87b0
PB
830 while (int128_ne(remain.size, now.size)) {
831 remain.size = int128_sub(remain.size, now.size);
832 remain.offset_within_address_space += int128_get64(now.size);
833 remain.offset_within_region += int128_get64(now.size);
69b67646 834 now = remain;
052e87b0 835 if (int128_lt(remain.size, page_size)) {
733d5ef5 836 register_subpage(d, &now);
88266249 837 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
052e87b0 838 now.size = page_size;
ac1970fb 839 register_subpage(d, &now);
69b67646 840 } else {
052e87b0 841 now.size = int128_and(now.size, int128_neg(page_size));
ac1970fb 842 register_multipage(d, &now);
69b67646 843 }
0f0cb164
AK
844 }
845}
846
62a2744c
SY
847void qemu_flush_coalesced_mmio_buffer(void)
848{
849 if (kvm_enabled())
850 kvm_flush_coalesced_mmio_buffer();
851}
852
b2a8658e
UD
853void qemu_mutex_lock_ramlist(void)
854{
855 qemu_mutex_lock(&ram_list.mutex);
856}
857
858void qemu_mutex_unlock_ramlist(void)
859{
860 qemu_mutex_unlock(&ram_list.mutex);
861}
862
e1e84ba0 863#ifdef __linux__
c902760f
MT
864
865#include <sys/vfs.h>
866
867#define HUGETLBFS_MAGIC 0x958458f6
868
869static long gethugepagesize(const char *path)
870{
871 struct statfs fs;
872 int ret;
873
874 do {
9742bf26 875 ret = statfs(path, &fs);
c902760f
MT
876 } while (ret != 0 && errno == EINTR);
877
878 if (ret != 0) {
9742bf26
YT
879 perror(path);
880 return 0;
c902760f
MT
881 }
882
883 if (fs.f_type != HUGETLBFS_MAGIC)
9742bf26 884 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
c902760f
MT
885
886 return fs.f_bsize;
887}
888
04b16653
AW
889static void *file_ram_alloc(RAMBlock *block,
890 ram_addr_t memory,
891 const char *path)
c902760f
MT
892{
893 char *filename;
8ca761f6
PF
894 char *sanitized_name;
895 char *c;
c902760f
MT
896 void *area;
897 int fd;
898#ifdef MAP_POPULATE
899 int flags;
900#endif
901 unsigned long hpagesize;
902
903 hpagesize = gethugepagesize(path);
904 if (!hpagesize) {
9742bf26 905 return NULL;
c902760f
MT
906 }
907
908 if (memory < hpagesize) {
909 return NULL;
910 }
911
912 if (kvm_enabled() && !kvm_has_sync_mmu()) {
913 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
914 return NULL;
915 }
916
8ca761f6
PF
917 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
918 sanitized_name = g_strdup(block->mr->name);
919 for (c = sanitized_name; *c != '\0'; c++) {
920 if (*c == '/')
921 *c = '_';
922 }
923
924 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
925 sanitized_name);
926 g_free(sanitized_name);
c902760f
MT
927
928 fd = mkstemp(filename);
929 if (fd < 0) {
9742bf26 930 perror("unable to create backing store for hugepages");
e4ada482 931 g_free(filename);
9742bf26 932 return NULL;
c902760f
MT
933 }
934 unlink(filename);
e4ada482 935 g_free(filename);
c902760f
MT
936
937 memory = (memory+hpagesize-1) & ~(hpagesize-1);
938
939 /*
940 * ftruncate is not supported by hugetlbfs in older
941 * hosts, so don't bother bailing out on errors.
942 * If anything goes wrong with it under other filesystems,
943 * mmap will fail.
944 */
945 if (ftruncate(fd, memory))
9742bf26 946 perror("ftruncate");
c902760f
MT
947
948#ifdef MAP_POPULATE
949 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
950 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
951 * to sidestep this quirk.
952 */
953 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
954 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
955#else
956 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
957#endif
958 if (area == MAP_FAILED) {
9742bf26
YT
959 perror("file_ram_alloc: can't mmap RAM pages");
960 close(fd);
961 return (NULL);
c902760f 962 }
04b16653 963 block->fd = fd;
c902760f
MT
964 return area;
965}
e1e84ba0
MA
966#else
967static void *file_ram_alloc(RAMBlock *block,
968 ram_addr_t memory,
969 const char *path)
970{
971 fprintf(stderr, "-mem-path not supported on this host\n");
972 exit(1);
973}
c902760f
MT
974#endif
975
d17b5288 976static ram_addr_t find_ram_offset(ram_addr_t size)
04b16653
AW
977{
978 RAMBlock *block, *next_block;
3e837b2c 979 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
04b16653 980
49cd9ac6
SH
981 assert(size != 0); /* it would hand out same offset multiple times */
982
a3161038 983 if (QTAILQ_EMPTY(&ram_list.blocks))
04b16653
AW
984 return 0;
985
a3161038 986 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
f15fbc4b 987 ram_addr_t end, next = RAM_ADDR_MAX;
04b16653
AW
988
989 end = block->offset + block->length;
990
a3161038 991 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
04b16653
AW
992 if (next_block->offset >= end) {
993 next = MIN(next, next_block->offset);
994 }
995 }
996 if (next - end >= size && next - end < mingap) {
3e837b2c 997 offset = end;
04b16653
AW
998 mingap = next - end;
999 }
1000 }
3e837b2c
AW
1001
1002 if (offset == RAM_ADDR_MAX) {
1003 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1004 (uint64_t)size);
1005 abort();
1006 }
1007
04b16653
AW
1008 return offset;
1009}
1010
652d7ec2 1011ram_addr_t last_ram_offset(void)
d17b5288
AW
1012{
1013 RAMBlock *block;
1014 ram_addr_t last = 0;
1015
a3161038 1016 QTAILQ_FOREACH(block, &ram_list.blocks, next)
d17b5288
AW
1017 last = MAX(last, block->offset + block->length);
1018
1019 return last;
1020}
1021
ddb97f1d
JB
1022static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1023{
1024 int ret;
ddb97f1d
JB
1025
1026 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
2ff3de68
MA
1027 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1028 "dump-guest-core", true)) {
ddb97f1d
JB
1029 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1030 if (ret) {
1031 perror("qemu_madvise");
1032 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1033 "but dump_guest_core=off specified\n");
1034 }
1035 }
1036}
1037
c5705a77 1038void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
84b89d78
CM
1039{
1040 RAMBlock *new_block, *block;
1041
c5705a77 1042 new_block = NULL;
a3161038 1043 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
c5705a77
AK
1044 if (block->offset == addr) {
1045 new_block = block;
1046 break;
1047 }
1048 }
1049 assert(new_block);
1050 assert(!new_block->idstr[0]);
84b89d78 1051
09e5ab63
AL
1052 if (dev) {
1053 char *id = qdev_get_dev_path(dev);
84b89d78
CM
1054 if (id) {
1055 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
7267c094 1056 g_free(id);
84b89d78
CM
1057 }
1058 }
1059 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1060
b2a8658e
UD
1061 /* This assumes the iothread lock is taken here too. */
1062 qemu_mutex_lock_ramlist();
a3161038 1063 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
c5705a77 1064 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
84b89d78
CM
1065 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1066 new_block->idstr);
1067 abort();
1068 }
1069 }
b2a8658e 1070 qemu_mutex_unlock_ramlist();
c5705a77
AK
1071}
1072
8490fc78
LC
1073static int memory_try_enable_merging(void *addr, size_t len)
1074{
2ff3de68 1075 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
8490fc78
LC
1076 /* disabled by the user */
1077 return 0;
1078 }
1079
1080 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1081}
1082
c5705a77
AK
1083ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1084 MemoryRegion *mr)
1085{
abb26d63 1086 RAMBlock *block, *new_block;
c5705a77
AK
1087
1088 size = TARGET_PAGE_ALIGN(size);
1089 new_block = g_malloc0(sizeof(*new_block));
3435f395 1090 new_block->fd = -1;
84b89d78 1091
b2a8658e
UD
1092 /* This assumes the iothread lock is taken here too. */
1093 qemu_mutex_lock_ramlist();
7c637366 1094 new_block->mr = mr;
432d268c 1095 new_block->offset = find_ram_offset(size);
6977dfe6
YT
1096 if (host) {
1097 new_block->host = host;
cd19cfa2 1098 new_block->flags |= RAM_PREALLOC_MASK;
dfeaf2ab
MA
1099 } else if (xen_enabled()) {
1100 if (mem_path) {
1101 fprintf(stderr, "-mem-path not supported with Xen\n");
1102 exit(1);
1103 }
1104 xen_ram_alloc(new_block->offset, size, mr);
6977dfe6
YT
1105 } else {
1106 if (mem_path) {
e1e84ba0
MA
1107 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1108 /*
1109 * file_ram_alloc() needs to allocate just like
1110 * phys_mem_alloc, but we haven't bothered to provide
1111 * a hook there.
1112 */
1113 fprintf(stderr,
1114 "-mem-path not supported with this accelerator\n");
1115 exit(1);
1116 }
6977dfe6 1117 new_block->host = file_ram_alloc(new_block, size, mem_path);
0628c182
MA
1118 }
1119 if (!new_block->host) {
91138037 1120 new_block->host = phys_mem_alloc(size);
39228250
MA
1121 if (!new_block->host) {
1122 fprintf(stderr, "Cannot set up guest memory '%s': %s\n",
1123 new_block->mr->name, strerror(errno));
1124 exit(1);
1125 }
8490fc78 1126 memory_try_enable_merging(new_block->host, size);
6977dfe6 1127 }
c902760f 1128 }
94a6b54f
PB
1129 new_block->length = size;
1130
abb26d63
PB
1131 /* Keep the list sorted from biggest to smallest block. */
1132 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1133 if (block->length < new_block->length) {
1134 break;
1135 }
1136 }
1137 if (block) {
1138 QTAILQ_INSERT_BEFORE(block, new_block, next);
1139 } else {
1140 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1141 }
0d6d3c87 1142 ram_list.mru_block = NULL;
94a6b54f 1143
f798b07f 1144 ram_list.version++;
b2a8658e 1145 qemu_mutex_unlock_ramlist();
f798b07f 1146
7267c094 1147 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
04b16653 1148 last_ram_offset() >> TARGET_PAGE_BITS);
5fda043f
IM
1149 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
1150 0, size >> TARGET_PAGE_BITS);
1720aeee 1151 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
94a6b54f 1152
ddb97f1d 1153 qemu_ram_setup_dump(new_block->host, size);
ad0b5321 1154 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
3e469dbf 1155 qemu_madvise(new_block->host, size, QEMU_MADV_DONTFORK);
ddb97f1d 1156
6f0437e8
JK
1157 if (kvm_enabled())
1158 kvm_setup_guest_memory(new_block->host, size);
1159
94a6b54f
PB
1160 return new_block->offset;
1161}
e9a1ab19 1162
c5705a77 1163ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
6977dfe6 1164{
c5705a77 1165 return qemu_ram_alloc_from_ptr(size, NULL, mr);
6977dfe6
YT
1166}
1167
1f2e98b6
AW
1168void qemu_ram_free_from_ptr(ram_addr_t addr)
1169{
1170 RAMBlock *block;
1171
b2a8658e
UD
1172 /* This assumes the iothread lock is taken here too. */
1173 qemu_mutex_lock_ramlist();
a3161038 1174 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1f2e98b6 1175 if (addr == block->offset) {
a3161038 1176 QTAILQ_REMOVE(&ram_list.blocks, block, next);
0d6d3c87 1177 ram_list.mru_block = NULL;
f798b07f 1178 ram_list.version++;
7267c094 1179 g_free(block);
b2a8658e 1180 break;
1f2e98b6
AW
1181 }
1182 }
b2a8658e 1183 qemu_mutex_unlock_ramlist();
1f2e98b6
AW
1184}
1185
c227f099 1186void qemu_ram_free(ram_addr_t addr)
e9a1ab19 1187{
04b16653
AW
1188 RAMBlock *block;
1189
b2a8658e
UD
1190 /* This assumes the iothread lock is taken here too. */
1191 qemu_mutex_lock_ramlist();
a3161038 1192 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
04b16653 1193 if (addr == block->offset) {
a3161038 1194 QTAILQ_REMOVE(&ram_list.blocks, block, next);
0d6d3c87 1195 ram_list.mru_block = NULL;
f798b07f 1196 ram_list.version++;
cd19cfa2
HY
1197 if (block->flags & RAM_PREALLOC_MASK) {
1198 ;
dfeaf2ab
MA
1199 } else if (xen_enabled()) {
1200 xen_invalidate_map_cache_entry(block->host);
089f3f76 1201#ifndef _WIN32
3435f395
MA
1202 } else if (block->fd >= 0) {
1203 munmap(block->host, block->length);
1204 close(block->fd);
089f3f76 1205#endif
04b16653 1206 } else {
dfeaf2ab 1207 qemu_anon_ram_free(block->host, block->length);
04b16653 1208 }
7267c094 1209 g_free(block);
b2a8658e 1210 break;
04b16653
AW
1211 }
1212 }
b2a8658e 1213 qemu_mutex_unlock_ramlist();
04b16653 1214
e9a1ab19
FB
1215}
1216
cd19cfa2
HY
1217#ifndef _WIN32
1218void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1219{
1220 RAMBlock *block;
1221 ram_addr_t offset;
1222 int flags;
1223 void *area, *vaddr;
1224
a3161038 1225 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
cd19cfa2
HY
1226 offset = addr - block->offset;
1227 if (offset < block->length) {
1228 vaddr = block->host + offset;
1229 if (block->flags & RAM_PREALLOC_MASK) {
1230 ;
dfeaf2ab
MA
1231 } else if (xen_enabled()) {
1232 abort();
cd19cfa2
HY
1233 } else {
1234 flags = MAP_FIXED;
1235 munmap(vaddr, length);
3435f395 1236 if (block->fd >= 0) {
cd19cfa2 1237#ifdef MAP_POPULATE
3435f395
MA
1238 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1239 MAP_PRIVATE;
fd28aa13 1240#else
3435f395 1241 flags |= MAP_PRIVATE;
cd19cfa2 1242#endif
3435f395
MA
1243 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1244 flags, block->fd, offset);
cd19cfa2 1245 } else {
2eb9fbaa
MA
1246 /*
1247 * Remap needs to match alloc. Accelerators that
1248 * set phys_mem_alloc never remap. If they did,
1249 * we'd need a remap hook here.
1250 */
1251 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1252
cd19cfa2
HY
1253 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1254 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1255 flags, -1, 0);
cd19cfa2
HY
1256 }
1257 if (area != vaddr) {
f15fbc4b
AP
1258 fprintf(stderr, "Could not remap addr: "
1259 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
cd19cfa2
HY
1260 length, addr);
1261 exit(1);
1262 }
8490fc78 1263 memory_try_enable_merging(vaddr, length);
ddb97f1d 1264 qemu_ram_setup_dump(vaddr, length);
cd19cfa2
HY
1265 }
1266 return;
1267 }
1268 }
1269}
1270#endif /* !_WIN32 */
1271
1b5ec234 1272static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
dc828ca1 1273{
94a6b54f
PB
1274 RAMBlock *block;
1275
b2a8658e 1276 /* The list is protected by the iothread lock here. */
0d6d3c87
PB
1277 block = ram_list.mru_block;
1278 if (block && addr - block->offset < block->length) {
1279 goto found;
1280 }
a3161038 1281 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
f471a17e 1282 if (addr - block->offset < block->length) {
0d6d3c87 1283 goto found;
f471a17e 1284 }
94a6b54f 1285 }
f471a17e
AW
1286
1287 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1288 abort();
1289
0d6d3c87
PB
1290found:
1291 ram_list.mru_block = block;
1b5ec234
PB
1292 return block;
1293}
1294
1295/* Return a host pointer to ram allocated with qemu_ram_alloc.
1296 With the exception of the softmmu code in this file, this should
1297 only be used for local memory (e.g. video ram) that the device owns,
1298 and knows it isn't going to access beyond the end of the block.
1299
1300 It should not be used for general purpose DMA.
1301 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1302 */
1303void *qemu_get_ram_ptr(ram_addr_t addr)
1304{
1305 RAMBlock *block = qemu_get_ram_block(addr);
1306
0d6d3c87
PB
1307 if (xen_enabled()) {
1308 /* We need to check if the requested address is in the RAM
1309 * because we don't want to map the entire memory in QEMU.
1310 * In that case just map until the end of the page.
1311 */
1312 if (block->offset == 0) {
1313 return xen_map_cache(addr, 0, 0);
1314 } else if (block->host == NULL) {
1315 block->host =
1316 xen_map_cache(block->offset, block->length, 1);
1317 }
1318 }
1319 return block->host + (addr - block->offset);
dc828ca1
PB
1320}
1321
0d6d3c87
PB
1322/* Return a host pointer to ram allocated with qemu_ram_alloc. Same as
1323 * qemu_get_ram_ptr but do not touch ram_list.mru_block.
1324 *
1325 * ??? Is this still necessary?
b2e0a138 1326 */
8b9c99d9 1327static void *qemu_safe_ram_ptr(ram_addr_t addr)
b2e0a138
MT
1328{
1329 RAMBlock *block;
1330
b2a8658e 1331 /* The list is protected by the iothread lock here. */
a3161038 1332 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
b2e0a138 1333 if (addr - block->offset < block->length) {
868bb33f 1334 if (xen_enabled()) {
432d268c
JN
1335 /* We need to check if the requested address is in the RAM
1336 * because we don't want to map the entire memory in QEMU.
712c2b41 1337 * In that case just map until the end of the page.
432d268c
JN
1338 */
1339 if (block->offset == 0) {
e41d7c69 1340 return xen_map_cache(addr, 0, 0);
432d268c 1341 } else if (block->host == NULL) {
e41d7c69
JK
1342 block->host =
1343 xen_map_cache(block->offset, block->length, 1);
432d268c
JN
1344 }
1345 }
b2e0a138
MT
1346 return block->host + (addr - block->offset);
1347 }
1348 }
1349
1350 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1351 abort();
1352
1353 return NULL;
1354}
1355
38bee5dc
SS
1356/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1357 * but takes a size argument */
cb85f7ab 1358static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
38bee5dc 1359{
8ab934f9
SS
1360 if (*size == 0) {
1361 return NULL;
1362 }
868bb33f 1363 if (xen_enabled()) {
e41d7c69 1364 return xen_map_cache(addr, *size, 1);
868bb33f 1365 } else {
38bee5dc
SS
1366 RAMBlock *block;
1367
a3161038 1368 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
38bee5dc
SS
1369 if (addr - block->offset < block->length) {
1370 if (addr - block->offset + *size > block->length)
1371 *size = block->length - addr + block->offset;
1372 return block->host + (addr - block->offset);
1373 }
1374 }
1375
1376 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1377 abort();
38bee5dc
SS
1378 }
1379}
1380
7443b437
PB
1381/* Some of the softmmu routines need to translate from a host pointer
1382 (typically a TLB entry) back to a ram offset. */
1b5ec234 1383MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
5579c7f3 1384{
94a6b54f
PB
1385 RAMBlock *block;
1386 uint8_t *host = ptr;
1387
868bb33f 1388 if (xen_enabled()) {
e41d7c69 1389 *ram_addr = xen_ram_addr_from_mapcache(ptr);
1b5ec234 1390 return qemu_get_ram_block(*ram_addr)->mr;
712c2b41
SS
1391 }
1392
23887b79
PB
1393 block = ram_list.mru_block;
1394 if (block && block->host && host - block->host < block->length) {
1395 goto found;
1396 }
1397
a3161038 1398 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
432d268c
JN
1399 /* This case append when the block is not mapped. */
1400 if (block->host == NULL) {
1401 continue;
1402 }
f471a17e 1403 if (host - block->host < block->length) {
23887b79 1404 goto found;
f471a17e 1405 }
94a6b54f 1406 }
432d268c 1407
1b5ec234 1408 return NULL;
23887b79
PB
1409
1410found:
1411 *ram_addr = block->offset + (host - block->host);
1b5ec234 1412 return block->mr;
e890261f 1413}
f471a17e 1414
a8170e5e 1415static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
0e0df1e2 1416 uint64_t val, unsigned size)
9fa3e853 1417{
3a7d929e 1418 int dirty_flags;
f7c11b53 1419 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
3a7d929e 1420 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
0e0df1e2 1421 tb_invalidate_phys_page_fast(ram_addr, size);
f7c11b53 1422 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
3a7d929e 1423 }
0e0df1e2
AK
1424 switch (size) {
1425 case 1:
1426 stb_p(qemu_get_ram_ptr(ram_addr), val);
1427 break;
1428 case 2:
1429 stw_p(qemu_get_ram_ptr(ram_addr), val);
1430 break;
1431 case 4:
1432 stl_p(qemu_get_ram_ptr(ram_addr), val);
1433 break;
1434 default:
1435 abort();
3a7d929e 1436 }
f23db169 1437 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
f7c11b53 1438 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
f23db169
FB
1439 /* we remove the notdirty callback only if the code has been
1440 flushed */
4917cf44
AF
1441 if (dirty_flags == 0xff) {
1442 CPUArchState *env = current_cpu->env_ptr;
1443 tlb_set_dirty(env, env->mem_io_vaddr);
1444 }
9fa3e853
FB
1445}
1446
b018ddf6
PB
1447static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1448 unsigned size, bool is_write)
1449{
1450 return is_write;
1451}
1452
0e0df1e2 1453static const MemoryRegionOps notdirty_mem_ops = {
0e0df1e2 1454 .write = notdirty_mem_write,
b018ddf6 1455 .valid.accepts = notdirty_mem_accepts,
0e0df1e2 1456 .endianness = DEVICE_NATIVE_ENDIAN,
1ccde1cb
FB
1457};
1458
0f459d16 1459/* Generate a debug exception if a watchpoint has been hit. */
b4051334 1460static void check_watchpoint(int offset, int len_mask, int flags)
0f459d16 1461{
4917cf44 1462 CPUArchState *env = current_cpu->env_ptr;
06d55cc1 1463 target_ulong pc, cs_base;
0f459d16 1464 target_ulong vaddr;
a1d1bb31 1465 CPUWatchpoint *wp;
06d55cc1 1466 int cpu_flags;
0f459d16 1467
06d55cc1
AL
1468 if (env->watchpoint_hit) {
1469 /* We re-entered the check after replacing the TB. Now raise
1470 * the debug interrupt so that is will trigger after the
1471 * current instruction. */
c3affe56 1472 cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG);
06d55cc1
AL
1473 return;
1474 }
2e70f6ef 1475 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
72cf2d4f 1476 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
b4051334
AL
1477 if ((vaddr == (wp->vaddr & len_mask) ||
1478 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
6e140f28
AL
1479 wp->flags |= BP_WATCHPOINT_HIT;
1480 if (!env->watchpoint_hit) {
1481 env->watchpoint_hit = wp;
5a316526 1482 tb_check_watchpoint(env);
6e140f28
AL
1483 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
1484 env->exception_index = EXCP_DEBUG;
488d6577 1485 cpu_loop_exit(env);
6e140f28
AL
1486 } else {
1487 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1488 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
488d6577 1489 cpu_resume_from_signal(env, NULL);
6e140f28 1490 }
06d55cc1 1491 }
6e140f28
AL
1492 } else {
1493 wp->flags &= ~BP_WATCHPOINT_HIT;
0f459d16
PB
1494 }
1495 }
1496}
1497
6658ffb8
PB
1498/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1499 so these check for a hit then pass through to the normal out-of-line
1500 phys routines. */
a8170e5e 1501static uint64_t watch_mem_read(void *opaque, hwaddr addr,
1ec9b909 1502 unsigned size)
6658ffb8 1503{
1ec9b909
AK
1504 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1505 switch (size) {
1506 case 1: return ldub_phys(addr);
1507 case 2: return lduw_phys(addr);
1508 case 4: return ldl_phys(addr);
1509 default: abort();
1510 }
6658ffb8
PB
1511}
1512
a8170e5e 1513static void watch_mem_write(void *opaque, hwaddr addr,
1ec9b909 1514 uint64_t val, unsigned size)
6658ffb8 1515{
1ec9b909
AK
1516 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1517 switch (size) {
67364150
MF
1518 case 1:
1519 stb_phys(addr, val);
1520 break;
1521 case 2:
1522 stw_phys(addr, val);
1523 break;
1524 case 4:
1525 stl_phys(addr, val);
1526 break;
1ec9b909
AK
1527 default: abort();
1528 }
6658ffb8
PB
1529}
1530
1ec9b909
AK
1531static const MemoryRegionOps watch_mem_ops = {
1532 .read = watch_mem_read,
1533 .write = watch_mem_write,
1534 .endianness = DEVICE_NATIVE_ENDIAN,
6658ffb8 1535};
6658ffb8 1536
a8170e5e 1537static uint64_t subpage_read(void *opaque, hwaddr addr,
70c68e44 1538 unsigned len)
db7b5426 1539{
acc9d80b
JK
1540 subpage_t *subpage = opaque;
1541 uint8_t buf[4];
791af8c8 1542
db7b5426 1543#if defined(DEBUG_SUBPAGE)
016e9d62 1544 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
acc9d80b 1545 subpage, len, addr);
db7b5426 1546#endif
acc9d80b
JK
1547 address_space_read(subpage->as, addr + subpage->base, buf, len);
1548 switch (len) {
1549 case 1:
1550 return ldub_p(buf);
1551 case 2:
1552 return lduw_p(buf);
1553 case 4:
1554 return ldl_p(buf);
1555 default:
1556 abort();
1557 }
db7b5426
BS
1558}
1559
a8170e5e 1560static void subpage_write(void *opaque, hwaddr addr,
70c68e44 1561 uint64_t value, unsigned len)
db7b5426 1562{
acc9d80b
JK
1563 subpage_t *subpage = opaque;
1564 uint8_t buf[4];
1565
db7b5426 1566#if defined(DEBUG_SUBPAGE)
016e9d62 1567 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
acc9d80b
JK
1568 " value %"PRIx64"\n",
1569 __func__, subpage, len, addr, value);
db7b5426 1570#endif
acc9d80b
JK
1571 switch (len) {
1572 case 1:
1573 stb_p(buf, value);
1574 break;
1575 case 2:
1576 stw_p(buf, value);
1577 break;
1578 case 4:
1579 stl_p(buf, value);
1580 break;
1581 default:
1582 abort();
1583 }
1584 address_space_write(subpage->as, addr + subpage->base, buf, len);
db7b5426
BS
1585}
1586
c353e4cc 1587static bool subpage_accepts(void *opaque, hwaddr addr,
016e9d62 1588 unsigned len, bool is_write)
c353e4cc 1589{
acc9d80b 1590 subpage_t *subpage = opaque;
c353e4cc 1591#if defined(DEBUG_SUBPAGE)
016e9d62 1592 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
acc9d80b 1593 __func__, subpage, is_write ? 'w' : 'r', len, addr);
c353e4cc
PB
1594#endif
1595
acc9d80b 1596 return address_space_access_valid(subpage->as, addr + subpage->base,
016e9d62 1597 len, is_write);
c353e4cc
PB
1598}
1599
70c68e44
AK
1600static const MemoryRegionOps subpage_ops = {
1601 .read = subpage_read,
1602 .write = subpage_write,
c353e4cc 1603 .valid.accepts = subpage_accepts,
70c68e44 1604 .endianness = DEVICE_NATIVE_ENDIAN,
db7b5426
BS
1605};
1606
c227f099 1607static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
5312bd8b 1608 uint16_t section)
db7b5426
BS
1609{
1610 int idx, eidx;
1611
1612 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1613 return -1;
1614 idx = SUBPAGE_IDX(start);
1615 eidx = SUBPAGE_IDX(end);
1616#if defined(DEBUG_SUBPAGE)
016e9d62
AK
1617 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
1618 __func__, mmio, start, end, idx, eidx, section);
db7b5426 1619#endif
db7b5426 1620 for (; idx <= eidx; idx++) {
5312bd8b 1621 mmio->sub_section[idx] = section;
db7b5426
BS
1622 }
1623
1624 return 0;
1625}
1626
acc9d80b 1627static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
db7b5426 1628{
c227f099 1629 subpage_t *mmio;
db7b5426 1630
7267c094 1631 mmio = g_malloc0(sizeof(subpage_t));
1eec614b 1632
acc9d80b 1633 mmio->as = as;
1eec614b 1634 mmio->base = base;
2c9b15ca 1635 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
70c68e44 1636 "subpage", TARGET_PAGE_SIZE);
b3b00c78 1637 mmio->iomem.subpage = true;
db7b5426 1638#if defined(DEBUG_SUBPAGE)
016e9d62
AK
1639 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
1640 mmio, base, TARGET_PAGE_SIZE);
db7b5426 1641#endif
b41aac4f 1642 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
db7b5426
BS
1643
1644 return mmio;
1645}
1646
5312bd8b
AK
1647static uint16_t dummy_section(MemoryRegion *mr)
1648{
1649 MemoryRegionSection section = {
1650 .mr = mr,
1651 .offset_within_address_space = 0,
1652 .offset_within_region = 0,
052e87b0 1653 .size = int128_2_64(),
5312bd8b
AK
1654 };
1655
1656 return phys_section_add(&section);
1657}
1658
a8170e5e 1659MemoryRegion *iotlb_to_region(hwaddr index)
aa102231 1660{
0475d94f 1661 return address_space_memory.dispatch->sections[index & ~TARGET_PAGE_MASK].mr;
aa102231
AK
1662}
1663
e9179ce1
AK
1664static void io_mem_init(void)
1665{
2c9b15ca
PB
1666 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
1667 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
0e0df1e2 1668 "unassigned", UINT64_MAX);
2c9b15ca 1669 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
0e0df1e2 1670 "notdirty", UINT64_MAX);
2c9b15ca 1671 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
1ec9b909 1672 "watch", UINT64_MAX);
e9179ce1
AK
1673}
1674
ac1970fb 1675static void mem_begin(MemoryListener *listener)
00752703
PB
1676{
1677 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
1678 AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1);
1679
1680 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
1681 d->as = as;
1682 as->next_dispatch = d;
1683}
1684
1685static void mem_commit(MemoryListener *listener)
ac1970fb 1686{
89ae337a 1687 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
0475d94f
PB
1688 AddressSpaceDispatch *cur = as->dispatch;
1689 AddressSpaceDispatch *next = as->next_dispatch;
1690
1691 next->nodes = next_map.nodes;
1692 next->sections = next_map.sections;
ac1970fb 1693
0475d94f
PB
1694 as->dispatch = next;
1695 g_free(cur);
ac1970fb
AK
1696}
1697
50c1e149
AK
1698static void core_begin(MemoryListener *listener)
1699{
b41aac4f
LPF
1700 uint16_t n;
1701
6092666e
PB
1702 prev_map = g_new(PhysPageMap, 1);
1703 *prev_map = next_map;
1704
9affd6fc 1705 memset(&next_map, 0, sizeof(next_map));
b41aac4f
LPF
1706 n = dummy_section(&io_mem_unassigned);
1707 assert(n == PHYS_SECTION_UNASSIGNED);
1708 n = dummy_section(&io_mem_notdirty);
1709 assert(n == PHYS_SECTION_NOTDIRTY);
1710 n = dummy_section(&io_mem_rom);
1711 assert(n == PHYS_SECTION_ROM);
1712 n = dummy_section(&io_mem_watch);
1713 assert(n == PHYS_SECTION_WATCH);
50c1e149
AK
1714}
1715
9affd6fc
PB
1716/* This listener's commit run after the other AddressSpaceDispatch listeners'.
1717 * All AddressSpaceDispatch instances have switched to the next map.
1718 */
1719static void core_commit(MemoryListener *listener)
1720{
6092666e 1721 phys_sections_free(prev_map);
9affd6fc
PB
1722}
1723
1d71148e 1724static void tcg_commit(MemoryListener *listener)
50c1e149 1725{
182735ef 1726 CPUState *cpu;
117712c3
AK
1727
1728 /* since each CPU stores ram addresses in its TLB cache, we must
1729 reset the modified entries */
1730 /* XXX: slow ! */
bdc44640 1731 CPU_FOREACH(cpu) {
182735ef
AF
1732 CPUArchState *env = cpu->env_ptr;
1733
117712c3
AK
1734 tlb_flush(env, 1);
1735 }
50c1e149
AK
1736}
1737
93632747
AK
1738static void core_log_global_start(MemoryListener *listener)
1739{
1740 cpu_physical_memory_set_dirty_tracking(1);
1741}
1742
1743static void core_log_global_stop(MemoryListener *listener)
1744{
1745 cpu_physical_memory_set_dirty_tracking(0);
1746}
1747
93632747 1748static MemoryListener core_memory_listener = {
50c1e149 1749 .begin = core_begin,
9affd6fc 1750 .commit = core_commit,
93632747
AK
1751 .log_global_start = core_log_global_start,
1752 .log_global_stop = core_log_global_stop,
ac1970fb 1753 .priority = 1,
93632747
AK
1754};
1755
1d71148e
AK
1756static MemoryListener tcg_memory_listener = {
1757 .commit = tcg_commit,
1758};
1759
ac1970fb
AK
1760void address_space_init_dispatch(AddressSpace *as)
1761{
00752703 1762 as->dispatch = NULL;
89ae337a 1763 as->dispatch_listener = (MemoryListener) {
ac1970fb 1764 .begin = mem_begin,
00752703 1765 .commit = mem_commit,
ac1970fb
AK
1766 .region_add = mem_add,
1767 .region_nop = mem_add,
1768 .priority = 0,
1769 };
89ae337a 1770 memory_listener_register(&as->dispatch_listener, as);
ac1970fb
AK
1771}
1772
83f3c251
AK
1773void address_space_destroy_dispatch(AddressSpace *as)
1774{
1775 AddressSpaceDispatch *d = as->dispatch;
1776
89ae337a 1777 memory_listener_unregister(&as->dispatch_listener);
83f3c251
AK
1778 g_free(d);
1779 as->dispatch = NULL;
1780}
1781
62152b8a
AK
1782static void memory_map_init(void)
1783{
7267c094 1784 system_memory = g_malloc(sizeof(*system_memory));
2c9b15ca 1785 memory_region_init(system_memory, NULL, "system", INT64_MAX);
7dca8043 1786 address_space_init(&address_space_memory, system_memory, "memory");
309cb471 1787
7267c094 1788 system_io = g_malloc(sizeof(*system_io));
3bb28b72
JK
1789 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
1790 65536);
7dca8043 1791 address_space_init(&address_space_io, system_io, "I/O");
93632747 1792
f6790af6 1793 memory_listener_register(&core_memory_listener, &address_space_memory);
2641689a 1794 if (tcg_enabled()) {
1795 memory_listener_register(&tcg_memory_listener, &address_space_memory);
1796 }
62152b8a
AK
1797}
1798
1799MemoryRegion *get_system_memory(void)
1800{
1801 return system_memory;
1802}
1803
309cb471
AK
1804MemoryRegion *get_system_io(void)
1805{
1806 return system_io;
1807}
1808
e2eef170
PB
1809#endif /* !defined(CONFIG_USER_ONLY) */
1810
13eb76e0
FB
1811/* physical memory access (slow version, mainly for debug) */
1812#if defined(CONFIG_USER_ONLY)
f17ec444 1813int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
a68fe89c 1814 uint8_t *buf, int len, int is_write)
13eb76e0
FB
1815{
1816 int l, flags;
1817 target_ulong page;
53a5960a 1818 void * p;
13eb76e0
FB
1819
1820 while (len > 0) {
1821 page = addr & TARGET_PAGE_MASK;
1822 l = (page + TARGET_PAGE_SIZE) - addr;
1823 if (l > len)
1824 l = len;
1825 flags = page_get_flags(page);
1826 if (!(flags & PAGE_VALID))
a68fe89c 1827 return -1;
13eb76e0
FB
1828 if (is_write) {
1829 if (!(flags & PAGE_WRITE))
a68fe89c 1830 return -1;
579a97f7 1831 /* XXX: this code should not depend on lock_user */
72fb7daa 1832 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
a68fe89c 1833 return -1;
72fb7daa
AJ
1834 memcpy(p, buf, l);
1835 unlock_user(p, addr, l);
13eb76e0
FB
1836 } else {
1837 if (!(flags & PAGE_READ))
a68fe89c 1838 return -1;
579a97f7 1839 /* XXX: this code should not depend on lock_user */
72fb7daa 1840 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
a68fe89c 1841 return -1;
72fb7daa 1842 memcpy(buf, p, l);
5b257578 1843 unlock_user(p, addr, 0);
13eb76e0
FB
1844 }
1845 len -= l;
1846 buf += l;
1847 addr += l;
1848 }
a68fe89c 1849 return 0;
13eb76e0 1850}
8df1cd07 1851
13eb76e0 1852#else
51d7a9eb 1853
a8170e5e
AK
1854static void invalidate_and_set_dirty(hwaddr addr,
1855 hwaddr length)
51d7a9eb
AP
1856{
1857 if (!cpu_physical_memory_is_dirty(addr)) {
1858 /* invalidate code */
1859 tb_invalidate_phys_page_range(addr, addr + length, 0);
1860 /* set dirty bit */
1861 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
1862 }
e226939d 1863 xen_modified_memory(addr, length);
51d7a9eb
AP
1864}
1865
2bbfa05d
PB
1866static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
1867{
1868 if (memory_region_is_ram(mr)) {
1869 return !(is_write && mr->readonly);
1870 }
1871 if (memory_region_is_romd(mr)) {
1872 return !is_write;
1873 }
1874
1875 return false;
1876}
1877
23326164 1878static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
82f2563f 1879{
e1622f4b 1880 unsigned access_size_max = mr->ops->valid.max_access_size;
23326164
RH
1881
1882 /* Regions are assumed to support 1-4 byte accesses unless
1883 otherwise specified. */
23326164
RH
1884 if (access_size_max == 0) {
1885 access_size_max = 4;
1886 }
1887
1888 /* Bound the maximum access by the alignment of the address. */
1889 if (!mr->ops->impl.unaligned) {
1890 unsigned align_size_max = addr & -addr;
1891 if (align_size_max != 0 && align_size_max < access_size_max) {
1892 access_size_max = align_size_max;
1893 }
82f2563f 1894 }
23326164
RH
1895
1896 /* Don't attempt accesses larger than the maximum. */
1897 if (l > access_size_max) {
1898 l = access_size_max;
82f2563f 1899 }
098178f2
PB
1900 if (l & (l - 1)) {
1901 l = 1 << (qemu_fls(l) - 1);
1902 }
23326164
RH
1903
1904 return l;
82f2563f
PB
1905}
1906
fd8aaa76 1907bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
ac1970fb 1908 int len, bool is_write)
13eb76e0 1909{
149f54b5 1910 hwaddr l;
13eb76e0 1911 uint8_t *ptr;
791af8c8 1912 uint64_t val;
149f54b5 1913 hwaddr addr1;
5c8a00ce 1914 MemoryRegion *mr;
fd8aaa76 1915 bool error = false;
3b46e624 1916
13eb76e0 1917 while (len > 0) {
149f54b5 1918 l = len;
5c8a00ce 1919 mr = address_space_translate(as, addr, &addr1, &l, is_write);
3b46e624 1920
13eb76e0 1921 if (is_write) {
5c8a00ce
PB
1922 if (!memory_access_is_direct(mr, is_write)) {
1923 l = memory_access_size(mr, l, addr1);
4917cf44 1924 /* XXX: could force current_cpu to NULL to avoid
6a00d601 1925 potential bugs */
23326164
RH
1926 switch (l) {
1927 case 8:
1928 /* 64 bit write access */
1929 val = ldq_p(buf);
1930 error |= io_mem_write(mr, addr1, val, 8);
1931 break;
1932 case 4:
1c213d19 1933 /* 32 bit write access */
c27004ec 1934 val = ldl_p(buf);
5c8a00ce 1935 error |= io_mem_write(mr, addr1, val, 4);
23326164
RH
1936 break;
1937 case 2:
1c213d19 1938 /* 16 bit write access */
c27004ec 1939 val = lduw_p(buf);
5c8a00ce 1940 error |= io_mem_write(mr, addr1, val, 2);
23326164
RH
1941 break;
1942 case 1:
1c213d19 1943 /* 8 bit write access */
c27004ec 1944 val = ldub_p(buf);
5c8a00ce 1945 error |= io_mem_write(mr, addr1, val, 1);
23326164
RH
1946 break;
1947 default:
1948 abort();
13eb76e0 1949 }
2bbfa05d 1950 } else {
5c8a00ce 1951 addr1 += memory_region_get_ram_addr(mr);
13eb76e0 1952 /* RAM case */
5579c7f3 1953 ptr = qemu_get_ram_ptr(addr1);
13eb76e0 1954 memcpy(ptr, buf, l);
51d7a9eb 1955 invalidate_and_set_dirty(addr1, l);
13eb76e0
FB
1956 }
1957 } else {
5c8a00ce 1958 if (!memory_access_is_direct(mr, is_write)) {
13eb76e0 1959 /* I/O case */
5c8a00ce 1960 l = memory_access_size(mr, l, addr1);
23326164
RH
1961 switch (l) {
1962 case 8:
1963 /* 64 bit read access */
1964 error |= io_mem_read(mr, addr1, &val, 8);
1965 stq_p(buf, val);
1966 break;
1967 case 4:
13eb76e0 1968 /* 32 bit read access */
5c8a00ce 1969 error |= io_mem_read(mr, addr1, &val, 4);
c27004ec 1970 stl_p(buf, val);
23326164
RH
1971 break;
1972 case 2:
13eb76e0 1973 /* 16 bit read access */
5c8a00ce 1974 error |= io_mem_read(mr, addr1, &val, 2);
c27004ec 1975 stw_p(buf, val);
23326164
RH
1976 break;
1977 case 1:
1c213d19 1978 /* 8 bit read access */
5c8a00ce 1979 error |= io_mem_read(mr, addr1, &val, 1);
c27004ec 1980 stb_p(buf, val);
23326164
RH
1981 break;
1982 default:
1983 abort();
13eb76e0
FB
1984 }
1985 } else {
1986 /* RAM case */
5c8a00ce 1987 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
f3705d53 1988 memcpy(buf, ptr, l);
13eb76e0
FB
1989 }
1990 }
1991 len -= l;
1992 buf += l;
1993 addr += l;
1994 }
fd8aaa76
PB
1995
1996 return error;
13eb76e0 1997}
8df1cd07 1998
fd8aaa76 1999bool address_space_write(AddressSpace *as, hwaddr addr,
ac1970fb
AK
2000 const uint8_t *buf, int len)
2001{
fd8aaa76 2002 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
ac1970fb
AK
2003}
2004
fd8aaa76 2005bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
ac1970fb 2006{
fd8aaa76 2007 return address_space_rw(as, addr, buf, len, false);
ac1970fb
AK
2008}
2009
2010
a8170e5e 2011void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
ac1970fb
AK
2012 int len, int is_write)
2013{
fd8aaa76 2014 address_space_rw(&address_space_memory, addr, buf, len, is_write);
ac1970fb
AK
2015}
2016
d0ecd2aa 2017/* used for ROM loading : can write in RAM and ROM */
a8170e5e 2018void cpu_physical_memory_write_rom(hwaddr addr,
d0ecd2aa
FB
2019 const uint8_t *buf, int len)
2020{
149f54b5 2021 hwaddr l;
d0ecd2aa 2022 uint8_t *ptr;
149f54b5 2023 hwaddr addr1;
5c8a00ce 2024 MemoryRegion *mr;
3b46e624 2025
d0ecd2aa 2026 while (len > 0) {
149f54b5 2027 l = len;
5c8a00ce
PB
2028 mr = address_space_translate(&address_space_memory,
2029 addr, &addr1, &l, true);
3b46e624 2030
5c8a00ce
PB
2031 if (!(memory_region_is_ram(mr) ||
2032 memory_region_is_romd(mr))) {
d0ecd2aa
FB
2033 /* do nothing */
2034 } else {
5c8a00ce 2035 addr1 += memory_region_get_ram_addr(mr);
d0ecd2aa 2036 /* ROM/RAM case */
5579c7f3 2037 ptr = qemu_get_ram_ptr(addr1);
d0ecd2aa 2038 memcpy(ptr, buf, l);
51d7a9eb 2039 invalidate_and_set_dirty(addr1, l);
d0ecd2aa
FB
2040 }
2041 len -= l;
2042 buf += l;
2043 addr += l;
2044 }
2045}
2046
6d16c2f8 2047typedef struct {
d3e71559 2048 MemoryRegion *mr;
6d16c2f8 2049 void *buffer;
a8170e5e
AK
2050 hwaddr addr;
2051 hwaddr len;
6d16c2f8
AL
2052} BounceBuffer;
2053
2054static BounceBuffer bounce;
2055
ba223c29
AL
2056typedef struct MapClient {
2057 void *opaque;
2058 void (*callback)(void *opaque);
72cf2d4f 2059 QLIST_ENTRY(MapClient) link;
ba223c29
AL
2060} MapClient;
2061
72cf2d4f
BS
2062static QLIST_HEAD(map_client_list, MapClient) map_client_list
2063 = QLIST_HEAD_INITIALIZER(map_client_list);
ba223c29
AL
2064
2065void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2066{
7267c094 2067 MapClient *client = g_malloc(sizeof(*client));
ba223c29
AL
2068
2069 client->opaque = opaque;
2070 client->callback = callback;
72cf2d4f 2071 QLIST_INSERT_HEAD(&map_client_list, client, link);
ba223c29
AL
2072 return client;
2073}
2074
8b9c99d9 2075static void cpu_unregister_map_client(void *_client)
ba223c29
AL
2076{
2077 MapClient *client = (MapClient *)_client;
2078
72cf2d4f 2079 QLIST_REMOVE(client, link);
7267c094 2080 g_free(client);
ba223c29
AL
2081}
2082
2083static void cpu_notify_map_clients(void)
2084{
2085 MapClient *client;
2086
72cf2d4f
BS
2087 while (!QLIST_EMPTY(&map_client_list)) {
2088 client = QLIST_FIRST(&map_client_list);
ba223c29 2089 client->callback(client->opaque);
34d5e948 2090 cpu_unregister_map_client(client);
ba223c29
AL
2091 }
2092}
2093
51644ab7
PB
2094bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2095{
5c8a00ce 2096 MemoryRegion *mr;
51644ab7
PB
2097 hwaddr l, xlat;
2098
2099 while (len > 0) {
2100 l = len;
5c8a00ce
PB
2101 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2102 if (!memory_access_is_direct(mr, is_write)) {
2103 l = memory_access_size(mr, l, addr);
2104 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
51644ab7
PB
2105 return false;
2106 }
2107 }
2108
2109 len -= l;
2110 addr += l;
2111 }
2112 return true;
2113}
2114
6d16c2f8
AL
2115/* Map a physical memory region into a host virtual address.
2116 * May map a subset of the requested range, given by and returned in *plen.
2117 * May return NULL if resources needed to perform the mapping are exhausted.
2118 * Use only for reads OR writes - not for read-modify-write operations.
ba223c29
AL
2119 * Use cpu_register_map_client() to know when retrying the map operation is
2120 * likely to succeed.
6d16c2f8 2121 */
ac1970fb 2122void *address_space_map(AddressSpace *as,
a8170e5e
AK
2123 hwaddr addr,
2124 hwaddr *plen,
ac1970fb 2125 bool is_write)
6d16c2f8 2126{
a8170e5e 2127 hwaddr len = *plen;
e3127ae0
PB
2128 hwaddr done = 0;
2129 hwaddr l, xlat, base;
2130 MemoryRegion *mr, *this_mr;
2131 ram_addr_t raddr;
6d16c2f8 2132
e3127ae0
PB
2133 if (len == 0) {
2134 return NULL;
2135 }
38bee5dc 2136
e3127ae0
PB
2137 l = len;
2138 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2139 if (!memory_access_is_direct(mr, is_write)) {
2140 if (bounce.buffer) {
2141 return NULL;
6d16c2f8 2142 }
e3127ae0
PB
2143 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
2144 bounce.addr = addr;
2145 bounce.len = l;
d3e71559
PB
2146
2147 memory_region_ref(mr);
2148 bounce.mr = mr;
e3127ae0
PB
2149 if (!is_write) {
2150 address_space_read(as, addr, bounce.buffer, l);
8ab934f9 2151 }
6d16c2f8 2152
e3127ae0
PB
2153 *plen = l;
2154 return bounce.buffer;
2155 }
2156
2157 base = xlat;
2158 raddr = memory_region_get_ram_addr(mr);
2159
2160 for (;;) {
6d16c2f8
AL
2161 len -= l;
2162 addr += l;
e3127ae0
PB
2163 done += l;
2164 if (len == 0) {
2165 break;
2166 }
2167
2168 l = len;
2169 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2170 if (this_mr != mr || xlat != base + done) {
2171 break;
2172 }
6d16c2f8 2173 }
e3127ae0 2174
d3e71559 2175 memory_region_ref(mr);
e3127ae0
PB
2176 *plen = done;
2177 return qemu_ram_ptr_length(raddr + base, plen);
6d16c2f8
AL
2178}
2179
ac1970fb 2180/* Unmaps a memory region previously mapped by address_space_map().
6d16c2f8
AL
2181 * Will also mark the memory as dirty if is_write == 1. access_len gives
2182 * the amount of memory that was actually read or written by the caller.
2183 */
a8170e5e
AK
2184void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2185 int is_write, hwaddr access_len)
6d16c2f8
AL
2186{
2187 if (buffer != bounce.buffer) {
d3e71559
PB
2188 MemoryRegion *mr;
2189 ram_addr_t addr1;
2190
2191 mr = qemu_ram_addr_from_host(buffer, &addr1);
2192 assert(mr != NULL);
6d16c2f8 2193 if (is_write) {
6d16c2f8
AL
2194 while (access_len) {
2195 unsigned l;
2196 l = TARGET_PAGE_SIZE;
2197 if (l > access_len)
2198 l = access_len;
51d7a9eb 2199 invalidate_and_set_dirty(addr1, l);
6d16c2f8
AL
2200 addr1 += l;
2201 access_len -= l;
2202 }
2203 }
868bb33f 2204 if (xen_enabled()) {
e41d7c69 2205 xen_invalidate_map_cache_entry(buffer);
050a0ddf 2206 }
d3e71559 2207 memory_region_unref(mr);
6d16c2f8
AL
2208 return;
2209 }
2210 if (is_write) {
ac1970fb 2211 address_space_write(as, bounce.addr, bounce.buffer, access_len);
6d16c2f8 2212 }
f8a83245 2213 qemu_vfree(bounce.buffer);
6d16c2f8 2214 bounce.buffer = NULL;
d3e71559 2215 memory_region_unref(bounce.mr);
ba223c29 2216 cpu_notify_map_clients();
6d16c2f8 2217}
d0ecd2aa 2218
a8170e5e
AK
2219void *cpu_physical_memory_map(hwaddr addr,
2220 hwaddr *plen,
ac1970fb
AK
2221 int is_write)
2222{
2223 return address_space_map(&address_space_memory, addr, plen, is_write);
2224}
2225
a8170e5e
AK
2226void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2227 int is_write, hwaddr access_len)
ac1970fb
AK
2228{
2229 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2230}
2231
8df1cd07 2232/* warning: addr must be aligned */
a8170e5e 2233static inline uint32_t ldl_phys_internal(hwaddr addr,
1e78bcc1 2234 enum device_endian endian)
8df1cd07 2235{
8df1cd07 2236 uint8_t *ptr;
791af8c8 2237 uint64_t val;
5c8a00ce 2238 MemoryRegion *mr;
149f54b5
PB
2239 hwaddr l = 4;
2240 hwaddr addr1;
8df1cd07 2241
5c8a00ce
PB
2242 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2243 false);
2244 if (l < 4 || !memory_access_is_direct(mr, false)) {
8df1cd07 2245 /* I/O case */
5c8a00ce 2246 io_mem_read(mr, addr1, &val, 4);
1e78bcc1
AG
2247#if defined(TARGET_WORDS_BIGENDIAN)
2248 if (endian == DEVICE_LITTLE_ENDIAN) {
2249 val = bswap32(val);
2250 }
2251#else
2252 if (endian == DEVICE_BIG_ENDIAN) {
2253 val = bswap32(val);
2254 }
2255#endif
8df1cd07
FB
2256 } else {
2257 /* RAM case */
5c8a00ce 2258 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
06ef3525 2259 & TARGET_PAGE_MASK)
149f54b5 2260 + addr1);
1e78bcc1
AG
2261 switch (endian) {
2262 case DEVICE_LITTLE_ENDIAN:
2263 val = ldl_le_p(ptr);
2264 break;
2265 case DEVICE_BIG_ENDIAN:
2266 val = ldl_be_p(ptr);
2267 break;
2268 default:
2269 val = ldl_p(ptr);
2270 break;
2271 }
8df1cd07
FB
2272 }
2273 return val;
2274}
2275
a8170e5e 2276uint32_t ldl_phys(hwaddr addr)
1e78bcc1
AG
2277{
2278 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2279}
2280
a8170e5e 2281uint32_t ldl_le_phys(hwaddr addr)
1e78bcc1
AG
2282{
2283 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2284}
2285
a8170e5e 2286uint32_t ldl_be_phys(hwaddr addr)
1e78bcc1
AG
2287{
2288 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
2289}
2290
84b7b8e7 2291/* warning: addr must be aligned */
a8170e5e 2292static inline uint64_t ldq_phys_internal(hwaddr addr,
1e78bcc1 2293 enum device_endian endian)
84b7b8e7 2294{
84b7b8e7
FB
2295 uint8_t *ptr;
2296 uint64_t val;
5c8a00ce 2297 MemoryRegion *mr;
149f54b5
PB
2298 hwaddr l = 8;
2299 hwaddr addr1;
84b7b8e7 2300
5c8a00ce
PB
2301 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2302 false);
2303 if (l < 8 || !memory_access_is_direct(mr, false)) {
84b7b8e7 2304 /* I/O case */
5c8a00ce 2305 io_mem_read(mr, addr1, &val, 8);
968a5627
PB
2306#if defined(TARGET_WORDS_BIGENDIAN)
2307 if (endian == DEVICE_LITTLE_ENDIAN) {
2308 val = bswap64(val);
2309 }
2310#else
2311 if (endian == DEVICE_BIG_ENDIAN) {
2312 val = bswap64(val);
2313 }
84b7b8e7
FB
2314#endif
2315 } else {
2316 /* RAM case */
5c8a00ce 2317 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
06ef3525 2318 & TARGET_PAGE_MASK)
149f54b5 2319 + addr1);
1e78bcc1
AG
2320 switch (endian) {
2321 case DEVICE_LITTLE_ENDIAN:
2322 val = ldq_le_p(ptr);
2323 break;
2324 case DEVICE_BIG_ENDIAN:
2325 val = ldq_be_p(ptr);
2326 break;
2327 default:
2328 val = ldq_p(ptr);
2329 break;
2330 }
84b7b8e7
FB
2331 }
2332 return val;
2333}
2334
a8170e5e 2335uint64_t ldq_phys(hwaddr addr)
1e78bcc1
AG
2336{
2337 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2338}
2339
a8170e5e 2340uint64_t ldq_le_phys(hwaddr addr)
1e78bcc1
AG
2341{
2342 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2343}
2344
a8170e5e 2345uint64_t ldq_be_phys(hwaddr addr)
1e78bcc1
AG
2346{
2347 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
2348}
2349
aab33094 2350/* XXX: optimize */
a8170e5e 2351uint32_t ldub_phys(hwaddr addr)
aab33094
FB
2352{
2353 uint8_t val;
2354 cpu_physical_memory_read(addr, &val, 1);
2355 return val;
2356}
2357
733f0b02 2358/* warning: addr must be aligned */
a8170e5e 2359static inline uint32_t lduw_phys_internal(hwaddr addr,
1e78bcc1 2360 enum device_endian endian)
aab33094 2361{
733f0b02
MT
2362 uint8_t *ptr;
2363 uint64_t val;
5c8a00ce 2364 MemoryRegion *mr;
149f54b5
PB
2365 hwaddr l = 2;
2366 hwaddr addr1;
733f0b02 2367
5c8a00ce
PB
2368 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2369 false);
2370 if (l < 2 || !memory_access_is_direct(mr, false)) {
733f0b02 2371 /* I/O case */
5c8a00ce 2372 io_mem_read(mr, addr1, &val, 2);
1e78bcc1
AG
2373#if defined(TARGET_WORDS_BIGENDIAN)
2374 if (endian == DEVICE_LITTLE_ENDIAN) {
2375 val = bswap16(val);
2376 }
2377#else
2378 if (endian == DEVICE_BIG_ENDIAN) {
2379 val = bswap16(val);
2380 }
2381#endif
733f0b02
MT
2382 } else {
2383 /* RAM case */
5c8a00ce 2384 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
06ef3525 2385 & TARGET_PAGE_MASK)
149f54b5 2386 + addr1);
1e78bcc1
AG
2387 switch (endian) {
2388 case DEVICE_LITTLE_ENDIAN:
2389 val = lduw_le_p(ptr);
2390 break;
2391 case DEVICE_BIG_ENDIAN:
2392 val = lduw_be_p(ptr);
2393 break;
2394 default:
2395 val = lduw_p(ptr);
2396 break;
2397 }
733f0b02
MT
2398 }
2399 return val;
aab33094
FB
2400}
2401
a8170e5e 2402uint32_t lduw_phys(hwaddr addr)
1e78bcc1
AG
2403{
2404 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2405}
2406
a8170e5e 2407uint32_t lduw_le_phys(hwaddr addr)
1e78bcc1
AG
2408{
2409 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2410}
2411
a8170e5e 2412uint32_t lduw_be_phys(hwaddr addr)
1e78bcc1
AG
2413{
2414 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
2415}
2416
8df1cd07
FB
2417/* warning: addr must be aligned. The ram page is not masked as dirty
2418 and the code inside is not invalidated. It is useful if the dirty
2419 bits are used to track modified PTEs */
a8170e5e 2420void stl_phys_notdirty(hwaddr addr, uint32_t val)
8df1cd07 2421{
8df1cd07 2422 uint8_t *ptr;
5c8a00ce 2423 MemoryRegion *mr;
149f54b5
PB
2424 hwaddr l = 4;
2425 hwaddr addr1;
8df1cd07 2426
5c8a00ce
PB
2427 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2428 true);
2429 if (l < 4 || !memory_access_is_direct(mr, true)) {
2430 io_mem_write(mr, addr1, val, 4);
8df1cd07 2431 } else {
5c8a00ce 2432 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
5579c7f3 2433 ptr = qemu_get_ram_ptr(addr1);
8df1cd07 2434 stl_p(ptr, val);
74576198
AL
2435
2436 if (unlikely(in_migration)) {
2437 if (!cpu_physical_memory_is_dirty(addr1)) {
2438 /* invalidate code */
2439 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2440 /* set dirty bit */
f7c11b53
YT
2441 cpu_physical_memory_set_dirty_flags(
2442 addr1, (0xff & ~CODE_DIRTY_FLAG));
74576198
AL
2443 }
2444 }
8df1cd07
FB
2445 }
2446}
2447
2448/* warning: addr must be aligned */
a8170e5e 2449static inline void stl_phys_internal(hwaddr addr, uint32_t val,
1e78bcc1 2450 enum device_endian endian)
8df1cd07 2451{
8df1cd07 2452 uint8_t *ptr;
5c8a00ce 2453 MemoryRegion *mr;
149f54b5
PB
2454 hwaddr l = 4;
2455 hwaddr addr1;
8df1cd07 2456
5c8a00ce
PB
2457 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2458 true);
2459 if (l < 4 || !memory_access_is_direct(mr, true)) {
1e78bcc1
AG
2460#if defined(TARGET_WORDS_BIGENDIAN)
2461 if (endian == DEVICE_LITTLE_ENDIAN) {
2462 val = bswap32(val);
2463 }
2464#else
2465 if (endian == DEVICE_BIG_ENDIAN) {
2466 val = bswap32(val);
2467 }
2468#endif
5c8a00ce 2469 io_mem_write(mr, addr1, val, 4);
8df1cd07 2470 } else {
8df1cd07 2471 /* RAM case */
5c8a00ce 2472 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
5579c7f3 2473 ptr = qemu_get_ram_ptr(addr1);
1e78bcc1
AG
2474 switch (endian) {
2475 case DEVICE_LITTLE_ENDIAN:
2476 stl_le_p(ptr, val);
2477 break;
2478 case DEVICE_BIG_ENDIAN:
2479 stl_be_p(ptr, val);
2480 break;
2481 default:
2482 stl_p(ptr, val);
2483 break;
2484 }
51d7a9eb 2485 invalidate_and_set_dirty(addr1, 4);
8df1cd07
FB
2486 }
2487}
2488
a8170e5e 2489void stl_phys(hwaddr addr, uint32_t val)
1e78bcc1
AG
2490{
2491 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2492}
2493
a8170e5e 2494void stl_le_phys(hwaddr addr, uint32_t val)
1e78bcc1
AG
2495{
2496 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2497}
2498
a8170e5e 2499void stl_be_phys(hwaddr addr, uint32_t val)
1e78bcc1
AG
2500{
2501 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2502}
2503
aab33094 2504/* XXX: optimize */
a8170e5e 2505void stb_phys(hwaddr addr, uint32_t val)
aab33094
FB
2506{
2507 uint8_t v = val;
2508 cpu_physical_memory_write(addr, &v, 1);
2509}
2510
733f0b02 2511/* warning: addr must be aligned */
a8170e5e 2512static inline void stw_phys_internal(hwaddr addr, uint32_t val,
1e78bcc1 2513 enum device_endian endian)
aab33094 2514{
733f0b02 2515 uint8_t *ptr;
5c8a00ce 2516 MemoryRegion *mr;
149f54b5
PB
2517 hwaddr l = 2;
2518 hwaddr addr1;
733f0b02 2519
5c8a00ce
PB
2520 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2521 true);
2522 if (l < 2 || !memory_access_is_direct(mr, true)) {
1e78bcc1
AG
2523#if defined(TARGET_WORDS_BIGENDIAN)
2524 if (endian == DEVICE_LITTLE_ENDIAN) {
2525 val = bswap16(val);
2526 }
2527#else
2528 if (endian == DEVICE_BIG_ENDIAN) {
2529 val = bswap16(val);
2530 }
2531#endif
5c8a00ce 2532 io_mem_write(mr, addr1, val, 2);
733f0b02 2533 } else {
733f0b02 2534 /* RAM case */
5c8a00ce 2535 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
733f0b02 2536 ptr = qemu_get_ram_ptr(addr1);
1e78bcc1
AG
2537 switch (endian) {
2538 case DEVICE_LITTLE_ENDIAN:
2539 stw_le_p(ptr, val);
2540 break;
2541 case DEVICE_BIG_ENDIAN:
2542 stw_be_p(ptr, val);
2543 break;
2544 default:
2545 stw_p(ptr, val);
2546 break;
2547 }
51d7a9eb 2548 invalidate_and_set_dirty(addr1, 2);
733f0b02 2549 }
aab33094
FB
2550}
2551
a8170e5e 2552void stw_phys(hwaddr addr, uint32_t val)
1e78bcc1
AG
2553{
2554 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2555}
2556
a8170e5e 2557void stw_le_phys(hwaddr addr, uint32_t val)
1e78bcc1
AG
2558{
2559 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2560}
2561
a8170e5e 2562void stw_be_phys(hwaddr addr, uint32_t val)
1e78bcc1
AG
2563{
2564 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2565}
2566
aab33094 2567/* XXX: optimize */
a8170e5e 2568void stq_phys(hwaddr addr, uint64_t val)
aab33094
FB
2569{
2570 val = tswap64(val);
71d2b725 2571 cpu_physical_memory_write(addr, &val, 8);
aab33094
FB
2572}
2573
a8170e5e 2574void stq_le_phys(hwaddr addr, uint64_t val)
1e78bcc1
AG
2575{
2576 val = cpu_to_le64(val);
2577 cpu_physical_memory_write(addr, &val, 8);
2578}
2579
a8170e5e 2580void stq_be_phys(hwaddr addr, uint64_t val)
1e78bcc1
AG
2581{
2582 val = cpu_to_be64(val);
2583 cpu_physical_memory_write(addr, &val, 8);
2584}
2585
5e2972fd 2586/* virtual memory access for debug (includes writing to ROM) */
f17ec444 2587int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
b448f2f3 2588 uint8_t *buf, int len, int is_write)
13eb76e0
FB
2589{
2590 int l;
a8170e5e 2591 hwaddr phys_addr;
9b3c35e0 2592 target_ulong page;
13eb76e0
FB
2593
2594 while (len > 0) {
2595 page = addr & TARGET_PAGE_MASK;
f17ec444 2596 phys_addr = cpu_get_phys_page_debug(cpu, page);
13eb76e0
FB
2597 /* if no physical page mapped, return an error */
2598 if (phys_addr == -1)
2599 return -1;
2600 l = (page + TARGET_PAGE_SIZE) - addr;
2601 if (l > len)
2602 l = len;
5e2972fd 2603 phys_addr += (addr & ~TARGET_PAGE_MASK);
5e2972fd
AL
2604 if (is_write)
2605 cpu_physical_memory_write_rom(phys_addr, buf, l);
2606 else
5e2972fd 2607 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
13eb76e0
FB
2608 len -= l;
2609 buf += l;
2610 addr += l;
2611 }
2612 return 0;
2613}
a68fe89c 2614#endif
13eb76e0 2615
8e4a424b
BS
2616#if !defined(CONFIG_USER_ONLY)
2617
2618/*
2619 * A helper function for the _utterly broken_ virtio device model to find out if
2620 * it's running on a big endian machine. Don't do this at home kids!
2621 */
2622bool virtio_is_big_endian(void);
2623bool virtio_is_big_endian(void)
2624{
2625#if defined(TARGET_WORDS_BIGENDIAN)
2626 return true;
2627#else
2628 return false;
2629#endif
2630}
2631
2632#endif
2633
76f35538 2634#ifndef CONFIG_USER_ONLY
a8170e5e 2635bool cpu_physical_memory_is_io(hwaddr phys_addr)
76f35538 2636{
5c8a00ce 2637 MemoryRegion*mr;
149f54b5 2638 hwaddr l = 1;
76f35538 2639
5c8a00ce
PB
2640 mr = address_space_translate(&address_space_memory,
2641 phys_addr, &phys_addr, &l, false);
76f35538 2642
5c8a00ce
PB
2643 return !(memory_region_is_ram(mr) ||
2644 memory_region_is_romd(mr));
76f35538 2645}
bd2fa51f
MH
2646
2647void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2648{
2649 RAMBlock *block;
2650
2651 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2652 func(block->host, block->offset, block->length, opaque);
2653 }
2654}
ec3f8c99 2655#endif