]> git.proxmox.com Git - mirror_qemu.git/blame - hw/arm/virt-acpi-build.c
hw/arm/virt: Enable device memory cold/hot plug with ACPI boot
[mirror_qemu.git] / hw / arm / virt-acpi-build.c
CommitLineData
f5d8c8cd
SZ
1/* Support for generating ACPI tables and passing them to Guests
2 *
3 * ARM virt ACPI generation
4 *
5 * Copyright (C) 2008-2010 Kevin O'Connor <kevin@koconnor.net>
6 * Copyright (C) 2006 Fabrice Bellard
7 * Copyright (C) 2013 Red Hat Inc
8 *
9 * Author: Michael S. Tsirkin <mst@redhat.com>
10 *
11 * Copyright (c) 2015 HUAWEI TECHNOLOGIES CO.,LTD.
12 *
13 * Author: Shannon Zhao <zhaoshenglong@huawei.com>
14 *
15 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License as published by
17 * the Free Software Foundation; either version 2 of the License, or
18 * (at your option) any later version.
19
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
24
25 * You should have received a copy of the GNU General Public License along
26 * with this program; if not, see <http://www.gnu.org/licenses/>.
27 */
28
12b16722 29#include "qemu/osdep.h"
da34e65c 30#include "qapi/error.h"
f5d8c8cd
SZ
31#include "qemu/bitmap.h"
32#include "trace.h"
2e5b09fd 33#include "hw/core/cpu.h"
fcf5ef2a 34#include "target/arm/cpu.h"
f5d8c8cd
SZ
35#include "hw/acpi/acpi-defs.h"
36#include "hw/acpi/acpi.h"
37#include "hw/nvram/fw_cfg.h"
38#include "hw/acpi/bios-linker-loader.h"
f5d8c8cd 39#include "hw/acpi/aml-build.h"
82f76c67 40#include "hw/acpi/utils.h"
48cefd94 41#include "hw/acpi/pci.h"
cff51ac9
SK
42#include "hw/acpi/memory_hotplug.h"
43#include "hw/acpi/generic_event_device.h"
84344884 44#include "hw/pci/pcie_host.h"
d4e5de1a 45#include "hw/pci/pci.h"
d05fdab4 46#include "hw/arm/virt.h"
2b302e1e 47#include "sysemu/numa.h"
71e8a915 48#include "sysemu/reset.h"
13e5c54d 49#include "kvm_arm.h"
d6454270 50#include "migration/vmstate.h"
f5d8c8cd 51
dfccd8cf 52#define ARM_SPI_BASE 32
ac6aa59a 53#define ACPI_POWER_BUTTON_DEVICE "PWRB"
dfccd8cf
SZ
54
55static void acpi_dsdt_add_cpus(Aml *scope, int smp_cpus)
56{
57 uint16_t i;
58
59 for (i = 0; i < smp_cpus; i++) {
f460be43 60 Aml *dev = aml_device("C%.03X", i);
dfccd8cf
SZ
61 aml_append(dev, aml_name_decl("_HID", aml_string("ACPI0007")));
62 aml_append(dev, aml_name_decl("_UID", aml_int(i)));
63 aml_append(scope, dev);
64 }
65}
66
67static void acpi_dsdt_add_uart(Aml *scope, const MemMapEntry *uart_memmap,
45fcf539 68 uint32_t uart_irq)
dfccd8cf
SZ
69{
70 Aml *dev = aml_device("COM0");
71 aml_append(dev, aml_name_decl("_HID", aml_string("ARMH0011")));
72 aml_append(dev, aml_name_decl("_UID", aml_int(0)));
73
74 Aml *crs = aml_resource_template();
75 aml_append(crs, aml_memory32_fixed(uart_memmap->base,
76 uart_memmap->size, AML_READ_WRITE));
77 aml_append(crs,
78 aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH,
45fcf539 79 AML_EXCLUSIVE, &uart_irq, 1));
dfccd8cf 80 aml_append(dev, aml_name_decl("_CRS", crs));
f264d51d
AJ
81
82 /* The _ADR entry is used to link this device to the UART described
83 * in the SPCR table, i.e. SPCR.base_address.address == _ADR.
84 */
85 aml_append(dev, aml_name_decl("_ADR", aml_int(uart_memmap->base)));
86
dfccd8cf
SZ
87 aml_append(scope, dev);
88}
89
70bee80d
GS
90static void acpi_dsdt_add_fw_cfg(Aml *scope, const MemMapEntry *fw_cfg_memmap)
91{
92 Aml *dev = aml_device("FWCF");
93 aml_append(dev, aml_name_decl("_HID", aml_string("QEMU0002")));
94 /* device present, functioning, decoding, not shown in UI */
95 aml_append(dev, aml_name_decl("_STA", aml_int(0xB)));
3b5c492b 96 aml_append(dev, aml_name_decl("_CCA", aml_int(1)));
70bee80d
GS
97
98 Aml *crs = aml_resource_template();
99 aml_append(crs, aml_memory32_fixed(fw_cfg_memmap->base,
100 fw_cfg_memmap->size, AML_READ_WRITE));
101 aml_append(dev, aml_name_decl("_CRS", crs));
102 aml_append(scope, dev);
103}
104
dfccd8cf
SZ
105static void acpi_dsdt_add_flash(Aml *scope, const MemMapEntry *flash_memmap)
106{
107 Aml *dev, *crs;
108 hwaddr base = flash_memmap->base;
cd37aaf8 109 hwaddr size = flash_memmap->size / 2;
dfccd8cf
SZ
110
111 dev = aml_device("FLS0");
112 aml_append(dev, aml_name_decl("_HID", aml_string("LNRO0015")));
113 aml_append(dev, aml_name_decl("_UID", aml_int(0)));
114
115 crs = aml_resource_template();
116 aml_append(crs, aml_memory32_fixed(base, size, AML_READ_WRITE));
117 aml_append(dev, aml_name_decl("_CRS", crs));
118 aml_append(scope, dev);
119
120 dev = aml_device("FLS1");
121 aml_append(dev, aml_name_decl("_HID", aml_string("LNRO0015")));
122 aml_append(dev, aml_name_decl("_UID", aml_int(1)));
123 crs = aml_resource_template();
124 aml_append(crs, aml_memory32_fixed(base + size, size, AML_READ_WRITE));
125 aml_append(dev, aml_name_decl("_CRS", crs));
126 aml_append(scope, dev);
127}
128
129static void acpi_dsdt_add_virtio(Aml *scope,
130 const MemMapEntry *virtio_mmio_memmap,
45fcf539 131 uint32_t mmio_irq, int num)
dfccd8cf
SZ
132{
133 hwaddr base = virtio_mmio_memmap->base;
134 hwaddr size = virtio_mmio_memmap->size;
dfccd8cf
SZ
135 int i;
136
137 for (i = 0; i < num; i++) {
45fcf539 138 uint32_t irq = mmio_irq + i;
dfccd8cf
SZ
139 Aml *dev = aml_device("VR%02u", i);
140 aml_append(dev, aml_name_decl("_HID", aml_string("LNRO0005")));
141 aml_append(dev, aml_name_decl("_UID", aml_int(i)));
76266d99 142 aml_append(dev, aml_name_decl("_CCA", aml_int(1)));
dfccd8cf
SZ
143
144 Aml *crs = aml_resource_template();
145 aml_append(crs, aml_memory32_fixed(base, size, AML_READ_WRITE));
146 aml_append(crs,
147 aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH,
45fcf539 148 AML_EXCLUSIVE, &irq, 1));
dfccd8cf
SZ
149 aml_append(dev, aml_name_decl("_CRS", crs));
150 aml_append(scope, dev);
151 base += size;
152 }
153}
154
45fcf539 155static void acpi_dsdt_add_pci(Aml *scope, const MemMapEntry *memmap,
601d626d 156 uint32_t irq, bool use_highmem, bool highmem_ecam)
d4e5de1a 157{
601d626d 158 int ecam_id = VIRT_ECAM_ID(highmem_ecam);
d4e5de1a
SZ
159 Aml *method, *crs, *ifctx, *UUID, *ifctx1, *elsectx, *buf;
160 int i, bus_no;
161 hwaddr base_mmio = memmap[VIRT_PCIE_MMIO].base;
162 hwaddr size_mmio = memmap[VIRT_PCIE_MMIO].size;
163 hwaddr base_pio = memmap[VIRT_PCIE_PIO].base;
164 hwaddr size_pio = memmap[VIRT_PCIE_PIO].size;
601d626d
EA
165 hwaddr base_ecam = memmap[ecam_id].base;
166 hwaddr size_ecam = memmap[ecam_id].size;
d4e5de1a
SZ
167 int nr_pcie_buses = size_ecam / PCIE_MMCFG_SIZE_MIN;
168
169 Aml *dev = aml_device("%s", "PCI0");
170 aml_append(dev, aml_name_decl("_HID", aml_string("PNP0A08")));
171 aml_append(dev, aml_name_decl("_CID", aml_string("PNP0A03")));
172 aml_append(dev, aml_name_decl("_SEG", aml_int(0)));
173 aml_append(dev, aml_name_decl("_BBN", aml_int(0)));
174 aml_append(dev, aml_name_decl("_ADR", aml_int(0)));
175 aml_append(dev, aml_name_decl("_UID", aml_string("PCI0")));
176 aml_append(dev, aml_name_decl("_STR", aml_unicode("PCIe 0 Device")));
bc64b96c 177 aml_append(dev, aml_name_decl("_CCA", aml_int(1)));
d4e5de1a
SZ
178
179 /* Declare the PCI Routing Table. */
601d626d 180 Aml *rt_pkg = aml_varpackage(nr_pcie_buses * PCI_NUM_PINS);
d4e5de1a
SZ
181 for (bus_no = 0; bus_no < nr_pcie_buses; bus_no++) {
182 for (i = 0; i < PCI_NUM_PINS; i++) {
183 int gsi = (i + bus_no) % PCI_NUM_PINS;
184 Aml *pkg = aml_package(4);
185 aml_append(pkg, aml_int((bus_no << 16) | 0xFFFF));
186 aml_append(pkg, aml_int(i));
187 aml_append(pkg, aml_name("GSI%d", gsi));
188 aml_append(pkg, aml_int(0));
189 aml_append(rt_pkg, pkg);
190 }
191 }
192 aml_append(dev, aml_name_decl("_PRT", rt_pkg));
193
194 /* Create GSI link device */
195 for (i = 0; i < PCI_NUM_PINS; i++) {
45fcf539 196 uint32_t irqs = irq + i;
d4e5de1a
SZ
197 Aml *dev_gsi = aml_device("GSI%d", i);
198 aml_append(dev_gsi, aml_name_decl("_HID", aml_string("PNP0C0F")));
199 aml_append(dev_gsi, aml_name_decl("_UID", aml_int(0)));
200 crs = aml_resource_template();
201 aml_append(crs,
202 aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH,
45fcf539 203 AML_EXCLUSIVE, &irqs, 1));
d4e5de1a
SZ
204 aml_append(dev_gsi, aml_name_decl("_PRS", crs));
205 crs = aml_resource_template();
206 aml_append(crs,
207 aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH,
45fcf539 208 AML_EXCLUSIVE, &irqs, 1));
d4e5de1a 209 aml_append(dev_gsi, aml_name_decl("_CRS", crs));
4dbfc881 210 method = aml_method("_SRS", 1, AML_NOTSERIALIZED);
d4e5de1a
SZ
211 aml_append(dev_gsi, method);
212 aml_append(dev, dev_gsi);
213 }
214
4dbfc881 215 method = aml_method("_CBA", 0, AML_NOTSERIALIZED);
d4e5de1a
SZ
216 aml_append(method, aml_return(aml_int(base_ecam)));
217 aml_append(dev, method);
218
4dbfc881 219 method = aml_method("_CRS", 0, AML_NOTSERIALIZED);
d4e5de1a
SZ
220 Aml *rbuf = aml_resource_template();
221 aml_append(rbuf,
222 aml_word_bus_number(AML_MIN_FIXED, AML_MAX_FIXED, AML_POS_DECODE,
223 0x0000, 0x0000, nr_pcie_buses - 1, 0x0000,
224 nr_pcie_buses));
225 aml_append(rbuf,
226 aml_dword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED,
227 AML_NON_CACHEABLE, AML_READ_WRITE, 0x0000, base_mmio,
228 base_mmio + size_mmio - 1, 0x0000, size_mmio));
229 aml_append(rbuf,
230 aml_dword_io(AML_MIN_FIXED, AML_MAX_FIXED, AML_POS_DECODE,
231 AML_ENTIRE_RANGE, 0x0000, 0x0000, size_pio - 1, base_pio,
232 size_pio));
233
5125f9cd 234 if (use_highmem) {
bf424a12
EA
235 hwaddr base_mmio_high = memmap[VIRT_HIGH_PCIE_MMIO].base;
236 hwaddr size_mmio_high = memmap[VIRT_HIGH_PCIE_MMIO].size;
5125f9cd
PF
237
238 aml_append(rbuf,
239 aml_qword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED,
240 AML_NON_CACHEABLE, AML_READ_WRITE, 0x0000,
e40c3d2e
AB
241 base_mmio_high,
242 base_mmio_high + size_mmio_high - 1, 0x0000,
5125f9cd
PF
243 size_mmio_high));
244 }
245
d4e5de1a
SZ
246 aml_append(method, aml_name_decl("RBUF", rbuf));
247 aml_append(method, aml_return(rbuf));
248 aml_append(dev, method);
249
250 /* Declare an _OSC (OS Control Handoff) method */
251 aml_append(dev, aml_name_decl("SUPP", aml_int(0)));
252 aml_append(dev, aml_name_decl("CTRL", aml_int(0)));
4dbfc881 253 method = aml_method("_OSC", 4, AML_NOTSERIALIZED);
d4e5de1a
SZ
254 aml_append(method,
255 aml_create_dword_field(aml_arg(3), aml_int(0), "CDW1"));
256
257 /* PCI Firmware Specification 3.0
258 * 4.5.1. _OSC Interface for PCI Host Bridge Devices
259 * The _OSC interface for a PCI/PCI-X/PCI Express hierarchy is
260 * identified by the Universal Unique IDentifier (UUID)
261 * 33DB4D5B-1FF7-401C-9657-7441C03DD766
262 */
263 UUID = aml_touuid("33DB4D5B-1FF7-401C-9657-7441C03DD766");
264 ifctx = aml_if(aml_equal(aml_arg(0), UUID));
265 aml_append(ifctx,
266 aml_create_dword_field(aml_arg(3), aml_int(4), "CDW2"));
267 aml_append(ifctx,
268 aml_create_dword_field(aml_arg(3), aml_int(8), "CDW3"));
269 aml_append(ifctx, aml_store(aml_name("CDW2"), aml_name("SUPP")));
270 aml_append(ifctx, aml_store(aml_name("CDW3"), aml_name("CTRL")));
5530427f 271 aml_append(ifctx, aml_store(aml_and(aml_name("CTRL"), aml_int(0x1D), NULL),
d4e5de1a
SZ
272 aml_name("CTRL")));
273
274 ifctx1 = aml_if(aml_lnot(aml_equal(aml_arg(1), aml_int(0x1))));
ca3df95d 275 aml_append(ifctx1, aml_store(aml_or(aml_name("CDW1"), aml_int(0x08), NULL),
d4e5de1a
SZ
276 aml_name("CDW1")));
277 aml_append(ifctx, ifctx1);
278
279 ifctx1 = aml_if(aml_lnot(aml_equal(aml_name("CDW3"), aml_name("CTRL"))));
ca3df95d 280 aml_append(ifctx1, aml_store(aml_or(aml_name("CDW1"), aml_int(0x10), NULL),
d4e5de1a
SZ
281 aml_name("CDW1")));
282 aml_append(ifctx, ifctx1);
283
284 aml_append(ifctx, aml_store(aml_name("CTRL"), aml_name("CDW3")));
285 aml_append(ifctx, aml_return(aml_arg(3)));
286 aml_append(method, ifctx);
287
288 elsectx = aml_else();
ca3df95d 289 aml_append(elsectx, aml_store(aml_or(aml_name("CDW1"), aml_int(4), NULL),
d4e5de1a
SZ
290 aml_name("CDW1")));
291 aml_append(elsectx, aml_return(aml_arg(3)));
292 aml_append(method, elsectx);
293 aml_append(dev, method);
294
4dbfc881 295 method = aml_method("_DSM", 4, AML_NOTSERIALIZED);
d4e5de1a
SZ
296
297 /* PCI Firmware Specification 3.0
298 * 4.6.1. _DSM for PCI Express Slot Information
299 * The UUID in _DSM in this context is
300 * {E5C937D0-3553-4D7A-9117-EA4D19C3434D}
301 */
302 UUID = aml_touuid("E5C937D0-3553-4D7A-9117-EA4D19C3434D");
303 ifctx = aml_if(aml_equal(aml_arg(0), UUID));
304 ifctx1 = aml_if(aml_equal(aml_arg(2), aml_int(0)));
305 uint8_t byte_list[1] = {1};
306 buf = aml_buffer(1, byte_list);
307 aml_append(ifctx1, aml_return(buf));
308 aml_append(ifctx, ifctx1);
309 aml_append(method, ifctx);
310
311 byte_list[0] = 0;
312 buf = aml_buffer(1, byte_list);
313 aml_append(method, aml_return(buf));
314 aml_append(dev, method);
315
316 Aml *dev_rp0 = aml_device("%s", "RP0");
317 aml_append(dev_rp0, aml_name_decl("_ADR", aml_int(0)));
318 aml_append(dev, dev_rp0);
ebfcc03b
AB
319
320 Aml *dev_res0 = aml_device("%s", "RES0");
321 aml_append(dev_res0, aml_name_decl("_HID", aml_string("PNP0C02")));
322 crs = aml_resource_template();
601d626d
EA
323 aml_append(crs,
324 aml_qword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED,
325 AML_NON_CACHEABLE, AML_READ_WRITE, 0x0000, base_ecam,
326 base_ecam + size_ecam - 1, 0x0000, size_ecam));
ebfcc03b
AB
327 aml_append(dev_res0, aml_name_decl("_CRS", crs));
328 aml_append(dev, dev_res0);
d4e5de1a
SZ
329 aml_append(scope, dev);
330}
331
aeb1a36d
SZ
332static void acpi_dsdt_add_gpio(Aml *scope, const MemMapEntry *gpio_memmap,
333 uint32_t gpio_irq)
334{
335 Aml *dev = aml_device("GPO0");
336 aml_append(dev, aml_name_decl("_HID", aml_string("ARMH0061")));
337 aml_append(dev, aml_name_decl("_ADR", aml_int(0)));
338 aml_append(dev, aml_name_decl("_UID", aml_int(0)));
339
340 Aml *crs = aml_resource_template();
341 aml_append(crs, aml_memory32_fixed(gpio_memmap->base, gpio_memmap->size,
342 AML_READ_WRITE));
343 aml_append(crs, aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH,
344 AML_EXCLUSIVE, &gpio_irq, 1));
345 aml_append(dev, aml_name_decl("_CRS", crs));
c1a158b7
SZ
346
347 Aml *aei = aml_resource_template();
348 /* Pin 3 for power button */
349 const uint32_t pin_list[1] = {3};
350 aml_append(aei, aml_gpio_int(AML_CONSUMER, AML_EDGE, AML_ACTIVE_HIGH,
351 AML_EXCLUSIVE, AML_PULL_UP, 0, pin_list, 1,
352 "GPO0", NULL, 0));
353 aml_append(dev, aml_name_decl("_AEI", aei));
354
355 /* _E03 is handle for power button */
356 Aml *method = aml_method("_E03", 0, AML_NOTSERIALIZED);
357 aml_append(method, aml_notify(aml_name(ACPI_POWER_BUTTON_DEVICE),
358 aml_int(0x80)));
359 aml_append(dev, method);
aeb1a36d
SZ
360 aml_append(scope, dev);
361}
362
ac6aa59a
SZ
363static void acpi_dsdt_add_power_button(Aml *scope)
364{
365 Aml *dev = aml_device(ACPI_POWER_BUTTON_DEVICE);
366 aml_append(dev, aml_name_decl("_HID", aml_string("PNP0C0C")));
367 aml_append(dev, aml_name_decl("_ADR", aml_int(0)));
368 aml_append(dev, aml_name_decl("_UID", aml_int(0)));
369 aml_append(scope, dev);
370}
371
e78f1222 372static void
a703b4f6 373build_iort(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms)
e78f1222 374{
a703b4f6 375 int nb_nodes, iort_start = table_data->len;
e78f1222
PM
376 AcpiIortIdMapping *idmap;
377 AcpiIortItsGroup *its;
378 AcpiIortTable *iort;
a703b4f6 379 AcpiIortSmmu3 *smmu;
6e3e7239 380 size_t node_size, iort_node_offset, iort_length, smmu_offset = 0;
e78f1222
PM
381 AcpiIortRC *rc;
382
383 iort = acpi_data_push(table_data, sizeof(*iort));
384
a703b4f6
PM
385 if (vms->iommu == VIRT_IOMMU_SMMUV3) {
386 nb_nodes = 3; /* RC, ITS, SMMUv3 */
387 } else {
388 nb_nodes = 2; /* RC, ITS */
389 }
390
e78f1222 391 iort_length = sizeof(*iort);
a703b4f6 392 iort->node_count = cpu_to_le32(nb_nodes);
6e3e7239
SZ
393 /*
394 * Use a copy in case table_data->data moves during acpi_data_push
395 * operations.
396 */
397 iort_node_offset = sizeof(*iort);
398 iort->node_offset = cpu_to_le32(iort_node_offset);
e78f1222
PM
399
400 /* ITS group node */
401 node_size = sizeof(*its) + sizeof(uint32_t);
402 iort_length += node_size;
403 its = acpi_data_push(table_data, node_size);
404
405 its->type = ACPI_IORT_NODE_ITS_GROUP;
406 its->length = cpu_to_le16(node_size);
407 its->its_count = cpu_to_le32(1);
408 its->identifiers[0] = 0; /* MADT translation_id */
409
a703b4f6 410 if (vms->iommu == VIRT_IOMMU_SMMUV3) {
41c4fb94 411 int irq = vms->irqmap[VIRT_SMMU] + ARM_SPI_BASE;
a703b4f6
PM
412
413 /* SMMUv3 node */
6e3e7239 414 smmu_offset = iort_node_offset + node_size;
a703b4f6
PM
415 node_size = sizeof(*smmu) + sizeof(*idmap);
416 iort_length += node_size;
417 smmu = acpi_data_push(table_data, node_size);
418
419 smmu->type = ACPI_IORT_NODE_SMMU_V3;
420 smmu->length = cpu_to_le16(node_size);
421 smmu->mapping_count = cpu_to_le32(1);
422 smmu->mapping_offset = cpu_to_le32(sizeof(*smmu));
423 smmu->base_address = cpu_to_le64(vms->memmap[VIRT_SMMU].base);
29bbccc2 424 smmu->flags = cpu_to_le32(ACPI_IORT_SMMU_V3_COHACC_OVERRIDE);
a703b4f6
PM
425 smmu->event_gsiv = cpu_to_le32(irq);
426 smmu->pri_gsiv = cpu_to_le32(irq + 1);
427 smmu->gerr_gsiv = cpu_to_le32(irq + 2);
428 smmu->sync_gsiv = cpu_to_le32(irq + 3);
429
430 /* Identity RID mapping covering the whole input RID range */
431 idmap = &smmu->id_mapping_array[0];
432 idmap->input_base = 0;
433 idmap->id_count = cpu_to_le32(0xFFFF);
434 idmap->output_base = 0;
435 /* output IORT node is the ITS group node (the first node) */
6e3e7239 436 idmap->output_reference = cpu_to_le32(iort_node_offset);
a703b4f6
PM
437 }
438
e78f1222
PM
439 /* Root Complex Node */
440 node_size = sizeof(*rc) + sizeof(*idmap);
441 iort_length += node_size;
442 rc = acpi_data_push(table_data, node_size);
443
444 rc->type = ACPI_IORT_NODE_PCI_ROOT_COMPLEX;
445 rc->length = cpu_to_le16(node_size);
446 rc->mapping_count = cpu_to_le32(1);
447 rc->mapping_offset = cpu_to_le32(sizeof(*rc));
448
449 /* fully coherent device */
450 rc->memory_properties.cache_coherency = cpu_to_le32(1);
451 rc->memory_properties.memory_flags = 0x3; /* CCA = CPM = DCAS = 1 */
452 rc->pci_segment_number = 0; /* MCFG pci_segment */
453
454 /* Identity RID mapping covering the whole input RID range */
455 idmap = &rc->id_mapping_array[0];
456 idmap->input_base = 0;
457 idmap->id_count = cpu_to_le32(0xFFFF);
458 idmap->output_base = 0;
a703b4f6
PM
459
460 if (vms->iommu == VIRT_IOMMU_SMMUV3) {
461 /* output IORT node is the smmuv3 node */
462 idmap->output_reference = cpu_to_le32(smmu_offset);
463 } else {
464 /* output IORT node is the ITS group node (the first node) */
6e3e7239 465 idmap->output_reference = cpu_to_le32(iort_node_offset);
a703b4f6 466 }
e78f1222 467
6e3e7239
SZ
468 /*
469 * Update the pointer address in case table_data->data moves during above
470 * acpi_data_push operations.
471 */
472 iort = (AcpiIortTable *)(table_data->data + iort_start);
e78f1222
PM
473 iort->length = cpu_to_le32(iort_length);
474
475 build_header(linker, table_data, (void *)(table_data->data + iort_start),
476 "IORT", table_data->len - iort_start, 0, NULL, NULL);
477}
478
f264d51d 479static void
da4f09a7 480build_spcr(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms)
f264d51d
AJ
481{
482 AcpiSerialPortConsoleRedirection *spcr;
da4f09a7
AJ
483 const MemMapEntry *uart_memmap = &vms->memmap[VIRT_UART];
484 int irq = vms->irqmap[VIRT_UART] + ARM_SPI_BASE;
4d027afe 485 int spcr_start = table_data->len;
f264d51d
AJ
486
487 spcr = acpi_data_push(table_data, sizeof(*spcr));
488
489 spcr->interface_type = 0x3; /* ARM PL011 UART */
490
491 spcr->base_address.space_id = AML_SYSTEM_MEMORY;
492 spcr->base_address.bit_width = 8;
493 spcr->base_address.bit_offset = 0;
494 spcr->base_address.access_width = 1;
495 spcr->base_address.address = cpu_to_le64(uart_memmap->base);
496
497 spcr->interrupt_types = (1 << 3); /* Bit[3] ARMH GIC interrupt */
498 spcr->gsi = cpu_to_le32(irq); /* Global System Interrupt */
499
500 spcr->baud = 3; /* Baud Rate: 3 = 9600 */
501 spcr->parity = 0; /* No Parity */
502 spcr->stopbits = 1; /* 1 Stop bit */
503 spcr->flowctrl = (1 << 1); /* Bit[1] = RTS/CTS hardware flow control */
504 spcr->term_type = 0; /* Terminal Type: 0 = VT100 */
505
506 spcr->pci_device_id = 0xffff; /* PCI Device ID: not a PCI device */
507 spcr->pci_vendor_id = 0xffff; /* PCI Vendor ID: not a PCI device */
508
4d027afe
Z
509 build_header(linker, table_data, (void *)(table_data->data + spcr_start),
510 "SPCR", table_data->len - spcr_start, 2, NULL, NULL);
f264d51d
AJ
511}
512
2b302e1e 513static void
da4f09a7 514build_srat(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms)
2b302e1e
SZ
515{
516 AcpiSystemResourceAffinityTable *srat;
517 AcpiSratProcessorGiccAffinity *core;
518 AcpiSratMemoryAffinity *numamem;
4ccf5826 519 int i, srat_start;
2b302e1e 520 uint64_t mem_base;
4ccf5826 521 MachineClass *mc = MACHINE_GET_CLASS(vms);
aa570207
TX
522 MachineState *ms = MACHINE(vms);
523 const CPUArchIdList *cpu_list = mc->possible_cpu_arch_ids(ms);
2b302e1e
SZ
524
525 srat_start = table_data->len;
526 srat = acpi_data_push(table_data, sizeof(*srat));
527 srat->reserved1 = cpu_to_le32(1);
528
4ccf5826 529 for (i = 0; i < cpu_list->len; ++i) {
2b302e1e
SZ
530 core = acpi_data_push(table_data, sizeof(*core));
531 core->type = ACPI_SRAT_PROCESSOR_GICC;
532 core->length = sizeof(*core);
d41f3e75 533 core->proximity = cpu_to_le32(cpu_list->cpus[i].props.node_id);
2b302e1e
SZ
534 core->acpi_processor_uid = cpu_to_le32(i);
535 core->flags = cpu_to_le32(1);
536 }
2b302e1e 537
da4f09a7 538 mem_base = vms->memmap[VIRT_MEM].base;
aa570207 539 for (i = 0; i < ms->numa_state->num_nodes; ++i) {
7e721e7b 540 if (ms->numa_state->nodes[i].node_mem > 0) {
66c353ce 541 numamem = acpi_data_push(table_data, sizeof(*numamem));
7e721e7b
TX
542 build_srat_memory(numamem, mem_base,
543 ms->numa_state->nodes[i].node_mem, i,
66c353ce 544 MEM_AFFINITY_ENABLED);
7e721e7b 545 mem_base += ms->numa_state->nodes[i].node_mem;
66c353ce 546 }
2b302e1e
SZ
547 }
548
4d027afe
Z
549 build_header(linker, table_data, (void *)(table_data->data + srat_start),
550 "SRAT", table_data->len - srat_start, 3, NULL, NULL);
2b302e1e
SZ
551}
552
ee246400
SZ
553/* GTDT */
554static void
8dd845d3 555build_gtdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms)
ee246400 556{
8dd845d3 557 VirtMachineClass *vmc = VIRT_MACHINE_GET_CLASS(vms);
ee246400
SZ
558 int gtdt_start = table_data->len;
559 AcpiGenericTimerTable *gtdt;
8dd845d3
AJ
560 uint32_t irqflags;
561
562 if (vmc->claim_edge_triggered_timers) {
563 irqflags = ACPI_GTDT_INTERRUPT_MODE_EDGE;
564 } else {
565 irqflags = ACPI_GTDT_INTERRUPT_MODE_LEVEL;
566 }
ee246400
SZ
567
568 gtdt = acpi_data_push(table_data, sizeof *gtdt);
569 /* The interrupt values are the same with the device tree when adding 16 */
330afe05 570 gtdt->secure_el1_interrupt = cpu_to_le32(ARCH_TIMER_S_EL1_IRQ + 16);
8dd845d3 571 gtdt->secure_el1_flags = cpu_to_le32(irqflags);
ee246400 572
330afe05 573 gtdt->non_secure_el1_interrupt = cpu_to_le32(ARCH_TIMER_NS_EL1_IRQ + 16);
8dd845d3 574 gtdt->non_secure_el1_flags = cpu_to_le32(irqflags |
aca4bbf4 575 ACPI_GTDT_CAP_ALWAYS_ON);
ee246400 576
330afe05 577 gtdt->virtual_timer_interrupt = cpu_to_le32(ARCH_TIMER_VIRT_IRQ + 16);
8dd845d3 578 gtdt->virtual_timer_flags = cpu_to_le32(irqflags);
ee246400 579
330afe05 580 gtdt->non_secure_el2_interrupt = cpu_to_le32(ARCH_TIMER_NS_EL2_IRQ + 16);
8dd845d3 581 gtdt->non_secure_el2_flags = cpu_to_le32(irqflags);
ee246400
SZ
582
583 build_header(linker, table_data,
584 (void *)(table_data->data + gtdt_start), "GTDT",
37ad223c 585 table_data->len - gtdt_start, 2, NULL, NULL);
ee246400
SZ
586}
587
982d06c5
SZ
588/* MADT */
589static void
da4f09a7 590build_madt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms)
982d06c5 591{
da4f09a7 592 VirtMachineClass *vmc = VIRT_MACHINE_GET_CLASS(vms);
982d06c5 593 int madt_start = table_data->len;
da4f09a7
AJ
594 const MemMapEntry *memmap = vms->memmap;
595 const int *irqmap = vms->irqmap;
982d06c5
SZ
596 AcpiMultipleApicTable *madt;
597 AcpiMadtGenericDistributor *gicd;
ca793736 598 AcpiMadtGenericMsiFrame *gic_msi;
982d06c5
SZ
599 int i;
600
601 madt = acpi_data_push(table_data, sizeof *madt);
602
982d06c5
SZ
603 gicd = acpi_data_push(table_data, sizeof *gicd);
604 gicd->type = ACPI_APIC_GENERIC_DISTRIBUTOR;
605 gicd->length = sizeof(*gicd);
330afe05 606 gicd->base_address = cpu_to_le64(memmap[VIRT_GIC_DIST].base);
da4f09a7 607 gicd->version = vms->gic_version;
982d06c5 608
da4f09a7 609 for (i = 0; i < vms->smp_cpus; i++) {
6e2ed65f
AJ
610 AcpiMadtGenericCpuInterface *gicc = acpi_data_push(table_data,
611 sizeof(*gicc));
5d9c1756
SZ
612 ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(i));
613
6e2ed65f 614 gicc->type = ACPI_APIC_GENERIC_CPU_INTERFACE;
f2fbface 615 gicc->length = sizeof(*gicc);
da4f09a7 616 if (vms->gic_version == 2) {
330afe05 617 gicc->base_address = cpu_to_le64(memmap[VIRT_GIC_CPU].base);
55ef3233
LM
618 gicc->gich_base_address = cpu_to_le64(memmap[VIRT_GIC_HYP].base);
619 gicc->gicv_base_address = cpu_to_le64(memmap[VIRT_GIC_VCPU].base);
f2fbface 620 }
330afe05
AJ
621 gicc->cpu_interface_number = cpu_to_le32(i);
622 gicc->arm_mpidr = cpu_to_le64(armcpu->mp_affinity);
623 gicc->uid = cpu_to_le32(i);
6e2ed65f 624 gicc->flags = cpu_to_le32(ACPI_MADT_GICC_ENABLED);
8433dee0 625
929e754d 626 if (arm_feature(&armcpu->env, ARM_FEATURE_PMU)) {
8433dee0
SZ
627 gicc->performance_interrupt = cpu_to_le32(PPI(VIRTUAL_PMU_IRQ));
628 }
55ef3233
LM
629 if (vms->virt) {
630 gicc->vgic_interrupt = cpu_to_le32(PPI(ARCH_GIC_MAINT_IRQ));
f29cacfb 631 }
f2fbface
SZ
632 }
633
da4f09a7 634 if (vms->gic_version == 3) {
13e5c54d 635 AcpiMadtGenericTranslator *gic_its;
a1de312f 636 int nb_redist_regions = virt_gicv3_redist_region_count(vms);
b92ad394
PF
637 AcpiMadtGenericRedistributor *gicr = acpi_data_push(table_data,
638 sizeof *gicr);
639
640 gicr->type = ACPI_APIC_GENERIC_REDISTRIBUTOR;
641 gicr->length = sizeof(*gicr);
642 gicr->base_address = cpu_to_le64(memmap[VIRT_GIC_REDIST].base);
643 gicr->range_length = cpu_to_le32(memmap[VIRT_GIC_REDIST].size);
13e5c54d 644
a1de312f
EA
645 if (nb_redist_regions == 2) {
646 gicr = acpi_data_push(table_data, sizeof(*gicr));
647 gicr->type = ACPI_APIC_GENERIC_REDISTRIBUTOR;
648 gicr->length = sizeof(*gicr);
bf424a12
EA
649 gicr->base_address =
650 cpu_to_le64(memmap[VIRT_HIGH_GIC_REDIST2].base);
651 gicr->range_length =
652 cpu_to_le32(memmap[VIRT_HIGH_GIC_REDIST2].size);
a1de312f
EA
653 }
654
da4f09a7 655 if (its_class_name() && !vmc->no_its) {
13cda487
AJ
656 gic_its = acpi_data_push(table_data, sizeof *gic_its);
657 gic_its->type = ACPI_APIC_GENERIC_TRANSLATOR;
658 gic_its->length = sizeof(*gic_its);
659 gic_its->translation_id = 0;
660 gic_its->base_address = cpu_to_le64(memmap[VIRT_GIC_ITS].base);
13e5c54d 661 }
b92ad394 662 } else {
b92ad394
PF
663 gic_msi = acpi_data_push(table_data, sizeof *gic_msi);
664 gic_msi->type = ACPI_APIC_GENERIC_MSI_FRAME;
665 gic_msi->length = sizeof(*gic_msi);
666 gic_msi->gic_msi_frame_id = 0;
667 gic_msi->base_address = cpu_to_le64(memmap[VIRT_GIC_V2M].base);
668 gic_msi->flags = cpu_to_le32(1);
669 gic_msi->spi_count = cpu_to_le16(NUM_GICV2M_SPIS);
670 gic_msi->spi_base = cpu_to_le16(irqmap[VIRT_GIC_V2M] + ARM_SPI_BASE);
671 }
ca793736 672
982d06c5
SZ
673 build_header(linker, table_data,
674 (void *)(table_data->data + madt_start), "APIC",
37ad223c 675 table_data->len - madt_start, 3, NULL, NULL);
982d06c5
SZ
676}
677
c2f7c0c3 678/* FADT */
8612f8bd
IM
679static void build_fadt_rev5(GArray *table_data, BIOSLinker *linker,
680 VirtMachineState *vms, unsigned dsdt_tbl_offset)
c2f7c0c3 681{
dd1b2037
IM
682 /* ACPI v5.1 */
683 AcpiFadtData fadt = {
684 .rev = 5,
685 .minor_ver = 1,
686 .flags = 1 << ACPI_FADT_F_HW_REDUCED_ACPI,
687 .xdsdt_tbl_offset = &dsdt_tbl_offset,
688 };
79e993a0
AJ
689
690 switch (vms->psci_conduit) {
691 case QEMU_PSCI_CONDUIT_DISABLED:
dd1b2037 692 fadt.arm_boot_arch = 0;
79e993a0
AJ
693 break;
694 case QEMU_PSCI_CONDUIT_HVC:
dd1b2037
IM
695 fadt.arm_boot_arch = ACPI_FADT_ARM_PSCI_COMPLIANT |
696 ACPI_FADT_ARM_PSCI_USE_HVC;
79e993a0
AJ
697 break;
698 case QEMU_PSCI_CONDUIT_SMC:
dd1b2037 699 fadt.arm_boot_arch = ACPI_FADT_ARM_PSCI_COMPLIANT;
79e993a0
AJ
700 break;
701 default:
702 g_assert_not_reached();
703 }
c2f7c0c3 704
dd1b2037 705 build_fadt(table_data, linker, &fadt, NULL, NULL);
c2f7c0c3
SZ
706}
707
dfccd8cf
SZ
708/* DSDT */
709static void
da4f09a7 710build_dsdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms)
dfccd8cf
SZ
711{
712 Aml *scope, *dsdt;
cff51ac9 713 MachineState *ms = MACHINE(vms);
da4f09a7
AJ
714 const MemMapEntry *memmap = vms->memmap;
715 const int *irqmap = vms->irqmap;
dfccd8cf
SZ
716
717 dsdt = init_aml_allocator();
718 /* Reserve space for header */
719 acpi_data_push(dsdt->buf, sizeof(AcpiTableHeader));
720
67736a25
SZ
721 /* When booting the VM with UEFI, UEFI takes ownership of the RTC hardware.
722 * While UEFI can use libfdt to disable the RTC device node in the DTB that
723 * it passes to the OS, it cannot modify AML. Therefore, we won't generate
724 * the RTC ACPI device at all when using UEFI.
725 */
dfccd8cf 726 scope = aml_scope("\\_SB");
da4f09a7 727 acpi_dsdt_add_cpus(scope, vms->smp_cpus);
dfccd8cf
SZ
728 acpi_dsdt_add_uart(scope, &memmap[VIRT_UART],
729 (irqmap[VIRT_UART] + ARM_SPI_BASE));
dfccd8cf 730 acpi_dsdt_add_flash(scope, &memmap[VIRT_FLASH]);
70bee80d 731 acpi_dsdt_add_fw_cfg(scope, &memmap[VIRT_FW_CFG]);
dfccd8cf
SZ
732 acpi_dsdt_add_virtio(scope, &memmap[VIRT_MMIO],
733 (irqmap[VIRT_MMIO] + ARM_SPI_BASE), NUM_VIRTIO_TRANSPORTS);
5125f9cd 734 acpi_dsdt_add_pci(scope, memmap, (irqmap[VIRT_PCIE] + ARM_SPI_BASE),
601d626d 735 vms->highmem, vms->highmem_ecam);
aeb1a36d
SZ
736 acpi_dsdt_add_gpio(scope, &memmap[VIRT_GPIO],
737 (irqmap[VIRT_GPIO] + ARM_SPI_BASE));
cff51ac9
SK
738 if (vms->acpi_dev) {
739 build_ged_aml(scope, "\\_SB."GED_DEVICE,
740 HOTPLUG_HANDLER(vms->acpi_dev),
741 irqmap[VIRT_ACPI_GED] + ARM_SPI_BASE, AML_SYSTEM_MEMORY,
742 memmap[VIRT_ACPI_GED].base);
743 }
744
745 if (vms->acpi_dev) {
746 uint32_t event = object_property_get_uint(OBJECT(vms->acpi_dev),
747 "ged-event", &error_abort);
748
749 if (event & ACPI_GED_MEM_HOTPLUG_EVT) {
750 build_memory_hotplug_aml(scope, ms->ram_slots, "\\_SB", NULL,
751 AML_SYSTEM_MEMORY,
752 memmap[VIRT_PCDIMM_ACPI].base);
753 }
754 }
755
ac6aa59a 756 acpi_dsdt_add_power_button(scope);
d4e5de1a 757
dfccd8cf
SZ
758 aml_append(dsdt, scope);
759
760 /* copy AML table into ACPI tables blob and patch header there */
761 g_array_append_vals(table_data, dsdt->buf->data, dsdt->buf->len);
762 build_header(linker, table_data,
763 (void *)(table_data->data + table_data->len - dsdt->buf->len),
37ad223c 764 "DSDT", dsdt->buf->len, 2, NULL, NULL);
dfccd8cf
SZ
765 free_aml_allocator();
766}
767
f5d8c8cd
SZ
768typedef
769struct AcpiBuildState {
770 /* Copy of table in RAM (for patching). */
771 MemoryRegion *table_mr;
772 MemoryRegion *rsdp_mr;
773 MemoryRegion *linker_mr;
774 /* Is table patched? */
775 bool patched;
f5d8c8cd
SZ
776} AcpiBuildState;
777
778static
da4f09a7 779void virt_acpi_build(VirtMachineState *vms, AcpiBuildTables *tables)
f5d8c8cd 780{
da4f09a7 781 VirtMachineClass *vmc = VIRT_MACHINE_GET_CLASS(vms);
f5d8c8cd 782 GArray *table_offsets;
cb51ac2f 783 unsigned dsdt, xsdt;
dfccd8cf 784 GArray *tables_blob = tables->table_data;
aa570207 785 MachineState *ms = MACHINE(vms);
f5d8c8cd
SZ
786
787 table_offsets = g_array_new(false, true /* clear */,
788 sizeof(uint32_t));
789
ad9671b8
IM
790 bios_linker_loader_alloc(tables->linker,
791 ACPI_BUILD_TABLE_FILE, tables_blob,
f5d8c8cd
SZ
792 64, false /* high memory */);
793
dfccd8cf 794 /* DSDT is pointed to by FADT */
c2f7c0c3 795 dsdt = tables_blob->len;
da4f09a7 796 build_dsdt(tables_blob, tables->linker, vms);
dfccd8cf 797
d0652b57 798 /* FADT MADT GTDT MCFG SPCR pointed to by RSDT */
c2f7c0c3 799 acpi_add_table(table_offsets, tables_blob);
8612f8bd 800 build_fadt_rev5(tables_blob, tables->linker, vms, dsdt);
c2f7c0c3 801
982d06c5 802 acpi_add_table(table_offsets, tables_blob);
da4f09a7 803 build_madt(tables_blob, tables->linker, vms);
982d06c5 804
ee246400 805 acpi_add_table(table_offsets, tables_blob);
8dd845d3 806 build_gtdt(tables_blob, tables->linker, vms);
ee246400 807
84344884 808 acpi_add_table(table_offsets, tables_blob);
48cefd94
WY
809 {
810 AcpiMcfgInfo mcfg = {
811 .base = vms->memmap[VIRT_ECAM_ID(vms->highmem_ecam)].base,
812 .size = vms->memmap[VIRT_ECAM_ID(vms->highmem_ecam)].size,
813 };
814 build_mcfg(tables_blob, tables->linker, &mcfg);
815 }
84344884 816
f264d51d 817 acpi_add_table(table_offsets, tables_blob);
da4f09a7 818 build_spcr(tables_blob, tables->linker, vms);
f264d51d 819
aa570207 820 if (ms->numa_state->num_nodes > 0) {
2b302e1e 821 acpi_add_table(table_offsets, tables_blob);
da4f09a7 822 build_srat(tables_blob, tables->linker, vms);
118154b7 823 if (ms->numa_state->have_numa_distance) {
94a66456 824 acpi_add_table(table_offsets, tables_blob);
aa570207 825 build_slit(tables_blob, tables->linker, ms);
94a66456 826 }
2b302e1e
SZ
827 }
828
da4f09a7 829 if (its_class_name() && !vmc->no_its) {
e78f1222 830 acpi_add_table(table_offsets, tables_blob);
a703b4f6 831 build_iort(tables_blob, tables->linker, vms);
e78f1222
PM
832 }
833
cb51ac2f
AB
834 /* XSDT is pointed to by RSDP */
835 xsdt = tables_blob->len;
836 build_xsdt(tables_blob, tables->linker, table_offsets, NULL, NULL);
243bdb79 837
d4bec5d8 838 /* RSDP is in FSEG memory, so allocate it separately */
5c5fce1a
SO
839 {
840 AcpiRsdpData rsdp_data = {
841 .revision = 2,
842 .oem_id = ACPI_BUILD_APPNAME6,
843 .xsdt_tbl_offset = &xsdt,
844 .rsdt_tbl_offset = NULL,
845 };
846 build_rsdp(tables->rsdp, tables->linker, &rsdp_data);
847 }
d4bec5d8 848
f5d8c8cd
SZ
849 /* Cleanup memory that's no longer used. */
850 g_array_free(table_offsets, true);
851}
852
853static void acpi_ram_update(MemoryRegion *mr, GArray *data)
854{
855 uint32_t size = acpi_data_len(data);
856
857 /* Make sure RAM size is correct - in case it got changed
858 * e.g. by migration */
859 memory_region_ram_resize(mr, size, &error_abort);
860
861 memcpy(memory_region_get_ram_ptr(mr), data->data, size);
862 memory_region_set_dirty(mr, 0, size);
863}
864
3f8752b4 865static void virt_acpi_build_update(void *build_opaque)
f5d8c8cd
SZ
866{
867 AcpiBuildState *build_state = build_opaque;
868 AcpiBuildTables tables;
869
870 /* No state to update or already patched? Nothing to do. */
871 if (!build_state || build_state->patched) {
872 return;
873 }
874 build_state->patched = true;
875
876 acpi_build_tables_init(&tables);
877
4dad9e74 878 virt_acpi_build(VIRT_MACHINE(qdev_get_machine()), &tables);
f5d8c8cd
SZ
879
880 acpi_ram_update(build_state->table_mr, tables.table_data);
881 acpi_ram_update(build_state->rsdp_mr, tables.rsdp);
0e9b9eda 882 acpi_ram_update(build_state->linker_mr, tables.linker->cmd_blob);
f5d8c8cd 883
f5d8c8cd
SZ
884 acpi_build_tables_cleanup(&tables, true);
885}
886
887static void virt_acpi_build_reset(void *build_opaque)
888{
889 AcpiBuildState *build_state = build_opaque;
890 build_state->patched = false;
891}
892
f5d8c8cd
SZ
893static const VMStateDescription vmstate_virt_acpi_build = {
894 .name = "virt_acpi_build",
895 .version_id = 1,
896 .minimum_version_id = 1,
897 .fields = (VMStateField[]) {
898 VMSTATE_BOOL(patched, AcpiBuildState),
899 VMSTATE_END_OF_LIST()
900 },
901};
902
e9a8e474 903void virt_acpi_setup(VirtMachineState *vms)
f5d8c8cd
SZ
904{
905 AcpiBuildTables tables;
906 AcpiBuildState *build_state;
907
af1f60a4 908 if (!vms->fw_cfg) {
f5d8c8cd
SZ
909 trace_virt_acpi_setup();
910 return;
911 }
912
913 if (!acpi_enabled) {
914 trace_virt_acpi_setup();
915 return;
916 }
917
918 build_state = g_malloc0(sizeof *build_state);
f5d8c8cd
SZ
919
920 acpi_build_tables_init(&tables);
da4f09a7 921 virt_acpi_build(vms, &tables);
f5d8c8cd
SZ
922
923 /* Now expose it all to Guest */
82f76c67
WY
924 build_state->table_mr = acpi_add_rom_blob(virt_acpi_build_update,
925 build_state, tables.table_data,
926 ACPI_BUILD_TABLE_FILE,
927 ACPI_BUILD_TABLE_MAX_SIZE);
f5d8c8cd
SZ
928 assert(build_state->table_mr != NULL);
929
930 build_state->linker_mr =
82f76c67
WY
931 acpi_add_rom_blob(virt_acpi_build_update, build_state,
932 tables.linker->cmd_blob, "etc/table-loader", 0);
f5d8c8cd 933
af1f60a4
AJ
934 fw_cfg_add_file(vms->fw_cfg, ACPI_BUILD_TPMLOG_FILE, tables.tcpalog->data,
935 acpi_data_len(tables.tcpalog));
f5d8c8cd 936
82f76c67
WY
937 build_state->rsdp_mr = acpi_add_rom_blob(virt_acpi_build_update,
938 build_state, tables.rsdp,
939 ACPI_BUILD_RSDP_FILE, 0);
f5d8c8cd
SZ
940
941 qemu_register_reset(virt_acpi_build_reset, build_state);
942 virt_acpi_build_reset(build_state);
943 vmstate_register(NULL, 0, &vmstate_virt_acpi_build, build_state);
944
945 /* Cleanup tables but don't free the memory: we track it
946 * in build_state.
947 */
948 acpi_build_tables_cleanup(&tables, false);
949}