]> git.proxmox.com Git - qemu.git/blame - hw/esp.c
virtio-serial: Drop useless property is_console
[qemu.git] / hw / esp.c
CommitLineData
6f7e9aec 1/*
67e999be 2 * QEMU ESP/NCR53C9x emulation
5fafdf24 3 *
4e9aec74 4 * Copyright (c) 2005-2006 Fabrice Bellard
5fafdf24 5 *
6f7e9aec
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
5d20fa6b 24
cfb9de9c 25#include "sysbus.h"
43b443b6 26#include "scsi.h"
1cd3af54 27#include "esp.h"
6f7e9aec
FB
28
29/* debug ESP card */
2f275b8f 30//#define DEBUG_ESP
6f7e9aec 31
67e999be 32/*
5ad6bb97
BS
33 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O),
34 * also produced as NCR89C100. See
67e999be
FB
35 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
36 * and
37 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt
38 */
39
6f7e9aec 40#ifdef DEBUG_ESP
001faf32
BS
41#define DPRINTF(fmt, ...) \
42 do { printf("ESP: " fmt , ## __VA_ARGS__); } while (0)
6f7e9aec 43#else
001faf32 44#define DPRINTF(fmt, ...) do {} while (0)
6f7e9aec
FB
45#endif
46
001faf32
BS
47#define ESP_ERROR(fmt, ...) \
48 do { printf("ESP ERROR: %s: " fmt, __func__ , ## __VA_ARGS__); } while (0)
8dea1dd4 49
5aca8c3b 50#define ESP_REGS 16
8dea1dd4 51#define TI_BUFSZ 16
67e999be 52
4e9aec74 53typedef struct ESPState ESPState;
6f7e9aec 54
4e9aec74 55struct ESPState {
cfb9de9c 56 SysBusDevice busdev;
5d20fa6b 57 uint32_t it_shift;
70c0de96 58 qemu_irq irq;
5aca8c3b
BS
59 uint8_t rregs[ESP_REGS];
60 uint8_t wregs[ESP_REGS];
67e999be 61 int32_t ti_size;
4f6200f0 62 uint32_t ti_rptr, ti_wptr;
4f6200f0 63 uint8_t ti_buf[TI_BUFSZ];
22548760
BS
64 uint32_t sense;
65 uint32_t dma;
ca9c39fa 66 SCSIBus bus;
2e5d83bb 67 SCSIDevice *current_dev;
9f149aa9 68 uint8_t cmdbuf[TI_BUFSZ];
22548760
BS
69 uint32_t cmdlen;
70 uint32_t do_cmd;
4d611c9a 71
6787f5fa 72 /* The amount of data left in the current DMA transfer. */
4d611c9a 73 uint32_t dma_left;
6787f5fa
PB
74 /* The size of the current DMA transfer. Zero if no transfer is in
75 progress. */
76 uint32_t dma_counter;
a917d384 77 uint8_t *async_buf;
4d611c9a 78 uint32_t async_len;
8b17de88 79
ff9868ec
BS
80 ESPDMAMemoryReadWriteFunc dma_memory_read;
81 ESPDMAMemoryReadWriteFunc dma_memory_write;
67e999be 82 void *dma_opaque;
73d74342
BS
83 int dma_enabled;
84 void (*dma_cb)(ESPState *s);
4e9aec74 85};
6f7e9aec 86
5ad6bb97
BS
87#define ESP_TCLO 0x0
88#define ESP_TCMID 0x1
89#define ESP_FIFO 0x2
90#define ESP_CMD 0x3
91#define ESP_RSTAT 0x4
92#define ESP_WBUSID 0x4
93#define ESP_RINTR 0x5
94#define ESP_WSEL 0x5
95#define ESP_RSEQ 0x6
96#define ESP_WSYNTP 0x6
97#define ESP_RFLAGS 0x7
98#define ESP_WSYNO 0x7
99#define ESP_CFG1 0x8
100#define ESP_RRES1 0x9
101#define ESP_WCCF 0x9
102#define ESP_RRES2 0xa
103#define ESP_WTEST 0xa
104#define ESP_CFG2 0xb
105#define ESP_CFG3 0xc
106#define ESP_RES3 0xd
107#define ESP_TCHI 0xe
108#define ESP_RES4 0xf
109
110#define CMD_DMA 0x80
111#define CMD_CMD 0x7f
112
113#define CMD_NOP 0x00
114#define CMD_FLUSH 0x01
115#define CMD_RESET 0x02
116#define CMD_BUSRESET 0x03
117#define CMD_TI 0x10
118#define CMD_ICCS 0x11
119#define CMD_MSGACC 0x12
0fd0eb21 120#define CMD_PAD 0x18
5ad6bb97 121#define CMD_SATN 0x1a
5e1e0a3b 122#define CMD_SEL 0x41
5ad6bb97
BS
123#define CMD_SELATN 0x42
124#define CMD_SELATNS 0x43
125#define CMD_ENSEL 0x44
126
2f275b8f
FB
127#define STAT_DO 0x00
128#define STAT_DI 0x01
129#define STAT_CD 0x02
130#define STAT_ST 0x03
8dea1dd4
BS
131#define STAT_MO 0x06
132#define STAT_MI 0x07
5ad6bb97 133#define STAT_PIO_MASK 0x06
2f275b8f
FB
134
135#define STAT_TC 0x10
4d611c9a
PB
136#define STAT_PE 0x20
137#define STAT_GE 0x40
c73f96fd 138#define STAT_INT 0x80
2f275b8f 139
8dea1dd4
BS
140#define BUSID_DID 0x07
141
2f275b8f
FB
142#define INTR_FC 0x08
143#define INTR_BS 0x10
144#define INTR_DC 0x20
9e61bde5 145#define INTR_RST 0x80
2f275b8f
FB
146
147#define SEQ_0 0x0
148#define SEQ_CD 0x4
149
5ad6bb97
BS
150#define CFG1_RESREPT 0x40
151
5ad6bb97
BS
152#define TCHI_FAS100A 0x4
153
c73f96fd
BS
154static void esp_raise_irq(ESPState *s)
155{
156 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) {
157 s->rregs[ESP_RSTAT] |= STAT_INT;
158 qemu_irq_raise(s->irq);
dca47edd 159 DPRINTF("Raise IRQ\n");
c73f96fd
BS
160 }
161}
162
163static void esp_lower_irq(ESPState *s)
164{
165 if (s->rregs[ESP_RSTAT] & STAT_INT) {
166 s->rregs[ESP_RSTAT] &= ~STAT_INT;
167 qemu_irq_lower(s->irq);
dca47edd 168 DPRINTF("Lower IRQ\n");
c73f96fd
BS
169 }
170}
171
73d74342
BS
172static void esp_dma_enable(void *opaque, int irq, int level)
173{
174 DeviceState *d = opaque;
175 ESPState *s = container_of(d, ESPState, busdev.qdev);
176
177 if (level) {
178 s->dma_enabled = 1;
179 DPRINTF("Raise enable\n");
180 if (s->dma_cb) {
181 s->dma_cb(s);
182 s->dma_cb = NULL;
183 }
184 } else {
185 DPRINTF("Lower enable\n");
186 s->dma_enabled = 0;
187 }
188}
189
22548760 190static uint32_t get_cmd(ESPState *s, uint8_t *buf)
2f275b8f 191{
a917d384 192 uint32_t dmalen;
2f275b8f
FB
193 int target;
194
8dea1dd4 195 target = s->wregs[ESP_WBUSID] & BUSID_DID;
4f6200f0 196 if (s->dma) {
fc4d65da 197 dmalen = s->rregs[ESP_TCLO] | (s->rregs[ESP_TCMID] << 8);
8b17de88 198 s->dma_memory_read(s->dma_opaque, buf, dmalen);
4f6200f0 199 } else {
fc4d65da
BS
200 dmalen = s->ti_size;
201 memcpy(buf, s->ti_buf, dmalen);
f930d07e 202 buf[0] = 0;
4f6200f0 203 }
fc4d65da 204 DPRINTF("get_cmd: len %d target %d\n", dmalen, target);
2e5d83bb 205
2f275b8f 206 s->ti_size = 0;
4f6200f0
FB
207 s->ti_rptr = 0;
208 s->ti_wptr = 0;
2f275b8f 209
a917d384
PB
210 if (s->current_dev) {
211 /* Started a new command before the old one finished. Cancel it. */
d52affa7 212 s->current_dev->info->cancel_io(s->current_dev, 0);
a917d384
PB
213 s->async_len = 0;
214 }
215
ca9c39fa 216 if (target >= ESP_MAX_DEVS || !s->bus.devs[target]) {
2e5d83bb 217 // No such drive
c73f96fd 218 s->rregs[ESP_RSTAT] = 0;
5ad6bb97
BS
219 s->rregs[ESP_RINTR] = INTR_DC;
220 s->rregs[ESP_RSEQ] = SEQ_0;
c73f96fd 221 esp_raise_irq(s);
f930d07e 222 return 0;
2f275b8f 223 }
ca9c39fa 224 s->current_dev = s->bus.devs[target];
9f149aa9
PB
225 return dmalen;
226}
227
f2818f22 228static void do_busid_cmd(ESPState *s, uint8_t *buf, uint8_t busid)
9f149aa9
PB
229{
230 int32_t datalen;
231 int lun;
232
f2818f22
AT
233 DPRINTF("do_busid_cmd: busid 0x%x\n", busid);
234 lun = busid & 7;
d52affa7 235 datalen = s->current_dev->info->send_command(s->current_dev, 0, buf, lun);
67e999be
FB
236 s->ti_size = datalen;
237 if (datalen != 0) {
c73f96fd 238 s->rregs[ESP_RSTAT] = STAT_TC;
a917d384 239 s->dma_left = 0;
6787f5fa 240 s->dma_counter = 0;
2e5d83bb 241 if (datalen > 0) {
5ad6bb97 242 s->rregs[ESP_RSTAT] |= STAT_DI;
d52affa7 243 s->current_dev->info->read_data(s->current_dev, 0);
2e5d83bb 244 } else {
5ad6bb97 245 s->rregs[ESP_RSTAT] |= STAT_DO;
d52affa7 246 s->current_dev->info->write_data(s->current_dev, 0);
b9788fc4 247 }
2f275b8f 248 }
5ad6bb97
BS
249 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
250 s->rregs[ESP_RSEQ] = SEQ_CD;
c73f96fd 251 esp_raise_irq(s);
2f275b8f
FB
252}
253
f2818f22
AT
254static void do_cmd(ESPState *s, uint8_t *buf)
255{
256 uint8_t busid = buf[0];
257
258 do_busid_cmd(s, &buf[1], busid);
259}
260
9f149aa9
PB
261static void handle_satn(ESPState *s)
262{
263 uint8_t buf[32];
264 int len;
265
73d74342
BS
266 if (!s->dma_enabled) {
267 s->dma_cb = handle_satn;
268 return;
269 }
9f149aa9
PB
270 len = get_cmd(s, buf);
271 if (len)
272 do_cmd(s, buf);
273}
274
f2818f22
AT
275static void handle_s_without_atn(ESPState *s)
276{
277 uint8_t buf[32];
278 int len;
279
73d74342
BS
280 if (!s->dma_enabled) {
281 s->dma_cb = handle_s_without_atn;
282 return;
283 }
f2818f22
AT
284 len = get_cmd(s, buf);
285 if (len) {
286 do_busid_cmd(s, buf, 0);
287 }
288}
289
9f149aa9
PB
290static void handle_satn_stop(ESPState *s)
291{
73d74342
BS
292 if (!s->dma_enabled) {
293 s->dma_cb = handle_satn_stop;
294 return;
295 }
9f149aa9
PB
296 s->cmdlen = get_cmd(s, s->cmdbuf);
297 if (s->cmdlen) {
298 DPRINTF("Set ATN & Stop: cmdlen %d\n", s->cmdlen);
299 s->do_cmd = 1;
c73f96fd 300 s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
5ad6bb97
BS
301 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
302 s->rregs[ESP_RSEQ] = SEQ_CD;
c73f96fd 303 esp_raise_irq(s);
9f149aa9
PB
304 }
305}
306
0fc5c15a 307static void write_response(ESPState *s)
2f275b8f 308{
0fc5c15a
PB
309 DPRINTF("Transfer status (sense=%d)\n", s->sense);
310 s->ti_buf[0] = s->sense;
311 s->ti_buf[1] = 0;
4f6200f0 312 if (s->dma) {
8b17de88 313 s->dma_memory_write(s->dma_opaque, s->ti_buf, 2);
c73f96fd 314 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
5ad6bb97
BS
315 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
316 s->rregs[ESP_RSEQ] = SEQ_CD;
4f6200f0 317 } else {
f930d07e
BS
318 s->ti_size = 2;
319 s->ti_rptr = 0;
320 s->ti_wptr = 0;
5ad6bb97 321 s->rregs[ESP_RFLAGS] = 2;
4f6200f0 322 }
c73f96fd 323 esp_raise_irq(s);
2f275b8f 324}
4f6200f0 325
a917d384
PB
326static void esp_dma_done(ESPState *s)
327{
c73f96fd 328 s->rregs[ESP_RSTAT] |= STAT_TC;
5ad6bb97
BS
329 s->rregs[ESP_RINTR] = INTR_BS;
330 s->rregs[ESP_RSEQ] = 0;
331 s->rregs[ESP_RFLAGS] = 0;
332 s->rregs[ESP_TCLO] = 0;
333 s->rregs[ESP_TCMID] = 0;
c73f96fd 334 esp_raise_irq(s);
a917d384
PB
335}
336
4d611c9a
PB
337static void esp_do_dma(ESPState *s)
338{
67e999be 339 uint32_t len;
4d611c9a 340 int to_device;
a917d384 341
67e999be 342 to_device = (s->ti_size < 0);
a917d384 343 len = s->dma_left;
4d611c9a 344 if (s->do_cmd) {
4d611c9a 345 DPRINTF("command len %d + %d\n", s->cmdlen, len);
8b17de88 346 s->dma_memory_read(s->dma_opaque, &s->cmdbuf[s->cmdlen], len);
4d611c9a
PB
347 s->ti_size = 0;
348 s->cmdlen = 0;
349 s->do_cmd = 0;
350 do_cmd(s, s->cmdbuf);
351 return;
a917d384
PB
352 }
353 if (s->async_len == 0) {
354 /* Defer until data is available. */
355 return;
356 }
357 if (len > s->async_len) {
358 len = s->async_len;
359 }
360 if (to_device) {
8b17de88 361 s->dma_memory_read(s->dma_opaque, s->async_buf, len);
4d611c9a 362 } else {
8b17de88 363 s->dma_memory_write(s->dma_opaque, s->async_buf, len);
a917d384 364 }
a917d384
PB
365 s->dma_left -= len;
366 s->async_buf += len;
367 s->async_len -= len;
6787f5fa
PB
368 if (to_device)
369 s->ti_size += len;
370 else
371 s->ti_size -= len;
a917d384 372 if (s->async_len == 0) {
4d611c9a 373 if (to_device) {
67e999be 374 // ti_size is negative
d52affa7 375 s->current_dev->info->write_data(s->current_dev, 0);
4d611c9a 376 } else {
d52affa7 377 s->current_dev->info->read_data(s->current_dev, 0);
6787f5fa 378 /* If there is still data to be read from the device then
8dea1dd4 379 complete the DMA operation immediately. Otherwise defer
6787f5fa
PB
380 until the scsi layer has completed. */
381 if (s->dma_left == 0 && s->ti_size > 0) {
382 esp_dma_done(s);
383 }
4d611c9a 384 }
6787f5fa
PB
385 } else {
386 /* Partially filled a scsi buffer. Complete immediately. */
a917d384
PB
387 esp_dma_done(s);
388 }
4d611c9a
PB
389}
390
d52affa7 391static void esp_command_complete(SCSIBus *bus, int reason, uint32_t tag,
a917d384 392 uint32_t arg)
2e5d83bb 393{
d52affa7 394 ESPState *s = DO_UPCAST(ESPState, busdev.qdev, bus->qbus.parent);
2e5d83bb 395
4d611c9a
PB
396 if (reason == SCSI_REASON_DONE) {
397 DPRINTF("SCSI Command complete\n");
398 if (s->ti_size != 0)
399 DPRINTF("SCSI command completed unexpectedly\n");
400 s->ti_size = 0;
a917d384
PB
401 s->dma_left = 0;
402 s->async_len = 0;
403 if (arg)
4d611c9a 404 DPRINTF("Command failed\n");
a917d384 405 s->sense = arg;
5ad6bb97 406 s->rregs[ESP_RSTAT] = STAT_ST;
a917d384
PB
407 esp_dma_done(s);
408 s->current_dev = NULL;
4d611c9a
PB
409 } else {
410 DPRINTF("transfer %d/%d\n", s->dma_left, s->ti_size);
a917d384 411 s->async_len = arg;
d52affa7 412 s->async_buf = s->current_dev->info->get_buf(s->current_dev, 0);
6787f5fa 413 if (s->dma_left) {
a917d384 414 esp_do_dma(s);
6787f5fa
PB
415 } else if (s->dma_counter != 0 && s->ti_size <= 0) {
416 /* If this was the last part of a DMA transfer then the
417 completion interrupt is deferred to here. */
418 esp_dma_done(s);
419 }
4d611c9a 420 }
2e5d83bb
PB
421}
422
2f275b8f
FB
423static void handle_ti(ESPState *s)
424{
4d611c9a 425 uint32_t dmalen, minlen;
2f275b8f 426
5ad6bb97 427 dmalen = s->rregs[ESP_TCLO] | (s->rregs[ESP_TCMID] << 8);
db59203d
PB
428 if (dmalen==0) {
429 dmalen=0x10000;
430 }
6787f5fa 431 s->dma_counter = dmalen;
db59203d 432
9f149aa9
PB
433 if (s->do_cmd)
434 minlen = (dmalen < 32) ? dmalen : 32;
67e999be
FB
435 else if (s->ti_size < 0)
436 minlen = (dmalen < -s->ti_size) ? dmalen : -s->ti_size;
9f149aa9
PB
437 else
438 minlen = (dmalen < s->ti_size) ? dmalen : s->ti_size;
db59203d 439 DPRINTF("Transfer Information len %d\n", minlen);
4f6200f0 440 if (s->dma) {
4d611c9a 441 s->dma_left = minlen;
5ad6bb97 442 s->rregs[ESP_RSTAT] &= ~STAT_TC;
4d611c9a 443 esp_do_dma(s);
9f149aa9
PB
444 } else if (s->do_cmd) {
445 DPRINTF("command len %d\n", s->cmdlen);
446 s->ti_size = 0;
447 s->cmdlen = 0;
448 s->do_cmd = 0;
449 do_cmd(s, s->cmdbuf);
450 return;
451 }
2f275b8f
FB
452}
453
85948643 454static void esp_hard_reset(DeviceState *d)
6f7e9aec 455{
63235df8 456 ESPState *s = container_of(d, ESPState, busdev.qdev);
67e999be 457
5aca8c3b
BS
458 memset(s->rregs, 0, ESP_REGS);
459 memset(s->wregs, 0, ESP_REGS);
5ad6bb97 460 s->rregs[ESP_TCHI] = TCHI_FAS100A; // Indicate fas100a
4e9aec74
PB
461 s->ti_size = 0;
462 s->ti_rptr = 0;
463 s->ti_wptr = 0;
4e9aec74 464 s->dma = 0;
9f149aa9 465 s->do_cmd = 0;
73d74342 466 s->dma_cb = NULL;
8dea1dd4
BS
467
468 s->rregs[ESP_CFG1] = 7;
6f7e9aec
FB
469}
470
85948643
BS
471static void esp_soft_reset(DeviceState *d)
472{
473 ESPState *s = container_of(d, ESPState, busdev.qdev);
474
475 qemu_irq_lower(s->irq);
476 esp_hard_reset(d);
477}
478
2d069bab
BS
479static void parent_esp_reset(void *opaque, int irq, int level)
480{
85948643
BS
481 if (level) {
482 esp_soft_reset(opaque);
483 }
2d069bab
BS
484}
485
73d74342
BS
486static void esp_gpio_demux(void *opaque, int irq, int level)
487{
488 switch (irq) {
489 case 0:
490 parent_esp_reset(opaque, irq, level);
491 break;
492 case 1:
493 esp_dma_enable(opaque, irq, level);
494 break;
495 }
496}
497
c227f099 498static uint32_t esp_mem_readb(void *opaque, target_phys_addr_t addr)
6f7e9aec
FB
499{
500 ESPState *s = opaque;
2814df28 501 uint32_t saddr, old_val;
6f7e9aec 502
e64d7d59 503 saddr = addr >> s->it_shift;
9e61bde5 504 DPRINTF("read reg[%d]: 0x%2.2x\n", saddr, s->rregs[saddr]);
6f7e9aec 505 switch (saddr) {
5ad6bb97 506 case ESP_FIFO:
f930d07e
BS
507 if (s->ti_size > 0) {
508 s->ti_size--;
5ad6bb97 509 if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) {
8dea1dd4
BS
510 /* Data out. */
511 ESP_ERROR("PIO data read not implemented\n");
5ad6bb97 512 s->rregs[ESP_FIFO] = 0;
2e5d83bb 513 } else {
5ad6bb97 514 s->rregs[ESP_FIFO] = s->ti_buf[s->ti_rptr++];
2e5d83bb 515 }
c73f96fd 516 esp_raise_irq(s);
f930d07e
BS
517 }
518 if (s->ti_size == 0) {
4f6200f0
FB
519 s->ti_rptr = 0;
520 s->ti_wptr = 0;
521 }
f930d07e 522 break;
5ad6bb97 523 case ESP_RINTR:
2814df28
BS
524 /* Clear sequence step, interrupt register and all status bits
525 except TC */
526 old_val = s->rregs[ESP_RINTR];
527 s->rregs[ESP_RINTR] = 0;
528 s->rregs[ESP_RSTAT] &= ~STAT_TC;
529 s->rregs[ESP_RSEQ] = SEQ_CD;
c73f96fd 530 esp_lower_irq(s);
2814df28
BS
531
532 return old_val;
6f7e9aec 533 default:
f930d07e 534 break;
6f7e9aec 535 }
2f275b8f 536 return s->rregs[saddr];
6f7e9aec
FB
537}
538
c227f099 539static void esp_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
6f7e9aec
FB
540{
541 ESPState *s = opaque;
542 uint32_t saddr;
543
e64d7d59 544 saddr = addr >> s->it_shift;
5ad6bb97
BS
545 DPRINTF("write reg[%d]: 0x%2.2x -> 0x%2.2x\n", saddr, s->wregs[saddr],
546 val);
6f7e9aec 547 switch (saddr) {
5ad6bb97
BS
548 case ESP_TCLO:
549 case ESP_TCMID:
550 s->rregs[ESP_RSTAT] &= ~STAT_TC;
4f6200f0 551 break;
5ad6bb97 552 case ESP_FIFO:
9f149aa9
PB
553 if (s->do_cmd) {
554 s->cmdbuf[s->cmdlen++] = val & 0xff;
8dea1dd4
BS
555 } else if (s->ti_size == TI_BUFSZ - 1) {
556 ESP_ERROR("fifo overrun\n");
2e5d83bb
PB
557 } else {
558 s->ti_size++;
559 s->ti_buf[s->ti_wptr++] = val & 0xff;
560 }
f930d07e 561 break;
5ad6bb97 562 case ESP_CMD:
4f6200f0 563 s->rregs[saddr] = val;
5ad6bb97 564 if (val & CMD_DMA) {
f930d07e 565 s->dma = 1;
6787f5fa 566 /* Reload DMA counter. */
5ad6bb97
BS
567 s->rregs[ESP_TCLO] = s->wregs[ESP_TCLO];
568 s->rregs[ESP_TCMID] = s->wregs[ESP_TCMID];
f930d07e
BS
569 } else {
570 s->dma = 0;
571 }
5ad6bb97
BS
572 switch(val & CMD_CMD) {
573 case CMD_NOP:
f930d07e
BS
574 DPRINTF("NOP (%2.2x)\n", val);
575 break;
5ad6bb97 576 case CMD_FLUSH:
f930d07e 577 DPRINTF("Flush FIFO (%2.2x)\n", val);
9e61bde5 578 //s->ti_size = 0;
5ad6bb97
BS
579 s->rregs[ESP_RINTR] = INTR_FC;
580 s->rregs[ESP_RSEQ] = 0;
a214c598 581 s->rregs[ESP_RFLAGS] = 0;
f930d07e 582 break;
5ad6bb97 583 case CMD_RESET:
f930d07e 584 DPRINTF("Chip reset (%2.2x)\n", val);
85948643 585 esp_soft_reset(&s->busdev.qdev);
f930d07e 586 break;
5ad6bb97 587 case CMD_BUSRESET:
f930d07e 588 DPRINTF("Bus reset (%2.2x)\n", val);
5ad6bb97
BS
589 s->rregs[ESP_RINTR] = INTR_RST;
590 if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) {
c73f96fd 591 esp_raise_irq(s);
9e61bde5 592 }
f930d07e 593 break;
5ad6bb97 594 case CMD_TI:
f930d07e
BS
595 handle_ti(s);
596 break;
5ad6bb97 597 case CMD_ICCS:
f930d07e
BS
598 DPRINTF("Initiator Command Complete Sequence (%2.2x)\n", val);
599 write_response(s);
4bf5801d
BS
600 s->rregs[ESP_RINTR] = INTR_FC;
601 s->rregs[ESP_RSTAT] |= STAT_MI;
f930d07e 602 break;
5ad6bb97 603 case CMD_MSGACC:
f930d07e 604 DPRINTF("Message Accepted (%2.2x)\n", val);
5ad6bb97
BS
605 s->rregs[ESP_RINTR] = INTR_DC;
606 s->rregs[ESP_RSEQ] = 0;
4e2a68c1
AT
607 s->rregs[ESP_RFLAGS] = 0;
608 esp_raise_irq(s);
f930d07e 609 break;
0fd0eb21
BS
610 case CMD_PAD:
611 DPRINTF("Transfer padding (%2.2x)\n", val);
612 s->rregs[ESP_RSTAT] = STAT_TC;
613 s->rregs[ESP_RINTR] = INTR_FC;
614 s->rregs[ESP_RSEQ] = 0;
615 break;
5ad6bb97 616 case CMD_SATN:
f930d07e
BS
617 DPRINTF("Set ATN (%2.2x)\n", val);
618 break;
5e1e0a3b
BS
619 case CMD_SEL:
620 DPRINTF("Select without ATN (%2.2x)\n", val);
f2818f22 621 handle_s_without_atn(s);
5e1e0a3b 622 break;
5ad6bb97 623 case CMD_SELATN:
5e1e0a3b 624 DPRINTF("Select with ATN (%2.2x)\n", val);
f930d07e
BS
625 handle_satn(s);
626 break;
5ad6bb97 627 case CMD_SELATNS:
5e1e0a3b 628 DPRINTF("Select with ATN & stop (%2.2x)\n", val);
f930d07e
BS
629 handle_satn_stop(s);
630 break;
5ad6bb97 631 case CMD_ENSEL:
74ec6048 632 DPRINTF("Enable selection (%2.2x)\n", val);
e3926838 633 s->rregs[ESP_RINTR] = 0;
74ec6048 634 break;
f930d07e 635 default:
8dea1dd4 636 ESP_ERROR("Unhandled ESP command (%2.2x)\n", val);
f930d07e
BS
637 break;
638 }
639 break;
5ad6bb97 640 case ESP_WBUSID ... ESP_WSYNO:
f930d07e 641 break;
5ad6bb97 642 case ESP_CFG1:
4f6200f0
FB
643 s->rregs[saddr] = val;
644 break;
5ad6bb97 645 case ESP_WCCF ... ESP_WTEST:
4f6200f0 646 break;
b44c08fa 647 case ESP_CFG2 ... ESP_RES4:
4f6200f0
FB
648 s->rregs[saddr] = val;
649 break;
6f7e9aec 650 default:
8dea1dd4
BS
651 ESP_ERROR("invalid write of 0x%02x at [0x%x]\n", val, saddr);
652 return;
6f7e9aec 653 }
2f275b8f 654 s->wregs[saddr] = val;
6f7e9aec
FB
655}
656
d60efc6b 657static CPUReadMemoryFunc * const esp_mem_read[3] = {
6f7e9aec 658 esp_mem_readb,
7c560456
BS
659 NULL,
660 NULL,
6f7e9aec
FB
661};
662
d60efc6b 663static CPUWriteMemoryFunc * const esp_mem_write[3] = {
6f7e9aec 664 esp_mem_writeb,
7c560456 665 NULL,
daa41b00 666 esp_mem_writeb,
6f7e9aec
FB
667};
668
cc9952f3
BS
669static const VMStateDescription vmstate_esp = {
670 .name ="esp",
671 .version_id = 3,
672 .minimum_version_id = 3,
673 .minimum_version_id_old = 3,
674 .fields = (VMStateField []) {
675 VMSTATE_BUFFER(rregs, ESPState),
676 VMSTATE_BUFFER(wregs, ESPState),
677 VMSTATE_INT32(ti_size, ESPState),
678 VMSTATE_UINT32(ti_rptr, ESPState),
679 VMSTATE_UINT32(ti_wptr, ESPState),
680 VMSTATE_BUFFER(ti_buf, ESPState),
681 VMSTATE_UINT32(sense, ESPState),
682 VMSTATE_UINT32(dma, ESPState),
683 VMSTATE_BUFFER(cmdbuf, ESPState),
684 VMSTATE_UINT32(cmdlen, ESPState),
685 VMSTATE_UINT32(do_cmd, ESPState),
686 VMSTATE_UINT32(dma_left, ESPState),
687 VMSTATE_END_OF_LIST()
688 }
689};
6f7e9aec 690
c227f099 691void esp_init(target_phys_addr_t espaddr, int it_shift,
ff9868ec
BS
692 ESPDMAMemoryReadWriteFunc dma_memory_read,
693 ESPDMAMemoryReadWriteFunc dma_memory_write,
73d74342
BS
694 void *dma_opaque, qemu_irq irq, qemu_irq *reset,
695 qemu_irq *dma_enable)
6f7e9aec 696{
cfb9de9c
PB
697 DeviceState *dev;
698 SysBusDevice *s;
ee6847d1 699 ESPState *esp;
cfb9de9c
PB
700
701 dev = qdev_create(NULL, "esp");
ee6847d1
GH
702 esp = DO_UPCAST(ESPState, busdev.qdev, dev);
703 esp->dma_memory_read = dma_memory_read;
704 esp->dma_memory_write = dma_memory_write;
705 esp->dma_opaque = dma_opaque;
706 esp->it_shift = it_shift;
73d74342
BS
707 /* XXX for now until rc4030 has been changed to use DMA enable signal */
708 esp->dma_enabled = 1;
e23a1b33 709 qdev_init_nofail(dev);
cfb9de9c
PB
710 s = sysbus_from_qdev(dev);
711 sysbus_connect_irq(s, 0, irq);
712 sysbus_mmio_map(s, 0, espaddr);
74ff8d90 713 *reset = qdev_get_gpio_in(dev, 0);
73d74342 714 *dma_enable = qdev_get_gpio_in(dev, 1);
cfb9de9c 715}
6f7e9aec 716
81a322d4 717static int esp_init1(SysBusDevice *dev)
cfb9de9c
PB
718{
719 ESPState *s = FROM_SYSBUS(ESPState, dev);
720 int esp_io_memory;
6f7e9aec 721
cfb9de9c 722 sysbus_init_irq(dev, &s->irq);
cfb9de9c 723 assert(s->it_shift != -1);
6f7e9aec 724
2507c12a
AG
725 esp_io_memory = cpu_register_io_memory(esp_mem_read, esp_mem_write, s,
726 DEVICE_NATIVE_ENDIAN);
cfb9de9c 727 sysbus_init_mmio(dev, ESP_REGS << s->it_shift, esp_io_memory);
6f7e9aec 728
73d74342 729 qdev_init_gpio_in(&dev->qdev, esp_gpio_demux, 2);
2d069bab 730
ca9c39fa 731 scsi_bus_new(&s->bus, &dev->qdev, 0, ESP_MAX_DEVS, esp_command_complete);
fa66b909 732 return scsi_bus_legacy_handle_cmdline(&s->bus);
67e999be 733}
cfb9de9c 734
63235df8
BS
735static SysBusDeviceInfo esp_info = {
736 .init = esp_init1,
737 .qdev.name = "esp",
738 .qdev.size = sizeof(ESPState),
739 .qdev.vmsd = &vmstate_esp,
85948643 740 .qdev.reset = esp_hard_reset,
63235df8
BS
741 .qdev.props = (Property[]) {
742 {.name = NULL}
743 }
744};
745
cfb9de9c
PB
746static void esp_register_devices(void)
747{
63235df8 748 sysbus_register_withprop(&esp_info);
cfb9de9c
PB
749}
750
751device_init(esp_register_devices)