]> git.proxmox.com Git - qemu.git/blame - hw/esp.c
scsi: introduce scsi_req_continue
[qemu.git] / hw / esp.c
CommitLineData
6f7e9aec 1/*
67e999be 2 * QEMU ESP/NCR53C9x emulation
5fafdf24 3 *
4e9aec74 4 * Copyright (c) 2005-2006 Fabrice Bellard
5fafdf24 5 *
6f7e9aec
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
5d20fa6b 24
cfb9de9c 25#include "sysbus.h"
43b443b6 26#include "scsi.h"
1cd3af54 27#include "esp.h"
6f7e9aec
FB
28
29/* debug ESP card */
2f275b8f 30//#define DEBUG_ESP
6f7e9aec 31
67e999be 32/*
5ad6bb97
BS
33 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O),
34 * also produced as NCR89C100. See
67e999be
FB
35 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
36 * and
37 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt
38 */
39
6f7e9aec 40#ifdef DEBUG_ESP
001faf32
BS
41#define DPRINTF(fmt, ...) \
42 do { printf("ESP: " fmt , ## __VA_ARGS__); } while (0)
6f7e9aec 43#else
001faf32 44#define DPRINTF(fmt, ...) do {} while (0)
6f7e9aec
FB
45#endif
46
001faf32
BS
47#define ESP_ERROR(fmt, ...) \
48 do { printf("ESP ERROR: %s: " fmt, __func__ , ## __VA_ARGS__); } while (0)
8dea1dd4 49
5aca8c3b 50#define ESP_REGS 16
8dea1dd4 51#define TI_BUFSZ 16
67e999be 52
4e9aec74 53typedef struct ESPState ESPState;
6f7e9aec 54
4e9aec74 55struct ESPState {
cfb9de9c 56 SysBusDevice busdev;
5d20fa6b 57 uint32_t it_shift;
70c0de96 58 qemu_irq irq;
5aca8c3b
BS
59 uint8_t rregs[ESP_REGS];
60 uint8_t wregs[ESP_REGS];
67e999be 61 int32_t ti_size;
4f6200f0 62 uint32_t ti_rptr, ti_wptr;
4f6200f0 63 uint8_t ti_buf[TI_BUFSZ];
22548760
BS
64 uint32_t sense;
65 uint32_t dma;
ca9c39fa 66 SCSIBus bus;
2e5d83bb 67 SCSIDevice *current_dev;
5c6c0e51 68 SCSIRequest *current_req;
9f149aa9 69 uint8_t cmdbuf[TI_BUFSZ];
22548760
BS
70 uint32_t cmdlen;
71 uint32_t do_cmd;
4d611c9a 72
6787f5fa 73 /* The amount of data left in the current DMA transfer. */
4d611c9a 74 uint32_t dma_left;
6787f5fa
PB
75 /* The size of the current DMA transfer. Zero if no transfer is in
76 progress. */
77 uint32_t dma_counter;
a917d384 78 uint8_t *async_buf;
4d611c9a 79 uint32_t async_len;
8b17de88 80
ff9868ec
BS
81 ESPDMAMemoryReadWriteFunc dma_memory_read;
82 ESPDMAMemoryReadWriteFunc dma_memory_write;
67e999be 83 void *dma_opaque;
73d74342
BS
84 int dma_enabled;
85 void (*dma_cb)(ESPState *s);
4e9aec74 86};
6f7e9aec 87
5ad6bb97
BS
88#define ESP_TCLO 0x0
89#define ESP_TCMID 0x1
90#define ESP_FIFO 0x2
91#define ESP_CMD 0x3
92#define ESP_RSTAT 0x4
93#define ESP_WBUSID 0x4
94#define ESP_RINTR 0x5
95#define ESP_WSEL 0x5
96#define ESP_RSEQ 0x6
97#define ESP_WSYNTP 0x6
98#define ESP_RFLAGS 0x7
99#define ESP_WSYNO 0x7
100#define ESP_CFG1 0x8
101#define ESP_RRES1 0x9
102#define ESP_WCCF 0x9
103#define ESP_RRES2 0xa
104#define ESP_WTEST 0xa
105#define ESP_CFG2 0xb
106#define ESP_CFG3 0xc
107#define ESP_RES3 0xd
108#define ESP_TCHI 0xe
109#define ESP_RES4 0xf
110
111#define CMD_DMA 0x80
112#define CMD_CMD 0x7f
113
114#define CMD_NOP 0x00
115#define CMD_FLUSH 0x01
116#define CMD_RESET 0x02
117#define CMD_BUSRESET 0x03
118#define CMD_TI 0x10
119#define CMD_ICCS 0x11
120#define CMD_MSGACC 0x12
0fd0eb21 121#define CMD_PAD 0x18
5ad6bb97 122#define CMD_SATN 0x1a
5e1e0a3b 123#define CMD_SEL 0x41
5ad6bb97
BS
124#define CMD_SELATN 0x42
125#define CMD_SELATNS 0x43
126#define CMD_ENSEL 0x44
127
2f275b8f
FB
128#define STAT_DO 0x00
129#define STAT_DI 0x01
130#define STAT_CD 0x02
131#define STAT_ST 0x03
8dea1dd4
BS
132#define STAT_MO 0x06
133#define STAT_MI 0x07
5ad6bb97 134#define STAT_PIO_MASK 0x06
2f275b8f
FB
135
136#define STAT_TC 0x10
4d611c9a
PB
137#define STAT_PE 0x20
138#define STAT_GE 0x40
c73f96fd 139#define STAT_INT 0x80
2f275b8f 140
8dea1dd4
BS
141#define BUSID_DID 0x07
142
2f275b8f
FB
143#define INTR_FC 0x08
144#define INTR_BS 0x10
145#define INTR_DC 0x20
9e61bde5 146#define INTR_RST 0x80
2f275b8f
FB
147
148#define SEQ_0 0x0
149#define SEQ_CD 0x4
150
5ad6bb97
BS
151#define CFG1_RESREPT 0x40
152
5ad6bb97
BS
153#define TCHI_FAS100A 0x4
154
c73f96fd
BS
155static void esp_raise_irq(ESPState *s)
156{
157 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) {
158 s->rregs[ESP_RSTAT] |= STAT_INT;
159 qemu_irq_raise(s->irq);
dca47edd 160 DPRINTF("Raise IRQ\n");
c73f96fd
BS
161 }
162}
163
164static void esp_lower_irq(ESPState *s)
165{
166 if (s->rregs[ESP_RSTAT] & STAT_INT) {
167 s->rregs[ESP_RSTAT] &= ~STAT_INT;
168 qemu_irq_lower(s->irq);
dca47edd 169 DPRINTF("Lower IRQ\n");
c73f96fd
BS
170 }
171}
172
73d74342
BS
173static void esp_dma_enable(void *opaque, int irq, int level)
174{
175 DeviceState *d = opaque;
176 ESPState *s = container_of(d, ESPState, busdev.qdev);
177
178 if (level) {
179 s->dma_enabled = 1;
180 DPRINTF("Raise enable\n");
181 if (s->dma_cb) {
182 s->dma_cb(s);
183 s->dma_cb = NULL;
184 }
185 } else {
186 DPRINTF("Lower enable\n");
187 s->dma_enabled = 0;
188 }
189}
190
94d3f98a
PB
191static void esp_request_cancelled(SCSIRequest *req)
192{
193 ESPState *s = DO_UPCAST(ESPState, busdev.qdev, req->bus->qbus.parent);
194
195 if (req == s->current_req) {
196 scsi_req_unref(s->current_req);
197 s->current_req = NULL;
198 s->current_dev = NULL;
199 }
200}
201
22548760 202static uint32_t get_cmd(ESPState *s, uint8_t *buf)
2f275b8f 203{
a917d384 204 uint32_t dmalen;
2f275b8f
FB
205 int target;
206
8dea1dd4 207 target = s->wregs[ESP_WBUSID] & BUSID_DID;
4f6200f0 208 if (s->dma) {
fc4d65da 209 dmalen = s->rregs[ESP_TCLO] | (s->rregs[ESP_TCMID] << 8);
8b17de88 210 s->dma_memory_read(s->dma_opaque, buf, dmalen);
4f6200f0 211 } else {
fc4d65da
BS
212 dmalen = s->ti_size;
213 memcpy(buf, s->ti_buf, dmalen);
f930d07e 214 buf[0] = 0;
4f6200f0 215 }
fc4d65da 216 DPRINTF("get_cmd: len %d target %d\n", dmalen, target);
2e5d83bb 217
2f275b8f 218 s->ti_size = 0;
4f6200f0
FB
219 s->ti_rptr = 0;
220 s->ti_wptr = 0;
2f275b8f 221
a917d384
PB
222 if (s->current_dev) {
223 /* Started a new command before the old one finished. Cancel it. */
94d3f98a 224 scsi_req_cancel(s->current_req);
a917d384
PB
225 s->async_len = 0;
226 }
227
ca9c39fa 228 if (target >= ESP_MAX_DEVS || !s->bus.devs[target]) {
2e5d83bb 229 // No such drive
c73f96fd 230 s->rregs[ESP_RSTAT] = 0;
5ad6bb97
BS
231 s->rregs[ESP_RINTR] = INTR_DC;
232 s->rregs[ESP_RSEQ] = SEQ_0;
c73f96fd 233 esp_raise_irq(s);
f930d07e 234 return 0;
2f275b8f 235 }
ca9c39fa 236 s->current_dev = s->bus.devs[target];
9f149aa9
PB
237 return dmalen;
238}
239
f2818f22 240static void do_busid_cmd(ESPState *s, uint8_t *buf, uint8_t busid)
9f149aa9
PB
241{
242 int32_t datalen;
243 int lun;
244
f2818f22
AT
245 DPRINTF("do_busid_cmd: busid 0x%x\n", busid);
246 lun = busid & 7;
43a2b339 247 s->current_req = scsi_req_new(s->current_dev, 0, lun);
fc4f0754 248 datalen = scsi_req_enqueue(s->current_req, buf);
67e999be
FB
249 s->ti_size = datalen;
250 if (datalen != 0) {
c73f96fd 251 s->rregs[ESP_RSTAT] = STAT_TC;
a917d384 252 s->dma_left = 0;
6787f5fa 253 s->dma_counter = 0;
2e5d83bb 254 if (datalen > 0) {
5ad6bb97 255 s->rregs[ESP_RSTAT] |= STAT_DI;
2e5d83bb 256 } else {
5ad6bb97 257 s->rregs[ESP_RSTAT] |= STAT_DO;
b9788fc4 258 }
ad3376cc 259 scsi_req_continue(s->current_req);
2f275b8f 260 }
5ad6bb97
BS
261 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
262 s->rregs[ESP_RSEQ] = SEQ_CD;
c73f96fd 263 esp_raise_irq(s);
2f275b8f
FB
264}
265
f2818f22
AT
266static void do_cmd(ESPState *s, uint8_t *buf)
267{
268 uint8_t busid = buf[0];
269
270 do_busid_cmd(s, &buf[1], busid);
271}
272
9f149aa9
PB
273static void handle_satn(ESPState *s)
274{
275 uint8_t buf[32];
276 int len;
277
73d74342
BS
278 if (!s->dma_enabled) {
279 s->dma_cb = handle_satn;
280 return;
281 }
9f149aa9
PB
282 len = get_cmd(s, buf);
283 if (len)
284 do_cmd(s, buf);
285}
286
f2818f22
AT
287static void handle_s_without_atn(ESPState *s)
288{
289 uint8_t buf[32];
290 int len;
291
73d74342
BS
292 if (!s->dma_enabled) {
293 s->dma_cb = handle_s_without_atn;
294 return;
295 }
f2818f22
AT
296 len = get_cmd(s, buf);
297 if (len) {
298 do_busid_cmd(s, buf, 0);
299 }
300}
301
9f149aa9
PB
302static void handle_satn_stop(ESPState *s)
303{
73d74342
BS
304 if (!s->dma_enabled) {
305 s->dma_cb = handle_satn_stop;
306 return;
307 }
9f149aa9
PB
308 s->cmdlen = get_cmd(s, s->cmdbuf);
309 if (s->cmdlen) {
310 DPRINTF("Set ATN & Stop: cmdlen %d\n", s->cmdlen);
311 s->do_cmd = 1;
c73f96fd 312 s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
5ad6bb97
BS
313 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
314 s->rregs[ESP_RSEQ] = SEQ_CD;
c73f96fd 315 esp_raise_irq(s);
9f149aa9
PB
316 }
317}
318
0fc5c15a 319static void write_response(ESPState *s)
2f275b8f 320{
0fc5c15a
PB
321 DPRINTF("Transfer status (sense=%d)\n", s->sense);
322 s->ti_buf[0] = s->sense;
323 s->ti_buf[1] = 0;
4f6200f0 324 if (s->dma) {
8b17de88 325 s->dma_memory_write(s->dma_opaque, s->ti_buf, 2);
c73f96fd 326 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
5ad6bb97
BS
327 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
328 s->rregs[ESP_RSEQ] = SEQ_CD;
4f6200f0 329 } else {
f930d07e
BS
330 s->ti_size = 2;
331 s->ti_rptr = 0;
332 s->ti_wptr = 0;
5ad6bb97 333 s->rregs[ESP_RFLAGS] = 2;
4f6200f0 334 }
c73f96fd 335 esp_raise_irq(s);
2f275b8f 336}
4f6200f0 337
a917d384
PB
338static void esp_dma_done(ESPState *s)
339{
c73f96fd 340 s->rregs[ESP_RSTAT] |= STAT_TC;
5ad6bb97
BS
341 s->rregs[ESP_RINTR] = INTR_BS;
342 s->rregs[ESP_RSEQ] = 0;
343 s->rregs[ESP_RFLAGS] = 0;
344 s->rregs[ESP_TCLO] = 0;
345 s->rregs[ESP_TCMID] = 0;
c73f96fd 346 esp_raise_irq(s);
a917d384
PB
347}
348
4d611c9a
PB
349static void esp_do_dma(ESPState *s)
350{
67e999be 351 uint32_t len;
4d611c9a 352 int to_device;
a917d384 353
67e999be 354 to_device = (s->ti_size < 0);
a917d384 355 len = s->dma_left;
4d611c9a 356 if (s->do_cmd) {
4d611c9a 357 DPRINTF("command len %d + %d\n", s->cmdlen, len);
8b17de88 358 s->dma_memory_read(s->dma_opaque, &s->cmdbuf[s->cmdlen], len);
4d611c9a
PB
359 s->ti_size = 0;
360 s->cmdlen = 0;
361 s->do_cmd = 0;
362 do_cmd(s, s->cmdbuf);
363 return;
a917d384
PB
364 }
365 if (s->async_len == 0) {
366 /* Defer until data is available. */
367 return;
368 }
369 if (len > s->async_len) {
370 len = s->async_len;
371 }
372 if (to_device) {
8b17de88 373 s->dma_memory_read(s->dma_opaque, s->async_buf, len);
4d611c9a 374 } else {
8b17de88 375 s->dma_memory_write(s->dma_opaque, s->async_buf, len);
a917d384 376 }
a917d384
PB
377 s->dma_left -= len;
378 s->async_buf += len;
379 s->async_len -= len;
6787f5fa
PB
380 if (to_device)
381 s->ti_size += len;
382 else
383 s->ti_size -= len;
a917d384 384 if (s->async_len == 0) {
ad3376cc
PB
385 scsi_req_continue(s->current_req);
386 /* If there is still data to be read from the device then
387 complete the DMA operation immediately. Otherwise defer
388 until the scsi layer has completed. */
389 if (to_device || s->dma_left != 0 || s->ti_size == 0) {
390 return;
4d611c9a 391 }
a917d384 392 }
ad3376cc
PB
393
394 /* Partially filled a scsi buffer. Complete immediately. */
395 esp_dma_done(s);
4d611c9a
PB
396}
397
5c6c0e51 398static void esp_command_complete(SCSIRequest *req, int reason, uint32_t arg)
2e5d83bb 399{
5c6c0e51 400 ESPState *s = DO_UPCAST(ESPState, busdev.qdev, req->bus->qbus.parent);
2e5d83bb 401
4d611c9a
PB
402 if (reason == SCSI_REASON_DONE) {
403 DPRINTF("SCSI Command complete\n");
404 if (s->ti_size != 0)
405 DPRINTF("SCSI command completed unexpectedly\n");
406 s->ti_size = 0;
a917d384
PB
407 s->dma_left = 0;
408 s->async_len = 0;
409 if (arg)
4d611c9a 410 DPRINTF("Command failed\n");
a917d384 411 s->sense = arg;
5ad6bb97 412 s->rregs[ESP_RSTAT] = STAT_ST;
a917d384 413 esp_dma_done(s);
5c6c0e51
HR
414 if (s->current_req) {
415 scsi_req_unref(s->current_req);
416 s->current_req = NULL;
417 s->current_dev = NULL;
418 }
4d611c9a
PB
419 } else {
420 DPRINTF("transfer %d/%d\n", s->dma_left, s->ti_size);
a917d384 421 s->async_len = arg;
5c6c0e51 422 s->async_buf = s->current_dev->info->get_buf(req);
6787f5fa 423 if (s->dma_left) {
a917d384 424 esp_do_dma(s);
6787f5fa
PB
425 } else if (s->dma_counter != 0 && s->ti_size <= 0) {
426 /* If this was the last part of a DMA transfer then the
427 completion interrupt is deferred to here. */
428 esp_dma_done(s);
429 }
4d611c9a 430 }
2e5d83bb
PB
431}
432
2f275b8f
FB
433static void handle_ti(ESPState *s)
434{
4d611c9a 435 uint32_t dmalen, minlen;
2f275b8f 436
5ad6bb97 437 dmalen = s->rregs[ESP_TCLO] | (s->rregs[ESP_TCMID] << 8);
db59203d
PB
438 if (dmalen==0) {
439 dmalen=0x10000;
440 }
6787f5fa 441 s->dma_counter = dmalen;
db59203d 442
9f149aa9
PB
443 if (s->do_cmd)
444 minlen = (dmalen < 32) ? dmalen : 32;
67e999be
FB
445 else if (s->ti_size < 0)
446 minlen = (dmalen < -s->ti_size) ? dmalen : -s->ti_size;
9f149aa9
PB
447 else
448 minlen = (dmalen < s->ti_size) ? dmalen : s->ti_size;
db59203d 449 DPRINTF("Transfer Information len %d\n", minlen);
4f6200f0 450 if (s->dma) {
4d611c9a 451 s->dma_left = minlen;
5ad6bb97 452 s->rregs[ESP_RSTAT] &= ~STAT_TC;
4d611c9a 453 esp_do_dma(s);
9f149aa9
PB
454 } else if (s->do_cmd) {
455 DPRINTF("command len %d\n", s->cmdlen);
456 s->ti_size = 0;
457 s->cmdlen = 0;
458 s->do_cmd = 0;
459 do_cmd(s, s->cmdbuf);
460 return;
461 }
2f275b8f
FB
462}
463
85948643 464static void esp_hard_reset(DeviceState *d)
6f7e9aec 465{
63235df8 466 ESPState *s = container_of(d, ESPState, busdev.qdev);
67e999be 467
5aca8c3b
BS
468 memset(s->rregs, 0, ESP_REGS);
469 memset(s->wregs, 0, ESP_REGS);
5ad6bb97 470 s->rregs[ESP_TCHI] = TCHI_FAS100A; // Indicate fas100a
4e9aec74
PB
471 s->ti_size = 0;
472 s->ti_rptr = 0;
473 s->ti_wptr = 0;
4e9aec74 474 s->dma = 0;
9f149aa9 475 s->do_cmd = 0;
73d74342 476 s->dma_cb = NULL;
8dea1dd4
BS
477
478 s->rregs[ESP_CFG1] = 7;
6f7e9aec
FB
479}
480
85948643
BS
481static void esp_soft_reset(DeviceState *d)
482{
483 ESPState *s = container_of(d, ESPState, busdev.qdev);
484
485 qemu_irq_lower(s->irq);
486 esp_hard_reset(d);
487}
488
2d069bab
BS
489static void parent_esp_reset(void *opaque, int irq, int level)
490{
85948643
BS
491 if (level) {
492 esp_soft_reset(opaque);
493 }
2d069bab
BS
494}
495
73d74342
BS
496static void esp_gpio_demux(void *opaque, int irq, int level)
497{
498 switch (irq) {
499 case 0:
500 parent_esp_reset(opaque, irq, level);
501 break;
502 case 1:
503 esp_dma_enable(opaque, irq, level);
504 break;
505 }
506}
507
c227f099 508static uint32_t esp_mem_readb(void *opaque, target_phys_addr_t addr)
6f7e9aec
FB
509{
510 ESPState *s = opaque;
2814df28 511 uint32_t saddr, old_val;
6f7e9aec 512
e64d7d59 513 saddr = addr >> s->it_shift;
9e61bde5 514 DPRINTF("read reg[%d]: 0x%2.2x\n", saddr, s->rregs[saddr]);
6f7e9aec 515 switch (saddr) {
5ad6bb97 516 case ESP_FIFO:
f930d07e
BS
517 if (s->ti_size > 0) {
518 s->ti_size--;
5ad6bb97 519 if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) {
8dea1dd4
BS
520 /* Data out. */
521 ESP_ERROR("PIO data read not implemented\n");
5ad6bb97 522 s->rregs[ESP_FIFO] = 0;
2e5d83bb 523 } else {
5ad6bb97 524 s->rregs[ESP_FIFO] = s->ti_buf[s->ti_rptr++];
2e5d83bb 525 }
c73f96fd 526 esp_raise_irq(s);
f930d07e
BS
527 }
528 if (s->ti_size == 0) {
4f6200f0
FB
529 s->ti_rptr = 0;
530 s->ti_wptr = 0;
531 }
f930d07e 532 break;
5ad6bb97 533 case ESP_RINTR:
2814df28
BS
534 /* Clear sequence step, interrupt register and all status bits
535 except TC */
536 old_val = s->rregs[ESP_RINTR];
537 s->rregs[ESP_RINTR] = 0;
538 s->rregs[ESP_RSTAT] &= ~STAT_TC;
539 s->rregs[ESP_RSEQ] = SEQ_CD;
c73f96fd 540 esp_lower_irq(s);
2814df28
BS
541
542 return old_val;
6f7e9aec 543 default:
f930d07e 544 break;
6f7e9aec 545 }
2f275b8f 546 return s->rregs[saddr];
6f7e9aec
FB
547}
548
c227f099 549static void esp_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
6f7e9aec
FB
550{
551 ESPState *s = opaque;
552 uint32_t saddr;
553
e64d7d59 554 saddr = addr >> s->it_shift;
5ad6bb97
BS
555 DPRINTF("write reg[%d]: 0x%2.2x -> 0x%2.2x\n", saddr, s->wregs[saddr],
556 val);
6f7e9aec 557 switch (saddr) {
5ad6bb97
BS
558 case ESP_TCLO:
559 case ESP_TCMID:
560 s->rregs[ESP_RSTAT] &= ~STAT_TC;
4f6200f0 561 break;
5ad6bb97 562 case ESP_FIFO:
9f149aa9
PB
563 if (s->do_cmd) {
564 s->cmdbuf[s->cmdlen++] = val & 0xff;
8dea1dd4
BS
565 } else if (s->ti_size == TI_BUFSZ - 1) {
566 ESP_ERROR("fifo overrun\n");
2e5d83bb
PB
567 } else {
568 s->ti_size++;
569 s->ti_buf[s->ti_wptr++] = val & 0xff;
570 }
f930d07e 571 break;
5ad6bb97 572 case ESP_CMD:
4f6200f0 573 s->rregs[saddr] = val;
5ad6bb97 574 if (val & CMD_DMA) {
f930d07e 575 s->dma = 1;
6787f5fa 576 /* Reload DMA counter. */
5ad6bb97
BS
577 s->rregs[ESP_TCLO] = s->wregs[ESP_TCLO];
578 s->rregs[ESP_TCMID] = s->wregs[ESP_TCMID];
f930d07e
BS
579 } else {
580 s->dma = 0;
581 }
5ad6bb97
BS
582 switch(val & CMD_CMD) {
583 case CMD_NOP:
f930d07e
BS
584 DPRINTF("NOP (%2.2x)\n", val);
585 break;
5ad6bb97 586 case CMD_FLUSH:
f930d07e 587 DPRINTF("Flush FIFO (%2.2x)\n", val);
9e61bde5 588 //s->ti_size = 0;
5ad6bb97
BS
589 s->rregs[ESP_RINTR] = INTR_FC;
590 s->rregs[ESP_RSEQ] = 0;
a214c598 591 s->rregs[ESP_RFLAGS] = 0;
f930d07e 592 break;
5ad6bb97 593 case CMD_RESET:
f930d07e 594 DPRINTF("Chip reset (%2.2x)\n", val);
85948643 595 esp_soft_reset(&s->busdev.qdev);
f930d07e 596 break;
5ad6bb97 597 case CMD_BUSRESET:
f930d07e 598 DPRINTF("Bus reset (%2.2x)\n", val);
5ad6bb97
BS
599 s->rregs[ESP_RINTR] = INTR_RST;
600 if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) {
c73f96fd 601 esp_raise_irq(s);
9e61bde5 602 }
f930d07e 603 break;
5ad6bb97 604 case CMD_TI:
f930d07e
BS
605 handle_ti(s);
606 break;
5ad6bb97 607 case CMD_ICCS:
f930d07e
BS
608 DPRINTF("Initiator Command Complete Sequence (%2.2x)\n", val);
609 write_response(s);
4bf5801d
BS
610 s->rregs[ESP_RINTR] = INTR_FC;
611 s->rregs[ESP_RSTAT] |= STAT_MI;
f930d07e 612 break;
5ad6bb97 613 case CMD_MSGACC:
f930d07e 614 DPRINTF("Message Accepted (%2.2x)\n", val);
5ad6bb97
BS
615 s->rregs[ESP_RINTR] = INTR_DC;
616 s->rregs[ESP_RSEQ] = 0;
4e2a68c1
AT
617 s->rregs[ESP_RFLAGS] = 0;
618 esp_raise_irq(s);
f930d07e 619 break;
0fd0eb21
BS
620 case CMD_PAD:
621 DPRINTF("Transfer padding (%2.2x)\n", val);
622 s->rregs[ESP_RSTAT] = STAT_TC;
623 s->rregs[ESP_RINTR] = INTR_FC;
624 s->rregs[ESP_RSEQ] = 0;
625 break;
5ad6bb97 626 case CMD_SATN:
f930d07e
BS
627 DPRINTF("Set ATN (%2.2x)\n", val);
628 break;
5e1e0a3b
BS
629 case CMD_SEL:
630 DPRINTF("Select without ATN (%2.2x)\n", val);
f2818f22 631 handle_s_without_atn(s);
5e1e0a3b 632 break;
5ad6bb97 633 case CMD_SELATN:
5e1e0a3b 634 DPRINTF("Select with ATN (%2.2x)\n", val);
f930d07e
BS
635 handle_satn(s);
636 break;
5ad6bb97 637 case CMD_SELATNS:
5e1e0a3b 638 DPRINTF("Select with ATN & stop (%2.2x)\n", val);
f930d07e
BS
639 handle_satn_stop(s);
640 break;
5ad6bb97 641 case CMD_ENSEL:
74ec6048 642 DPRINTF("Enable selection (%2.2x)\n", val);
e3926838 643 s->rregs[ESP_RINTR] = 0;
74ec6048 644 break;
f930d07e 645 default:
8dea1dd4 646 ESP_ERROR("Unhandled ESP command (%2.2x)\n", val);
f930d07e
BS
647 break;
648 }
649 break;
5ad6bb97 650 case ESP_WBUSID ... ESP_WSYNO:
f930d07e 651 break;
5ad6bb97 652 case ESP_CFG1:
4f6200f0
FB
653 s->rregs[saddr] = val;
654 break;
5ad6bb97 655 case ESP_WCCF ... ESP_WTEST:
4f6200f0 656 break;
b44c08fa 657 case ESP_CFG2 ... ESP_RES4:
4f6200f0
FB
658 s->rregs[saddr] = val;
659 break;
6f7e9aec 660 default:
8dea1dd4
BS
661 ESP_ERROR("invalid write of 0x%02x at [0x%x]\n", val, saddr);
662 return;
6f7e9aec 663 }
2f275b8f 664 s->wregs[saddr] = val;
6f7e9aec
FB
665}
666
d60efc6b 667static CPUReadMemoryFunc * const esp_mem_read[3] = {
6f7e9aec 668 esp_mem_readb,
7c560456
BS
669 NULL,
670 NULL,
6f7e9aec
FB
671};
672
d60efc6b 673static CPUWriteMemoryFunc * const esp_mem_write[3] = {
6f7e9aec 674 esp_mem_writeb,
7c560456 675 NULL,
daa41b00 676 esp_mem_writeb,
6f7e9aec
FB
677};
678
cc9952f3
BS
679static const VMStateDescription vmstate_esp = {
680 .name ="esp",
681 .version_id = 3,
682 .minimum_version_id = 3,
683 .minimum_version_id_old = 3,
684 .fields = (VMStateField []) {
685 VMSTATE_BUFFER(rregs, ESPState),
686 VMSTATE_BUFFER(wregs, ESPState),
687 VMSTATE_INT32(ti_size, ESPState),
688 VMSTATE_UINT32(ti_rptr, ESPState),
689 VMSTATE_UINT32(ti_wptr, ESPState),
690 VMSTATE_BUFFER(ti_buf, ESPState),
691 VMSTATE_UINT32(sense, ESPState),
692 VMSTATE_UINT32(dma, ESPState),
693 VMSTATE_BUFFER(cmdbuf, ESPState),
694 VMSTATE_UINT32(cmdlen, ESPState),
695 VMSTATE_UINT32(do_cmd, ESPState),
696 VMSTATE_UINT32(dma_left, ESPState),
697 VMSTATE_END_OF_LIST()
698 }
699};
6f7e9aec 700
c227f099 701void esp_init(target_phys_addr_t espaddr, int it_shift,
ff9868ec
BS
702 ESPDMAMemoryReadWriteFunc dma_memory_read,
703 ESPDMAMemoryReadWriteFunc dma_memory_write,
73d74342
BS
704 void *dma_opaque, qemu_irq irq, qemu_irq *reset,
705 qemu_irq *dma_enable)
6f7e9aec 706{
cfb9de9c
PB
707 DeviceState *dev;
708 SysBusDevice *s;
ee6847d1 709 ESPState *esp;
cfb9de9c
PB
710
711 dev = qdev_create(NULL, "esp");
ee6847d1
GH
712 esp = DO_UPCAST(ESPState, busdev.qdev, dev);
713 esp->dma_memory_read = dma_memory_read;
714 esp->dma_memory_write = dma_memory_write;
715 esp->dma_opaque = dma_opaque;
716 esp->it_shift = it_shift;
73d74342
BS
717 /* XXX for now until rc4030 has been changed to use DMA enable signal */
718 esp->dma_enabled = 1;
e23a1b33 719 qdev_init_nofail(dev);
cfb9de9c
PB
720 s = sysbus_from_qdev(dev);
721 sysbus_connect_irq(s, 0, irq);
722 sysbus_mmio_map(s, 0, espaddr);
74ff8d90 723 *reset = qdev_get_gpio_in(dev, 0);
73d74342 724 *dma_enable = qdev_get_gpio_in(dev, 1);
cfb9de9c 725}
6f7e9aec 726
cfdc1bb0 727static const struct SCSIBusOps esp_scsi_ops = {
94d3f98a
PB
728 .complete = esp_command_complete,
729 .cancel = esp_request_cancelled
cfdc1bb0
PB
730};
731
81a322d4 732static int esp_init1(SysBusDevice *dev)
cfb9de9c
PB
733{
734 ESPState *s = FROM_SYSBUS(ESPState, dev);
735 int esp_io_memory;
6f7e9aec 736
cfb9de9c 737 sysbus_init_irq(dev, &s->irq);
cfb9de9c 738 assert(s->it_shift != -1);
6f7e9aec 739
2507c12a
AG
740 esp_io_memory = cpu_register_io_memory(esp_mem_read, esp_mem_write, s,
741 DEVICE_NATIVE_ENDIAN);
cfb9de9c 742 sysbus_init_mmio(dev, ESP_REGS << s->it_shift, esp_io_memory);
6f7e9aec 743
73d74342 744 qdev_init_gpio_in(&dev->qdev, esp_gpio_demux, 2);
2d069bab 745
cfdc1bb0 746 scsi_bus_new(&s->bus, &dev->qdev, 0, ESP_MAX_DEVS, &esp_scsi_ops);
fa66b909 747 return scsi_bus_legacy_handle_cmdline(&s->bus);
67e999be 748}
cfb9de9c 749
63235df8
BS
750static SysBusDeviceInfo esp_info = {
751 .init = esp_init1,
752 .qdev.name = "esp",
753 .qdev.size = sizeof(ESPState),
754 .qdev.vmsd = &vmstate_esp,
85948643 755 .qdev.reset = esp_hard_reset,
63235df8
BS
756 .qdev.props = (Property[]) {
757 {.name = NULL}
758 }
759};
760
cfb9de9c
PB
761static void esp_register_devices(void)
762{
63235df8 763 sysbus_register_withprop(&esp_info);
cfb9de9c
PB
764}
765
766device_init(esp_register_devices)