]> git.proxmox.com Git - mirror_qemu.git/blame - hw/i386/pc.c
qdev: Replace cannot_instantiate_with_device_add_yet with !user_creatable
[mirror_qemu.git] / hw / i386 / pc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU PC System Emulator
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
b6a0aa05 24#include "qemu/osdep.h"
83c9f4ca 25#include "hw/hw.h"
0d09e41a
PB
26#include "hw/i386/pc.h"
27#include "hw/char/serial.h"
28#include "hw/i386/apic.h"
54a40293
EH
29#include "hw/i386/topology.h"
30#include "sysemu/cpus.h"
0d09e41a 31#include "hw/block/fdc.h"
83c9f4ca
PB
32#include "hw/ide.h"
33#include "hw/pci/pci.h"
2118196b 34#include "hw/pci/pci_bus.h"
0d09e41a
PB
35#include "hw/nvram/fw_cfg.h"
36#include "hw/timer/hpet.h"
60d8f328 37#include "hw/smbios/smbios.h"
83c9f4ca 38#include "hw/loader.h"
ca20cf32 39#include "elf.h"
47b43a1f 40#include "multiboot.h"
0d09e41a
PB
41#include "hw/timer/mc146818rtc.h"
42#include "hw/timer/i8254.h"
43#include "hw/audio/pcspk.h"
83c9f4ca
PB
44#include "hw/pci/msi.h"
45#include "hw/sysbus.h"
9c17d615 46#include "sysemu/sysemu.h"
e35704ba 47#include "sysemu/numa.h"
9c17d615 48#include "sysemu/kvm.h"
b1c12027 49#include "sysemu/qtest.h"
1d31f66b 50#include "kvm_i386.h"
0d09e41a 51#include "hw/xen/xen.h"
4be74634 52#include "sysemu/block-backend.h"
0d09e41a 53#include "hw/block/block.h"
a19cbfb3 54#include "ui/qemu-spice.h"
022c62cb
PB
55#include "exec/memory.h"
56#include "exec/address-spaces.h"
9c17d615 57#include "sysemu/arch_init.h"
1de7afc9 58#include "qemu/bitmap.h"
0c764a9d 59#include "qemu/config-file.h"
d49b6836 60#include "qemu/error-report.h"
0445259b 61#include "hw/acpi/acpi.h"
5ff020b7 62#include "hw/acpi/cpu_hotplug.h"
c649983b 63#include "hw/boards.h"
39848901 64#include "hw/pci/pci_host.h"
72c194f7 65#include "acpi-build.h"
95bee274 66#include "hw/mem/pc-dimm.h"
bf1e8939 67#include "qapi/visitor.h"
d1048bef 68#include "qapi-visit.h"
15eafc2e 69#include "qom/cpu.h"
1255166b 70#include "hw/nmi.h"
60c5e104 71#include "hw/i386/intel_iommu.h"
80cabfad 72
471fd342
BS
73/* debug PC/ISA interrupts */
74//#define DEBUG_IRQ
75
76#ifdef DEBUG_IRQ
77#define DPRINTF(fmt, ...) \
78 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
79#else
80#define DPRINTF(fmt, ...)
81#endif
82
8a92ea2f 83#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
b6f6e3d3 84#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
6b35e7bf 85#define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
4c5b10b7 86#define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
40ac17cd 87#define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
80cabfad 88
4c5b10b7
JS
89#define E820_NR_ENTRIES 16
90
91struct e820_entry {
92 uint64_t address;
93 uint64_t length;
94 uint32_t type;
541dc0d4 95} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7
JS
96
97struct e820_table {
98 uint32_t count;
99 struct e820_entry entry[E820_NR_ENTRIES];
541dc0d4 100} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7 101
7d67110f
GH
102static struct e820_table e820_reserve;
103static struct e820_entry *e820_table;
104static unsigned e820_entries;
dd703b99 105struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
4c5b10b7 106
b881fbe9 107void gsi_handler(void *opaque, int n, int level)
1452411b 108{
b881fbe9 109 GSIState *s = opaque;
1452411b 110
b881fbe9
JK
111 DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n);
112 if (n < ISA_NUM_IRQS) {
113 qemu_set_irq(s->i8259_irq[n], level);
1632dc6a 114 }
b881fbe9 115 qemu_set_irq(s->ioapic_irq[n], level);
2e9947d2 116}
1452411b 117
258711c6
JG
118static void ioport80_write(void *opaque, hwaddr addr, uint64_t data,
119 unsigned size)
80cabfad
FB
120{
121}
122
c02e1eac
JG
123static uint64_t ioport80_read(void *opaque, hwaddr addr, unsigned size)
124{
a6fc23e5 125 return 0xffffffffffffffffULL;
c02e1eac
JG
126}
127
f929aad6 128/* MSDOS compatibility mode FPU exception support */
d537cf6c 129static qemu_irq ferr_irq;
8e78eb28
IY
130
131void pc_register_ferr_irq(qemu_irq irq)
132{
133 ferr_irq = irq;
134}
135
f929aad6
FB
136/* XXX: add IGNNE support */
137void cpu_set_ferr(CPUX86State *s)
138{
d537cf6c 139 qemu_irq_raise(ferr_irq);
f929aad6
FB
140}
141
258711c6
JG
142static void ioportF0_write(void *opaque, hwaddr addr, uint64_t data,
143 unsigned size)
f929aad6 144{
d537cf6c 145 qemu_irq_lower(ferr_irq);
f929aad6
FB
146}
147
c02e1eac
JG
148static uint64_t ioportF0_read(void *opaque, hwaddr addr, unsigned size)
149{
a6fc23e5 150 return 0xffffffffffffffffULL;
c02e1eac
JG
151}
152
28ab0e2e 153/* TSC handling */
28ab0e2e
FB
154uint64_t cpu_get_tsc(CPUX86State *env)
155{
4a1418e0 156 return cpu_get_ticks();
28ab0e2e
FB
157}
158
3de388f6 159/* IRQ handling */
4a8fa5dc 160int cpu_get_pic_interrupt(CPUX86State *env)
3de388f6 161{
02e51483 162 X86CPU *cpu = x86_env_get_cpu(env);
3de388f6
FB
163 int intno;
164
bb93e099
WL
165 if (!kvm_irqchip_in_kernel()) {
166 intno = apic_get_interrupt(cpu->apic_state);
167 if (intno >= 0) {
168 return intno;
169 }
170 /* read the irq from the PIC */
171 if (!apic_accept_pic_intr(cpu->apic_state)) {
172 return -1;
173 }
cf6d64bf 174 }
0e21e12b 175
3de388f6
FB
176 intno = pic_read_irq(isa_pic);
177 return intno;
178}
179
d537cf6c 180static void pic_irq_request(void *opaque, int irq, int level)
3de388f6 181{
182735ef
AF
182 CPUState *cs = first_cpu;
183 X86CPU *cpu = X86_CPU(cs);
a5b38b51 184
471fd342 185 DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
bb93e099 186 if (cpu->apic_state && !kvm_irqchip_in_kernel()) {
bdc44640 187 CPU_FOREACH(cs) {
182735ef 188 cpu = X86_CPU(cs);
02e51483
CF
189 if (apic_accept_pic_intr(cpu->apic_state)) {
190 apic_deliver_pic_intr(cpu->apic_state, level);
cf6d64bf 191 }
d5529471
AJ
192 }
193 } else {
d8ed887b 194 if (level) {
c3affe56 195 cpu_interrupt(cs, CPU_INTERRUPT_HARD);
d8ed887b
AF
196 } else {
197 cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
198 }
a5b38b51 199 }
3de388f6
FB
200}
201
b0a21b53
FB
202/* PC cmos mappings */
203
80cabfad
FB
204#define REG_EQUIPMENT_BYTE 0x14
205
bda05509 206int cmos_get_fd_drive_type(FloppyDriveType fd0)
777428f2
FB
207{
208 int val;
209
210 switch (fd0) {
2da44dd0 211 case FLOPPY_DRIVE_TYPE_144:
777428f2
FB
212 /* 1.44 Mb 3"5 drive */
213 val = 4;
214 break;
2da44dd0 215 case FLOPPY_DRIVE_TYPE_288:
777428f2
FB
216 /* 2.88 Mb 3"5 drive */
217 val = 5;
218 break;
2da44dd0 219 case FLOPPY_DRIVE_TYPE_120:
777428f2
FB
220 /* 1.2 Mb 5"5 drive */
221 val = 2;
222 break;
2da44dd0 223 case FLOPPY_DRIVE_TYPE_NONE:
777428f2
FB
224 default:
225 val = 0;
226 break;
227 }
228 return val;
229}
230
9139046c
MA
231static void cmos_init_hd(ISADevice *s, int type_ofs, int info_ofs,
232 int16_t cylinders, int8_t heads, int8_t sectors)
ba6c2377 233{
ba6c2377
FB
234 rtc_set_memory(s, type_ofs, 47);
235 rtc_set_memory(s, info_ofs, cylinders);
236 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
237 rtc_set_memory(s, info_ofs + 2, heads);
238 rtc_set_memory(s, info_ofs + 3, 0xff);
239 rtc_set_memory(s, info_ofs + 4, 0xff);
240 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
241 rtc_set_memory(s, info_ofs + 6, cylinders);
242 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
243 rtc_set_memory(s, info_ofs + 8, sectors);
244}
245
6ac0e82d
AZ
246/* convert boot_device letter to something recognizable by the bios */
247static int boot_device2nibble(char boot_device)
248{
249 switch(boot_device) {
250 case 'a':
251 case 'b':
252 return 0x01; /* floppy boot */
253 case 'c':
254 return 0x02; /* hard drive boot */
255 case 'd':
256 return 0x03; /* CD-ROM boot */
257 case 'n':
258 return 0x04; /* Network boot */
259 }
260 return 0;
261}
262
ddcd5531 263static void set_boot_dev(ISADevice *s, const char *boot_device, Error **errp)
0ecdffbb
AJ
264{
265#define PC_MAX_BOOT_DEVICES 3
0ecdffbb
AJ
266 int nbds, bds[3] = { 0, };
267 int i;
268
269 nbds = strlen(boot_device);
270 if (nbds > PC_MAX_BOOT_DEVICES) {
ddcd5531
GA
271 error_setg(errp, "Too many boot devices for PC");
272 return;
0ecdffbb
AJ
273 }
274 for (i = 0; i < nbds; i++) {
275 bds[i] = boot_device2nibble(boot_device[i]);
276 if (bds[i] == 0) {
ddcd5531
GA
277 error_setg(errp, "Invalid boot device for PC: '%c'",
278 boot_device[i]);
279 return;
0ecdffbb
AJ
280 }
281 }
282 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
d9346e81 283 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
0ecdffbb
AJ
284}
285
ddcd5531 286static void pc_boot_set(void *opaque, const char *boot_device, Error **errp)
d9346e81 287{
ddcd5531 288 set_boot_dev(opaque, boot_device, errp);
d9346e81
MA
289}
290
7444ca4e
LE
291static void pc_cmos_init_floppy(ISADevice *rtc_state, ISADevice *floppy)
292{
293 int val, nb, i;
2da44dd0
JS
294 FloppyDriveType fd_type[2] = { FLOPPY_DRIVE_TYPE_NONE,
295 FLOPPY_DRIVE_TYPE_NONE };
7444ca4e
LE
296
297 /* floppy type */
298 if (floppy) {
299 for (i = 0; i < 2; i++) {
300 fd_type[i] = isa_fdc_get_drive_type(floppy, i);
301 }
302 }
303 val = (cmos_get_fd_drive_type(fd_type[0]) << 4) |
304 cmos_get_fd_drive_type(fd_type[1]);
305 rtc_set_memory(rtc_state, 0x10, val);
306
307 val = rtc_get_memory(rtc_state, REG_EQUIPMENT_BYTE);
308 nb = 0;
2da44dd0 309 if (fd_type[0] != FLOPPY_DRIVE_TYPE_NONE) {
7444ca4e
LE
310 nb++;
311 }
2da44dd0 312 if (fd_type[1] != FLOPPY_DRIVE_TYPE_NONE) {
7444ca4e
LE
313 nb++;
314 }
315 switch (nb) {
316 case 0:
317 break;
318 case 1:
319 val |= 0x01; /* 1 drive, ready for boot */
320 break;
321 case 2:
322 val |= 0x41; /* 2 drives, ready for boot */
323 break;
324 }
325 rtc_set_memory(rtc_state, REG_EQUIPMENT_BYTE, val);
326}
327
c0897e0c
MA
328typedef struct pc_cmos_init_late_arg {
329 ISADevice *rtc_state;
9139046c 330 BusState *idebus[2];
c0897e0c
MA
331} pc_cmos_init_late_arg;
332
b86f4613
LE
333typedef struct check_fdc_state {
334 ISADevice *floppy;
335 bool multiple;
336} CheckFdcState;
337
338static int check_fdc(Object *obj, void *opaque)
339{
340 CheckFdcState *state = opaque;
341 Object *fdc;
342 uint32_t iobase;
343 Error *local_err = NULL;
344
345 fdc = object_dynamic_cast(obj, TYPE_ISA_FDC);
346 if (!fdc) {
347 return 0;
348 }
349
350 iobase = object_property_get_int(obj, "iobase", &local_err);
351 if (local_err || iobase != 0x3f0) {
352 error_free(local_err);
353 return 0;
354 }
355
356 if (state->floppy) {
357 state->multiple = true;
358 } else {
359 state->floppy = ISA_DEVICE(obj);
360 }
361 return 0;
362}
363
364static const char * const fdc_container_path[] = {
365 "/unattached", "/peripheral", "/peripheral-anon"
366};
367
424e4a87
RK
368/*
369 * Locate the FDC at IO address 0x3f0, in order to configure the CMOS registers
370 * and ACPI objects.
371 */
372ISADevice *pc_find_fdc0(void)
373{
374 int i;
375 Object *container;
376 CheckFdcState state = { 0 };
377
378 for (i = 0; i < ARRAY_SIZE(fdc_container_path); i++) {
379 container = container_get(qdev_get_machine(), fdc_container_path[i]);
380 object_child_foreach(container, check_fdc, &state);
381 }
382
383 if (state.multiple) {
384 error_report("warning: multiple floppy disk controllers with "
433672b0
MA
385 "iobase=0x3f0 have been found");
386 error_printf("the one being picked for CMOS setup might not reflect "
7ea7d36e 387 "your intent\n");
424e4a87
RK
388 }
389
390 return state.floppy;
391}
392
c0897e0c
MA
393static void pc_cmos_init_late(void *opaque)
394{
395 pc_cmos_init_late_arg *arg = opaque;
396 ISADevice *s = arg->rtc_state;
9139046c
MA
397 int16_t cylinders;
398 int8_t heads, sectors;
c0897e0c 399 int val;
2adc99b2 400 int i, trans;
c0897e0c 401
9139046c 402 val = 0;
272f0428
CP
403 if (arg->idebus[0] && ide_get_geometry(arg->idebus[0], 0,
404 &cylinders, &heads, &sectors) >= 0) {
9139046c
MA
405 cmos_init_hd(s, 0x19, 0x1b, cylinders, heads, sectors);
406 val |= 0xf0;
407 }
272f0428
CP
408 if (arg->idebus[0] && ide_get_geometry(arg->idebus[0], 1,
409 &cylinders, &heads, &sectors) >= 0) {
9139046c
MA
410 cmos_init_hd(s, 0x1a, 0x24, cylinders, heads, sectors);
411 val |= 0x0f;
412 }
413 rtc_set_memory(s, 0x12, val);
c0897e0c
MA
414
415 val = 0;
416 for (i = 0; i < 4; i++) {
9139046c
MA
417 /* NOTE: ide_get_geometry() returns the physical
418 geometry. It is always such that: 1 <= sects <= 63, 1
419 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
420 geometry can be different if a translation is done. */
272f0428
CP
421 if (arg->idebus[i / 2] &&
422 ide_get_geometry(arg->idebus[i / 2], i % 2,
9139046c 423 &cylinders, &heads, &sectors) >= 0) {
2adc99b2
MA
424 trans = ide_get_bios_chs_trans(arg->idebus[i / 2], i % 2) - 1;
425 assert((trans & ~3) == 0);
426 val |= trans << (i * 2);
c0897e0c
MA
427 }
428 }
429 rtc_set_memory(s, 0x39, val);
430
424e4a87 431 pc_cmos_init_floppy(s, pc_find_fdc0());
b86f4613 432
c0897e0c
MA
433 qemu_unregister_reset(pc_cmos_init_late, opaque);
434}
435
23d30407 436void pc_cmos_init(PCMachineState *pcms,
220a8846 437 BusState *idebus0, BusState *idebus1,
63ffb564 438 ISADevice *s)
80cabfad 439{
7444ca4e 440 int val;
c0897e0c 441 static pc_cmos_init_late_arg arg;
b0a21b53 442
b0a21b53 443 /* various important CMOS locations needed by PC/Bochs bios */
80cabfad
FB
444
445 /* memory size */
e89001f7 446 /* base memory (first MiB) */
88076854 447 val = MIN(pcms->below_4g_mem_size / 1024, 640);
333190eb
FB
448 rtc_set_memory(s, 0x15, val);
449 rtc_set_memory(s, 0x16, val >> 8);
e89001f7 450 /* extended memory (next 64MiB) */
88076854
EH
451 if (pcms->below_4g_mem_size > 1024 * 1024) {
452 val = (pcms->below_4g_mem_size - 1024 * 1024) / 1024;
e89001f7
MA
453 } else {
454 val = 0;
455 }
80cabfad
FB
456 if (val > 65535)
457 val = 65535;
b0a21b53
FB
458 rtc_set_memory(s, 0x17, val);
459 rtc_set_memory(s, 0x18, val >> 8);
460 rtc_set_memory(s, 0x30, val);
461 rtc_set_memory(s, 0x31, val >> 8);
e89001f7 462 /* memory between 16MiB and 4GiB */
88076854
EH
463 if (pcms->below_4g_mem_size > 16 * 1024 * 1024) {
464 val = (pcms->below_4g_mem_size - 16 * 1024 * 1024) / 65536;
e89001f7 465 } else {
9da98861 466 val = 0;
e89001f7 467 }
80cabfad
FB
468 if (val > 65535)
469 val = 65535;
b0a21b53
FB
470 rtc_set_memory(s, 0x34, val);
471 rtc_set_memory(s, 0x35, val >> 8);
e89001f7 472 /* memory above 4GiB */
88076854 473 val = pcms->above_4g_mem_size / 65536;
e89001f7
MA
474 rtc_set_memory(s, 0x5b, val);
475 rtc_set_memory(s, 0x5c, val >> 8);
476 rtc_set_memory(s, 0x5d, val >> 16);
3b46e624 477
23d30407 478 object_property_add_link(OBJECT(pcms), "rtc_state",
2d996150 479 TYPE_ISA_DEVICE,
ec68007a 480 (Object **)&pcms->rtc,
2d996150
GZ
481 object_property_allow_set_link,
482 OBJ_PROP_LINK_UNREF_ON_RELEASE, &error_abort);
23d30407 483 object_property_set_link(OBJECT(pcms), OBJECT(s),
2d996150 484 "rtc_state", &error_abort);
298e01b6 485
007b0657 486 set_boot_dev(s, MACHINE(pcms)->boot_order, &error_fatal);
80cabfad 487
b0a21b53 488 val = 0;
b0a21b53
FB
489 val |= 0x02; /* FPU is there */
490 val |= 0x04; /* PS/2 mouse installed */
491 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
492
b86f4613 493 /* hard drives and FDC */
c0897e0c 494 arg.rtc_state = s;
9139046c
MA
495 arg.idebus[0] = idebus0;
496 arg.idebus[1] = idebus1;
c0897e0c 497 qemu_register_reset(pc_cmos_init_late, &arg);
80cabfad
FB
498}
499
a0881c64
AF
500#define TYPE_PORT92 "port92"
501#define PORT92(obj) OBJECT_CHECK(Port92State, (obj), TYPE_PORT92)
502
4b78a802
BS
503/* port 92 stuff: could be split off */
504typedef struct Port92State {
a0881c64
AF
505 ISADevice parent_obj;
506
23af670e 507 MemoryRegion io;
4b78a802 508 uint8_t outport;
d812b3d6 509 qemu_irq a20_out;
4b78a802
BS
510} Port92State;
511
93ef4192
AG
512static void port92_write(void *opaque, hwaddr addr, uint64_t val,
513 unsigned size)
4b78a802
BS
514{
515 Port92State *s = opaque;
4700a316 516 int oldval = s->outport;
4b78a802 517
c5539cb4 518 DPRINTF("port92: write 0x%02" PRIx64 "\n", val);
4b78a802 519 s->outport = val;
d812b3d6 520 qemu_set_irq(s->a20_out, (val >> 1) & 1);
4700a316 521 if ((val & 1) && !(oldval & 1)) {
4b78a802
BS
522 qemu_system_reset_request();
523 }
524}
525
93ef4192
AG
526static uint64_t port92_read(void *opaque, hwaddr addr,
527 unsigned size)
4b78a802
BS
528{
529 Port92State *s = opaque;
530 uint32_t ret;
531
532 ret = s->outport;
533 DPRINTF("port92: read 0x%02x\n", ret);
534 return ret;
535}
536
d80fe99d 537static void port92_init(ISADevice *dev, qemu_irq a20_out)
4b78a802 538{
d80fe99d 539 qdev_connect_gpio_out_named(DEVICE(dev), PORT92_A20_LINE, 0, a20_out);
4b78a802
BS
540}
541
542static const VMStateDescription vmstate_port92_isa = {
543 .name = "port92",
544 .version_id = 1,
545 .minimum_version_id = 1,
d49805ae 546 .fields = (VMStateField[]) {
4b78a802
BS
547 VMSTATE_UINT8(outport, Port92State),
548 VMSTATE_END_OF_LIST()
549 }
550};
551
552static void port92_reset(DeviceState *d)
553{
a0881c64 554 Port92State *s = PORT92(d);
4b78a802
BS
555
556 s->outport &= ~1;
557}
558
23af670e 559static const MemoryRegionOps port92_ops = {
93ef4192
AG
560 .read = port92_read,
561 .write = port92_write,
562 .impl = {
563 .min_access_size = 1,
564 .max_access_size = 1,
565 },
566 .endianness = DEVICE_LITTLE_ENDIAN,
23af670e
RH
567};
568
db895a1e 569static void port92_initfn(Object *obj)
4b78a802 570{
db895a1e 571 Port92State *s = PORT92(obj);
4b78a802 572
1437c94b 573 memory_region_init_io(&s->io, OBJECT(s), &port92_ops, s, "port92", 1);
23af670e 574
4b78a802 575 s->outport = 0;
d812b3d6
EV
576
577 qdev_init_gpio_out_named(DEVICE(obj), &s->a20_out, PORT92_A20_LINE, 1);
db895a1e
AF
578}
579
580static void port92_realizefn(DeviceState *dev, Error **errp)
581{
582 ISADevice *isadev = ISA_DEVICE(dev);
583 Port92State *s = PORT92(dev);
584
585 isa_register_ioport(isadev, &s->io, 0x92);
4b78a802
BS
586}
587
8f04ee08
AL
588static void port92_class_initfn(ObjectClass *klass, void *data)
589{
39bffca2 590 DeviceClass *dc = DEVICE_CLASS(klass);
db895a1e 591
db895a1e 592 dc->realize = port92_realizefn;
39bffca2
AL
593 dc->reset = port92_reset;
594 dc->vmsd = &vmstate_port92_isa;
f3b17640
MA
595 /*
596 * Reason: unlike ordinary ISA devices, this one needs additional
597 * wiring: its A20 output line needs to be wired up by
598 * port92_init().
599 */
e90f2a8c 600 dc->user_creatable = false;
8f04ee08
AL
601}
602
8c43a6f0 603static const TypeInfo port92_info = {
a0881c64 604 .name = TYPE_PORT92,
39bffca2
AL
605 .parent = TYPE_ISA_DEVICE,
606 .instance_size = sizeof(Port92State),
db895a1e 607 .instance_init = port92_initfn,
39bffca2 608 .class_init = port92_class_initfn,
4b78a802
BS
609};
610
83f7d43a 611static void port92_register_types(void)
4b78a802 612{
39bffca2 613 type_register_static(&port92_info);
4b78a802 614}
83f7d43a
AF
615
616type_init(port92_register_types)
4b78a802 617
956a3e6b 618static void handle_a20_line_change(void *opaque, int irq, int level)
59b8ad81 619{
cc36a7a2 620 X86CPU *cpu = opaque;
e1a23744 621
956a3e6b 622 /* XXX: send to all CPUs ? */
4b78a802 623 /* XXX: add logic to handle multiple A20 line sources */
cc36a7a2 624 x86_cpu_set_a20(cpu, level);
e1a23744
FB
625}
626
4c5b10b7
JS
627int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
628{
7d67110f 629 int index = le32_to_cpu(e820_reserve.count);
4c5b10b7
JS
630 struct e820_entry *entry;
631
7d67110f
GH
632 if (type != E820_RAM) {
633 /* old FW_CFG_E820_TABLE entry -- reservations only */
634 if (index >= E820_NR_ENTRIES) {
635 return -EBUSY;
636 }
637 entry = &e820_reserve.entry[index++];
638
639 entry->address = cpu_to_le64(address);
640 entry->length = cpu_to_le64(length);
641 entry->type = cpu_to_le32(type);
642
643 e820_reserve.count = cpu_to_le32(index);
644 }
4c5b10b7 645
7d67110f 646 /* new "etc/e820" file -- include ram too */
ab3ad07f 647 e820_table = g_renew(struct e820_entry, e820_table, e820_entries + 1);
7d67110f
GH
648 e820_table[e820_entries].address = cpu_to_le64(address);
649 e820_table[e820_entries].length = cpu_to_le64(length);
650 e820_table[e820_entries].type = cpu_to_le32(type);
651 e820_entries++;
4c5b10b7 652
7d67110f 653 return e820_entries;
4c5b10b7
JS
654}
655
7bf8ef19
GS
656int e820_get_num_entries(void)
657{
658 return e820_entries;
659}
660
661bool e820_get_entry(int idx, uint32_t type, uint64_t *address, uint64_t *length)
662{
663 if (idx < e820_entries && e820_table[idx].type == cpu_to_le32(type)) {
664 *address = le64_to_cpu(e820_table[idx].address);
665 *length = le64_to_cpu(e820_table[idx].length);
666 return true;
667 }
668 return false;
669}
670
54a40293
EH
671/* Enables contiguous-apic-ID mode, for compatibility */
672static bool compat_apic_id_mode;
673
674void enable_compat_apic_id_mode(void)
675{
676 compat_apic_id_mode = true;
677}
678
679/* Calculates initial APIC ID for a specific CPU index
680 *
681 * Currently we need to be able to calculate the APIC ID from the CPU index
682 * alone (without requiring a CPU object), as the QEMU<->Seabios interfaces have
683 * no concept of "CPU index", and the NUMA tables on fw_cfg need the APIC ID of
684 * all CPUs up to max_cpus.
685 */
686static uint32_t x86_cpu_apic_id_from_index(unsigned int cpu_index)
687{
688 uint32_t correct_id;
689 static bool warned;
690
691 correct_id = x86_apicid_from_cpu_idx(smp_cores, smp_threads, cpu_index);
692 if (compat_apic_id_mode) {
b1c12027 693 if (cpu_index != correct_id && !warned && !qtest_enabled()) {
54a40293
EH
694 error_report("APIC IDs set in compatibility mode, "
695 "CPU topology won't match the configuration");
696 warned = true;
697 }
698 return cpu_index;
699 } else {
700 return correct_id;
701 }
702}
703
f2098f48 704static void pc_build_smbios(PCMachineState *pcms)
80cabfad 705{
c97294ec
GS
706 uint8_t *smbios_tables, *smbios_anchor;
707 size_t smbios_tables_len, smbios_anchor_len;
89cc4a27
WH
708 struct smbios_phys_mem_area *mem_array;
709 unsigned i, array_count;
38690a1c
IM
710 MachineState *ms = MACHINE(pcms);
711 X86CPU *cpu = X86_CPU(ms->possible_cpus->cpus[0].cpu);
f2098f48
IM
712
713 /* tell smbios about cpuid version and features */
714 smbios_set_cpuid(cpu->env.cpuid_version, cpu->env.features[FEAT_1_EDX]);
5fd0a9d4
WH
715
716 smbios_tables = smbios_get_table_legacy(&smbios_tables_len);
717 if (smbios_tables) {
f2098f48 718 fw_cfg_add_bytes(pcms->fw_cfg, FW_CFG_SMBIOS_ENTRIES,
5fd0a9d4
WH
719 smbios_tables, smbios_tables_len);
720 }
721
89cc4a27
WH
722 /* build the array of physical mem area from e820 table */
723 mem_array = g_malloc0(sizeof(*mem_array) * e820_get_num_entries());
724 for (i = 0, array_count = 0; i < e820_get_num_entries(); i++) {
725 uint64_t addr, len;
726
727 if (e820_get_entry(i, E820_RAM, &addr, &len)) {
728 mem_array[array_count].address = addr;
729 mem_array[array_count].length = len;
730 array_count++;
731 }
732 }
733 smbios_get_tables(mem_array, array_count,
734 &smbios_tables, &smbios_tables_len,
5fd0a9d4 735 &smbios_anchor, &smbios_anchor_len);
89cc4a27
WH
736 g_free(mem_array);
737
5fd0a9d4 738 if (smbios_anchor) {
f2098f48 739 fw_cfg_add_file(pcms->fw_cfg, "etc/smbios/smbios-tables",
5fd0a9d4 740 smbios_tables, smbios_tables_len);
f2098f48 741 fw_cfg_add_file(pcms->fw_cfg, "etc/smbios/smbios-anchor",
5fd0a9d4
WH
742 smbios_anchor, smbios_anchor_len);
743 }
744}
745
ebde2465 746static FWCfgState *bochs_bios_init(AddressSpace *as, PCMachineState *pcms)
5fd0a9d4
WH
747{
748 FWCfgState *fw_cfg;
11c2fd3e 749 uint64_t *numa_fw_cfg;
ea265072
IM
750 int i;
751 const CPUArchIdList *cpus;
752 MachineClass *mc = MACHINE_GET_CLASS(pcms);
3cce6243 753
305ae888 754 fw_cfg = fw_cfg_init_io_dma(FW_CFG_IO_BASE, FW_CFG_IO_BASE + 4, as);
e3cadac0 755 fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, pcms->boot_cpus);
c886fc4c 756
1d934e89
EH
757 /* FW_CFG_MAX_CPUS is a bit confusing/problematic on x86:
758 *
a3abd0f2
IM
759 * For machine types prior to 1.8, SeaBIOS needs FW_CFG_MAX_CPUS for
760 * building MPTable, ACPI MADT, ACPI CPU hotplug and ACPI SRAT table,
761 * that tables are based on xAPIC ID and QEMU<->SeaBIOS interface
762 * for CPU hotplug also uses APIC ID and not "CPU index".
763 * This means that FW_CFG_MAX_CPUS is not the "maximum number of CPUs",
764 * but the "limit to the APIC ID values SeaBIOS may see".
1d934e89 765 *
a3abd0f2
IM
766 * So for compatibility reasons with old BIOSes we are stuck with
767 * "etc/max-cpus" actually being apic_id_limit
1d934e89 768 */
ebde2465 769 fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)pcms->apic_id_limit);
905fdcb5 770 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
089da572
MA
771 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES,
772 acpi_tables, acpi_tables_len);
9b5b76d4 773 fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override());
b6f6e3d3 774
089da572 775 fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE,
7d67110f
GH
776 &e820_reserve, sizeof(e820_reserve));
777 fw_cfg_add_file(fw_cfg, "etc/e820", e820_table,
778 sizeof(struct e820_entry) * e820_entries);
11c2fd3e 779
089da572 780 fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, &hpet_cfg, sizeof(hpet_cfg));
11c2fd3e
AL
781 /* allocate memory for the NUMA channel: one (64bit) word for the number
782 * of nodes, one word for each VCPU->node and one word for each node to
783 * hold the amount of memory.
784 */
ebde2465 785 numa_fw_cfg = g_new0(uint64_t, 1 + pcms->apic_id_limit + nb_numa_nodes);
11c2fd3e 786 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
ea265072
IM
787 cpus = mc->possible_cpu_arch_ids(MACHINE(pcms));
788 for (i = 0; i < cpus->len; i++) {
789 unsigned int apic_id = cpus->cpus[i].arch_id;
ebde2465 790 assert(apic_id < pcms->apic_id_limit);
ea265072
IM
791 if (cpus->cpus[i].props.has_node_id) {
792 numa_fw_cfg[apic_id + 1] = cpu_to_le64(cpus->cpus[i].props.node_id);
11c2fd3e
AL
793 }
794 }
795 for (i = 0; i < nb_numa_nodes; i++) {
ebde2465
IM
796 numa_fw_cfg[pcms->apic_id_limit + 1 + i] =
797 cpu_to_le64(numa_info[i].node_mem);
11c2fd3e 798 }
089da572 799 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, numa_fw_cfg,
ebde2465 800 (1 + pcms->apic_id_limit + nb_numa_nodes) *
1d934e89 801 sizeof(*numa_fw_cfg));
bf483392
AG
802
803 return fw_cfg;
80cabfad
FB
804}
805
642a4f96
TS
806static long get_file_size(FILE *f)
807{
808 long where, size;
809
810 /* XXX: on Unix systems, using fstat() probably makes more sense */
811
812 where = ftell(f);
813 fseek(f, 0, SEEK_END);
814 size = ftell(f);
815 fseek(f, where, SEEK_SET);
816
817 return size;
818}
819
3cbeb524
AB
820/* setup_data types */
821#define SETUP_NONE 0
822#define SETUP_E820_EXT 1
823#define SETUP_DTB 2
824#define SETUP_PCI 3
825#define SETUP_EFI 4
826
827struct setup_data {
828 uint64_t next;
829 uint32_t type;
830 uint32_t len;
831 uint8_t data[0];
832} __attribute__((packed));
833
df1f79fd
EH
834static void load_linux(PCMachineState *pcms,
835 FWCfgState *fw_cfg)
642a4f96
TS
836{
837 uint16_t protocol;
5cea8590 838 int setup_size, kernel_size, initrd_size = 0, cmdline_size;
3cbeb524 839 int dtb_size, setup_data_offset;
642a4f96 840 uint32_t initrd_max;
57a46d05 841 uint8_t header[8192], *setup, *kernel, *initrd_data;
a8170e5e 842 hwaddr real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
45a50b16 843 FILE *f;
bf4e5d92 844 char *vmode;
df1f79fd 845 MachineState *machine = MACHINE(pcms);
cd4040ec 846 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
3cbeb524 847 struct setup_data *setup_data;
df1f79fd
EH
848 const char *kernel_filename = machine->kernel_filename;
849 const char *initrd_filename = machine->initrd_filename;
3cbeb524 850 const char *dtb_filename = machine->dtb;
df1f79fd 851 const char *kernel_cmdline = machine->kernel_cmdline;
642a4f96
TS
852
853 /* Align to 16 bytes as a paranoia measure */
854 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
855
856 /* load the kernel header */
857 f = fopen(kernel_filename, "rb");
858 if (!f || !(kernel_size = get_file_size(f)) ||
0f9d76e5
LG
859 fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
860 MIN(ARRAY_SIZE(header), kernel_size)) {
861 fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
862 kernel_filename, strerror(errno));
863 exit(1);
642a4f96
TS
864 }
865
866 /* kernel protocol version */
bc4edd79 867#if 0
642a4f96 868 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
bc4edd79 869#endif
0f9d76e5
LG
870 if (ldl_p(header+0x202) == 0x53726448) {
871 protocol = lduw_p(header+0x206);
872 } else {
873 /* This looks like a multiboot kernel. If it is, let's stop
874 treating it like a Linux kernel. */
52001445 875 if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
0f9d76e5 876 kernel_cmdline, kernel_size, header)) {
82663ee2 877 return;
0f9d76e5
LG
878 }
879 protocol = 0;
f16408df 880 }
642a4f96
TS
881
882 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
0f9d76e5
LG
883 /* Low kernel */
884 real_addr = 0x90000;
885 cmdline_addr = 0x9a000 - cmdline_size;
886 prot_addr = 0x10000;
642a4f96 887 } else if (protocol < 0x202) {
0f9d76e5
LG
888 /* High but ancient kernel */
889 real_addr = 0x90000;
890 cmdline_addr = 0x9a000 - cmdline_size;
891 prot_addr = 0x100000;
642a4f96 892 } else {
0f9d76e5
LG
893 /* High and recent kernel */
894 real_addr = 0x10000;
895 cmdline_addr = 0x20000;
896 prot_addr = 0x100000;
642a4f96
TS
897 }
898
bc4edd79 899#if 0
642a4f96 900 fprintf(stderr,
0f9d76e5
LG
901 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
902 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
903 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
904 real_addr,
905 cmdline_addr,
906 prot_addr);
bc4edd79 907#endif
642a4f96
TS
908
909 /* highest address for loading the initrd */
0f9d76e5
LG
910 if (protocol >= 0x203) {
911 initrd_max = ldl_p(header+0x22c);
912 } else {
913 initrd_max = 0x37ffffff;
914 }
642a4f96 915
cd4040ec
EH
916 if (initrd_max >= pcms->below_4g_mem_size - pcmc->acpi_data_size) {
917 initrd_max = pcms->below_4g_mem_size - pcmc->acpi_data_size - 1;
927766c7 918 }
642a4f96 919
57a46d05
AG
920 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
921 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
96f80586 922 fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, kernel_cmdline);
642a4f96
TS
923
924 if (protocol >= 0x202) {
0f9d76e5 925 stl_p(header+0x228, cmdline_addr);
642a4f96 926 } else {
0f9d76e5
LG
927 stw_p(header+0x20, 0xA33F);
928 stw_p(header+0x22, cmdline_addr-real_addr);
642a4f96
TS
929 }
930
bf4e5d92
PT
931 /* handle vga= parameter */
932 vmode = strstr(kernel_cmdline, "vga=");
933 if (vmode) {
934 unsigned int video_mode;
935 /* skip "vga=" */
936 vmode += 4;
937 if (!strncmp(vmode, "normal", 6)) {
938 video_mode = 0xffff;
939 } else if (!strncmp(vmode, "ext", 3)) {
940 video_mode = 0xfffe;
941 } else if (!strncmp(vmode, "ask", 3)) {
942 video_mode = 0xfffd;
943 } else {
944 video_mode = strtol(vmode, NULL, 0);
945 }
946 stw_p(header+0x1fa, video_mode);
947 }
948
642a4f96 949 /* loader type */
5cbdb3a3 950 /* High nybble = B reserved for QEMU; low nybble is revision number.
642a4f96
TS
951 If this code is substantially changed, you may want to consider
952 incrementing the revision. */
0f9d76e5
LG
953 if (protocol >= 0x200) {
954 header[0x210] = 0xB0;
955 }
642a4f96
TS
956 /* heap */
957 if (protocol >= 0x201) {
0f9d76e5
LG
958 header[0x211] |= 0x80; /* CAN_USE_HEAP */
959 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
642a4f96
TS
960 }
961
962 /* load initrd */
963 if (initrd_filename) {
0f9d76e5
LG
964 if (protocol < 0x200) {
965 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
966 exit(1);
967 }
642a4f96 968
0f9d76e5 969 initrd_size = get_image_size(initrd_filename);
d6fa4b77 970 if (initrd_size < 0) {
7454e51d
MT
971 fprintf(stderr, "qemu: error reading initrd %s: %s\n",
972 initrd_filename, strerror(errno));
d6fa4b77
MK
973 exit(1);
974 }
975
45a50b16 976 initrd_addr = (initrd_max-initrd_size) & ~4095;
57a46d05 977
7267c094 978 initrd_data = g_malloc(initrd_size);
57a46d05
AG
979 load_image(initrd_filename, initrd_data);
980
981 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
982 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
983 fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
642a4f96 984
0f9d76e5
LG
985 stl_p(header+0x218, initrd_addr);
986 stl_p(header+0x21c, initrd_size);
642a4f96
TS
987 }
988
45a50b16 989 /* load kernel and setup */
642a4f96 990 setup_size = header[0x1f1];
0f9d76e5
LG
991 if (setup_size == 0) {
992 setup_size = 4;
993 }
642a4f96 994 setup_size = (setup_size+1)*512;
ec5fd402
PB
995 if (setup_size > kernel_size) {
996 fprintf(stderr, "qemu: invalid kernel header\n");
997 exit(1);
998 }
45a50b16 999 kernel_size -= setup_size;
642a4f96 1000
7267c094
AL
1001 setup = g_malloc(setup_size);
1002 kernel = g_malloc(kernel_size);
45a50b16 1003 fseek(f, 0, SEEK_SET);
5a41ecc5
KS
1004 if (fread(setup, 1, setup_size, f) != setup_size) {
1005 fprintf(stderr, "fread() failed\n");
1006 exit(1);
1007 }
1008 if (fread(kernel, 1, kernel_size, f) != kernel_size) {
1009 fprintf(stderr, "fread() failed\n");
1010 exit(1);
1011 }
642a4f96 1012 fclose(f);
3cbeb524
AB
1013
1014 /* append dtb to kernel */
1015 if (dtb_filename) {
1016 if (protocol < 0x209) {
1017 fprintf(stderr, "qemu: Linux kernel too old to load a dtb\n");
1018 exit(1);
1019 }
1020
1021 dtb_size = get_image_size(dtb_filename);
1022 if (dtb_size <= 0) {
1023 fprintf(stderr, "qemu: error reading dtb %s: %s\n",
1024 dtb_filename, strerror(errno));
1025 exit(1);
1026 }
1027
1028 setup_data_offset = QEMU_ALIGN_UP(kernel_size, 16);
1029 kernel_size = setup_data_offset + sizeof(struct setup_data) + dtb_size;
1030 kernel = g_realloc(kernel, kernel_size);
1031
1032 stq_p(header+0x250, prot_addr + setup_data_offset);
1033
1034 setup_data = (struct setup_data *)(kernel + setup_data_offset);
1035 setup_data->next = 0;
1036 setup_data->type = cpu_to_le32(SETUP_DTB);
1037 setup_data->len = cpu_to_le32(dtb_size);
1038
1039 load_image_size(dtb_filename, setup_data->data, dtb_size);
1040 }
1041
45a50b16 1042 memcpy(setup, header, MIN(sizeof(header), setup_size));
57a46d05
AG
1043
1044 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
1045 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
1046 fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
1047
1048 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
1049 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
1050 fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
1051
b2a575a1
MM
1052 if (fw_cfg_dma_enabled(fw_cfg)) {
1053 option_rom[nb_option_roms].name = "linuxboot_dma.bin";
1054 option_rom[nb_option_roms].bootindex = 0;
1055 } else {
1056 option_rom[nb_option_roms].name = "linuxboot.bin";
1057 option_rom[nb_option_roms].bootindex = 0;
1058 }
57a46d05 1059 nb_option_roms++;
642a4f96
TS
1060}
1061
b41a2cd1
FB
1062#define NE2000_NB_MAX 6
1063
675d6f82
BS
1064static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
1065 0x280, 0x380 };
1066static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
b41a2cd1 1067
48a18b3c 1068void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd)
a41b2ff2
PB
1069{
1070 static int nb_ne2k = 0;
1071
1072 if (nb_ne2k == NE2000_NB_MAX)
1073 return;
48a18b3c 1074 isa_ne2000_init(bus, ne2000_io[nb_ne2k],
9453c5bc 1075 ne2000_irq[nb_ne2k], nd);
a41b2ff2
PB
1076 nb_ne2k++;
1077}
1078
92a16d7a 1079DeviceState *cpu_get_current_apic(void)
0e26b7b8 1080{
4917cf44
AF
1081 if (current_cpu) {
1082 X86CPU *cpu = X86_CPU(current_cpu);
02e51483 1083 return cpu->apic_state;
0e26b7b8
BS
1084 } else {
1085 return NULL;
1086 }
1087}
1088
845773ab 1089void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
53b67b30 1090{
c3affe56 1091 X86CPU *cpu = opaque;
53b67b30
BS
1092
1093 if (level) {
c3affe56 1094 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_SMI);
53b67b30
BS
1095 }
1096}
1097
074281d6 1098static void pc_new_cpu(const char *typename, int64_t apic_id, Error **errp)
31050930 1099{
074281d6 1100 Object *cpu = NULL;
31050930
IM
1101 Error *local_err = NULL;
1102
074281d6 1103 cpu = object_new(typename);
31050930 1104
074281d6
IM
1105 object_property_set_int(cpu, apic_id, "apic-id", &local_err);
1106 object_property_set_bool(cpu, true, "realized", &local_err);
31050930 1107
074281d6 1108 object_unref(cpu);
021c9d25 1109 error_propagate(errp, local_err);
31050930
IM
1110}
1111
c649983b
IM
1112void pc_hot_add_cpu(const int64_t id, Error **errp)
1113{
6aff24c6 1114 ObjectClass *oc;
38690a1c 1115 MachineState *ms = MACHINE(qdev_get_machine());
c649983b 1116 int64_t apic_id = x86_cpu_apic_id_from_index(id);
0e3bd562 1117 Error *local_err = NULL;
c649983b 1118
8de433cb
IM
1119 if (id < 0) {
1120 error_setg(errp, "Invalid CPU id: %" PRIi64, id);
1121 return;
1122 }
1123
5ff020b7
EH
1124 if (apic_id >= ACPI_CPU_HOTPLUG_ID_LIMIT) {
1125 error_setg(errp, "Unable to add CPU: %" PRIi64
1126 ", resulting APIC ID (%" PRIi64 ") is too large",
1127 id, apic_id);
1128 return;
1129 }
1130
38690a1c
IM
1131 assert(ms->possible_cpus->cpus[0].cpu); /* BSP is always present */
1132 oc = OBJECT_CLASS(CPU_GET_CLASS(ms->possible_cpus->cpus[0].cpu));
074281d6 1133 pc_new_cpu(object_class_get_name(oc), apic_id, &local_err);
0e3bd562
AF
1134 if (local_err) {
1135 error_propagate(errp, local_err);
1136 return;
1137 }
c649983b
IM
1138}
1139
4884b7bf 1140void pc_cpus_init(PCMachineState *pcms)
70166477
IY
1141{
1142 int i;
6aff24c6
IM
1143 CPUClass *cc;
1144 ObjectClass *oc;
1145 const char *typename;
1146 gchar **model_pieces;
c96a1c0b 1147 const CPUArchIdList *possible_cpus;
4884b7bf 1148 MachineState *machine = MACHINE(pcms);
c96a1c0b 1149 MachineClass *mc = MACHINE_GET_CLASS(pcms);
70166477
IY
1150
1151 /* init CPUs */
4884b7bf 1152 if (machine->cpu_model == NULL) {
70166477 1153#ifdef TARGET_X86_64
4884b7bf 1154 machine->cpu_model = "qemu64";
70166477 1155#else
4884b7bf 1156 machine->cpu_model = "qemu32";
70166477
IY
1157#endif
1158 }
1159
6aff24c6
IM
1160 model_pieces = g_strsplit(machine->cpu_model, ",", 2);
1161 if (!model_pieces[0]) {
1162 error_report("Invalid/empty CPU model name");
1163 exit(1);
1164 }
1165
1166 oc = cpu_class_by_name(TYPE_X86_CPU, model_pieces[0]);
1167 if (oc == NULL) {
1168 error_report("Unable to find CPU definition: %s", model_pieces[0]);
1169 exit(1);
1170 }
1171 typename = object_class_get_name(oc);
1172 cc = CPU_CLASS(oc);
1173 cc->parse_features(typename, model_pieces[1], &error_fatal);
1174 g_strfreev(model_pieces);
1175
ebde2465
IM
1176 /* Calculates the limit to CPU APIC ID values
1177 *
1178 * Limit for the APIC ID value, so that all
1179 * CPU APIC IDs are < pcms->apic_id_limit.
1180 *
1181 * This is used for FW_CFG_MAX_CPUS. See comments on bochs_bios_init().
1182 */
1183 pcms->apic_id_limit = x86_cpu_apic_id_from_index(max_cpus - 1) + 1;
c96a1c0b
IM
1184 possible_cpus = mc->possible_cpu_arch_ids(machine);
1185 for (i = 0; i < smp_cpus; i++) {
1186 pc_new_cpu(typename, possible_cpus->cpus[i].arch_id, &error_fatal);
70166477
IY
1187 }
1188}
1189
217f1b4a
HZ
1190static void pc_build_feature_control_file(PCMachineState *pcms)
1191{
38690a1c
IM
1192 MachineState *ms = MACHINE(pcms);
1193 X86CPU *cpu = X86_CPU(ms->possible_cpus->cpus[0].cpu);
217f1b4a
HZ
1194 CPUX86State *env = &cpu->env;
1195 uint32_t unused, ecx, edx;
1196 uint64_t feature_control_bits = 0;
1197 uint64_t *val;
1198
1199 cpu_x86_cpuid(env, 1, 0, &unused, &unused, &ecx, &edx);
1200 if (ecx & CPUID_EXT_VMX) {
1201 feature_control_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
1202 }
1203
1204 if ((edx & (CPUID_EXT2_MCE | CPUID_EXT2_MCA)) ==
1205 (CPUID_EXT2_MCE | CPUID_EXT2_MCA) &&
1206 (env->mcg_cap & MCG_LMCE_P)) {
1207 feature_control_bits |= FEATURE_CONTROL_LMCE;
1208 }
1209
1210 if (!feature_control_bits) {
1211 return;
1212 }
1213
1214 val = g_malloc(sizeof(*val));
1215 *val = cpu_to_le64(feature_control_bits | FEATURE_CONTROL_LOCKED);
1216 fw_cfg_add_file(pcms->fw_cfg, "etc/msr_feature_control", val, sizeof(*val));
1217}
1218
e3cadac0
IM
1219static void rtc_set_cpus_count(ISADevice *rtc, uint16_t cpus_count)
1220{
1221 if (cpus_count > 0xff) {
1222 /* If the number of CPUs can't be represented in 8 bits, the
1223 * BIOS must use "FW_CFG_NB_CPUS". Set RTC field to 0 just
1224 * to make old BIOSes fail more predictably.
1225 */
1226 rtc_set_memory(rtc, 0x5f, 0);
1227 } else {
1228 rtc_set_memory(rtc, 0x5f, cpus_count - 1);
1229 }
1230}
1231
3459a625 1232static
9ebeed0c 1233void pc_machine_done(Notifier *notifier, void *data)
3459a625 1234{
9ebeed0c
EH
1235 PCMachineState *pcms = container_of(notifier,
1236 PCMachineState, machine_done);
1237 PCIBus *bus = pcms->bus;
2118196b 1238
ba157b69 1239 /* set the number of CPUs */
e3cadac0 1240 rtc_set_cpus_count(pcms->rtc, pcms->boot_cpus);
ba157b69 1241
2118196b
MA
1242 if (bus) {
1243 int extra_hosts = 0;
1244
1245 QLIST_FOREACH(bus, &bus->child, sibling) {
1246 /* look for expander root buses */
1247 if (pci_bus_is_root(bus)) {
1248 extra_hosts++;
1249 }
1250 }
f264d360 1251 if (extra_hosts && pcms->fw_cfg) {
2118196b
MA
1252 uint64_t *val = g_malloc(sizeof(*val));
1253 *val = cpu_to_le64(extra_hosts);
f264d360 1254 fw_cfg_add_file(pcms->fw_cfg,
2118196b
MA
1255 "etc/extra-pci-roots", val, sizeof(*val));
1256 }
1257 }
1258
bb292f5a 1259 acpi_setup();
6d42eefa 1260 if (pcms->fw_cfg) {
f2098f48 1261 pc_build_smbios(pcms);
217f1b4a 1262 pc_build_feature_control_file(pcms);
e3cadac0
IM
1263 /* update FW_CFG_NB_CPUS to account for -device added CPUs */
1264 fw_cfg_modify_i16(pcms->fw_cfg, FW_CFG_NB_CPUS, pcms->boot_cpus);
6d42eefa 1265 }
60c5e104
IM
1266
1267 if (pcms->apic_id_limit > 255) {
1268 IntelIOMMUState *iommu = INTEL_IOMMU_DEVICE(x86_iommu_get_default());
1269
1270 if (!iommu || !iommu->x86_iommu.intr_supported ||
1271 iommu->intr_eim != ON_OFF_AUTO_ON) {
1272 error_report("current -smp configuration requires "
1273 "Extended Interrupt Mode enabled. "
1274 "You can add an IOMMU using: "
1275 "-device intel-iommu,intremap=on,eim=on");
1276 exit(EXIT_FAILURE);
1277 }
1278 }
3459a625
MT
1279}
1280
e4e8ba04 1281void pc_guest_info_init(PCMachineState *pcms)
3459a625 1282{
1f3aba37 1283 int i;
b20c9bd5 1284
dd4c2f01
EH
1285 pcms->apic_xrupt_override = kvm_allows_irq0_override();
1286 pcms->numa_nodes = nb_numa_nodes;
1287 pcms->node_mem = g_malloc0(pcms->numa_nodes *
1288 sizeof *pcms->node_mem);
8c85901e 1289 for (i = 0; i < nb_numa_nodes; i++) {
dd4c2f01 1290 pcms->node_mem[i] = numa_info[i].node_mem;
8c85901e
WG
1291 }
1292
9ebeed0c
EH
1293 pcms->machine_done.notify = pc_machine_done;
1294 qemu_add_machine_init_done_notifier(&pcms->machine_done);
3459a625
MT
1295}
1296
83d08f26
MT
1297/* setup pci memory address space mapping into system address space */
1298void pc_pci_as_mapping_init(Object *owner, MemoryRegion *system_memory,
1299 MemoryRegion *pci_address_space)
39848901 1300{
83d08f26
MT
1301 /* Set to lower priority than RAM */
1302 memory_region_add_subregion_overlap(system_memory, 0x0,
1303 pci_address_space, -1);
39848901
IM
1304}
1305
f7e4dd6c
GH
1306void pc_acpi_init(const char *default_dsdt)
1307{
c5a98cf3 1308 char *filename;
f7e4dd6c
GH
1309
1310 if (acpi_tables != NULL) {
1311 /* manually set via -acpitable, leave it alone */
1312 return;
1313 }
1314
1315 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, default_dsdt);
1316 if (filename == NULL) {
1317 fprintf(stderr, "WARNING: failed to find %s\n", default_dsdt);
c5a98cf3 1318 } else {
5bdb59a2
MA
1319 QemuOpts *opts = qemu_opts_create(qemu_find_opts("acpi"), NULL, 0,
1320 &error_abort);
c5a98cf3 1321 Error *err = NULL;
f7e4dd6c 1322
5bdb59a2 1323 qemu_opt_set(opts, "file", filename, &error_abort);
0c764a9d 1324
1a4b2666 1325 acpi_table_add_builtin(opts, &err);
c5a98cf3 1326 if (err) {
c29b77f9
MA
1327 error_reportf_err(err, "WARNING: failed to load %s: ",
1328 filename);
c5a98cf3 1329 }
c5a98cf3 1330 g_free(filename);
f7e4dd6c 1331 }
f7e4dd6c
GH
1332}
1333
7bc35e0f 1334void xen_load_linux(PCMachineState *pcms)
b33a5bbf
CL
1335{
1336 int i;
1337 FWCfgState *fw_cfg;
1338
df1f79fd 1339 assert(MACHINE(pcms)->kernel_filename != NULL);
b33a5bbf 1340
305ae888 1341 fw_cfg = fw_cfg_init_io(FW_CFG_IO_BASE);
e3cadac0 1342 fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, pcms->boot_cpus);
b33a5bbf
CL
1343 rom_set_fw(fw_cfg);
1344
df1f79fd 1345 load_linux(pcms, fw_cfg);
b33a5bbf
CL
1346 for (i = 0; i < nb_option_roms; i++) {
1347 assert(!strcmp(option_rom[i].name, "linuxboot.bin") ||
b2a575a1 1348 !strcmp(option_rom[i].name, "linuxboot_dma.bin") ||
b33a5bbf
CL
1349 !strcmp(option_rom[i].name, "multiboot.bin"));
1350 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
1351 }
f264d360 1352 pcms->fw_cfg = fw_cfg;
b33a5bbf
CL
1353}
1354
5934e216
EH
1355void pc_memory_init(PCMachineState *pcms,
1356 MemoryRegion *system_memory,
1357 MemoryRegion *rom_memory,
1358 MemoryRegion **ram_memory)
80cabfad 1359{
cbc5b5f3
JJ
1360 int linux_boot, i;
1361 MemoryRegion *ram, *option_rom_mr;
00cb2a99 1362 MemoryRegion *ram_below_4g, *ram_above_4g;
a88b362c 1363 FWCfgState *fw_cfg;
62b160c0 1364 MachineState *machine = MACHINE(pcms);
16a9e8a5 1365 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
d592d303 1366
c8d163bc
EH
1367 assert(machine->ram_size == pcms->below_4g_mem_size +
1368 pcms->above_4g_mem_size);
9521d42b
PB
1369
1370 linux_boot = (machine->kernel_filename != NULL);
80cabfad 1371
00cb2a99 1372 /* Allocate RAM. We allocate it as a single memory region and use
66a0a2cb 1373 * aliases to address portions of it, mostly for backwards compatibility
00cb2a99
AK
1374 * with older qemus that used qemu_ram_alloc().
1375 */
7267c094 1376 ram = g_malloc(sizeof(*ram));
9521d42b
PB
1377 memory_region_allocate_system_memory(ram, NULL, "pc.ram",
1378 machine->ram_size);
ae0a5466 1379 *ram_memory = ram;
7267c094 1380 ram_below_4g = g_malloc(sizeof(*ram_below_4g));
2c9b15ca 1381 memory_region_init_alias(ram_below_4g, NULL, "ram-below-4g", ram,
c8d163bc 1382 0, pcms->below_4g_mem_size);
00cb2a99 1383 memory_region_add_subregion(system_memory, 0, ram_below_4g);
c8d163bc
EH
1384 e820_add_entry(0, pcms->below_4g_mem_size, E820_RAM);
1385 if (pcms->above_4g_mem_size > 0) {
7267c094 1386 ram_above_4g = g_malloc(sizeof(*ram_above_4g));
2c9b15ca 1387 memory_region_init_alias(ram_above_4g, NULL, "ram-above-4g", ram,
c8d163bc
EH
1388 pcms->below_4g_mem_size,
1389 pcms->above_4g_mem_size);
00cb2a99
AK
1390 memory_region_add_subregion(system_memory, 0x100000000ULL,
1391 ram_above_4g);
c8d163bc 1392 e820_add_entry(0x100000000ULL, pcms->above_4g_mem_size, E820_RAM);
bbe80adf 1393 }
82b36dc3 1394
bb292f5a 1395 if (!pcmc->has_reserved_memory &&
ca8336f3 1396 (machine->ram_slots ||
9521d42b 1397 (machine->maxram_size > machine->ram_size))) {
ca8336f3
IM
1398 MachineClass *mc = MACHINE_GET_CLASS(machine);
1399
1400 error_report("\"-memory 'slots|maxmem'\" is not supported by: %s",
1401 mc->name);
1402 exit(EXIT_FAILURE);
1403 }
1404
619d11e4 1405 /* initialize hotplug memory address space */
bb292f5a 1406 if (pcmc->has_reserved_memory &&
9521d42b 1407 (machine->ram_size < machine->maxram_size)) {
619d11e4 1408 ram_addr_t hotplug_mem_size =
9521d42b 1409 machine->maxram_size - machine->ram_size;
619d11e4 1410
a0cc8856
IM
1411 if (machine->ram_slots > ACPI_MAX_RAM_SLOTS) {
1412 error_report("unsupported amount of memory slots: %"PRIu64,
1413 machine->ram_slots);
1414 exit(EXIT_FAILURE);
1415 }
1416
f2c38522
PK
1417 if (QEMU_ALIGN_UP(machine->maxram_size,
1418 TARGET_PAGE_SIZE) != machine->maxram_size) {
1419 error_report("maximum memory size must by aligned to multiple of "
1420 "%d bytes", TARGET_PAGE_SIZE);
1421 exit(EXIT_FAILURE);
1422 }
1423
a7d69ff1 1424 pcms->hotplug_memory.base =
c8d163bc 1425 ROUND_UP(0x100000000ULL + pcms->above_4g_mem_size, 1ULL << 30);
619d11e4 1426
16a9e8a5 1427 if (pcmc->enforce_aligned_dimm) {
085f8e88
IM
1428 /* size hotplug region assuming 1G page max alignment per slot */
1429 hotplug_mem_size += (1ULL << 30) * machine->ram_slots;
1430 }
1431
a7d69ff1 1432 if ((pcms->hotplug_memory.base + hotplug_mem_size) <
619d11e4
IM
1433 hotplug_mem_size) {
1434 error_report("unsupported amount of maximum memory: " RAM_ADDR_FMT,
1435 machine->maxram_size);
1436 exit(EXIT_FAILURE);
1437 }
1438
a7d69ff1 1439 memory_region_init(&pcms->hotplug_memory.mr, OBJECT(pcms),
619d11e4 1440 "hotplug-memory", hotplug_mem_size);
a7d69ff1
BR
1441 memory_region_add_subregion(system_memory, pcms->hotplug_memory.base,
1442 &pcms->hotplug_memory.mr);
619d11e4 1443 }
cbc5b5f3
JJ
1444
1445 /* Initialize PC system firmware */
5db3f0de 1446 pc_system_firmware_init(rom_memory, !pcmc->pci_enabled);
00cb2a99 1447
7267c094 1448 option_rom_mr = g_malloc(sizeof(*option_rom_mr));
49946538 1449 memory_region_init_ram(option_rom_mr, NULL, "pc.rom", PC_ROM_SIZE,
f8ed85ac 1450 &error_fatal);
c5705a77 1451 vmstate_register_ram_global(option_rom_mr);
4463aee6 1452 memory_region_add_subregion_overlap(rom_memory,
00cb2a99
AK
1453 PC_ROM_MIN_VGA,
1454 option_rom_mr,
1455 1);
f753ff16 1456
ebde2465 1457 fw_cfg = bochs_bios_init(&address_space_memory, pcms);
c886fc4c 1458
8832cb80 1459 rom_set_fw(fw_cfg);
1d108d97 1460
bb292f5a 1461 if (pcmc->has_reserved_memory && pcms->hotplug_memory.base) {
de268e13 1462 uint64_t *val = g_malloc(sizeof(*val));
2f8b5008
IM
1463 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
1464 uint64_t res_mem_end = pcms->hotplug_memory.base;
1465
1466 if (!pcmc->broken_reserved_end) {
1467 res_mem_end += memory_region_size(&pcms->hotplug_memory.mr);
1468 }
3385e8e2 1469 *val = cpu_to_le64(ROUND_UP(res_mem_end, 0x1ULL << 30));
de268e13
IM
1470 fw_cfg_add_file(fw_cfg, "etc/reserved-memory-end", val, sizeof(*val));
1471 }
1472
f753ff16 1473 if (linux_boot) {
df1f79fd 1474 load_linux(pcms, fw_cfg);
f753ff16
PB
1475 }
1476
1477 for (i = 0; i < nb_option_roms; i++) {
2e55e842 1478 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
406c8df3 1479 }
f264d360 1480 pcms->fw_cfg = fw_cfg;
cb135f59
PX
1481
1482 /* Init default IOAPIC address space */
1483 pcms->ioapic_as = &address_space_memory;
3d53f5c3
IY
1484}
1485
0b0cc076 1486qemu_irq pc_allocate_cpu_irq(void)
845773ab 1487{
0b0cc076 1488 return qemu_allocate_irq(pic_irq_request, NULL, 0);
845773ab
IY
1489}
1490
48a18b3c 1491DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus)
765d7908 1492{
ad6d45fa
AL
1493 DeviceState *dev = NULL;
1494
bab47d9a 1495 rom_set_order_override(FW_CFG_ORDER_OVERRIDE_VGA);
16094b75
AJ
1496 if (pci_bus) {
1497 PCIDevice *pcidev = pci_vga_init(pci_bus);
1498 dev = pcidev ? &pcidev->qdev : NULL;
1499 } else if (isa_bus) {
1500 ISADevice *isadev = isa_vga_init(isa_bus);
4a17cc4f 1501 dev = isadev ? DEVICE(isadev) : NULL;
765d7908 1502 }
bab47d9a 1503 rom_reset_order_override();
ad6d45fa 1504 return dev;
765d7908
IY
1505}
1506
258711c6
JG
1507static const MemoryRegionOps ioport80_io_ops = {
1508 .write = ioport80_write,
c02e1eac 1509 .read = ioport80_read,
258711c6
JG
1510 .endianness = DEVICE_NATIVE_ENDIAN,
1511 .impl = {
1512 .min_access_size = 1,
1513 .max_access_size = 1,
1514 },
1515};
1516
1517static const MemoryRegionOps ioportF0_io_ops = {
1518 .write = ioportF0_write,
c02e1eac 1519 .read = ioportF0_read,
258711c6
JG
1520 .endianness = DEVICE_NATIVE_ENDIAN,
1521 .impl = {
1522 .min_access_size = 1,
1523 .max_access_size = 1,
1524 },
1525};
1526
48a18b3c 1527void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi,
1611977c 1528 ISADevice **rtc_state,
fd53c87c 1529 bool create_fdctrl,
7a10ef51 1530 bool no_vmport,
feddd2fd 1531 bool has_pit,
3a87d009 1532 uint32_t hpet_irqs)
ffe513da
IY
1533{
1534 int i;
1535 DriveInfo *fd[MAX_FD];
ce967e2f
JK
1536 DeviceState *hpet = NULL;
1537 int pit_isa_irq = 0;
1538 qemu_irq pit_alt_irq = NULL;
7d932dfd 1539 qemu_irq rtc_irq = NULL;
956a3e6b 1540 qemu_irq *a20_line;
c2d8d311 1541 ISADevice *i8042, *port92, *vmmouse, *pit = NULL;
258711c6
JG
1542 MemoryRegion *ioport80_io = g_new(MemoryRegion, 1);
1543 MemoryRegion *ioportF0_io = g_new(MemoryRegion, 1);
ffe513da 1544
2c9b15ca 1545 memory_region_init_io(ioport80_io, NULL, &ioport80_io_ops, NULL, "ioport80", 1);
258711c6 1546 memory_region_add_subregion(isa_bus->address_space_io, 0x80, ioport80_io);
ffe513da 1547
2c9b15ca 1548 memory_region_init_io(ioportF0_io, NULL, &ioportF0_io_ops, NULL, "ioportF0", 1);
258711c6 1549 memory_region_add_subregion(isa_bus->address_space_io, 0xf0, ioportF0_io);
ffe513da 1550
5d17c0d2
JK
1551 /*
1552 * Check if an HPET shall be created.
1553 *
1554 * Without KVM_CAP_PIT_STATE2, we cannot switch off the in-kernel PIT
1555 * when the HPET wants to take over. Thus we have to disable the latter.
1556 */
1557 if (!no_hpet && (!kvm_irqchip_in_kernel() || kvm_has_pit_state2())) {
7a10ef51 1558 /* In order to set property, here not using sysbus_try_create_simple */
51116102 1559 hpet = qdev_try_create(NULL, TYPE_HPET);
dd703b99 1560 if (hpet) {
7a10ef51
LPF
1561 /* For pc-piix-*, hpet's intcap is always IRQ2. For pc-q35-1.7
1562 * and earlier, use IRQ2 for compat. Otherwise, use IRQ16~23,
1563 * IRQ8 and IRQ2.
1564 */
1565 uint8_t compat = object_property_get_int(OBJECT(hpet),
1566 HPET_INTCAP, NULL);
1567 if (!compat) {
1568 qdev_prop_set_uint32(hpet, HPET_INTCAP, hpet_irqs);
1569 }
1570 qdev_init_nofail(hpet);
1571 sysbus_mmio_map(SYS_BUS_DEVICE(hpet), 0, HPET_BASE);
1572
b881fbe9 1573 for (i = 0; i < GSI_NUM_PINS; i++) {
1356b98d 1574 sysbus_connect_irq(SYS_BUS_DEVICE(hpet), i, gsi[i]);
dd703b99 1575 }
ce967e2f
JK
1576 pit_isa_irq = -1;
1577 pit_alt_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_PIT_INT);
1578 rtc_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_RTC_INT);
822557eb 1579 }
ffe513da 1580 }
48a18b3c 1581 *rtc_state = rtc_init(isa_bus, 2000, rtc_irq);
7d932dfd
JK
1582
1583 qemu_register_boot_set(pc_boot_set, *rtc_state);
1584
feddd2fd 1585 if (!xen_enabled() && has_pit) {
15eafc2e 1586 if (kvm_pit_in_kernel()) {
c2d8d311
SS
1587 pit = kvm_pit_init(isa_bus, 0x40);
1588 } else {
1589 pit = pit_init(isa_bus, 0x40, pit_isa_irq, pit_alt_irq);
1590 }
1591 if (hpet) {
1592 /* connect PIT to output control line of the HPET */
4a17cc4f 1593 qdev_connect_gpio_out(hpet, 0, qdev_get_gpio_in(DEVICE(pit), 0));
c2d8d311
SS
1594 }
1595 pcspk_init(isa_bus, pit);
ce967e2f 1596 }
ffe513da 1597
4496dc49 1598 serial_hds_isa_init(isa_bus, 0, MAX_SERIAL_PORTS);
07dc7880 1599 parallel_hds_isa_init(isa_bus, MAX_PARALLEL_PORTS);
ffe513da 1600
182735ef 1601 a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2);
48a18b3c 1602 i8042 = isa_create_simple(isa_bus, "i8042");
d80fe99d 1603 i8042_setup_a20_line(i8042, a20_line[0]);
1611977c 1604 if (!no_vmport) {
48a18b3c
HP
1605 vmport_init(isa_bus);
1606 vmmouse = isa_try_create(isa_bus, "vmmouse");
1611977c
AP
1607 } else {
1608 vmmouse = NULL;
1609 }
86d86414 1610 if (vmmouse) {
4a17cc4f
AF
1611 DeviceState *dev = DEVICE(vmmouse);
1612 qdev_prop_set_ptr(dev, "ps2_mouse", i8042);
1613 qdev_init_nofail(dev);
86d86414 1614 }
48a18b3c 1615 port92 = isa_create_simple(isa_bus, "port92");
d80fe99d 1616 port92_init(port92, a20_line[1]);
ac64c5fd 1617 g_free(a20_line);
956a3e6b 1618
57146941 1619 DMA_init(isa_bus, 0);
ffe513da
IY
1620
1621 for(i = 0; i < MAX_FD; i++) {
1622 fd[i] = drive_get(IF_FLOPPY, 0, i);
936a7c1c 1623 create_fdctrl |= !!fd[i];
ffe513da 1624 }
220a8846
LE
1625 if (create_fdctrl) {
1626 fdctrl_init_isa(isa_bus, fd);
1627 }
ffe513da
IY
1628}
1629
9011a1a7
IY
1630void pc_nic_init(ISABus *isa_bus, PCIBus *pci_bus)
1631{
1632 int i;
1633
bab47d9a 1634 rom_set_order_override(FW_CFG_ORDER_OVERRIDE_NIC);
9011a1a7
IY
1635 for (i = 0; i < nb_nics; i++) {
1636 NICInfo *nd = &nd_table[i];
1637
1638 if (!pci_bus || (nd->model && strcmp(nd->model, "ne2k_isa") == 0)) {
1639 pc_init_ne2k_isa(isa_bus, nd);
1640 } else {
29b358f9 1641 pci_nic_init_nofail(nd, pci_bus, "e1000", NULL);
9011a1a7
IY
1642 }
1643 }
bab47d9a 1644 rom_reset_order_override();
9011a1a7
IY
1645}
1646
845773ab 1647void pc_pci_device_init(PCIBus *pci_bus)
e3a5cf42
IY
1648{
1649 int max_bus;
1650 int bus;
1651
f778a82f 1652 /* Note: if=scsi is deprecated with PC machine types */
e3a5cf42
IY
1653 max_bus = drive_get_max_bus(IF_SCSI);
1654 for (bus = 0; bus <= max_bus; bus++) {
f778a82f
MA
1655 pci_create_simple(pci_bus, -1, "lsi53c895a");
1656 /*
1657 * By not creating frontends here, we make
1658 * scsi_legacy_handle_cmdline() create them, and warn that
1659 * this usage is deprecated.
1660 */
e3a5cf42
IY
1661 }
1662}
a39e3564
JB
1663
1664void ioapic_init_gsi(GSIState *gsi_state, const char *parent_name)
1665{
1666 DeviceState *dev;
1667 SysBusDevice *d;
1668 unsigned int i;
1669
15eafc2e 1670 if (kvm_ioapic_in_kernel()) {
a39e3564
JB
1671 dev = qdev_create(NULL, "kvm-ioapic");
1672 } else {
1673 dev = qdev_create(NULL, "ioapic");
1674 }
1675 if (parent_name) {
1676 object_property_add_child(object_resolve_path(parent_name, NULL),
1677 "ioapic", OBJECT(dev), NULL);
1678 }
1679 qdev_init_nofail(dev);
1356b98d 1680 d = SYS_BUS_DEVICE(dev);
3a4a4697 1681 sysbus_mmio_map(d, 0, IO_APIC_DEFAULT_ADDRESS);
a39e3564
JB
1682
1683 for (i = 0; i < IOAPIC_NUM_PINS; i++) {
1684 gsi_state->ioapic_irq[i] = qdev_get_gpio_in(dev, i);
1685 }
1686}
d5747cac 1687
95bee274
IM
1688static void pc_dimm_plug(HotplugHandler *hotplug_dev,
1689 DeviceState *dev, Error **errp)
1690{
3fbcdc27 1691 HotplugHandlerClass *hhc;
95bee274
IM
1692 Error *local_err = NULL;
1693 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
16a9e8a5 1694 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
95bee274
IM
1695 PCDIMMDevice *dimm = PC_DIMM(dev);
1696 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
1697 MemoryRegion *mr = ddc->get_memory_region(dimm);
92a37a04 1698 uint64_t align = TARGET_PAGE_SIZE;
95bee274 1699
16a9e8a5 1700 if (memory_region_get_alignment(mr) && pcmc->enforce_aligned_dimm) {
91aa70ab
IM
1701 align = memory_region_get_alignment(mr);
1702 }
1703
3fbcdc27
IM
1704 if (!pcms->acpi_dev) {
1705 error_setg(&local_err,
1706 "memory hotplug is not enabled: missing acpi device");
1707 goto out;
1708 }
1709
d6a9b0b8 1710 pc_dimm_memory_plug(dev, &pcms->hotplug_memory, mr, align, &local_err);
43bbb49e 1711 if (local_err) {
b8865591
IM
1712 goto out;
1713 }
1714
c7f8d0f3 1715 if (object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM)) {
e987c37a
HZ
1716 if (!pcms->acpi_nvdimm_state.is_enabled) {
1717 error_setg(&local_err,
1718 "nvdimm is not enabled: missing 'nvdimm' in '-M'");
1719 goto out;
1720 }
284197e4 1721 nvdimm_plug(&pcms->acpi_nvdimm_state);
c7f8d0f3
XG
1722 }
1723
3fbcdc27 1724 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
8e23184b 1725 hhc->plug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &error_abort);
95bee274
IM
1726out:
1727 error_propagate(errp, local_err);
1728}
1729
64fec58e
TC
1730static void pc_dimm_unplug_request(HotplugHandler *hotplug_dev,
1731 DeviceState *dev, Error **errp)
1732{
1733 HotplugHandlerClass *hhc;
1734 Error *local_err = NULL;
1735 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1736
1737 if (!pcms->acpi_dev) {
1738 error_setg(&local_err,
1739 "memory hotplug is not enabled: missing acpi device");
1740 goto out;
1741 }
1742
b097cc52
XG
1743 if (object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM)) {
1744 error_setg(&local_err,
1745 "nvdimm device hot unplug is not supported yet.");
1746 goto out;
1747 }
1748
64fec58e
TC
1749 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1750 hhc->unplug_request(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
1751
1752out:
1753 error_propagate(errp, local_err);
1754}
1755
f7d3e29d
TC
1756static void pc_dimm_unplug(HotplugHandler *hotplug_dev,
1757 DeviceState *dev, Error **errp)
1758{
1759 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1760 PCDIMMDevice *dimm = PC_DIMM(dev);
1761 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
1762 MemoryRegion *mr = ddc->get_memory_region(dimm);
1763 HotplugHandlerClass *hhc;
1764 Error *local_err = NULL;
1765
1766 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1767 hhc->unplug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
1768
1769 if (local_err) {
1770 goto out;
1771 }
1772
43bbb49e 1773 pc_dimm_memory_unplug(dev, &pcms->hotplug_memory, mr);
f7d3e29d
TC
1774 object_unparent(OBJECT(dev));
1775
1776 out:
1777 error_propagate(errp, local_err);
1778}
1779
3811ef14
IM
1780static int pc_apic_cmp(const void *a, const void *b)
1781{
1782 CPUArchId *apic_a = (CPUArchId *)a;
1783 CPUArchId *apic_b = (CPUArchId *)b;
1784
1785 return apic_a->arch_id - apic_b->arch_id;
1786}
1787
7baef5cf 1788/* returns pointer to CPUArchId descriptor that matches CPU's apic_id
38690a1c 1789 * in ms->possible_cpus->cpus, if ms->possible_cpus->cpus has no
b12227af 1790 * entry corresponding to CPU's apic_id returns NULL.
7baef5cf 1791 */
1ea69c0e 1792static CPUArchId *pc_find_cpu_slot(MachineState *ms, uint32_t id, int *idx)
7baef5cf 1793{
7baef5cf
IM
1794 CPUArchId apic_id, *found_cpu;
1795
1ea69c0e 1796 apic_id.arch_id = id;
38690a1c
IM
1797 found_cpu = bsearch(&apic_id, ms->possible_cpus->cpus,
1798 ms->possible_cpus->len, sizeof(*ms->possible_cpus->cpus),
7baef5cf
IM
1799 pc_apic_cmp);
1800 if (found_cpu && idx) {
38690a1c 1801 *idx = found_cpu - ms->possible_cpus->cpus;
7baef5cf
IM
1802 }
1803 return found_cpu;
1804}
1805
5279569e
GZ
1806static void pc_cpu_plug(HotplugHandler *hotplug_dev,
1807 DeviceState *dev, Error **errp)
1808{
7baef5cf 1809 CPUArchId *found_cpu;
5279569e
GZ
1810 HotplugHandlerClass *hhc;
1811 Error *local_err = NULL;
1ea69c0e 1812 X86CPU *cpu = X86_CPU(dev);
5279569e
GZ
1813 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1814
a44a49db
IM
1815 if (pcms->acpi_dev) {
1816 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1817 hhc->plug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
1818 if (local_err) {
1819 goto out;
1820 }
5279569e
GZ
1821 }
1822
e3cadac0
IM
1823 /* increment the number of CPUs */
1824 pcms->boot_cpus++;
26ef65be 1825 if (pcms->rtc) {
e3cadac0 1826 rtc_set_cpus_count(pcms->rtc, pcms->boot_cpus);
26ef65be
IM
1827 }
1828 if (pcms->fw_cfg) {
e3cadac0 1829 fw_cfg_modify_i16(pcms->fw_cfg, FW_CFG_NB_CPUS, pcms->boot_cpus);
2d996150
GZ
1830 }
1831
1ea69c0e 1832 found_cpu = pc_find_cpu_slot(MACHINE(pcms), cpu->apic_id, NULL);
8aba3842 1833 found_cpu->cpu = OBJECT(dev);
5279569e
GZ
1834out:
1835 error_propagate(errp, local_err);
1836}
8872c25a
IM
1837static void pc_cpu_unplug_request_cb(HotplugHandler *hotplug_dev,
1838 DeviceState *dev, Error **errp)
1839{
73360e27 1840 int idx = -1;
8872c25a
IM
1841 HotplugHandlerClass *hhc;
1842 Error *local_err = NULL;
1ea69c0e 1843 X86CPU *cpu = X86_CPU(dev);
8872c25a
IM
1844 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1845
1ea69c0e 1846 pc_find_cpu_slot(MACHINE(pcms), cpu->apic_id, &idx);
73360e27
IM
1847 assert(idx != -1);
1848 if (idx == 0) {
1849 error_setg(&local_err, "Boot CPU is unpluggable");
1850 goto out;
1851 }
1852
8872c25a
IM
1853 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1854 hhc->unplug_request(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
1855
1856 if (local_err) {
1857 goto out;
1858 }
1859
1860 out:
1861 error_propagate(errp, local_err);
1862
1863}
1864
1865static void pc_cpu_unplug_cb(HotplugHandler *hotplug_dev,
1866 DeviceState *dev, Error **errp)
1867{
8fe6374e 1868 CPUArchId *found_cpu;
8872c25a
IM
1869 HotplugHandlerClass *hhc;
1870 Error *local_err = NULL;
1ea69c0e 1871 X86CPU *cpu = X86_CPU(dev);
8872c25a
IM
1872 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1873
1874 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1875 hhc->unplug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
1876
1877 if (local_err) {
1878 goto out;
1879 }
1880
1ea69c0e 1881 found_cpu = pc_find_cpu_slot(MACHINE(pcms), cpu->apic_id, NULL);
8fe6374e
IM
1882 found_cpu->cpu = NULL;
1883 object_unparent(OBJECT(dev));
8872c25a 1884
e3cadac0
IM
1885 /* decrement the number of CPUs */
1886 pcms->boot_cpus--;
1887 /* Update the number of CPUs in CMOS */
1888 rtc_set_cpus_count(pcms->rtc, pcms->boot_cpus);
1889 fw_cfg_modify_i16(pcms->fw_cfg, FW_CFG_NB_CPUS, pcms->boot_cpus);
8872c25a
IM
1890 out:
1891 error_propagate(errp, local_err);
1892}
5279569e 1893
4ec60c76
IM
1894static void pc_cpu_pre_plug(HotplugHandler *hotplug_dev,
1895 DeviceState *dev, Error **errp)
1896{
1897 int idx;
93b2a8cb 1898 int node_id;
a15d2728 1899 CPUState *cs;
e8f7b83e 1900 CPUArchId *cpu_slot;
d89c2b8b 1901 X86CPUTopoInfo topo;
4ec60c76
IM
1902 X86CPU *cpu = X86_CPU(dev);
1903 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
4ec60c76 1904
e8f7b83e
IM
1905 /* if APIC ID is not set, set it based on socket/core/thread properties */
1906 if (cpu->apic_id == UNASSIGNED_APIC_ID) {
1907 int max_socket = (max_cpus - 1) / smp_threads / smp_cores;
1908
1909 if (cpu->socket_id < 0) {
1910 error_setg(errp, "CPU socket-id is not set");
1911 return;
1912 } else if (cpu->socket_id > max_socket) {
1913 error_setg(errp, "Invalid CPU socket-id: %u must be in range 0:%u",
1914 cpu->socket_id, max_socket);
1915 return;
1916 }
1917 if (cpu->core_id < 0) {
1918 error_setg(errp, "CPU core-id is not set");
1919 return;
1920 } else if (cpu->core_id > (smp_cores - 1)) {
1921 error_setg(errp, "Invalid CPU core-id: %u must be in range 0:%u",
1922 cpu->core_id, smp_cores - 1);
1923 return;
1924 }
1925 if (cpu->thread_id < 0) {
1926 error_setg(errp, "CPU thread-id is not set");
1927 return;
1928 } else if (cpu->thread_id > (smp_threads - 1)) {
1929 error_setg(errp, "Invalid CPU thread-id: %u must be in range 0:%u",
1930 cpu->thread_id, smp_threads - 1);
1931 return;
1932 }
1933
1934 topo.pkg_id = cpu->socket_id;
1935 topo.core_id = cpu->core_id;
1936 topo.smt_id = cpu->thread_id;
1937 cpu->apic_id = apicid_from_topo_ids(smp_cores, smp_threads, &topo);
1938 }
1939
1ea69c0e 1940 cpu_slot = pc_find_cpu_slot(MACHINE(pcms), cpu->apic_id, &idx);
4ec60c76 1941 if (!cpu_slot) {
38690a1c
IM
1942 MachineState *ms = MACHINE(pcms);
1943
e8f7b83e
IM
1944 x86_topo_ids_from_apicid(cpu->apic_id, smp_cores, smp_threads, &topo);
1945 error_setg(errp, "Invalid CPU [socket: %u, core: %u, thread: %u] with"
1946 " APIC ID %" PRIu32 ", valid index range 0:%d",
1947 topo.pkg_id, topo.core_id, topo.smt_id, cpu->apic_id,
38690a1c 1948 ms->possible_cpus->len - 1);
4ec60c76
IM
1949 return;
1950 }
1951
1952 if (cpu_slot->cpu) {
1953 error_setg(errp, "CPU[%d] with APIC ID %" PRIu32 " exists",
1954 idx, cpu->apic_id);
1955 return;
1956 }
d89c2b8b
IM
1957
1958 /* if 'address' properties socket-id/core-id/thread-id are not set, set them
c5514d0e 1959 * so that machine_query_hotpluggable_cpus would show correct values
d89c2b8b
IM
1960 */
1961 /* TODO: move socket_id/core_id/thread_id checks into x86_cpu_realizefn()
1962 * once -smp refactoring is complete and there will be CPU private
1963 * CPUState::nr_cores and CPUState::nr_threads fields instead of globals */
1964 x86_topo_ids_from_apicid(cpu->apic_id, smp_cores, smp_threads, &topo);
1965 if (cpu->socket_id != -1 && cpu->socket_id != topo.pkg_id) {
1966 error_setg(errp, "property socket-id: %u doesn't match set apic-id:"
1967 " 0x%x (socket-id: %u)", cpu->socket_id, cpu->apic_id, topo.pkg_id);
1968 return;
1969 }
1970 cpu->socket_id = topo.pkg_id;
1971
1972 if (cpu->core_id != -1 && cpu->core_id != topo.core_id) {
1973 error_setg(errp, "property core-id: %u doesn't match set apic-id:"
1974 " 0x%x (core-id: %u)", cpu->core_id, cpu->apic_id, topo.core_id);
1975 return;
1976 }
1977 cpu->core_id = topo.core_id;
1978
1979 if (cpu->thread_id != -1 && cpu->thread_id != topo.smt_id) {
1980 error_setg(errp, "property thread-id: %u doesn't match set apic-id:"
1981 " 0x%x (thread-id: %u)", cpu->thread_id, cpu->apic_id, topo.smt_id);
1982 return;
1983 }
1984 cpu->thread_id = topo.smt_id;
a15d2728
IM
1985
1986 cs = CPU(cpu);
1987 cs->cpu_index = idx;
93b2a8cb 1988
ea265072
IM
1989 node_id = cpu_slot->props.node_id;
1990 if (!cpu_slot->props.has_node_id) {
93b2a8cb
IM
1991 /* by default CPUState::numa_node was 0 if it's not set via CLI
1992 * keep it this way for now but in future we probably should
1993 * refuse to start up with incomplete numa mapping */
1994 node_id = 0;
1995 }
1996 if (cs->numa_node == CPU_UNSET_NUMA_NODE_ID) {
1997 cs->numa_node = node_id;
1998 } else if (cs->numa_node != node_id) {
1999 error_setg(errp, "node-id %d must match numa node specified"
2000 "with -numa option for cpu-index %d",
2001 cs->numa_node, cs->cpu_index);
2002 return;
2003 }
4ec60c76
IM
2004}
2005
2006static void pc_machine_device_pre_plug_cb(HotplugHandler *hotplug_dev,
2007 DeviceState *dev, Error **errp)
2008{
2009 if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
2010 pc_cpu_pre_plug(hotplug_dev, dev, errp);
2011 }
2012}
2013
95bee274
IM
2014static void pc_machine_device_plug_cb(HotplugHandler *hotplug_dev,
2015 DeviceState *dev, Error **errp)
2016{
2017 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
2018 pc_dimm_plug(hotplug_dev, dev, errp);
5279569e
GZ
2019 } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
2020 pc_cpu_plug(hotplug_dev, dev, errp);
95bee274
IM
2021 }
2022}
2023
d9c5c5b8
TC
2024static void pc_machine_device_unplug_request_cb(HotplugHandler *hotplug_dev,
2025 DeviceState *dev, Error **errp)
2026{
64fec58e
TC
2027 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
2028 pc_dimm_unplug_request(hotplug_dev, dev, errp);
8872c25a
IM
2029 } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
2030 pc_cpu_unplug_request_cb(hotplug_dev, dev, errp);
64fec58e
TC
2031 } else {
2032 error_setg(errp, "acpi: device unplug request for not supported device"
2033 " type: %s", object_get_typename(OBJECT(dev)));
2034 }
d9c5c5b8
TC
2035}
2036
232391c1
TC
2037static void pc_machine_device_unplug_cb(HotplugHandler *hotplug_dev,
2038 DeviceState *dev, Error **errp)
2039{
f7d3e29d
TC
2040 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
2041 pc_dimm_unplug(hotplug_dev, dev, errp);
8872c25a
IM
2042 } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
2043 pc_cpu_unplug_cb(hotplug_dev, dev, errp);
f7d3e29d
TC
2044 } else {
2045 error_setg(errp, "acpi: device unplug for not supported device"
2046 " type: %s", object_get_typename(OBJECT(dev)));
2047 }
232391c1
TC
2048}
2049
95bee274
IM
2050static HotplugHandler *pc_get_hotpug_handler(MachineState *machine,
2051 DeviceState *dev)
2052{
2053 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(machine);
2054
5279569e
GZ
2055 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) ||
2056 object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
95bee274
IM
2057 return HOTPLUG_HANDLER(machine);
2058 }
2059
2060 return pcmc->get_hotplug_handler ?
2061 pcmc->get_hotplug_handler(machine, dev) : NULL;
2062}
2063
bf1e8939 2064static void
d7bce999
EB
2065pc_machine_get_hotplug_memory_region_size(Object *obj, Visitor *v,
2066 const char *name, void *opaque,
2067 Error **errp)
bf1e8939
IM
2068{
2069 PCMachineState *pcms = PC_MACHINE(obj);
a7d69ff1 2070 int64_t value = memory_region_size(&pcms->hotplug_memory.mr);
bf1e8939 2071
51e72bc1 2072 visit_type_int(v, name, &value, errp);
bf1e8939
IM
2073}
2074
c87b1520 2075static void pc_machine_get_max_ram_below_4g(Object *obj, Visitor *v,
d7bce999
EB
2076 const char *name, void *opaque,
2077 Error **errp)
c87b1520
DS
2078{
2079 PCMachineState *pcms = PC_MACHINE(obj);
2080 uint64_t value = pcms->max_ram_below_4g;
2081
51e72bc1 2082 visit_type_size(v, name, &value, errp);
c87b1520
DS
2083}
2084
2085static void pc_machine_set_max_ram_below_4g(Object *obj, Visitor *v,
d7bce999
EB
2086 const char *name, void *opaque,
2087 Error **errp)
c87b1520
DS
2088{
2089 PCMachineState *pcms = PC_MACHINE(obj);
2090 Error *error = NULL;
2091 uint64_t value;
2092
51e72bc1 2093 visit_type_size(v, name, &value, &error);
c87b1520
DS
2094 if (error) {
2095 error_propagate(errp, error);
2096 return;
2097 }
2098 if (value > (1ULL << 32)) {
455b0fde
EB
2099 error_setg(&error,
2100 "Machine option 'max-ram-below-4g=%"PRIu64
2101 "' expects size less than or equal to 4G", value);
c87b1520
DS
2102 error_propagate(errp, error);
2103 return;
2104 }
2105
2106 if (value < (1ULL << 20)) {
2107 error_report("Warning: small max_ram_below_4g(%"PRIu64
2108 ") less than 1M. BIOS may not work..",
2109 value);
2110 }
2111
2112 pcms->max_ram_below_4g = value;
2113}
2114
d7bce999
EB
2115static void pc_machine_get_vmport(Object *obj, Visitor *v, const char *name,
2116 void *opaque, Error **errp)
9b23cfb7
DDAG
2117{
2118 PCMachineState *pcms = PC_MACHINE(obj);
d1048bef 2119 OnOffAuto vmport = pcms->vmport;
9b23cfb7 2120
51e72bc1 2121 visit_type_OnOffAuto(v, name, &vmport, errp);
9b23cfb7
DDAG
2122}
2123
d7bce999
EB
2124static void pc_machine_set_vmport(Object *obj, Visitor *v, const char *name,
2125 void *opaque, Error **errp)
9b23cfb7
DDAG
2126{
2127 PCMachineState *pcms = PC_MACHINE(obj);
2128
51e72bc1 2129 visit_type_OnOffAuto(v, name, &pcms->vmport, errp);
9b23cfb7
DDAG
2130}
2131
355023f2
PB
2132bool pc_machine_is_smm_enabled(PCMachineState *pcms)
2133{
2134 bool smm_available = false;
2135
2136 if (pcms->smm == ON_OFF_AUTO_OFF) {
2137 return false;
2138 }
2139
2140 if (tcg_enabled() || qtest_enabled()) {
2141 smm_available = true;
2142 } else if (kvm_enabled()) {
2143 smm_available = kvm_has_smm();
2144 }
2145
2146 if (smm_available) {
2147 return true;
2148 }
2149
2150 if (pcms->smm == ON_OFF_AUTO_ON) {
2151 error_report("System Management Mode not supported by this hypervisor.");
2152 exit(1);
2153 }
2154 return false;
2155}
2156
d7bce999
EB
2157static void pc_machine_get_smm(Object *obj, Visitor *v, const char *name,
2158 void *opaque, Error **errp)
355023f2
PB
2159{
2160 PCMachineState *pcms = PC_MACHINE(obj);
2161 OnOffAuto smm = pcms->smm;
2162
51e72bc1 2163 visit_type_OnOffAuto(v, name, &smm, errp);
355023f2
PB
2164}
2165
d7bce999
EB
2166static void pc_machine_set_smm(Object *obj, Visitor *v, const char *name,
2167 void *opaque, Error **errp)
355023f2
PB
2168{
2169 PCMachineState *pcms = PC_MACHINE(obj);
2170
51e72bc1 2171 visit_type_OnOffAuto(v, name, &pcms->smm, errp);
355023f2
PB
2172}
2173
87252e1b
XG
2174static bool pc_machine_get_nvdimm(Object *obj, Error **errp)
2175{
2176 PCMachineState *pcms = PC_MACHINE(obj);
2177
5fe79386 2178 return pcms->acpi_nvdimm_state.is_enabled;
87252e1b
XG
2179}
2180
2181static void pc_machine_set_nvdimm(Object *obj, bool value, Error **errp)
2182{
2183 PCMachineState *pcms = PC_MACHINE(obj);
2184
5fe79386 2185 pcms->acpi_nvdimm_state.is_enabled = value;
87252e1b
XG
2186}
2187
be232eb0
CP
2188static bool pc_machine_get_smbus(Object *obj, Error **errp)
2189{
2190 PCMachineState *pcms = PC_MACHINE(obj);
2191
2192 return pcms->smbus;
2193}
2194
2195static void pc_machine_set_smbus(Object *obj, bool value, Error **errp)
2196{
2197 PCMachineState *pcms = PC_MACHINE(obj);
2198
2199 pcms->smbus = value;
2200}
2201
272f0428
CP
2202static bool pc_machine_get_sata(Object *obj, Error **errp)
2203{
2204 PCMachineState *pcms = PC_MACHINE(obj);
2205
2206 return pcms->sata;
2207}
2208
2209static void pc_machine_set_sata(Object *obj, bool value, Error **errp)
2210{
2211 PCMachineState *pcms = PC_MACHINE(obj);
2212
2213 pcms->sata = value;
2214}
2215
feddd2fd
CP
2216static bool pc_machine_get_pit(Object *obj, Error **errp)
2217{
2218 PCMachineState *pcms = PC_MACHINE(obj);
2219
2220 return pcms->pit;
2221}
2222
2223static void pc_machine_set_pit(Object *obj, bool value, Error **errp)
2224{
2225 PCMachineState *pcms = PC_MACHINE(obj);
2226
2227 pcms->pit = value;
2228}
2229
bf1e8939
IM
2230static void pc_machine_initfn(Object *obj)
2231{
c87b1520
DS
2232 PCMachineState *pcms = PC_MACHINE(obj);
2233
5ec7d098 2234 pcms->max_ram_below_4g = 0; /* use default */
355023f2 2235 pcms->smm = ON_OFF_AUTO_AUTO;
d1048bef 2236 pcms->vmport = ON_OFF_AUTO_AUTO;
87252e1b 2237 /* nvdimm is disabled on default. */
5fe79386 2238 pcms->acpi_nvdimm_state.is_enabled = false;
021746c1
WL
2239 /* acpi build is enabled by default if machine supports it */
2240 pcms->acpi_build_enabled = PC_MACHINE_GET_CLASS(pcms)->has_acpi_build;
be232eb0 2241 pcms->smbus = true;
272f0428 2242 pcms->sata = true;
feddd2fd 2243 pcms->pit = true;
bf1e8939
IM
2244}
2245
ae50c55a
ZG
2246static void pc_machine_reset(void)
2247{
2248 CPUState *cs;
2249 X86CPU *cpu;
2250
2251 qemu_devices_reset();
2252
2253 /* Reset APIC after devices have been reset to cancel
2254 * any changes that qemu_devices_reset() might have done.
2255 */
2256 CPU_FOREACH(cs) {
2257 cpu = X86_CPU(cs);
2258
2259 if (cpu->apic_state) {
2260 device_reset(cpu->apic_state);
2261 }
2262 }
2263}
2264
ea089eeb
IM
2265static CpuInstanceProperties
2266pc_cpu_index_to_props(MachineState *ms, unsigned cpu_index)
fb43b73b 2267{
ea089eeb
IM
2268 MachineClass *mc = MACHINE_GET_CLASS(ms);
2269 const CPUArchIdList *possible_cpus = mc->possible_cpu_arch_ids(ms);
2270
2271 assert(cpu_index < possible_cpus->len);
2272 return possible_cpus->cpus[cpu_index].props;
fb43b73b
IM
2273}
2274
c96a1c0b 2275static const CPUArchIdList *pc_possible_cpu_arch_ids(MachineState *ms)
3811ef14 2276{
c96a1c0b
IM
2277 int i;
2278
2279 if (ms->possible_cpus) {
2280 /*
2281 * make sure that max_cpus hasn't changed since the first use, i.e.
2282 * -smp hasn't been parsed after it
2283 */
2284 assert(ms->possible_cpus->len == max_cpus);
2285 return ms->possible_cpus;
2286 }
2287
2288 ms->possible_cpus = g_malloc0(sizeof(CPUArchIdList) +
2289 sizeof(CPUArchId) * max_cpus);
2290 ms->possible_cpus->len = max_cpus;
2291 for (i = 0; i < ms->possible_cpus->len; i++) {
c67ae933
IM
2292 X86CPUTopoInfo topo;
2293
f2d672c2 2294 ms->possible_cpus->cpus[i].vcpus_count = 1;
c96a1c0b 2295 ms->possible_cpus->cpus[i].arch_id = x86_cpu_apic_id_from_index(i);
c67ae933
IM
2296 x86_topo_ids_from_apicid(ms->possible_cpus->cpus[i].arch_id,
2297 smp_cores, smp_threads, &topo);
2298 ms->possible_cpus->cpus[i].props.has_socket_id = true;
2299 ms->possible_cpus->cpus[i].props.socket_id = topo.pkg_id;
2300 ms->possible_cpus->cpus[i].props.has_core_id = true;
2301 ms->possible_cpus->cpus[i].props.core_id = topo.core_id;
2302 ms->possible_cpus->cpus[i].props.has_thread_id = true;
2303 ms->possible_cpus->cpus[i].props.thread_id = topo.smt_id;
ea089eeb
IM
2304
2305 /* default distribution of CPUs over NUMA nodes */
2306 if (nb_numa_nodes) {
2307 /* preset values but do not enable them i.e. 'has_node_id = false',
2308 * numa init code will enable them later if manual mapping wasn't
2309 * present on CLI */
2310 ms->possible_cpus->cpus[i].props.node_id =
2311 topo.pkg_id % nb_numa_nodes;
2312 }
c96a1c0b
IM
2313 }
2314 return ms->possible_cpus;
3811ef14
IM
2315}
2316
1255166b
BD
2317static void x86_nmi(NMIState *n, int cpu_index, Error **errp)
2318{
2319 /* cpu index isn't used */
2320 CPUState *cs;
2321
2322 CPU_FOREACH(cs) {
2323 X86CPU *cpu = X86_CPU(cs);
2324
2325 if (!cpu->apic_state) {
2326 cpu_interrupt(cs, CPU_INTERRUPT_NMI);
2327 } else {
2328 apic_deliver_nmi(cpu->apic_state);
2329 }
2330 }
2331}
2332
95bee274
IM
2333static void pc_machine_class_init(ObjectClass *oc, void *data)
2334{
2335 MachineClass *mc = MACHINE_CLASS(oc);
2336 PCMachineClass *pcmc = PC_MACHINE_CLASS(oc);
2337 HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1255166b 2338 NMIClass *nc = NMI_CLASS(oc);
95bee274
IM
2339
2340 pcmc->get_hotplug_handler = mc->get_hotplug_handler;
7102fa70
EH
2341 pcmc->pci_enabled = true;
2342 pcmc->has_acpi_build = true;
2343 pcmc->rsdp_in_ram = true;
2344 pcmc->smbios_defaults = true;
2345 pcmc->smbios_uuid_encoded = true;
2346 pcmc->gigabyte_align = true;
2347 pcmc->has_reserved_memory = true;
2348 pcmc->kvmclock_enabled = true;
16a9e8a5 2349 pcmc->enforce_aligned_dimm = true;
cd4040ec
EH
2350 /* BIOS ACPI tables: 128K. Other BIOS datastructures: less than 4K reported
2351 * to be used at the moment, 32K should be enough for a while. */
2352 pcmc->acpi_data_size = 0x20000 + 0x8000;
36f96c4b 2353 pcmc->save_tsc_khz = true;
95bee274 2354 mc->get_hotplug_handler = pc_get_hotpug_handler;
ea089eeb 2355 mc->cpu_index_to_instance_props = pc_cpu_index_to_props;
3811ef14 2356 mc->possible_cpu_arch_ids = pc_possible_cpu_arch_ids;
c5514d0e 2357 mc->has_hotpluggable_cpus = true;
41742767 2358 mc->default_boot_order = "cad";
4458fb3a 2359 mc->hot_add_cpu = pc_hot_add_cpu;
2059839b 2360 mc->block_default_type = IF_IDE;
4458fb3a 2361 mc->max_cpus = 255;
ae50c55a 2362 mc->reset = pc_machine_reset;
4ec60c76 2363 hc->pre_plug = pc_machine_device_pre_plug_cb;
95bee274 2364 hc->plug = pc_machine_device_plug_cb;
d9c5c5b8 2365 hc->unplug_request = pc_machine_device_unplug_request_cb;
232391c1 2366 hc->unplug = pc_machine_device_unplug_cb;
1255166b 2367 nc->nmi_monitor_handler = x86_nmi;
0efc257d
EH
2368
2369 object_class_property_add(oc, PC_MACHINE_MEMHP_REGION_SIZE, "int",
2370 pc_machine_get_hotplug_memory_region_size, NULL,
2371 NULL, NULL, &error_abort);
2372
2373 object_class_property_add(oc, PC_MACHINE_MAX_RAM_BELOW_4G, "size",
2374 pc_machine_get_max_ram_below_4g, pc_machine_set_max_ram_below_4g,
2375 NULL, NULL, &error_abort);
2376
2377 object_class_property_set_description(oc, PC_MACHINE_MAX_RAM_BELOW_4G,
2378 "Maximum ram below the 4G boundary (32bit boundary)", &error_abort);
2379
2380 object_class_property_add(oc, PC_MACHINE_SMM, "OnOffAuto",
2381 pc_machine_get_smm, pc_machine_set_smm,
2382 NULL, NULL, &error_abort);
2383 object_class_property_set_description(oc, PC_MACHINE_SMM,
2384 "Enable SMM (pc & q35)", &error_abort);
2385
2386 object_class_property_add(oc, PC_MACHINE_VMPORT, "OnOffAuto",
2387 pc_machine_get_vmport, pc_machine_set_vmport,
2388 NULL, NULL, &error_abort);
2389 object_class_property_set_description(oc, PC_MACHINE_VMPORT,
2390 "Enable vmport (pc & q35)", &error_abort);
2391
2392 object_class_property_add_bool(oc, PC_MACHINE_NVDIMM,
2393 pc_machine_get_nvdimm, pc_machine_set_nvdimm, &error_abort);
be232eb0
CP
2394
2395 object_class_property_add_bool(oc, PC_MACHINE_SMBUS,
2396 pc_machine_get_smbus, pc_machine_set_smbus, &error_abort);
272f0428
CP
2397
2398 object_class_property_add_bool(oc, PC_MACHINE_SATA,
2399 pc_machine_get_sata, pc_machine_set_sata, &error_abort);
feddd2fd
CP
2400
2401 object_class_property_add_bool(oc, PC_MACHINE_PIT,
2402 pc_machine_get_pit, pc_machine_set_pit, &error_abort);
95bee274
IM
2403}
2404
d5747cac
IM
2405static const TypeInfo pc_machine_info = {
2406 .name = TYPE_PC_MACHINE,
2407 .parent = TYPE_MACHINE,
2408 .abstract = true,
2409 .instance_size = sizeof(PCMachineState),
bf1e8939 2410 .instance_init = pc_machine_initfn,
d5747cac 2411 .class_size = sizeof(PCMachineClass),
95bee274
IM
2412 .class_init = pc_machine_class_init,
2413 .interfaces = (InterfaceInfo[]) {
2414 { TYPE_HOTPLUG_HANDLER },
1255166b 2415 { TYPE_NMI },
95bee274
IM
2416 { }
2417 },
d5747cac
IM
2418};
2419
2420static void pc_machine_register_types(void)
2421{
2422 type_register_static(&pc_machine_info);
2423}
2424
2425type_init(pc_machine_register_types)