]> git.proxmox.com Git - mirror_qemu.git/blame - hw/i386/pc.c
hw/pci-host/prep: Do not use hw_error() in realize function
[mirror_qemu.git] / hw / i386 / pc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU PC System Emulator
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
b6a0aa05 24#include "qemu/osdep.h"
83c9f4ca 25#include "hw/hw.h"
0d09e41a
PB
26#include "hw/i386/pc.h"
27#include "hw/char/serial.h"
28#include "hw/i386/apic.h"
54a40293
EH
29#include "hw/i386/topology.h"
30#include "sysemu/cpus.h"
0d09e41a 31#include "hw/block/fdc.h"
83c9f4ca
PB
32#include "hw/ide.h"
33#include "hw/pci/pci.h"
2118196b 34#include "hw/pci/pci_bus.h"
0d09e41a
PB
35#include "hw/nvram/fw_cfg.h"
36#include "hw/timer/hpet.h"
60d8f328 37#include "hw/smbios/smbios.h"
83c9f4ca 38#include "hw/loader.h"
ca20cf32 39#include "elf.h"
47b43a1f 40#include "multiboot.h"
0d09e41a
PB
41#include "hw/timer/mc146818rtc.h"
42#include "hw/timer/i8254.h"
43#include "hw/audio/pcspk.h"
83c9f4ca
PB
44#include "hw/pci/msi.h"
45#include "hw/sysbus.h"
9c17d615 46#include "sysemu/sysemu.h"
e35704ba 47#include "sysemu/numa.h"
9c17d615 48#include "sysemu/kvm.h"
b1c12027 49#include "sysemu/qtest.h"
1d31f66b 50#include "kvm_i386.h"
0d09e41a 51#include "hw/xen/xen.h"
4be74634 52#include "sysemu/block-backend.h"
0d09e41a 53#include "hw/block/block.h"
a19cbfb3 54#include "ui/qemu-spice.h"
022c62cb
PB
55#include "exec/memory.h"
56#include "exec/address-spaces.h"
9c17d615 57#include "sysemu/arch_init.h"
1de7afc9 58#include "qemu/bitmap.h"
0c764a9d 59#include "qemu/config-file.h"
d49b6836 60#include "qemu/error-report.h"
0445259b 61#include "hw/acpi/acpi.h"
5ff020b7 62#include "hw/acpi/cpu_hotplug.h"
c649983b 63#include "hw/boards.h"
39848901 64#include "hw/pci/pci_host.h"
72c194f7 65#include "acpi-build.h"
95bee274 66#include "hw/mem/pc-dimm.h"
bf1e8939 67#include "qapi/visitor.h"
d1048bef 68#include "qapi-visit.h"
15eafc2e 69#include "qom/cpu.h"
1255166b 70#include "hw/nmi.h"
60c5e104 71#include "hw/i386/intel_iommu.h"
80cabfad 72
471fd342
BS
73/* debug PC/ISA interrupts */
74//#define DEBUG_IRQ
75
76#ifdef DEBUG_IRQ
77#define DPRINTF(fmt, ...) \
78 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
79#else
80#define DPRINTF(fmt, ...)
81#endif
82
8a92ea2f 83#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
b6f6e3d3 84#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
6b35e7bf 85#define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
4c5b10b7 86#define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
40ac17cd 87#define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
80cabfad 88
4c5b10b7
JS
89#define E820_NR_ENTRIES 16
90
91struct e820_entry {
92 uint64_t address;
93 uint64_t length;
94 uint32_t type;
541dc0d4 95} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7
JS
96
97struct e820_table {
98 uint32_t count;
99 struct e820_entry entry[E820_NR_ENTRIES];
541dc0d4 100} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7 101
7d67110f
GH
102static struct e820_table e820_reserve;
103static struct e820_entry *e820_table;
104static unsigned e820_entries;
dd703b99 105struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
4c5b10b7 106
b881fbe9 107void gsi_handler(void *opaque, int n, int level)
1452411b 108{
b881fbe9 109 GSIState *s = opaque;
1452411b 110
b881fbe9
JK
111 DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n);
112 if (n < ISA_NUM_IRQS) {
113 qemu_set_irq(s->i8259_irq[n], level);
1632dc6a 114 }
b881fbe9 115 qemu_set_irq(s->ioapic_irq[n], level);
2e9947d2 116}
1452411b 117
258711c6
JG
118static void ioport80_write(void *opaque, hwaddr addr, uint64_t data,
119 unsigned size)
80cabfad
FB
120{
121}
122
c02e1eac
JG
123static uint64_t ioport80_read(void *opaque, hwaddr addr, unsigned size)
124{
a6fc23e5 125 return 0xffffffffffffffffULL;
c02e1eac
JG
126}
127
f929aad6 128/* MSDOS compatibility mode FPU exception support */
d537cf6c 129static qemu_irq ferr_irq;
8e78eb28
IY
130
131void pc_register_ferr_irq(qemu_irq irq)
132{
133 ferr_irq = irq;
134}
135
f929aad6
FB
136/* XXX: add IGNNE support */
137void cpu_set_ferr(CPUX86State *s)
138{
d537cf6c 139 qemu_irq_raise(ferr_irq);
f929aad6
FB
140}
141
258711c6
JG
142static void ioportF0_write(void *opaque, hwaddr addr, uint64_t data,
143 unsigned size)
f929aad6 144{
d537cf6c 145 qemu_irq_lower(ferr_irq);
f929aad6
FB
146}
147
c02e1eac
JG
148static uint64_t ioportF0_read(void *opaque, hwaddr addr, unsigned size)
149{
a6fc23e5 150 return 0xffffffffffffffffULL;
c02e1eac
JG
151}
152
28ab0e2e 153/* TSC handling */
28ab0e2e
FB
154uint64_t cpu_get_tsc(CPUX86State *env)
155{
4a1418e0 156 return cpu_get_ticks();
28ab0e2e
FB
157}
158
3de388f6 159/* IRQ handling */
4a8fa5dc 160int cpu_get_pic_interrupt(CPUX86State *env)
3de388f6 161{
02e51483 162 X86CPU *cpu = x86_env_get_cpu(env);
3de388f6
FB
163 int intno;
164
bb93e099
WL
165 if (!kvm_irqchip_in_kernel()) {
166 intno = apic_get_interrupt(cpu->apic_state);
167 if (intno >= 0) {
168 return intno;
169 }
170 /* read the irq from the PIC */
171 if (!apic_accept_pic_intr(cpu->apic_state)) {
172 return -1;
173 }
cf6d64bf 174 }
0e21e12b 175
3de388f6
FB
176 intno = pic_read_irq(isa_pic);
177 return intno;
178}
179
d537cf6c 180static void pic_irq_request(void *opaque, int irq, int level)
3de388f6 181{
182735ef
AF
182 CPUState *cs = first_cpu;
183 X86CPU *cpu = X86_CPU(cs);
a5b38b51 184
471fd342 185 DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
bb93e099 186 if (cpu->apic_state && !kvm_irqchip_in_kernel()) {
bdc44640 187 CPU_FOREACH(cs) {
182735ef 188 cpu = X86_CPU(cs);
02e51483
CF
189 if (apic_accept_pic_intr(cpu->apic_state)) {
190 apic_deliver_pic_intr(cpu->apic_state, level);
cf6d64bf 191 }
d5529471
AJ
192 }
193 } else {
d8ed887b 194 if (level) {
c3affe56 195 cpu_interrupt(cs, CPU_INTERRUPT_HARD);
d8ed887b
AF
196 } else {
197 cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
198 }
a5b38b51 199 }
3de388f6
FB
200}
201
b0a21b53
FB
202/* PC cmos mappings */
203
80cabfad
FB
204#define REG_EQUIPMENT_BYTE 0x14
205
bda05509 206int cmos_get_fd_drive_type(FloppyDriveType fd0)
777428f2
FB
207{
208 int val;
209
210 switch (fd0) {
2da44dd0 211 case FLOPPY_DRIVE_TYPE_144:
777428f2
FB
212 /* 1.44 Mb 3"5 drive */
213 val = 4;
214 break;
2da44dd0 215 case FLOPPY_DRIVE_TYPE_288:
777428f2
FB
216 /* 2.88 Mb 3"5 drive */
217 val = 5;
218 break;
2da44dd0 219 case FLOPPY_DRIVE_TYPE_120:
777428f2
FB
220 /* 1.2 Mb 5"5 drive */
221 val = 2;
222 break;
2da44dd0 223 case FLOPPY_DRIVE_TYPE_NONE:
777428f2
FB
224 default:
225 val = 0;
226 break;
227 }
228 return val;
229}
230
9139046c
MA
231static void cmos_init_hd(ISADevice *s, int type_ofs, int info_ofs,
232 int16_t cylinders, int8_t heads, int8_t sectors)
ba6c2377 233{
ba6c2377
FB
234 rtc_set_memory(s, type_ofs, 47);
235 rtc_set_memory(s, info_ofs, cylinders);
236 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
237 rtc_set_memory(s, info_ofs + 2, heads);
238 rtc_set_memory(s, info_ofs + 3, 0xff);
239 rtc_set_memory(s, info_ofs + 4, 0xff);
240 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
241 rtc_set_memory(s, info_ofs + 6, cylinders);
242 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
243 rtc_set_memory(s, info_ofs + 8, sectors);
244}
245
6ac0e82d
AZ
246/* convert boot_device letter to something recognizable by the bios */
247static int boot_device2nibble(char boot_device)
248{
249 switch(boot_device) {
250 case 'a':
251 case 'b':
252 return 0x01; /* floppy boot */
253 case 'c':
254 return 0x02; /* hard drive boot */
255 case 'd':
256 return 0x03; /* CD-ROM boot */
257 case 'n':
258 return 0x04; /* Network boot */
259 }
260 return 0;
261}
262
ddcd5531 263static void set_boot_dev(ISADevice *s, const char *boot_device, Error **errp)
0ecdffbb
AJ
264{
265#define PC_MAX_BOOT_DEVICES 3
0ecdffbb
AJ
266 int nbds, bds[3] = { 0, };
267 int i;
268
269 nbds = strlen(boot_device);
270 if (nbds > PC_MAX_BOOT_DEVICES) {
ddcd5531
GA
271 error_setg(errp, "Too many boot devices for PC");
272 return;
0ecdffbb
AJ
273 }
274 for (i = 0; i < nbds; i++) {
275 bds[i] = boot_device2nibble(boot_device[i]);
276 if (bds[i] == 0) {
ddcd5531
GA
277 error_setg(errp, "Invalid boot device for PC: '%c'",
278 boot_device[i]);
279 return;
0ecdffbb
AJ
280 }
281 }
282 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
d9346e81 283 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
0ecdffbb
AJ
284}
285
ddcd5531 286static void pc_boot_set(void *opaque, const char *boot_device, Error **errp)
d9346e81 287{
ddcd5531 288 set_boot_dev(opaque, boot_device, errp);
d9346e81
MA
289}
290
7444ca4e
LE
291static void pc_cmos_init_floppy(ISADevice *rtc_state, ISADevice *floppy)
292{
293 int val, nb, i;
2da44dd0
JS
294 FloppyDriveType fd_type[2] = { FLOPPY_DRIVE_TYPE_NONE,
295 FLOPPY_DRIVE_TYPE_NONE };
7444ca4e
LE
296
297 /* floppy type */
298 if (floppy) {
299 for (i = 0; i < 2; i++) {
300 fd_type[i] = isa_fdc_get_drive_type(floppy, i);
301 }
302 }
303 val = (cmos_get_fd_drive_type(fd_type[0]) << 4) |
304 cmos_get_fd_drive_type(fd_type[1]);
305 rtc_set_memory(rtc_state, 0x10, val);
306
307 val = rtc_get_memory(rtc_state, REG_EQUIPMENT_BYTE);
308 nb = 0;
2da44dd0 309 if (fd_type[0] != FLOPPY_DRIVE_TYPE_NONE) {
7444ca4e
LE
310 nb++;
311 }
2da44dd0 312 if (fd_type[1] != FLOPPY_DRIVE_TYPE_NONE) {
7444ca4e
LE
313 nb++;
314 }
315 switch (nb) {
316 case 0:
317 break;
318 case 1:
319 val |= 0x01; /* 1 drive, ready for boot */
320 break;
321 case 2:
322 val |= 0x41; /* 2 drives, ready for boot */
323 break;
324 }
325 rtc_set_memory(rtc_state, REG_EQUIPMENT_BYTE, val);
326}
327
c0897e0c
MA
328typedef struct pc_cmos_init_late_arg {
329 ISADevice *rtc_state;
9139046c 330 BusState *idebus[2];
c0897e0c
MA
331} pc_cmos_init_late_arg;
332
b86f4613
LE
333typedef struct check_fdc_state {
334 ISADevice *floppy;
335 bool multiple;
336} CheckFdcState;
337
338static int check_fdc(Object *obj, void *opaque)
339{
340 CheckFdcState *state = opaque;
341 Object *fdc;
342 uint32_t iobase;
343 Error *local_err = NULL;
344
345 fdc = object_dynamic_cast(obj, TYPE_ISA_FDC);
346 if (!fdc) {
347 return 0;
348 }
349
350 iobase = object_property_get_int(obj, "iobase", &local_err);
351 if (local_err || iobase != 0x3f0) {
352 error_free(local_err);
353 return 0;
354 }
355
356 if (state->floppy) {
357 state->multiple = true;
358 } else {
359 state->floppy = ISA_DEVICE(obj);
360 }
361 return 0;
362}
363
364static const char * const fdc_container_path[] = {
365 "/unattached", "/peripheral", "/peripheral-anon"
366};
367
424e4a87
RK
368/*
369 * Locate the FDC at IO address 0x3f0, in order to configure the CMOS registers
370 * and ACPI objects.
371 */
372ISADevice *pc_find_fdc0(void)
373{
374 int i;
375 Object *container;
376 CheckFdcState state = { 0 };
377
378 for (i = 0; i < ARRAY_SIZE(fdc_container_path); i++) {
379 container = container_get(qdev_get_machine(), fdc_container_path[i]);
380 object_child_foreach(container, check_fdc, &state);
381 }
382
383 if (state.multiple) {
384 error_report("warning: multiple floppy disk controllers with "
433672b0
MA
385 "iobase=0x3f0 have been found");
386 error_printf("the one being picked for CMOS setup might not reflect "
7ea7d36e 387 "your intent\n");
424e4a87
RK
388 }
389
390 return state.floppy;
391}
392
c0897e0c
MA
393static void pc_cmos_init_late(void *opaque)
394{
395 pc_cmos_init_late_arg *arg = opaque;
396 ISADevice *s = arg->rtc_state;
9139046c
MA
397 int16_t cylinders;
398 int8_t heads, sectors;
c0897e0c 399 int val;
2adc99b2 400 int i, trans;
c0897e0c 401
9139046c 402 val = 0;
272f0428
CP
403 if (arg->idebus[0] && ide_get_geometry(arg->idebus[0], 0,
404 &cylinders, &heads, &sectors) >= 0) {
9139046c
MA
405 cmos_init_hd(s, 0x19, 0x1b, cylinders, heads, sectors);
406 val |= 0xf0;
407 }
272f0428
CP
408 if (arg->idebus[0] && ide_get_geometry(arg->idebus[0], 1,
409 &cylinders, &heads, &sectors) >= 0) {
9139046c
MA
410 cmos_init_hd(s, 0x1a, 0x24, cylinders, heads, sectors);
411 val |= 0x0f;
412 }
413 rtc_set_memory(s, 0x12, val);
c0897e0c
MA
414
415 val = 0;
416 for (i = 0; i < 4; i++) {
9139046c
MA
417 /* NOTE: ide_get_geometry() returns the physical
418 geometry. It is always such that: 1 <= sects <= 63, 1
419 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
420 geometry can be different if a translation is done. */
272f0428
CP
421 if (arg->idebus[i / 2] &&
422 ide_get_geometry(arg->idebus[i / 2], i % 2,
9139046c 423 &cylinders, &heads, &sectors) >= 0) {
2adc99b2
MA
424 trans = ide_get_bios_chs_trans(arg->idebus[i / 2], i % 2) - 1;
425 assert((trans & ~3) == 0);
426 val |= trans << (i * 2);
c0897e0c
MA
427 }
428 }
429 rtc_set_memory(s, 0x39, val);
430
424e4a87 431 pc_cmos_init_floppy(s, pc_find_fdc0());
b86f4613 432
c0897e0c
MA
433 qemu_unregister_reset(pc_cmos_init_late, opaque);
434}
435
23d30407 436void pc_cmos_init(PCMachineState *pcms,
220a8846 437 BusState *idebus0, BusState *idebus1,
63ffb564 438 ISADevice *s)
80cabfad 439{
7444ca4e 440 int val;
c0897e0c 441 static pc_cmos_init_late_arg arg;
b0a21b53 442
b0a21b53 443 /* various important CMOS locations needed by PC/Bochs bios */
80cabfad
FB
444
445 /* memory size */
e89001f7 446 /* base memory (first MiB) */
88076854 447 val = MIN(pcms->below_4g_mem_size / 1024, 640);
333190eb
FB
448 rtc_set_memory(s, 0x15, val);
449 rtc_set_memory(s, 0x16, val >> 8);
e89001f7 450 /* extended memory (next 64MiB) */
88076854
EH
451 if (pcms->below_4g_mem_size > 1024 * 1024) {
452 val = (pcms->below_4g_mem_size - 1024 * 1024) / 1024;
e89001f7
MA
453 } else {
454 val = 0;
455 }
80cabfad
FB
456 if (val > 65535)
457 val = 65535;
b0a21b53
FB
458 rtc_set_memory(s, 0x17, val);
459 rtc_set_memory(s, 0x18, val >> 8);
460 rtc_set_memory(s, 0x30, val);
461 rtc_set_memory(s, 0x31, val >> 8);
e89001f7 462 /* memory between 16MiB and 4GiB */
88076854
EH
463 if (pcms->below_4g_mem_size > 16 * 1024 * 1024) {
464 val = (pcms->below_4g_mem_size - 16 * 1024 * 1024) / 65536;
e89001f7 465 } else {
9da98861 466 val = 0;
e89001f7 467 }
80cabfad
FB
468 if (val > 65535)
469 val = 65535;
b0a21b53
FB
470 rtc_set_memory(s, 0x34, val);
471 rtc_set_memory(s, 0x35, val >> 8);
e89001f7 472 /* memory above 4GiB */
88076854 473 val = pcms->above_4g_mem_size / 65536;
e89001f7
MA
474 rtc_set_memory(s, 0x5b, val);
475 rtc_set_memory(s, 0x5c, val >> 8);
476 rtc_set_memory(s, 0x5d, val >> 16);
3b46e624 477
23d30407 478 object_property_add_link(OBJECT(pcms), "rtc_state",
2d996150 479 TYPE_ISA_DEVICE,
ec68007a 480 (Object **)&pcms->rtc,
2d996150
GZ
481 object_property_allow_set_link,
482 OBJ_PROP_LINK_UNREF_ON_RELEASE, &error_abort);
23d30407 483 object_property_set_link(OBJECT(pcms), OBJECT(s),
2d996150 484 "rtc_state", &error_abort);
298e01b6 485
007b0657 486 set_boot_dev(s, MACHINE(pcms)->boot_order, &error_fatal);
80cabfad 487
b0a21b53 488 val = 0;
b0a21b53
FB
489 val |= 0x02; /* FPU is there */
490 val |= 0x04; /* PS/2 mouse installed */
491 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
492
b86f4613 493 /* hard drives and FDC */
c0897e0c 494 arg.rtc_state = s;
9139046c
MA
495 arg.idebus[0] = idebus0;
496 arg.idebus[1] = idebus1;
c0897e0c 497 qemu_register_reset(pc_cmos_init_late, &arg);
80cabfad
FB
498}
499
a0881c64
AF
500#define TYPE_PORT92 "port92"
501#define PORT92(obj) OBJECT_CHECK(Port92State, (obj), TYPE_PORT92)
502
4b78a802
BS
503/* port 92 stuff: could be split off */
504typedef struct Port92State {
a0881c64
AF
505 ISADevice parent_obj;
506
23af670e 507 MemoryRegion io;
4b78a802 508 uint8_t outport;
d812b3d6 509 qemu_irq a20_out;
4b78a802
BS
510} Port92State;
511
93ef4192
AG
512static void port92_write(void *opaque, hwaddr addr, uint64_t val,
513 unsigned size)
4b78a802
BS
514{
515 Port92State *s = opaque;
4700a316 516 int oldval = s->outport;
4b78a802 517
c5539cb4 518 DPRINTF("port92: write 0x%02" PRIx64 "\n", val);
4b78a802 519 s->outport = val;
d812b3d6 520 qemu_set_irq(s->a20_out, (val >> 1) & 1);
4700a316 521 if ((val & 1) && !(oldval & 1)) {
4b78a802
BS
522 qemu_system_reset_request();
523 }
524}
525
93ef4192
AG
526static uint64_t port92_read(void *opaque, hwaddr addr,
527 unsigned size)
4b78a802
BS
528{
529 Port92State *s = opaque;
530 uint32_t ret;
531
532 ret = s->outport;
533 DPRINTF("port92: read 0x%02x\n", ret);
534 return ret;
535}
536
d80fe99d 537static void port92_init(ISADevice *dev, qemu_irq a20_out)
4b78a802 538{
d80fe99d 539 qdev_connect_gpio_out_named(DEVICE(dev), PORT92_A20_LINE, 0, a20_out);
4b78a802
BS
540}
541
542static const VMStateDescription vmstate_port92_isa = {
543 .name = "port92",
544 .version_id = 1,
545 .minimum_version_id = 1,
d49805ae 546 .fields = (VMStateField[]) {
4b78a802
BS
547 VMSTATE_UINT8(outport, Port92State),
548 VMSTATE_END_OF_LIST()
549 }
550};
551
552static void port92_reset(DeviceState *d)
553{
a0881c64 554 Port92State *s = PORT92(d);
4b78a802
BS
555
556 s->outport &= ~1;
557}
558
23af670e 559static const MemoryRegionOps port92_ops = {
93ef4192
AG
560 .read = port92_read,
561 .write = port92_write,
562 .impl = {
563 .min_access_size = 1,
564 .max_access_size = 1,
565 },
566 .endianness = DEVICE_LITTLE_ENDIAN,
23af670e
RH
567};
568
db895a1e 569static void port92_initfn(Object *obj)
4b78a802 570{
db895a1e 571 Port92State *s = PORT92(obj);
4b78a802 572
1437c94b 573 memory_region_init_io(&s->io, OBJECT(s), &port92_ops, s, "port92", 1);
23af670e 574
4b78a802 575 s->outport = 0;
d812b3d6
EV
576
577 qdev_init_gpio_out_named(DEVICE(obj), &s->a20_out, PORT92_A20_LINE, 1);
db895a1e
AF
578}
579
580static void port92_realizefn(DeviceState *dev, Error **errp)
581{
582 ISADevice *isadev = ISA_DEVICE(dev);
583 Port92State *s = PORT92(dev);
584
585 isa_register_ioport(isadev, &s->io, 0x92);
4b78a802
BS
586}
587
8f04ee08
AL
588static void port92_class_initfn(ObjectClass *klass, void *data)
589{
39bffca2 590 DeviceClass *dc = DEVICE_CLASS(klass);
db895a1e 591
db895a1e 592 dc->realize = port92_realizefn;
39bffca2
AL
593 dc->reset = port92_reset;
594 dc->vmsd = &vmstate_port92_isa;
f3b17640
MA
595 /*
596 * Reason: unlike ordinary ISA devices, this one needs additional
597 * wiring: its A20 output line needs to be wired up by
598 * port92_init().
599 */
600 dc->cannot_instantiate_with_device_add_yet = true;
8f04ee08
AL
601}
602
8c43a6f0 603static const TypeInfo port92_info = {
a0881c64 604 .name = TYPE_PORT92,
39bffca2
AL
605 .parent = TYPE_ISA_DEVICE,
606 .instance_size = sizeof(Port92State),
db895a1e 607 .instance_init = port92_initfn,
39bffca2 608 .class_init = port92_class_initfn,
4b78a802
BS
609};
610
83f7d43a 611static void port92_register_types(void)
4b78a802 612{
39bffca2 613 type_register_static(&port92_info);
4b78a802 614}
83f7d43a
AF
615
616type_init(port92_register_types)
4b78a802 617
956a3e6b 618static void handle_a20_line_change(void *opaque, int irq, int level)
59b8ad81 619{
cc36a7a2 620 X86CPU *cpu = opaque;
e1a23744 621
956a3e6b 622 /* XXX: send to all CPUs ? */
4b78a802 623 /* XXX: add logic to handle multiple A20 line sources */
cc36a7a2 624 x86_cpu_set_a20(cpu, level);
e1a23744
FB
625}
626
4c5b10b7
JS
627int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
628{
7d67110f 629 int index = le32_to_cpu(e820_reserve.count);
4c5b10b7
JS
630 struct e820_entry *entry;
631
7d67110f
GH
632 if (type != E820_RAM) {
633 /* old FW_CFG_E820_TABLE entry -- reservations only */
634 if (index >= E820_NR_ENTRIES) {
635 return -EBUSY;
636 }
637 entry = &e820_reserve.entry[index++];
638
639 entry->address = cpu_to_le64(address);
640 entry->length = cpu_to_le64(length);
641 entry->type = cpu_to_le32(type);
642
643 e820_reserve.count = cpu_to_le32(index);
644 }
4c5b10b7 645
7d67110f 646 /* new "etc/e820" file -- include ram too */
ab3ad07f 647 e820_table = g_renew(struct e820_entry, e820_table, e820_entries + 1);
7d67110f
GH
648 e820_table[e820_entries].address = cpu_to_le64(address);
649 e820_table[e820_entries].length = cpu_to_le64(length);
650 e820_table[e820_entries].type = cpu_to_le32(type);
651 e820_entries++;
4c5b10b7 652
7d67110f 653 return e820_entries;
4c5b10b7
JS
654}
655
7bf8ef19
GS
656int e820_get_num_entries(void)
657{
658 return e820_entries;
659}
660
661bool e820_get_entry(int idx, uint32_t type, uint64_t *address, uint64_t *length)
662{
663 if (idx < e820_entries && e820_table[idx].type == cpu_to_le32(type)) {
664 *address = le64_to_cpu(e820_table[idx].address);
665 *length = le64_to_cpu(e820_table[idx].length);
666 return true;
667 }
668 return false;
669}
670
54a40293
EH
671/* Enables contiguous-apic-ID mode, for compatibility */
672static bool compat_apic_id_mode;
673
674void enable_compat_apic_id_mode(void)
675{
676 compat_apic_id_mode = true;
677}
678
679/* Calculates initial APIC ID for a specific CPU index
680 *
681 * Currently we need to be able to calculate the APIC ID from the CPU index
682 * alone (without requiring a CPU object), as the QEMU<->Seabios interfaces have
683 * no concept of "CPU index", and the NUMA tables on fw_cfg need the APIC ID of
684 * all CPUs up to max_cpus.
685 */
686static uint32_t x86_cpu_apic_id_from_index(unsigned int cpu_index)
687{
688 uint32_t correct_id;
689 static bool warned;
690
691 correct_id = x86_apicid_from_cpu_idx(smp_cores, smp_threads, cpu_index);
692 if (compat_apic_id_mode) {
b1c12027 693 if (cpu_index != correct_id && !warned && !qtest_enabled()) {
54a40293
EH
694 error_report("APIC IDs set in compatibility mode, "
695 "CPU topology won't match the configuration");
696 warned = true;
697 }
698 return cpu_index;
699 } else {
700 return correct_id;
701 }
702}
703
f2098f48 704static void pc_build_smbios(PCMachineState *pcms)
80cabfad 705{
c97294ec
GS
706 uint8_t *smbios_tables, *smbios_anchor;
707 size_t smbios_tables_len, smbios_anchor_len;
89cc4a27
WH
708 struct smbios_phys_mem_area *mem_array;
709 unsigned i, array_count;
f2098f48
IM
710 X86CPU *cpu = X86_CPU(pcms->possible_cpus->cpus[0].cpu);
711
712 /* tell smbios about cpuid version and features */
713 smbios_set_cpuid(cpu->env.cpuid_version, cpu->env.features[FEAT_1_EDX]);
5fd0a9d4
WH
714
715 smbios_tables = smbios_get_table_legacy(&smbios_tables_len);
716 if (smbios_tables) {
f2098f48 717 fw_cfg_add_bytes(pcms->fw_cfg, FW_CFG_SMBIOS_ENTRIES,
5fd0a9d4
WH
718 smbios_tables, smbios_tables_len);
719 }
720
89cc4a27
WH
721 /* build the array of physical mem area from e820 table */
722 mem_array = g_malloc0(sizeof(*mem_array) * e820_get_num_entries());
723 for (i = 0, array_count = 0; i < e820_get_num_entries(); i++) {
724 uint64_t addr, len;
725
726 if (e820_get_entry(i, E820_RAM, &addr, &len)) {
727 mem_array[array_count].address = addr;
728 mem_array[array_count].length = len;
729 array_count++;
730 }
731 }
732 smbios_get_tables(mem_array, array_count,
733 &smbios_tables, &smbios_tables_len,
5fd0a9d4 734 &smbios_anchor, &smbios_anchor_len);
89cc4a27
WH
735 g_free(mem_array);
736
5fd0a9d4 737 if (smbios_anchor) {
f2098f48 738 fw_cfg_add_file(pcms->fw_cfg, "etc/smbios/smbios-tables",
5fd0a9d4 739 smbios_tables, smbios_tables_len);
f2098f48 740 fw_cfg_add_file(pcms->fw_cfg, "etc/smbios/smbios-anchor",
5fd0a9d4
WH
741 smbios_anchor, smbios_anchor_len);
742 }
743}
744
ebde2465 745static FWCfgState *bochs_bios_init(AddressSpace *as, PCMachineState *pcms)
5fd0a9d4
WH
746{
747 FWCfgState *fw_cfg;
11c2fd3e
AL
748 uint64_t *numa_fw_cfg;
749 int i, j;
3cce6243 750
305ae888 751 fw_cfg = fw_cfg_init_io_dma(FW_CFG_IO_BASE, FW_CFG_IO_BASE + 4, as);
e3cadac0 752 fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, pcms->boot_cpus);
c886fc4c 753
1d934e89
EH
754 /* FW_CFG_MAX_CPUS is a bit confusing/problematic on x86:
755 *
a3abd0f2
IM
756 * For machine types prior to 1.8, SeaBIOS needs FW_CFG_MAX_CPUS for
757 * building MPTable, ACPI MADT, ACPI CPU hotplug and ACPI SRAT table,
758 * that tables are based on xAPIC ID and QEMU<->SeaBIOS interface
759 * for CPU hotplug also uses APIC ID and not "CPU index".
760 * This means that FW_CFG_MAX_CPUS is not the "maximum number of CPUs",
761 * but the "limit to the APIC ID values SeaBIOS may see".
1d934e89 762 *
a3abd0f2
IM
763 * So for compatibility reasons with old BIOSes we are stuck with
764 * "etc/max-cpus" actually being apic_id_limit
1d934e89 765 */
ebde2465 766 fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)pcms->apic_id_limit);
905fdcb5 767 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
089da572
MA
768 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES,
769 acpi_tables, acpi_tables_len);
9b5b76d4 770 fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override());
b6f6e3d3 771
089da572 772 fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE,
7d67110f
GH
773 &e820_reserve, sizeof(e820_reserve));
774 fw_cfg_add_file(fw_cfg, "etc/e820", e820_table,
775 sizeof(struct e820_entry) * e820_entries);
11c2fd3e 776
089da572 777 fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, &hpet_cfg, sizeof(hpet_cfg));
11c2fd3e
AL
778 /* allocate memory for the NUMA channel: one (64bit) word for the number
779 * of nodes, one word for each VCPU->node and one word for each node to
780 * hold the amount of memory.
781 */
ebde2465 782 numa_fw_cfg = g_new0(uint64_t, 1 + pcms->apic_id_limit + nb_numa_nodes);
11c2fd3e 783 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
991dfefd 784 for (i = 0; i < max_cpus; i++) {
1d934e89 785 unsigned int apic_id = x86_cpu_apic_id_from_index(i);
ebde2465 786 assert(apic_id < pcms->apic_id_limit);
6bea1ddf
IM
787 j = numa_get_node_for_cpu(i);
788 if (j < nb_numa_nodes) {
789 numa_fw_cfg[apic_id + 1] = cpu_to_le64(j);
11c2fd3e
AL
790 }
791 }
792 for (i = 0; i < nb_numa_nodes; i++) {
ebde2465
IM
793 numa_fw_cfg[pcms->apic_id_limit + 1 + i] =
794 cpu_to_le64(numa_info[i].node_mem);
11c2fd3e 795 }
089da572 796 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, numa_fw_cfg,
ebde2465 797 (1 + pcms->apic_id_limit + nb_numa_nodes) *
1d934e89 798 sizeof(*numa_fw_cfg));
bf483392
AG
799
800 return fw_cfg;
80cabfad
FB
801}
802
642a4f96
TS
803static long get_file_size(FILE *f)
804{
805 long where, size;
806
807 /* XXX: on Unix systems, using fstat() probably makes more sense */
808
809 where = ftell(f);
810 fseek(f, 0, SEEK_END);
811 size = ftell(f);
812 fseek(f, where, SEEK_SET);
813
814 return size;
815}
816
3cbeb524
AB
817/* setup_data types */
818#define SETUP_NONE 0
819#define SETUP_E820_EXT 1
820#define SETUP_DTB 2
821#define SETUP_PCI 3
822#define SETUP_EFI 4
823
824struct setup_data {
825 uint64_t next;
826 uint32_t type;
827 uint32_t len;
828 uint8_t data[0];
829} __attribute__((packed));
830
df1f79fd
EH
831static void load_linux(PCMachineState *pcms,
832 FWCfgState *fw_cfg)
642a4f96
TS
833{
834 uint16_t protocol;
5cea8590 835 int setup_size, kernel_size, initrd_size = 0, cmdline_size;
3cbeb524 836 int dtb_size, setup_data_offset;
642a4f96 837 uint32_t initrd_max;
57a46d05 838 uint8_t header[8192], *setup, *kernel, *initrd_data;
a8170e5e 839 hwaddr real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
45a50b16 840 FILE *f;
bf4e5d92 841 char *vmode;
df1f79fd 842 MachineState *machine = MACHINE(pcms);
cd4040ec 843 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
3cbeb524 844 struct setup_data *setup_data;
df1f79fd
EH
845 const char *kernel_filename = machine->kernel_filename;
846 const char *initrd_filename = machine->initrd_filename;
3cbeb524 847 const char *dtb_filename = machine->dtb;
df1f79fd 848 const char *kernel_cmdline = machine->kernel_cmdline;
642a4f96
TS
849
850 /* Align to 16 bytes as a paranoia measure */
851 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
852
853 /* load the kernel header */
854 f = fopen(kernel_filename, "rb");
855 if (!f || !(kernel_size = get_file_size(f)) ||
0f9d76e5
LG
856 fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
857 MIN(ARRAY_SIZE(header), kernel_size)) {
858 fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
859 kernel_filename, strerror(errno));
860 exit(1);
642a4f96
TS
861 }
862
863 /* kernel protocol version */
bc4edd79 864#if 0
642a4f96 865 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
bc4edd79 866#endif
0f9d76e5
LG
867 if (ldl_p(header+0x202) == 0x53726448) {
868 protocol = lduw_p(header+0x206);
869 } else {
870 /* This looks like a multiboot kernel. If it is, let's stop
871 treating it like a Linux kernel. */
52001445 872 if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
0f9d76e5 873 kernel_cmdline, kernel_size, header)) {
82663ee2 874 return;
0f9d76e5
LG
875 }
876 protocol = 0;
f16408df 877 }
642a4f96
TS
878
879 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
0f9d76e5
LG
880 /* Low kernel */
881 real_addr = 0x90000;
882 cmdline_addr = 0x9a000 - cmdline_size;
883 prot_addr = 0x10000;
642a4f96 884 } else if (protocol < 0x202) {
0f9d76e5
LG
885 /* High but ancient kernel */
886 real_addr = 0x90000;
887 cmdline_addr = 0x9a000 - cmdline_size;
888 prot_addr = 0x100000;
642a4f96 889 } else {
0f9d76e5
LG
890 /* High and recent kernel */
891 real_addr = 0x10000;
892 cmdline_addr = 0x20000;
893 prot_addr = 0x100000;
642a4f96
TS
894 }
895
bc4edd79 896#if 0
642a4f96 897 fprintf(stderr,
0f9d76e5
LG
898 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
899 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
900 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
901 real_addr,
902 cmdline_addr,
903 prot_addr);
bc4edd79 904#endif
642a4f96
TS
905
906 /* highest address for loading the initrd */
0f9d76e5
LG
907 if (protocol >= 0x203) {
908 initrd_max = ldl_p(header+0x22c);
909 } else {
910 initrd_max = 0x37ffffff;
911 }
642a4f96 912
cd4040ec
EH
913 if (initrd_max >= pcms->below_4g_mem_size - pcmc->acpi_data_size) {
914 initrd_max = pcms->below_4g_mem_size - pcmc->acpi_data_size - 1;
927766c7 915 }
642a4f96 916
57a46d05
AG
917 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
918 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
96f80586 919 fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, kernel_cmdline);
642a4f96
TS
920
921 if (protocol >= 0x202) {
0f9d76e5 922 stl_p(header+0x228, cmdline_addr);
642a4f96 923 } else {
0f9d76e5
LG
924 stw_p(header+0x20, 0xA33F);
925 stw_p(header+0x22, cmdline_addr-real_addr);
642a4f96
TS
926 }
927
bf4e5d92
PT
928 /* handle vga= parameter */
929 vmode = strstr(kernel_cmdline, "vga=");
930 if (vmode) {
931 unsigned int video_mode;
932 /* skip "vga=" */
933 vmode += 4;
934 if (!strncmp(vmode, "normal", 6)) {
935 video_mode = 0xffff;
936 } else if (!strncmp(vmode, "ext", 3)) {
937 video_mode = 0xfffe;
938 } else if (!strncmp(vmode, "ask", 3)) {
939 video_mode = 0xfffd;
940 } else {
941 video_mode = strtol(vmode, NULL, 0);
942 }
943 stw_p(header+0x1fa, video_mode);
944 }
945
642a4f96 946 /* loader type */
5cbdb3a3 947 /* High nybble = B reserved for QEMU; low nybble is revision number.
642a4f96
TS
948 If this code is substantially changed, you may want to consider
949 incrementing the revision. */
0f9d76e5
LG
950 if (protocol >= 0x200) {
951 header[0x210] = 0xB0;
952 }
642a4f96
TS
953 /* heap */
954 if (protocol >= 0x201) {
0f9d76e5
LG
955 header[0x211] |= 0x80; /* CAN_USE_HEAP */
956 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
642a4f96
TS
957 }
958
959 /* load initrd */
960 if (initrd_filename) {
0f9d76e5
LG
961 if (protocol < 0x200) {
962 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
963 exit(1);
964 }
642a4f96 965
0f9d76e5 966 initrd_size = get_image_size(initrd_filename);
d6fa4b77 967 if (initrd_size < 0) {
7454e51d
MT
968 fprintf(stderr, "qemu: error reading initrd %s: %s\n",
969 initrd_filename, strerror(errno));
d6fa4b77
MK
970 exit(1);
971 }
972
45a50b16 973 initrd_addr = (initrd_max-initrd_size) & ~4095;
57a46d05 974
7267c094 975 initrd_data = g_malloc(initrd_size);
57a46d05
AG
976 load_image(initrd_filename, initrd_data);
977
978 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
979 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
980 fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
642a4f96 981
0f9d76e5
LG
982 stl_p(header+0x218, initrd_addr);
983 stl_p(header+0x21c, initrd_size);
642a4f96
TS
984 }
985
45a50b16 986 /* load kernel and setup */
642a4f96 987 setup_size = header[0x1f1];
0f9d76e5
LG
988 if (setup_size == 0) {
989 setup_size = 4;
990 }
642a4f96 991 setup_size = (setup_size+1)*512;
ec5fd402
PB
992 if (setup_size > kernel_size) {
993 fprintf(stderr, "qemu: invalid kernel header\n");
994 exit(1);
995 }
45a50b16 996 kernel_size -= setup_size;
642a4f96 997
7267c094
AL
998 setup = g_malloc(setup_size);
999 kernel = g_malloc(kernel_size);
45a50b16 1000 fseek(f, 0, SEEK_SET);
5a41ecc5
KS
1001 if (fread(setup, 1, setup_size, f) != setup_size) {
1002 fprintf(stderr, "fread() failed\n");
1003 exit(1);
1004 }
1005 if (fread(kernel, 1, kernel_size, f) != kernel_size) {
1006 fprintf(stderr, "fread() failed\n");
1007 exit(1);
1008 }
642a4f96 1009 fclose(f);
3cbeb524
AB
1010
1011 /* append dtb to kernel */
1012 if (dtb_filename) {
1013 if (protocol < 0x209) {
1014 fprintf(stderr, "qemu: Linux kernel too old to load a dtb\n");
1015 exit(1);
1016 }
1017
1018 dtb_size = get_image_size(dtb_filename);
1019 if (dtb_size <= 0) {
1020 fprintf(stderr, "qemu: error reading dtb %s: %s\n",
1021 dtb_filename, strerror(errno));
1022 exit(1);
1023 }
1024
1025 setup_data_offset = QEMU_ALIGN_UP(kernel_size, 16);
1026 kernel_size = setup_data_offset + sizeof(struct setup_data) + dtb_size;
1027 kernel = g_realloc(kernel, kernel_size);
1028
1029 stq_p(header+0x250, prot_addr + setup_data_offset);
1030
1031 setup_data = (struct setup_data *)(kernel + setup_data_offset);
1032 setup_data->next = 0;
1033 setup_data->type = cpu_to_le32(SETUP_DTB);
1034 setup_data->len = cpu_to_le32(dtb_size);
1035
1036 load_image_size(dtb_filename, setup_data->data, dtb_size);
1037 }
1038
45a50b16 1039 memcpy(setup, header, MIN(sizeof(header), setup_size));
57a46d05
AG
1040
1041 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
1042 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
1043 fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
1044
1045 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
1046 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
1047 fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
1048
b2a575a1
MM
1049 if (fw_cfg_dma_enabled(fw_cfg)) {
1050 option_rom[nb_option_roms].name = "linuxboot_dma.bin";
1051 option_rom[nb_option_roms].bootindex = 0;
1052 } else {
1053 option_rom[nb_option_roms].name = "linuxboot.bin";
1054 option_rom[nb_option_roms].bootindex = 0;
1055 }
57a46d05 1056 nb_option_roms++;
642a4f96
TS
1057}
1058
b41a2cd1
FB
1059#define NE2000_NB_MAX 6
1060
675d6f82
BS
1061static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
1062 0x280, 0x380 };
1063static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
b41a2cd1 1064
48a18b3c 1065void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd)
a41b2ff2
PB
1066{
1067 static int nb_ne2k = 0;
1068
1069 if (nb_ne2k == NE2000_NB_MAX)
1070 return;
48a18b3c 1071 isa_ne2000_init(bus, ne2000_io[nb_ne2k],
9453c5bc 1072 ne2000_irq[nb_ne2k], nd);
a41b2ff2
PB
1073 nb_ne2k++;
1074}
1075
92a16d7a 1076DeviceState *cpu_get_current_apic(void)
0e26b7b8 1077{
4917cf44
AF
1078 if (current_cpu) {
1079 X86CPU *cpu = X86_CPU(current_cpu);
02e51483 1080 return cpu->apic_state;
0e26b7b8
BS
1081 } else {
1082 return NULL;
1083 }
1084}
1085
845773ab 1086void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
53b67b30 1087{
c3affe56 1088 X86CPU *cpu = opaque;
53b67b30
BS
1089
1090 if (level) {
c3affe56 1091 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_SMI);
53b67b30
BS
1092 }
1093}
1094
074281d6 1095static void pc_new_cpu(const char *typename, int64_t apic_id, Error **errp)
31050930 1096{
074281d6 1097 Object *cpu = NULL;
31050930
IM
1098 Error *local_err = NULL;
1099
074281d6 1100 cpu = object_new(typename);
31050930 1101
074281d6
IM
1102 object_property_set_int(cpu, apic_id, "apic-id", &local_err);
1103 object_property_set_bool(cpu, true, "realized", &local_err);
31050930 1104
074281d6 1105 object_unref(cpu);
31050930 1106 if (local_err) {
31050930
IM
1107 error_propagate(errp, local_err);
1108 }
31050930
IM
1109}
1110
c649983b
IM
1111void pc_hot_add_cpu(const int64_t id, Error **errp)
1112{
6aff24c6
IM
1113 ObjectClass *oc;
1114 PCMachineState *pcms = PC_MACHINE(qdev_get_machine());
c649983b 1115 int64_t apic_id = x86_cpu_apic_id_from_index(id);
0e3bd562 1116 Error *local_err = NULL;
c649983b 1117
8de433cb
IM
1118 if (id < 0) {
1119 error_setg(errp, "Invalid CPU id: %" PRIi64, id);
1120 return;
1121 }
1122
5ff020b7
EH
1123 if (apic_id >= ACPI_CPU_HOTPLUG_ID_LIMIT) {
1124 error_setg(errp, "Unable to add CPU: %" PRIi64
1125 ", resulting APIC ID (%" PRIi64 ") is too large",
1126 id, apic_id);
1127 return;
1128 }
1129
6aff24c6
IM
1130 assert(pcms->possible_cpus->cpus[0].cpu); /* BSP is always present */
1131 oc = OBJECT_CLASS(CPU_GET_CLASS(pcms->possible_cpus->cpus[0].cpu));
074281d6 1132 pc_new_cpu(object_class_get_name(oc), apic_id, &local_err);
0e3bd562
AF
1133 if (local_err) {
1134 error_propagate(errp, local_err);
1135 return;
1136 }
c649983b
IM
1137}
1138
4884b7bf 1139void pc_cpus_init(PCMachineState *pcms)
70166477
IY
1140{
1141 int i;
6aff24c6
IM
1142 CPUClass *cc;
1143 ObjectClass *oc;
1144 const char *typename;
1145 gchar **model_pieces;
4884b7bf 1146 MachineState *machine = MACHINE(pcms);
70166477
IY
1147
1148 /* init CPUs */
4884b7bf 1149 if (machine->cpu_model == NULL) {
70166477 1150#ifdef TARGET_X86_64
4884b7bf 1151 machine->cpu_model = "qemu64";
70166477 1152#else
4884b7bf 1153 machine->cpu_model = "qemu32";
70166477
IY
1154#endif
1155 }
1156
6aff24c6
IM
1157 model_pieces = g_strsplit(machine->cpu_model, ",", 2);
1158 if (!model_pieces[0]) {
1159 error_report("Invalid/empty CPU model name");
1160 exit(1);
1161 }
1162
1163 oc = cpu_class_by_name(TYPE_X86_CPU, model_pieces[0]);
1164 if (oc == NULL) {
1165 error_report("Unable to find CPU definition: %s", model_pieces[0]);
1166 exit(1);
1167 }
1168 typename = object_class_get_name(oc);
1169 cc = CPU_CLASS(oc);
1170 cc->parse_features(typename, model_pieces[1], &error_fatal);
1171 g_strfreev(model_pieces);
1172
ebde2465
IM
1173 /* Calculates the limit to CPU APIC ID values
1174 *
1175 * Limit for the APIC ID value, so that all
1176 * CPU APIC IDs are < pcms->apic_id_limit.
1177 *
1178 * This is used for FW_CFG_MAX_CPUS. See comments on bochs_bios_init().
1179 */
1180 pcms->apic_id_limit = x86_cpu_apic_id_from_index(max_cpus - 1) + 1;
3811ef14
IM
1181 pcms->possible_cpus = g_malloc0(sizeof(CPUArchIdList) +
1182 sizeof(CPUArchId) * max_cpus);
1183 for (i = 0; i < max_cpus; i++) {
1184 pcms->possible_cpus->cpus[i].arch_id = x86_cpu_apic_id_from_index(i);
1185 pcms->possible_cpus->len++;
1186 if (i < smp_cpus) {
074281d6 1187 pc_new_cpu(typename, x86_cpu_apic_id_from_index(i), &error_fatal);
3811ef14 1188 }
70166477
IY
1189 }
1190}
1191
217f1b4a
HZ
1192static void pc_build_feature_control_file(PCMachineState *pcms)
1193{
1194 X86CPU *cpu = X86_CPU(pcms->possible_cpus->cpus[0].cpu);
1195 CPUX86State *env = &cpu->env;
1196 uint32_t unused, ecx, edx;
1197 uint64_t feature_control_bits = 0;
1198 uint64_t *val;
1199
1200 cpu_x86_cpuid(env, 1, 0, &unused, &unused, &ecx, &edx);
1201 if (ecx & CPUID_EXT_VMX) {
1202 feature_control_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
1203 }
1204
1205 if ((edx & (CPUID_EXT2_MCE | CPUID_EXT2_MCA)) ==
1206 (CPUID_EXT2_MCE | CPUID_EXT2_MCA) &&
1207 (env->mcg_cap & MCG_LMCE_P)) {
1208 feature_control_bits |= FEATURE_CONTROL_LMCE;
1209 }
1210
1211 if (!feature_control_bits) {
1212 return;
1213 }
1214
1215 val = g_malloc(sizeof(*val));
1216 *val = cpu_to_le64(feature_control_bits | FEATURE_CONTROL_LOCKED);
1217 fw_cfg_add_file(pcms->fw_cfg, "etc/msr_feature_control", val, sizeof(*val));
1218}
1219
e3cadac0
IM
1220static void rtc_set_cpus_count(ISADevice *rtc, uint16_t cpus_count)
1221{
1222 if (cpus_count > 0xff) {
1223 /* If the number of CPUs can't be represented in 8 bits, the
1224 * BIOS must use "FW_CFG_NB_CPUS". Set RTC field to 0 just
1225 * to make old BIOSes fail more predictably.
1226 */
1227 rtc_set_memory(rtc, 0x5f, 0);
1228 } else {
1229 rtc_set_memory(rtc, 0x5f, cpus_count - 1);
1230 }
1231}
1232
3459a625 1233static
9ebeed0c 1234void pc_machine_done(Notifier *notifier, void *data)
3459a625 1235{
9ebeed0c
EH
1236 PCMachineState *pcms = container_of(notifier,
1237 PCMachineState, machine_done);
1238 PCIBus *bus = pcms->bus;
2118196b 1239
ba157b69 1240 /* set the number of CPUs */
e3cadac0 1241 rtc_set_cpus_count(pcms->rtc, pcms->boot_cpus);
ba157b69 1242
2118196b
MA
1243 if (bus) {
1244 int extra_hosts = 0;
1245
1246 QLIST_FOREACH(bus, &bus->child, sibling) {
1247 /* look for expander root buses */
1248 if (pci_bus_is_root(bus)) {
1249 extra_hosts++;
1250 }
1251 }
f264d360 1252 if (extra_hosts && pcms->fw_cfg) {
2118196b
MA
1253 uint64_t *val = g_malloc(sizeof(*val));
1254 *val = cpu_to_le64(extra_hosts);
f264d360 1255 fw_cfg_add_file(pcms->fw_cfg,
2118196b
MA
1256 "etc/extra-pci-roots", val, sizeof(*val));
1257 }
1258 }
1259
bb292f5a 1260 acpi_setup();
6d42eefa 1261 if (pcms->fw_cfg) {
f2098f48 1262 pc_build_smbios(pcms);
217f1b4a 1263 pc_build_feature_control_file(pcms);
e3cadac0
IM
1264 /* update FW_CFG_NB_CPUS to account for -device added CPUs */
1265 fw_cfg_modify_i16(pcms->fw_cfg, FW_CFG_NB_CPUS, pcms->boot_cpus);
6d42eefa 1266 }
60c5e104
IM
1267
1268 if (pcms->apic_id_limit > 255) {
1269 IntelIOMMUState *iommu = INTEL_IOMMU_DEVICE(x86_iommu_get_default());
1270
1271 if (!iommu || !iommu->x86_iommu.intr_supported ||
1272 iommu->intr_eim != ON_OFF_AUTO_ON) {
1273 error_report("current -smp configuration requires "
1274 "Extended Interrupt Mode enabled. "
1275 "You can add an IOMMU using: "
1276 "-device intel-iommu,intremap=on,eim=on");
1277 exit(EXIT_FAILURE);
1278 }
1279 }
3459a625
MT
1280}
1281
e4e8ba04 1282void pc_guest_info_init(PCMachineState *pcms)
3459a625 1283{
1f3aba37 1284 int i;
b20c9bd5 1285
dd4c2f01
EH
1286 pcms->apic_xrupt_override = kvm_allows_irq0_override();
1287 pcms->numa_nodes = nb_numa_nodes;
1288 pcms->node_mem = g_malloc0(pcms->numa_nodes *
1289 sizeof *pcms->node_mem);
8c85901e 1290 for (i = 0; i < nb_numa_nodes; i++) {
dd4c2f01 1291 pcms->node_mem[i] = numa_info[i].node_mem;
8c85901e
WG
1292 }
1293
9ebeed0c
EH
1294 pcms->machine_done.notify = pc_machine_done;
1295 qemu_add_machine_init_done_notifier(&pcms->machine_done);
3459a625
MT
1296}
1297
83d08f26
MT
1298/* setup pci memory address space mapping into system address space */
1299void pc_pci_as_mapping_init(Object *owner, MemoryRegion *system_memory,
1300 MemoryRegion *pci_address_space)
39848901 1301{
83d08f26
MT
1302 /* Set to lower priority than RAM */
1303 memory_region_add_subregion_overlap(system_memory, 0x0,
1304 pci_address_space, -1);
39848901
IM
1305}
1306
f7e4dd6c
GH
1307void pc_acpi_init(const char *default_dsdt)
1308{
c5a98cf3 1309 char *filename;
f7e4dd6c
GH
1310
1311 if (acpi_tables != NULL) {
1312 /* manually set via -acpitable, leave it alone */
1313 return;
1314 }
1315
1316 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, default_dsdt);
1317 if (filename == NULL) {
1318 fprintf(stderr, "WARNING: failed to find %s\n", default_dsdt);
c5a98cf3 1319 } else {
5bdb59a2
MA
1320 QemuOpts *opts = qemu_opts_create(qemu_find_opts("acpi"), NULL, 0,
1321 &error_abort);
c5a98cf3 1322 Error *err = NULL;
f7e4dd6c 1323
5bdb59a2 1324 qemu_opt_set(opts, "file", filename, &error_abort);
0c764a9d 1325
1a4b2666 1326 acpi_table_add_builtin(opts, &err);
c5a98cf3 1327 if (err) {
c29b77f9
MA
1328 error_reportf_err(err, "WARNING: failed to load %s: ",
1329 filename);
c5a98cf3 1330 }
c5a98cf3 1331 g_free(filename);
f7e4dd6c 1332 }
f7e4dd6c
GH
1333}
1334
7bc35e0f 1335void xen_load_linux(PCMachineState *pcms)
b33a5bbf
CL
1336{
1337 int i;
1338 FWCfgState *fw_cfg;
1339
df1f79fd 1340 assert(MACHINE(pcms)->kernel_filename != NULL);
b33a5bbf 1341
305ae888 1342 fw_cfg = fw_cfg_init_io(FW_CFG_IO_BASE);
e3cadac0 1343 fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, pcms->boot_cpus);
b33a5bbf
CL
1344 rom_set_fw(fw_cfg);
1345
df1f79fd 1346 load_linux(pcms, fw_cfg);
b33a5bbf
CL
1347 for (i = 0; i < nb_option_roms; i++) {
1348 assert(!strcmp(option_rom[i].name, "linuxboot.bin") ||
b2a575a1 1349 !strcmp(option_rom[i].name, "linuxboot_dma.bin") ||
b33a5bbf
CL
1350 !strcmp(option_rom[i].name, "multiboot.bin"));
1351 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
1352 }
f264d360 1353 pcms->fw_cfg = fw_cfg;
b33a5bbf
CL
1354}
1355
5934e216
EH
1356void pc_memory_init(PCMachineState *pcms,
1357 MemoryRegion *system_memory,
1358 MemoryRegion *rom_memory,
1359 MemoryRegion **ram_memory)
80cabfad 1360{
cbc5b5f3
JJ
1361 int linux_boot, i;
1362 MemoryRegion *ram, *option_rom_mr;
00cb2a99 1363 MemoryRegion *ram_below_4g, *ram_above_4g;
a88b362c 1364 FWCfgState *fw_cfg;
62b160c0 1365 MachineState *machine = MACHINE(pcms);
16a9e8a5 1366 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
d592d303 1367
c8d163bc
EH
1368 assert(machine->ram_size == pcms->below_4g_mem_size +
1369 pcms->above_4g_mem_size);
9521d42b
PB
1370
1371 linux_boot = (machine->kernel_filename != NULL);
80cabfad 1372
00cb2a99 1373 /* Allocate RAM. We allocate it as a single memory region and use
66a0a2cb 1374 * aliases to address portions of it, mostly for backwards compatibility
00cb2a99
AK
1375 * with older qemus that used qemu_ram_alloc().
1376 */
7267c094 1377 ram = g_malloc(sizeof(*ram));
9521d42b
PB
1378 memory_region_allocate_system_memory(ram, NULL, "pc.ram",
1379 machine->ram_size);
ae0a5466 1380 *ram_memory = ram;
7267c094 1381 ram_below_4g = g_malloc(sizeof(*ram_below_4g));
2c9b15ca 1382 memory_region_init_alias(ram_below_4g, NULL, "ram-below-4g", ram,
c8d163bc 1383 0, pcms->below_4g_mem_size);
00cb2a99 1384 memory_region_add_subregion(system_memory, 0, ram_below_4g);
c8d163bc
EH
1385 e820_add_entry(0, pcms->below_4g_mem_size, E820_RAM);
1386 if (pcms->above_4g_mem_size > 0) {
7267c094 1387 ram_above_4g = g_malloc(sizeof(*ram_above_4g));
2c9b15ca 1388 memory_region_init_alias(ram_above_4g, NULL, "ram-above-4g", ram,
c8d163bc
EH
1389 pcms->below_4g_mem_size,
1390 pcms->above_4g_mem_size);
00cb2a99
AK
1391 memory_region_add_subregion(system_memory, 0x100000000ULL,
1392 ram_above_4g);
c8d163bc 1393 e820_add_entry(0x100000000ULL, pcms->above_4g_mem_size, E820_RAM);
bbe80adf 1394 }
82b36dc3 1395
bb292f5a 1396 if (!pcmc->has_reserved_memory &&
ca8336f3 1397 (machine->ram_slots ||
9521d42b 1398 (machine->maxram_size > machine->ram_size))) {
ca8336f3
IM
1399 MachineClass *mc = MACHINE_GET_CLASS(machine);
1400
1401 error_report("\"-memory 'slots|maxmem'\" is not supported by: %s",
1402 mc->name);
1403 exit(EXIT_FAILURE);
1404 }
1405
619d11e4 1406 /* initialize hotplug memory address space */
bb292f5a 1407 if (pcmc->has_reserved_memory &&
9521d42b 1408 (machine->ram_size < machine->maxram_size)) {
619d11e4 1409 ram_addr_t hotplug_mem_size =
9521d42b 1410 machine->maxram_size - machine->ram_size;
619d11e4 1411
a0cc8856
IM
1412 if (machine->ram_slots > ACPI_MAX_RAM_SLOTS) {
1413 error_report("unsupported amount of memory slots: %"PRIu64,
1414 machine->ram_slots);
1415 exit(EXIT_FAILURE);
1416 }
1417
f2c38522
PK
1418 if (QEMU_ALIGN_UP(machine->maxram_size,
1419 TARGET_PAGE_SIZE) != machine->maxram_size) {
1420 error_report("maximum memory size must by aligned to multiple of "
1421 "%d bytes", TARGET_PAGE_SIZE);
1422 exit(EXIT_FAILURE);
1423 }
1424
a7d69ff1 1425 pcms->hotplug_memory.base =
c8d163bc 1426 ROUND_UP(0x100000000ULL + pcms->above_4g_mem_size, 1ULL << 30);
619d11e4 1427
16a9e8a5 1428 if (pcmc->enforce_aligned_dimm) {
085f8e88
IM
1429 /* size hotplug region assuming 1G page max alignment per slot */
1430 hotplug_mem_size += (1ULL << 30) * machine->ram_slots;
1431 }
1432
a7d69ff1 1433 if ((pcms->hotplug_memory.base + hotplug_mem_size) <
619d11e4
IM
1434 hotplug_mem_size) {
1435 error_report("unsupported amount of maximum memory: " RAM_ADDR_FMT,
1436 machine->maxram_size);
1437 exit(EXIT_FAILURE);
1438 }
1439
a7d69ff1 1440 memory_region_init(&pcms->hotplug_memory.mr, OBJECT(pcms),
619d11e4 1441 "hotplug-memory", hotplug_mem_size);
a7d69ff1
BR
1442 memory_region_add_subregion(system_memory, pcms->hotplug_memory.base,
1443 &pcms->hotplug_memory.mr);
619d11e4 1444 }
cbc5b5f3
JJ
1445
1446 /* Initialize PC system firmware */
5db3f0de 1447 pc_system_firmware_init(rom_memory, !pcmc->pci_enabled);
00cb2a99 1448
7267c094 1449 option_rom_mr = g_malloc(sizeof(*option_rom_mr));
49946538 1450 memory_region_init_ram(option_rom_mr, NULL, "pc.rom", PC_ROM_SIZE,
f8ed85ac 1451 &error_fatal);
c5705a77 1452 vmstate_register_ram_global(option_rom_mr);
4463aee6 1453 memory_region_add_subregion_overlap(rom_memory,
00cb2a99
AK
1454 PC_ROM_MIN_VGA,
1455 option_rom_mr,
1456 1);
f753ff16 1457
ebde2465 1458 fw_cfg = bochs_bios_init(&address_space_memory, pcms);
c886fc4c 1459
8832cb80 1460 rom_set_fw(fw_cfg);
1d108d97 1461
bb292f5a 1462 if (pcmc->has_reserved_memory && pcms->hotplug_memory.base) {
de268e13 1463 uint64_t *val = g_malloc(sizeof(*val));
2f8b5008
IM
1464 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
1465 uint64_t res_mem_end = pcms->hotplug_memory.base;
1466
1467 if (!pcmc->broken_reserved_end) {
1468 res_mem_end += memory_region_size(&pcms->hotplug_memory.mr);
1469 }
3385e8e2 1470 *val = cpu_to_le64(ROUND_UP(res_mem_end, 0x1ULL << 30));
de268e13
IM
1471 fw_cfg_add_file(fw_cfg, "etc/reserved-memory-end", val, sizeof(*val));
1472 }
1473
f753ff16 1474 if (linux_boot) {
df1f79fd 1475 load_linux(pcms, fw_cfg);
f753ff16
PB
1476 }
1477
1478 for (i = 0; i < nb_option_roms; i++) {
2e55e842 1479 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
406c8df3 1480 }
f264d360 1481 pcms->fw_cfg = fw_cfg;
cb135f59
PX
1482
1483 /* Init default IOAPIC address space */
1484 pcms->ioapic_as = &address_space_memory;
3d53f5c3
IY
1485}
1486
0b0cc076 1487qemu_irq pc_allocate_cpu_irq(void)
845773ab 1488{
0b0cc076 1489 return qemu_allocate_irq(pic_irq_request, NULL, 0);
845773ab
IY
1490}
1491
48a18b3c 1492DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus)
765d7908 1493{
ad6d45fa
AL
1494 DeviceState *dev = NULL;
1495
bab47d9a 1496 rom_set_order_override(FW_CFG_ORDER_OVERRIDE_VGA);
16094b75
AJ
1497 if (pci_bus) {
1498 PCIDevice *pcidev = pci_vga_init(pci_bus);
1499 dev = pcidev ? &pcidev->qdev : NULL;
1500 } else if (isa_bus) {
1501 ISADevice *isadev = isa_vga_init(isa_bus);
4a17cc4f 1502 dev = isadev ? DEVICE(isadev) : NULL;
765d7908 1503 }
bab47d9a 1504 rom_reset_order_override();
ad6d45fa 1505 return dev;
765d7908
IY
1506}
1507
258711c6
JG
1508static const MemoryRegionOps ioport80_io_ops = {
1509 .write = ioport80_write,
c02e1eac 1510 .read = ioport80_read,
258711c6
JG
1511 .endianness = DEVICE_NATIVE_ENDIAN,
1512 .impl = {
1513 .min_access_size = 1,
1514 .max_access_size = 1,
1515 },
1516};
1517
1518static const MemoryRegionOps ioportF0_io_ops = {
1519 .write = ioportF0_write,
c02e1eac 1520 .read = ioportF0_read,
258711c6
JG
1521 .endianness = DEVICE_NATIVE_ENDIAN,
1522 .impl = {
1523 .min_access_size = 1,
1524 .max_access_size = 1,
1525 },
1526};
1527
48a18b3c 1528void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi,
1611977c 1529 ISADevice **rtc_state,
fd53c87c 1530 bool create_fdctrl,
7a10ef51 1531 bool no_vmport,
feddd2fd 1532 bool has_pit,
3a87d009 1533 uint32_t hpet_irqs)
ffe513da
IY
1534{
1535 int i;
1536 DriveInfo *fd[MAX_FD];
ce967e2f
JK
1537 DeviceState *hpet = NULL;
1538 int pit_isa_irq = 0;
1539 qemu_irq pit_alt_irq = NULL;
7d932dfd 1540 qemu_irq rtc_irq = NULL;
956a3e6b 1541 qemu_irq *a20_line;
c2d8d311 1542 ISADevice *i8042, *port92, *vmmouse, *pit = NULL;
258711c6
JG
1543 MemoryRegion *ioport80_io = g_new(MemoryRegion, 1);
1544 MemoryRegion *ioportF0_io = g_new(MemoryRegion, 1);
ffe513da 1545
2c9b15ca 1546 memory_region_init_io(ioport80_io, NULL, &ioport80_io_ops, NULL, "ioport80", 1);
258711c6 1547 memory_region_add_subregion(isa_bus->address_space_io, 0x80, ioport80_io);
ffe513da 1548
2c9b15ca 1549 memory_region_init_io(ioportF0_io, NULL, &ioportF0_io_ops, NULL, "ioportF0", 1);
258711c6 1550 memory_region_add_subregion(isa_bus->address_space_io, 0xf0, ioportF0_io);
ffe513da 1551
5d17c0d2
JK
1552 /*
1553 * Check if an HPET shall be created.
1554 *
1555 * Without KVM_CAP_PIT_STATE2, we cannot switch off the in-kernel PIT
1556 * when the HPET wants to take over. Thus we have to disable the latter.
1557 */
1558 if (!no_hpet && (!kvm_irqchip_in_kernel() || kvm_has_pit_state2())) {
7a10ef51 1559 /* In order to set property, here not using sysbus_try_create_simple */
51116102 1560 hpet = qdev_try_create(NULL, TYPE_HPET);
dd703b99 1561 if (hpet) {
7a10ef51
LPF
1562 /* For pc-piix-*, hpet's intcap is always IRQ2. For pc-q35-1.7
1563 * and earlier, use IRQ2 for compat. Otherwise, use IRQ16~23,
1564 * IRQ8 and IRQ2.
1565 */
1566 uint8_t compat = object_property_get_int(OBJECT(hpet),
1567 HPET_INTCAP, NULL);
1568 if (!compat) {
1569 qdev_prop_set_uint32(hpet, HPET_INTCAP, hpet_irqs);
1570 }
1571 qdev_init_nofail(hpet);
1572 sysbus_mmio_map(SYS_BUS_DEVICE(hpet), 0, HPET_BASE);
1573
b881fbe9 1574 for (i = 0; i < GSI_NUM_PINS; i++) {
1356b98d 1575 sysbus_connect_irq(SYS_BUS_DEVICE(hpet), i, gsi[i]);
dd703b99 1576 }
ce967e2f
JK
1577 pit_isa_irq = -1;
1578 pit_alt_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_PIT_INT);
1579 rtc_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_RTC_INT);
822557eb 1580 }
ffe513da 1581 }
48a18b3c 1582 *rtc_state = rtc_init(isa_bus, 2000, rtc_irq);
7d932dfd
JK
1583
1584 qemu_register_boot_set(pc_boot_set, *rtc_state);
1585
feddd2fd 1586 if (!xen_enabled() && has_pit) {
15eafc2e 1587 if (kvm_pit_in_kernel()) {
c2d8d311
SS
1588 pit = kvm_pit_init(isa_bus, 0x40);
1589 } else {
1590 pit = pit_init(isa_bus, 0x40, pit_isa_irq, pit_alt_irq);
1591 }
1592 if (hpet) {
1593 /* connect PIT to output control line of the HPET */
4a17cc4f 1594 qdev_connect_gpio_out(hpet, 0, qdev_get_gpio_in(DEVICE(pit), 0));
c2d8d311
SS
1595 }
1596 pcspk_init(isa_bus, pit);
ce967e2f 1597 }
ffe513da 1598
4496dc49 1599 serial_hds_isa_init(isa_bus, 0, MAX_SERIAL_PORTS);
07dc7880 1600 parallel_hds_isa_init(isa_bus, MAX_PARALLEL_PORTS);
ffe513da 1601
182735ef 1602 a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2);
48a18b3c 1603 i8042 = isa_create_simple(isa_bus, "i8042");
d80fe99d 1604 i8042_setup_a20_line(i8042, a20_line[0]);
1611977c 1605 if (!no_vmport) {
48a18b3c
HP
1606 vmport_init(isa_bus);
1607 vmmouse = isa_try_create(isa_bus, "vmmouse");
1611977c
AP
1608 } else {
1609 vmmouse = NULL;
1610 }
86d86414 1611 if (vmmouse) {
4a17cc4f
AF
1612 DeviceState *dev = DEVICE(vmmouse);
1613 qdev_prop_set_ptr(dev, "ps2_mouse", i8042);
1614 qdev_init_nofail(dev);
86d86414 1615 }
48a18b3c 1616 port92 = isa_create_simple(isa_bus, "port92");
d80fe99d 1617 port92_init(port92, a20_line[1]);
ac64c5fd 1618 g_free(a20_line);
956a3e6b 1619
57146941 1620 DMA_init(isa_bus, 0);
ffe513da
IY
1621
1622 for(i = 0; i < MAX_FD; i++) {
1623 fd[i] = drive_get(IF_FLOPPY, 0, i);
936a7c1c 1624 create_fdctrl |= !!fd[i];
ffe513da 1625 }
220a8846
LE
1626 if (create_fdctrl) {
1627 fdctrl_init_isa(isa_bus, fd);
1628 }
ffe513da
IY
1629}
1630
9011a1a7
IY
1631void pc_nic_init(ISABus *isa_bus, PCIBus *pci_bus)
1632{
1633 int i;
1634
bab47d9a 1635 rom_set_order_override(FW_CFG_ORDER_OVERRIDE_NIC);
9011a1a7
IY
1636 for (i = 0; i < nb_nics; i++) {
1637 NICInfo *nd = &nd_table[i];
1638
1639 if (!pci_bus || (nd->model && strcmp(nd->model, "ne2k_isa") == 0)) {
1640 pc_init_ne2k_isa(isa_bus, nd);
1641 } else {
29b358f9 1642 pci_nic_init_nofail(nd, pci_bus, "e1000", NULL);
9011a1a7
IY
1643 }
1644 }
bab47d9a 1645 rom_reset_order_override();
9011a1a7
IY
1646}
1647
845773ab 1648void pc_pci_device_init(PCIBus *pci_bus)
e3a5cf42
IY
1649{
1650 int max_bus;
1651 int bus;
1652
f778a82f 1653 /* Note: if=scsi is deprecated with PC machine types */
e3a5cf42
IY
1654 max_bus = drive_get_max_bus(IF_SCSI);
1655 for (bus = 0; bus <= max_bus; bus++) {
f778a82f
MA
1656 pci_create_simple(pci_bus, -1, "lsi53c895a");
1657 /*
1658 * By not creating frontends here, we make
1659 * scsi_legacy_handle_cmdline() create them, and warn that
1660 * this usage is deprecated.
1661 */
e3a5cf42
IY
1662 }
1663}
a39e3564
JB
1664
1665void ioapic_init_gsi(GSIState *gsi_state, const char *parent_name)
1666{
1667 DeviceState *dev;
1668 SysBusDevice *d;
1669 unsigned int i;
1670
15eafc2e 1671 if (kvm_ioapic_in_kernel()) {
a39e3564
JB
1672 dev = qdev_create(NULL, "kvm-ioapic");
1673 } else {
1674 dev = qdev_create(NULL, "ioapic");
1675 }
1676 if (parent_name) {
1677 object_property_add_child(object_resolve_path(parent_name, NULL),
1678 "ioapic", OBJECT(dev), NULL);
1679 }
1680 qdev_init_nofail(dev);
1356b98d 1681 d = SYS_BUS_DEVICE(dev);
3a4a4697 1682 sysbus_mmio_map(d, 0, IO_APIC_DEFAULT_ADDRESS);
a39e3564
JB
1683
1684 for (i = 0; i < IOAPIC_NUM_PINS; i++) {
1685 gsi_state->ioapic_irq[i] = qdev_get_gpio_in(dev, i);
1686 }
1687}
d5747cac 1688
95bee274
IM
1689static void pc_dimm_plug(HotplugHandler *hotplug_dev,
1690 DeviceState *dev, Error **errp)
1691{
3fbcdc27 1692 HotplugHandlerClass *hhc;
95bee274
IM
1693 Error *local_err = NULL;
1694 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
16a9e8a5 1695 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
95bee274
IM
1696 PCDIMMDevice *dimm = PC_DIMM(dev);
1697 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
1698 MemoryRegion *mr = ddc->get_memory_region(dimm);
92a37a04 1699 uint64_t align = TARGET_PAGE_SIZE;
95bee274 1700
16a9e8a5 1701 if (memory_region_get_alignment(mr) && pcmc->enforce_aligned_dimm) {
91aa70ab
IM
1702 align = memory_region_get_alignment(mr);
1703 }
1704
3fbcdc27
IM
1705 if (!pcms->acpi_dev) {
1706 error_setg(&local_err,
1707 "memory hotplug is not enabled: missing acpi device");
1708 goto out;
1709 }
1710
d6a9b0b8 1711 pc_dimm_memory_plug(dev, &pcms->hotplug_memory, mr, align, &local_err);
43bbb49e 1712 if (local_err) {
b8865591
IM
1713 goto out;
1714 }
1715
c7f8d0f3 1716 if (object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM)) {
e987c37a
HZ
1717 if (!pcms->acpi_nvdimm_state.is_enabled) {
1718 error_setg(&local_err,
1719 "nvdimm is not enabled: missing 'nvdimm' in '-M'");
1720 goto out;
1721 }
284197e4 1722 nvdimm_plug(&pcms->acpi_nvdimm_state);
c7f8d0f3
XG
1723 }
1724
3fbcdc27 1725 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
8e23184b 1726 hhc->plug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &error_abort);
95bee274
IM
1727out:
1728 error_propagate(errp, local_err);
1729}
1730
64fec58e
TC
1731static void pc_dimm_unplug_request(HotplugHandler *hotplug_dev,
1732 DeviceState *dev, Error **errp)
1733{
1734 HotplugHandlerClass *hhc;
1735 Error *local_err = NULL;
1736 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1737
1738 if (!pcms->acpi_dev) {
1739 error_setg(&local_err,
1740 "memory hotplug is not enabled: missing acpi device");
1741 goto out;
1742 }
1743
b097cc52
XG
1744 if (object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM)) {
1745 error_setg(&local_err,
1746 "nvdimm device hot unplug is not supported yet.");
1747 goto out;
1748 }
1749
64fec58e
TC
1750 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1751 hhc->unplug_request(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
1752
1753out:
1754 error_propagate(errp, local_err);
1755}
1756
f7d3e29d
TC
1757static void pc_dimm_unplug(HotplugHandler *hotplug_dev,
1758 DeviceState *dev, Error **errp)
1759{
1760 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1761 PCDIMMDevice *dimm = PC_DIMM(dev);
1762 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
1763 MemoryRegion *mr = ddc->get_memory_region(dimm);
1764 HotplugHandlerClass *hhc;
1765 Error *local_err = NULL;
1766
1767 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1768 hhc->unplug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
1769
1770 if (local_err) {
1771 goto out;
1772 }
1773
43bbb49e 1774 pc_dimm_memory_unplug(dev, &pcms->hotplug_memory, mr);
f7d3e29d
TC
1775 object_unparent(OBJECT(dev));
1776
1777 out:
1778 error_propagate(errp, local_err);
1779}
1780
3811ef14
IM
1781static int pc_apic_cmp(const void *a, const void *b)
1782{
1783 CPUArchId *apic_a = (CPUArchId *)a;
1784 CPUArchId *apic_b = (CPUArchId *)b;
1785
1786 return apic_a->arch_id - apic_b->arch_id;
1787}
1788
7baef5cf
IM
1789/* returns pointer to CPUArchId descriptor that matches CPU's apic_id
1790 * in pcms->possible_cpus->cpus, if pcms->possible_cpus->cpus has no
b12227af 1791 * entry corresponding to CPU's apic_id returns NULL.
7baef5cf
IM
1792 */
1793static CPUArchId *pc_find_cpu_slot(PCMachineState *pcms, CPUState *cpu,
1794 int *idx)
1795{
1796 CPUClass *cc = CPU_GET_CLASS(cpu);
1797 CPUArchId apic_id, *found_cpu;
1798
1799 apic_id.arch_id = cc->get_arch_id(CPU(cpu));
1800 found_cpu = bsearch(&apic_id, pcms->possible_cpus->cpus,
1801 pcms->possible_cpus->len, sizeof(*pcms->possible_cpus->cpus),
1802 pc_apic_cmp);
1803 if (found_cpu && idx) {
1804 *idx = found_cpu - pcms->possible_cpus->cpus;
1805 }
1806 return found_cpu;
1807}
1808
5279569e
GZ
1809static void pc_cpu_plug(HotplugHandler *hotplug_dev,
1810 DeviceState *dev, Error **errp)
1811{
7baef5cf 1812 CPUArchId *found_cpu;
5279569e
GZ
1813 HotplugHandlerClass *hhc;
1814 Error *local_err = NULL;
1815 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1816
a44a49db
IM
1817 if (pcms->acpi_dev) {
1818 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1819 hhc->plug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
1820 if (local_err) {
1821 goto out;
1822 }
5279569e
GZ
1823 }
1824
e3cadac0
IM
1825 /* increment the number of CPUs */
1826 pcms->boot_cpus++;
26ef65be 1827 if (pcms->rtc) {
e3cadac0 1828 rtc_set_cpus_count(pcms->rtc, pcms->boot_cpus);
26ef65be
IM
1829 }
1830 if (pcms->fw_cfg) {
e3cadac0 1831 fw_cfg_modify_i16(pcms->fw_cfg, FW_CFG_NB_CPUS, pcms->boot_cpus);
2d996150
GZ
1832 }
1833
7baef5cf 1834 found_cpu = pc_find_cpu_slot(pcms, CPU(dev), NULL);
3811ef14 1835 found_cpu->cpu = CPU(dev);
5279569e
GZ
1836out:
1837 error_propagate(errp, local_err);
1838}
8872c25a
IM
1839static void pc_cpu_unplug_request_cb(HotplugHandler *hotplug_dev,
1840 DeviceState *dev, Error **errp)
1841{
73360e27 1842 int idx = -1;
8872c25a
IM
1843 HotplugHandlerClass *hhc;
1844 Error *local_err = NULL;
1845 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1846
73360e27
IM
1847 pc_find_cpu_slot(pcms, CPU(dev), &idx);
1848 assert(idx != -1);
1849 if (idx == 0) {
1850 error_setg(&local_err, "Boot CPU is unpluggable");
1851 goto out;
1852 }
1853
8872c25a
IM
1854 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1855 hhc->unplug_request(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
1856
1857 if (local_err) {
1858 goto out;
1859 }
1860
1861 out:
1862 error_propagate(errp, local_err);
1863
1864}
1865
1866static void pc_cpu_unplug_cb(HotplugHandler *hotplug_dev,
1867 DeviceState *dev, Error **errp)
1868{
8fe6374e 1869 CPUArchId *found_cpu;
8872c25a
IM
1870 HotplugHandlerClass *hhc;
1871 Error *local_err = NULL;
1872 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1873
1874 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1875 hhc->unplug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
1876
1877 if (local_err) {
1878 goto out;
1879 }
1880
8fe6374e
IM
1881 found_cpu = pc_find_cpu_slot(pcms, CPU(dev), NULL);
1882 found_cpu->cpu = NULL;
1883 object_unparent(OBJECT(dev));
8872c25a 1884
e3cadac0
IM
1885 /* decrement the number of CPUs */
1886 pcms->boot_cpus--;
1887 /* Update the number of CPUs in CMOS */
1888 rtc_set_cpus_count(pcms->rtc, pcms->boot_cpus);
1889 fw_cfg_modify_i16(pcms->fw_cfg, FW_CFG_NB_CPUS, pcms->boot_cpus);
8872c25a
IM
1890 out:
1891 error_propagate(errp, local_err);
1892}
5279569e 1893
4ec60c76
IM
1894static void pc_cpu_pre_plug(HotplugHandler *hotplug_dev,
1895 DeviceState *dev, Error **errp)
1896{
1897 int idx;
a15d2728 1898 CPUState *cs;
e8f7b83e 1899 CPUArchId *cpu_slot;
d89c2b8b 1900 X86CPUTopoInfo topo;
4ec60c76
IM
1901 X86CPU *cpu = X86_CPU(dev);
1902 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
4ec60c76 1903
e8f7b83e
IM
1904 /* if APIC ID is not set, set it based on socket/core/thread properties */
1905 if (cpu->apic_id == UNASSIGNED_APIC_ID) {
1906 int max_socket = (max_cpus - 1) / smp_threads / smp_cores;
1907
1908 if (cpu->socket_id < 0) {
1909 error_setg(errp, "CPU socket-id is not set");
1910 return;
1911 } else if (cpu->socket_id > max_socket) {
1912 error_setg(errp, "Invalid CPU socket-id: %u must be in range 0:%u",
1913 cpu->socket_id, max_socket);
1914 return;
1915 }
1916 if (cpu->core_id < 0) {
1917 error_setg(errp, "CPU core-id is not set");
1918 return;
1919 } else if (cpu->core_id > (smp_cores - 1)) {
1920 error_setg(errp, "Invalid CPU core-id: %u must be in range 0:%u",
1921 cpu->core_id, smp_cores - 1);
1922 return;
1923 }
1924 if (cpu->thread_id < 0) {
1925 error_setg(errp, "CPU thread-id is not set");
1926 return;
1927 } else if (cpu->thread_id > (smp_threads - 1)) {
1928 error_setg(errp, "Invalid CPU thread-id: %u must be in range 0:%u",
1929 cpu->thread_id, smp_threads - 1);
1930 return;
1931 }
1932
1933 topo.pkg_id = cpu->socket_id;
1934 topo.core_id = cpu->core_id;
1935 topo.smt_id = cpu->thread_id;
1936 cpu->apic_id = apicid_from_topo_ids(smp_cores, smp_threads, &topo);
1937 }
1938
1939 cpu_slot = pc_find_cpu_slot(pcms, CPU(dev), &idx);
4ec60c76 1940 if (!cpu_slot) {
e8f7b83e
IM
1941 x86_topo_ids_from_apicid(cpu->apic_id, smp_cores, smp_threads, &topo);
1942 error_setg(errp, "Invalid CPU [socket: %u, core: %u, thread: %u] with"
1943 " APIC ID %" PRIu32 ", valid index range 0:%d",
1944 topo.pkg_id, topo.core_id, topo.smt_id, cpu->apic_id,
4ec60c76
IM
1945 pcms->possible_cpus->len - 1);
1946 return;
1947 }
1948
1949 if (cpu_slot->cpu) {
1950 error_setg(errp, "CPU[%d] with APIC ID %" PRIu32 " exists",
1951 idx, cpu->apic_id);
1952 return;
1953 }
d89c2b8b
IM
1954
1955 /* if 'address' properties socket-id/core-id/thread-id are not set, set them
1956 * so that query_hotpluggable_cpus would show correct values
1957 */
1958 /* TODO: move socket_id/core_id/thread_id checks into x86_cpu_realizefn()
1959 * once -smp refactoring is complete and there will be CPU private
1960 * CPUState::nr_cores and CPUState::nr_threads fields instead of globals */
1961 x86_topo_ids_from_apicid(cpu->apic_id, smp_cores, smp_threads, &topo);
1962 if (cpu->socket_id != -1 && cpu->socket_id != topo.pkg_id) {
1963 error_setg(errp, "property socket-id: %u doesn't match set apic-id:"
1964 " 0x%x (socket-id: %u)", cpu->socket_id, cpu->apic_id, topo.pkg_id);
1965 return;
1966 }
1967 cpu->socket_id = topo.pkg_id;
1968
1969 if (cpu->core_id != -1 && cpu->core_id != topo.core_id) {
1970 error_setg(errp, "property core-id: %u doesn't match set apic-id:"
1971 " 0x%x (core-id: %u)", cpu->core_id, cpu->apic_id, topo.core_id);
1972 return;
1973 }
1974 cpu->core_id = topo.core_id;
1975
1976 if (cpu->thread_id != -1 && cpu->thread_id != topo.smt_id) {
1977 error_setg(errp, "property thread-id: %u doesn't match set apic-id:"
1978 " 0x%x (thread-id: %u)", cpu->thread_id, cpu->apic_id, topo.smt_id);
1979 return;
1980 }
1981 cpu->thread_id = topo.smt_id;
a15d2728
IM
1982
1983 cs = CPU(cpu);
1984 cs->cpu_index = idx;
4ec60c76
IM
1985}
1986
1987static void pc_machine_device_pre_plug_cb(HotplugHandler *hotplug_dev,
1988 DeviceState *dev, Error **errp)
1989{
1990 if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
1991 pc_cpu_pre_plug(hotplug_dev, dev, errp);
1992 }
1993}
1994
95bee274
IM
1995static void pc_machine_device_plug_cb(HotplugHandler *hotplug_dev,
1996 DeviceState *dev, Error **errp)
1997{
1998 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
1999 pc_dimm_plug(hotplug_dev, dev, errp);
5279569e
GZ
2000 } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
2001 pc_cpu_plug(hotplug_dev, dev, errp);
95bee274
IM
2002 }
2003}
2004
d9c5c5b8
TC
2005static void pc_machine_device_unplug_request_cb(HotplugHandler *hotplug_dev,
2006 DeviceState *dev, Error **errp)
2007{
64fec58e
TC
2008 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
2009 pc_dimm_unplug_request(hotplug_dev, dev, errp);
8872c25a
IM
2010 } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
2011 pc_cpu_unplug_request_cb(hotplug_dev, dev, errp);
64fec58e
TC
2012 } else {
2013 error_setg(errp, "acpi: device unplug request for not supported device"
2014 " type: %s", object_get_typename(OBJECT(dev)));
2015 }
d9c5c5b8
TC
2016}
2017
232391c1
TC
2018static void pc_machine_device_unplug_cb(HotplugHandler *hotplug_dev,
2019 DeviceState *dev, Error **errp)
2020{
f7d3e29d
TC
2021 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
2022 pc_dimm_unplug(hotplug_dev, dev, errp);
8872c25a
IM
2023 } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
2024 pc_cpu_unplug_cb(hotplug_dev, dev, errp);
f7d3e29d
TC
2025 } else {
2026 error_setg(errp, "acpi: device unplug for not supported device"
2027 " type: %s", object_get_typename(OBJECT(dev)));
2028 }
232391c1
TC
2029}
2030
95bee274
IM
2031static HotplugHandler *pc_get_hotpug_handler(MachineState *machine,
2032 DeviceState *dev)
2033{
2034 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(machine);
2035
5279569e
GZ
2036 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) ||
2037 object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
95bee274
IM
2038 return HOTPLUG_HANDLER(machine);
2039 }
2040
2041 return pcmc->get_hotplug_handler ?
2042 pcmc->get_hotplug_handler(machine, dev) : NULL;
2043}
2044
bf1e8939 2045static void
d7bce999
EB
2046pc_machine_get_hotplug_memory_region_size(Object *obj, Visitor *v,
2047 const char *name, void *opaque,
2048 Error **errp)
bf1e8939
IM
2049{
2050 PCMachineState *pcms = PC_MACHINE(obj);
a7d69ff1 2051 int64_t value = memory_region_size(&pcms->hotplug_memory.mr);
bf1e8939 2052
51e72bc1 2053 visit_type_int(v, name, &value, errp);
bf1e8939
IM
2054}
2055
c87b1520 2056static void pc_machine_get_max_ram_below_4g(Object *obj, Visitor *v,
d7bce999
EB
2057 const char *name, void *opaque,
2058 Error **errp)
c87b1520
DS
2059{
2060 PCMachineState *pcms = PC_MACHINE(obj);
2061 uint64_t value = pcms->max_ram_below_4g;
2062
51e72bc1 2063 visit_type_size(v, name, &value, errp);
c87b1520
DS
2064}
2065
2066static void pc_machine_set_max_ram_below_4g(Object *obj, Visitor *v,
d7bce999
EB
2067 const char *name, void *opaque,
2068 Error **errp)
c87b1520
DS
2069{
2070 PCMachineState *pcms = PC_MACHINE(obj);
2071 Error *error = NULL;
2072 uint64_t value;
2073
51e72bc1 2074 visit_type_size(v, name, &value, &error);
c87b1520
DS
2075 if (error) {
2076 error_propagate(errp, error);
2077 return;
2078 }
2079 if (value > (1ULL << 32)) {
455b0fde
EB
2080 error_setg(&error,
2081 "Machine option 'max-ram-below-4g=%"PRIu64
2082 "' expects size less than or equal to 4G", value);
c87b1520
DS
2083 error_propagate(errp, error);
2084 return;
2085 }
2086
2087 if (value < (1ULL << 20)) {
2088 error_report("Warning: small max_ram_below_4g(%"PRIu64
2089 ") less than 1M. BIOS may not work..",
2090 value);
2091 }
2092
2093 pcms->max_ram_below_4g = value;
2094}
2095
d7bce999
EB
2096static void pc_machine_get_vmport(Object *obj, Visitor *v, const char *name,
2097 void *opaque, Error **errp)
9b23cfb7
DDAG
2098{
2099 PCMachineState *pcms = PC_MACHINE(obj);
d1048bef 2100 OnOffAuto vmport = pcms->vmport;
9b23cfb7 2101
51e72bc1 2102 visit_type_OnOffAuto(v, name, &vmport, errp);
9b23cfb7
DDAG
2103}
2104
d7bce999
EB
2105static void pc_machine_set_vmport(Object *obj, Visitor *v, const char *name,
2106 void *opaque, Error **errp)
9b23cfb7
DDAG
2107{
2108 PCMachineState *pcms = PC_MACHINE(obj);
2109
51e72bc1 2110 visit_type_OnOffAuto(v, name, &pcms->vmport, errp);
9b23cfb7
DDAG
2111}
2112
355023f2
PB
2113bool pc_machine_is_smm_enabled(PCMachineState *pcms)
2114{
2115 bool smm_available = false;
2116
2117 if (pcms->smm == ON_OFF_AUTO_OFF) {
2118 return false;
2119 }
2120
2121 if (tcg_enabled() || qtest_enabled()) {
2122 smm_available = true;
2123 } else if (kvm_enabled()) {
2124 smm_available = kvm_has_smm();
2125 }
2126
2127 if (smm_available) {
2128 return true;
2129 }
2130
2131 if (pcms->smm == ON_OFF_AUTO_ON) {
2132 error_report("System Management Mode not supported by this hypervisor.");
2133 exit(1);
2134 }
2135 return false;
2136}
2137
d7bce999
EB
2138static void pc_machine_get_smm(Object *obj, Visitor *v, const char *name,
2139 void *opaque, Error **errp)
355023f2
PB
2140{
2141 PCMachineState *pcms = PC_MACHINE(obj);
2142 OnOffAuto smm = pcms->smm;
2143
51e72bc1 2144 visit_type_OnOffAuto(v, name, &smm, errp);
355023f2
PB
2145}
2146
d7bce999
EB
2147static void pc_machine_set_smm(Object *obj, Visitor *v, const char *name,
2148 void *opaque, Error **errp)
355023f2
PB
2149{
2150 PCMachineState *pcms = PC_MACHINE(obj);
2151
51e72bc1 2152 visit_type_OnOffAuto(v, name, &pcms->smm, errp);
355023f2
PB
2153}
2154
87252e1b
XG
2155static bool pc_machine_get_nvdimm(Object *obj, Error **errp)
2156{
2157 PCMachineState *pcms = PC_MACHINE(obj);
2158
5fe79386 2159 return pcms->acpi_nvdimm_state.is_enabled;
87252e1b
XG
2160}
2161
2162static void pc_machine_set_nvdimm(Object *obj, bool value, Error **errp)
2163{
2164 PCMachineState *pcms = PC_MACHINE(obj);
2165
5fe79386 2166 pcms->acpi_nvdimm_state.is_enabled = value;
87252e1b
XG
2167}
2168
be232eb0
CP
2169static bool pc_machine_get_smbus(Object *obj, Error **errp)
2170{
2171 PCMachineState *pcms = PC_MACHINE(obj);
2172
2173 return pcms->smbus;
2174}
2175
2176static void pc_machine_set_smbus(Object *obj, bool value, Error **errp)
2177{
2178 PCMachineState *pcms = PC_MACHINE(obj);
2179
2180 pcms->smbus = value;
2181}
2182
272f0428
CP
2183static bool pc_machine_get_sata(Object *obj, Error **errp)
2184{
2185 PCMachineState *pcms = PC_MACHINE(obj);
2186
2187 return pcms->sata;
2188}
2189
2190static void pc_machine_set_sata(Object *obj, bool value, Error **errp)
2191{
2192 PCMachineState *pcms = PC_MACHINE(obj);
2193
2194 pcms->sata = value;
2195}
2196
feddd2fd
CP
2197static bool pc_machine_get_pit(Object *obj, Error **errp)
2198{
2199 PCMachineState *pcms = PC_MACHINE(obj);
2200
2201 return pcms->pit;
2202}
2203
2204static void pc_machine_set_pit(Object *obj, bool value, Error **errp)
2205{
2206 PCMachineState *pcms = PC_MACHINE(obj);
2207
2208 pcms->pit = value;
2209}
2210
bf1e8939
IM
2211static void pc_machine_initfn(Object *obj)
2212{
c87b1520
DS
2213 PCMachineState *pcms = PC_MACHINE(obj);
2214
5ec7d098 2215 pcms->max_ram_below_4g = 0; /* use default */
355023f2 2216 pcms->smm = ON_OFF_AUTO_AUTO;
d1048bef 2217 pcms->vmport = ON_OFF_AUTO_AUTO;
87252e1b 2218 /* nvdimm is disabled on default. */
5fe79386 2219 pcms->acpi_nvdimm_state.is_enabled = false;
021746c1
WL
2220 /* acpi build is enabled by default if machine supports it */
2221 pcms->acpi_build_enabled = PC_MACHINE_GET_CLASS(pcms)->has_acpi_build;
be232eb0 2222 pcms->smbus = true;
272f0428 2223 pcms->sata = true;
feddd2fd 2224 pcms->pit = true;
bf1e8939
IM
2225}
2226
ae50c55a
ZG
2227static void pc_machine_reset(void)
2228{
2229 CPUState *cs;
2230 X86CPU *cpu;
2231
2232 qemu_devices_reset();
2233
2234 /* Reset APIC after devices have been reset to cancel
2235 * any changes that qemu_devices_reset() might have done.
2236 */
2237 CPU_FOREACH(cs) {
2238 cpu = X86_CPU(cs);
2239
2240 if (cpu->apic_state) {
2241 device_reset(cpu->apic_state);
2242 }
2243 }
2244}
2245
fb43b73b
IM
2246static unsigned pc_cpu_index_to_socket_id(unsigned cpu_index)
2247{
ed256144 2248 X86CPUTopoInfo topo;
fb43b73b 2249 x86_topo_ids_from_idx(smp_cores, smp_threads, cpu_index,
ed256144
CF
2250 &topo);
2251 return topo.pkg_id;
fb43b73b
IM
2252}
2253
80e5db30 2254static const CPUArchIdList *pc_possible_cpu_arch_ids(MachineState *machine)
3811ef14
IM
2255{
2256 PCMachineState *pcms = PC_MACHINE(machine);
80e5db30
IM
2257 assert(pcms->possible_cpus);
2258 return pcms->possible_cpus;
3811ef14
IM
2259}
2260
4d952914
IM
2261static HotpluggableCPUList *pc_query_hotpluggable_cpus(MachineState *machine)
2262{
2263 int i;
2264 CPUState *cpu;
2265 HotpluggableCPUList *head = NULL;
2266 PCMachineState *pcms = PC_MACHINE(machine);
2267 const char *cpu_type;
2268
2269 cpu = pcms->possible_cpus->cpus[0].cpu;
2270 assert(cpu); /* BSP is always present */
2271 cpu_type = object_class_get_name(OBJECT_CLASS(CPU_GET_CLASS(cpu)));
2272
2273 for (i = 0; i < pcms->possible_cpus->len; i++) {
2274 X86CPUTopoInfo topo;
2275 HotpluggableCPUList *list_item = g_new0(typeof(*list_item), 1);
2276 HotpluggableCPU *cpu_item = g_new0(typeof(*cpu_item), 1);
2277 CpuInstanceProperties *cpu_props = g_new0(typeof(*cpu_props), 1);
2278 const uint32_t apic_id = pcms->possible_cpus->cpus[i].arch_id;
2279
2280 x86_topo_ids_from_apicid(apic_id, smp_cores, smp_threads, &topo);
2281
2282 cpu_item->type = g_strdup(cpu_type);
2283 cpu_item->vcpus_count = 1;
2284 cpu_props->has_socket_id = true;
2285 cpu_props->socket_id = topo.pkg_id;
2286 cpu_props->has_core_id = true;
2287 cpu_props->core_id = topo.core_id;
2288 cpu_props->has_thread_id = true;
2289 cpu_props->thread_id = topo.smt_id;
2290 cpu_item->props = cpu_props;
2291
2292 cpu = pcms->possible_cpus->cpus[i].cpu;
2293 if (cpu) {
2294 cpu_item->has_qom_path = true;
2295 cpu_item->qom_path = object_get_canonical_path(OBJECT(cpu));
2296 }
2297
2298 list_item->value = cpu_item;
2299 list_item->next = head;
2300 head = list_item;
2301 }
2302 return head;
2303}
2304
1255166b
BD
2305static void x86_nmi(NMIState *n, int cpu_index, Error **errp)
2306{
2307 /* cpu index isn't used */
2308 CPUState *cs;
2309
2310 CPU_FOREACH(cs) {
2311 X86CPU *cpu = X86_CPU(cs);
2312
2313 if (!cpu->apic_state) {
2314 cpu_interrupt(cs, CPU_INTERRUPT_NMI);
2315 } else {
2316 apic_deliver_nmi(cpu->apic_state);
2317 }
2318 }
2319}
2320
95bee274
IM
2321static void pc_machine_class_init(ObjectClass *oc, void *data)
2322{
2323 MachineClass *mc = MACHINE_CLASS(oc);
2324 PCMachineClass *pcmc = PC_MACHINE_CLASS(oc);
2325 HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1255166b 2326 NMIClass *nc = NMI_CLASS(oc);
95bee274
IM
2327
2328 pcmc->get_hotplug_handler = mc->get_hotplug_handler;
7102fa70
EH
2329 pcmc->pci_enabled = true;
2330 pcmc->has_acpi_build = true;
2331 pcmc->rsdp_in_ram = true;
2332 pcmc->smbios_defaults = true;
2333 pcmc->smbios_uuid_encoded = true;
2334 pcmc->gigabyte_align = true;
2335 pcmc->has_reserved_memory = true;
2336 pcmc->kvmclock_enabled = true;
16a9e8a5 2337 pcmc->enforce_aligned_dimm = true;
cd4040ec
EH
2338 /* BIOS ACPI tables: 128K. Other BIOS datastructures: less than 4K reported
2339 * to be used at the moment, 32K should be enough for a while. */
2340 pcmc->acpi_data_size = 0x20000 + 0x8000;
36f96c4b 2341 pcmc->save_tsc_khz = true;
95bee274 2342 mc->get_hotplug_handler = pc_get_hotpug_handler;
fb43b73b 2343 mc->cpu_index_to_socket_id = pc_cpu_index_to_socket_id;
3811ef14 2344 mc->possible_cpu_arch_ids = pc_possible_cpu_arch_ids;
4d952914 2345 mc->query_hotpluggable_cpus = pc_query_hotpluggable_cpus;
41742767 2346 mc->default_boot_order = "cad";
4458fb3a 2347 mc->hot_add_cpu = pc_hot_add_cpu;
2059839b 2348 mc->block_default_type = IF_IDE;
4458fb3a 2349 mc->max_cpus = 255;
ae50c55a 2350 mc->reset = pc_machine_reset;
4ec60c76 2351 hc->pre_plug = pc_machine_device_pre_plug_cb;
95bee274 2352 hc->plug = pc_machine_device_plug_cb;
d9c5c5b8 2353 hc->unplug_request = pc_machine_device_unplug_request_cb;
232391c1 2354 hc->unplug = pc_machine_device_unplug_cb;
1255166b 2355 nc->nmi_monitor_handler = x86_nmi;
0efc257d
EH
2356
2357 object_class_property_add(oc, PC_MACHINE_MEMHP_REGION_SIZE, "int",
2358 pc_machine_get_hotplug_memory_region_size, NULL,
2359 NULL, NULL, &error_abort);
2360
2361 object_class_property_add(oc, PC_MACHINE_MAX_RAM_BELOW_4G, "size",
2362 pc_machine_get_max_ram_below_4g, pc_machine_set_max_ram_below_4g,
2363 NULL, NULL, &error_abort);
2364
2365 object_class_property_set_description(oc, PC_MACHINE_MAX_RAM_BELOW_4G,
2366 "Maximum ram below the 4G boundary (32bit boundary)", &error_abort);
2367
2368 object_class_property_add(oc, PC_MACHINE_SMM, "OnOffAuto",
2369 pc_machine_get_smm, pc_machine_set_smm,
2370 NULL, NULL, &error_abort);
2371 object_class_property_set_description(oc, PC_MACHINE_SMM,
2372 "Enable SMM (pc & q35)", &error_abort);
2373
2374 object_class_property_add(oc, PC_MACHINE_VMPORT, "OnOffAuto",
2375 pc_machine_get_vmport, pc_machine_set_vmport,
2376 NULL, NULL, &error_abort);
2377 object_class_property_set_description(oc, PC_MACHINE_VMPORT,
2378 "Enable vmport (pc & q35)", &error_abort);
2379
2380 object_class_property_add_bool(oc, PC_MACHINE_NVDIMM,
2381 pc_machine_get_nvdimm, pc_machine_set_nvdimm, &error_abort);
be232eb0
CP
2382
2383 object_class_property_add_bool(oc, PC_MACHINE_SMBUS,
2384 pc_machine_get_smbus, pc_machine_set_smbus, &error_abort);
272f0428
CP
2385
2386 object_class_property_add_bool(oc, PC_MACHINE_SATA,
2387 pc_machine_get_sata, pc_machine_set_sata, &error_abort);
feddd2fd
CP
2388
2389 object_class_property_add_bool(oc, PC_MACHINE_PIT,
2390 pc_machine_get_pit, pc_machine_set_pit, &error_abort);
95bee274
IM
2391}
2392
d5747cac
IM
2393static const TypeInfo pc_machine_info = {
2394 .name = TYPE_PC_MACHINE,
2395 .parent = TYPE_MACHINE,
2396 .abstract = true,
2397 .instance_size = sizeof(PCMachineState),
bf1e8939 2398 .instance_init = pc_machine_initfn,
d5747cac 2399 .class_size = sizeof(PCMachineClass),
95bee274
IM
2400 .class_init = pc_machine_class_init,
2401 .interfaces = (InterfaceInfo[]) {
2402 { TYPE_HOTPLUG_HANDLER },
1255166b 2403 { TYPE_NMI },
95bee274
IM
2404 { }
2405 },
d5747cac
IM
2406};
2407
2408static void pc_machine_register_types(void)
2409{
2410 type_register_static(&pc_machine_info);
2411}
2412
2413type_init(pc_machine_register_types)