]> git.proxmox.com Git - mirror_qemu.git/blame - memory.c
memory: Flush coalesced MMIO on selected region access
[mirror_qemu.git] / memory.c
CommitLineData
093bc2cd
AK
1/*
2 * Physical memory management
3 *
4 * Copyright 2011 Red Hat, Inc. and/or its affiliates
5 *
6 * Authors:
7 * Avi Kivity <avi@redhat.com>
8 *
9 * This work is licensed under the terms of the GNU GPL, version 2. See
10 * the COPYING file in the top-level directory.
11 *
6b620ca3
PB
12 * Contributions after 2012-01-13 are licensed under the terms of the
13 * GNU GPL, version 2 or (at your option) any later version.
093bc2cd
AK
14 */
15
16#include "memory.h"
1c0ffa58 17#include "exec-memory.h"
658b2224 18#include "ioport.h"
74901c3b 19#include "bitops.h"
3e9d69e7 20#include "kvm.h"
093bc2cd
AK
21#include <assert.h>
22
67d95c15
AK
23#define WANT_EXEC_OBSOLETE
24#include "exec-obsolete.h"
25
4ef4db86 26unsigned memory_region_transaction_depth = 0;
e87c099f 27static bool memory_region_update_pending = false;
7664e80c
AK
28static bool global_dirty_log = false;
29
72e22d2f
AK
30static QTAILQ_HEAD(memory_listeners, MemoryListener) memory_listeners
31 = QTAILQ_HEAD_INITIALIZER(memory_listeners);
4ef4db86 32
093bc2cd
AK
33typedef struct AddrRange AddrRange;
34
8417cebf
AK
35/*
36 * Note using signed integers limits us to physical addresses at most
37 * 63 bits wide. They are needed for negative offsetting in aliases
38 * (large MemoryRegion::alias_offset).
39 */
093bc2cd 40struct AddrRange {
08dafab4
AK
41 Int128 start;
42 Int128 size;
093bc2cd
AK
43};
44
08dafab4 45static AddrRange addrrange_make(Int128 start, Int128 size)
093bc2cd
AK
46{
47 return (AddrRange) { start, size };
48}
49
50static bool addrrange_equal(AddrRange r1, AddrRange r2)
51{
08dafab4 52 return int128_eq(r1.start, r2.start) && int128_eq(r1.size, r2.size);
093bc2cd
AK
53}
54
08dafab4 55static Int128 addrrange_end(AddrRange r)
093bc2cd 56{
08dafab4 57 return int128_add(r.start, r.size);
093bc2cd
AK
58}
59
08dafab4 60static AddrRange addrrange_shift(AddrRange range, Int128 delta)
093bc2cd 61{
08dafab4 62 int128_addto(&range.start, delta);
093bc2cd
AK
63 return range;
64}
65
08dafab4
AK
66static bool addrrange_contains(AddrRange range, Int128 addr)
67{
68 return int128_ge(addr, range.start)
69 && int128_lt(addr, addrrange_end(range));
70}
71
093bc2cd
AK
72static bool addrrange_intersects(AddrRange r1, AddrRange r2)
73{
08dafab4
AK
74 return addrrange_contains(r1, r2.start)
75 || addrrange_contains(r2, r1.start);
093bc2cd
AK
76}
77
78static AddrRange addrrange_intersection(AddrRange r1, AddrRange r2)
79{
08dafab4
AK
80 Int128 start = int128_max(r1.start, r2.start);
81 Int128 end = int128_min(addrrange_end(r1), addrrange_end(r2));
82 return addrrange_make(start, int128_sub(end, start));
093bc2cd
AK
83}
84
0e0d36b4
AK
85enum ListenerDirection { Forward, Reverse };
86
7376e582
AK
87static bool memory_listener_match(MemoryListener *listener,
88 MemoryRegionSection *section)
89{
90 return !listener->address_space_filter
91 || listener->address_space_filter == section->address_space;
92}
93
94#define MEMORY_LISTENER_CALL_GLOBAL(_callback, _direction, _args...) \
0e0d36b4
AK
95 do { \
96 MemoryListener *_listener; \
97 \
98 switch (_direction) { \
99 case Forward: \
100 QTAILQ_FOREACH(_listener, &memory_listeners, link) { \
101 _listener->_callback(_listener, ##_args); \
102 } \
103 break; \
104 case Reverse: \
105 QTAILQ_FOREACH_REVERSE(_listener, &memory_listeners, \
106 memory_listeners, link) { \
107 _listener->_callback(_listener, ##_args); \
108 } \
109 break; \
110 default: \
111 abort(); \
112 } \
113 } while (0)
114
7376e582
AK
115#define MEMORY_LISTENER_CALL(_callback, _direction, _section, _args...) \
116 do { \
117 MemoryListener *_listener; \
118 \
119 switch (_direction) { \
120 case Forward: \
121 QTAILQ_FOREACH(_listener, &memory_listeners, link) { \
122 if (memory_listener_match(_listener, _section)) { \
123 _listener->_callback(_listener, _section, ##_args); \
124 } \
125 } \
126 break; \
127 case Reverse: \
128 QTAILQ_FOREACH_REVERSE(_listener, &memory_listeners, \
129 memory_listeners, link) { \
130 if (memory_listener_match(_listener, _section)) { \
131 _listener->_callback(_listener, _section, ##_args); \
132 } \
133 } \
134 break; \
135 default: \
136 abort(); \
137 } \
138 } while (0)
139
0e0d36b4 140#define MEMORY_LISTENER_UPDATE_REGION(fr, as, dir, callback) \
7376e582 141 MEMORY_LISTENER_CALL(callback, dir, (&(MemoryRegionSection) { \
0e0d36b4
AK
142 .mr = (fr)->mr, \
143 .address_space = (as)->root, \
144 .offset_within_region = (fr)->offset_in_region, \
145 .size = int128_get64((fr)->addr.size), \
146 .offset_within_address_space = int128_get64((fr)->addr.start), \
7a8499e8 147 .readonly = (fr)->readonly, \
7376e582 148 }))
0e0d36b4 149
093bc2cd
AK
150struct CoalescedMemoryRange {
151 AddrRange addr;
152 QTAILQ_ENTRY(CoalescedMemoryRange) link;
153};
154
3e9d69e7
AK
155struct MemoryRegionIoeventfd {
156 AddrRange addr;
157 bool match_data;
158 uint64_t data;
753d5e14 159 EventNotifier *e;
3e9d69e7
AK
160};
161
162static bool memory_region_ioeventfd_before(MemoryRegionIoeventfd a,
163 MemoryRegionIoeventfd b)
164{
08dafab4 165 if (int128_lt(a.addr.start, b.addr.start)) {
3e9d69e7 166 return true;
08dafab4 167 } else if (int128_gt(a.addr.start, b.addr.start)) {
3e9d69e7 168 return false;
08dafab4 169 } else if (int128_lt(a.addr.size, b.addr.size)) {
3e9d69e7 170 return true;
08dafab4 171 } else if (int128_gt(a.addr.size, b.addr.size)) {
3e9d69e7
AK
172 return false;
173 } else if (a.match_data < b.match_data) {
174 return true;
175 } else if (a.match_data > b.match_data) {
176 return false;
177 } else if (a.match_data) {
178 if (a.data < b.data) {
179 return true;
180 } else if (a.data > b.data) {
181 return false;
182 }
183 }
753d5e14 184 if (a.e < b.e) {
3e9d69e7 185 return true;
753d5e14 186 } else if (a.e > b.e) {
3e9d69e7
AK
187 return false;
188 }
189 return false;
190}
191
192static bool memory_region_ioeventfd_equal(MemoryRegionIoeventfd a,
193 MemoryRegionIoeventfd b)
194{
195 return !memory_region_ioeventfd_before(a, b)
196 && !memory_region_ioeventfd_before(b, a);
197}
198
093bc2cd
AK
199typedef struct FlatRange FlatRange;
200typedef struct FlatView FlatView;
201
202/* Range of memory in the global map. Addresses are absolute. */
203struct FlatRange {
204 MemoryRegion *mr;
205 target_phys_addr_t offset_in_region;
206 AddrRange addr;
5a583347 207 uint8_t dirty_log_mask;
d0a9b5bc 208 bool readable;
fb1cd6f9 209 bool readonly;
093bc2cd
AK
210};
211
212/* Flattened global view of current active memory hierarchy. Kept in sorted
213 * order.
214 */
215struct FlatView {
216 FlatRange *ranges;
217 unsigned nr;
218 unsigned nr_allocated;
219};
220
cc31e6e7
AK
221typedef struct AddressSpace AddressSpace;
222typedef struct AddressSpaceOps AddressSpaceOps;
223
224/* A system address space - I/O, memory, etc. */
225struct AddressSpace {
cc31e6e7
AK
226 MemoryRegion *root;
227 FlatView current_map;
3e9d69e7
AK
228 int ioeventfd_nb;
229 MemoryRegionIoeventfd *ioeventfds;
cc31e6e7
AK
230};
231
093bc2cd
AK
232#define FOR_EACH_FLAT_RANGE(var, view) \
233 for (var = (view)->ranges; var < (view)->ranges + (view)->nr; ++var)
234
093bc2cd
AK
235static bool flatrange_equal(FlatRange *a, FlatRange *b)
236{
237 return a->mr == b->mr
238 && addrrange_equal(a->addr, b->addr)
d0a9b5bc 239 && a->offset_in_region == b->offset_in_region
fb1cd6f9
AK
240 && a->readable == b->readable
241 && a->readonly == b->readonly;
093bc2cd
AK
242}
243
244static void flatview_init(FlatView *view)
245{
246 view->ranges = NULL;
247 view->nr = 0;
248 view->nr_allocated = 0;
249}
250
251/* Insert a range into a given position. Caller is responsible for maintaining
252 * sorting order.
253 */
254static void flatview_insert(FlatView *view, unsigned pos, FlatRange *range)
255{
256 if (view->nr == view->nr_allocated) {
257 view->nr_allocated = MAX(2 * view->nr, 10);
7267c094 258 view->ranges = g_realloc(view->ranges,
093bc2cd
AK
259 view->nr_allocated * sizeof(*view->ranges));
260 }
261 memmove(view->ranges + pos + 1, view->ranges + pos,
262 (view->nr - pos) * sizeof(FlatRange));
263 view->ranges[pos] = *range;
264 ++view->nr;
265}
266
267static void flatview_destroy(FlatView *view)
268{
7267c094 269 g_free(view->ranges);
093bc2cd
AK
270}
271
3d8e6bf9
AK
272static bool can_merge(FlatRange *r1, FlatRange *r2)
273{
08dafab4 274 return int128_eq(addrrange_end(r1->addr), r2->addr.start)
3d8e6bf9 275 && r1->mr == r2->mr
08dafab4
AK
276 && int128_eq(int128_add(int128_make64(r1->offset_in_region),
277 r1->addr.size),
278 int128_make64(r2->offset_in_region))
d0a9b5bc 279 && r1->dirty_log_mask == r2->dirty_log_mask
fb1cd6f9
AK
280 && r1->readable == r2->readable
281 && r1->readonly == r2->readonly;
3d8e6bf9
AK
282}
283
284/* Attempt to simplify a view by merging ajacent ranges */
285static void flatview_simplify(FlatView *view)
286{
287 unsigned i, j;
288
289 i = 0;
290 while (i < view->nr) {
291 j = i + 1;
292 while (j < view->nr
293 && can_merge(&view->ranges[j-1], &view->ranges[j])) {
08dafab4 294 int128_addto(&view->ranges[i].addr.size, view->ranges[j].addr.size);
3d8e6bf9
AK
295 ++j;
296 }
297 ++i;
298 memmove(&view->ranges[i], &view->ranges[j],
299 (view->nr - j) * sizeof(view->ranges[j]));
300 view->nr -= j - i;
301 }
302}
303
164a4dcd
AK
304static void memory_region_read_accessor(void *opaque,
305 target_phys_addr_t addr,
306 uint64_t *value,
307 unsigned size,
308 unsigned shift,
309 uint64_t mask)
310{
311 MemoryRegion *mr = opaque;
312 uint64_t tmp;
313
d410515e
JK
314 if (mr->flush_coalesced_mmio) {
315 qemu_flush_coalesced_mmio_buffer();
316 }
164a4dcd
AK
317 tmp = mr->ops->read(mr->opaque, addr, size);
318 *value |= (tmp & mask) << shift;
319}
320
321static void memory_region_write_accessor(void *opaque,
322 target_phys_addr_t addr,
323 uint64_t *value,
324 unsigned size,
325 unsigned shift,
326 uint64_t mask)
327{
328 MemoryRegion *mr = opaque;
329 uint64_t tmp;
330
d410515e
JK
331 if (mr->flush_coalesced_mmio) {
332 qemu_flush_coalesced_mmio_buffer();
333 }
164a4dcd
AK
334 tmp = (*value >> shift) & mask;
335 mr->ops->write(mr->opaque, addr, tmp, size);
336}
337
338static void access_with_adjusted_size(target_phys_addr_t addr,
339 uint64_t *value,
340 unsigned size,
341 unsigned access_size_min,
342 unsigned access_size_max,
343 void (*access)(void *opaque,
344 target_phys_addr_t addr,
345 uint64_t *value,
346 unsigned size,
347 unsigned shift,
348 uint64_t mask),
349 void *opaque)
350{
351 uint64_t access_mask;
352 unsigned access_size;
353 unsigned i;
354
355 if (!access_size_min) {
356 access_size_min = 1;
357 }
358 if (!access_size_max) {
359 access_size_max = 4;
360 }
361 access_size = MAX(MIN(size, access_size_max), access_size_min);
362 access_mask = -1ULL >> (64 - access_size * 8);
363 for (i = 0; i < size; i += access_size) {
364 /* FIXME: big-endian support */
365 access(opaque, addr + i, value, access_size, i * 8, access_mask);
366 }
367}
368
8df8a843 369static AddressSpace address_space_memory;
cc31e6e7 370
627a0e90
AK
371static const MemoryRegionPortio *find_portio(MemoryRegion *mr, uint64_t offset,
372 unsigned width, bool write)
373{
374 const MemoryRegionPortio *mrp;
375
376 for (mrp = mr->ops->old_portio; mrp->size; ++mrp) {
377 if (offset >= mrp->offset && offset < mrp->offset + mrp->len
378 && width == mrp->size
379 && (write ? (bool)mrp->write : (bool)mrp->read)) {
380 return mrp;
381 }
382 }
383 return NULL;
384}
385
658b2224
AK
386static void memory_region_iorange_read(IORange *iorange,
387 uint64_t offset,
388 unsigned width,
389 uint64_t *data)
390{
a2d33521
AK
391 MemoryRegionIORange *mrio
392 = container_of(iorange, MemoryRegionIORange, iorange);
393 MemoryRegion *mr = mrio->mr;
658b2224 394
a2d33521 395 offset += mrio->offset;
627a0e90 396 if (mr->ops->old_portio) {
a2d33521
AK
397 const MemoryRegionPortio *mrp = find_portio(mr, offset - mrio->offset,
398 width, false);
627a0e90
AK
399
400 *data = ((uint64_t)1 << (width * 8)) - 1;
401 if (mrp) {
2b50aa1f 402 *data = mrp->read(mr->opaque, offset);
03808f58 403 } else if (width == 2) {
a2d33521 404 mrp = find_portio(mr, offset - mrio->offset, 1, false);
03808f58 405 assert(mrp);
2b50aa1f
AK
406 *data = mrp->read(mr->opaque, offset) |
407 (mrp->read(mr->opaque, offset + 1) << 8);
627a0e90
AK
408 }
409 return;
410 }
3a130f4e 411 *data = 0;
2b50aa1f 412 access_with_adjusted_size(offset, data, width,
3a130f4e
AK
413 mr->ops->impl.min_access_size,
414 mr->ops->impl.max_access_size,
415 memory_region_read_accessor, mr);
658b2224
AK
416}
417
418static void memory_region_iorange_write(IORange *iorange,
419 uint64_t offset,
420 unsigned width,
421 uint64_t data)
422{
a2d33521
AK
423 MemoryRegionIORange *mrio
424 = container_of(iorange, MemoryRegionIORange, iorange);
425 MemoryRegion *mr = mrio->mr;
658b2224 426
a2d33521 427 offset += mrio->offset;
627a0e90 428 if (mr->ops->old_portio) {
a2d33521
AK
429 const MemoryRegionPortio *mrp = find_portio(mr, offset - mrio->offset,
430 width, true);
627a0e90
AK
431
432 if (mrp) {
2b50aa1f 433 mrp->write(mr->opaque, offset, data);
03808f58 434 } else if (width == 2) {
7e2a62d8 435 mrp = find_portio(mr, offset - mrio->offset, 1, true);
03808f58 436 assert(mrp);
2b50aa1f
AK
437 mrp->write(mr->opaque, offset, data & 0xff);
438 mrp->write(mr->opaque, offset + 1, data >> 8);
627a0e90
AK
439 }
440 return;
441 }
2b50aa1f 442 access_with_adjusted_size(offset, &data, width,
3a130f4e
AK
443 mr->ops->impl.min_access_size,
444 mr->ops->impl.max_access_size,
445 memory_region_write_accessor, mr);
658b2224
AK
446}
447
a2d33521
AK
448static void memory_region_iorange_destructor(IORange *iorange)
449{
450 g_free(container_of(iorange, MemoryRegionIORange, iorange));
451}
452
93632747 453const IORangeOps memory_region_iorange_ops = {
658b2224
AK
454 .read = memory_region_iorange_read,
455 .write = memory_region_iorange_write,
a2d33521 456 .destructor = memory_region_iorange_destructor,
658b2224
AK
457};
458
8df8a843 459static AddressSpace address_space_io;
658b2224 460
e2177955
AK
461static AddressSpace *memory_region_to_address_space(MemoryRegion *mr)
462{
463 while (mr->parent) {
464 mr = mr->parent;
465 }
466 if (mr == address_space_memory.root) {
467 return &address_space_memory;
468 }
469 if (mr == address_space_io.root) {
470 return &address_space_io;
471 }
472 abort();
473}
474
093bc2cd
AK
475/* Render a memory region into the global view. Ranges in @view obscure
476 * ranges in @mr.
477 */
478static void render_memory_region(FlatView *view,
479 MemoryRegion *mr,
08dafab4 480 Int128 base,
fb1cd6f9
AK
481 AddrRange clip,
482 bool readonly)
093bc2cd
AK
483{
484 MemoryRegion *subregion;
485 unsigned i;
486 target_phys_addr_t offset_in_region;
08dafab4
AK
487 Int128 remain;
488 Int128 now;
093bc2cd
AK
489 FlatRange fr;
490 AddrRange tmp;
491
6bba19ba
AK
492 if (!mr->enabled) {
493 return;
494 }
495
08dafab4 496 int128_addto(&base, int128_make64(mr->addr));
fb1cd6f9 497 readonly |= mr->readonly;
093bc2cd
AK
498
499 tmp = addrrange_make(base, mr->size);
500
501 if (!addrrange_intersects(tmp, clip)) {
502 return;
503 }
504
505 clip = addrrange_intersection(tmp, clip);
506
507 if (mr->alias) {
08dafab4
AK
508 int128_subfrom(&base, int128_make64(mr->alias->addr));
509 int128_subfrom(&base, int128_make64(mr->alias_offset));
fb1cd6f9 510 render_memory_region(view, mr->alias, base, clip, readonly);
093bc2cd
AK
511 return;
512 }
513
514 /* Render subregions in priority order. */
515 QTAILQ_FOREACH(subregion, &mr->subregions, subregions_link) {
fb1cd6f9 516 render_memory_region(view, subregion, base, clip, readonly);
093bc2cd
AK
517 }
518
14a3c10a 519 if (!mr->terminates) {
093bc2cd
AK
520 return;
521 }
522
08dafab4 523 offset_in_region = int128_get64(int128_sub(clip.start, base));
093bc2cd
AK
524 base = clip.start;
525 remain = clip.size;
526
527 /* Render the region itself into any gaps left by the current view. */
08dafab4
AK
528 for (i = 0; i < view->nr && int128_nz(remain); ++i) {
529 if (int128_ge(base, addrrange_end(view->ranges[i].addr))) {
093bc2cd
AK
530 continue;
531 }
08dafab4
AK
532 if (int128_lt(base, view->ranges[i].addr.start)) {
533 now = int128_min(remain,
534 int128_sub(view->ranges[i].addr.start, base));
093bc2cd
AK
535 fr.mr = mr;
536 fr.offset_in_region = offset_in_region;
537 fr.addr = addrrange_make(base, now);
5a583347 538 fr.dirty_log_mask = mr->dirty_log_mask;
d0a9b5bc 539 fr.readable = mr->readable;
fb1cd6f9 540 fr.readonly = readonly;
093bc2cd
AK
541 flatview_insert(view, i, &fr);
542 ++i;
08dafab4
AK
543 int128_addto(&base, now);
544 offset_in_region += int128_get64(now);
545 int128_subfrom(&remain, now);
093bc2cd 546 }
08dafab4
AK
547 if (int128_eq(base, view->ranges[i].addr.start)) {
548 now = int128_min(remain, view->ranges[i].addr.size);
549 int128_addto(&base, now);
550 offset_in_region += int128_get64(now);
551 int128_subfrom(&remain, now);
093bc2cd
AK
552 }
553 }
08dafab4 554 if (int128_nz(remain)) {
093bc2cd
AK
555 fr.mr = mr;
556 fr.offset_in_region = offset_in_region;
557 fr.addr = addrrange_make(base, remain);
5a583347 558 fr.dirty_log_mask = mr->dirty_log_mask;
d0a9b5bc 559 fr.readable = mr->readable;
fb1cd6f9 560 fr.readonly = readonly;
093bc2cd
AK
561 flatview_insert(view, i, &fr);
562 }
563}
564
565/* Render a memory topology into a list of disjoint absolute ranges. */
566static FlatView generate_memory_topology(MemoryRegion *mr)
567{
568 FlatView view;
569
570 flatview_init(&view);
571
08dafab4
AK
572 render_memory_region(&view, mr, int128_zero(),
573 addrrange_make(int128_zero(), int128_2_64()), false);
3d8e6bf9 574 flatview_simplify(&view);
093bc2cd
AK
575
576 return view;
577}
578
3e9d69e7
AK
579static void address_space_add_del_ioeventfds(AddressSpace *as,
580 MemoryRegionIoeventfd *fds_new,
581 unsigned fds_new_nb,
582 MemoryRegionIoeventfd *fds_old,
583 unsigned fds_old_nb)
584{
585 unsigned iold, inew;
80a1ea37
AK
586 MemoryRegionIoeventfd *fd;
587 MemoryRegionSection section;
3e9d69e7
AK
588
589 /* Generate a symmetric difference of the old and new fd sets, adding
590 * and deleting as necessary.
591 */
592
593 iold = inew = 0;
594 while (iold < fds_old_nb || inew < fds_new_nb) {
595 if (iold < fds_old_nb
596 && (inew == fds_new_nb
597 || memory_region_ioeventfd_before(fds_old[iold],
598 fds_new[inew]))) {
80a1ea37
AK
599 fd = &fds_old[iold];
600 section = (MemoryRegionSection) {
601 .address_space = as->root,
602 .offset_within_address_space = int128_get64(fd->addr.start),
603 .size = int128_get64(fd->addr.size),
604 };
605 MEMORY_LISTENER_CALL(eventfd_del, Forward, &section,
753d5e14 606 fd->match_data, fd->data, fd->e);
3e9d69e7
AK
607 ++iold;
608 } else if (inew < fds_new_nb
609 && (iold == fds_old_nb
610 || memory_region_ioeventfd_before(fds_new[inew],
611 fds_old[iold]))) {
80a1ea37
AK
612 fd = &fds_new[inew];
613 section = (MemoryRegionSection) {
614 .address_space = as->root,
615 .offset_within_address_space = int128_get64(fd->addr.start),
616 .size = int128_get64(fd->addr.size),
617 };
618 MEMORY_LISTENER_CALL(eventfd_add, Reverse, &section,
753d5e14 619 fd->match_data, fd->data, fd->e);
3e9d69e7
AK
620 ++inew;
621 } else {
622 ++iold;
623 ++inew;
624 }
625 }
626}
627
628static void address_space_update_ioeventfds(AddressSpace *as)
629{
630 FlatRange *fr;
631 unsigned ioeventfd_nb = 0;
632 MemoryRegionIoeventfd *ioeventfds = NULL;
633 AddrRange tmp;
634 unsigned i;
635
636 FOR_EACH_FLAT_RANGE(fr, &as->current_map) {
637 for (i = 0; i < fr->mr->ioeventfd_nb; ++i) {
638 tmp = addrrange_shift(fr->mr->ioeventfds[i].addr,
08dafab4
AK
639 int128_sub(fr->addr.start,
640 int128_make64(fr->offset_in_region)));
3e9d69e7
AK
641 if (addrrange_intersects(fr->addr, tmp)) {
642 ++ioeventfd_nb;
7267c094 643 ioeventfds = g_realloc(ioeventfds,
3e9d69e7
AK
644 ioeventfd_nb * sizeof(*ioeventfds));
645 ioeventfds[ioeventfd_nb-1] = fr->mr->ioeventfds[i];
646 ioeventfds[ioeventfd_nb-1].addr = tmp;
647 }
648 }
649 }
650
651 address_space_add_del_ioeventfds(as, ioeventfds, ioeventfd_nb,
652 as->ioeventfds, as->ioeventfd_nb);
653
7267c094 654 g_free(as->ioeventfds);
3e9d69e7
AK
655 as->ioeventfds = ioeventfds;
656 as->ioeventfd_nb = ioeventfd_nb;
657}
658
b8af1afb
AK
659static void address_space_update_topology_pass(AddressSpace *as,
660 FlatView old_view,
661 FlatView new_view,
662 bool adding)
093bc2cd 663{
093bc2cd
AK
664 unsigned iold, inew;
665 FlatRange *frold, *frnew;
093bc2cd
AK
666
667 /* Generate a symmetric difference of the old and new memory maps.
668 * Kill ranges in the old map, and instantiate ranges in the new map.
669 */
670 iold = inew = 0;
671 while (iold < old_view.nr || inew < new_view.nr) {
672 if (iold < old_view.nr) {
673 frold = &old_view.ranges[iold];
674 } else {
675 frold = NULL;
676 }
677 if (inew < new_view.nr) {
678 frnew = &new_view.ranges[inew];
679 } else {
680 frnew = NULL;
681 }
682
683 if (frold
684 && (!frnew
08dafab4
AK
685 || int128_lt(frold->addr.start, frnew->addr.start)
686 || (int128_eq(frold->addr.start, frnew->addr.start)
093bc2cd
AK
687 && !flatrange_equal(frold, frnew)))) {
688 /* In old, but (not in new, or in new but attributes changed). */
689
b8af1afb 690 if (!adding) {
72e22d2f 691 MEMORY_LISTENER_UPDATE_REGION(frold, as, Reverse, region_del);
b8af1afb
AK
692 }
693
093bc2cd
AK
694 ++iold;
695 } else if (frold && frnew && flatrange_equal(frold, frnew)) {
696 /* In both (logging may have changed) */
697
b8af1afb 698 if (adding) {
50c1e149 699 MEMORY_LISTENER_UPDATE_REGION(frnew, as, Forward, region_nop);
b8af1afb 700 if (frold->dirty_log_mask && !frnew->dirty_log_mask) {
72e22d2f 701 MEMORY_LISTENER_UPDATE_REGION(frnew, as, Reverse, log_stop);
b8af1afb 702 } else if (frnew->dirty_log_mask && !frold->dirty_log_mask) {
72e22d2f 703 MEMORY_LISTENER_UPDATE_REGION(frnew, as, Forward, log_start);
b8af1afb 704 }
5a583347
AK
705 }
706
093bc2cd
AK
707 ++iold;
708 ++inew;
093bc2cd
AK
709 } else {
710 /* In new */
711
b8af1afb 712 if (adding) {
72e22d2f 713 MEMORY_LISTENER_UPDATE_REGION(frnew, as, Forward, region_add);
b8af1afb
AK
714 }
715
093bc2cd
AK
716 ++inew;
717 }
718 }
b8af1afb
AK
719}
720
721
722static void address_space_update_topology(AddressSpace *as)
723{
724 FlatView old_view = as->current_map;
725 FlatView new_view = generate_memory_topology(as->root);
726
727 address_space_update_topology_pass(as, old_view, new_view, false);
728 address_space_update_topology_pass(as, old_view, new_view, true);
729
cc31e6e7 730 as->current_map = new_view;
093bc2cd 731 flatview_destroy(&old_view);
3e9d69e7 732 address_space_update_ioeventfds(as);
093bc2cd
AK
733}
734
6bba19ba 735static void memory_region_update_topology(MemoryRegion *mr)
cc31e6e7 736{
4ef4db86 737 if (memory_region_transaction_depth) {
e87c099f 738 memory_region_update_pending |= !mr || mr->enabled;
4ef4db86
AK
739 return;
740 }
741
6bba19ba
AK
742 if (mr && !mr->enabled) {
743 return;
744 }
745
50c1e149
AK
746 MEMORY_LISTENER_CALL_GLOBAL(begin, Forward);
747
658b2224
AK
748 if (address_space_memory.root) {
749 address_space_update_topology(&address_space_memory);
750 }
751 if (address_space_io.root) {
752 address_space_update_topology(&address_space_io);
753 }
e87c099f 754
50c1e149
AK
755 MEMORY_LISTENER_CALL_GLOBAL(commit, Forward);
756
e87c099f 757 memory_region_update_pending = false;
cc31e6e7
AK
758}
759
4ef4db86
AK
760void memory_region_transaction_begin(void)
761{
762 ++memory_region_transaction_depth;
763}
764
765void memory_region_transaction_commit(void)
766{
767 assert(memory_region_transaction_depth);
768 --memory_region_transaction_depth;
e87c099f
AK
769 if (!memory_region_transaction_depth && memory_region_update_pending) {
770 memory_region_update_topology(NULL);
771 }
4ef4db86
AK
772}
773
545e92e0
AK
774static void memory_region_destructor_none(MemoryRegion *mr)
775{
776}
777
778static void memory_region_destructor_ram(MemoryRegion *mr)
779{
780 qemu_ram_free(mr->ram_addr);
781}
782
783static void memory_region_destructor_ram_from_ptr(MemoryRegion *mr)
784{
785 qemu_ram_free_from_ptr(mr->ram_addr);
786}
787
788static void memory_region_destructor_iomem(MemoryRegion *mr)
789{
545e92e0
AK
790}
791
d0a9b5bc
AK
792static void memory_region_destructor_rom_device(MemoryRegion *mr)
793{
794 qemu_ram_free(mr->ram_addr & TARGET_PAGE_MASK);
d0a9b5bc
AK
795}
796
be675c97
AK
797static bool memory_region_wrong_endianness(MemoryRegion *mr)
798{
2c3579ab 799#ifdef TARGET_WORDS_BIGENDIAN
be675c97
AK
800 return mr->ops->endianness == DEVICE_LITTLE_ENDIAN;
801#else
802 return mr->ops->endianness == DEVICE_BIG_ENDIAN;
803#endif
804}
805
093bc2cd
AK
806void memory_region_init(MemoryRegion *mr,
807 const char *name,
808 uint64_t size)
809{
810 mr->ops = NULL;
811 mr->parent = NULL;
08dafab4
AK
812 mr->size = int128_make64(size);
813 if (size == UINT64_MAX) {
814 mr->size = int128_2_64();
815 }
093bc2cd 816 mr->addr = 0;
b3b00c78 817 mr->subpage = false;
6bba19ba 818 mr->enabled = true;
14a3c10a 819 mr->terminates = false;
8ea9252a 820 mr->ram = false;
d0a9b5bc 821 mr->readable = true;
fb1cd6f9 822 mr->readonly = false;
75c578dc 823 mr->rom_device = false;
545e92e0 824 mr->destructor = memory_region_destructor_none;
093bc2cd
AK
825 mr->priority = 0;
826 mr->may_overlap = false;
827 mr->alias = NULL;
828 QTAILQ_INIT(&mr->subregions);
829 memset(&mr->subregions_link, 0, sizeof mr->subregions_link);
830 QTAILQ_INIT(&mr->coalesced);
7267c094 831 mr->name = g_strdup(name);
5a583347 832 mr->dirty_log_mask = 0;
3e9d69e7
AK
833 mr->ioeventfd_nb = 0;
834 mr->ioeventfds = NULL;
d410515e 835 mr->flush_coalesced_mmio = false;
093bc2cd
AK
836}
837
838static bool memory_region_access_valid(MemoryRegion *mr,
839 target_phys_addr_t addr,
897fa7cf
AK
840 unsigned size,
841 bool is_write)
093bc2cd 842{
897fa7cf
AK
843 if (mr->ops->valid.accepts
844 && !mr->ops->valid.accepts(mr->opaque, addr, size, is_write)) {
845 return false;
846 }
847
093bc2cd
AK
848 if (!mr->ops->valid.unaligned && (addr & (size - 1))) {
849 return false;
850 }
851
852 /* Treat zero as compatibility all valid */
853 if (!mr->ops->valid.max_access_size) {
854 return true;
855 }
856
857 if (size > mr->ops->valid.max_access_size
858 || size < mr->ops->valid.min_access_size) {
859 return false;
860 }
861 return true;
862}
863
a621f38d
AK
864static uint64_t memory_region_dispatch_read1(MemoryRegion *mr,
865 target_phys_addr_t addr,
866 unsigned size)
093bc2cd 867{
164a4dcd 868 uint64_t data = 0;
093bc2cd 869
897fa7cf 870 if (!memory_region_access_valid(mr, addr, size, false)) {
093bc2cd
AK
871 return -1U; /* FIXME: better signalling */
872 }
873
74901c3b
AK
874 if (!mr->ops->read) {
875 return mr->ops->old_mmio.read[bitops_ffsl(size)](mr->opaque, addr);
876 }
877
093bc2cd 878 /* FIXME: support unaligned access */
2b50aa1f 879 access_with_adjusted_size(addr, &data, size,
164a4dcd
AK
880 mr->ops->impl.min_access_size,
881 mr->ops->impl.max_access_size,
882 memory_region_read_accessor, mr);
093bc2cd
AK
883
884 return data;
885}
886
a621f38d 887static void adjust_endianness(MemoryRegion *mr, uint64_t *data, unsigned size)
093bc2cd 888{
a621f38d
AK
889 if (memory_region_wrong_endianness(mr)) {
890 switch (size) {
891 case 1:
892 break;
893 case 2:
894 *data = bswap16(*data);
895 break;
896 case 4:
897 *data = bswap32(*data);
1470a0cd 898 break;
a621f38d
AK
899 default:
900 abort();
901 }
902 }
903}
904
905static uint64_t memory_region_dispatch_read(MemoryRegion *mr,
906 target_phys_addr_t addr,
907 unsigned size)
908{
909 uint64_t ret;
910
911 ret = memory_region_dispatch_read1(mr, addr, size);
912 adjust_endianness(mr, &ret, size);
913 return ret;
914}
093bc2cd 915
a621f38d
AK
916static void memory_region_dispatch_write(MemoryRegion *mr,
917 target_phys_addr_t addr,
918 uint64_t data,
919 unsigned size)
920{
897fa7cf 921 if (!memory_region_access_valid(mr, addr, size, true)) {
093bc2cd
AK
922 return; /* FIXME: better signalling */
923 }
924
a621f38d
AK
925 adjust_endianness(mr, &data, size);
926
74901c3b
AK
927 if (!mr->ops->write) {
928 mr->ops->old_mmio.write[bitops_ffsl(size)](mr->opaque, addr, data);
929 return;
930 }
931
093bc2cd 932 /* FIXME: support unaligned access */
2b50aa1f 933 access_with_adjusted_size(addr, &data, size,
164a4dcd
AK
934 mr->ops->impl.min_access_size,
935 mr->ops->impl.max_access_size,
936 memory_region_write_accessor, mr);
093bc2cd
AK
937}
938
093bc2cd
AK
939void memory_region_init_io(MemoryRegion *mr,
940 const MemoryRegionOps *ops,
941 void *opaque,
942 const char *name,
943 uint64_t size)
944{
945 memory_region_init(mr, name, size);
946 mr->ops = ops;
947 mr->opaque = opaque;
14a3c10a 948 mr->terminates = true;
26a83ad0 949 mr->destructor = memory_region_destructor_iomem;
97161e17 950 mr->ram_addr = ~(ram_addr_t)0;
093bc2cd
AK
951}
952
953void memory_region_init_ram(MemoryRegion *mr,
093bc2cd
AK
954 const char *name,
955 uint64_t size)
956{
957 memory_region_init(mr, name, size);
8ea9252a 958 mr->ram = true;
14a3c10a 959 mr->terminates = true;
545e92e0 960 mr->destructor = memory_region_destructor_ram;
c5705a77 961 mr->ram_addr = qemu_ram_alloc(size, mr);
093bc2cd
AK
962}
963
964void memory_region_init_ram_ptr(MemoryRegion *mr,
093bc2cd
AK
965 const char *name,
966 uint64_t size,
967 void *ptr)
968{
969 memory_region_init(mr, name, size);
8ea9252a 970 mr->ram = true;
14a3c10a 971 mr->terminates = true;
545e92e0 972 mr->destructor = memory_region_destructor_ram_from_ptr;
c5705a77 973 mr->ram_addr = qemu_ram_alloc_from_ptr(size, ptr, mr);
093bc2cd
AK
974}
975
976void memory_region_init_alias(MemoryRegion *mr,
977 const char *name,
978 MemoryRegion *orig,
979 target_phys_addr_t offset,
980 uint64_t size)
981{
982 memory_region_init(mr, name, size);
983 mr->alias = orig;
984 mr->alias_offset = offset;
985}
986
d0a9b5bc
AK
987void memory_region_init_rom_device(MemoryRegion *mr,
988 const MemoryRegionOps *ops,
75f5941c 989 void *opaque,
d0a9b5bc
AK
990 const char *name,
991 uint64_t size)
992{
993 memory_region_init(mr, name, size);
7bc2b9cd 994 mr->ops = ops;
75f5941c 995 mr->opaque = opaque;
d0a9b5bc 996 mr->terminates = true;
75c578dc 997 mr->rom_device = true;
d0a9b5bc 998 mr->destructor = memory_region_destructor_rom_device;
c5705a77 999 mr->ram_addr = qemu_ram_alloc(size, mr);
d0a9b5bc
AK
1000}
1001
1660e72d
JK
1002static uint64_t invalid_read(void *opaque, target_phys_addr_t addr,
1003 unsigned size)
1004{
1005 MemoryRegion *mr = opaque;
1006
1007 if (!mr->warning_printed) {
1008 fprintf(stderr, "Invalid read from memory region %s\n", mr->name);
1009 mr->warning_printed = true;
1010 }
1011 return -1U;
1012}
1013
1014static void invalid_write(void *opaque, target_phys_addr_t addr, uint64_t data,
1015 unsigned size)
1016{
1017 MemoryRegion *mr = opaque;
1018
1019 if (!mr->warning_printed) {
1020 fprintf(stderr, "Invalid write to memory region %s\n", mr->name);
1021 mr->warning_printed = true;
1022 }
1023}
1024
1025static const MemoryRegionOps reservation_ops = {
1026 .read = invalid_read,
1027 .write = invalid_write,
1028 .endianness = DEVICE_NATIVE_ENDIAN,
1029};
1030
1031void memory_region_init_reservation(MemoryRegion *mr,
1032 const char *name,
1033 uint64_t size)
1034{
1035 memory_region_init_io(mr, &reservation_ops, mr, name, size);
1036}
1037
093bc2cd
AK
1038void memory_region_destroy(MemoryRegion *mr)
1039{
1040 assert(QTAILQ_EMPTY(&mr->subregions));
545e92e0 1041 mr->destructor(mr);
093bc2cd 1042 memory_region_clear_coalescing(mr);
7267c094
AL
1043 g_free((char *)mr->name);
1044 g_free(mr->ioeventfds);
093bc2cd
AK
1045}
1046
1047uint64_t memory_region_size(MemoryRegion *mr)
1048{
08dafab4
AK
1049 if (int128_eq(mr->size, int128_2_64())) {
1050 return UINT64_MAX;
1051 }
1052 return int128_get64(mr->size);
093bc2cd
AK
1053}
1054
8991c79b
AK
1055const char *memory_region_name(MemoryRegion *mr)
1056{
1057 return mr->name;
1058}
1059
8ea9252a
AK
1060bool memory_region_is_ram(MemoryRegion *mr)
1061{
1062 return mr->ram;
1063}
1064
55043ba3
AK
1065bool memory_region_is_logging(MemoryRegion *mr)
1066{
1067 return mr->dirty_log_mask;
1068}
1069
ce7923da
AK
1070bool memory_region_is_rom(MemoryRegion *mr)
1071{
1072 return mr->ram && mr->readonly;
1073}
1074
093bc2cd
AK
1075void memory_region_set_log(MemoryRegion *mr, bool log, unsigned client)
1076{
5a583347
AK
1077 uint8_t mask = 1 << client;
1078
1079 mr->dirty_log_mask = (mr->dirty_log_mask & ~mask) | (log * mask);
6bba19ba 1080 memory_region_update_topology(mr);
093bc2cd
AK
1081}
1082
1083bool memory_region_get_dirty(MemoryRegion *mr, target_phys_addr_t addr,
cd7a45c9 1084 target_phys_addr_t size, unsigned client)
093bc2cd 1085{
14a3c10a 1086 assert(mr->terminates);
cd7a45c9
BS
1087 return cpu_physical_memory_get_dirty(mr->ram_addr + addr, size,
1088 1 << client);
093bc2cd
AK
1089}
1090
fd4aa979
BS
1091void memory_region_set_dirty(MemoryRegion *mr, target_phys_addr_t addr,
1092 target_phys_addr_t size)
093bc2cd 1093{
14a3c10a 1094 assert(mr->terminates);
fd4aa979 1095 return cpu_physical_memory_set_dirty_range(mr->ram_addr + addr, size, -1);
093bc2cd
AK
1096}
1097
1098void memory_region_sync_dirty_bitmap(MemoryRegion *mr)
1099{
5a583347
AK
1100 FlatRange *fr;
1101
cc31e6e7 1102 FOR_EACH_FLAT_RANGE(fr, &address_space_memory.current_map) {
5a583347 1103 if (fr->mr == mr) {
72e22d2f
AK
1104 MEMORY_LISTENER_UPDATE_REGION(fr, &address_space_memory,
1105 Forward, log_sync);
5a583347
AK
1106 }
1107 }
093bc2cd
AK
1108}
1109
1110void memory_region_set_readonly(MemoryRegion *mr, bool readonly)
1111{
fb1cd6f9
AK
1112 if (mr->readonly != readonly) {
1113 mr->readonly = readonly;
6bba19ba 1114 memory_region_update_topology(mr);
fb1cd6f9 1115 }
093bc2cd
AK
1116}
1117
d0a9b5bc
AK
1118void memory_region_rom_device_set_readable(MemoryRegion *mr, bool readable)
1119{
1120 if (mr->readable != readable) {
1121 mr->readable = readable;
6bba19ba 1122 memory_region_update_topology(mr);
d0a9b5bc
AK
1123 }
1124}
1125
093bc2cd
AK
1126void memory_region_reset_dirty(MemoryRegion *mr, target_phys_addr_t addr,
1127 target_phys_addr_t size, unsigned client)
1128{
14a3c10a 1129 assert(mr->terminates);
5a583347
AK
1130 cpu_physical_memory_reset_dirty(mr->ram_addr + addr,
1131 mr->ram_addr + addr + size,
1132 1 << client);
093bc2cd
AK
1133}
1134
1135void *memory_region_get_ram_ptr(MemoryRegion *mr)
1136{
1137 if (mr->alias) {
1138 return memory_region_get_ram_ptr(mr->alias) + mr->alias_offset;
1139 }
1140
14a3c10a 1141 assert(mr->terminates);
093bc2cd 1142
021d26d1 1143 return qemu_get_ram_ptr(mr->ram_addr & TARGET_PAGE_MASK);
093bc2cd
AK
1144}
1145
1146static void memory_region_update_coalesced_range(MemoryRegion *mr)
1147{
1148 FlatRange *fr;
1149 CoalescedMemoryRange *cmr;
1150 AddrRange tmp;
1151
cc31e6e7 1152 FOR_EACH_FLAT_RANGE(fr, &address_space_memory.current_map) {
093bc2cd 1153 if (fr->mr == mr) {
08dafab4
AK
1154 qemu_unregister_coalesced_mmio(int128_get64(fr->addr.start),
1155 int128_get64(fr->addr.size));
093bc2cd
AK
1156 QTAILQ_FOREACH(cmr, &mr->coalesced, link) {
1157 tmp = addrrange_shift(cmr->addr,
08dafab4
AK
1158 int128_sub(fr->addr.start,
1159 int128_make64(fr->offset_in_region)));
093bc2cd
AK
1160 if (!addrrange_intersects(tmp, fr->addr)) {
1161 continue;
1162 }
1163 tmp = addrrange_intersection(tmp, fr->addr);
08dafab4
AK
1164 qemu_register_coalesced_mmio(int128_get64(tmp.start),
1165 int128_get64(tmp.size));
093bc2cd
AK
1166 }
1167 }
1168 }
1169}
1170
1171void memory_region_set_coalescing(MemoryRegion *mr)
1172{
1173 memory_region_clear_coalescing(mr);
08dafab4 1174 memory_region_add_coalescing(mr, 0, int128_get64(mr->size));
093bc2cd
AK
1175}
1176
1177void memory_region_add_coalescing(MemoryRegion *mr,
1178 target_phys_addr_t offset,
1179 uint64_t size)
1180{
7267c094 1181 CoalescedMemoryRange *cmr = g_malloc(sizeof(*cmr));
093bc2cd 1182
08dafab4 1183 cmr->addr = addrrange_make(int128_make64(offset), int128_make64(size));
093bc2cd
AK
1184 QTAILQ_INSERT_TAIL(&mr->coalesced, cmr, link);
1185 memory_region_update_coalesced_range(mr);
d410515e 1186 memory_region_set_flush_coalesced(mr);
093bc2cd
AK
1187}
1188
1189void memory_region_clear_coalescing(MemoryRegion *mr)
1190{
1191 CoalescedMemoryRange *cmr;
1192
d410515e
JK
1193 qemu_flush_coalesced_mmio_buffer();
1194 mr->flush_coalesced_mmio = false;
1195
093bc2cd
AK
1196 while (!QTAILQ_EMPTY(&mr->coalesced)) {
1197 cmr = QTAILQ_FIRST(&mr->coalesced);
1198 QTAILQ_REMOVE(&mr->coalesced, cmr, link);
7267c094 1199 g_free(cmr);
093bc2cd
AK
1200 }
1201 memory_region_update_coalesced_range(mr);
1202}
1203
d410515e
JK
1204void memory_region_set_flush_coalesced(MemoryRegion *mr)
1205{
1206 mr->flush_coalesced_mmio = true;
1207}
1208
1209void memory_region_clear_flush_coalesced(MemoryRegion *mr)
1210{
1211 qemu_flush_coalesced_mmio_buffer();
1212 if (QTAILQ_EMPTY(&mr->coalesced)) {
1213 mr->flush_coalesced_mmio = false;
1214 }
1215}
1216
3e9d69e7
AK
1217void memory_region_add_eventfd(MemoryRegion *mr,
1218 target_phys_addr_t addr,
1219 unsigned size,
1220 bool match_data,
1221 uint64_t data,
753d5e14 1222 EventNotifier *e)
3e9d69e7
AK
1223{
1224 MemoryRegionIoeventfd mrfd = {
08dafab4
AK
1225 .addr.start = int128_make64(addr),
1226 .addr.size = int128_make64(size),
3e9d69e7
AK
1227 .match_data = match_data,
1228 .data = data,
753d5e14 1229 .e = e,
3e9d69e7
AK
1230 };
1231 unsigned i;
1232
1233 for (i = 0; i < mr->ioeventfd_nb; ++i) {
1234 if (memory_region_ioeventfd_before(mrfd, mr->ioeventfds[i])) {
1235 break;
1236 }
1237 }
1238 ++mr->ioeventfd_nb;
7267c094 1239 mr->ioeventfds = g_realloc(mr->ioeventfds,
3e9d69e7
AK
1240 sizeof(*mr->ioeventfds) * mr->ioeventfd_nb);
1241 memmove(&mr->ioeventfds[i+1], &mr->ioeventfds[i],
1242 sizeof(*mr->ioeventfds) * (mr->ioeventfd_nb-1 - i));
1243 mr->ioeventfds[i] = mrfd;
6bba19ba 1244 memory_region_update_topology(mr);
3e9d69e7
AK
1245}
1246
1247void memory_region_del_eventfd(MemoryRegion *mr,
1248 target_phys_addr_t addr,
1249 unsigned size,
1250 bool match_data,
1251 uint64_t data,
753d5e14 1252 EventNotifier *e)
3e9d69e7
AK
1253{
1254 MemoryRegionIoeventfd mrfd = {
08dafab4
AK
1255 .addr.start = int128_make64(addr),
1256 .addr.size = int128_make64(size),
3e9d69e7
AK
1257 .match_data = match_data,
1258 .data = data,
753d5e14 1259 .e = e,
3e9d69e7
AK
1260 };
1261 unsigned i;
1262
1263 for (i = 0; i < mr->ioeventfd_nb; ++i) {
1264 if (memory_region_ioeventfd_equal(mrfd, mr->ioeventfds[i])) {
1265 break;
1266 }
1267 }
1268 assert(i != mr->ioeventfd_nb);
1269 memmove(&mr->ioeventfds[i], &mr->ioeventfds[i+1],
1270 sizeof(*mr->ioeventfds) * (mr->ioeventfd_nb - (i+1)));
1271 --mr->ioeventfd_nb;
7267c094 1272 mr->ioeventfds = g_realloc(mr->ioeventfds,
3e9d69e7 1273 sizeof(*mr->ioeventfds)*mr->ioeventfd_nb + 1);
6bba19ba 1274 memory_region_update_topology(mr);
3e9d69e7
AK
1275}
1276
093bc2cd
AK
1277static void memory_region_add_subregion_common(MemoryRegion *mr,
1278 target_phys_addr_t offset,
1279 MemoryRegion *subregion)
1280{
1281 MemoryRegion *other;
1282
1283 assert(!subregion->parent);
1284 subregion->parent = mr;
1285 subregion->addr = offset;
1286 QTAILQ_FOREACH(other, &mr->subregions, subregions_link) {
1287 if (subregion->may_overlap || other->may_overlap) {
1288 continue;
1289 }
08dafab4
AK
1290 if (int128_gt(int128_make64(offset),
1291 int128_add(int128_make64(other->addr), other->size))
1292 || int128_le(int128_add(int128_make64(offset), subregion->size),
1293 int128_make64(other->addr))) {
093bc2cd
AK
1294 continue;
1295 }
a5e1cbc8 1296#if 0
860329b2
MW
1297 printf("warning: subregion collision %llx/%llx (%s) "
1298 "vs %llx/%llx (%s)\n",
093bc2cd 1299 (unsigned long long)offset,
08dafab4 1300 (unsigned long long)int128_get64(subregion->size),
860329b2
MW
1301 subregion->name,
1302 (unsigned long long)other->addr,
08dafab4 1303 (unsigned long long)int128_get64(other->size),
860329b2 1304 other->name);
a5e1cbc8 1305#endif
093bc2cd
AK
1306 }
1307 QTAILQ_FOREACH(other, &mr->subregions, subregions_link) {
1308 if (subregion->priority >= other->priority) {
1309 QTAILQ_INSERT_BEFORE(other, subregion, subregions_link);
1310 goto done;
1311 }
1312 }
1313 QTAILQ_INSERT_TAIL(&mr->subregions, subregion, subregions_link);
1314done:
6bba19ba 1315 memory_region_update_topology(mr);
093bc2cd
AK
1316}
1317
1318
1319void memory_region_add_subregion(MemoryRegion *mr,
1320 target_phys_addr_t offset,
1321 MemoryRegion *subregion)
1322{
1323 subregion->may_overlap = false;
1324 subregion->priority = 0;
1325 memory_region_add_subregion_common(mr, offset, subregion);
1326}
1327
1328void memory_region_add_subregion_overlap(MemoryRegion *mr,
1329 target_phys_addr_t offset,
1330 MemoryRegion *subregion,
1331 unsigned priority)
1332{
1333 subregion->may_overlap = true;
1334 subregion->priority = priority;
1335 memory_region_add_subregion_common(mr, offset, subregion);
1336}
1337
1338void memory_region_del_subregion(MemoryRegion *mr,
1339 MemoryRegion *subregion)
1340{
1341 assert(subregion->parent == mr);
1342 subregion->parent = NULL;
1343 QTAILQ_REMOVE(&mr->subregions, subregion, subregions_link);
6bba19ba
AK
1344 memory_region_update_topology(mr);
1345}
1346
1347void memory_region_set_enabled(MemoryRegion *mr, bool enabled)
1348{
1349 if (enabled == mr->enabled) {
1350 return;
1351 }
1352 mr->enabled = enabled;
1353 memory_region_update_topology(NULL);
093bc2cd 1354}
1c0ffa58 1355
2282e1af
AK
1356void memory_region_set_address(MemoryRegion *mr, target_phys_addr_t addr)
1357{
1358 MemoryRegion *parent = mr->parent;
1359 unsigned priority = mr->priority;
1360 bool may_overlap = mr->may_overlap;
1361
1362 if (addr == mr->addr || !parent) {
1363 mr->addr = addr;
1364 return;
1365 }
1366
1367 memory_region_transaction_begin();
1368 memory_region_del_subregion(parent, mr);
1369 if (may_overlap) {
1370 memory_region_add_subregion_overlap(parent, addr, mr, priority);
1371 } else {
1372 memory_region_add_subregion(parent, addr, mr);
1373 }
1374 memory_region_transaction_commit();
1375}
1376
4703359e
AK
1377void memory_region_set_alias_offset(MemoryRegion *mr, target_phys_addr_t offset)
1378{
1379 target_phys_addr_t old_offset = mr->alias_offset;
1380
1381 assert(mr->alias);
1382 mr->alias_offset = offset;
1383
1384 if (offset == old_offset || !mr->parent) {
1385 return;
1386 }
1387
1388 memory_region_update_topology(mr);
1389}
1390
e34911c4
AK
1391ram_addr_t memory_region_get_ram_addr(MemoryRegion *mr)
1392{
e34911c4
AK
1393 return mr->ram_addr;
1394}
1395
e2177955
AK
1396static int cmp_flatrange_addr(const void *addr_, const void *fr_)
1397{
1398 const AddrRange *addr = addr_;
1399 const FlatRange *fr = fr_;
1400
1401 if (int128_le(addrrange_end(*addr), fr->addr.start)) {
1402 return -1;
1403 } else if (int128_ge(addr->start, addrrange_end(fr->addr))) {
1404 return 1;
1405 }
1406 return 0;
1407}
1408
1409static FlatRange *address_space_lookup(AddressSpace *as, AddrRange addr)
1410{
1411 return bsearch(&addr, as->current_map.ranges, as->current_map.nr,
1412 sizeof(FlatRange), cmp_flatrange_addr);
1413}
1414
1415MemoryRegionSection memory_region_find(MemoryRegion *address_space,
1416 target_phys_addr_t addr, uint64_t size)
1417{
1418 AddressSpace *as = memory_region_to_address_space(address_space);
1419 AddrRange range = addrrange_make(int128_make64(addr),
1420 int128_make64(size));
1421 FlatRange *fr = address_space_lookup(as, range);
1422 MemoryRegionSection ret = { .mr = NULL, .size = 0 };
1423
1424 if (!fr) {
1425 return ret;
1426 }
1427
1428 while (fr > as->current_map.ranges
1429 && addrrange_intersects(fr[-1].addr, range)) {
1430 --fr;
1431 }
1432
1433 ret.mr = fr->mr;
1434 range = addrrange_intersection(range, fr->addr);
1435 ret.offset_within_region = fr->offset_in_region;
1436 ret.offset_within_region += int128_get64(int128_sub(range.start,
1437 fr->addr.start));
1438 ret.size = int128_get64(range.size);
1439 ret.offset_within_address_space = int128_get64(range.start);
7a8499e8 1440 ret.readonly = fr->readonly;
e2177955
AK
1441 return ret;
1442}
1443
86e775c6
AK
1444void memory_global_sync_dirty_bitmap(MemoryRegion *address_space)
1445{
7664e80c
AK
1446 AddressSpace *as = memory_region_to_address_space(address_space);
1447 FlatRange *fr;
1448
7664e80c 1449 FOR_EACH_FLAT_RANGE(fr, &as->current_map) {
72e22d2f 1450 MEMORY_LISTENER_UPDATE_REGION(fr, as, Forward, log_sync);
7664e80c
AK
1451 }
1452}
1453
1454void memory_global_dirty_log_start(void)
1455{
7664e80c 1456 global_dirty_log = true;
7376e582 1457 MEMORY_LISTENER_CALL_GLOBAL(log_global_start, Forward);
7664e80c
AK
1458}
1459
1460void memory_global_dirty_log_stop(void)
1461{
7664e80c 1462 global_dirty_log = false;
7376e582 1463 MEMORY_LISTENER_CALL_GLOBAL(log_global_stop, Reverse);
7664e80c
AK
1464}
1465
1466static void listener_add_address_space(MemoryListener *listener,
1467 AddressSpace *as)
1468{
1469 FlatRange *fr;
1470
221b3a3f
JG
1471 if (listener->address_space_filter
1472 && listener->address_space_filter != as->root) {
1473 return;
1474 }
1475
7664e80c
AK
1476 if (global_dirty_log) {
1477 listener->log_global_start(listener);
1478 }
1479 FOR_EACH_FLAT_RANGE(fr, &as->current_map) {
1480 MemoryRegionSection section = {
1481 .mr = fr->mr,
1482 .address_space = as->root,
1483 .offset_within_region = fr->offset_in_region,
1484 .size = int128_get64(fr->addr.size),
1485 .offset_within_address_space = int128_get64(fr->addr.start),
7a8499e8 1486 .readonly = fr->readonly,
7664e80c
AK
1487 };
1488 listener->region_add(listener, &section);
1489 }
1490}
1491
7376e582 1492void memory_listener_register(MemoryListener *listener, MemoryRegion *filter)
7664e80c 1493{
72e22d2f
AK
1494 MemoryListener *other = NULL;
1495
7376e582 1496 listener->address_space_filter = filter;
72e22d2f
AK
1497 if (QTAILQ_EMPTY(&memory_listeners)
1498 || listener->priority >= QTAILQ_LAST(&memory_listeners,
1499 memory_listeners)->priority) {
1500 QTAILQ_INSERT_TAIL(&memory_listeners, listener, link);
1501 } else {
1502 QTAILQ_FOREACH(other, &memory_listeners, link) {
1503 if (listener->priority < other->priority) {
1504 break;
1505 }
1506 }
1507 QTAILQ_INSERT_BEFORE(other, listener, link);
1508 }
7664e80c
AK
1509 listener_add_address_space(listener, &address_space_memory);
1510 listener_add_address_space(listener, &address_space_io);
1511}
1512
1513void memory_listener_unregister(MemoryListener *listener)
1514{
72e22d2f 1515 QTAILQ_REMOVE(&memory_listeners, listener, link);
86e775c6 1516}
e2177955 1517
1c0ffa58
AK
1518void set_system_memory_map(MemoryRegion *mr)
1519{
cc31e6e7 1520 address_space_memory.root = mr;
6bba19ba 1521 memory_region_update_topology(NULL);
1c0ffa58 1522}
658b2224
AK
1523
1524void set_system_io_map(MemoryRegion *mr)
1525{
1526 address_space_io.root = mr;
6bba19ba 1527 memory_region_update_topology(NULL);
658b2224 1528}
314e2987 1529
37ec01d4 1530uint64_t io_mem_read(MemoryRegion *mr, target_phys_addr_t addr, unsigned size)
acbbec5d 1531{
37ec01d4 1532 return memory_region_dispatch_read(mr, addr, size);
acbbec5d
AK
1533}
1534
37ec01d4 1535void io_mem_write(MemoryRegion *mr, target_phys_addr_t addr,
acbbec5d
AK
1536 uint64_t val, unsigned size)
1537{
37ec01d4 1538 memory_region_dispatch_write(mr, addr, val, size);
acbbec5d
AK
1539}
1540
314e2987
BS
1541typedef struct MemoryRegionList MemoryRegionList;
1542
1543struct MemoryRegionList {
1544 const MemoryRegion *mr;
1545 bool printed;
1546 QTAILQ_ENTRY(MemoryRegionList) queue;
1547};
1548
1549typedef QTAILQ_HEAD(queue, MemoryRegionList) MemoryRegionListHead;
1550
1551static void mtree_print_mr(fprintf_function mon_printf, void *f,
1552 const MemoryRegion *mr, unsigned int level,
1553 target_phys_addr_t base,
9479c57a 1554 MemoryRegionListHead *alias_print_queue)
314e2987 1555{
9479c57a
JK
1556 MemoryRegionList *new_ml, *ml, *next_ml;
1557 MemoryRegionListHead submr_print_queue;
314e2987
BS
1558 const MemoryRegion *submr;
1559 unsigned int i;
1560
314e2987
BS
1561 if (!mr) {
1562 return;
1563 }
1564
1565 for (i = 0; i < level; i++) {
1566 mon_printf(f, " ");
1567 }
1568
1569 if (mr->alias) {
1570 MemoryRegionList *ml;
1571 bool found = false;
1572
1573 /* check if the alias is already in the queue */
9479c57a 1574 QTAILQ_FOREACH(ml, alias_print_queue, queue) {
314e2987
BS
1575 if (ml->mr == mr->alias && !ml->printed) {
1576 found = true;
1577 }
1578 }
1579
1580 if (!found) {
1581 ml = g_new(MemoryRegionList, 1);
1582 ml->mr = mr->alias;
1583 ml->printed = false;
9479c57a 1584 QTAILQ_INSERT_TAIL(alias_print_queue, ml, queue);
314e2987 1585 }
4896d74b
JK
1586 mon_printf(f, TARGET_FMT_plx "-" TARGET_FMT_plx
1587 " (prio %d, %c%c): alias %s @%s " TARGET_FMT_plx
1588 "-" TARGET_FMT_plx "\n",
314e2987 1589 base + mr->addr,
08dafab4
AK
1590 base + mr->addr
1591 + (target_phys_addr_t)int128_get64(mr->size) - 1,
4b474ba7 1592 mr->priority,
4896d74b
JK
1593 mr->readable ? 'R' : '-',
1594 !mr->readonly && !(mr->rom_device && mr->readable) ? 'W'
1595 : '-',
314e2987
BS
1596 mr->name,
1597 mr->alias->name,
1598 mr->alias_offset,
08dafab4
AK
1599 mr->alias_offset
1600 + (target_phys_addr_t)int128_get64(mr->size) - 1);
314e2987 1601 } else {
4896d74b
JK
1602 mon_printf(f,
1603 TARGET_FMT_plx "-" TARGET_FMT_plx " (prio %d, %c%c): %s\n",
314e2987 1604 base + mr->addr,
08dafab4
AK
1605 base + mr->addr
1606 + (target_phys_addr_t)int128_get64(mr->size) - 1,
4b474ba7 1607 mr->priority,
4896d74b
JK
1608 mr->readable ? 'R' : '-',
1609 !mr->readonly && !(mr->rom_device && mr->readable) ? 'W'
1610 : '-',
314e2987
BS
1611 mr->name);
1612 }
9479c57a
JK
1613
1614 QTAILQ_INIT(&submr_print_queue);
1615
314e2987 1616 QTAILQ_FOREACH(submr, &mr->subregions, subregions_link) {
9479c57a
JK
1617 new_ml = g_new(MemoryRegionList, 1);
1618 new_ml->mr = submr;
1619 QTAILQ_FOREACH(ml, &submr_print_queue, queue) {
1620 if (new_ml->mr->addr < ml->mr->addr ||
1621 (new_ml->mr->addr == ml->mr->addr &&
1622 new_ml->mr->priority > ml->mr->priority)) {
1623 QTAILQ_INSERT_BEFORE(ml, new_ml, queue);
1624 new_ml = NULL;
1625 break;
1626 }
1627 }
1628 if (new_ml) {
1629 QTAILQ_INSERT_TAIL(&submr_print_queue, new_ml, queue);
1630 }
1631 }
1632
1633 QTAILQ_FOREACH(ml, &submr_print_queue, queue) {
1634 mtree_print_mr(mon_printf, f, ml->mr, level + 1, base + mr->addr,
1635 alias_print_queue);
1636 }
1637
88365e47 1638 QTAILQ_FOREACH_SAFE(ml, &submr_print_queue, queue, next_ml) {
9479c57a 1639 g_free(ml);
314e2987
BS
1640 }
1641}
1642
1643void mtree_info(fprintf_function mon_printf, void *f)
1644{
1645 MemoryRegionListHead ml_head;
1646 MemoryRegionList *ml, *ml2;
1647
1648 QTAILQ_INIT(&ml_head);
1649
1650 mon_printf(f, "memory\n");
1651 mtree_print_mr(mon_printf, f, address_space_memory.root, 0, 0, &ml_head);
1652
b9f9be88
BS
1653 if (address_space_io.root &&
1654 !QTAILQ_EMPTY(&address_space_io.root->subregions)) {
1655 mon_printf(f, "I/O\n");
1656 mtree_print_mr(mon_printf, f, address_space_io.root, 0, 0, &ml_head);
1657 }
1658
1659 mon_printf(f, "aliases\n");
314e2987
BS
1660 /* print aliased regions */
1661 QTAILQ_FOREACH(ml, &ml_head, queue) {
1662 if (!ml->printed) {
1663 mon_printf(f, "%s\n", ml->mr->name);
1664 mtree_print_mr(mon_printf, f, ml->mr, 0, 0, &ml_head);
1665 }
1666 }
1667
1668 QTAILQ_FOREACH_SAFE(ml, &ml_head, queue, ml2) {
88365e47 1669 g_free(ml);
314e2987 1670 }
314e2987 1671}