]> git.proxmox.com Git - mirror_qemu.git/blame - target/i386/cpu.h
i386: move TCG accel files into tcg/
[mirror_qemu.git] / target / i386 / cpu.h
CommitLineData
2c0262af
FB
1/*
2 * i386 virtual CPU header
5fafdf24 3 *
2c0262af
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
d9ff33ad 9 * version 2.1 of the License, or (at your option) any later version.
2c0262af
FB
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
2c0262af 18 */
07f5a258
MA
19
20#ifndef I386_CPU_H
21#define I386_CPU_H
2c0262af 22
14a48c1d 23#include "sysemu/tcg.h"
4da6f8d9 24#include "cpu-qom.h"
a9dc68d9 25#include "kvm/hyperv-proto.h"
c97d6d2c 26#include "exec/cpu-defs.h"
30d6ff66 27#include "qapi/qapi-types-common.h"
c97d6d2c 28
72c1701f
AB
29/* The x86 has a strong memory model with some store-after-load re-ordering */
30#define TCG_GUEST_DEFAULT_MO (TCG_MO_ALL & ~TCG_MO_ST_LD)
31
e24fd076
DG
32#define KVM_HAVE_MCE_INJECTION 1
33
5b9efc39
PD
34/* Maximum instruction code size */
35#define TARGET_MAX_INSN_SIZE 16
36
d720b93d
FB
37/* support for self modifying code even if the modified instruction is
38 close to the modifying instruction */
39#define TARGET_HAS_PRECISE_SMC
40
9042c0e2 41#ifdef TARGET_X86_64
a5e8788f 42#define I386_ELF_MACHINE EM_X86_64
4ab23a91 43#define ELF_MACHINE_UNAME "x86_64"
9042c0e2 44#else
a5e8788f 45#define I386_ELF_MACHINE EM_386
4ab23a91 46#define ELF_MACHINE_UNAME "i686"
9042c0e2
TS
47#endif
48
6701d81d
PB
49enum {
50 R_EAX = 0,
51 R_ECX = 1,
52 R_EDX = 2,
53 R_EBX = 3,
54 R_ESP = 4,
55 R_EBP = 5,
56 R_ESI = 6,
57 R_EDI = 7,
58 R_R8 = 8,
59 R_R9 = 9,
60 R_R10 = 10,
61 R_R11 = 11,
62 R_R12 = 12,
63 R_R13 = 13,
64 R_R14 = 14,
65 R_R15 = 15,
2c0262af 66
6701d81d
PB
67 R_AL = 0,
68 R_CL = 1,
69 R_DL = 2,
70 R_BL = 3,
71 R_AH = 4,
72 R_CH = 5,
73 R_DH = 6,
74 R_BH = 7,
75};
2c0262af 76
6701d81d
PB
77typedef enum X86Seg {
78 R_ES = 0,
79 R_CS = 1,
80 R_SS = 2,
81 R_DS = 3,
82 R_FS = 4,
83 R_GS = 5,
84 R_LDTR = 6,
85 R_TR = 7,
86} X86Seg;
2c0262af
FB
87
88/* segment descriptor fields */
c97d6d2c
SAGDR
89#define DESC_G_SHIFT 23
90#define DESC_G_MASK (1 << DESC_G_SHIFT)
2c0262af
FB
91#define DESC_B_SHIFT 22
92#define DESC_B_MASK (1 << DESC_B_SHIFT)
14ce26e7
FB
93#define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
94#define DESC_L_MASK (1 << DESC_L_SHIFT)
c97d6d2c
SAGDR
95#define DESC_AVL_SHIFT 20
96#define DESC_AVL_MASK (1 << DESC_AVL_SHIFT)
97#define DESC_P_SHIFT 15
98#define DESC_P_MASK (1 << DESC_P_SHIFT)
2c0262af 99#define DESC_DPL_SHIFT 13
a3867ed2 100#define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
c97d6d2c
SAGDR
101#define DESC_S_SHIFT 12
102#define DESC_S_MASK (1 << DESC_S_SHIFT)
2c0262af 103#define DESC_TYPE_SHIFT 8
a3867ed2 104#define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
2c0262af
FB
105#define DESC_A_MASK (1 << 8)
106
e670b89e
FB
107#define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
108#define DESC_C_MASK (1 << 10) /* code: conforming */
109#define DESC_R_MASK (1 << 9) /* code: readable */
2c0262af 110
e670b89e
FB
111#define DESC_E_MASK (1 << 10) /* data: expansion direction */
112#define DESC_W_MASK (1 << 9) /* data: writable */
113
114#define DESC_TSS_BUSY_MASK (1 << 9)
2c0262af
FB
115
116/* eflags masks */
e4a09c96
PB
117#define CC_C 0x0001
118#define CC_P 0x0004
119#define CC_A 0x0010
120#define CC_Z 0x0040
2c0262af
FB
121#define CC_S 0x0080
122#define CC_O 0x0800
123
124#define TF_SHIFT 8
125#define IOPL_SHIFT 12
126#define VM_SHIFT 17
127
e4a09c96
PB
128#define TF_MASK 0x00000100
129#define IF_MASK 0x00000200
130#define DF_MASK 0x00000400
131#define IOPL_MASK 0x00003000
132#define NT_MASK 0x00004000
133#define RF_MASK 0x00010000
134#define VM_MASK 0x00020000
135#define AC_MASK 0x00040000
2c0262af
FB
136#define VIF_MASK 0x00080000
137#define VIP_MASK 0x00100000
138#define ID_MASK 0x00200000
139
aa1f17c1 140/* hidden flags - used internally by qemu to represent additional cpu
7848c8d1
KC
141 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
142 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
143 positions to ease oring with eflags. */
2c0262af
FB
144/* current cpl */
145#define HF_CPL_SHIFT 0
2c0262af
FB
146/* true if hardware interrupts must be disabled for next instruction */
147#define HF_INHIBIT_IRQ_SHIFT 3
148/* 16 or 32 segments */
149#define HF_CS32_SHIFT 4
150#define HF_SS32_SHIFT 5
dc196a57 151/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
2c0262af 152#define HF_ADDSEG_SHIFT 6
65262d57
FB
153/* copy of CR0.PE (protected mode) */
154#define HF_PE_SHIFT 7
155#define HF_TF_SHIFT 8 /* must be same as eflags */
7eee2a50
FB
156#define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
157#define HF_EM_SHIFT 10
158#define HF_TS_SHIFT 11
65262d57 159#define HF_IOPL_SHIFT 12 /* must be same as eflags */
14ce26e7
FB
160#define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
161#define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
a2397807 162#define HF_RF_SHIFT 16 /* must be same as eflags */
65262d57 163#define HF_VM_SHIFT 17 /* must be same as eflags */
a9321a4d 164#define HF_AC_SHIFT 18 /* must be same as eflags */
3b21e03e 165#define HF_SMM_SHIFT 19 /* CPU in SMM mode */
db620f46 166#define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
f8dc4c64 167#define HF_GUEST_SHIFT 21 /* SVM intercepts are active */
a2397807 168#define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
a9321a4d 169#define HF_SMAP_SHIFT 23 /* CR4.SMAP */
5223a942 170#define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */
f4f1110e
RH
171#define HF_MPX_EN_SHIFT 25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */
172#define HF_MPX_IU_SHIFT 26 /* BND registers in-use */
2c0262af
FB
173
174#define HF_CPL_MASK (3 << HF_CPL_SHIFT)
2c0262af
FB
175#define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
176#define HF_CS32_MASK (1 << HF_CS32_SHIFT)
177#define HF_SS32_MASK (1 << HF_SS32_SHIFT)
178#define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
65262d57 179#define HF_PE_MASK (1 << HF_PE_SHIFT)
58fe2f10 180#define HF_TF_MASK (1 << HF_TF_SHIFT)
7eee2a50
FB
181#define HF_MP_MASK (1 << HF_MP_SHIFT)
182#define HF_EM_MASK (1 << HF_EM_SHIFT)
183#define HF_TS_MASK (1 << HF_TS_SHIFT)
0650f1ab 184#define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
14ce26e7
FB
185#define HF_LMA_MASK (1 << HF_LMA_SHIFT)
186#define HF_CS64_MASK (1 << HF_CS64_SHIFT)
a2397807 187#define HF_RF_MASK (1 << HF_RF_SHIFT)
0650f1ab 188#define HF_VM_MASK (1 << HF_VM_SHIFT)
a9321a4d 189#define HF_AC_MASK (1 << HF_AC_SHIFT)
3b21e03e 190#define HF_SMM_MASK (1 << HF_SMM_SHIFT)
872929aa 191#define HF_SVME_MASK (1 << HF_SVME_SHIFT)
f8dc4c64 192#define HF_GUEST_MASK (1 << HF_GUEST_SHIFT)
a2397807 193#define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
a9321a4d 194#define HF_SMAP_MASK (1 << HF_SMAP_SHIFT)
5223a942 195#define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT)
f4f1110e
RH
196#define HF_MPX_EN_MASK (1 << HF_MPX_EN_SHIFT)
197#define HF_MPX_IU_MASK (1 << HF_MPX_IU_SHIFT)
2c0262af 198
db620f46
FB
199/* hflags2 */
200
9982f74b
PB
201#define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
202#define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
203#define HF2_NMI_SHIFT 2 /* CPU serving NMI */
204#define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
205#define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */
f4f1110e 206#define HF2_MPX_PR_SHIFT 5 /* BNDCFGx.BNDPRESERVE */
fe441054 207#define HF2_NPT_SHIFT 6 /* Nested Paging enabled */
bf13bfab 208#define HF2_IGNNE_SHIFT 7 /* Ignore CR0.NE=0 */
9982f74b
PB
209
210#define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
211#define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
212#define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
213#define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
214#define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT)
f4f1110e 215#define HF2_MPX_PR_MASK (1 << HF2_MPX_PR_SHIFT)
fe441054 216#define HF2_NPT_MASK (1 << HF2_NPT_SHIFT)
bf13bfab 217#define HF2_IGNNE_MASK (1 << HF2_IGNNE_SHIFT)
db620f46 218
0650f1ab
AL
219#define CR0_PE_SHIFT 0
220#define CR0_MP_SHIFT 1
221
2cd49cbf
PM
222#define CR0_PE_MASK (1U << 0)
223#define CR0_MP_MASK (1U << 1)
224#define CR0_EM_MASK (1U << 2)
225#define CR0_TS_MASK (1U << 3)
226#define CR0_ET_MASK (1U << 4)
227#define CR0_NE_MASK (1U << 5)
228#define CR0_WP_MASK (1U << 16)
229#define CR0_AM_MASK (1U << 18)
230#define CR0_PG_MASK (1U << 31)
231
232#define CR4_VME_MASK (1U << 0)
233#define CR4_PVI_MASK (1U << 1)
234#define CR4_TSD_MASK (1U << 2)
235#define CR4_DE_MASK (1U << 3)
236#define CR4_PSE_MASK (1U << 4)
237#define CR4_PAE_MASK (1U << 5)
238#define CR4_MCE_MASK (1U << 6)
239#define CR4_PGE_MASK (1U << 7)
240#define CR4_PCE_MASK (1U << 8)
0650f1ab 241#define CR4_OSFXSR_SHIFT 9
2cd49cbf
PM
242#define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
243#define CR4_OSXMMEXCPT_MASK (1U << 10)
6c7c3c21 244#define CR4_LA57_MASK (1U << 12)
2cd49cbf
PM
245#define CR4_VMXE_MASK (1U << 13)
246#define CR4_SMXE_MASK (1U << 14)
247#define CR4_FSGSBASE_MASK (1U << 16)
248#define CR4_PCIDE_MASK (1U << 17)
249#define CR4_OSXSAVE_MASK (1U << 18)
250#define CR4_SMEP_MASK (1U << 20)
251#define CR4_SMAP_MASK (1U << 21)
0f70ed47 252#define CR4_PKE_MASK (1U << 22)
2c0262af 253
01df040b
AL
254#define DR6_BD (1 << 13)
255#define DR6_BS (1 << 14)
256#define DR6_BT (1 << 15)
257#define DR6_FIXED_1 0xffff0ff0
258
259#define DR7_GD (1 << 13)
260#define DR7_TYPE_SHIFT 16
261#define DR7_LEN_SHIFT 18
262#define DR7_FIXED_1 0x00000400
93d00d0f 263#define DR7_GLOBAL_BP_MASK 0xaa
428065ce
LG
264#define DR7_LOCAL_BP_MASK 0x55
265#define DR7_MAX_BP 4
266#define DR7_TYPE_BP_INST 0x0
267#define DR7_TYPE_DATA_WR 0x1
268#define DR7_TYPE_IO_RW 0x2
269#define DR7_TYPE_DATA_RW 0x3
01df040b 270
e4a09c96
PB
271#define PG_PRESENT_BIT 0
272#define PG_RW_BIT 1
273#define PG_USER_BIT 2
274#define PG_PWT_BIT 3
275#define PG_PCD_BIT 4
276#define PG_ACCESSED_BIT 5
277#define PG_DIRTY_BIT 6
278#define PG_PSE_BIT 7
279#define PG_GLOBAL_BIT 8
eaad03e4 280#define PG_PSE_PAT_BIT 12
0f70ed47 281#define PG_PKRU_BIT 59
e4a09c96 282#define PG_NX_BIT 63
2c0262af
FB
283
284#define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
e4a09c96
PB
285#define PG_RW_MASK (1 << PG_RW_BIT)
286#define PG_USER_MASK (1 << PG_USER_BIT)
287#define PG_PWT_MASK (1 << PG_PWT_BIT)
288#define PG_PCD_MASK (1 << PG_PCD_BIT)
2c0262af 289#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
e4a09c96
PB
290#define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
291#define PG_PSE_MASK (1 << PG_PSE_BIT)
292#define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
eaad03e4 293#define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT)
e8f6d00c
PB
294#define PG_ADDRESS_MASK 0x000ffffffffff000LL
295#define PG_HI_RSVD_MASK (PG_ADDRESS_MASK & ~PHYS_ADDR_MASK)
3f2cbf0d 296#define PG_HI_USER_MASK 0x7ff0000000000000LL
0f70ed47
PB
297#define PG_PKRU_MASK (15ULL << PG_PKRU_BIT)
298#define PG_NX_MASK (1ULL << PG_NX_BIT)
2c0262af
FB
299
300#define PG_ERROR_W_BIT 1
301
302#define PG_ERROR_P_MASK 0x01
303#define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
304#define PG_ERROR_U_MASK 0x04
305#define PG_ERROR_RSVD_MASK 0x08
5cf38396 306#define PG_ERROR_I_D_MASK 0x10
0f70ed47 307#define PG_ERROR_PK_MASK 0x20
2c0262af 308
e4a09c96
PB
309#define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
310#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
87f8b626 311#define MCG_LMCE_P (1ULL<<27) /* Local Machine Check Supported */
79c4f6b0 312
e4a09c96
PB
313#define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
314#define MCE_BANKS_DEF 10
79c4f6b0 315
2590f15b
EH
316#define MCG_CAP_BANKS_MASK 0xff
317
e4a09c96
PB
318#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
319#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
320#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
87f8b626
AR
321#define MCG_STATUS_LMCE (1ULL<<3) /* Local MCE signaled */
322
323#define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Local MCE enabled */
79c4f6b0 324
e4a09c96
PB
325#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
326#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
327#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
328#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
329#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
330#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
331#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
332#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
333#define MCI_STATUS_AR (1ULL<<55) /* Action required */
c0532a76
MT
334
335/* MISC register defines */
e4a09c96
PB
336#define MCM_ADDR_SEGOFF 0 /* segment offset */
337#define MCM_ADDR_LINEAR 1 /* linear address */
338#define MCM_ADDR_PHYS 2 /* physical address */
339#define MCM_ADDR_MEM 3 /* memory address */
340#define MCM_ADDR_GENERIC 7 /* generic */
79c4f6b0 341
0650f1ab 342#define MSR_IA32_TSC 0x10
2c0262af
FB
343#define MSR_IA32_APICBASE 0x1b
344#define MSR_IA32_APICBASE_BSP (1<<8)
345#define MSR_IA32_APICBASE_ENABLE (1<<11)
33d7a288 346#define MSR_IA32_APICBASE_EXTD (1 << 10)
458cf469 347#define MSR_IA32_APICBASE_BASE (0xfffffU<<12)
0779caeb 348#define MSR_IA32_FEATURE_CONTROL 0x0000003a
f28558d3 349#define MSR_TSC_ADJUST 0x0000003b
a33a2cfe 350#define MSR_IA32_SPEC_CTRL 0x48
cfeea0c0 351#define MSR_VIRT_SSBD 0xc001011f
8c80c99f 352#define MSR_IA32_PRED_CMD 0x49
4e45aff3 353#define MSR_IA32_UCODE_REV 0x8b
597360c0 354#define MSR_IA32_CORE_CAPABILITY 0xcf
2a9758c5 355
8c80c99f 356#define MSR_IA32_ARCH_CAPABILITIES 0x10a
2a9758c5
PB
357#define ARCH_CAP_TSX_CTRL_MSR (1<<7)
358
ea39f9b6
LX
359#define MSR_IA32_PERF_CAPABILITIES 0x345
360
2a9758c5 361#define MSR_IA32_TSX_CTRL 0x122
aa82ba54 362#define MSR_IA32_TSCDEADLINE 0x6e0
2c0262af 363
217f1b4a
HZ
364#define FEATURE_CONTROL_LOCKED (1<<0)
365#define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
366#define FEATURE_CONTROL_LMCE (1<<20)
367
0d894367
PB
368#define MSR_P6_PERFCTR0 0xc1
369
fc12d72e 370#define MSR_IA32_SMBASE 0x9e
e13713db 371#define MSR_SMI_COUNT 0x34
e4a09c96
PB
372#define MSR_MTRRcap 0xfe
373#define MSR_MTRRcap_VCNT 8
374#define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
375#define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
dd5e3b17 376
2c0262af
FB
377#define MSR_IA32_SYSENTER_CS 0x174
378#define MSR_IA32_SYSENTER_ESP 0x175
379#define MSR_IA32_SYSENTER_EIP 0x176
380
8f091a59
FB
381#define MSR_MCG_CAP 0x179
382#define MSR_MCG_STATUS 0x17a
383#define MSR_MCG_CTL 0x17b
87f8b626 384#define MSR_MCG_EXT_CTL 0x4d0
8f091a59 385
0d894367
PB
386#define MSR_P6_EVNTSEL0 0x186
387
e737b32a
AZ
388#define MSR_IA32_PERF_STATUS 0x198
389
e4a09c96 390#define MSR_IA32_MISC_ENABLE 0x1a0
21e87c46
AK
391/* Indicates good rep/movs microcode on some processors: */
392#define MSR_IA32_MISC_ENABLE_DEFAULT 1
4cfd7bab 393#define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << 18)
21e87c46 394
e4a09c96
PB
395#define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
396#define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
397
d1ae67f6
AW
398#define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2)
399
e4a09c96
PB
400#define MSR_MTRRfix64K_00000 0x250
401#define MSR_MTRRfix16K_80000 0x258
402#define MSR_MTRRfix16K_A0000 0x259
403#define MSR_MTRRfix4K_C0000 0x268
404#define MSR_MTRRfix4K_C8000 0x269
405#define MSR_MTRRfix4K_D0000 0x26a
406#define MSR_MTRRfix4K_D8000 0x26b
407#define MSR_MTRRfix4K_E0000 0x26c
408#define MSR_MTRRfix4K_E8000 0x26d
409#define MSR_MTRRfix4K_F0000 0x26e
410#define MSR_MTRRfix4K_F8000 0x26f
165d9b82 411
8f091a59
FB
412#define MSR_PAT 0x277
413
e4a09c96 414#define MSR_MTRRdefType 0x2ff
165d9b82 415
0d894367
PB
416#define MSR_CORE_PERF_FIXED_CTR0 0x309
417#define MSR_CORE_PERF_FIXED_CTR1 0x30a
418#define MSR_CORE_PERF_FIXED_CTR2 0x30b
419#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d
420#define MSR_CORE_PERF_GLOBAL_STATUS 0x38e
421#define MSR_CORE_PERF_GLOBAL_CTRL 0x38f
422#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390
165d9b82 423
e4a09c96
PB
424#define MSR_MC0_CTL 0x400
425#define MSR_MC0_STATUS 0x401
426#define MSR_MC0_ADDR 0x402
427#define MSR_MC0_MISC 0x403
79c4f6b0 428
b77146e9
CP
429#define MSR_IA32_RTIT_OUTPUT_BASE 0x560
430#define MSR_IA32_RTIT_OUTPUT_MASK 0x561
431#define MSR_IA32_RTIT_CTL 0x570
432#define MSR_IA32_RTIT_STATUS 0x571
433#define MSR_IA32_RTIT_CR3_MATCH 0x572
434#define MSR_IA32_RTIT_ADDR0_A 0x580
435#define MSR_IA32_RTIT_ADDR0_B 0x581
436#define MSR_IA32_RTIT_ADDR1_A 0x582
437#define MSR_IA32_RTIT_ADDR1_B 0x583
438#define MSR_IA32_RTIT_ADDR2_A 0x584
439#define MSR_IA32_RTIT_ADDR2_B 0x585
440#define MSR_IA32_RTIT_ADDR3_A 0x586
441#define MSR_IA32_RTIT_ADDR3_B 0x587
442#define MAX_RTIT_ADDRS 8
443
14ce26e7
FB
444#define MSR_EFER 0xc0000080
445
446#define MSR_EFER_SCE (1 << 0)
447#define MSR_EFER_LME (1 << 8)
448#define MSR_EFER_LMA (1 << 10)
449#define MSR_EFER_NXE (1 << 11)
872929aa 450#define MSR_EFER_SVME (1 << 12)
14ce26e7
FB
451#define MSR_EFER_FFXSR (1 << 14)
452
453#define MSR_STAR 0xc0000081
454#define MSR_LSTAR 0xc0000082
455#define MSR_CSTAR 0xc0000083
456#define MSR_FMASK 0xc0000084
457#define MSR_FSBASE 0xc0000100
458#define MSR_GSBASE 0xc0000101
459#define MSR_KERNELGSBASE 0xc0000102
1b050077 460#define MSR_TSC_AUX 0xc0000103
14ce26e7 461
0573fbfc
TS
462#define MSR_VM_HSAVE_PA 0xc0010117
463
79e9ebeb 464#define MSR_IA32_BNDCFGS 0x00000d90
18cd2c17 465#define MSR_IA32_XSS 0x00000da0
65087997 466#define MSR_IA32_UMWAIT_CONTROL 0xe1
79e9ebeb 467
704798ad
PB
468#define MSR_IA32_VMX_BASIC 0x00000480
469#define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
470#define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
471#define MSR_IA32_VMX_EXIT_CTLS 0x00000483
472#define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
473#define MSR_IA32_VMX_MISC 0x00000485
474#define MSR_IA32_VMX_CR0_FIXED0 0x00000486
475#define MSR_IA32_VMX_CR0_FIXED1 0x00000487
476#define MSR_IA32_VMX_CR4_FIXED0 0x00000488
477#define MSR_IA32_VMX_CR4_FIXED1 0x00000489
478#define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
479#define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
480#define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
481#define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
482#define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
483#define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
484#define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
485#define MSR_IA32_VMX_VMFUNC 0x00000491
486
cfc3b074
PB
487#define XSTATE_FP_BIT 0
488#define XSTATE_SSE_BIT 1
489#define XSTATE_YMM_BIT 2
490#define XSTATE_BNDREGS_BIT 3
491#define XSTATE_BNDCSR_BIT 4
492#define XSTATE_OPMASK_BIT 5
493#define XSTATE_ZMM_Hi256_BIT 6
494#define XSTATE_Hi16_ZMM_BIT 7
495#define XSTATE_PKRU_BIT 9
496
497#define XSTATE_FP_MASK (1ULL << XSTATE_FP_BIT)
498#define XSTATE_SSE_MASK (1ULL << XSTATE_SSE_BIT)
499#define XSTATE_YMM_MASK (1ULL << XSTATE_YMM_BIT)
500#define XSTATE_BNDREGS_MASK (1ULL << XSTATE_BNDREGS_BIT)
501#define XSTATE_BNDCSR_MASK (1ULL << XSTATE_BNDCSR_BIT)
502#define XSTATE_OPMASK_MASK (1ULL << XSTATE_OPMASK_BIT)
503#define XSTATE_ZMM_Hi256_MASK (1ULL << XSTATE_ZMM_Hi256_BIT)
504#define XSTATE_Hi16_ZMM_MASK (1ULL << XSTATE_Hi16_ZMM_BIT)
505#define XSTATE_PKRU_MASK (1ULL << XSTATE_PKRU_BIT)
c74f41bb 506
5ef57876
EH
507/* CPUID feature words */
508typedef enum FeatureWord {
509 FEAT_1_EDX, /* CPUID[1].EDX */
510 FEAT_1_ECX, /* CPUID[1].ECX */
511 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */
f74eefe0 512 FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */
95ea69fb 513 FEAT_7_0_EDX, /* CPUID[EAX=7,ECX=0].EDX */
80db491d 514 FEAT_7_1_EAX, /* CPUID[EAX=7,ECX=1].EAX */
5ef57876
EH
515 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
516 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
303752a9 517 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
1b3420e1 518 FEAT_8000_0008_EBX, /* CPUID[8000_0008].EBX */
5ef57876
EH
519 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
520 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
be777326 521 FEAT_KVM_HINTS, /* CPUID[4000_0001].EDX */
c35bd19a
EY
522 FEAT_HYPERV_EAX, /* CPUID[4000_0003].EAX */
523 FEAT_HYPERV_EBX, /* CPUID[4000_0003].EBX */
524 FEAT_HYPERV_EDX, /* CPUID[4000_0003].EDX */
a2b107db
VK
525 FEAT_HV_RECOMM_EAX, /* CPUID[4000_0004].EAX */
526 FEAT_HV_NESTED_EAX, /* CPUID[4000_000A].EAX */
5ef57876 527 FEAT_SVM, /* CPUID[8000_000A].EDX */
0bb0b2d2 528 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */
28b8e4d0 529 FEAT_6_EAX, /* CPUID[6].EAX */
96193c22
EH
530 FEAT_XSAVE_COMP_LO, /* CPUID[EAX=0xd,ECX=0].EAX */
531 FEAT_XSAVE_COMP_HI, /* CPUID[EAX=0xd,ECX=0].EDX */
d86f9636 532 FEAT_ARCH_CAPABILITIES,
597360c0 533 FEAT_CORE_CAPABILITY,
ea39f9b6 534 FEAT_PERF_CAPABILITIES,
20a78b02
PB
535 FEAT_VMX_PROCBASED_CTLS,
536 FEAT_VMX_SECONDARY_CTLS,
537 FEAT_VMX_PINBASED_CTLS,
538 FEAT_VMX_EXIT_CTLS,
539 FEAT_VMX_ENTRY_CTLS,
540 FEAT_VMX_MISC,
541 FEAT_VMX_EPT_VPID_CAPS,
542 FEAT_VMX_BASIC,
543 FEAT_VMX_VMFUNC,
d1615ea5 544 FEAT_14_0_ECX,
5ef57876
EH
545 FEATURE_WORDS,
546} FeatureWord;
547
ede146c2 548typedef uint64_t FeatureWordArray[FEATURE_WORDS];
5ef57876 549
14ce26e7 550/* cpuid_features bits */
2cd49cbf
PM
551#define CPUID_FP87 (1U << 0)
552#define CPUID_VME (1U << 1)
553#define CPUID_DE (1U << 2)
554#define CPUID_PSE (1U << 3)
555#define CPUID_TSC (1U << 4)
556#define CPUID_MSR (1U << 5)
557#define CPUID_PAE (1U << 6)
558#define CPUID_MCE (1U << 7)
559#define CPUID_CX8 (1U << 8)
560#define CPUID_APIC (1U << 9)
561#define CPUID_SEP (1U << 11) /* sysenter/sysexit */
562#define CPUID_MTRR (1U << 12)
563#define CPUID_PGE (1U << 13)
564#define CPUID_MCA (1U << 14)
565#define CPUID_CMOV (1U << 15)
566#define CPUID_PAT (1U << 16)
567#define CPUID_PSE36 (1U << 17)
568#define CPUID_PN (1U << 18)
569#define CPUID_CLFLUSH (1U << 19)
570#define CPUID_DTS (1U << 21)
571#define CPUID_ACPI (1U << 22)
572#define CPUID_MMX (1U << 23)
573#define CPUID_FXSR (1U << 24)
574#define CPUID_SSE (1U << 25)
575#define CPUID_SSE2 (1U << 26)
576#define CPUID_SS (1U << 27)
577#define CPUID_HT (1U << 28)
578#define CPUID_TM (1U << 29)
579#define CPUID_IA64 (1U << 30)
580#define CPUID_PBE (1U << 31)
581
582#define CPUID_EXT_SSE3 (1U << 0)
583#define CPUID_EXT_PCLMULQDQ (1U << 1)
584#define CPUID_EXT_DTES64 (1U << 2)
585#define CPUID_EXT_MONITOR (1U << 3)
586#define CPUID_EXT_DSCPL (1U << 4)
587#define CPUID_EXT_VMX (1U << 5)
588#define CPUID_EXT_SMX (1U << 6)
589#define CPUID_EXT_EST (1U << 7)
590#define CPUID_EXT_TM2 (1U << 8)
591#define CPUID_EXT_SSSE3 (1U << 9)
592#define CPUID_EXT_CID (1U << 10)
593#define CPUID_EXT_FMA (1U << 12)
594#define CPUID_EXT_CX16 (1U << 13)
595#define CPUID_EXT_XTPR (1U << 14)
596#define CPUID_EXT_PDCM (1U << 15)
597#define CPUID_EXT_PCID (1U << 17)
598#define CPUID_EXT_DCA (1U << 18)
599#define CPUID_EXT_SSE41 (1U << 19)
600#define CPUID_EXT_SSE42 (1U << 20)
601#define CPUID_EXT_X2APIC (1U << 21)
602#define CPUID_EXT_MOVBE (1U << 22)
603#define CPUID_EXT_POPCNT (1U << 23)
604#define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
605#define CPUID_EXT_AES (1U << 25)
606#define CPUID_EXT_XSAVE (1U << 26)
607#define CPUID_EXT_OSXSAVE (1U << 27)
608#define CPUID_EXT_AVX (1U << 28)
609#define CPUID_EXT_F16C (1U << 29)
610#define CPUID_EXT_RDRAND (1U << 30)
611#define CPUID_EXT_HYPERVISOR (1U << 31)
612
613#define CPUID_EXT2_FPU (1U << 0)
614#define CPUID_EXT2_VME (1U << 1)
615#define CPUID_EXT2_DE (1U << 2)
616#define CPUID_EXT2_PSE (1U << 3)
617#define CPUID_EXT2_TSC (1U << 4)
618#define CPUID_EXT2_MSR (1U << 5)
619#define CPUID_EXT2_PAE (1U << 6)
620#define CPUID_EXT2_MCE (1U << 7)
621#define CPUID_EXT2_CX8 (1U << 8)
622#define CPUID_EXT2_APIC (1U << 9)
623#define CPUID_EXT2_SYSCALL (1U << 11)
624#define CPUID_EXT2_MTRR (1U << 12)
625#define CPUID_EXT2_PGE (1U << 13)
626#define CPUID_EXT2_MCA (1U << 14)
627#define CPUID_EXT2_CMOV (1U << 15)
628#define CPUID_EXT2_PAT (1U << 16)
629#define CPUID_EXT2_PSE36 (1U << 17)
630#define CPUID_EXT2_MP (1U << 19)
631#define CPUID_EXT2_NX (1U << 20)
632#define CPUID_EXT2_MMXEXT (1U << 22)
633#define CPUID_EXT2_MMX (1U << 23)
634#define CPUID_EXT2_FXSR (1U << 24)
635#define CPUID_EXT2_FFXSR (1U << 25)
636#define CPUID_EXT2_PDPE1GB (1U << 26)
637#define CPUID_EXT2_RDTSCP (1U << 27)
638#define CPUID_EXT2_LM (1U << 29)
639#define CPUID_EXT2_3DNOWEXT (1U << 30)
640#define CPUID_EXT2_3DNOW (1U << 31)
9df217a3 641
8fad4b44
EH
642/* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
643#define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
644 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
645 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
646 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
647 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
648 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
649 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
650 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
651 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
652
2cd49cbf
PM
653#define CPUID_EXT3_LAHF_LM (1U << 0)
654#define CPUID_EXT3_CMP_LEG (1U << 1)
655#define CPUID_EXT3_SVM (1U << 2)
656#define CPUID_EXT3_EXTAPIC (1U << 3)
657#define CPUID_EXT3_CR8LEG (1U << 4)
658#define CPUID_EXT3_ABM (1U << 5)
659#define CPUID_EXT3_SSE4A (1U << 6)
660#define CPUID_EXT3_MISALIGNSSE (1U << 7)
661#define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
662#define CPUID_EXT3_OSVW (1U << 9)
663#define CPUID_EXT3_IBS (1U << 10)
664#define CPUID_EXT3_XOP (1U << 11)
665#define CPUID_EXT3_SKINIT (1U << 12)
666#define CPUID_EXT3_WDT (1U << 13)
667#define CPUID_EXT3_LWP (1U << 15)
668#define CPUID_EXT3_FMA4 (1U << 16)
669#define CPUID_EXT3_TCE (1U << 17)
670#define CPUID_EXT3_NODEID (1U << 19)
671#define CPUID_EXT3_TBM (1U << 21)
672#define CPUID_EXT3_TOPOEXT (1U << 22)
673#define CPUID_EXT3_PERFCORE (1U << 23)
674#define CPUID_EXT3_PERFNB (1U << 24)
675
676#define CPUID_SVM_NPT (1U << 0)
677#define CPUID_SVM_LBRV (1U << 1)
678#define CPUID_SVM_SVMLOCK (1U << 2)
679#define CPUID_SVM_NRIPSAVE (1U << 3)
680#define CPUID_SVM_TSCSCALE (1U << 4)
681#define CPUID_SVM_VMCBCLEAN (1U << 5)
682#define CPUID_SVM_FLUSHASID (1U << 6)
683#define CPUID_SVM_DECODEASSIST (1U << 7)
684#define CPUID_SVM_PAUSEFILTER (1U << 10)
685#define CPUID_SVM_PFTHRESHOLD (1U << 12)
686
f2be0beb
TX
687/* Support RDFSBASE/RDGSBASE/WRFSBASE/WRGSBASE */
688#define CPUID_7_0_EBX_FSGSBASE (1U << 0)
689/* 1st Group of Advanced Bit Manipulation Extensions */
690#define CPUID_7_0_EBX_BMI1 (1U << 3)
691/* Hardware Lock Elision */
692#define CPUID_7_0_EBX_HLE (1U << 4)
693/* Intel Advanced Vector Extensions 2 */
694#define CPUID_7_0_EBX_AVX2 (1U << 5)
695/* Supervisor-mode Execution Prevention */
696#define CPUID_7_0_EBX_SMEP (1U << 7)
697/* 2nd Group of Advanced Bit Manipulation Extensions */
698#define CPUID_7_0_EBX_BMI2 (1U << 8)
699/* Enhanced REP MOVSB/STOSB */
700#define CPUID_7_0_EBX_ERMS (1U << 9)
701/* Invalidate Process-Context Identifier */
702#define CPUID_7_0_EBX_INVPCID (1U << 10)
703/* Restricted Transactional Memory */
704#define CPUID_7_0_EBX_RTM (1U << 11)
705/* Memory Protection Extension */
706#define CPUID_7_0_EBX_MPX (1U << 14)
707/* AVX-512 Foundation */
708#define CPUID_7_0_EBX_AVX512F (1U << 16)
709/* AVX-512 Doubleword & Quadword Instruction */
710#define CPUID_7_0_EBX_AVX512DQ (1U << 17)
711/* Read Random SEED */
712#define CPUID_7_0_EBX_RDSEED (1U << 18)
713/* ADCX and ADOX instructions */
714#define CPUID_7_0_EBX_ADX (1U << 19)
715/* Supervisor Mode Access Prevention */
716#define CPUID_7_0_EBX_SMAP (1U << 20)
717/* AVX-512 Integer Fused Multiply Add */
718#define CPUID_7_0_EBX_AVX512IFMA (1U << 21)
719/* Persistent Commit */
720#define CPUID_7_0_EBX_PCOMMIT (1U << 22)
721/* Flush a Cache Line Optimized */
722#define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23)
723/* Cache Line Write Back */
724#define CPUID_7_0_EBX_CLWB (1U << 24)
725/* Intel Processor Trace */
726#define CPUID_7_0_EBX_INTEL_PT (1U << 25)
727/* AVX-512 Prefetch */
728#define CPUID_7_0_EBX_AVX512PF (1U << 26)
729/* AVX-512 Exponential and Reciprocal */
730#define CPUID_7_0_EBX_AVX512ER (1U << 27)
731/* AVX-512 Conflict Detection */
732#define CPUID_7_0_EBX_AVX512CD (1U << 28)
733/* SHA1/SHA256 Instruction Extensions */
734#define CPUID_7_0_EBX_SHA_NI (1U << 29)
735/* AVX-512 Byte and Word Instructions */
736#define CPUID_7_0_EBX_AVX512BW (1U << 30)
737/* AVX-512 Vector Length Extensions */
738#define CPUID_7_0_EBX_AVX512VL (1U << 31)
739
740/* AVX-512 Vector Byte Manipulation Instruction */
e7694a5e 741#define CPUID_7_0_ECX_AVX512_VBMI (1U << 1)
f2be0beb
TX
742/* User-Mode Instruction Prevention */
743#define CPUID_7_0_ECX_UMIP (1U << 2)
744/* Protection Keys for User-mode Pages */
745#define CPUID_7_0_ECX_PKU (1U << 3)
746/* OS Enable Protection Keys */
747#define CPUID_7_0_ECX_OSPKE (1U << 4)
67192a29
TX
748/* UMONITOR/UMWAIT/TPAUSE Instructions */
749#define CPUID_7_0_ECX_WAITPKG (1U << 5)
f2be0beb 750/* Additional AVX-512 Vector Byte Manipulation Instruction */
e7694a5e 751#define CPUID_7_0_ECX_AVX512_VBMI2 (1U << 6)
f2be0beb
TX
752/* Galois Field New Instructions */
753#define CPUID_7_0_ECX_GFNI (1U << 8)
754/* Vector AES Instructions */
755#define CPUID_7_0_ECX_VAES (1U << 9)
756/* Carry-Less Multiplication Quadword */
757#define CPUID_7_0_ECX_VPCLMULQDQ (1U << 10)
758/* Vector Neural Network Instructions */
759#define CPUID_7_0_ECX_AVX512VNNI (1U << 11)
760/* Support for VPOPCNT[B,W] and VPSHUFBITQMB */
761#define CPUID_7_0_ECX_AVX512BITALG (1U << 12)
762/* POPCNT for vectors of DW/QW */
763#define CPUID_7_0_ECX_AVX512_VPOPCNTDQ (1U << 14)
764/* 5-level Page Tables */
765#define CPUID_7_0_ECX_LA57 (1U << 16)
766/* Read Processor ID */
767#define CPUID_7_0_ECX_RDPID (1U << 22)
768/* Cache Line Demote Instruction */
769#define CPUID_7_0_ECX_CLDEMOTE (1U << 25)
770/* Move Doubleword as Direct Store Instruction */
771#define CPUID_7_0_ECX_MOVDIRI (1U << 27)
772/* Move 64 Bytes as Direct Store Instruction */
773#define CPUID_7_0_ECX_MOVDIR64B (1U << 28)
774
775/* AVX512 Neural Network Instructions */
776#define CPUID_7_0_EDX_AVX512_4VNNIW (1U << 2)
777/* AVX512 Multiply Accumulation Single Precision */
778#define CPUID_7_0_EDX_AVX512_4FMAPS (1U << 3)
5cb287d2
CQ
779/* Fast Short Rep Mov */
780#define CPUID_7_0_EDX_FSRM (1U << 4)
353f98c9
CZ
781/* AVX512 Vector Pair Intersection to a Pair of Mask Registers */
782#define CPUID_7_0_EDX_AVX512_VP2INTERSECT (1U << 8)
5dd13f2a
CZ
783/* SERIALIZE instruction */
784#define CPUID_7_0_EDX_SERIALIZE (1U << 14)
b3c7344e
CZ
785/* TSX Suspend Load Address Tracking instruction */
786#define CPUID_7_0_EDX_TSX_LDTRK (1U << 16)
f2be0beb
TX
787/* Speculation Control */
788#define CPUID_7_0_EDX_SPEC_CTRL (1U << 26)
5af514d0
CZ
789/* Single Thread Indirect Branch Predictors */
790#define CPUID_7_0_EDX_STIBP (1U << 27)
f2be0beb
TX
791/* Arch Capabilities */
792#define CPUID_7_0_EDX_ARCH_CAPABILITIES (1U << 29)
793/* Core Capability */
794#define CPUID_7_0_EDX_CORE_CAPABILITY (1U << 30)
795/* Speculative Store Bypass Disable */
796#define CPUID_7_0_EDX_SPEC_CTRL_SSBD (1U << 31)
797
798/* AVX512 BFloat16 Instruction */
799#define CPUID_7_1_EAX_AVX512_BF16 (1U << 5)
800
d1615ea5
LK
801/* Packets which contain IP payload have LIP values */
802#define CPUID_14_0_ECX_LIP (1U << 31)
803
f2be0beb
TX
804/* CLZERO instruction */
805#define CPUID_8000_0008_EBX_CLZERO (1U << 0)
806/* Always save/restore FP error pointers */
807#define CPUID_8000_0008_EBX_XSAVEERPTR (1U << 2)
808/* Write back and do not invalidate cache */
809#define CPUID_8000_0008_EBX_WBNOINVD (1U << 9)
810/* Indirect Branch Prediction Barrier */
811#define CPUID_8000_0008_EBX_IBPB (1U << 12)
143c30d4
MB
812/* Single Thread Indirect Branch Predictors */
813#define CPUID_8000_0008_EBX_STIBP (1U << 15)
1b3420e1 814
0bb0b2d2
PB
815#define CPUID_XSAVE_XSAVEOPT (1U << 0)
816#define CPUID_XSAVE_XSAVEC (1U << 1)
817#define CPUID_XSAVE_XGETBV1 (1U << 2)
818#define CPUID_XSAVE_XSAVES (1U << 3)
819
28b8e4d0
JK
820#define CPUID_6_EAX_ARAT (1U << 2)
821
303752a9
MT
822/* CPUID[0x80000007].EDX flags: */
823#define CPUID_APM_INVTSC (1U << 8)
824
9df694ee
IM
825#define CPUID_VENDOR_SZ 12
826
c5096daf
AZ
827#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
828#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
829#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
99b88a17 830#define CPUID_VENDOR_INTEL "GenuineIntel"
c5096daf
AZ
831
832#define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
b3baa152 833#define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
c5096daf 834#define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
99b88a17 835#define CPUID_VENDOR_AMD "AuthenticAMD"
c5096daf 836
99b88a17 837#define CPUID_VENDOR_VIA "CentaurHauls"
b3baa152 838
8d031cec
PW
839#define CPUID_VENDOR_HYGON "HygonGenuine"
840
18ab37ba
LA
841#define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \
842 (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \
843 (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3)
844#define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \
845 (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \
846 (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3)
847
2cd49cbf
PM
848#define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */
849#define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */
e737b32a 850
5232d00a
RK
851/* CPUID[0xB].ECX level types */
852#define CPUID_TOPOLOGY_LEVEL_INVALID (0U << 8)
853#define CPUID_TOPOLOGY_LEVEL_SMT (1U << 8)
854#define CPUID_TOPOLOGY_LEVEL_CORE (2U << 8)
a94e1428 855#define CPUID_TOPOLOGY_LEVEL_DIE (5U << 8)
5232d00a 856
d86f9636 857/* MSR Feature Bits */
6c997b4a
XL
858#define MSR_ARCH_CAP_RDCL_NO (1U << 0)
859#define MSR_ARCH_CAP_IBRS_ALL (1U << 1)
860#define MSR_ARCH_CAP_RSBA (1U << 2)
d86f9636 861#define MSR_ARCH_CAP_SKIP_L1DFL_VMENTRY (1U << 3)
6c997b4a
XL
862#define MSR_ARCH_CAP_SSB_NO (1U << 4)
863#define MSR_ARCH_CAP_MDS_NO (1U << 5)
864#define MSR_ARCH_CAP_PSCHANGE_MC_NO (1U << 6)
865#define MSR_ARCH_CAP_TSX_CTRL_MSR (1U << 7)
866#define MSR_ARCH_CAP_TAA_NO (1U << 8)
d86f9636 867
597360c0
XL
868#define MSR_CORE_CAP_SPLIT_LOCK_DETECT (1U << 5)
869
704798ad
PB
870/* VMX MSR features */
871#define MSR_VMX_BASIC_VMCS_REVISION_MASK 0x7FFFFFFFull
872#define MSR_VMX_BASIC_VMXON_REGION_SIZE_MASK (0x00001FFFull << 32)
873#define MSR_VMX_BASIC_VMCS_MEM_TYPE_MASK (0x003C0000ull << 32)
874#define MSR_VMX_BASIC_DUAL_MONITOR (1ULL << 49)
875#define MSR_VMX_BASIC_INS_OUTS (1ULL << 54)
876#define MSR_VMX_BASIC_TRUE_CTLS (1ULL << 55)
877
878#define MSR_VMX_MISC_PREEMPTION_TIMER_SHIFT_MASK 0x1Full
879#define MSR_VMX_MISC_STORE_LMA (1ULL << 5)
880#define MSR_VMX_MISC_ACTIVITY_HLT (1ULL << 6)
881#define MSR_VMX_MISC_ACTIVITY_SHUTDOWN (1ULL << 7)
882#define MSR_VMX_MISC_ACTIVITY_WAIT_SIPI (1ULL << 8)
883#define MSR_VMX_MISC_MAX_MSR_LIST_SIZE_MASK 0x0E000000ull
884#define MSR_VMX_MISC_VMWRITE_VMEXIT (1ULL << 29)
885#define MSR_VMX_MISC_ZERO_LEN_INJECT (1ULL << 30)
886
887#define MSR_VMX_EPT_EXECONLY (1ULL << 0)
888#define MSR_VMX_EPT_PAGE_WALK_LENGTH_4 (1ULL << 6)
889#define MSR_VMX_EPT_PAGE_WALK_LENGTH_5 (1ULL << 7)
890#define MSR_VMX_EPT_UC (1ULL << 8)
891#define MSR_VMX_EPT_WB (1ULL << 14)
892#define MSR_VMX_EPT_2MB (1ULL << 16)
893#define MSR_VMX_EPT_1GB (1ULL << 17)
894#define MSR_VMX_EPT_INVEPT (1ULL << 20)
895#define MSR_VMX_EPT_AD_BITS (1ULL << 21)
896#define MSR_VMX_EPT_ADVANCED_VMEXIT_INFO (1ULL << 22)
897#define MSR_VMX_EPT_INVEPT_SINGLE_CONTEXT (1ULL << 25)
898#define MSR_VMX_EPT_INVEPT_ALL_CONTEXT (1ULL << 26)
899#define MSR_VMX_EPT_INVVPID (1ULL << 32)
900#define MSR_VMX_EPT_INVVPID_SINGLE_ADDR (1ULL << 40)
901#define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT (1ULL << 41)
902#define MSR_VMX_EPT_INVVPID_ALL_CONTEXT (1ULL << 42)
903#define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT_NOGLOBALS (1ULL << 43)
904
905#define MSR_VMX_VMFUNC_EPT_SWITCHING (1ULL << 0)
906
907
908/* VMX controls */
909#define VMX_CPU_BASED_VIRTUAL_INTR_PENDING 0x00000004
910#define VMX_CPU_BASED_USE_TSC_OFFSETING 0x00000008
911#define VMX_CPU_BASED_HLT_EXITING 0x00000080
912#define VMX_CPU_BASED_INVLPG_EXITING 0x00000200
913#define VMX_CPU_BASED_MWAIT_EXITING 0x00000400
914#define VMX_CPU_BASED_RDPMC_EXITING 0x00000800
915#define VMX_CPU_BASED_RDTSC_EXITING 0x00001000
916#define VMX_CPU_BASED_CR3_LOAD_EXITING 0x00008000
917#define VMX_CPU_BASED_CR3_STORE_EXITING 0x00010000
918#define VMX_CPU_BASED_CR8_LOAD_EXITING 0x00080000
919#define VMX_CPU_BASED_CR8_STORE_EXITING 0x00100000
920#define VMX_CPU_BASED_TPR_SHADOW 0x00200000
921#define VMX_CPU_BASED_VIRTUAL_NMI_PENDING 0x00400000
922#define VMX_CPU_BASED_MOV_DR_EXITING 0x00800000
923#define VMX_CPU_BASED_UNCOND_IO_EXITING 0x01000000
924#define VMX_CPU_BASED_USE_IO_BITMAPS 0x02000000
925#define VMX_CPU_BASED_MONITOR_TRAP_FLAG 0x08000000
926#define VMX_CPU_BASED_USE_MSR_BITMAPS 0x10000000
927#define VMX_CPU_BASED_MONITOR_EXITING 0x20000000
928#define VMX_CPU_BASED_PAUSE_EXITING 0x40000000
929#define VMX_CPU_BASED_ACTIVATE_SECONDARY_CONTROLS 0x80000000
930
931#define VMX_SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES 0x00000001
932#define VMX_SECONDARY_EXEC_ENABLE_EPT 0x00000002
933#define VMX_SECONDARY_EXEC_DESC 0x00000004
934#define VMX_SECONDARY_EXEC_RDTSCP 0x00000008
935#define VMX_SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE 0x00000010
936#define VMX_SECONDARY_EXEC_ENABLE_VPID 0x00000020
937#define VMX_SECONDARY_EXEC_WBINVD_EXITING 0x00000040
938#define VMX_SECONDARY_EXEC_UNRESTRICTED_GUEST 0x00000080
939#define VMX_SECONDARY_EXEC_APIC_REGISTER_VIRT 0x00000100
940#define VMX_SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY 0x00000200
941#define VMX_SECONDARY_EXEC_PAUSE_LOOP_EXITING 0x00000400
942#define VMX_SECONDARY_EXEC_RDRAND_EXITING 0x00000800
943#define VMX_SECONDARY_EXEC_ENABLE_INVPCID 0x00001000
944#define VMX_SECONDARY_EXEC_ENABLE_VMFUNC 0x00002000
945#define VMX_SECONDARY_EXEC_SHADOW_VMCS 0x00004000
946#define VMX_SECONDARY_EXEC_ENCLS_EXITING 0x00008000
947#define VMX_SECONDARY_EXEC_RDSEED_EXITING 0x00010000
948#define VMX_SECONDARY_EXEC_ENABLE_PML 0x00020000
949#define VMX_SECONDARY_EXEC_XSAVES 0x00100000
950
951#define VMX_PIN_BASED_EXT_INTR_MASK 0x00000001
952#define VMX_PIN_BASED_NMI_EXITING 0x00000008
953#define VMX_PIN_BASED_VIRTUAL_NMIS 0x00000020
954#define VMX_PIN_BASED_VMX_PREEMPTION_TIMER 0x00000040
955#define VMX_PIN_BASED_POSTED_INTR 0x00000080
956
957#define VMX_VM_EXIT_SAVE_DEBUG_CONTROLS 0x00000004
958#define VMX_VM_EXIT_HOST_ADDR_SPACE_SIZE 0x00000200
959#define VMX_VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL 0x00001000
960#define VMX_VM_EXIT_ACK_INTR_ON_EXIT 0x00008000
961#define VMX_VM_EXIT_SAVE_IA32_PAT 0x00040000
962#define VMX_VM_EXIT_LOAD_IA32_PAT 0x00080000
963#define VMX_VM_EXIT_SAVE_IA32_EFER 0x00100000
964#define VMX_VM_EXIT_LOAD_IA32_EFER 0x00200000
965#define VMX_VM_EXIT_SAVE_VMX_PREEMPTION_TIMER 0x00400000
966#define VMX_VM_EXIT_CLEAR_BNDCFGS 0x00800000
967#define VMX_VM_EXIT_PT_CONCEAL_PIP 0x01000000
968#define VMX_VM_EXIT_CLEAR_IA32_RTIT_CTL 0x02000000
969
970#define VMX_VM_ENTRY_LOAD_DEBUG_CONTROLS 0x00000004
971#define VMX_VM_ENTRY_IA32E_MODE 0x00000200
972#define VMX_VM_ENTRY_SMM 0x00000400
973#define VMX_VM_ENTRY_DEACT_DUAL_MONITOR 0x00000800
974#define VMX_VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL 0x00002000
975#define VMX_VM_ENTRY_LOAD_IA32_PAT 0x00004000
976#define VMX_VM_ENTRY_LOAD_IA32_EFER 0x00008000
977#define VMX_VM_ENTRY_LOAD_BNDCFGS 0x00010000
978#define VMX_VM_ENTRY_PT_CONCEAL_PIP 0x00020000
979#define VMX_VM_ENTRY_LOAD_IA32_RTIT_CTL 0x00040000
980
2d384d7c
VK
981/* Supported Hyper-V Enlightenments */
982#define HYPERV_FEAT_RELAXED 0
983#define HYPERV_FEAT_VAPIC 1
984#define HYPERV_FEAT_TIME 2
985#define HYPERV_FEAT_CRASH 3
986#define HYPERV_FEAT_RESET 4
987#define HYPERV_FEAT_VPINDEX 5
988#define HYPERV_FEAT_RUNTIME 6
989#define HYPERV_FEAT_SYNIC 7
990#define HYPERV_FEAT_STIMER 8
991#define HYPERV_FEAT_FREQUENCIES 9
992#define HYPERV_FEAT_REENLIGHTENMENT 10
993#define HYPERV_FEAT_TLBFLUSH 11
994#define HYPERV_FEAT_EVMCS 12
995#define HYPERV_FEAT_IPI 13
128531d9 996#define HYPERV_FEAT_STIMER_DIRECT 14
2d384d7c 997
f701c082
VK
998#ifndef HYPERV_SPINLOCK_NEVER_NOTIFY
999#define HYPERV_SPINLOCK_NEVER_NOTIFY 0xFFFFFFFF
92067bf4
IM
1000#endif
1001
2c0262af 1002#define EXCP00_DIVZ 0
01df040b 1003#define EXCP01_DB 1
2c0262af
FB
1004#define EXCP02_NMI 2
1005#define EXCP03_INT3 3
1006#define EXCP04_INTO 4
1007#define EXCP05_BOUND 5
1008#define EXCP06_ILLOP 6
1009#define EXCP07_PREX 7
1010#define EXCP08_DBLE 8
1011#define EXCP09_XERR 9
1012#define EXCP0A_TSS 10
1013#define EXCP0B_NOSEG 11
1014#define EXCP0C_STACK 12
1015#define EXCP0D_GPF 13
1016#define EXCP0E_PAGE 14
1017#define EXCP10_COPR 16
1018#define EXCP11_ALGN 17
1019#define EXCP12_MCHK 18
1020
62846089
RH
1021#define EXCP_VMEXIT 0x100 /* only for system emulation */
1022#define EXCP_SYSCALL 0x101 /* only for user emulation */
b26491b4 1023#define EXCP_VSYSCALL 0x102 /* only for user emulation */
d2fd1af7 1024
00a152b4 1025/* i386-specific interrupt pending bits. */
5d62c43a 1026#define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1
00a152b4 1027#define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2
85097db6 1028#define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
00a152b4
RH
1029#define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4
1030#define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0
4a92a558
PB
1031#define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1
1032#define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2
00a152b4 1033
4a92a558
PB
1034/* Use a clearer name for this. */
1035#define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET
00a152b4 1036
c3ce5a23
PB
1037/* Instead of computing the condition codes after each x86 instruction,
1038 * QEMU just stores one operand (called CC_SRC), the result
1039 * (called CC_DST) and the type of operation (called CC_OP). When the
1040 * condition codes are needed, the condition codes can be calculated
1041 * using this information. Condition codes are not generated if they
1042 * are only needed for conditional branches.
1043 */
fee71888 1044typedef enum {
2c0262af 1045 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
1235fc06 1046 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
d36cd60e
FB
1047
1048 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
1049 CC_OP_MULW,
1050 CC_OP_MULL,
14ce26e7 1051 CC_OP_MULQ,
2c0262af
FB
1052
1053 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1054 CC_OP_ADDW,
1055 CC_OP_ADDL,
14ce26e7 1056 CC_OP_ADDQ,
2c0262af
FB
1057
1058 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1059 CC_OP_ADCW,
1060 CC_OP_ADCL,
14ce26e7 1061 CC_OP_ADCQ,
2c0262af
FB
1062
1063 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1064 CC_OP_SUBW,
1065 CC_OP_SUBL,
14ce26e7 1066 CC_OP_SUBQ,
2c0262af
FB
1067
1068 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1069 CC_OP_SBBW,
1070 CC_OP_SBBL,
14ce26e7 1071 CC_OP_SBBQ,
2c0262af
FB
1072
1073 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
1074 CC_OP_LOGICW,
1075 CC_OP_LOGICL,
14ce26e7 1076 CC_OP_LOGICQ,
2c0262af
FB
1077
1078 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
1079 CC_OP_INCW,
1080 CC_OP_INCL,
14ce26e7 1081 CC_OP_INCQ,
2c0262af
FB
1082
1083 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
1084 CC_OP_DECW,
1085 CC_OP_DECL,
14ce26e7 1086 CC_OP_DECQ,
2c0262af 1087
6b652794 1088 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
2c0262af
FB
1089 CC_OP_SHLW,
1090 CC_OP_SHLL,
14ce26e7 1091 CC_OP_SHLQ,
2c0262af
FB
1092
1093 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
1094 CC_OP_SARW,
1095 CC_OP_SARL,
14ce26e7 1096 CC_OP_SARQ,
2c0262af 1097
bc4b43dc
RH
1098 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
1099 CC_OP_BMILGW,
1100 CC_OP_BMILGL,
1101 CC_OP_BMILGQ,
1102
cd7f97ca
RH
1103 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */
1104 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */
1105 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */
1106
436ff2d2 1107 CC_OP_CLR, /* Z set, all other flags clear. */
4885c3c4 1108 CC_OP_POPCNT, /* Z via CC_SRC, all other flags clear. */
436ff2d2 1109
2c0262af 1110 CC_OP_NB,
fee71888 1111} CCOp;
2c0262af 1112
2c0262af
FB
1113typedef struct SegmentCache {
1114 uint32_t selector;
14ce26e7 1115 target_ulong base;
2c0262af
FB
1116 uint32_t limit;
1117 uint32_t flags;
1118} SegmentCache;
1119
f23a9db6
EH
1120#define MMREG_UNION(n, bits) \
1121 union n { \
1122 uint8_t _b_##n[(bits)/8]; \
1123 uint16_t _w_##n[(bits)/16]; \
1124 uint32_t _l_##n[(bits)/32]; \
1125 uint64_t _q_##n[(bits)/64]; \
1126 float32 _s_##n[(bits)/32]; \
1127 float64 _d_##n[(bits)/64]; \
31d414d6
EH
1128 }
1129
c97d6d2c
SAGDR
1130typedef union {
1131 uint8_t _b[16];
1132 uint16_t _w[8];
1133 uint32_t _l[4];
1134 uint64_t _q[2];
1135} XMMReg;
1136
1137typedef union {
1138 uint8_t _b[32];
1139 uint16_t _w[16];
1140 uint32_t _l[8];
1141 uint64_t _q[4];
1142} YMMReg;
1143
f23a9db6
EH
1144typedef MMREG_UNION(ZMMReg, 512) ZMMReg;
1145typedef MMREG_UNION(MMXReg, 64) MMXReg;
826461bb 1146
79e9ebeb
LJ
1147typedef struct BNDReg {
1148 uint64_t lb;
1149 uint64_t ub;
1150} BNDReg;
1151
1152typedef struct BNDCSReg {
1153 uint64_t cfgu;
1154 uint64_t sts;
1155} BNDCSReg;
1156
f4f1110e
RH
1157#define BNDCFG_ENABLE 1ULL
1158#define BNDCFG_BNDPRESERVE 2ULL
1159#define BNDCFG_BDIR_MASK TARGET_PAGE_MASK
1160
e2542fe2 1161#ifdef HOST_WORDS_BIGENDIAN
f23a9db6
EH
1162#define ZMM_B(n) _b_ZMMReg[63 - (n)]
1163#define ZMM_W(n) _w_ZMMReg[31 - (n)]
1164#define ZMM_L(n) _l_ZMMReg[15 - (n)]
1165#define ZMM_S(n) _s_ZMMReg[15 - (n)]
1166#define ZMM_Q(n) _q_ZMMReg[7 - (n)]
1167#define ZMM_D(n) _d_ZMMReg[7 - (n)]
1168
1169#define MMX_B(n) _b_MMXReg[7 - (n)]
1170#define MMX_W(n) _w_MMXReg[3 - (n)]
1171#define MMX_L(n) _l_MMXReg[1 - (n)]
1172#define MMX_S(n) _s_MMXReg[1 - (n)]
826461bb 1173#else
f23a9db6
EH
1174#define ZMM_B(n) _b_ZMMReg[n]
1175#define ZMM_W(n) _w_ZMMReg[n]
1176#define ZMM_L(n) _l_ZMMReg[n]
1177#define ZMM_S(n) _s_ZMMReg[n]
1178#define ZMM_Q(n) _q_ZMMReg[n]
1179#define ZMM_D(n) _d_ZMMReg[n]
1180
1181#define MMX_B(n) _b_MMXReg[n]
1182#define MMX_W(n) _w_MMXReg[n]
1183#define MMX_L(n) _l_MMXReg[n]
1184#define MMX_S(n) _s_MMXReg[n]
826461bb 1185#endif
f23a9db6 1186#define MMX_Q(n) _q_MMXReg[n]
826461bb 1187
acc68836 1188typedef union {
c31da136 1189 floatx80 d __attribute__((aligned(16)));
acc68836
JQ
1190 MMXReg mmx;
1191} FPReg;
1192
c1a54d57
JQ
1193typedef struct {
1194 uint64_t base;
1195 uint64_t mask;
1196} MTRRVar;
1197
5f30fa18
JK
1198#define CPU_NB_REGS64 16
1199#define CPU_NB_REGS32 8
1200
14ce26e7 1201#ifdef TARGET_X86_64
5f30fa18 1202#define CPU_NB_REGS CPU_NB_REGS64
14ce26e7 1203#else
5f30fa18 1204#define CPU_NB_REGS CPU_NB_REGS32
14ce26e7
FB
1205#endif
1206
0d894367
PB
1207#define MAX_FIXED_COUNTERS 3
1208#define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
1209
2066d095 1210#define TARGET_INSN_START_EXTRA_WORDS 1
6ebbf390 1211
9aecd6f8
CP
1212#define NB_OPMASK_REGS 8
1213
d9c84f19
IM
1214/* CPU can't have 0xFFFFFFFF APIC ID, use that value to distinguish
1215 * that APIC ID hasn't been set yet
1216 */
1217#define UNASSIGNED_APIC_ID 0xFFFFFFFF
1218
b503717d
EH
1219typedef union X86LegacyXSaveArea {
1220 struct {
1221 uint16_t fcw;
1222 uint16_t fsw;
1223 uint8_t ftw;
1224 uint8_t reserved;
1225 uint16_t fpop;
1226 uint64_t fpip;
1227 uint64_t fpdp;
1228 uint32_t mxcsr;
1229 uint32_t mxcsr_mask;
1230 FPReg fpregs[8];
1231 uint8_t xmm_regs[16][16];
1232 };
1233 uint8_t data[512];
1234} X86LegacyXSaveArea;
1235
1236typedef struct X86XSaveHeader {
1237 uint64_t xstate_bv;
1238 uint64_t xcomp_bv;
3f32bd21
RH
1239 uint64_t reserve0;
1240 uint8_t reserved[40];
b503717d
EH
1241} X86XSaveHeader;
1242
1243/* Ext. save area 2: AVX State */
1244typedef struct XSaveAVX {
1245 uint8_t ymmh[16][16];
1246} XSaveAVX;
1247
1248/* Ext. save area 3: BNDREG */
1249typedef struct XSaveBNDREG {
1250 BNDReg bnd_regs[4];
1251} XSaveBNDREG;
1252
1253/* Ext. save area 4: BNDCSR */
1254typedef union XSaveBNDCSR {
1255 BNDCSReg bndcsr;
1256 uint8_t data[64];
1257} XSaveBNDCSR;
1258
1259/* Ext. save area 5: Opmask */
1260typedef struct XSaveOpmask {
1261 uint64_t opmask_regs[NB_OPMASK_REGS];
1262} XSaveOpmask;
1263
1264/* Ext. save area 6: ZMM_Hi256 */
1265typedef struct XSaveZMM_Hi256 {
1266 uint8_t zmm_hi256[16][32];
1267} XSaveZMM_Hi256;
1268
1269/* Ext. save area 7: Hi16_ZMM */
1270typedef struct XSaveHi16_ZMM {
1271 uint8_t hi16_zmm[16][64];
1272} XSaveHi16_ZMM;
1273
1274/* Ext. save area 9: PKRU state */
1275typedef struct XSavePKRU {
1276 uint32_t pkru;
1277 uint32_t padding;
1278} XSavePKRU;
1279
1280typedef struct X86XSaveArea {
1281 X86LegacyXSaveArea legacy;
1282 X86XSaveHeader header;
1283
1284 /* Extended save areas: */
1285
1286 /* AVX State: */
1287 XSaveAVX avx_state;
1288 uint8_t padding[960 - 576 - sizeof(XSaveAVX)];
1289 /* MPX State: */
1290 XSaveBNDREG bndreg_state;
1291 XSaveBNDCSR bndcsr_state;
1292 /* AVX-512 State: */
1293 XSaveOpmask opmask_state;
1294 XSaveZMM_Hi256 zmm_hi256_state;
1295 XSaveHi16_ZMM hi16_zmm_state;
1296 /* PKRU State: */
1297 XSavePKRU pkru_state;
1298} X86XSaveArea;
1299
1300QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, avx_state) != 0x240);
1301QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100);
1302QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndreg_state) != 0x3c0);
1303QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40);
1304QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndcsr_state) != 0x400);
1305QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40);
1306QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, opmask_state) != 0x440);
1307QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40);
1308QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, zmm_hi256_state) != 0x480);
1309QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200);
1310QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, hi16_zmm_state) != 0x680);
1311QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400);
1312QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, pkru_state) != 0xA80);
1313QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8);
1314
d362e757
JK
1315typedef enum TPRAccess {
1316 TPR_ACCESS_READ,
1317 TPR_ACCESS_WRITE,
1318} TPRAccess;
1319
7e3482f8
EH
1320/* Cache information data structures: */
1321
1322enum CacheType {
5f00335a
EH
1323 DATA_CACHE,
1324 INSTRUCTION_CACHE,
7e3482f8
EH
1325 UNIFIED_CACHE
1326};
1327
1328typedef struct CPUCacheInfo {
1329 enum CacheType type;
1330 uint8_t level;
1331 /* Size in bytes */
1332 uint32_t size;
1333 /* Line size, in bytes */
1334 uint16_t line_size;
1335 /*
1336 * Associativity.
1337 * Note: representation of fully-associative caches is not implemented
1338 */
1339 uint8_t associativity;
1340 /* Physical line partitions. CPUID[0x8000001D].EBX, CPUID[4].EBX */
1341 uint8_t partitions;
1342 /* Number of sets. CPUID[0x8000001D].ECX, CPUID[4].ECX */
1343 uint32_t sets;
1344 /*
1345 * Lines per tag.
1346 * AMD-specific: CPUID[0x80000005], CPUID[0x80000006].
1347 * (Is this synonym to @partitions?)
1348 */
1349 uint8_t lines_per_tag;
1350
1351 /* Self-initializing cache */
1352 bool self_init;
1353 /*
1354 * WBINVD/INVD is not guaranteed to act upon lower level caches of
1355 * non-originating threads sharing this cache.
1356 * CPUID[4].EDX[bit 0], CPUID[0x8000001D].EDX[bit 0]
1357 */
1358 bool no_invd_sharing;
1359 /*
1360 * Cache is inclusive of lower cache levels.
1361 * CPUID[4].EDX[bit 1], CPUID[0x8000001D].EDX[bit 1].
1362 */
1363 bool inclusive;
1364 /*
1365 * A complex function is used to index the cache, potentially using all
1366 * address bits. CPUID[4].EDX[bit 2].
1367 */
1368 bool complex_indexing;
1369} CPUCacheInfo;
1370
1371
6aaeb054 1372typedef struct CPUCaches {
a9f27ea9
EH
1373 CPUCacheInfo *l1d_cache;
1374 CPUCacheInfo *l1i_cache;
1375 CPUCacheInfo *l2_cache;
1376 CPUCacheInfo *l3_cache;
6aaeb054 1377} CPUCaches;
7e3482f8 1378
577f02b8
RB
1379typedef struct HVFX86LazyFlags {
1380 target_ulong result;
1381 target_ulong auxbits;
1382} HVFX86LazyFlags;
1383
2c0262af
FB
1384typedef struct CPUX86State {
1385 /* standard registers */
14ce26e7
FB
1386 target_ulong regs[CPU_NB_REGS];
1387 target_ulong eip;
1388 target_ulong eflags; /* eflags register. During CPU emulation, CC
2c0262af
FB
1389 flags and DF are set to zero because they are
1390 stored elsewhere */
1391
1392 /* emulator internal eflags handling */
14ce26e7 1393 target_ulong cc_dst;
988c3eb0
RH
1394 target_ulong cc_src;
1395 target_ulong cc_src2;
2c0262af
FB
1396 uint32_t cc_op;
1397 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
db620f46
FB
1398 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
1399 are known at translation time. */
1400 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
2c0262af 1401
9df217a3
FB
1402 /* segments */
1403 SegmentCache segs[6]; /* selector values */
1404 SegmentCache ldt;
1405 SegmentCache tr;
1406 SegmentCache gdt; /* only base and limit are used */
1407 SegmentCache idt; /* only base and limit are used */
1408
db620f46 1409 target_ulong cr[5]; /* NOTE: cr1 is unused */
5ee0ffaa 1410 int32_t a20_mask;
9df217a3 1411
05e7e819
PB
1412 BNDReg bnd_regs[4];
1413 BNDCSReg bndcs_regs;
1414 uint64_t msr_bndcfgs;
2188cc52 1415 uint64_t efer;
05e7e819 1416
43175fa9
PB
1417 /* Beginning of state preserved by INIT (dummy marker). */
1418 struct {} start_init_save;
1419
2c0262af
FB
1420 /* FPU state */
1421 unsigned int fpstt; /* top of stack index */
67b8f419 1422 uint16_t fpus;
eb831623 1423 uint16_t fpuc;
2c0262af 1424 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
acc68836 1425 FPReg fpregs[8];
42cc8fa6
JK
1426 /* KVM-only so far */
1427 uint16_t fpop;
1428 uint64_t fpip;
1429 uint64_t fpdp;
2c0262af
FB
1430
1431 /* emulator internal variables */
7a0e1f41 1432 float_status fp_status;
c31da136 1433 floatx80 ft0;
3b46e624 1434
a35f3ec7 1435 float_status mmx_status; /* for 3DNow! float ops */
7a0e1f41 1436 float_status sse_status;
664e0f19 1437 uint32_t mxcsr;
fa451874
EH
1438 ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32];
1439 ZMMReg xmm_t0;
664e0f19 1440 MMXReg mmx_t0;
14ce26e7 1441
c97d6d2c
SAGDR
1442 XMMReg ymmh_regs[CPU_NB_REGS];
1443
9aecd6f8 1444 uint64_t opmask_regs[NB_OPMASK_REGS];
c97d6d2c
SAGDR
1445 YMMReg zmmh_regs[CPU_NB_REGS];
1446 ZMMReg hi16_zmm_regs[CPU_NB_REGS];
9aecd6f8 1447
2c0262af
FB
1448 /* sysenter registers */
1449 uint32_t sysenter_cs;
2436b61a
AZ
1450 target_ulong sysenter_esp;
1451 target_ulong sysenter_eip;
8d9bfc2b 1452 uint64_t star;
0573fbfc 1453
5cc1d1e6 1454 uint64_t vm_hsave;
0573fbfc 1455
14ce26e7 1456#ifdef TARGET_X86_64
14ce26e7
FB
1457 target_ulong lstar;
1458 target_ulong cstar;
1459 target_ulong fmask;
1460 target_ulong kernelgsbase;
1461#endif
58fe2f10 1462
7ba1e619 1463 uint64_t tsc;
f28558d3 1464 uint64_t tsc_adjust;
aa82ba54 1465 uint64_t tsc_deadline;
7616f1c2
PB
1466 uint64_t tsc_aux;
1467
1468 uint64_t xcr0;
7ba1e619 1469
18559232 1470 uint64_t mcg_status;
21e87c46 1471 uint64_t msr_ia32_misc_enable;
0779caeb 1472 uint64_t msr_ia32_feature_control;
18559232 1473
0d894367
PB
1474 uint64_t msr_fixed_ctr_ctrl;
1475 uint64_t msr_global_ctrl;
1476 uint64_t msr_global_status;
1477 uint64_t msr_global_ovf_ctrl;
1478 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
1479 uint64_t msr_gp_counters[MAX_GP_COUNTERS];
1480 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
43175fa9
PB
1481
1482 uint64_t pat;
1483 uint32_t smbase;
e13713db 1484 uint64_t msr_smi_count;
43175fa9 1485
7616f1c2 1486 uint32_t pkru;
2a9758c5 1487 uint32_t tsx_ctrl;
7616f1c2 1488
a33a2cfe 1489 uint64_t spec_ctrl;
cfeea0c0 1490 uint64_t virt_ssbd;
a33a2cfe 1491
43175fa9
PB
1492 /* End of state preserved by INIT (dummy marker). */
1493 struct {} end_init_save;
1494
1495 uint64_t system_time_msr;
1496 uint64_t wall_clock_msr;
1497 uint64_t steal_time_msr;
1498 uint64_t async_pf_en_msr;
db5daafa 1499 uint64_t async_pf_int_msr;
43175fa9 1500 uint64_t pv_eoi_en_msr;
d645e132 1501 uint64_t poll_control_msr;
43175fa9 1502
da1cc323 1503 /* Partition-wide HV MSRs, will be updated only on the first vcpu */
1c90ef26
VR
1504 uint64_t msr_hv_hypercall;
1505 uint64_t msr_hv_guest_os_id;
48a5f3bc 1506 uint64_t msr_hv_tsc;
da1cc323
EY
1507
1508 /* Per-VCPU HV MSRs */
1509 uint64_t msr_hv_vapic;
5e953812 1510 uint64_t msr_hv_crash_params[HV_CRASH_PARAMS];
46eb8f98 1511 uint64_t msr_hv_runtime;
866eea9a 1512 uint64_t msr_hv_synic_control;
866eea9a
AS
1513 uint64_t msr_hv_synic_evt_page;
1514 uint64_t msr_hv_synic_msg_page;
5e953812
RK
1515 uint64_t msr_hv_synic_sint[HV_SINT_COUNT];
1516 uint64_t msr_hv_stimer_config[HV_STIMER_COUNT];
1517 uint64_t msr_hv_stimer_count[HV_STIMER_COUNT];
ba6a4fd9
VK
1518 uint64_t msr_hv_reenlightenment_control;
1519 uint64_t msr_hv_tsc_emulation_control;
1520 uint64_t msr_hv_tsc_emulation_status;
18559232 1521
b77146e9
CP
1522 uint64_t msr_rtit_ctrl;
1523 uint64_t msr_rtit_status;
1524 uint64_t msr_rtit_output_base;
1525 uint64_t msr_rtit_output_mask;
1526 uint64_t msr_rtit_cr3_match;
1527 uint64_t msr_rtit_addrs[MAX_RTIT_ADDRS];
1528
2c0262af 1529 /* exception/interrupt handling */
2c0262af
FB
1530 int error_code;
1531 int exception_is_int;
826461bb 1532 target_ulong exception_next_eip;
d0052339 1533 target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */
01df040b 1534 union {
f0c3c505 1535 struct CPUBreakpoint *cpu_breakpoint[4];
ff4700b0 1536 struct CPUWatchpoint *cpu_watchpoint[4];
01df040b 1537 }; /* break/watchpoints for dr[0..3] */
678dde13 1538 int old_exception; /* exception in flight */
2c0262af 1539
43175fa9
PB
1540 uint64_t vm_vmcb;
1541 uint64_t tsc_offset;
1542 uint64_t intercept;
1543 uint16_t intercept_cr_read;
1544 uint16_t intercept_cr_write;
1545 uint16_t intercept_dr_read;
1546 uint16_t intercept_dr_write;
1547 uint32_t intercept_exceptions;
fe441054
JK
1548 uint64_t nested_cr3;
1549 uint32_t nested_pg_mode;
43175fa9
PB
1550 uint8_t v_tpr;
1551
d8f771d9
JK
1552 /* KVM states, automatically cleared on reset */
1553 uint8_t nmi_injected;
1554 uint8_t nmi_pending;
1555
fe441054
JK
1556 uintptr_t retaddr;
1557
1f5c00cf
AB
1558 /* Fields up to this point are cleared by a CPU reset */
1559 struct {} end_reset_fields;
1560
e8b5fae5 1561 /* Fields after this point are preserved across CPU reset. */
ebda377f 1562
14ce26e7 1563 /* processor features (e.g. for CPUID insn) */
80db491d
JL
1564 /* Minimum cpuid leaf 7 value */
1565 uint32_t cpuid_level_func7;
1566 /* Actual cpuid leaf 7 value */
1567 uint32_t cpuid_min_level_func7;
c39c0edf
EH
1568 /* Minimum level/xlevel/xlevel2, based on CPU model + features */
1569 uint32_t cpuid_min_level, cpuid_min_xlevel, cpuid_min_xlevel2;
1570 /* Maximum level/xlevel/xlevel2 value for auto-assignment: */
1571 uint32_t cpuid_max_level, cpuid_max_xlevel, cpuid_max_xlevel2;
1572 /* Actual level/xlevel/xlevel2 value: */
1573 uint32_t cpuid_level, cpuid_xlevel, cpuid_xlevel2;
14ce26e7
FB
1574 uint32_t cpuid_vendor1;
1575 uint32_t cpuid_vendor2;
1576 uint32_t cpuid_vendor3;
1577 uint32_t cpuid_version;
0514ef2f 1578 FeatureWordArray features;
d4a606b3
EH
1579 /* Features that were explicitly enabled/disabled */
1580 FeatureWordArray user_features;
8d9bfc2b 1581 uint32_t cpuid_model[12];
a9f27ea9
EH
1582 /* Cache information for CPUID. When legacy-cache=on, the cache data
1583 * on each CPUID leaf will be different, because we keep compatibility
1584 * with old QEMU versions.
1585 */
1586 CPUCaches cache_info_cpuid2, cache_info_cpuid4, cache_info_amd;
3b46e624 1587
165d9b82
AL
1588 /* MTRRs */
1589 uint64_t mtrr_fixed[11];
1590 uint64_t mtrr_deftype;
d8b5c67b 1591 MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
165d9b82 1592
7ba1e619 1593 /* For KVM */
f8d926e9 1594 uint32_t mp_state;
fd13f23b 1595 int32_t exception_nr;
0e607a80 1596 int32_t interrupt_injected;
a0fb002c 1597 uint8_t soft_interrupt;
fd13f23b
LA
1598 uint8_t exception_pending;
1599 uint8_t exception_injected;
a0fb002c 1600 uint8_t has_error_code;
fd13f23b
LA
1601 uint8_t exception_has_payload;
1602 uint64_t exception_payload;
c97d6d2c 1603 uint32_t ins_len;
a0fb002c 1604 uint32_t sipi_vector;
b8cc45d6 1605 bool tsc_valid;
06ef227e 1606 int64_t tsc_khz;
36f96c4b 1607 int64_t user_tsc_khz; /* for sanity check only */
73b994f6 1608 uint64_t apic_bus_freq;
5b8063c4
LA
1609#if defined(CONFIG_KVM) || defined(CONFIG_HVF)
1610 void *xsave_buf;
1611#endif
ebbfef2f
LA
1612#if defined(CONFIG_KVM)
1613 struct kvm_nested_state *nested_state;
1614#endif
c97d6d2c 1615#if defined(CONFIG_HVF)
577f02b8 1616 HVFX86LazyFlags hvf_lflags;
fe76b09c 1617 void *hvf_mmio_buf;
c97d6d2c 1618#endif
fabacc0f 1619
ac6c4120 1620 uint64_t mcg_cap;
ac6c4120 1621 uint64_t mcg_ctl;
87f8b626 1622 uint64_t mcg_ext_ctl;
ac6c4120 1623 uint64_t mce_banks[MCE_BANKS_DEF*4];
7616f1c2 1624 uint64_t xstate_bv;
5a2d0e57
AJ
1625
1626 /* vmstate */
1627 uint16_t fpus_vmstate;
1628 uint16_t fptag_vmstate;
1629 uint16_t fpregs_format_vmstate;
f1665b21 1630
18cd2c17 1631 uint64_t xss;
65087997 1632 uint32_t umwait;
d362e757
JK
1633
1634 TPRAccess tpr_access_type;
c26ae610
LX
1635
1636 unsigned nr_dies;
2c0262af
FB
1637} CPUX86State;
1638
d71b62a1
EH
1639struct kvm_msrs;
1640
4da6f8d9
PB
1641/**
1642 * X86CPU:
1643 * @env: #CPUX86State
1644 * @migratable: If set, only migratable flags will be accepted when "enforce"
1645 * mode is used, and only migratable flags will be included in the "host"
1646 * CPU model.
1647 *
1648 * An x86 CPU.
1649 */
1650struct X86CPU {
1651 /*< private >*/
1652 CPUState parent_obj;
1653 /*< public >*/
1654
5b146dc7 1655 CPUNegativeOffsetState neg;
4da6f8d9 1656 CPUX86State env;
2a693142 1657 VMChangeStateEntry *vmsentry;
4da6f8d9 1658
4e45aff3
PB
1659 uint64_t ucode_rev;
1660
4f2beda4 1661 uint32_t hyperv_spinlock_attempts;
4da6f8d9 1662 char *hyperv_vendor_id;
9b4cf107 1663 bool hyperv_synic_kvm_only;
2d384d7c 1664 uint64_t hyperv_features;
e48ddcc6 1665 bool hyperv_passthrough;
30d6ff66 1666 OnOffAuto hyperv_no_nonarch_cs;
2d384d7c 1667
4da6f8d9
PB
1668 bool check_cpuid;
1669 bool enforce_cpuid;
dac1deae
EH
1670 /*
1671 * Force features to be enabled even if the host doesn't support them.
1672 * This is dangerous and should be done only for testing CPUID
1673 * compatibility.
1674 */
1675 bool force_features;
4da6f8d9 1676 bool expose_kvm;
1ce36bfe 1677 bool expose_tcg;
4da6f8d9 1678 bool migratable;
990e0be2 1679 bool migrate_smi_count;
44bd8e53 1680 bool max_features; /* Enable all supported features automatically */
d9c84f19 1681 uint32_t apic_id;
4da6f8d9 1682
9954a158
PDJ
1683 /* Enables publishing of TSC increment and Local APIC bus frequencies to
1684 * the guest OS in CPUID page 0x40000010, the same way that VMWare does. */
1685 bool vmware_cpuid_freq;
1686
4da6f8d9
PB
1687 /* if true the CPUID code directly forward host cache leaves to the guest */
1688 bool cache_info_passthrough;
1689
2266d443
MT
1690 /* if true the CPUID code directly forwards
1691 * host monitor/mwait leaves to the guest */
1692 struct {
1693 uint32_t eax;
1694 uint32_t ebx;
1695 uint32_t ecx;
1696 uint32_t edx;
1697 } mwait;
1698
4da6f8d9 1699 /* Features that were filtered out because of missing host capabilities */
f69ecddb 1700 FeatureWordArray filtered_features;
4da6f8d9
PB
1701
1702 /* Enable PMU CPUID bits. This can't be enabled by default yet because
1703 * it doesn't have ABI stability guarantees, as it passes all PMU CPUID
1704 * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel
1705 * capabilities) directly to the guest.
1706 */
1707 bool enable_pmu;
1708
87f8b626
AR
1709 /* LMCE support can be enabled/disabled via cpu option 'lmce=on/off'. It is
1710 * disabled by default to avoid breaking migration between QEMU with
1711 * different LMCE configurations.
1712 */
1713 bool enable_lmce;
1714
14c985cf
LM
1715 /* Compatibility bits for old machine types.
1716 * If true present virtual l3 cache for VM, the vcpus in the same virtual
1717 * socket share an virtual l3 cache.
1718 */
1719 bool enable_l3_cache;
1720
ab8f992e
BM
1721 /* Compatibility bits for old machine types.
1722 * If true present the old cache topology information
1723 */
1724 bool legacy_cache;
1725
5232d00a
RK
1726 /* Compatibility bits for old machine types: */
1727 bool enable_cpuid_0xb;
1728
c39c0edf
EH
1729 /* Enable auto level-increase for all CPUID leaves */
1730 bool full_cpuid_auto_level;
1731
f24c3a79
LK
1732 /* Enable auto level-increase for Intel Processor Trace leave */
1733 bool intel_pt_auto_level;
1734
fcc35e7c
DDAG
1735 /* if true fill the top bits of the MTRR_PHYSMASKn variable range */
1736 bool fill_mtrr_mask;
1737
11f6fee5
DDAG
1738 /* if true override the phys_bits value with a value read from the host */
1739 bool host_phys_bits;
1740
258fe08b
EH
1741 /* if set, limit maximum value for phys_bits when host_phys_bits is true */
1742 uint8_t host_phys_bits_limit;
1743
fc3a1fd7
DDAG
1744 /* Stop SMI delivery for migration compatibility with old machines */
1745 bool kvm_no_smi_migration;
1746
af45907a
DDAG
1747 /* Number of physical address bits supported */
1748 uint32_t phys_bits;
1749
4da6f8d9
PB
1750 /* in order to simplify APIC support, we leave this pointer to the
1751 user */
1752 struct DeviceState *apic_state;
1753 struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram;
1754 Notifier machine_done;
d71b62a1
EH
1755
1756 struct kvm_msrs *kvm_msr_buf;
d89c2b8b 1757
15f8b142 1758 int32_t node_id; /* NUMA node this CPU belongs to */
d89c2b8b 1759 int32_t socket_id;
176d2cda 1760 int32_t die_id;
d89c2b8b
IM
1761 int32_t core_id;
1762 int32_t thread_id;
6c69dfb6
GA
1763
1764 int32_t hv_max_vps;
4da6f8d9
PB
1765};
1766
4da6f8d9
PB
1767
1768#ifndef CONFIG_USER_ONLY
8a9358cc 1769extern VMStateDescription vmstate_x86_cpu;
4da6f8d9
PB
1770#endif
1771
1772/**
1773 * x86_cpu_do_interrupt:
1774 * @cpu: vCPU the interrupt is to be handled by.
1775 */
1776void x86_cpu_do_interrupt(CPUState *cpu);
1777bool x86_cpu_exec_interrupt(CPUState *cpu, int int_req);
92d5f1a4 1778int x86_cpu_pending_interrupt(CPUState *cs, int interrupt_request);
4da6f8d9
PB
1779
1780int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
1781 int cpuid, void *opaque);
1782int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
1783 int cpuid, void *opaque);
1784int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1785 void *opaque);
1786int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1787 void *opaque);
1788
1789void x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
1790 Error **errp);
1791
90c84c56 1792void x86_cpu_dump_state(CPUState *cs, FILE *f, int flags);
4da6f8d9 1793
56f99750
DP
1794hwaddr x86_cpu_get_phys_page_attrs_debug(CPUState *cpu, vaddr addr,
1795 MemTxAttrs *attrs);
4da6f8d9 1796
a010bdbe 1797int x86_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg);
4da6f8d9
PB
1798int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
1799
1800void x86_cpu_exec_enter(CPUState *cpu);
1801void x86_cpu_exec_exit(CPUState *cpu);
5fd2087a 1802
0442428a 1803void x86_cpu_list(void);
317ac620 1804int cpu_x86_support_mca_broadcast(CPUX86State *env);
b5ec5ce0 1805
d720b93d 1806int cpu_get_pic_interrupt(CPUX86State *s);
2ee73ac3 1807/* MSDOS compatibility mode FPU exception support */
6f529b75 1808void x86_register_ferr_irq(qemu_irq irq);
bf13bfab 1809void cpu_set_ignne(void);
5e76d84e
PB
1810/* mpx_helper.c */
1811void cpu_sync_bndcs_hflags(CPUX86State *env);
2c0262af
FB
1812
1813/* this function must always be used to load data in the segment
1814 cache: it synchronizes the hflags with the segment cache values */
5fafdf24 1815static inline void cpu_x86_load_seg_cache(CPUX86State *env,
2c0262af 1816 int seg_reg, unsigned int selector,
8988ae89 1817 target_ulong base,
5fafdf24 1818 unsigned int limit,
2c0262af
FB
1819 unsigned int flags)
1820{
1821 SegmentCache *sc;
1822 unsigned int new_hflags;
3b46e624 1823
2c0262af
FB
1824 sc = &env->segs[seg_reg];
1825 sc->selector = selector;
1826 sc->base = base;
1827 sc->limit = limit;
1828 sc->flags = flags;
1829
1830 /* update the hidden flags */
14ce26e7
FB
1831 {
1832 if (seg_reg == R_CS) {
1833#ifdef TARGET_X86_64
1834 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
1835 /* long mode */
1836 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1837 env->hflags &= ~(HF_ADDSEG_MASK);
5fafdf24 1838 } else
14ce26e7
FB
1839#endif
1840 {
1841 /* legacy / compatibility case */
1842 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
1843 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
1844 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
1845 new_hflags;
1846 }
7125c937
PB
1847 }
1848 if (seg_reg == R_SS) {
1849 int cpl = (flags >> DESC_DPL_SHIFT) & 3;
7848c8d1
KC
1850#if HF_CPL_MASK != 3
1851#error HF_CPL_MASK is hardcoded
1852#endif
1853 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
5e76d84e
PB
1854 /* Possibly switch between BNDCFGS and BNDCFGU */
1855 cpu_sync_bndcs_hflags(env);
14ce26e7
FB
1856 }
1857 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
1858 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
1859 if (env->hflags & HF_CS64_MASK) {
1860 /* zero base assumed for DS, ES and SS in long mode */
5fafdf24 1861 } else if (!(env->cr[0] & CR0_PE_MASK) ||
735a8fd3
FB
1862 (env->eflags & VM_MASK) ||
1863 !(env->hflags & HF_CS32_MASK)) {
14ce26e7
FB
1864 /* XXX: try to avoid this test. The problem comes from the
1865 fact that is real mode or vm86 mode we only modify the
1866 'base' and 'selector' fields of the segment cache to go
1867 faster. A solution may be to force addseg to one in
1868 translate-i386.c. */
1869 new_hflags |= HF_ADDSEG_MASK;
1870 } else {
5fafdf24 1871 new_hflags |= ((env->segs[R_DS].base |
735a8fd3 1872 env->segs[R_ES].base |
5fafdf24 1873 env->segs[R_SS].base) != 0) <<
14ce26e7
FB
1874 HF_ADDSEG_SHIFT;
1875 }
5fafdf24 1876 env->hflags = (env->hflags &
14ce26e7 1877 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
2c0262af 1878 }
2c0262af
FB
1879}
1880
e9f9d6b1 1881static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
e6a33e45 1882 uint8_t sipi_vector)
0e26b7b8 1883{
259186a7 1884 CPUState *cs = CPU(cpu);
e9f9d6b1
AF
1885 CPUX86State *env = &cpu->env;
1886
0e26b7b8
BS
1887 env->eip = 0;
1888 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
1889 sipi_vector << 12,
1890 env->segs[R_CS].limit,
1891 env->segs[R_CS].flags);
259186a7 1892 cs->halted = 0;
0e26b7b8
BS
1893}
1894
84273177
JK
1895int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
1896 target_ulong *base, unsigned int *limit,
1897 unsigned int *flags);
1898
d9957a8b 1899/* op_helper.c */
1f1af9fd 1900/* used for debug or cpu save/restore */
1f1af9fd 1901
d9957a8b 1902/* cpu-exec.c */
2c0262af
FB
1903/* the following helpers are only usable in user mode simulation as
1904 they can trigger unexpected exceptions */
1905void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
6f12a2a6
FB
1906void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
1907void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
1c1df019
PK
1908void cpu_x86_fxsave(CPUX86State *s, target_ulong ptr);
1909void cpu_x86_fxrstor(CPUX86State *s, target_ulong ptr);
2c0262af
FB
1910
1911/* you can call this signal handler from your SIGBUS and SIGSEGV
1912 signal handlers to inform the virtual CPU of exceptions. non zero
1913 is returned if the signal was handled by the virtual CPU. */
5fafdf24 1914int cpu_x86_signal_handler(int host_signum, void *pinfo,
2c0262af 1915 void *puc);
d9957a8b 1916
f4f1110e 1917/* cpu.c */
c6dc6f63
AP
1918void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
1919 uint32_t *eax, uint32_t *ebx,
1920 uint32_t *ecx, uint32_t *edx);
0e26b7b8 1921void cpu_clear_apic_feature(CPUX86State *env);
bb44e0d1
JK
1922void host_cpuid(uint32_t function, uint32_t count,
1923 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
20271d48 1924void host_vendor_fms(char *vendor, int *family, int *model, int *stepping);
c6dc6f63 1925
d9957a8b 1926/* helper.c */
5d004421
RH
1927bool x86_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
1928 MMUAccessType access_type, int mmu_idx,
1929 bool probe, uintptr_t retaddr);
cc36a7a2 1930void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
2c0262af 1931
b216aa6c 1932#ifndef CONFIG_USER_ONLY
f8c45c65
PB
1933static inline int x86_asidx_from_attrs(CPUState *cs, MemTxAttrs attrs)
1934{
1935 return !!attrs.secure;
1936}
1937
1938static inline AddressSpace *cpu_addressspace(CPUState *cs, MemTxAttrs attrs)
1939{
1940 return cpu_get_address_space(cs, cpu_asidx_from_attrs(cs, attrs));
1941}
1942
b216aa6c
PB
1943uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr);
1944uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr);
1945uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr);
1946uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr);
1947void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val);
1948void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val);
1949void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val);
1950void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val);
1951void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val);
1952#endif
1953
86025ee4 1954void breakpoint_handler(CPUState *cs);
d9957a8b
BS
1955
1956/* will be suppressed */
1957void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
1958void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
1959void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
93d00d0f 1960void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7);
d9957a8b 1961
d9957a8b 1962/* hw/pc.c */
d9957a8b 1963uint64_t cpu_get_tsc(CPUX86State *env);
6fd805e1 1964
e8f6d00c
PB
1965/* XXX: This value should match the one returned by CPUID
1966 * and in exec.c */
1967# if defined(TARGET_X86_64)
709787ee 1968# define TCG_PHYS_ADDR_BITS 40
e8f6d00c 1969# else
709787ee 1970# define TCG_PHYS_ADDR_BITS 36
e8f6d00c
PB
1971# endif
1972
709787ee
DDAG
1973#define PHYS_ADDR_MASK MAKE_64BIT_MASK(0, TCG_PHYS_ADDR_BITS)
1974
311ca98d
IM
1975#define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU
1976#define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX)
0dacec87 1977#define CPU_RESOLVING_TYPE TYPE_X86_CPU
311ca98d
IM
1978
1979#ifdef TARGET_X86_64
1980#define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu64")
1981#else
1982#define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu32")
1983#endif
1984
9467d44c 1985#define cpu_signal_handler cpu_x86_signal_handler
e916cbf8 1986#define cpu_list x86_cpu_list
9467d44c 1987
6ebbf390 1988/* MMU modes definitions */
8a201bd4 1989#define MMU_KSMAP_IDX 0
a9321a4d 1990#define MMU_USER_IDX 1
43773ed3 1991#define MMU_KNOSMAP_IDX 2
97ed5ccd 1992static inline int cpu_mmu_index(CPUX86State *env, bool ifetch)
6ebbf390 1993{
a9321a4d 1994 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
f57584dc 1995 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
8a201bd4
PB
1996 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1997}
1998
1999static inline int cpu_mmu_index_kernel(CPUX86State *env)
2000{
2001 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
2002 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
2003 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
6ebbf390
JM
2004}
2005
988c3eb0
RH
2006#define CC_DST (env->cc_dst)
2007#define CC_SRC (env->cc_src)
2008#define CC_SRC2 (env->cc_src2)
2009#define CC_OP (env->cc_op)
f081c76c 2010
5918fffb
BS
2011/* n must be a constant to be efficient */
2012static inline target_long lshift(target_long x, int n)
2013{
2014 if (n >= 0) {
2015 return x << n;
2016 } else {
2017 return x >> (-n);
2018 }
2019}
2020
f081c76c
BS
2021/* float macros */
2022#define FT0 (env->ft0)
2023#define ST0 (env->fpregs[env->fpstt].d)
2024#define ST(n) (env->fpregs[(env->fpstt + (n)) & 7].d)
2025#define ST1 ST(1)
2026
d9957a8b 2027/* translate.c */
63618b4e 2028void tcg_x86_init(void);
26a5f13b 2029
4f7c64b3 2030typedef CPUX86State CPUArchState;
2161a612 2031typedef X86CPU ArchCPU;
4f7c64b3 2032
022c62cb 2033#include "exec/cpu-all.h"
0573fbfc
TS
2034#include "svm.h"
2035
0e26b7b8 2036#if !defined(CONFIG_USER_ONLY)
0d09e41a 2037#include "hw/i386/apic.h"
0e26b7b8
BS
2038#endif
2039
317ac620 2040static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
89fee74a 2041 target_ulong *cs_base, uint32_t *flags)
6b917547
AL
2042{
2043 *cs_base = env->segs[R_CS].base;
2044 *pc = *cs_base + env->eip;
a2397807 2045 *flags = env->hflags |
a9321a4d 2046 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
6b917547
AL
2047}
2048
232fc23b
AF
2049void do_cpu_init(X86CPU *cpu);
2050void do_cpu_sipi(X86CPU *cpu);
2fa11da0 2051
747461c7
JK
2052#define MCE_INJECT_BROADCAST 1
2053#define MCE_INJECT_UNCOND_AO 2
2054
8c5cf3b6 2055void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
316378e4 2056 uint64_t status, uint64_t mcg_status, uint64_t addr,
747461c7 2057 uint64_t misc, int flags);
2fa11da0 2058
599b9a5a 2059/* excp_helper.c */
77b2bc2c 2060void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index);
91980095
PD
2061void QEMU_NORETURN raise_exception_ra(CPUX86State *env, int exception_index,
2062 uintptr_t retaddr);
77b2bc2c
BS
2063void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index,
2064 int error_code);
91980095
PD
2065void QEMU_NORETURN raise_exception_err_ra(CPUX86State *env, int exception_index,
2066 int error_code, uintptr_t retaddr);
599b9a5a
BS
2067void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int,
2068 int error_code, int next_eip_addend);
2069
5918fffb
BS
2070/* cc_helper.c */
2071extern const uint8_t parity_table[256];
2072uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
2073
2074static inline uint32_t cpu_compute_eflags(CPUX86State *env)
2075{
79c664f6
YZ
2076 uint32_t eflags = env->eflags;
2077 if (tcg_enabled()) {
2078 eflags |= cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
2079 }
2080 return eflags;
5918fffb
BS
2081}
2082
28fb26f1
PB
2083/* NOTE: the translator must set DisasContext.cc_op to CC_OP_EFLAGS
2084 * after generating a call to a helper that uses this.
2085 */
5918fffb
BS
2086static inline void cpu_load_eflags(CPUX86State *env, int eflags,
2087 int update_mask)
2088{
2089 CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
28fb26f1 2090 CC_OP = CC_OP_EFLAGS;
80cf2c81 2091 env->df = 1 - (2 * ((eflags >> 10) & 1));
5918fffb
BS
2092 env->eflags = (env->eflags & ~update_mask) |
2093 (eflags & update_mask) | 0x2;
2094}
2095
2096/* load efer and update the corresponding hflags. XXX: do consistency
2097 checks with cpuid bits? */
2098static inline void cpu_load_efer(CPUX86State *env, uint64_t val)
2099{
2100 env->efer = val;
2101 env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
2102 if (env->efer & MSR_EFER_LMA) {
2103 env->hflags |= HF_LMA_MASK;
2104 }
2105 if (env->efer & MSR_EFER_SVME) {
2106 env->hflags |= HF_SVME_MASK;
2107 }
2108}
2109
f794aa4a
PB
2110static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env)
2111{
2112 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 });
2113}
2114
c8bc83a4
PB
2115static inline int32_t x86_get_a20_mask(CPUX86State *env)
2116{
2117 if (env->hflags & HF_SMM_MASK) {
2118 return -1;
2119 } else {
2120 return env->a20_mask;
2121 }
2122}
2123
18ab37ba
LA
2124static inline bool cpu_has_vmx(CPUX86State *env)
2125{
2126 return env->features[FEAT_1_ECX] & CPUID_EXT_VMX;
2127}
2128
b16c0e20
PB
2129static inline bool cpu_has_svm(CPUX86State *env)
2130{
2131 return env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM;
2132}
2133
79a197ab
LA
2134/*
2135 * In order for a vCPU to enter VMX operation it must have CR4.VMXE set.
2136 * Since it was set, CR4.VMXE must remain set as long as vCPU is in
2137 * VMX operation. This is because CR4.VMXE is one of the bits set
2138 * in MSR_IA32_VMX_CR4_FIXED1.
2139 *
2140 * There is one exception to above statement when vCPU enters SMM mode.
2141 * When a vCPU enters SMM mode, it temporarily exit VMX operation and
2142 * may also reset CR4.VMXE during execution in SMM mode.
2143 * When vCPU exits SMM mode, vCPU state is restored to be in VMX operation
2144 * and CR4.VMXE is restored to it's original value of being set.
2145 *
2146 * Therefore, when vCPU is not in SMM mode, we can infer whether
2147 * VMX is being used by examining CR4.VMXE. Otherwise, we cannot
2148 * know for certain.
2149 */
2150static inline bool cpu_vmx_maybe_enabled(CPUX86State *env)
2151{
2152 return cpu_has_vmx(env) &&
2153 ((env->cr[4] & CR4_VMXE_MASK) || (env->hflags & HF_SMM_MASK));
2154}
2155
4e47e39a 2156/* fpu_helper.c */
1d8ad165
YZ
2157void update_fp_status(CPUX86State *env);
2158void update_mxcsr_status(CPUX86State *env);
418b0f93 2159void update_mxcsr_from_sse_status(CPUX86State *env);
1d8ad165
YZ
2160
2161static inline void cpu_set_mxcsr(CPUX86State *env, uint32_t mxcsr)
2162{
2163 env->mxcsr = mxcsr;
2164 if (tcg_enabled()) {
2165 update_mxcsr_status(env);
2166 }
2167}
2168
2169static inline void cpu_set_fpuc(CPUX86State *env, uint16_t fpuc)
2170{
2171 env->fpuc = fpuc;
2172 if (tcg_enabled()) {
2173 update_fp_status(env);
2174 }
2175}
4e47e39a 2176
677ef623
FK
2177/* mem_helper.c */
2178void helper_lock_init(void);
2179
6bada5e8
BS
2180/* svm_helper.c */
2181void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
65c9d60a 2182 uint64_t param, uintptr_t retaddr);
50b3de6e
JK
2183void QEMU_NORETURN cpu_vmexit(CPUX86State *nenv, uint32_t exit_code,
2184 uint64_t exit_info_1, uintptr_t retaddr);
10cde894 2185void do_vmexit(CPUX86State *env, uint32_t exit_code, uint64_t exit_info_1);
6bada5e8 2186
97a8ea5a 2187/* seg_helper.c */
599b9a5a 2188void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw);
e694d4e2 2189
f809c605 2190/* smm_helper.c */
518e9d7d 2191void do_smm_enter(X86CPU *cpu);
e694d4e2 2192
d613f8cc 2193/* apic.c */
317ac620 2194void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
d613f8cc
PB
2195void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip,
2196 TPRAccess access);
2197
d362e757 2198
5114e842
EH
2199/* Change the value of a KVM-specific default
2200 *
2201 * If value is NULL, no default will be set and the original
2202 * value from the CPU model table will be kept.
2203 *
cb8d4c8f 2204 * It is valid to call this function only for properties that
5114e842
EH
2205 * are already present in the kvm_default_props table.
2206 */
2207void x86_cpu_change_kvm_default(const char *prop, const char *value);
8fb4f821 2208
dcafd1ef
EH
2209/* Special values for X86CPUVersion: */
2210
2211/* Resolve to latest CPU version */
2212#define CPU_VERSION_LATEST -1
2213
0788a56b
EH
2214/*
2215 * Resolve to version defined by current machine type.
2216 * See x86_cpu_set_default_version()
2217 */
2218#define CPU_VERSION_AUTO -2
2219
dcafd1ef
EH
2220/* Don't resolve to any versioned CPU models, like old QEMU versions */
2221#define CPU_VERSION_LEGACY 0
2222
2223typedef int X86CPUVersion;
2224
0788a56b
EH
2225/*
2226 * Set default CPU model version for CPU models having
2227 * version == CPU_VERSION_AUTO.
2228 */
2229void x86_cpu_set_default_version(X86CPUVersion version);
2230
8b4beddc
EH
2231/* Return name of 32-bit register, from a R_* constant */
2232const char *get_register_name_32(unsigned int reg);
2233
8932cfdf 2234void enable_compat_apic_id_mode(void);
cb41bad3 2235
dab86234 2236#define APIC_DEFAULT_ADDRESS 0xfee00000
baaeda08 2237#define APIC_SPACE_SIZE 0x100000
dab86234 2238
d3fd9e4b 2239void x86_cpu_dump_local_apic_state(CPUState *cs, int flags);
1f871d49 2240
d613f8cc
PB
2241/* cpu.c */
2242bool cpu_is_bsp(X86CPU *cpu);
2243
86a57621
SAGDR
2244void x86_cpu_xrstor_all_areas(X86CPU *cpu, const X86XSaveArea *buf);
2245void x86_cpu_xsave_all_areas(X86CPU *cpu, X86XSaveArea *buf);
35b1b927
TW
2246void x86_update_hflags(CPUX86State* env);
2247
2d384d7c
VK
2248static inline bool hyperv_feat_enabled(X86CPU *cpu, int feat)
2249{
2250 return !!(cpu->hyperv_features & BIT(feat));
2251}
2252
b26491b4
RH
2253#if defined(TARGET_X86_64) && \
2254 defined(CONFIG_USER_ONLY) && \
2255 defined(CONFIG_LINUX)
2256# define TARGET_VSYSCALL_PAGE (UINT64_C(-10) << 20)
2257#endif
2258
07f5a258 2259#endif /* I386_CPU_H */