]> git.proxmox.com Git - mirror_qemu.git/blame - target/i386/cpu.h
Merge tag 'for-upstream' of https://gitlab.com/bonzini/qemu into staging
[mirror_qemu.git] / target / i386 / cpu.h
CommitLineData
2c0262af
FB
1/*
2 * i386 virtual CPU header
5fafdf24 3 *
2c0262af
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
d9ff33ad 9 * version 2.1 of the License, or (at your option) any later version.
2c0262af
FB
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
2c0262af 18 */
07f5a258
MA
19
20#ifndef I386_CPU_H
21#define I386_CPU_H
2c0262af 22
14a48c1d 23#include "sysemu/tcg.h"
4da6f8d9 24#include "cpu-qom.h"
a9dc68d9 25#include "kvm/hyperv-proto.h"
c97d6d2c 26#include "exec/cpu-defs.h"
30d6ff66 27#include "qapi/qapi-types-common.h"
69242e7e 28#include "qemu/cpu-float.h"
c97d6d2c 29
72c1701f
AB
30/* The x86 has a strong memory model with some store-after-load re-ordering */
31#define TCG_GUEST_DEFAULT_MO (TCG_MO_ALL & ~TCG_MO_ST_LD)
32
e24fd076
DG
33#define KVM_HAVE_MCE_INJECTION 1
34
d720b93d
FB
35/* support for self modifying code even if the modified instruction is
36 close to the modifying instruction */
37#define TARGET_HAS_PRECISE_SMC
38
9042c0e2 39#ifdef TARGET_X86_64
a5e8788f 40#define I386_ELF_MACHINE EM_X86_64
4ab23a91 41#define ELF_MACHINE_UNAME "x86_64"
9042c0e2 42#else
a5e8788f 43#define I386_ELF_MACHINE EM_386
4ab23a91 44#define ELF_MACHINE_UNAME "i686"
9042c0e2
TS
45#endif
46
6701d81d
PB
47enum {
48 R_EAX = 0,
49 R_ECX = 1,
50 R_EDX = 2,
51 R_EBX = 3,
52 R_ESP = 4,
53 R_EBP = 5,
54 R_ESI = 6,
55 R_EDI = 7,
56 R_R8 = 8,
57 R_R9 = 9,
58 R_R10 = 10,
59 R_R11 = 11,
60 R_R12 = 12,
61 R_R13 = 13,
62 R_R14 = 14,
63 R_R15 = 15,
2c0262af 64
6701d81d
PB
65 R_AL = 0,
66 R_CL = 1,
67 R_DL = 2,
68 R_BL = 3,
69 R_AH = 4,
70 R_CH = 5,
71 R_DH = 6,
72 R_BH = 7,
73};
2c0262af 74
6701d81d
PB
75typedef enum X86Seg {
76 R_ES = 0,
77 R_CS = 1,
78 R_SS = 2,
79 R_DS = 3,
80 R_FS = 4,
81 R_GS = 5,
82 R_LDTR = 6,
83 R_TR = 7,
84} X86Seg;
2c0262af
FB
85
86/* segment descriptor fields */
c97d6d2c
SAGDR
87#define DESC_G_SHIFT 23
88#define DESC_G_MASK (1 << DESC_G_SHIFT)
2c0262af
FB
89#define DESC_B_SHIFT 22
90#define DESC_B_MASK (1 << DESC_B_SHIFT)
14ce26e7
FB
91#define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
92#define DESC_L_MASK (1 << DESC_L_SHIFT)
c97d6d2c
SAGDR
93#define DESC_AVL_SHIFT 20
94#define DESC_AVL_MASK (1 << DESC_AVL_SHIFT)
95#define DESC_P_SHIFT 15
96#define DESC_P_MASK (1 << DESC_P_SHIFT)
2c0262af 97#define DESC_DPL_SHIFT 13
a3867ed2 98#define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
c97d6d2c
SAGDR
99#define DESC_S_SHIFT 12
100#define DESC_S_MASK (1 << DESC_S_SHIFT)
2c0262af 101#define DESC_TYPE_SHIFT 8
a3867ed2 102#define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
2c0262af
FB
103#define DESC_A_MASK (1 << 8)
104
e670b89e
FB
105#define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
106#define DESC_C_MASK (1 << 10) /* code: conforming */
107#define DESC_R_MASK (1 << 9) /* code: readable */
2c0262af 108
e670b89e
FB
109#define DESC_E_MASK (1 << 10) /* data: expansion direction */
110#define DESC_W_MASK (1 << 9) /* data: writable */
111
112#define DESC_TSS_BUSY_MASK (1 << 9)
2c0262af
FB
113
114/* eflags masks */
e4a09c96
PB
115#define CC_C 0x0001
116#define CC_P 0x0004
117#define CC_A 0x0010
118#define CC_Z 0x0040
2c0262af
FB
119#define CC_S 0x0080
120#define CC_O 0x0800
121
122#define TF_SHIFT 8
123#define IOPL_SHIFT 12
124#define VM_SHIFT 17
125
e4a09c96
PB
126#define TF_MASK 0x00000100
127#define IF_MASK 0x00000200
128#define DF_MASK 0x00000400
129#define IOPL_MASK 0x00003000
130#define NT_MASK 0x00004000
131#define RF_MASK 0x00010000
132#define VM_MASK 0x00020000
133#define AC_MASK 0x00040000
2c0262af
FB
134#define VIF_MASK 0x00080000
135#define VIP_MASK 0x00100000
136#define ID_MASK 0x00200000
137
aa1f17c1 138/* hidden flags - used internally by qemu to represent additional cpu
7848c8d1
KC
139 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
140 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
141 positions to ease oring with eflags. */
2c0262af
FB
142/* current cpl */
143#define HF_CPL_SHIFT 0
2c0262af
FB
144/* true if hardware interrupts must be disabled for next instruction */
145#define HF_INHIBIT_IRQ_SHIFT 3
146/* 16 or 32 segments */
147#define HF_CS32_SHIFT 4
148#define HF_SS32_SHIFT 5
dc196a57 149/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
2c0262af 150#define HF_ADDSEG_SHIFT 6
65262d57
FB
151/* copy of CR0.PE (protected mode) */
152#define HF_PE_SHIFT 7
153#define HF_TF_SHIFT 8 /* must be same as eflags */
7eee2a50
FB
154#define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
155#define HF_EM_SHIFT 10
156#define HF_TS_SHIFT 11
65262d57 157#define HF_IOPL_SHIFT 12 /* must be same as eflags */
14ce26e7
FB
158#define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
159#define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
a2397807 160#define HF_RF_SHIFT 16 /* must be same as eflags */
65262d57 161#define HF_VM_SHIFT 17 /* must be same as eflags */
a9321a4d 162#define HF_AC_SHIFT 18 /* must be same as eflags */
3b21e03e 163#define HF_SMM_SHIFT 19 /* CPU in SMM mode */
db620f46 164#define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
f8dc4c64 165#define HF_GUEST_SHIFT 21 /* SVM intercepts are active */
a2397807 166#define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
a9321a4d 167#define HF_SMAP_SHIFT 23 /* CR4.SMAP */
5223a942 168#define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */
f4f1110e
RH
169#define HF_MPX_EN_SHIFT 25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */
170#define HF_MPX_IU_SHIFT 26 /* BND registers in-use */
637f1ee3 171#define HF_UMIP_SHIFT 27 /* CR4.UMIP */
2c0262af
FB
172
173#define HF_CPL_MASK (3 << HF_CPL_SHIFT)
2c0262af
FB
174#define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
175#define HF_CS32_MASK (1 << HF_CS32_SHIFT)
176#define HF_SS32_MASK (1 << HF_SS32_SHIFT)
177#define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
65262d57 178#define HF_PE_MASK (1 << HF_PE_SHIFT)
58fe2f10 179#define HF_TF_MASK (1 << HF_TF_SHIFT)
7eee2a50
FB
180#define HF_MP_MASK (1 << HF_MP_SHIFT)
181#define HF_EM_MASK (1 << HF_EM_SHIFT)
182#define HF_TS_MASK (1 << HF_TS_SHIFT)
0650f1ab 183#define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
14ce26e7
FB
184#define HF_LMA_MASK (1 << HF_LMA_SHIFT)
185#define HF_CS64_MASK (1 << HF_CS64_SHIFT)
a2397807 186#define HF_RF_MASK (1 << HF_RF_SHIFT)
0650f1ab 187#define HF_VM_MASK (1 << HF_VM_SHIFT)
a9321a4d 188#define HF_AC_MASK (1 << HF_AC_SHIFT)
3b21e03e 189#define HF_SMM_MASK (1 << HF_SMM_SHIFT)
872929aa 190#define HF_SVME_MASK (1 << HF_SVME_SHIFT)
f8dc4c64 191#define HF_GUEST_MASK (1 << HF_GUEST_SHIFT)
a2397807 192#define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
a9321a4d 193#define HF_SMAP_MASK (1 << HF_SMAP_SHIFT)
5223a942 194#define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT)
f4f1110e
RH
195#define HF_MPX_EN_MASK (1 << HF_MPX_EN_SHIFT)
196#define HF_MPX_IU_MASK (1 << HF_MPX_IU_SHIFT)
637f1ee3 197#define HF_UMIP_MASK (1 << HF_UMIP_SHIFT)
2c0262af 198
db620f46
FB
199/* hflags2 */
200
9982f74b
PB
201#define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
202#define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
203#define HF2_NMI_SHIFT 2 /* CPU serving NMI */
204#define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
205#define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */
f4f1110e 206#define HF2_MPX_PR_SHIFT 5 /* BNDCFGx.BNDPRESERVE */
fe441054 207#define HF2_NPT_SHIFT 6 /* Nested Paging enabled */
bf13bfab 208#define HF2_IGNNE_SHIFT 7 /* Ignore CR0.NE=0 */
b67e2796 209#define HF2_VGIF_SHIFT 8 /* Can take VIRQ*/
9982f74b
PB
210
211#define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
212#define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
213#define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
214#define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
215#define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT)
f4f1110e 216#define HF2_MPX_PR_MASK (1 << HF2_MPX_PR_SHIFT)
fe441054 217#define HF2_NPT_MASK (1 << HF2_NPT_SHIFT)
bf13bfab 218#define HF2_IGNNE_MASK (1 << HF2_IGNNE_SHIFT)
b67e2796 219#define HF2_VGIF_MASK (1 << HF2_VGIF_SHIFT)
db620f46 220
0650f1ab
AL
221#define CR0_PE_SHIFT 0
222#define CR0_MP_SHIFT 1
223
2cd49cbf
PM
224#define CR0_PE_MASK (1U << 0)
225#define CR0_MP_MASK (1U << 1)
226#define CR0_EM_MASK (1U << 2)
227#define CR0_TS_MASK (1U << 3)
228#define CR0_ET_MASK (1U << 4)
229#define CR0_NE_MASK (1U << 5)
230#define CR0_WP_MASK (1U << 16)
231#define CR0_AM_MASK (1U << 18)
498df2a7
LL
232#define CR0_NW_MASK (1U << 29)
233#define CR0_CD_MASK (1U << 30)
2cd49cbf
PM
234#define CR0_PG_MASK (1U << 31)
235
236#define CR4_VME_MASK (1U << 0)
237#define CR4_PVI_MASK (1U << 1)
238#define CR4_TSD_MASK (1U << 2)
239#define CR4_DE_MASK (1U << 3)
240#define CR4_PSE_MASK (1U << 4)
241#define CR4_PAE_MASK (1U << 5)
242#define CR4_MCE_MASK (1U << 6)
243#define CR4_PGE_MASK (1U << 7)
244#define CR4_PCE_MASK (1U << 8)
0650f1ab 245#define CR4_OSFXSR_SHIFT 9
2cd49cbf
PM
246#define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
247#define CR4_OSXMMEXCPT_MASK (1U << 10)
213ff024 248#define CR4_UMIP_MASK (1U << 11)
6c7c3c21 249#define CR4_LA57_MASK (1U << 12)
2cd49cbf
PM
250#define CR4_VMXE_MASK (1U << 13)
251#define CR4_SMXE_MASK (1U << 14)
252#define CR4_FSGSBASE_MASK (1U << 16)
253#define CR4_PCIDE_MASK (1U << 17)
254#define CR4_OSXSAVE_MASK (1U << 18)
255#define CR4_SMEP_MASK (1U << 20)
256#define CR4_SMAP_MASK (1U << 21)
0f70ed47 257#define CR4_PKE_MASK (1U << 22)
e7e7bdab 258#define CR4_PKS_MASK (1U << 24)
2c0262af 259
213ff024
LL
260#define CR4_RESERVED_MASK \
261(~(target_ulong)(CR4_VME_MASK | CR4_PVI_MASK | CR4_TSD_MASK \
262 | CR4_DE_MASK | CR4_PSE_MASK | CR4_PAE_MASK \
263 | CR4_MCE_MASK | CR4_PGE_MASK | CR4_PCE_MASK \
637f1ee3 264 | CR4_OSFXSR_MASK | CR4_OSXMMEXCPT_MASK | CR4_UMIP_MASK \
69e3895f 265 | CR4_LA57_MASK \
213ff024
LL
266 | CR4_FSGSBASE_MASK | CR4_PCIDE_MASK | CR4_OSXSAVE_MASK \
267 | CR4_SMEP_MASK | CR4_SMAP_MASK | CR4_PKE_MASK | CR4_PKS_MASK))
268
01df040b
AL
269#define DR6_BD (1 << 13)
270#define DR6_BS (1 << 14)
271#define DR6_BT (1 << 15)
272#define DR6_FIXED_1 0xffff0ff0
273
274#define DR7_GD (1 << 13)
275#define DR7_TYPE_SHIFT 16
276#define DR7_LEN_SHIFT 18
277#define DR7_FIXED_1 0x00000400
93d00d0f 278#define DR7_GLOBAL_BP_MASK 0xaa
428065ce
LG
279#define DR7_LOCAL_BP_MASK 0x55
280#define DR7_MAX_BP 4
281#define DR7_TYPE_BP_INST 0x0
282#define DR7_TYPE_DATA_WR 0x1
283#define DR7_TYPE_IO_RW 0x2
284#define DR7_TYPE_DATA_RW 0x3
01df040b 285
533883fd
PB
286#define DR_RESERVED_MASK 0xffffffff00000000ULL
287
e4a09c96
PB
288#define PG_PRESENT_BIT 0
289#define PG_RW_BIT 1
290#define PG_USER_BIT 2
291#define PG_PWT_BIT 3
292#define PG_PCD_BIT 4
293#define PG_ACCESSED_BIT 5
294#define PG_DIRTY_BIT 6
295#define PG_PSE_BIT 7
296#define PG_GLOBAL_BIT 8
eaad03e4 297#define PG_PSE_PAT_BIT 12
0f70ed47 298#define PG_PKRU_BIT 59
e4a09c96 299#define PG_NX_BIT 63
2c0262af
FB
300
301#define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
e4a09c96
PB
302#define PG_RW_MASK (1 << PG_RW_BIT)
303#define PG_USER_MASK (1 << PG_USER_BIT)
304#define PG_PWT_MASK (1 << PG_PWT_BIT)
305#define PG_PCD_MASK (1 << PG_PCD_BIT)
2c0262af 306#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
e4a09c96
PB
307#define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
308#define PG_PSE_MASK (1 << PG_PSE_BIT)
309#define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
eaad03e4 310#define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT)
e8f6d00c 311#define PG_ADDRESS_MASK 0x000ffffffffff000LL
3f2cbf0d 312#define PG_HI_USER_MASK 0x7ff0000000000000LL
0f70ed47
PB
313#define PG_PKRU_MASK (15ULL << PG_PKRU_BIT)
314#define PG_NX_MASK (1ULL << PG_NX_BIT)
2c0262af
FB
315
316#define PG_ERROR_W_BIT 1
317
318#define PG_ERROR_P_MASK 0x01
319#define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
320#define PG_ERROR_U_MASK 0x04
321#define PG_ERROR_RSVD_MASK 0x08
5cf38396 322#define PG_ERROR_I_D_MASK 0x10
0f70ed47 323#define PG_ERROR_PK_MASK 0x20
2c0262af 324
616a89ea
PB
325#define PG_MODE_PAE (1 << 0)
326#define PG_MODE_LMA (1 << 1)
327#define PG_MODE_NXE (1 << 2)
328#define PG_MODE_PSE (1 << 3)
31dd35eb
PB
329#define PG_MODE_LA57 (1 << 4)
330#define PG_MODE_SVM_MASK MAKE_64BIT_MASK(0, 15)
331
332/* Bits of CR4 that do not affect the NPT page format. */
333#define PG_MODE_WP (1 << 16)
334#define PG_MODE_PKE (1 << 17)
335#define PG_MODE_PKS (1 << 18)
336#define PG_MODE_SMEP (1 << 19)
616a89ea 337
e4a09c96
PB
338#define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
339#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
87f8b626 340#define MCG_LMCE_P (1ULL<<27) /* Local Machine Check Supported */
79c4f6b0 341
e4a09c96
PB
342#define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
343#define MCE_BANKS_DEF 10
79c4f6b0 344
2590f15b
EH
345#define MCG_CAP_BANKS_MASK 0xff
346
e4a09c96
PB
347#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
348#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
349#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
87f8b626
AR
350#define MCG_STATUS_LMCE (1ULL<<3) /* Local MCE signaled */
351
352#define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Local MCE enabled */
79c4f6b0 353
e4a09c96
PB
354#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
355#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
356#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
357#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
358#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
359#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
360#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
361#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
362#define MCI_STATUS_AR (1ULL<<55) /* Action required */
c0532a76
MT
363
364/* MISC register defines */
e4a09c96
PB
365#define MCM_ADDR_SEGOFF 0 /* segment offset */
366#define MCM_ADDR_LINEAR 1 /* linear address */
367#define MCM_ADDR_PHYS 2 /* physical address */
368#define MCM_ADDR_MEM 3 /* memory address */
369#define MCM_ADDR_GENERIC 7 /* generic */
79c4f6b0 370
0650f1ab 371#define MSR_IA32_TSC 0x10
2c0262af
FB
372#define MSR_IA32_APICBASE 0x1b
373#define MSR_IA32_APICBASE_BSP (1<<8)
374#define MSR_IA32_APICBASE_ENABLE (1<<11)
33d7a288 375#define MSR_IA32_APICBASE_EXTD (1 << 10)
458cf469 376#define MSR_IA32_APICBASE_BASE (0xfffffU<<12)
0779caeb 377#define MSR_IA32_FEATURE_CONTROL 0x0000003a
f28558d3 378#define MSR_TSC_ADJUST 0x0000003b
a33a2cfe 379#define MSR_IA32_SPEC_CTRL 0x48
cfeea0c0 380#define MSR_VIRT_SSBD 0xc001011f
8c80c99f 381#define MSR_IA32_PRED_CMD 0x49
4e45aff3 382#define MSR_IA32_UCODE_REV 0x8b
597360c0 383#define MSR_IA32_CORE_CAPABILITY 0xcf
2a9758c5 384
8c80c99f 385#define MSR_IA32_ARCH_CAPABILITIES 0x10a
2a9758c5
PB
386#define ARCH_CAP_TSX_CTRL_MSR (1<<7)
387
ea39f9b6
LX
388#define MSR_IA32_PERF_CAPABILITIES 0x345
389
2a9758c5 390#define MSR_IA32_TSX_CTRL 0x122
aa82ba54 391#define MSR_IA32_TSCDEADLINE 0x6e0
e7e7bdab 392#define MSR_IA32_PKRS 0x6e1
2c0262af 393
217f1b4a 394#define FEATURE_CONTROL_LOCKED (1<<0)
5c76b651 395#define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1ULL << 1)
217f1b4a 396#define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
5c76b651
SC
397#define FEATURE_CONTROL_SGX_LC (1ULL << 17)
398#define FEATURE_CONTROL_SGX (1ULL << 18)
217f1b4a
HZ
399#define FEATURE_CONTROL_LMCE (1<<20)
400
5c76b651
SC
401#define MSR_IA32_SGXLEPUBKEYHASH0 0x8c
402#define MSR_IA32_SGXLEPUBKEYHASH1 0x8d
403#define MSR_IA32_SGXLEPUBKEYHASH2 0x8e
404#define MSR_IA32_SGXLEPUBKEYHASH3 0x8f
405
0d894367
PB
406#define MSR_P6_PERFCTR0 0xc1
407
fc12d72e 408#define MSR_IA32_SMBASE 0x9e
e13713db 409#define MSR_SMI_COUNT 0x34
027ac0cb 410#define MSR_CORE_THREAD_COUNT 0x35
e4a09c96
PB
411#define MSR_MTRRcap 0xfe
412#define MSR_MTRRcap_VCNT 8
413#define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
414#define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
dd5e3b17 415
2c0262af
FB
416#define MSR_IA32_SYSENTER_CS 0x174
417#define MSR_IA32_SYSENTER_ESP 0x175
418#define MSR_IA32_SYSENTER_EIP 0x176
419
8f091a59
FB
420#define MSR_MCG_CAP 0x179
421#define MSR_MCG_STATUS 0x17a
422#define MSR_MCG_CTL 0x17b
87f8b626 423#define MSR_MCG_EXT_CTL 0x4d0
8f091a59 424
0d894367
PB
425#define MSR_P6_EVNTSEL0 0x186
426
e737b32a
AZ
427#define MSR_IA32_PERF_STATUS 0x198
428
e4a09c96 429#define MSR_IA32_MISC_ENABLE 0x1a0
21e87c46
AK
430/* Indicates good rep/movs microcode on some processors: */
431#define MSR_IA32_MISC_ENABLE_DEFAULT 1
4cfd7bab 432#define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << 18)
21e87c46 433
e4a09c96
PB
434#define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
435#define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
436
d1ae67f6
AW
437#define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2)
438
e4a09c96
PB
439#define MSR_MTRRfix64K_00000 0x250
440#define MSR_MTRRfix16K_80000 0x258
441#define MSR_MTRRfix16K_A0000 0x259
442#define MSR_MTRRfix4K_C0000 0x268
443#define MSR_MTRRfix4K_C8000 0x269
444#define MSR_MTRRfix4K_D0000 0x26a
445#define MSR_MTRRfix4K_D8000 0x26b
446#define MSR_MTRRfix4K_E0000 0x26c
447#define MSR_MTRRfix4K_E8000 0x26d
448#define MSR_MTRRfix4K_F0000 0x26e
449#define MSR_MTRRfix4K_F8000 0x26f
165d9b82 450
8f091a59
FB
451#define MSR_PAT 0x277
452
e4a09c96 453#define MSR_MTRRdefType 0x2ff
165d9b82 454
0d894367
PB
455#define MSR_CORE_PERF_FIXED_CTR0 0x309
456#define MSR_CORE_PERF_FIXED_CTR1 0x30a
457#define MSR_CORE_PERF_FIXED_CTR2 0x30b
458#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d
459#define MSR_CORE_PERF_GLOBAL_STATUS 0x38e
460#define MSR_CORE_PERF_GLOBAL_CTRL 0x38f
461#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390
165d9b82 462
e4a09c96
PB
463#define MSR_MC0_CTL 0x400
464#define MSR_MC0_STATUS 0x401
465#define MSR_MC0_ADDR 0x402
466#define MSR_MC0_MISC 0x403
79c4f6b0 467
b77146e9
CP
468#define MSR_IA32_RTIT_OUTPUT_BASE 0x560
469#define MSR_IA32_RTIT_OUTPUT_MASK 0x561
470#define MSR_IA32_RTIT_CTL 0x570
471#define MSR_IA32_RTIT_STATUS 0x571
472#define MSR_IA32_RTIT_CR3_MATCH 0x572
473#define MSR_IA32_RTIT_ADDR0_A 0x580
474#define MSR_IA32_RTIT_ADDR0_B 0x581
475#define MSR_IA32_RTIT_ADDR1_A 0x582
476#define MSR_IA32_RTIT_ADDR1_B 0x583
477#define MSR_IA32_RTIT_ADDR2_A 0x584
478#define MSR_IA32_RTIT_ADDR2_B 0x585
479#define MSR_IA32_RTIT_ADDR3_A 0x586
480#define MSR_IA32_RTIT_ADDR3_B 0x587
481#define MAX_RTIT_ADDRS 8
482
14ce26e7
FB
483#define MSR_EFER 0xc0000080
484
485#define MSR_EFER_SCE (1 << 0)
486#define MSR_EFER_LME (1 << 8)
487#define MSR_EFER_LMA (1 << 10)
488#define MSR_EFER_NXE (1 << 11)
872929aa 489#define MSR_EFER_SVME (1 << 12)
14ce26e7
FB
490#define MSR_EFER_FFXSR (1 << 14)
491
d499f196
LL
492#define MSR_EFER_RESERVED\
493 (~(target_ulong)(MSR_EFER_SCE | MSR_EFER_LME\
494 | MSR_EFER_LMA | MSR_EFER_NXE | MSR_EFER_SVME\
495 | MSR_EFER_FFXSR))
496
14ce26e7
FB
497#define MSR_STAR 0xc0000081
498#define MSR_LSTAR 0xc0000082
499#define MSR_CSTAR 0xc0000083
500#define MSR_FMASK 0xc0000084
501#define MSR_FSBASE 0xc0000100
502#define MSR_GSBASE 0xc0000101
503#define MSR_KERNELGSBASE 0xc0000102
1b050077 504#define MSR_TSC_AUX 0xc0000103
cabf9862
ML
505#define MSR_AMD64_TSC_RATIO 0xc0000104
506
507#define MSR_AMD64_TSC_RATIO_DEFAULT 0x100000000ULL
14ce26e7 508
0573fbfc
TS
509#define MSR_VM_HSAVE_PA 0xc0010117
510
cdec2b75
ZG
511#define MSR_IA32_XFD 0x000001c4
512#define MSR_IA32_XFD_ERR 0x000001c5
513
79e9ebeb 514#define MSR_IA32_BNDCFGS 0x00000d90
18cd2c17 515#define MSR_IA32_XSS 0x00000da0
65087997 516#define MSR_IA32_UMWAIT_CONTROL 0xe1
79e9ebeb 517
704798ad
PB
518#define MSR_IA32_VMX_BASIC 0x00000480
519#define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
520#define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
521#define MSR_IA32_VMX_EXIT_CTLS 0x00000483
522#define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
523#define MSR_IA32_VMX_MISC 0x00000485
524#define MSR_IA32_VMX_CR0_FIXED0 0x00000486
525#define MSR_IA32_VMX_CR0_FIXED1 0x00000487
526#define MSR_IA32_VMX_CR4_FIXED0 0x00000488
527#define MSR_IA32_VMX_CR4_FIXED1 0x00000489
528#define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
529#define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
530#define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
531#define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
532#define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
533#define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
534#define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
535#define MSR_IA32_VMX_VMFUNC 0x00000491
536
cfc3b074
PB
537#define XSTATE_FP_BIT 0
538#define XSTATE_SSE_BIT 1
539#define XSTATE_YMM_BIT 2
540#define XSTATE_BNDREGS_BIT 3
541#define XSTATE_BNDCSR_BIT 4
542#define XSTATE_OPMASK_BIT 5
543#define XSTATE_ZMM_Hi256_BIT 6
544#define XSTATE_Hi16_ZMM_BIT 7
545#define XSTATE_PKRU_BIT 9
1f16764f
JL
546#define XSTATE_XTILE_CFG_BIT 17
547#define XSTATE_XTILE_DATA_BIT 18
cfc3b074
PB
548
549#define XSTATE_FP_MASK (1ULL << XSTATE_FP_BIT)
550#define XSTATE_SSE_MASK (1ULL << XSTATE_SSE_BIT)
551#define XSTATE_YMM_MASK (1ULL << XSTATE_YMM_BIT)
552#define XSTATE_BNDREGS_MASK (1ULL << XSTATE_BNDREGS_BIT)
553#define XSTATE_BNDCSR_MASK (1ULL << XSTATE_BNDCSR_BIT)
554#define XSTATE_OPMASK_MASK (1ULL << XSTATE_OPMASK_BIT)
555#define XSTATE_ZMM_Hi256_MASK (1ULL << XSTATE_ZMM_Hi256_BIT)
556#define XSTATE_Hi16_ZMM_MASK (1ULL << XSTATE_Hi16_ZMM_BIT)
557#define XSTATE_PKRU_MASK (1ULL << XSTATE_PKRU_BIT)
19db68ca
YZ
558#define XSTATE_XTILE_CFG_MASK (1ULL << XSTATE_XTILE_CFG_BIT)
559#define XSTATE_XTILE_DATA_MASK (1ULL << XSTATE_XTILE_DATA_BIT)
560
561#define XSTATE_DYNAMIC_MASK (XSTATE_XTILE_DATA_MASK)
c74f41bb 562
131266b7 563#define ESA_FEATURE_ALIGN64_BIT 1
0f17f6b3 564#define ESA_FEATURE_XFD_BIT 2
131266b7
JL
565
566#define ESA_FEATURE_ALIGN64_MASK (1U << ESA_FEATURE_ALIGN64_BIT)
0f17f6b3 567#define ESA_FEATURE_XFD_MASK (1U << ESA_FEATURE_XFD_BIT)
131266b7
JL
568
569
5ef57876
EH
570/* CPUID feature words */
571typedef enum FeatureWord {
572 FEAT_1_EDX, /* CPUID[1].EDX */
573 FEAT_1_ECX, /* CPUID[1].ECX */
574 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */
f74eefe0 575 FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */
95ea69fb 576 FEAT_7_0_EDX, /* CPUID[EAX=7,ECX=0].EDX */
80db491d 577 FEAT_7_1_EAX, /* CPUID[EAX=7,ECX=1].EAX */
5ef57876
EH
578 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
579 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
303752a9 580 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
1b3420e1 581 FEAT_8000_0008_EBX, /* CPUID[8000_0008].EBX */
5ef57876
EH
582 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
583 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
be777326 584 FEAT_KVM_HINTS, /* CPUID[4000_0001].EDX */
5ef57876 585 FEAT_SVM, /* CPUID[8000_000A].EDX */
0bb0b2d2 586 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */
28b8e4d0 587 FEAT_6_EAX, /* CPUID[6].EAX */
96193c22
EH
588 FEAT_XSAVE_COMP_LO, /* CPUID[EAX=0xd,ECX=0].EAX */
589 FEAT_XSAVE_COMP_HI, /* CPUID[EAX=0xd,ECX=0].EDX */
d86f9636 590 FEAT_ARCH_CAPABILITIES,
597360c0 591 FEAT_CORE_CAPABILITY,
ea39f9b6 592 FEAT_PERF_CAPABILITIES,
20a78b02
PB
593 FEAT_VMX_PROCBASED_CTLS,
594 FEAT_VMX_SECONDARY_CTLS,
595 FEAT_VMX_PINBASED_CTLS,
596 FEAT_VMX_EXIT_CTLS,
597 FEAT_VMX_ENTRY_CTLS,
598 FEAT_VMX_MISC,
599 FEAT_VMX_EPT_VPID_CAPS,
600 FEAT_VMX_BASIC,
601 FEAT_VMX_VMFUNC,
d1615ea5 602 FEAT_14_0_ECX,
4b841a79 603 FEAT_SGX_12_0_EAX, /* CPUID[EAX=0x12,ECX=0].EAX (SGX) */
120ca112 604 FEAT_SGX_12_0_EBX, /* CPUID[EAX=0x12,ECX=0].EBX (SGX MISCSELECT[31:0]) */
165981a5 605 FEAT_SGX_12_1_EAX, /* CPUID[EAX=0x12,ECX=1].EAX (SGX ATTRIBUTES[31:0]) */
5ef57876
EH
606 FEATURE_WORDS,
607} FeatureWord;
608
ede146c2 609typedef uint64_t FeatureWordArray[FEATURE_WORDS];
58f7db26
PB
610uint64_t x86_cpu_get_supported_feature_word(FeatureWord w,
611 bool migratable_only);
5ef57876 612
14ce26e7 613/* cpuid_features bits */
2cd49cbf
PM
614#define CPUID_FP87 (1U << 0)
615#define CPUID_VME (1U << 1)
616#define CPUID_DE (1U << 2)
617#define CPUID_PSE (1U << 3)
618#define CPUID_TSC (1U << 4)
619#define CPUID_MSR (1U << 5)
620#define CPUID_PAE (1U << 6)
621#define CPUID_MCE (1U << 7)
622#define CPUID_CX8 (1U << 8)
623#define CPUID_APIC (1U << 9)
624#define CPUID_SEP (1U << 11) /* sysenter/sysexit */
625#define CPUID_MTRR (1U << 12)
626#define CPUID_PGE (1U << 13)
627#define CPUID_MCA (1U << 14)
628#define CPUID_CMOV (1U << 15)
629#define CPUID_PAT (1U << 16)
630#define CPUID_PSE36 (1U << 17)
631#define CPUID_PN (1U << 18)
632#define CPUID_CLFLUSH (1U << 19)
633#define CPUID_DTS (1U << 21)
634#define CPUID_ACPI (1U << 22)
635#define CPUID_MMX (1U << 23)
636#define CPUID_FXSR (1U << 24)
637#define CPUID_SSE (1U << 25)
638#define CPUID_SSE2 (1U << 26)
639#define CPUID_SS (1U << 27)
640#define CPUID_HT (1U << 28)
641#define CPUID_TM (1U << 29)
642#define CPUID_IA64 (1U << 30)
643#define CPUID_PBE (1U << 31)
644
645#define CPUID_EXT_SSE3 (1U << 0)
646#define CPUID_EXT_PCLMULQDQ (1U << 1)
647#define CPUID_EXT_DTES64 (1U << 2)
648#define CPUID_EXT_MONITOR (1U << 3)
649#define CPUID_EXT_DSCPL (1U << 4)
650#define CPUID_EXT_VMX (1U << 5)
651#define CPUID_EXT_SMX (1U << 6)
652#define CPUID_EXT_EST (1U << 7)
653#define CPUID_EXT_TM2 (1U << 8)
654#define CPUID_EXT_SSSE3 (1U << 9)
655#define CPUID_EXT_CID (1U << 10)
656#define CPUID_EXT_FMA (1U << 12)
657#define CPUID_EXT_CX16 (1U << 13)
658#define CPUID_EXT_XTPR (1U << 14)
659#define CPUID_EXT_PDCM (1U << 15)
660#define CPUID_EXT_PCID (1U << 17)
661#define CPUID_EXT_DCA (1U << 18)
662#define CPUID_EXT_SSE41 (1U << 19)
663#define CPUID_EXT_SSE42 (1U << 20)
664#define CPUID_EXT_X2APIC (1U << 21)
665#define CPUID_EXT_MOVBE (1U << 22)
666#define CPUID_EXT_POPCNT (1U << 23)
667#define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
668#define CPUID_EXT_AES (1U << 25)
669#define CPUID_EXT_XSAVE (1U << 26)
670#define CPUID_EXT_OSXSAVE (1U << 27)
671#define CPUID_EXT_AVX (1U << 28)
672#define CPUID_EXT_F16C (1U << 29)
673#define CPUID_EXT_RDRAND (1U << 30)
674#define CPUID_EXT_HYPERVISOR (1U << 31)
675
676#define CPUID_EXT2_FPU (1U << 0)
677#define CPUID_EXT2_VME (1U << 1)
678#define CPUID_EXT2_DE (1U << 2)
679#define CPUID_EXT2_PSE (1U << 3)
680#define CPUID_EXT2_TSC (1U << 4)
681#define CPUID_EXT2_MSR (1U << 5)
682#define CPUID_EXT2_PAE (1U << 6)
683#define CPUID_EXT2_MCE (1U << 7)
684#define CPUID_EXT2_CX8 (1U << 8)
685#define CPUID_EXT2_APIC (1U << 9)
686#define CPUID_EXT2_SYSCALL (1U << 11)
687#define CPUID_EXT2_MTRR (1U << 12)
688#define CPUID_EXT2_PGE (1U << 13)
689#define CPUID_EXT2_MCA (1U << 14)
690#define CPUID_EXT2_CMOV (1U << 15)
691#define CPUID_EXT2_PAT (1U << 16)
692#define CPUID_EXT2_PSE36 (1U << 17)
693#define CPUID_EXT2_MP (1U << 19)
694#define CPUID_EXT2_NX (1U << 20)
695#define CPUID_EXT2_MMXEXT (1U << 22)
696#define CPUID_EXT2_MMX (1U << 23)
697#define CPUID_EXT2_FXSR (1U << 24)
698#define CPUID_EXT2_FFXSR (1U << 25)
699#define CPUID_EXT2_PDPE1GB (1U << 26)
700#define CPUID_EXT2_RDTSCP (1U << 27)
701#define CPUID_EXT2_LM (1U << 29)
702#define CPUID_EXT2_3DNOWEXT (1U << 30)
703#define CPUID_EXT2_3DNOW (1U << 31)
9df217a3 704
8fad4b44
EH
705/* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
706#define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
707 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
708 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
709 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
710 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
711 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
712 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
713 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
714 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
715
2cd49cbf
PM
716#define CPUID_EXT3_LAHF_LM (1U << 0)
717#define CPUID_EXT3_CMP_LEG (1U << 1)
718#define CPUID_EXT3_SVM (1U << 2)
719#define CPUID_EXT3_EXTAPIC (1U << 3)
720#define CPUID_EXT3_CR8LEG (1U << 4)
721#define CPUID_EXT3_ABM (1U << 5)
722#define CPUID_EXT3_SSE4A (1U << 6)
723#define CPUID_EXT3_MISALIGNSSE (1U << 7)
724#define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
725#define CPUID_EXT3_OSVW (1U << 9)
726#define CPUID_EXT3_IBS (1U << 10)
727#define CPUID_EXT3_XOP (1U << 11)
728#define CPUID_EXT3_SKINIT (1U << 12)
729#define CPUID_EXT3_WDT (1U << 13)
730#define CPUID_EXT3_LWP (1U << 15)
731#define CPUID_EXT3_FMA4 (1U << 16)
732#define CPUID_EXT3_TCE (1U << 17)
733#define CPUID_EXT3_NODEID (1U << 19)
734#define CPUID_EXT3_TBM (1U << 21)
735#define CPUID_EXT3_TOPOEXT (1U << 22)
736#define CPUID_EXT3_PERFCORE (1U << 23)
737#define CPUID_EXT3_PERFNB (1U << 24)
738
5447089c
WH
739#define CPUID_SVM_NPT (1U << 0)
740#define CPUID_SVM_LBRV (1U << 1)
741#define CPUID_SVM_SVMLOCK (1U << 2)
742#define CPUID_SVM_NRIPSAVE (1U << 3)
743#define CPUID_SVM_TSCSCALE (1U << 4)
744#define CPUID_SVM_VMCBCLEAN (1U << 5)
745#define CPUID_SVM_FLUSHASID (1U << 6)
746#define CPUID_SVM_DECODEASSIST (1U << 7)
747#define CPUID_SVM_PAUSEFILTER (1U << 10)
748#define CPUID_SVM_PFTHRESHOLD (1U << 12)
749#define CPUID_SVM_AVIC (1U << 13)
750#define CPUID_SVM_V_VMSAVE_VMLOAD (1U << 15)
751#define CPUID_SVM_VGIF (1U << 16)
752#define CPUID_SVM_SVME_ADDR_CHK (1U << 28)
2cd49cbf 753
f2be0beb
TX
754/* Support RDFSBASE/RDGSBASE/WRFSBASE/WRGSBASE */
755#define CPUID_7_0_EBX_FSGSBASE (1U << 0)
5c76b651
SC
756/* Support SGX */
757#define CPUID_7_0_EBX_SGX (1U << 2)
f2be0beb
TX
758/* 1st Group of Advanced Bit Manipulation Extensions */
759#define CPUID_7_0_EBX_BMI1 (1U << 3)
760/* Hardware Lock Elision */
761#define CPUID_7_0_EBX_HLE (1U << 4)
762/* Intel Advanced Vector Extensions 2 */
763#define CPUID_7_0_EBX_AVX2 (1U << 5)
764/* Supervisor-mode Execution Prevention */
765#define CPUID_7_0_EBX_SMEP (1U << 7)
766/* 2nd Group of Advanced Bit Manipulation Extensions */
767#define CPUID_7_0_EBX_BMI2 (1U << 8)
768/* Enhanced REP MOVSB/STOSB */
769#define CPUID_7_0_EBX_ERMS (1U << 9)
770/* Invalidate Process-Context Identifier */
771#define CPUID_7_0_EBX_INVPCID (1U << 10)
772/* Restricted Transactional Memory */
773#define CPUID_7_0_EBX_RTM (1U << 11)
774/* Memory Protection Extension */
775#define CPUID_7_0_EBX_MPX (1U << 14)
776/* AVX-512 Foundation */
777#define CPUID_7_0_EBX_AVX512F (1U << 16)
778/* AVX-512 Doubleword & Quadword Instruction */
779#define CPUID_7_0_EBX_AVX512DQ (1U << 17)
780/* Read Random SEED */
781#define CPUID_7_0_EBX_RDSEED (1U << 18)
782/* ADCX and ADOX instructions */
783#define CPUID_7_0_EBX_ADX (1U << 19)
784/* Supervisor Mode Access Prevention */
785#define CPUID_7_0_EBX_SMAP (1U << 20)
786/* AVX-512 Integer Fused Multiply Add */
787#define CPUID_7_0_EBX_AVX512IFMA (1U << 21)
788/* Persistent Commit */
789#define CPUID_7_0_EBX_PCOMMIT (1U << 22)
790/* Flush a Cache Line Optimized */
791#define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23)
792/* Cache Line Write Back */
793#define CPUID_7_0_EBX_CLWB (1U << 24)
794/* Intel Processor Trace */
795#define CPUID_7_0_EBX_INTEL_PT (1U << 25)
796/* AVX-512 Prefetch */
797#define CPUID_7_0_EBX_AVX512PF (1U << 26)
798/* AVX-512 Exponential and Reciprocal */
799#define CPUID_7_0_EBX_AVX512ER (1U << 27)
800/* AVX-512 Conflict Detection */
801#define CPUID_7_0_EBX_AVX512CD (1U << 28)
802/* SHA1/SHA256 Instruction Extensions */
803#define CPUID_7_0_EBX_SHA_NI (1U << 29)
804/* AVX-512 Byte and Word Instructions */
805#define CPUID_7_0_EBX_AVX512BW (1U << 30)
806/* AVX-512 Vector Length Extensions */
807#define CPUID_7_0_EBX_AVX512VL (1U << 31)
808
809/* AVX-512 Vector Byte Manipulation Instruction */
e7694a5e 810#define CPUID_7_0_ECX_AVX512_VBMI (1U << 1)
f2be0beb
TX
811/* User-Mode Instruction Prevention */
812#define CPUID_7_0_ECX_UMIP (1U << 2)
813/* Protection Keys for User-mode Pages */
814#define CPUID_7_0_ECX_PKU (1U << 3)
815/* OS Enable Protection Keys */
816#define CPUID_7_0_ECX_OSPKE (1U << 4)
67192a29
TX
817/* UMONITOR/UMWAIT/TPAUSE Instructions */
818#define CPUID_7_0_ECX_WAITPKG (1U << 5)
f2be0beb 819/* Additional AVX-512 Vector Byte Manipulation Instruction */
e7694a5e 820#define CPUID_7_0_ECX_AVX512_VBMI2 (1U << 6)
f2be0beb
TX
821/* Galois Field New Instructions */
822#define CPUID_7_0_ECX_GFNI (1U << 8)
823/* Vector AES Instructions */
824#define CPUID_7_0_ECX_VAES (1U << 9)
825/* Carry-Less Multiplication Quadword */
826#define CPUID_7_0_ECX_VPCLMULQDQ (1U << 10)
827/* Vector Neural Network Instructions */
828#define CPUID_7_0_ECX_AVX512VNNI (1U << 11)
829/* Support for VPOPCNT[B,W] and VPSHUFBITQMB */
830#define CPUID_7_0_ECX_AVX512BITALG (1U << 12)
831/* POPCNT for vectors of DW/QW */
832#define CPUID_7_0_ECX_AVX512_VPOPCNTDQ (1U << 14)
833/* 5-level Page Tables */
834#define CPUID_7_0_ECX_LA57 (1U << 16)
835/* Read Processor ID */
836#define CPUID_7_0_ECX_RDPID (1U << 22)
06e878b4
CQ
837/* Bus Lock Debug Exception */
838#define CPUID_7_0_ECX_BUS_LOCK_DETECT (1U << 24)
f2be0beb
TX
839/* Cache Line Demote Instruction */
840#define CPUID_7_0_ECX_CLDEMOTE (1U << 25)
841/* Move Doubleword as Direct Store Instruction */
842#define CPUID_7_0_ECX_MOVDIRI (1U << 27)
843/* Move 64 Bytes as Direct Store Instruction */
844#define CPUID_7_0_ECX_MOVDIR64B (1U << 28)
5c76b651
SC
845/* Support SGX Launch Control */
846#define CPUID_7_0_ECX_SGX_LC (1U << 30)
e7e7bdab
PB
847/* Protection Keys for Supervisor-mode Pages */
848#define CPUID_7_0_ECX_PKS (1U << 31)
f2be0beb
TX
849
850/* AVX512 Neural Network Instructions */
851#define CPUID_7_0_EDX_AVX512_4VNNIW (1U << 2)
852/* AVX512 Multiply Accumulation Single Precision */
853#define CPUID_7_0_EDX_AVX512_4FMAPS (1U << 3)
5cb287d2
CQ
854/* Fast Short Rep Mov */
855#define CPUID_7_0_EDX_FSRM (1U << 4)
353f98c9
CZ
856/* AVX512 Vector Pair Intersection to a Pair of Mask Registers */
857#define CPUID_7_0_EDX_AVX512_VP2INTERSECT (1U << 8)
5dd13f2a
CZ
858/* SERIALIZE instruction */
859#define CPUID_7_0_EDX_SERIALIZE (1U << 14)
b3c7344e
CZ
860/* TSX Suspend Load Address Tracking instruction */
861#define CPUID_7_0_EDX_TSX_LDTRK (1U << 16)
40399ecb
CZ
862/* AVX512_FP16 instruction */
863#define CPUID_7_0_EDX_AVX512_FP16 (1U << 23)
1f16764f
JL
864/* AMX tile (two-dimensional register) */
865#define CPUID_7_0_EDX_AMX_TILE (1U << 24)
f2be0beb
TX
866/* Speculation Control */
867#define CPUID_7_0_EDX_SPEC_CTRL (1U << 26)
5af514d0
CZ
868/* Single Thread Indirect Branch Predictors */
869#define CPUID_7_0_EDX_STIBP (1U << 27)
f2be0beb
TX
870/* Arch Capabilities */
871#define CPUID_7_0_EDX_ARCH_CAPABILITIES (1U << 29)
872/* Core Capability */
873#define CPUID_7_0_EDX_CORE_CAPABILITY (1U << 30)
874/* Speculative Store Bypass Disable */
875#define CPUID_7_0_EDX_SPEC_CTRL_SSBD (1U << 31)
876
c1826ea6
YZ
877/* AVX VNNI Instruction */
878#define CPUID_7_1_EAX_AVX_VNNI (1U << 4)
f2be0beb
TX
879/* AVX512 BFloat16 Instruction */
880#define CPUID_7_1_EAX_AVX512_BF16 (1U << 5)
cdec2b75
ZG
881/* XFD Extend Feature Disabled */
882#define CPUID_D_1_EAX_XFD (1U << 4)
f2be0beb 883
d1615ea5
LK
884/* Packets which contain IP payload have LIP values */
885#define CPUID_14_0_ECX_LIP (1U << 31)
886
f2be0beb
TX
887/* CLZERO instruction */
888#define CPUID_8000_0008_EBX_CLZERO (1U << 0)
889/* Always save/restore FP error pointers */
890#define CPUID_8000_0008_EBX_XSAVEERPTR (1U << 2)
891/* Write back and do not invalidate cache */
892#define CPUID_8000_0008_EBX_WBNOINVD (1U << 9)
893/* Indirect Branch Prediction Barrier */
894#define CPUID_8000_0008_EBX_IBPB (1U << 12)
623972ce
BM
895/* Indirect Branch Restricted Speculation */
896#define CPUID_8000_0008_EBX_IBRS (1U << 14)
143c30d4
MB
897/* Single Thread Indirect Branch Predictors */
898#define CPUID_8000_0008_EBX_STIBP (1U << 15)
623972ce
BM
899/* Speculative Store Bypass Disable */
900#define CPUID_8000_0008_EBX_AMD_SSBD (1U << 24)
1b3420e1 901
0bb0b2d2
PB
902#define CPUID_XSAVE_XSAVEOPT (1U << 0)
903#define CPUID_XSAVE_XSAVEC (1U << 1)
904#define CPUID_XSAVE_XGETBV1 (1U << 2)
905#define CPUID_XSAVE_XSAVES (1U << 3)
906
28b8e4d0
JK
907#define CPUID_6_EAX_ARAT (1U << 2)
908
303752a9
MT
909/* CPUID[0x80000007].EDX flags: */
910#define CPUID_APM_INVTSC (1U << 8)
911
9df694ee
IM
912#define CPUID_VENDOR_SZ 12
913
c5096daf
AZ
914#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
915#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
916#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
99b88a17 917#define CPUID_VENDOR_INTEL "GenuineIntel"
c5096daf
AZ
918
919#define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
b3baa152 920#define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
c5096daf 921#define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
99b88a17 922#define CPUID_VENDOR_AMD "AuthenticAMD"
c5096daf 923
99b88a17 924#define CPUID_VENDOR_VIA "CentaurHauls"
b3baa152 925
8d031cec
PW
926#define CPUID_VENDOR_HYGON "HygonGenuine"
927
18ab37ba
LA
928#define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \
929 (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \
930 (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3)
931#define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \
932 (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \
933 (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3)
934
2cd49cbf
PM
935#define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */
936#define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */
e737b32a 937
5232d00a
RK
938/* CPUID[0xB].ECX level types */
939#define CPUID_TOPOLOGY_LEVEL_INVALID (0U << 8)
940#define CPUID_TOPOLOGY_LEVEL_SMT (1U << 8)
941#define CPUID_TOPOLOGY_LEVEL_CORE (2U << 8)
a94e1428 942#define CPUID_TOPOLOGY_LEVEL_DIE (5U << 8)
5232d00a 943
d86f9636 944/* MSR Feature Bits */
6c997b4a
XL
945#define MSR_ARCH_CAP_RDCL_NO (1U << 0)
946#define MSR_ARCH_CAP_IBRS_ALL (1U << 1)
947#define MSR_ARCH_CAP_RSBA (1U << 2)
d86f9636 948#define MSR_ARCH_CAP_SKIP_L1DFL_VMENTRY (1U << 3)
6c997b4a
XL
949#define MSR_ARCH_CAP_SSB_NO (1U << 4)
950#define MSR_ARCH_CAP_MDS_NO (1U << 5)
951#define MSR_ARCH_CAP_PSCHANGE_MC_NO (1U << 6)
952#define MSR_ARCH_CAP_TSX_CTRL_MSR (1U << 7)
953#define MSR_ARCH_CAP_TAA_NO (1U << 8)
d86f9636 954
597360c0
XL
955#define MSR_CORE_CAP_SPLIT_LOCK_DETECT (1U << 5)
956
704798ad
PB
957/* VMX MSR features */
958#define MSR_VMX_BASIC_VMCS_REVISION_MASK 0x7FFFFFFFull
959#define MSR_VMX_BASIC_VMXON_REGION_SIZE_MASK (0x00001FFFull << 32)
960#define MSR_VMX_BASIC_VMCS_MEM_TYPE_MASK (0x003C0000ull << 32)
961#define MSR_VMX_BASIC_DUAL_MONITOR (1ULL << 49)
962#define MSR_VMX_BASIC_INS_OUTS (1ULL << 54)
963#define MSR_VMX_BASIC_TRUE_CTLS (1ULL << 55)
964
965#define MSR_VMX_MISC_PREEMPTION_TIMER_SHIFT_MASK 0x1Full
966#define MSR_VMX_MISC_STORE_LMA (1ULL << 5)
967#define MSR_VMX_MISC_ACTIVITY_HLT (1ULL << 6)
968#define MSR_VMX_MISC_ACTIVITY_SHUTDOWN (1ULL << 7)
969#define MSR_VMX_MISC_ACTIVITY_WAIT_SIPI (1ULL << 8)
970#define MSR_VMX_MISC_MAX_MSR_LIST_SIZE_MASK 0x0E000000ull
971#define MSR_VMX_MISC_VMWRITE_VMEXIT (1ULL << 29)
972#define MSR_VMX_MISC_ZERO_LEN_INJECT (1ULL << 30)
973
974#define MSR_VMX_EPT_EXECONLY (1ULL << 0)
975#define MSR_VMX_EPT_PAGE_WALK_LENGTH_4 (1ULL << 6)
976#define MSR_VMX_EPT_PAGE_WALK_LENGTH_5 (1ULL << 7)
977#define MSR_VMX_EPT_UC (1ULL << 8)
978#define MSR_VMX_EPT_WB (1ULL << 14)
979#define MSR_VMX_EPT_2MB (1ULL << 16)
980#define MSR_VMX_EPT_1GB (1ULL << 17)
981#define MSR_VMX_EPT_INVEPT (1ULL << 20)
982#define MSR_VMX_EPT_AD_BITS (1ULL << 21)
983#define MSR_VMX_EPT_ADVANCED_VMEXIT_INFO (1ULL << 22)
984#define MSR_VMX_EPT_INVEPT_SINGLE_CONTEXT (1ULL << 25)
985#define MSR_VMX_EPT_INVEPT_ALL_CONTEXT (1ULL << 26)
986#define MSR_VMX_EPT_INVVPID (1ULL << 32)
987#define MSR_VMX_EPT_INVVPID_SINGLE_ADDR (1ULL << 40)
988#define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT (1ULL << 41)
989#define MSR_VMX_EPT_INVVPID_ALL_CONTEXT (1ULL << 42)
990#define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT_NOGLOBALS (1ULL << 43)
991
992#define MSR_VMX_VMFUNC_EPT_SWITCHING (1ULL << 0)
993
994
995/* VMX controls */
996#define VMX_CPU_BASED_VIRTUAL_INTR_PENDING 0x00000004
997#define VMX_CPU_BASED_USE_TSC_OFFSETING 0x00000008
998#define VMX_CPU_BASED_HLT_EXITING 0x00000080
999#define VMX_CPU_BASED_INVLPG_EXITING 0x00000200
1000#define VMX_CPU_BASED_MWAIT_EXITING 0x00000400
1001#define VMX_CPU_BASED_RDPMC_EXITING 0x00000800
1002#define VMX_CPU_BASED_RDTSC_EXITING 0x00001000
1003#define VMX_CPU_BASED_CR3_LOAD_EXITING 0x00008000
1004#define VMX_CPU_BASED_CR3_STORE_EXITING 0x00010000
1005#define VMX_CPU_BASED_CR8_LOAD_EXITING 0x00080000
1006#define VMX_CPU_BASED_CR8_STORE_EXITING 0x00100000
1007#define VMX_CPU_BASED_TPR_SHADOW 0x00200000
1008#define VMX_CPU_BASED_VIRTUAL_NMI_PENDING 0x00400000
1009#define VMX_CPU_BASED_MOV_DR_EXITING 0x00800000
1010#define VMX_CPU_BASED_UNCOND_IO_EXITING 0x01000000
1011#define VMX_CPU_BASED_USE_IO_BITMAPS 0x02000000
1012#define VMX_CPU_BASED_MONITOR_TRAP_FLAG 0x08000000
1013#define VMX_CPU_BASED_USE_MSR_BITMAPS 0x10000000
1014#define VMX_CPU_BASED_MONITOR_EXITING 0x20000000
1015#define VMX_CPU_BASED_PAUSE_EXITING 0x40000000
1016#define VMX_CPU_BASED_ACTIVATE_SECONDARY_CONTROLS 0x80000000
1017
1018#define VMX_SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES 0x00000001
1019#define VMX_SECONDARY_EXEC_ENABLE_EPT 0x00000002
1020#define VMX_SECONDARY_EXEC_DESC 0x00000004
1021#define VMX_SECONDARY_EXEC_RDTSCP 0x00000008
1022#define VMX_SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE 0x00000010
1023#define VMX_SECONDARY_EXEC_ENABLE_VPID 0x00000020
1024#define VMX_SECONDARY_EXEC_WBINVD_EXITING 0x00000040
1025#define VMX_SECONDARY_EXEC_UNRESTRICTED_GUEST 0x00000080
1026#define VMX_SECONDARY_EXEC_APIC_REGISTER_VIRT 0x00000100
1027#define VMX_SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY 0x00000200
1028#define VMX_SECONDARY_EXEC_PAUSE_LOOP_EXITING 0x00000400
1029#define VMX_SECONDARY_EXEC_RDRAND_EXITING 0x00000800
1030#define VMX_SECONDARY_EXEC_ENABLE_INVPCID 0x00001000
1031#define VMX_SECONDARY_EXEC_ENABLE_VMFUNC 0x00002000
1032#define VMX_SECONDARY_EXEC_SHADOW_VMCS 0x00004000
1033#define VMX_SECONDARY_EXEC_ENCLS_EXITING 0x00008000
1034#define VMX_SECONDARY_EXEC_RDSEED_EXITING 0x00010000
1035#define VMX_SECONDARY_EXEC_ENABLE_PML 0x00020000
1036#define VMX_SECONDARY_EXEC_XSAVES 0x00100000
9ce8af4d 1037#define VMX_SECONDARY_EXEC_TSC_SCALING 0x02000000
704798ad
PB
1038
1039#define VMX_PIN_BASED_EXT_INTR_MASK 0x00000001
1040#define VMX_PIN_BASED_NMI_EXITING 0x00000008
1041#define VMX_PIN_BASED_VIRTUAL_NMIS 0x00000020
1042#define VMX_PIN_BASED_VMX_PREEMPTION_TIMER 0x00000040
1043#define VMX_PIN_BASED_POSTED_INTR 0x00000080
1044
1045#define VMX_VM_EXIT_SAVE_DEBUG_CONTROLS 0x00000004
1046#define VMX_VM_EXIT_HOST_ADDR_SPACE_SIZE 0x00000200
1047#define VMX_VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL 0x00001000
1048#define VMX_VM_EXIT_ACK_INTR_ON_EXIT 0x00008000
1049#define VMX_VM_EXIT_SAVE_IA32_PAT 0x00040000
1050#define VMX_VM_EXIT_LOAD_IA32_PAT 0x00080000
1051#define VMX_VM_EXIT_SAVE_IA32_EFER 0x00100000
1052#define VMX_VM_EXIT_LOAD_IA32_EFER 0x00200000
1053#define VMX_VM_EXIT_SAVE_VMX_PREEMPTION_TIMER 0x00400000
1054#define VMX_VM_EXIT_CLEAR_BNDCFGS 0x00800000
1055#define VMX_VM_EXIT_PT_CONCEAL_PIP 0x01000000
1056#define VMX_VM_EXIT_CLEAR_IA32_RTIT_CTL 0x02000000
52a44ad2 1057#define VMX_VM_EXIT_LOAD_IA32_PKRS 0x20000000
704798ad
PB
1058
1059#define VMX_VM_ENTRY_LOAD_DEBUG_CONTROLS 0x00000004
1060#define VMX_VM_ENTRY_IA32E_MODE 0x00000200
1061#define VMX_VM_ENTRY_SMM 0x00000400
1062#define VMX_VM_ENTRY_DEACT_DUAL_MONITOR 0x00000800
1063#define VMX_VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL 0x00002000
1064#define VMX_VM_ENTRY_LOAD_IA32_PAT 0x00004000
1065#define VMX_VM_ENTRY_LOAD_IA32_EFER 0x00008000
1066#define VMX_VM_ENTRY_LOAD_BNDCFGS 0x00010000
1067#define VMX_VM_ENTRY_PT_CONCEAL_PIP 0x00020000
1068#define VMX_VM_ENTRY_LOAD_IA32_RTIT_CTL 0x00040000
52a44ad2 1069#define VMX_VM_ENTRY_LOAD_IA32_PKRS 0x00400000
704798ad 1070
2d384d7c
VK
1071/* Supported Hyper-V Enlightenments */
1072#define HYPERV_FEAT_RELAXED 0
1073#define HYPERV_FEAT_VAPIC 1
1074#define HYPERV_FEAT_TIME 2
1075#define HYPERV_FEAT_CRASH 3
1076#define HYPERV_FEAT_RESET 4
1077#define HYPERV_FEAT_VPINDEX 5
1078#define HYPERV_FEAT_RUNTIME 6
1079#define HYPERV_FEAT_SYNIC 7
1080#define HYPERV_FEAT_STIMER 8
1081#define HYPERV_FEAT_FREQUENCIES 9
1082#define HYPERV_FEAT_REENLIGHTENMENT 10
1083#define HYPERV_FEAT_TLBFLUSH 11
1084#define HYPERV_FEAT_EVMCS 12
1085#define HYPERV_FEAT_IPI 13
128531d9 1086#define HYPERV_FEAT_STIMER_DIRECT 14
e1f9a8e8 1087#define HYPERV_FEAT_AVIC 15
73d24074 1088#define HYPERV_FEAT_SYNDBG 16
2d384d7c 1089
f701c082
VK
1090#ifndef HYPERV_SPINLOCK_NEVER_NOTIFY
1091#define HYPERV_SPINLOCK_NEVER_NOTIFY 0xFFFFFFFF
92067bf4
IM
1092#endif
1093
2c0262af 1094#define EXCP00_DIVZ 0
01df040b 1095#define EXCP01_DB 1
2c0262af
FB
1096#define EXCP02_NMI 2
1097#define EXCP03_INT3 3
1098#define EXCP04_INTO 4
1099#define EXCP05_BOUND 5
1100#define EXCP06_ILLOP 6
1101#define EXCP07_PREX 7
1102#define EXCP08_DBLE 8
1103#define EXCP09_XERR 9
1104#define EXCP0A_TSS 10
1105#define EXCP0B_NOSEG 11
1106#define EXCP0C_STACK 12
1107#define EXCP0D_GPF 13
1108#define EXCP0E_PAGE 14
1109#define EXCP10_COPR 16
1110#define EXCP11_ALGN 17
1111#define EXCP12_MCHK 18
1112
62846089
RH
1113#define EXCP_VMEXIT 0x100 /* only for system emulation */
1114#define EXCP_SYSCALL 0x101 /* only for user emulation */
b26491b4 1115#define EXCP_VSYSCALL 0x102 /* only for user emulation */
d2fd1af7 1116
00a152b4 1117/* i386-specific interrupt pending bits. */
5d62c43a 1118#define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1
00a152b4 1119#define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2
85097db6 1120#define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
00a152b4
RH
1121#define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4
1122#define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0
4a92a558
PB
1123#define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1
1124#define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2
00a152b4 1125
4a92a558
PB
1126/* Use a clearer name for this. */
1127#define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET
00a152b4 1128
c3ce5a23
PB
1129/* Instead of computing the condition codes after each x86 instruction,
1130 * QEMU just stores one operand (called CC_SRC), the result
1131 * (called CC_DST) and the type of operation (called CC_OP). When the
1132 * condition codes are needed, the condition codes can be calculated
1133 * using this information. Condition codes are not generated if they
1134 * are only needed for conditional branches.
1135 */
fee71888 1136typedef enum {
2c0262af 1137 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
1235fc06 1138 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
d36cd60e
FB
1139
1140 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
1141 CC_OP_MULW,
1142 CC_OP_MULL,
14ce26e7 1143 CC_OP_MULQ,
2c0262af
FB
1144
1145 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1146 CC_OP_ADDW,
1147 CC_OP_ADDL,
14ce26e7 1148 CC_OP_ADDQ,
2c0262af
FB
1149
1150 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1151 CC_OP_ADCW,
1152 CC_OP_ADCL,
14ce26e7 1153 CC_OP_ADCQ,
2c0262af
FB
1154
1155 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1156 CC_OP_SUBW,
1157 CC_OP_SUBL,
14ce26e7 1158 CC_OP_SUBQ,
2c0262af
FB
1159
1160 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1161 CC_OP_SBBW,
1162 CC_OP_SBBL,
14ce26e7 1163 CC_OP_SBBQ,
2c0262af
FB
1164
1165 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
1166 CC_OP_LOGICW,
1167 CC_OP_LOGICL,
14ce26e7 1168 CC_OP_LOGICQ,
2c0262af
FB
1169
1170 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
1171 CC_OP_INCW,
1172 CC_OP_INCL,
14ce26e7 1173 CC_OP_INCQ,
2c0262af
FB
1174
1175 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
1176 CC_OP_DECW,
1177 CC_OP_DECL,
14ce26e7 1178 CC_OP_DECQ,
2c0262af 1179
6b652794 1180 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
2c0262af
FB
1181 CC_OP_SHLW,
1182 CC_OP_SHLL,
14ce26e7 1183 CC_OP_SHLQ,
2c0262af
FB
1184
1185 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
1186 CC_OP_SARW,
1187 CC_OP_SARL,
14ce26e7 1188 CC_OP_SARQ,
2c0262af 1189
bc4b43dc
RH
1190 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
1191 CC_OP_BMILGW,
1192 CC_OP_BMILGL,
1193 CC_OP_BMILGQ,
1194
cd7f97ca
RH
1195 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */
1196 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */
1197 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */
1198
436ff2d2 1199 CC_OP_CLR, /* Z set, all other flags clear. */
4885c3c4 1200 CC_OP_POPCNT, /* Z via CC_SRC, all other flags clear. */
436ff2d2 1201
2c0262af 1202 CC_OP_NB,
fee71888 1203} CCOp;
2c0262af 1204
2c0262af
FB
1205typedef struct SegmentCache {
1206 uint32_t selector;
14ce26e7 1207 target_ulong base;
2c0262af
FB
1208 uint32_t limit;
1209 uint32_t flags;
1210} SegmentCache;
1211
f23a9db6
EH
1212#define MMREG_UNION(n, bits) \
1213 union n { \
1214 uint8_t _b_##n[(bits)/8]; \
1215 uint16_t _w_##n[(bits)/16]; \
1216 uint32_t _l_##n[(bits)/32]; \
1217 uint64_t _q_##n[(bits)/64]; \
1218 float32 _s_##n[(bits)/32]; \
1219 float64 _d_##n[(bits)/64]; \
31d414d6
EH
1220 }
1221
f23a9db6
EH
1222typedef MMREG_UNION(ZMMReg, 512) ZMMReg;
1223typedef MMREG_UNION(MMXReg, 64) MMXReg;
826461bb 1224
79e9ebeb
LJ
1225typedef struct BNDReg {
1226 uint64_t lb;
1227 uint64_t ub;
1228} BNDReg;
1229
1230typedef struct BNDCSReg {
1231 uint64_t cfgu;
1232 uint64_t sts;
1233} BNDCSReg;
1234
f4f1110e
RH
1235#define BNDCFG_ENABLE 1ULL
1236#define BNDCFG_BNDPRESERVE 2ULL
1237#define BNDCFG_BDIR_MASK TARGET_PAGE_MASK
1238
e03b5686 1239#if HOST_BIG_ENDIAN
f23a9db6
EH
1240#define ZMM_B(n) _b_ZMMReg[63 - (n)]
1241#define ZMM_W(n) _w_ZMMReg[31 - (n)]
1242#define ZMM_L(n) _l_ZMMReg[15 - (n)]
1243#define ZMM_S(n) _s_ZMMReg[15 - (n)]
1244#define ZMM_Q(n) _q_ZMMReg[7 - (n)]
1245#define ZMM_D(n) _d_ZMMReg[7 - (n)]
1246
1247#define MMX_B(n) _b_MMXReg[7 - (n)]
1248#define MMX_W(n) _w_MMXReg[3 - (n)]
1249#define MMX_L(n) _l_MMXReg[1 - (n)]
1250#define MMX_S(n) _s_MMXReg[1 - (n)]
826461bb 1251#else
f23a9db6
EH
1252#define ZMM_B(n) _b_ZMMReg[n]
1253#define ZMM_W(n) _w_ZMMReg[n]
1254#define ZMM_L(n) _l_ZMMReg[n]
1255#define ZMM_S(n) _s_ZMMReg[n]
1256#define ZMM_Q(n) _q_ZMMReg[n]
1257#define ZMM_D(n) _d_ZMMReg[n]
1258
1259#define MMX_B(n) _b_MMXReg[n]
1260#define MMX_W(n) _w_MMXReg[n]
1261#define MMX_L(n) _l_MMXReg[n]
1262#define MMX_S(n) _s_MMXReg[n]
826461bb 1263#endif
f23a9db6 1264#define MMX_Q(n) _q_MMXReg[n]
826461bb 1265
acc68836 1266typedef union {
c31da136 1267 floatx80 d __attribute__((aligned(16)));
acc68836
JQ
1268 MMXReg mmx;
1269} FPReg;
1270
c1a54d57
JQ
1271typedef struct {
1272 uint64_t base;
1273 uint64_t mask;
1274} MTRRVar;
1275
5f30fa18
JK
1276#define CPU_NB_REGS64 16
1277#define CPU_NB_REGS32 8
1278
14ce26e7 1279#ifdef TARGET_X86_64
5f30fa18 1280#define CPU_NB_REGS CPU_NB_REGS64
14ce26e7 1281#else
5f30fa18 1282#define CPU_NB_REGS CPU_NB_REGS32
14ce26e7
FB
1283#endif
1284
0d894367
PB
1285#define MAX_FIXED_COUNTERS 3
1286#define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
1287
2066d095 1288#define TARGET_INSN_START_EXTRA_WORDS 1
6ebbf390 1289
9aecd6f8
CP
1290#define NB_OPMASK_REGS 8
1291
d9c84f19
IM
1292/* CPU can't have 0xFFFFFFFF APIC ID, use that value to distinguish
1293 * that APIC ID hasn't been set yet
1294 */
1295#define UNASSIGNED_APIC_ID 0xFFFFFFFF
1296
b503717d
EH
1297typedef union X86LegacyXSaveArea {
1298 struct {
1299 uint16_t fcw;
1300 uint16_t fsw;
1301 uint8_t ftw;
1302 uint8_t reserved;
1303 uint16_t fpop;
1304 uint64_t fpip;
1305 uint64_t fpdp;
1306 uint32_t mxcsr;
1307 uint32_t mxcsr_mask;
1308 FPReg fpregs[8];
1309 uint8_t xmm_regs[16][16];
1310 };
1311 uint8_t data[512];
1312} X86LegacyXSaveArea;
1313
1314typedef struct X86XSaveHeader {
1315 uint64_t xstate_bv;
1316 uint64_t xcomp_bv;
3f32bd21
RH
1317 uint64_t reserve0;
1318 uint8_t reserved[40];
b503717d
EH
1319} X86XSaveHeader;
1320
1321/* Ext. save area 2: AVX State */
1322typedef struct XSaveAVX {
1323 uint8_t ymmh[16][16];
1324} XSaveAVX;
1325
1326/* Ext. save area 3: BNDREG */
1327typedef struct XSaveBNDREG {
1328 BNDReg bnd_regs[4];
1329} XSaveBNDREG;
1330
1331/* Ext. save area 4: BNDCSR */
1332typedef union XSaveBNDCSR {
1333 BNDCSReg bndcsr;
1334 uint8_t data[64];
1335} XSaveBNDCSR;
1336
1337/* Ext. save area 5: Opmask */
1338typedef struct XSaveOpmask {
1339 uint64_t opmask_regs[NB_OPMASK_REGS];
1340} XSaveOpmask;
1341
1342/* Ext. save area 6: ZMM_Hi256 */
1343typedef struct XSaveZMM_Hi256 {
1344 uint8_t zmm_hi256[16][32];
1345} XSaveZMM_Hi256;
1346
1347/* Ext. save area 7: Hi16_ZMM */
1348typedef struct XSaveHi16_ZMM {
1349 uint8_t hi16_zmm[16][64];
1350} XSaveHi16_ZMM;
1351
1352/* Ext. save area 9: PKRU state */
1353typedef struct XSavePKRU {
1354 uint32_t pkru;
1355 uint32_t padding;
1356} XSavePKRU;
1357
1f16764f
JL
1358/* Ext. save area 17: AMX XTILECFG state */
1359typedef struct XSaveXTILECFG {
1360 uint8_t xtilecfg[64];
1361} XSaveXTILECFG;
1362
1363/* Ext. save area 18: AMX XTILEDATA state */
1364typedef struct XSaveXTILEDATA {
1365 uint8_t xtiledata[8][1024];
1366} XSaveXTILEDATA;
1367
b503717d 1368QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100);
b503717d 1369QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40);
b503717d 1370QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40);
b503717d 1371QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40);
b503717d 1372QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200);
b503717d 1373QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400);
b503717d 1374QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8);
1f16764f
JL
1375QEMU_BUILD_BUG_ON(sizeof(XSaveXTILECFG) != 0x40);
1376QEMU_BUILD_BUG_ON(sizeof(XSaveXTILEDATA) != 0x2000);
b503717d 1377
5aa10ab1
DE
1378typedef struct ExtSaveArea {
1379 uint32_t feature, bits;
1380 uint32_t offset, size;
131266b7 1381 uint32_t ecx;
5aa10ab1
DE
1382} ExtSaveArea;
1383
1f16764f 1384#define XSAVE_STATE_AREA_COUNT (XSTATE_XTILE_DATA_BIT + 1)
5aa10ab1 1385
fea45008 1386extern ExtSaveArea x86_ext_save_areas[XSAVE_STATE_AREA_COUNT];
5aa10ab1 1387
d362e757
JK
1388typedef enum TPRAccess {
1389 TPR_ACCESS_READ,
1390 TPR_ACCESS_WRITE,
1391} TPRAccess;
1392
7e3482f8
EH
1393/* Cache information data structures: */
1394
1395enum CacheType {
5f00335a
EH
1396 DATA_CACHE,
1397 INSTRUCTION_CACHE,
7e3482f8
EH
1398 UNIFIED_CACHE
1399};
1400
1401typedef struct CPUCacheInfo {
1402 enum CacheType type;
1403 uint8_t level;
1404 /* Size in bytes */
1405 uint32_t size;
1406 /* Line size, in bytes */
1407 uint16_t line_size;
1408 /*
1409 * Associativity.
1410 * Note: representation of fully-associative caches is not implemented
1411 */
1412 uint8_t associativity;
1413 /* Physical line partitions. CPUID[0x8000001D].EBX, CPUID[4].EBX */
1414 uint8_t partitions;
1415 /* Number of sets. CPUID[0x8000001D].ECX, CPUID[4].ECX */
1416 uint32_t sets;
1417 /*
1418 * Lines per tag.
1419 * AMD-specific: CPUID[0x80000005], CPUID[0x80000006].
1420 * (Is this synonym to @partitions?)
1421 */
1422 uint8_t lines_per_tag;
1423
1424 /* Self-initializing cache */
1425 bool self_init;
1426 /*
1427 * WBINVD/INVD is not guaranteed to act upon lower level caches of
1428 * non-originating threads sharing this cache.
1429 * CPUID[4].EDX[bit 0], CPUID[0x8000001D].EDX[bit 0]
1430 */
1431 bool no_invd_sharing;
1432 /*
1433 * Cache is inclusive of lower cache levels.
1434 * CPUID[4].EDX[bit 1], CPUID[0x8000001D].EDX[bit 1].
1435 */
1436 bool inclusive;
1437 /*
1438 * A complex function is used to index the cache, potentially using all
1439 * address bits. CPUID[4].EDX[bit 2].
1440 */
1441 bool complex_indexing;
1442} CPUCacheInfo;
1443
1444
6aaeb054 1445typedef struct CPUCaches {
a9f27ea9
EH
1446 CPUCacheInfo *l1d_cache;
1447 CPUCacheInfo *l1i_cache;
1448 CPUCacheInfo *l2_cache;
1449 CPUCacheInfo *l3_cache;
6aaeb054 1450} CPUCaches;
7e3482f8 1451
577f02b8
RB
1452typedef struct HVFX86LazyFlags {
1453 target_ulong result;
1454 target_ulong auxbits;
1455} HVFX86LazyFlags;
1456
1ea4a06a 1457typedef struct CPUArchState {
2c0262af 1458 /* standard registers */
14ce26e7
FB
1459 target_ulong regs[CPU_NB_REGS];
1460 target_ulong eip;
1461 target_ulong eflags; /* eflags register. During CPU emulation, CC
2c0262af
FB
1462 flags and DF are set to zero because they are
1463 stored elsewhere */
1464
1465 /* emulator internal eflags handling */
14ce26e7 1466 target_ulong cc_dst;
988c3eb0
RH
1467 target_ulong cc_src;
1468 target_ulong cc_src2;
2c0262af
FB
1469 uint32_t cc_op;
1470 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
db620f46
FB
1471 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
1472 are known at translation time. */
1473 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
2c0262af 1474
9df217a3
FB
1475 /* segments */
1476 SegmentCache segs[6]; /* selector values */
1477 SegmentCache ldt;
1478 SegmentCache tr;
1479 SegmentCache gdt; /* only base and limit are used */
1480 SegmentCache idt; /* only base and limit are used */
1481
db620f46 1482 target_ulong cr[5]; /* NOTE: cr1 is unused */
8f515d38
ML
1483
1484 bool pdptrs_valid;
1485 uint64_t pdptrs[4];
5ee0ffaa 1486 int32_t a20_mask;
9df217a3 1487
05e7e819
PB
1488 BNDReg bnd_regs[4];
1489 BNDCSReg bndcs_regs;
1490 uint64_t msr_bndcfgs;
2188cc52 1491 uint64_t efer;
05e7e819 1492
43175fa9
PB
1493 /* Beginning of state preserved by INIT (dummy marker). */
1494 struct {} start_init_save;
1495
2c0262af
FB
1496 /* FPU state */
1497 unsigned int fpstt; /* top of stack index */
67b8f419 1498 uint16_t fpus;
eb831623 1499 uint16_t fpuc;
2c0262af 1500 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
acc68836 1501 FPReg fpregs[8];
42cc8fa6
JK
1502 /* KVM-only so far */
1503 uint16_t fpop;
84abdd7d
ZK
1504 uint16_t fpcs;
1505 uint16_t fpds;
42cc8fa6
JK
1506 uint64_t fpip;
1507 uint64_t fpdp;
2c0262af
FB
1508
1509 /* emulator internal variables */
7a0e1f41 1510 float_status fp_status;
c31da136 1511 floatx80 ft0;
3b46e624 1512
a35f3ec7 1513 float_status mmx_status; /* for 3DNow! float ops */
7a0e1f41 1514 float_status sse_status;
664e0f19 1515 uint32_t mxcsr;
fa451874
EH
1516 ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32];
1517 ZMMReg xmm_t0;
664e0f19 1518 MMXReg mmx_t0;
14ce26e7 1519
9aecd6f8 1520 uint64_t opmask_regs[NB_OPMASK_REGS];
e56dd3c7
JL
1521#ifdef TARGET_X86_64
1522 uint8_t xtilecfg[64];
1523 uint8_t xtiledata[8192];
1524#endif
9aecd6f8 1525
2c0262af
FB
1526 /* sysenter registers */
1527 uint32_t sysenter_cs;
2436b61a
AZ
1528 target_ulong sysenter_esp;
1529 target_ulong sysenter_eip;
8d9bfc2b 1530 uint64_t star;
0573fbfc 1531
5cc1d1e6 1532 uint64_t vm_hsave;
0573fbfc 1533
14ce26e7 1534#ifdef TARGET_X86_64
14ce26e7
FB
1535 target_ulong lstar;
1536 target_ulong cstar;
1537 target_ulong fmask;
1538 target_ulong kernelgsbase;
1539#endif
58fe2f10 1540
f28558d3 1541 uint64_t tsc_adjust;
aa82ba54 1542 uint64_t tsc_deadline;
7616f1c2
PB
1543 uint64_t tsc_aux;
1544
1545 uint64_t xcr0;
7ba1e619 1546
18559232 1547 uint64_t mcg_status;
21e87c46 1548 uint64_t msr_ia32_misc_enable;
0779caeb 1549 uint64_t msr_ia32_feature_control;
db888065 1550 uint64_t msr_ia32_sgxlepubkeyhash[4];
18559232 1551
0d894367
PB
1552 uint64_t msr_fixed_ctr_ctrl;
1553 uint64_t msr_global_ctrl;
1554 uint64_t msr_global_status;
1555 uint64_t msr_global_ovf_ctrl;
1556 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
1557 uint64_t msr_gp_counters[MAX_GP_COUNTERS];
1558 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
43175fa9
PB
1559
1560 uint64_t pat;
1561 uint32_t smbase;
e13713db 1562 uint64_t msr_smi_count;
43175fa9 1563
7616f1c2 1564 uint32_t pkru;
e7e7bdab 1565 uint32_t pkrs;
2a9758c5 1566 uint32_t tsx_ctrl;
7616f1c2 1567
a33a2cfe 1568 uint64_t spec_ctrl;
cabf9862 1569 uint64_t amd_tsc_scale_msr;
cfeea0c0 1570 uint64_t virt_ssbd;
a33a2cfe 1571
43175fa9
PB
1572 /* End of state preserved by INIT (dummy marker). */
1573 struct {} end_init_save;
1574
1575 uint64_t system_time_msr;
1576 uint64_t wall_clock_msr;
1577 uint64_t steal_time_msr;
1578 uint64_t async_pf_en_msr;
db5daafa 1579 uint64_t async_pf_int_msr;
43175fa9 1580 uint64_t pv_eoi_en_msr;
d645e132 1581 uint64_t poll_control_msr;
43175fa9 1582
da1cc323 1583 /* Partition-wide HV MSRs, will be updated only on the first vcpu */
1c90ef26
VR
1584 uint64_t msr_hv_hypercall;
1585 uint64_t msr_hv_guest_os_id;
48a5f3bc 1586 uint64_t msr_hv_tsc;
73d24074
JD
1587 uint64_t msr_hv_syndbg_control;
1588 uint64_t msr_hv_syndbg_status;
1589 uint64_t msr_hv_syndbg_send_page;
1590 uint64_t msr_hv_syndbg_recv_page;
1591 uint64_t msr_hv_syndbg_pending_page;
1592 uint64_t msr_hv_syndbg_options;
da1cc323
EY
1593
1594 /* Per-VCPU HV MSRs */
1595 uint64_t msr_hv_vapic;
5e953812 1596 uint64_t msr_hv_crash_params[HV_CRASH_PARAMS];
46eb8f98 1597 uint64_t msr_hv_runtime;
866eea9a 1598 uint64_t msr_hv_synic_control;
866eea9a
AS
1599 uint64_t msr_hv_synic_evt_page;
1600 uint64_t msr_hv_synic_msg_page;
5e953812
RK
1601 uint64_t msr_hv_synic_sint[HV_SINT_COUNT];
1602 uint64_t msr_hv_stimer_config[HV_STIMER_COUNT];
1603 uint64_t msr_hv_stimer_count[HV_STIMER_COUNT];
ba6a4fd9
VK
1604 uint64_t msr_hv_reenlightenment_control;
1605 uint64_t msr_hv_tsc_emulation_control;
1606 uint64_t msr_hv_tsc_emulation_status;
18559232 1607
b77146e9
CP
1608 uint64_t msr_rtit_ctrl;
1609 uint64_t msr_rtit_status;
1610 uint64_t msr_rtit_output_base;
1611 uint64_t msr_rtit_output_mask;
1612 uint64_t msr_rtit_cr3_match;
1613 uint64_t msr_rtit_addrs[MAX_RTIT_ADDRS];
1614
cdec2b75
ZG
1615 /* Per-VCPU XFD MSRs */
1616 uint64_t msr_xfd;
1617 uint64_t msr_xfd_err;
1618
2c0262af 1619 /* exception/interrupt handling */
2c0262af
FB
1620 int error_code;
1621 int exception_is_int;
826461bb 1622 target_ulong exception_next_eip;
d0052339 1623 target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */
01df040b 1624 union {
f0c3c505 1625 struct CPUBreakpoint *cpu_breakpoint[4];
ff4700b0 1626 struct CPUWatchpoint *cpu_watchpoint[4];
01df040b 1627 }; /* break/watchpoints for dr[0..3] */
678dde13 1628 int old_exception; /* exception in flight */
2c0262af 1629
43175fa9
PB
1630 uint64_t vm_vmcb;
1631 uint64_t tsc_offset;
1632 uint64_t intercept;
1633 uint16_t intercept_cr_read;
1634 uint16_t intercept_cr_write;
1635 uint16_t intercept_dr_read;
1636 uint16_t intercept_dr_write;
1637 uint32_t intercept_exceptions;
fe441054
JK
1638 uint64_t nested_cr3;
1639 uint32_t nested_pg_mode;
43175fa9 1640 uint8_t v_tpr;
e3126a5c 1641 uint32_t int_ctl;
43175fa9 1642
d8f771d9
JK
1643 /* KVM states, automatically cleared on reset */
1644 uint8_t nmi_injected;
1645 uint8_t nmi_pending;
1646
fe441054
JK
1647 uintptr_t retaddr;
1648
1f5c00cf
AB
1649 /* Fields up to this point are cleared by a CPU reset */
1650 struct {} end_reset_fields;
1651
e8b5fae5 1652 /* Fields after this point are preserved across CPU reset. */
ebda377f 1653
14ce26e7 1654 /* processor features (e.g. for CPUID insn) */
80db491d
JL
1655 /* Minimum cpuid leaf 7 value */
1656 uint32_t cpuid_level_func7;
1657 /* Actual cpuid leaf 7 value */
1658 uint32_t cpuid_min_level_func7;
c39c0edf
EH
1659 /* Minimum level/xlevel/xlevel2, based on CPU model + features */
1660 uint32_t cpuid_min_level, cpuid_min_xlevel, cpuid_min_xlevel2;
1661 /* Maximum level/xlevel/xlevel2 value for auto-assignment: */
1662 uint32_t cpuid_max_level, cpuid_max_xlevel, cpuid_max_xlevel2;
1663 /* Actual level/xlevel/xlevel2 value: */
1664 uint32_t cpuid_level, cpuid_xlevel, cpuid_xlevel2;
14ce26e7
FB
1665 uint32_t cpuid_vendor1;
1666 uint32_t cpuid_vendor2;
1667 uint32_t cpuid_vendor3;
1668 uint32_t cpuid_version;
0514ef2f 1669 FeatureWordArray features;
d4a606b3
EH
1670 /* Features that were explicitly enabled/disabled */
1671 FeatureWordArray user_features;
8d9bfc2b 1672 uint32_t cpuid_model[12];
a9f27ea9
EH
1673 /* Cache information for CPUID. When legacy-cache=on, the cache data
1674 * on each CPUID leaf will be different, because we keep compatibility
1675 * with old QEMU versions.
1676 */
1677 CPUCaches cache_info_cpuid2, cache_info_cpuid4, cache_info_amd;
3b46e624 1678
165d9b82
AL
1679 /* MTRRs */
1680 uint64_t mtrr_fixed[11];
1681 uint64_t mtrr_deftype;
d8b5c67b 1682 MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
165d9b82 1683
7ba1e619 1684 /* For KVM */
f8d926e9 1685 uint32_t mp_state;
fd13f23b 1686 int32_t exception_nr;
0e607a80 1687 int32_t interrupt_injected;
a0fb002c 1688 uint8_t soft_interrupt;
fd13f23b
LA
1689 uint8_t exception_pending;
1690 uint8_t exception_injected;
a0fb002c 1691 uint8_t has_error_code;
fd13f23b
LA
1692 uint8_t exception_has_payload;
1693 uint64_t exception_payload;
c97d6d2c 1694 uint32_t ins_len;
a0fb002c 1695 uint32_t sipi_vector;
b8cc45d6 1696 bool tsc_valid;
06ef227e 1697 int64_t tsc_khz;
36f96c4b 1698 int64_t user_tsc_khz; /* for sanity check only */
73b994f6 1699 uint64_t apic_bus_freq;
5286c366 1700 uint64_t tsc;
5b8063c4
LA
1701#if defined(CONFIG_KVM) || defined(CONFIG_HVF)
1702 void *xsave_buf;
c0198c5f 1703 uint32_t xsave_buf_len;
5b8063c4 1704#endif
ebbfef2f
LA
1705#if defined(CONFIG_KVM)
1706 struct kvm_nested_state *nested_state;
1707#endif
c97d6d2c 1708#if defined(CONFIG_HVF)
577f02b8 1709 HVFX86LazyFlags hvf_lflags;
fe76b09c 1710 void *hvf_mmio_buf;
c97d6d2c 1711#endif
fabacc0f 1712
ac6c4120 1713 uint64_t mcg_cap;
ac6c4120 1714 uint64_t mcg_ctl;
87f8b626 1715 uint64_t mcg_ext_ctl;
ac6c4120 1716 uint64_t mce_banks[MCE_BANKS_DEF*4];
7616f1c2 1717 uint64_t xstate_bv;
5a2d0e57
AJ
1718
1719 /* vmstate */
1720 uint16_t fpus_vmstate;
1721 uint16_t fptag_vmstate;
1722 uint16_t fpregs_format_vmstate;
f1665b21 1723
18cd2c17 1724 uint64_t xss;
65087997 1725 uint32_t umwait;
d362e757
JK
1726
1727 TPRAccess tpr_access_type;
c26ae610
LX
1728
1729 unsigned nr_dies;
2c0262af
FB
1730} CPUX86State;
1731
d71b62a1
EH
1732struct kvm_msrs;
1733
4da6f8d9
PB
1734/**
1735 * X86CPU:
1736 * @env: #CPUX86State
1737 * @migratable: If set, only migratable flags will be accepted when "enforce"
1738 * mode is used, and only migratable flags will be included in the "host"
1739 * CPU model.
1740 *
1741 * An x86 CPU.
1742 */
b36e239e 1743struct ArchCPU {
4da6f8d9
PB
1744 /*< private >*/
1745 CPUState parent_obj;
1746 /*< public >*/
1747
5b146dc7 1748 CPUNegativeOffsetState neg;
4da6f8d9 1749 CPUX86State env;
2a693142 1750 VMChangeStateEntry *vmsentry;
4da6f8d9 1751
4e45aff3
PB
1752 uint64_t ucode_rev;
1753
4f2beda4 1754 uint32_t hyperv_spinlock_attempts;
08856771 1755 char *hyperv_vendor;
9b4cf107 1756 bool hyperv_synic_kvm_only;
2d384d7c 1757 uint64_t hyperv_features;
e48ddcc6 1758 bool hyperv_passthrough;
30d6ff66 1759 OnOffAuto hyperv_no_nonarch_cs;
08856771 1760 uint32_t hyperv_vendor_id[3];
735db465 1761 uint32_t hyperv_interface_id[4];
23eb5d03 1762 uint32_t hyperv_limits[3];
c830015e 1763 uint32_t hyperv_nested[4];
70367f09 1764 bool hyperv_enforce_cpuid;
af7228b8
VK
1765 uint32_t hyperv_ver_id_build;
1766 uint16_t hyperv_ver_id_major;
1767 uint16_t hyperv_ver_id_minor;
1768 uint32_t hyperv_ver_id_sp;
1769 uint8_t hyperv_ver_id_sb;
1770 uint32_t hyperv_ver_id_sn;
2d384d7c 1771
4da6f8d9
PB
1772 bool check_cpuid;
1773 bool enforce_cpuid;
dac1deae
EH
1774 /*
1775 * Force features to be enabled even if the host doesn't support them.
1776 * This is dangerous and should be done only for testing CPUID
1777 * compatibility.
1778 */
1779 bool force_features;
4da6f8d9 1780 bool expose_kvm;
1ce36bfe 1781 bool expose_tcg;
4da6f8d9 1782 bool migratable;
990e0be2 1783 bool migrate_smi_count;
44bd8e53 1784 bool max_features; /* Enable all supported features automatically */
d9c84f19 1785 uint32_t apic_id;
4da6f8d9 1786
9954a158
PDJ
1787 /* Enables publishing of TSC increment and Local APIC bus frequencies to
1788 * the guest OS in CPUID page 0x40000010, the same way that VMWare does. */
1789 bool vmware_cpuid_freq;
1790
4da6f8d9
PB
1791 /* if true the CPUID code directly forward host cache leaves to the guest */
1792 bool cache_info_passthrough;
1793
2266d443
MT
1794 /* if true the CPUID code directly forwards
1795 * host monitor/mwait leaves to the guest */
1796 struct {
1797 uint32_t eax;
1798 uint32_t ebx;
1799 uint32_t ecx;
1800 uint32_t edx;
1801 } mwait;
1802
4da6f8d9 1803 /* Features that were filtered out because of missing host capabilities */
f69ecddb 1804 FeatureWordArray filtered_features;
4da6f8d9
PB
1805
1806 /* Enable PMU CPUID bits. This can't be enabled by default yet because
1807 * it doesn't have ABI stability guarantees, as it passes all PMU CPUID
1808 * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel
1809 * capabilities) directly to the guest.
1810 */
1811 bool enable_pmu;
1812
87f8b626
AR
1813 /* LMCE support can be enabled/disabled via cpu option 'lmce=on/off'. It is
1814 * disabled by default to avoid breaking migration between QEMU with
1815 * different LMCE configurations.
1816 */
1817 bool enable_lmce;
1818
14c985cf
LM
1819 /* Compatibility bits for old machine types.
1820 * If true present virtual l3 cache for VM, the vcpus in the same virtual
1821 * socket share an virtual l3 cache.
1822 */
1823 bool enable_l3_cache;
1824
ab8f992e
BM
1825 /* Compatibility bits for old machine types.
1826 * If true present the old cache topology information
1827 */
1828 bool legacy_cache;
1829
5232d00a
RK
1830 /* Compatibility bits for old machine types: */
1831 bool enable_cpuid_0xb;
1832
c39c0edf
EH
1833 /* Enable auto level-increase for all CPUID leaves */
1834 bool full_cpuid_auto_level;
1835
a7a0da84
MR
1836 /* Only advertise CPUID leaves defined by the vendor */
1837 bool vendor_cpuid_only;
1838
f24c3a79
LK
1839 /* Enable auto level-increase for Intel Processor Trace leave */
1840 bool intel_pt_auto_level;
1841
fcc35e7c
DDAG
1842 /* if true fill the top bits of the MTRR_PHYSMASKn variable range */
1843 bool fill_mtrr_mask;
1844
11f6fee5
DDAG
1845 /* if true override the phys_bits value with a value read from the host */
1846 bool host_phys_bits;
1847
258fe08b
EH
1848 /* if set, limit maximum value for phys_bits when host_phys_bits is true */
1849 uint8_t host_phys_bits_limit;
1850
fc3a1fd7
DDAG
1851 /* Stop SMI delivery for migration compatibility with old machines */
1852 bool kvm_no_smi_migration;
1853
988f7b8b
VK
1854 /* Forcefully disable KVM PV features not exposed in guest CPUIDs */
1855 bool kvm_pv_enforce_cpuid;
1856
af45907a
DDAG
1857 /* Number of physical address bits supported */
1858 uint32_t phys_bits;
1859
4da6f8d9
PB
1860 /* in order to simplify APIC support, we leave this pointer to the
1861 user */
1862 struct DeviceState *apic_state;
1863 struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram;
1864 Notifier machine_done;
d71b62a1
EH
1865
1866 struct kvm_msrs *kvm_msr_buf;
d89c2b8b 1867
15f8b142 1868 int32_t node_id; /* NUMA node this CPU belongs to */
d89c2b8b 1869 int32_t socket_id;
176d2cda 1870 int32_t die_id;
d89c2b8b
IM
1871 int32_t core_id;
1872 int32_t thread_id;
6c69dfb6
GA
1873
1874 int32_t hv_max_vps;
4da6f8d9
PB
1875};
1876
4da6f8d9
PB
1877
1878#ifndef CONFIG_USER_ONLY
ac701a4f 1879extern const VMStateDescription vmstate_x86_cpu;
4da6f8d9
PB
1880#endif
1881
92d5f1a4 1882int x86_cpu_pending_interrupt(CPUState *cs, int interrupt_request);
4da6f8d9
PB
1883
1884int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
1885 int cpuid, void *opaque);
1886int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
1887 int cpuid, void *opaque);
1888int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1889 void *opaque);
1890int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1891 void *opaque);
1892
1893void x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
1894 Error **errp);
1895
90c84c56 1896void x86_cpu_dump_state(CPUState *cs, FILE *f, int flags);
4da6f8d9 1897
56f99750
DP
1898hwaddr x86_cpu_get_phys_page_attrs_debug(CPUState *cpu, vaddr addr,
1899 MemTxAttrs *attrs);
4da6f8d9 1900
a010bdbe 1901int x86_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg);
4da6f8d9
PB
1902int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
1903
0442428a 1904void x86_cpu_list(void);
317ac620 1905int cpu_x86_support_mca_broadcast(CPUX86State *env);
b5ec5ce0 1906
76d0042b 1907#ifndef CONFIG_USER_ONLY
d720b93d 1908int cpu_get_pic_interrupt(CPUX86State *s);
7ce08865 1909
2ee73ac3 1910/* MSDOS compatibility mode FPU exception support */
6f529b75 1911void x86_register_ferr_irq(qemu_irq irq);
83a3d9c7 1912void fpu_check_raise_ferr_irq(CPUX86State *s);
bf13bfab 1913void cpu_set_ignne(void);
83a3d9c7 1914void cpu_clear_ignne(void);
7ce08865 1915#endif
83a3d9c7 1916
5e76d84e
PB
1917/* mpx_helper.c */
1918void cpu_sync_bndcs_hflags(CPUX86State *env);
2c0262af
FB
1919
1920/* this function must always be used to load data in the segment
1921 cache: it synchronizes the hflags with the segment cache values */
5fafdf24 1922static inline void cpu_x86_load_seg_cache(CPUX86State *env,
c117e5b1 1923 X86Seg seg_reg, unsigned int selector,
8988ae89 1924 target_ulong base,
5fafdf24 1925 unsigned int limit,
2c0262af
FB
1926 unsigned int flags)
1927{
1928 SegmentCache *sc;
1929 unsigned int new_hflags;
3b46e624 1930
2c0262af
FB
1931 sc = &env->segs[seg_reg];
1932 sc->selector = selector;
1933 sc->base = base;
1934 sc->limit = limit;
1935 sc->flags = flags;
1936
1937 /* update the hidden flags */
14ce26e7
FB
1938 {
1939 if (seg_reg == R_CS) {
1940#ifdef TARGET_X86_64
1941 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
1942 /* long mode */
1943 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1944 env->hflags &= ~(HF_ADDSEG_MASK);
5fafdf24 1945 } else
14ce26e7
FB
1946#endif
1947 {
1948 /* legacy / compatibility case */
1949 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
1950 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
1951 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
1952 new_hflags;
1953 }
7125c937
PB
1954 }
1955 if (seg_reg == R_SS) {
1956 int cpl = (flags >> DESC_DPL_SHIFT) & 3;
7848c8d1
KC
1957#if HF_CPL_MASK != 3
1958#error HF_CPL_MASK is hardcoded
1959#endif
1960 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
5e76d84e
PB
1961 /* Possibly switch between BNDCFGS and BNDCFGU */
1962 cpu_sync_bndcs_hflags(env);
14ce26e7
FB
1963 }
1964 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
1965 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
1966 if (env->hflags & HF_CS64_MASK) {
1967 /* zero base assumed for DS, ES and SS in long mode */
5fafdf24 1968 } else if (!(env->cr[0] & CR0_PE_MASK) ||
735a8fd3
FB
1969 (env->eflags & VM_MASK) ||
1970 !(env->hflags & HF_CS32_MASK)) {
14ce26e7
FB
1971 /* XXX: try to avoid this test. The problem comes from the
1972 fact that is real mode or vm86 mode we only modify the
1973 'base' and 'selector' fields of the segment cache to go
1974 faster. A solution may be to force addseg to one in
1975 translate-i386.c. */
1976 new_hflags |= HF_ADDSEG_MASK;
1977 } else {
5fafdf24 1978 new_hflags |= ((env->segs[R_DS].base |
735a8fd3 1979 env->segs[R_ES].base |
5fafdf24 1980 env->segs[R_SS].base) != 0) <<
14ce26e7
FB
1981 HF_ADDSEG_SHIFT;
1982 }
5fafdf24 1983 env->hflags = (env->hflags &
14ce26e7 1984 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
2c0262af 1985 }
2c0262af
FB
1986}
1987
e9f9d6b1 1988static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
e6a33e45 1989 uint8_t sipi_vector)
0e26b7b8 1990{
259186a7 1991 CPUState *cs = CPU(cpu);
e9f9d6b1
AF
1992 CPUX86State *env = &cpu->env;
1993
0e26b7b8
BS
1994 env->eip = 0;
1995 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
1996 sipi_vector << 12,
1997 env->segs[R_CS].limit,
1998 env->segs[R_CS].flags);
259186a7 1999 cs->halted = 0;
0e26b7b8
BS
2000}
2001
84273177
JK
2002int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
2003 target_ulong *base, unsigned int *limit,
2004 unsigned int *flags);
2005
d9957a8b 2006/* op_helper.c */
1f1af9fd 2007/* used for debug or cpu save/restore */
1f1af9fd 2008
d9957a8b 2009/* cpu-exec.c */
2c0262af
FB
2010/* the following helpers are only usable in user mode simulation as
2011 they can trigger unexpected exceptions */
c117e5b1 2012void cpu_x86_load_seg(CPUX86State *s, X86Seg seg_reg, int selector);
6f12a2a6
FB
2013void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
2014void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
1c1df019
PK
2015void cpu_x86_fxsave(CPUX86State *s, target_ulong ptr);
2016void cpu_x86_fxrstor(CPUX86State *s, target_ulong ptr);
2c0262af 2017
f4f1110e 2018/* cpu.c */
f5cc5a5c
CF
2019void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1,
2020 uint32_t vendor2, uint32_t vendor3);
2021typedef struct PropValue {
2022 const char *prop, *value;
2023} PropValue;
2024void x86_cpu_apply_props(X86CPU *cpu, PropValue *props);
2025
97afb47e
LL
2026uint32_t cpu_x86_virtual_addr_width(CPUX86State *env);
2027
f5cc5a5c 2028/* cpu.c other functions (cpuid) */
c6dc6f63
AP
2029void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
2030 uint32_t *eax, uint32_t *ebx,
2031 uint32_t *ecx, uint32_t *edx);
0e26b7b8 2032void cpu_clear_apic_feature(CPUX86State *env);
bb44e0d1
JK
2033void host_cpuid(uint32_t function, uint32_t count,
2034 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
c6dc6f63 2035
d9957a8b 2036/* helper.c */
cc36a7a2 2037void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
2c0262af 2038
b216aa6c 2039#ifndef CONFIG_USER_ONLY
f8c45c65
PB
2040static inline int x86_asidx_from_attrs(CPUState *cs, MemTxAttrs attrs)
2041{
2042 return !!attrs.secure;
2043}
2044
2045static inline AddressSpace *cpu_addressspace(CPUState *cs, MemTxAttrs attrs)
2046{
2047 return cpu_get_address_space(cs, cpu_asidx_from_attrs(cs, attrs));
2048}
2049
63087289
CF
2050/*
2051 * load efer and update the corresponding hflags. XXX: do consistency
2052 * checks with cpuid bits?
2053 */
2054void cpu_load_efer(CPUX86State *env, uint64_t val);
b216aa6c
PB
2055uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr);
2056uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr);
2057uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr);
2058uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr);
2059void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val);
2060void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val);
2061void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val);
2062void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val);
2063void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val);
2064#endif
2065
d9957a8b
BS
2066/* will be suppressed */
2067void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
2068void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
2069void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
93d00d0f 2070void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7);
d9957a8b 2071
d9957a8b 2072/* hw/pc.c */
d9957a8b 2073uint64_t cpu_get_tsc(CPUX86State *env);
6fd805e1 2074
311ca98d
IM
2075#define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU
2076#define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX)
0dacec87 2077#define CPU_RESOLVING_TYPE TYPE_X86_CPU
311ca98d
IM
2078
2079#ifdef TARGET_X86_64
2080#define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu64")
2081#else
2082#define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu32")
2083#endif
2084
e916cbf8 2085#define cpu_list x86_cpu_list
9467d44c 2086
6ebbf390 2087/* MMU modes definitions */
8a201bd4 2088#define MMU_KSMAP_IDX 0
a9321a4d 2089#define MMU_USER_IDX 1
43773ed3 2090#define MMU_KNOSMAP_IDX 2
97ed5ccd 2091static inline int cpu_mmu_index(CPUX86State *env, bool ifetch)
6ebbf390 2092{
a9321a4d 2093 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
f57584dc 2094 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
8a201bd4
PB
2095 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
2096}
2097
2098static inline int cpu_mmu_index_kernel(CPUX86State *env)
2099{
2100 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
2101 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
2102 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
6ebbf390
JM
2103}
2104
988c3eb0
RH
2105#define CC_DST (env->cc_dst)
2106#define CC_SRC (env->cc_src)
2107#define CC_SRC2 (env->cc_src2)
2108#define CC_OP (env->cc_op)
f081c76c 2109
022c62cb 2110#include "exec/cpu-all.h"
0573fbfc
TS
2111#include "svm.h"
2112
0e26b7b8 2113#if !defined(CONFIG_USER_ONLY)
0d09e41a 2114#include "hw/i386/apic.h"
0e26b7b8
BS
2115#endif
2116
317ac620 2117static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
89fee74a 2118 target_ulong *cs_base, uint32_t *flags)
6b917547
AL
2119{
2120 *cs_base = env->segs[R_CS].base;
2121 *pc = *cs_base + env->eip;
a2397807 2122 *flags = env->hflags |
a9321a4d 2123 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
6b917547
AL
2124}
2125
232fc23b
AF
2126void do_cpu_init(X86CPU *cpu);
2127void do_cpu_sipi(X86CPU *cpu);
2fa11da0 2128
747461c7
JK
2129#define MCE_INJECT_BROADCAST 1
2130#define MCE_INJECT_UNCOND_AO 2
2131
8c5cf3b6 2132void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
316378e4 2133 uint64_t status, uint64_t mcg_status, uint64_t addr,
747461c7 2134 uint64_t misc, int flags);
2fa11da0 2135
5918fffb
BS
2136uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
2137
2138static inline uint32_t cpu_compute_eflags(CPUX86State *env)
2139{
79c664f6
YZ
2140 uint32_t eflags = env->eflags;
2141 if (tcg_enabled()) {
2142 eflags |= cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
2143 }
2144 return eflags;
5918fffb
BS
2145}
2146
f794aa4a
PB
2147static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env)
2148{
2149 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 });
2150}
2151
c8bc83a4
PB
2152static inline int32_t x86_get_a20_mask(CPUX86State *env)
2153{
2154 if (env->hflags & HF_SMM_MASK) {
2155 return -1;
2156 } else {
2157 return env->a20_mask;
2158 }
2159}
2160
18ab37ba
LA
2161static inline bool cpu_has_vmx(CPUX86State *env)
2162{
2163 return env->features[FEAT_1_ECX] & CPUID_EXT_VMX;
2164}
2165
b16c0e20
PB
2166static inline bool cpu_has_svm(CPUX86State *env)
2167{
2168 return env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM;
2169}
2170
79a197ab
LA
2171/*
2172 * In order for a vCPU to enter VMX operation it must have CR4.VMXE set.
2173 * Since it was set, CR4.VMXE must remain set as long as vCPU is in
2174 * VMX operation. This is because CR4.VMXE is one of the bits set
2175 * in MSR_IA32_VMX_CR4_FIXED1.
2176 *
2177 * There is one exception to above statement when vCPU enters SMM mode.
2178 * When a vCPU enters SMM mode, it temporarily exit VMX operation and
2179 * may also reset CR4.VMXE during execution in SMM mode.
2180 * When vCPU exits SMM mode, vCPU state is restored to be in VMX operation
2181 * and CR4.VMXE is restored to it's original value of being set.
2182 *
2183 * Therefore, when vCPU is not in SMM mode, we can infer whether
2184 * VMX is being used by examining CR4.VMXE. Otherwise, we cannot
2185 * know for certain.
2186 */
2187static inline bool cpu_vmx_maybe_enabled(CPUX86State *env)
2188{
2189 return cpu_has_vmx(env) &&
2190 ((env->cr[4] & CR4_VMXE_MASK) || (env->hflags & HF_SMM_MASK));
2191}
2192
616a89ea
PB
2193/* excp_helper.c */
2194int get_pg_mode(CPUX86State *env);
2195
4e47e39a 2196/* fpu_helper.c */
1d8ad165
YZ
2197void update_fp_status(CPUX86State *env);
2198void update_mxcsr_status(CPUX86State *env);
418b0f93 2199void update_mxcsr_from_sse_status(CPUX86State *env);
1d8ad165
YZ
2200
2201static inline void cpu_set_mxcsr(CPUX86State *env, uint32_t mxcsr)
2202{
2203 env->mxcsr = mxcsr;
2204 if (tcg_enabled()) {
2205 update_mxcsr_status(env);
2206 }
2207}
2208
2209static inline void cpu_set_fpuc(CPUX86State *env, uint16_t fpuc)
2210{
2211 env->fpuc = fpuc;
2212 if (tcg_enabled()) {
2213 update_fp_status(env);
2214 }
2215}
4e47e39a 2216
677ef623
FK
2217/* mem_helper.c */
2218void helper_lock_init(void);
2219
6bada5e8 2220/* svm_helper.c */
27bd3216
RH
2221#ifdef CONFIG_USER_ONLY
2222static inline void
2223cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
2224 uint64_t param, uintptr_t retaddr)
2225{ /* no-op */ }
813c6459
LL
2226static inline bool
2227cpu_svm_has_intercept(CPUX86State *env, uint32_t type)
2228{ return false; }
27bd3216 2229#else
6bada5e8 2230void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
65c9d60a 2231 uint64_t param, uintptr_t retaddr);
813c6459 2232bool cpu_svm_has_intercept(CPUX86State *env, uint32_t type);
27bd3216
RH
2233#endif
2234
d613f8cc 2235/* apic.c */
317ac620 2236void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
d613f8cc
PB
2237void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip,
2238 TPRAccess access);
2239
dcafd1ef
EH
2240/* Special values for X86CPUVersion: */
2241
2242/* Resolve to latest CPU version */
2243#define CPU_VERSION_LATEST -1
2244
0788a56b
EH
2245/*
2246 * Resolve to version defined by current machine type.
2247 * See x86_cpu_set_default_version()
2248 */
2249#define CPU_VERSION_AUTO -2
2250
dcafd1ef
EH
2251/* Don't resolve to any versioned CPU models, like old QEMU versions */
2252#define CPU_VERSION_LEGACY 0
2253
2254typedef int X86CPUVersion;
2255
0788a56b
EH
2256/*
2257 * Set default CPU model version for CPU models having
2258 * version == CPU_VERSION_AUTO.
2259 */
2260void x86_cpu_set_default_version(X86CPUVersion version);
2261
dab86234 2262#define APIC_DEFAULT_ADDRESS 0xfee00000
baaeda08 2263#define APIC_SPACE_SIZE 0x100000
dab86234 2264
0c36af8c 2265/* cpu-dump.c */
d3fd9e4b 2266void x86_cpu_dump_local_apic_state(CPUState *cs, int flags);
1f871d49 2267
d613f8cc
PB
2268/* cpu.c */
2269bool cpu_is_bsp(X86CPU *cpu);
2270
c0198c5f
DE
2271void x86_cpu_xrstor_all_areas(X86CPU *cpu, const void *buf, uint32_t buflen);
2272void x86_cpu_xsave_all_areas(X86CPU *cpu, void *buf, uint32_t buflen);
35b1b927
TW
2273void x86_update_hflags(CPUX86State* env);
2274
2d384d7c
VK
2275static inline bool hyperv_feat_enabled(X86CPU *cpu, int feat)
2276{
2277 return !!(cpu->hyperv_features & BIT(feat));
2278}
2279
213ff024
LL
2280static inline uint64_t cr4_reserved_bits(CPUX86State *env)
2281{
2282 uint64_t reserved_bits = CR4_RESERVED_MASK;
2283 if (!env->features[FEAT_XSAVE]) {
2284 reserved_bits |= CR4_OSXSAVE_MASK;
2285 }
2286 if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_SMEP)) {
2287 reserved_bits |= CR4_SMEP_MASK;
2288 }
2289 if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_SMAP)) {
2290 reserved_bits |= CR4_SMAP_MASK;
2291 }
2292 if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_FSGSBASE)) {
2293 reserved_bits |= CR4_FSGSBASE_MASK;
2294 }
2295 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_PKU)) {
2296 reserved_bits |= CR4_PKE_MASK;
2297 }
2298 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_LA57)) {
2299 reserved_bits |= CR4_LA57_MASK;
2300 }
2301 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_UMIP)) {
2302 reserved_bits |= CR4_UMIP_MASK;
2303 }
2304 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_PKS)) {
2305 reserved_bits |= CR4_PKS_MASK;
2306 }
2307 return reserved_bits;
2308}
2309
7760bb06
LL
2310static inline bool ctl_has_irq(CPUX86State *env)
2311{
2312 uint32_t int_prio;
2313 uint32_t tpr;
2314
2315 int_prio = (env->int_ctl & V_INTR_PRIO_MASK) >> V_INTR_PRIO_SHIFT;
2316 tpr = env->int_ctl & V_TPR_MASK;
2317
2318 if (env->int_ctl & V_IGN_TPR_MASK) {
2319 return (env->int_ctl & V_IRQ_MASK);
2320 }
2321
2322 return (env->int_ctl & V_IRQ_MASK) && (int_prio >= tpr);
2323}
2324
52fb8ad3
LL
2325hwaddr get_hphys(CPUState *cs, hwaddr gphys, MMUAccessType access_type,
2326 int *prot);
b26491b4
RH
2327#if defined(TARGET_X86_64) && \
2328 defined(CONFIG_USER_ONLY) && \
2329 defined(CONFIG_LINUX)
2330# define TARGET_VSYSCALL_PAGE (UINT64_C(-10) << 20)
2331#endif
2332
07f5a258 2333#endif /* I386_CPU_H */