]> git.proxmox.com Git - mirror_qemu.git/blame - target/i386/cpu.h
i386/kvm: fix a use-after-free when vcpu plug/unplug
[mirror_qemu.git] / target / i386 / cpu.h
CommitLineData
2c0262af
FB
1/*
2 * i386 virtual CPU header
5fafdf24 3 *
2c0262af
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
2c0262af 18 */
07f5a258
MA
19
20#ifndef I386_CPU_H
21#define I386_CPU_H
2c0262af 22
14a48c1d 23#include "sysemu/tcg.h"
4da6f8d9 24#include "cpu-qom.h"
5e953812 25#include "hyperv-proto.h"
c97d6d2c 26#include "exec/cpu-defs.h"
30d6ff66 27#include "qapi/qapi-types-common.h"
c97d6d2c 28
72c1701f
AB
29/* The x86 has a strong memory model with some store-after-load re-ordering */
30#define TCG_GUEST_DEFAULT_MO (TCG_MO_ALL & ~TCG_MO_ST_LD)
31
e24fd076
DG
32#define KVM_HAVE_MCE_INJECTION 1
33
5b9efc39
PD
34/* Maximum instruction code size */
35#define TARGET_MAX_INSN_SIZE 16
36
d720b93d
FB
37/* support for self modifying code even if the modified instruction is
38 close to the modifying instruction */
39#define TARGET_HAS_PRECISE_SMC
40
9042c0e2 41#ifdef TARGET_X86_64
a5e8788f 42#define I386_ELF_MACHINE EM_X86_64
4ab23a91 43#define ELF_MACHINE_UNAME "x86_64"
9042c0e2 44#else
a5e8788f 45#define I386_ELF_MACHINE EM_386
4ab23a91 46#define ELF_MACHINE_UNAME "i686"
9042c0e2
TS
47#endif
48
6701d81d
PB
49enum {
50 R_EAX = 0,
51 R_ECX = 1,
52 R_EDX = 2,
53 R_EBX = 3,
54 R_ESP = 4,
55 R_EBP = 5,
56 R_ESI = 6,
57 R_EDI = 7,
58 R_R8 = 8,
59 R_R9 = 9,
60 R_R10 = 10,
61 R_R11 = 11,
62 R_R12 = 12,
63 R_R13 = 13,
64 R_R14 = 14,
65 R_R15 = 15,
2c0262af 66
6701d81d
PB
67 R_AL = 0,
68 R_CL = 1,
69 R_DL = 2,
70 R_BL = 3,
71 R_AH = 4,
72 R_CH = 5,
73 R_DH = 6,
74 R_BH = 7,
75};
2c0262af 76
6701d81d
PB
77typedef enum X86Seg {
78 R_ES = 0,
79 R_CS = 1,
80 R_SS = 2,
81 R_DS = 3,
82 R_FS = 4,
83 R_GS = 5,
84 R_LDTR = 6,
85 R_TR = 7,
86} X86Seg;
2c0262af
FB
87
88/* segment descriptor fields */
c97d6d2c
SAGDR
89#define DESC_G_SHIFT 23
90#define DESC_G_MASK (1 << DESC_G_SHIFT)
2c0262af
FB
91#define DESC_B_SHIFT 22
92#define DESC_B_MASK (1 << DESC_B_SHIFT)
14ce26e7
FB
93#define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
94#define DESC_L_MASK (1 << DESC_L_SHIFT)
c97d6d2c
SAGDR
95#define DESC_AVL_SHIFT 20
96#define DESC_AVL_MASK (1 << DESC_AVL_SHIFT)
97#define DESC_P_SHIFT 15
98#define DESC_P_MASK (1 << DESC_P_SHIFT)
2c0262af 99#define DESC_DPL_SHIFT 13
a3867ed2 100#define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
c97d6d2c
SAGDR
101#define DESC_S_SHIFT 12
102#define DESC_S_MASK (1 << DESC_S_SHIFT)
2c0262af 103#define DESC_TYPE_SHIFT 8
a3867ed2 104#define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
2c0262af
FB
105#define DESC_A_MASK (1 << 8)
106
e670b89e
FB
107#define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
108#define DESC_C_MASK (1 << 10) /* code: conforming */
109#define DESC_R_MASK (1 << 9) /* code: readable */
2c0262af 110
e670b89e
FB
111#define DESC_E_MASK (1 << 10) /* data: expansion direction */
112#define DESC_W_MASK (1 << 9) /* data: writable */
113
114#define DESC_TSS_BUSY_MASK (1 << 9)
2c0262af
FB
115
116/* eflags masks */
e4a09c96
PB
117#define CC_C 0x0001
118#define CC_P 0x0004
119#define CC_A 0x0010
120#define CC_Z 0x0040
2c0262af
FB
121#define CC_S 0x0080
122#define CC_O 0x0800
123
124#define TF_SHIFT 8
125#define IOPL_SHIFT 12
126#define VM_SHIFT 17
127
e4a09c96
PB
128#define TF_MASK 0x00000100
129#define IF_MASK 0x00000200
130#define DF_MASK 0x00000400
131#define IOPL_MASK 0x00003000
132#define NT_MASK 0x00004000
133#define RF_MASK 0x00010000
134#define VM_MASK 0x00020000
135#define AC_MASK 0x00040000
2c0262af
FB
136#define VIF_MASK 0x00080000
137#define VIP_MASK 0x00100000
138#define ID_MASK 0x00200000
139
aa1f17c1 140/* hidden flags - used internally by qemu to represent additional cpu
7848c8d1
KC
141 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
142 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
143 positions to ease oring with eflags. */
2c0262af
FB
144/* current cpl */
145#define HF_CPL_SHIFT 0
2c0262af
FB
146/* true if hardware interrupts must be disabled for next instruction */
147#define HF_INHIBIT_IRQ_SHIFT 3
148/* 16 or 32 segments */
149#define HF_CS32_SHIFT 4
150#define HF_SS32_SHIFT 5
dc196a57 151/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
2c0262af 152#define HF_ADDSEG_SHIFT 6
65262d57
FB
153/* copy of CR0.PE (protected mode) */
154#define HF_PE_SHIFT 7
155#define HF_TF_SHIFT 8 /* must be same as eflags */
7eee2a50
FB
156#define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
157#define HF_EM_SHIFT 10
158#define HF_TS_SHIFT 11
65262d57 159#define HF_IOPL_SHIFT 12 /* must be same as eflags */
14ce26e7
FB
160#define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
161#define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
a2397807 162#define HF_RF_SHIFT 16 /* must be same as eflags */
65262d57 163#define HF_VM_SHIFT 17 /* must be same as eflags */
a9321a4d 164#define HF_AC_SHIFT 18 /* must be same as eflags */
3b21e03e 165#define HF_SMM_SHIFT 19 /* CPU in SMM mode */
db620f46 166#define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
f8dc4c64 167#define HF_GUEST_SHIFT 21 /* SVM intercepts are active */
a2397807 168#define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
a9321a4d 169#define HF_SMAP_SHIFT 23 /* CR4.SMAP */
5223a942 170#define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */
f4f1110e
RH
171#define HF_MPX_EN_SHIFT 25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */
172#define HF_MPX_IU_SHIFT 26 /* BND registers in-use */
2c0262af
FB
173
174#define HF_CPL_MASK (3 << HF_CPL_SHIFT)
2c0262af
FB
175#define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
176#define HF_CS32_MASK (1 << HF_CS32_SHIFT)
177#define HF_SS32_MASK (1 << HF_SS32_SHIFT)
178#define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
65262d57 179#define HF_PE_MASK (1 << HF_PE_SHIFT)
58fe2f10 180#define HF_TF_MASK (1 << HF_TF_SHIFT)
7eee2a50
FB
181#define HF_MP_MASK (1 << HF_MP_SHIFT)
182#define HF_EM_MASK (1 << HF_EM_SHIFT)
183#define HF_TS_MASK (1 << HF_TS_SHIFT)
0650f1ab 184#define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
14ce26e7
FB
185#define HF_LMA_MASK (1 << HF_LMA_SHIFT)
186#define HF_CS64_MASK (1 << HF_CS64_SHIFT)
a2397807 187#define HF_RF_MASK (1 << HF_RF_SHIFT)
0650f1ab 188#define HF_VM_MASK (1 << HF_VM_SHIFT)
a9321a4d 189#define HF_AC_MASK (1 << HF_AC_SHIFT)
3b21e03e 190#define HF_SMM_MASK (1 << HF_SMM_SHIFT)
872929aa 191#define HF_SVME_MASK (1 << HF_SVME_SHIFT)
f8dc4c64 192#define HF_GUEST_MASK (1 << HF_GUEST_SHIFT)
a2397807 193#define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
a9321a4d 194#define HF_SMAP_MASK (1 << HF_SMAP_SHIFT)
5223a942 195#define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT)
f4f1110e
RH
196#define HF_MPX_EN_MASK (1 << HF_MPX_EN_SHIFT)
197#define HF_MPX_IU_MASK (1 << HF_MPX_IU_SHIFT)
2c0262af 198
db620f46
FB
199/* hflags2 */
200
9982f74b
PB
201#define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
202#define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
203#define HF2_NMI_SHIFT 2 /* CPU serving NMI */
204#define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
205#define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */
f4f1110e 206#define HF2_MPX_PR_SHIFT 5 /* BNDCFGx.BNDPRESERVE */
fe441054 207#define HF2_NPT_SHIFT 6 /* Nested Paging enabled */
bf13bfab 208#define HF2_IGNNE_SHIFT 7 /* Ignore CR0.NE=0 */
9982f74b
PB
209
210#define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
211#define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
212#define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
213#define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
214#define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT)
f4f1110e 215#define HF2_MPX_PR_MASK (1 << HF2_MPX_PR_SHIFT)
fe441054 216#define HF2_NPT_MASK (1 << HF2_NPT_SHIFT)
bf13bfab 217#define HF2_IGNNE_MASK (1 << HF2_IGNNE_SHIFT)
db620f46 218
0650f1ab
AL
219#define CR0_PE_SHIFT 0
220#define CR0_MP_SHIFT 1
221
2cd49cbf
PM
222#define CR0_PE_MASK (1U << 0)
223#define CR0_MP_MASK (1U << 1)
224#define CR0_EM_MASK (1U << 2)
225#define CR0_TS_MASK (1U << 3)
226#define CR0_ET_MASK (1U << 4)
227#define CR0_NE_MASK (1U << 5)
228#define CR0_WP_MASK (1U << 16)
229#define CR0_AM_MASK (1U << 18)
230#define CR0_PG_MASK (1U << 31)
231
232#define CR4_VME_MASK (1U << 0)
233#define CR4_PVI_MASK (1U << 1)
234#define CR4_TSD_MASK (1U << 2)
235#define CR4_DE_MASK (1U << 3)
236#define CR4_PSE_MASK (1U << 4)
237#define CR4_PAE_MASK (1U << 5)
238#define CR4_MCE_MASK (1U << 6)
239#define CR4_PGE_MASK (1U << 7)
240#define CR4_PCE_MASK (1U << 8)
0650f1ab 241#define CR4_OSFXSR_SHIFT 9
2cd49cbf
PM
242#define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
243#define CR4_OSXMMEXCPT_MASK (1U << 10)
6c7c3c21 244#define CR4_LA57_MASK (1U << 12)
2cd49cbf
PM
245#define CR4_VMXE_MASK (1U << 13)
246#define CR4_SMXE_MASK (1U << 14)
247#define CR4_FSGSBASE_MASK (1U << 16)
248#define CR4_PCIDE_MASK (1U << 17)
249#define CR4_OSXSAVE_MASK (1U << 18)
250#define CR4_SMEP_MASK (1U << 20)
251#define CR4_SMAP_MASK (1U << 21)
0f70ed47 252#define CR4_PKE_MASK (1U << 22)
2c0262af 253
01df040b
AL
254#define DR6_BD (1 << 13)
255#define DR6_BS (1 << 14)
256#define DR6_BT (1 << 15)
257#define DR6_FIXED_1 0xffff0ff0
258
259#define DR7_GD (1 << 13)
260#define DR7_TYPE_SHIFT 16
261#define DR7_LEN_SHIFT 18
262#define DR7_FIXED_1 0x00000400
93d00d0f 263#define DR7_GLOBAL_BP_MASK 0xaa
428065ce
LG
264#define DR7_LOCAL_BP_MASK 0x55
265#define DR7_MAX_BP 4
266#define DR7_TYPE_BP_INST 0x0
267#define DR7_TYPE_DATA_WR 0x1
268#define DR7_TYPE_IO_RW 0x2
269#define DR7_TYPE_DATA_RW 0x3
01df040b 270
e4a09c96
PB
271#define PG_PRESENT_BIT 0
272#define PG_RW_BIT 1
273#define PG_USER_BIT 2
274#define PG_PWT_BIT 3
275#define PG_PCD_BIT 4
276#define PG_ACCESSED_BIT 5
277#define PG_DIRTY_BIT 6
278#define PG_PSE_BIT 7
279#define PG_GLOBAL_BIT 8
eaad03e4 280#define PG_PSE_PAT_BIT 12
0f70ed47 281#define PG_PKRU_BIT 59
e4a09c96 282#define PG_NX_BIT 63
2c0262af
FB
283
284#define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
e4a09c96
PB
285#define PG_RW_MASK (1 << PG_RW_BIT)
286#define PG_USER_MASK (1 << PG_USER_BIT)
287#define PG_PWT_MASK (1 << PG_PWT_BIT)
288#define PG_PCD_MASK (1 << PG_PCD_BIT)
2c0262af 289#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
e4a09c96
PB
290#define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
291#define PG_PSE_MASK (1 << PG_PSE_BIT)
292#define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
eaad03e4 293#define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT)
e8f6d00c
PB
294#define PG_ADDRESS_MASK 0x000ffffffffff000LL
295#define PG_HI_RSVD_MASK (PG_ADDRESS_MASK & ~PHYS_ADDR_MASK)
3f2cbf0d 296#define PG_HI_USER_MASK 0x7ff0000000000000LL
0f70ed47
PB
297#define PG_PKRU_MASK (15ULL << PG_PKRU_BIT)
298#define PG_NX_MASK (1ULL << PG_NX_BIT)
2c0262af
FB
299
300#define PG_ERROR_W_BIT 1
301
302#define PG_ERROR_P_MASK 0x01
303#define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
304#define PG_ERROR_U_MASK 0x04
305#define PG_ERROR_RSVD_MASK 0x08
5cf38396 306#define PG_ERROR_I_D_MASK 0x10
0f70ed47 307#define PG_ERROR_PK_MASK 0x20
2c0262af 308
e4a09c96
PB
309#define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
310#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
87f8b626 311#define MCG_LMCE_P (1ULL<<27) /* Local Machine Check Supported */
79c4f6b0 312
e4a09c96
PB
313#define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
314#define MCE_BANKS_DEF 10
79c4f6b0 315
2590f15b
EH
316#define MCG_CAP_BANKS_MASK 0xff
317
e4a09c96
PB
318#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
319#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
320#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
87f8b626
AR
321#define MCG_STATUS_LMCE (1ULL<<3) /* Local MCE signaled */
322
323#define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Local MCE enabled */
79c4f6b0 324
e4a09c96
PB
325#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
326#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
327#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
328#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
329#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
330#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
331#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
332#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
333#define MCI_STATUS_AR (1ULL<<55) /* Action required */
c0532a76
MT
334
335/* MISC register defines */
e4a09c96
PB
336#define MCM_ADDR_SEGOFF 0 /* segment offset */
337#define MCM_ADDR_LINEAR 1 /* linear address */
338#define MCM_ADDR_PHYS 2 /* physical address */
339#define MCM_ADDR_MEM 3 /* memory address */
340#define MCM_ADDR_GENERIC 7 /* generic */
79c4f6b0 341
0650f1ab 342#define MSR_IA32_TSC 0x10
2c0262af
FB
343#define MSR_IA32_APICBASE 0x1b
344#define MSR_IA32_APICBASE_BSP (1<<8)
345#define MSR_IA32_APICBASE_ENABLE (1<<11)
33d7a288 346#define MSR_IA32_APICBASE_EXTD (1 << 10)
458cf469 347#define MSR_IA32_APICBASE_BASE (0xfffffU<<12)
0779caeb 348#define MSR_IA32_FEATURE_CONTROL 0x0000003a
f28558d3 349#define MSR_TSC_ADJUST 0x0000003b
a33a2cfe 350#define MSR_IA32_SPEC_CTRL 0x48
cfeea0c0 351#define MSR_VIRT_SSBD 0xc001011f
8c80c99f 352#define MSR_IA32_PRED_CMD 0x49
4e45aff3 353#define MSR_IA32_UCODE_REV 0x8b
597360c0 354#define MSR_IA32_CORE_CAPABILITY 0xcf
2a9758c5 355
8c80c99f 356#define MSR_IA32_ARCH_CAPABILITIES 0x10a
2a9758c5
PB
357#define ARCH_CAP_TSX_CTRL_MSR (1<<7)
358
359#define MSR_IA32_TSX_CTRL 0x122
aa82ba54 360#define MSR_IA32_TSCDEADLINE 0x6e0
2c0262af 361
217f1b4a
HZ
362#define FEATURE_CONTROL_LOCKED (1<<0)
363#define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
364#define FEATURE_CONTROL_LMCE (1<<20)
365
0d894367
PB
366#define MSR_P6_PERFCTR0 0xc1
367
fc12d72e 368#define MSR_IA32_SMBASE 0x9e
e13713db 369#define MSR_SMI_COUNT 0x34
e4a09c96
PB
370#define MSR_MTRRcap 0xfe
371#define MSR_MTRRcap_VCNT 8
372#define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
373#define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
dd5e3b17 374
2c0262af
FB
375#define MSR_IA32_SYSENTER_CS 0x174
376#define MSR_IA32_SYSENTER_ESP 0x175
377#define MSR_IA32_SYSENTER_EIP 0x176
378
8f091a59
FB
379#define MSR_MCG_CAP 0x179
380#define MSR_MCG_STATUS 0x17a
381#define MSR_MCG_CTL 0x17b
87f8b626 382#define MSR_MCG_EXT_CTL 0x4d0
8f091a59 383
0d894367
PB
384#define MSR_P6_EVNTSEL0 0x186
385
e737b32a
AZ
386#define MSR_IA32_PERF_STATUS 0x198
387
e4a09c96 388#define MSR_IA32_MISC_ENABLE 0x1a0
21e87c46
AK
389/* Indicates good rep/movs microcode on some processors: */
390#define MSR_IA32_MISC_ENABLE_DEFAULT 1
4cfd7bab 391#define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << 18)
21e87c46 392
e4a09c96
PB
393#define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
394#define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
395
d1ae67f6
AW
396#define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2)
397
e4a09c96
PB
398#define MSR_MTRRfix64K_00000 0x250
399#define MSR_MTRRfix16K_80000 0x258
400#define MSR_MTRRfix16K_A0000 0x259
401#define MSR_MTRRfix4K_C0000 0x268
402#define MSR_MTRRfix4K_C8000 0x269
403#define MSR_MTRRfix4K_D0000 0x26a
404#define MSR_MTRRfix4K_D8000 0x26b
405#define MSR_MTRRfix4K_E0000 0x26c
406#define MSR_MTRRfix4K_E8000 0x26d
407#define MSR_MTRRfix4K_F0000 0x26e
408#define MSR_MTRRfix4K_F8000 0x26f
165d9b82 409
8f091a59
FB
410#define MSR_PAT 0x277
411
e4a09c96 412#define MSR_MTRRdefType 0x2ff
165d9b82 413
0d894367
PB
414#define MSR_CORE_PERF_FIXED_CTR0 0x309
415#define MSR_CORE_PERF_FIXED_CTR1 0x30a
416#define MSR_CORE_PERF_FIXED_CTR2 0x30b
417#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d
418#define MSR_CORE_PERF_GLOBAL_STATUS 0x38e
419#define MSR_CORE_PERF_GLOBAL_CTRL 0x38f
420#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390
165d9b82 421
e4a09c96
PB
422#define MSR_MC0_CTL 0x400
423#define MSR_MC0_STATUS 0x401
424#define MSR_MC0_ADDR 0x402
425#define MSR_MC0_MISC 0x403
79c4f6b0 426
b77146e9
CP
427#define MSR_IA32_RTIT_OUTPUT_BASE 0x560
428#define MSR_IA32_RTIT_OUTPUT_MASK 0x561
429#define MSR_IA32_RTIT_CTL 0x570
430#define MSR_IA32_RTIT_STATUS 0x571
431#define MSR_IA32_RTIT_CR3_MATCH 0x572
432#define MSR_IA32_RTIT_ADDR0_A 0x580
433#define MSR_IA32_RTIT_ADDR0_B 0x581
434#define MSR_IA32_RTIT_ADDR1_A 0x582
435#define MSR_IA32_RTIT_ADDR1_B 0x583
436#define MSR_IA32_RTIT_ADDR2_A 0x584
437#define MSR_IA32_RTIT_ADDR2_B 0x585
438#define MSR_IA32_RTIT_ADDR3_A 0x586
439#define MSR_IA32_RTIT_ADDR3_B 0x587
440#define MAX_RTIT_ADDRS 8
441
14ce26e7
FB
442#define MSR_EFER 0xc0000080
443
444#define MSR_EFER_SCE (1 << 0)
445#define MSR_EFER_LME (1 << 8)
446#define MSR_EFER_LMA (1 << 10)
447#define MSR_EFER_NXE (1 << 11)
872929aa 448#define MSR_EFER_SVME (1 << 12)
14ce26e7
FB
449#define MSR_EFER_FFXSR (1 << 14)
450
451#define MSR_STAR 0xc0000081
452#define MSR_LSTAR 0xc0000082
453#define MSR_CSTAR 0xc0000083
454#define MSR_FMASK 0xc0000084
455#define MSR_FSBASE 0xc0000100
456#define MSR_GSBASE 0xc0000101
457#define MSR_KERNELGSBASE 0xc0000102
1b050077 458#define MSR_TSC_AUX 0xc0000103
14ce26e7 459
0573fbfc
TS
460#define MSR_VM_HSAVE_PA 0xc0010117
461
79e9ebeb 462#define MSR_IA32_BNDCFGS 0x00000d90
18cd2c17 463#define MSR_IA32_XSS 0x00000da0
65087997 464#define MSR_IA32_UMWAIT_CONTROL 0xe1
79e9ebeb 465
704798ad
PB
466#define MSR_IA32_VMX_BASIC 0x00000480
467#define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
468#define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
469#define MSR_IA32_VMX_EXIT_CTLS 0x00000483
470#define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
471#define MSR_IA32_VMX_MISC 0x00000485
472#define MSR_IA32_VMX_CR0_FIXED0 0x00000486
473#define MSR_IA32_VMX_CR0_FIXED1 0x00000487
474#define MSR_IA32_VMX_CR4_FIXED0 0x00000488
475#define MSR_IA32_VMX_CR4_FIXED1 0x00000489
476#define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
477#define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
478#define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
479#define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
480#define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
481#define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
482#define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
483#define MSR_IA32_VMX_VMFUNC 0x00000491
484
cfc3b074
PB
485#define XSTATE_FP_BIT 0
486#define XSTATE_SSE_BIT 1
487#define XSTATE_YMM_BIT 2
488#define XSTATE_BNDREGS_BIT 3
489#define XSTATE_BNDCSR_BIT 4
490#define XSTATE_OPMASK_BIT 5
491#define XSTATE_ZMM_Hi256_BIT 6
492#define XSTATE_Hi16_ZMM_BIT 7
493#define XSTATE_PKRU_BIT 9
494
495#define XSTATE_FP_MASK (1ULL << XSTATE_FP_BIT)
496#define XSTATE_SSE_MASK (1ULL << XSTATE_SSE_BIT)
497#define XSTATE_YMM_MASK (1ULL << XSTATE_YMM_BIT)
498#define XSTATE_BNDREGS_MASK (1ULL << XSTATE_BNDREGS_BIT)
499#define XSTATE_BNDCSR_MASK (1ULL << XSTATE_BNDCSR_BIT)
500#define XSTATE_OPMASK_MASK (1ULL << XSTATE_OPMASK_BIT)
501#define XSTATE_ZMM_Hi256_MASK (1ULL << XSTATE_ZMM_Hi256_BIT)
502#define XSTATE_Hi16_ZMM_MASK (1ULL << XSTATE_Hi16_ZMM_BIT)
503#define XSTATE_PKRU_MASK (1ULL << XSTATE_PKRU_BIT)
c74f41bb 504
5ef57876
EH
505/* CPUID feature words */
506typedef enum FeatureWord {
507 FEAT_1_EDX, /* CPUID[1].EDX */
508 FEAT_1_ECX, /* CPUID[1].ECX */
509 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */
f74eefe0 510 FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */
95ea69fb 511 FEAT_7_0_EDX, /* CPUID[EAX=7,ECX=0].EDX */
80db491d 512 FEAT_7_1_EAX, /* CPUID[EAX=7,ECX=1].EAX */
5ef57876
EH
513 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
514 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
303752a9 515 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
1b3420e1 516 FEAT_8000_0008_EBX, /* CPUID[8000_0008].EBX */
5ef57876
EH
517 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
518 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
be777326 519 FEAT_KVM_HINTS, /* CPUID[4000_0001].EDX */
c35bd19a
EY
520 FEAT_HYPERV_EAX, /* CPUID[4000_0003].EAX */
521 FEAT_HYPERV_EBX, /* CPUID[4000_0003].EBX */
522 FEAT_HYPERV_EDX, /* CPUID[4000_0003].EDX */
a2b107db
VK
523 FEAT_HV_RECOMM_EAX, /* CPUID[4000_0004].EAX */
524 FEAT_HV_NESTED_EAX, /* CPUID[4000_000A].EAX */
5ef57876 525 FEAT_SVM, /* CPUID[8000_000A].EDX */
0bb0b2d2 526 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */
28b8e4d0 527 FEAT_6_EAX, /* CPUID[6].EAX */
96193c22
EH
528 FEAT_XSAVE_COMP_LO, /* CPUID[EAX=0xd,ECX=0].EAX */
529 FEAT_XSAVE_COMP_HI, /* CPUID[EAX=0xd,ECX=0].EDX */
d86f9636 530 FEAT_ARCH_CAPABILITIES,
597360c0 531 FEAT_CORE_CAPABILITY,
20a78b02
PB
532 FEAT_VMX_PROCBASED_CTLS,
533 FEAT_VMX_SECONDARY_CTLS,
534 FEAT_VMX_PINBASED_CTLS,
535 FEAT_VMX_EXIT_CTLS,
536 FEAT_VMX_ENTRY_CTLS,
537 FEAT_VMX_MISC,
538 FEAT_VMX_EPT_VPID_CAPS,
539 FEAT_VMX_BASIC,
540 FEAT_VMX_VMFUNC,
5ef57876
EH
541 FEATURE_WORDS,
542} FeatureWord;
543
ede146c2 544typedef uint64_t FeatureWordArray[FEATURE_WORDS];
5ef57876 545
14ce26e7 546/* cpuid_features bits */
2cd49cbf
PM
547#define CPUID_FP87 (1U << 0)
548#define CPUID_VME (1U << 1)
549#define CPUID_DE (1U << 2)
550#define CPUID_PSE (1U << 3)
551#define CPUID_TSC (1U << 4)
552#define CPUID_MSR (1U << 5)
553#define CPUID_PAE (1U << 6)
554#define CPUID_MCE (1U << 7)
555#define CPUID_CX8 (1U << 8)
556#define CPUID_APIC (1U << 9)
557#define CPUID_SEP (1U << 11) /* sysenter/sysexit */
558#define CPUID_MTRR (1U << 12)
559#define CPUID_PGE (1U << 13)
560#define CPUID_MCA (1U << 14)
561#define CPUID_CMOV (1U << 15)
562#define CPUID_PAT (1U << 16)
563#define CPUID_PSE36 (1U << 17)
564#define CPUID_PN (1U << 18)
565#define CPUID_CLFLUSH (1U << 19)
566#define CPUID_DTS (1U << 21)
567#define CPUID_ACPI (1U << 22)
568#define CPUID_MMX (1U << 23)
569#define CPUID_FXSR (1U << 24)
570#define CPUID_SSE (1U << 25)
571#define CPUID_SSE2 (1U << 26)
572#define CPUID_SS (1U << 27)
573#define CPUID_HT (1U << 28)
574#define CPUID_TM (1U << 29)
575#define CPUID_IA64 (1U << 30)
576#define CPUID_PBE (1U << 31)
577
578#define CPUID_EXT_SSE3 (1U << 0)
579#define CPUID_EXT_PCLMULQDQ (1U << 1)
580#define CPUID_EXT_DTES64 (1U << 2)
581#define CPUID_EXT_MONITOR (1U << 3)
582#define CPUID_EXT_DSCPL (1U << 4)
583#define CPUID_EXT_VMX (1U << 5)
584#define CPUID_EXT_SMX (1U << 6)
585#define CPUID_EXT_EST (1U << 7)
586#define CPUID_EXT_TM2 (1U << 8)
587#define CPUID_EXT_SSSE3 (1U << 9)
588#define CPUID_EXT_CID (1U << 10)
589#define CPUID_EXT_FMA (1U << 12)
590#define CPUID_EXT_CX16 (1U << 13)
591#define CPUID_EXT_XTPR (1U << 14)
592#define CPUID_EXT_PDCM (1U << 15)
593#define CPUID_EXT_PCID (1U << 17)
594#define CPUID_EXT_DCA (1U << 18)
595#define CPUID_EXT_SSE41 (1U << 19)
596#define CPUID_EXT_SSE42 (1U << 20)
597#define CPUID_EXT_X2APIC (1U << 21)
598#define CPUID_EXT_MOVBE (1U << 22)
599#define CPUID_EXT_POPCNT (1U << 23)
600#define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
601#define CPUID_EXT_AES (1U << 25)
602#define CPUID_EXT_XSAVE (1U << 26)
603#define CPUID_EXT_OSXSAVE (1U << 27)
604#define CPUID_EXT_AVX (1U << 28)
605#define CPUID_EXT_F16C (1U << 29)
606#define CPUID_EXT_RDRAND (1U << 30)
607#define CPUID_EXT_HYPERVISOR (1U << 31)
608
609#define CPUID_EXT2_FPU (1U << 0)
610#define CPUID_EXT2_VME (1U << 1)
611#define CPUID_EXT2_DE (1U << 2)
612#define CPUID_EXT2_PSE (1U << 3)
613#define CPUID_EXT2_TSC (1U << 4)
614#define CPUID_EXT2_MSR (1U << 5)
615#define CPUID_EXT2_PAE (1U << 6)
616#define CPUID_EXT2_MCE (1U << 7)
617#define CPUID_EXT2_CX8 (1U << 8)
618#define CPUID_EXT2_APIC (1U << 9)
619#define CPUID_EXT2_SYSCALL (1U << 11)
620#define CPUID_EXT2_MTRR (1U << 12)
621#define CPUID_EXT2_PGE (1U << 13)
622#define CPUID_EXT2_MCA (1U << 14)
623#define CPUID_EXT2_CMOV (1U << 15)
624#define CPUID_EXT2_PAT (1U << 16)
625#define CPUID_EXT2_PSE36 (1U << 17)
626#define CPUID_EXT2_MP (1U << 19)
627#define CPUID_EXT2_NX (1U << 20)
628#define CPUID_EXT2_MMXEXT (1U << 22)
629#define CPUID_EXT2_MMX (1U << 23)
630#define CPUID_EXT2_FXSR (1U << 24)
631#define CPUID_EXT2_FFXSR (1U << 25)
632#define CPUID_EXT2_PDPE1GB (1U << 26)
633#define CPUID_EXT2_RDTSCP (1U << 27)
634#define CPUID_EXT2_LM (1U << 29)
635#define CPUID_EXT2_3DNOWEXT (1U << 30)
636#define CPUID_EXT2_3DNOW (1U << 31)
9df217a3 637
8fad4b44
EH
638/* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
639#define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
640 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
641 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
642 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
643 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
644 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
645 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
646 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
647 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
648
2cd49cbf
PM
649#define CPUID_EXT3_LAHF_LM (1U << 0)
650#define CPUID_EXT3_CMP_LEG (1U << 1)
651#define CPUID_EXT3_SVM (1U << 2)
652#define CPUID_EXT3_EXTAPIC (1U << 3)
653#define CPUID_EXT3_CR8LEG (1U << 4)
654#define CPUID_EXT3_ABM (1U << 5)
655#define CPUID_EXT3_SSE4A (1U << 6)
656#define CPUID_EXT3_MISALIGNSSE (1U << 7)
657#define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
658#define CPUID_EXT3_OSVW (1U << 9)
659#define CPUID_EXT3_IBS (1U << 10)
660#define CPUID_EXT3_XOP (1U << 11)
661#define CPUID_EXT3_SKINIT (1U << 12)
662#define CPUID_EXT3_WDT (1U << 13)
663#define CPUID_EXT3_LWP (1U << 15)
664#define CPUID_EXT3_FMA4 (1U << 16)
665#define CPUID_EXT3_TCE (1U << 17)
666#define CPUID_EXT3_NODEID (1U << 19)
667#define CPUID_EXT3_TBM (1U << 21)
668#define CPUID_EXT3_TOPOEXT (1U << 22)
669#define CPUID_EXT3_PERFCORE (1U << 23)
670#define CPUID_EXT3_PERFNB (1U << 24)
671
672#define CPUID_SVM_NPT (1U << 0)
673#define CPUID_SVM_LBRV (1U << 1)
674#define CPUID_SVM_SVMLOCK (1U << 2)
675#define CPUID_SVM_NRIPSAVE (1U << 3)
676#define CPUID_SVM_TSCSCALE (1U << 4)
677#define CPUID_SVM_VMCBCLEAN (1U << 5)
678#define CPUID_SVM_FLUSHASID (1U << 6)
679#define CPUID_SVM_DECODEASSIST (1U << 7)
680#define CPUID_SVM_PAUSEFILTER (1U << 10)
681#define CPUID_SVM_PFTHRESHOLD (1U << 12)
682
f2be0beb
TX
683/* Support RDFSBASE/RDGSBASE/WRFSBASE/WRGSBASE */
684#define CPUID_7_0_EBX_FSGSBASE (1U << 0)
685/* 1st Group of Advanced Bit Manipulation Extensions */
686#define CPUID_7_0_EBX_BMI1 (1U << 3)
687/* Hardware Lock Elision */
688#define CPUID_7_0_EBX_HLE (1U << 4)
689/* Intel Advanced Vector Extensions 2 */
690#define CPUID_7_0_EBX_AVX2 (1U << 5)
691/* Supervisor-mode Execution Prevention */
692#define CPUID_7_0_EBX_SMEP (1U << 7)
693/* 2nd Group of Advanced Bit Manipulation Extensions */
694#define CPUID_7_0_EBX_BMI2 (1U << 8)
695/* Enhanced REP MOVSB/STOSB */
696#define CPUID_7_0_EBX_ERMS (1U << 9)
697/* Invalidate Process-Context Identifier */
698#define CPUID_7_0_EBX_INVPCID (1U << 10)
699/* Restricted Transactional Memory */
700#define CPUID_7_0_EBX_RTM (1U << 11)
701/* Memory Protection Extension */
702#define CPUID_7_0_EBX_MPX (1U << 14)
703/* AVX-512 Foundation */
704#define CPUID_7_0_EBX_AVX512F (1U << 16)
705/* AVX-512 Doubleword & Quadword Instruction */
706#define CPUID_7_0_EBX_AVX512DQ (1U << 17)
707/* Read Random SEED */
708#define CPUID_7_0_EBX_RDSEED (1U << 18)
709/* ADCX and ADOX instructions */
710#define CPUID_7_0_EBX_ADX (1U << 19)
711/* Supervisor Mode Access Prevention */
712#define CPUID_7_0_EBX_SMAP (1U << 20)
713/* AVX-512 Integer Fused Multiply Add */
714#define CPUID_7_0_EBX_AVX512IFMA (1U << 21)
715/* Persistent Commit */
716#define CPUID_7_0_EBX_PCOMMIT (1U << 22)
717/* Flush a Cache Line Optimized */
718#define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23)
719/* Cache Line Write Back */
720#define CPUID_7_0_EBX_CLWB (1U << 24)
721/* Intel Processor Trace */
722#define CPUID_7_0_EBX_INTEL_PT (1U << 25)
723/* AVX-512 Prefetch */
724#define CPUID_7_0_EBX_AVX512PF (1U << 26)
725/* AVX-512 Exponential and Reciprocal */
726#define CPUID_7_0_EBX_AVX512ER (1U << 27)
727/* AVX-512 Conflict Detection */
728#define CPUID_7_0_EBX_AVX512CD (1U << 28)
729/* SHA1/SHA256 Instruction Extensions */
730#define CPUID_7_0_EBX_SHA_NI (1U << 29)
731/* AVX-512 Byte and Word Instructions */
732#define CPUID_7_0_EBX_AVX512BW (1U << 30)
733/* AVX-512 Vector Length Extensions */
734#define CPUID_7_0_EBX_AVX512VL (1U << 31)
735
736/* AVX-512 Vector Byte Manipulation Instruction */
e7694a5e 737#define CPUID_7_0_ECX_AVX512_VBMI (1U << 1)
f2be0beb
TX
738/* User-Mode Instruction Prevention */
739#define CPUID_7_0_ECX_UMIP (1U << 2)
740/* Protection Keys for User-mode Pages */
741#define CPUID_7_0_ECX_PKU (1U << 3)
742/* OS Enable Protection Keys */
743#define CPUID_7_0_ECX_OSPKE (1U << 4)
67192a29
TX
744/* UMONITOR/UMWAIT/TPAUSE Instructions */
745#define CPUID_7_0_ECX_WAITPKG (1U << 5)
f2be0beb 746/* Additional AVX-512 Vector Byte Manipulation Instruction */
e7694a5e 747#define CPUID_7_0_ECX_AVX512_VBMI2 (1U << 6)
f2be0beb
TX
748/* Galois Field New Instructions */
749#define CPUID_7_0_ECX_GFNI (1U << 8)
750/* Vector AES Instructions */
751#define CPUID_7_0_ECX_VAES (1U << 9)
752/* Carry-Less Multiplication Quadword */
753#define CPUID_7_0_ECX_VPCLMULQDQ (1U << 10)
754/* Vector Neural Network Instructions */
755#define CPUID_7_0_ECX_AVX512VNNI (1U << 11)
756/* Support for VPOPCNT[B,W] and VPSHUFBITQMB */
757#define CPUID_7_0_ECX_AVX512BITALG (1U << 12)
758/* POPCNT for vectors of DW/QW */
759#define CPUID_7_0_ECX_AVX512_VPOPCNTDQ (1U << 14)
760/* 5-level Page Tables */
761#define CPUID_7_0_ECX_LA57 (1U << 16)
762/* Read Processor ID */
763#define CPUID_7_0_ECX_RDPID (1U << 22)
764/* Cache Line Demote Instruction */
765#define CPUID_7_0_ECX_CLDEMOTE (1U << 25)
766/* Move Doubleword as Direct Store Instruction */
767#define CPUID_7_0_ECX_MOVDIRI (1U << 27)
768/* Move 64 Bytes as Direct Store Instruction */
769#define CPUID_7_0_ECX_MOVDIR64B (1U << 28)
770
771/* AVX512 Neural Network Instructions */
772#define CPUID_7_0_EDX_AVX512_4VNNIW (1U << 2)
773/* AVX512 Multiply Accumulation Single Precision */
774#define CPUID_7_0_EDX_AVX512_4FMAPS (1U << 3)
775/* Speculation Control */
776#define CPUID_7_0_EDX_SPEC_CTRL (1U << 26)
5af514d0
CZ
777/* Single Thread Indirect Branch Predictors */
778#define CPUID_7_0_EDX_STIBP (1U << 27)
f2be0beb
TX
779/* Arch Capabilities */
780#define CPUID_7_0_EDX_ARCH_CAPABILITIES (1U << 29)
781/* Core Capability */
782#define CPUID_7_0_EDX_CORE_CAPABILITY (1U << 30)
783/* Speculative Store Bypass Disable */
784#define CPUID_7_0_EDX_SPEC_CTRL_SSBD (1U << 31)
785
786/* AVX512 BFloat16 Instruction */
787#define CPUID_7_1_EAX_AVX512_BF16 (1U << 5)
788
789/* CLZERO instruction */
790#define CPUID_8000_0008_EBX_CLZERO (1U << 0)
791/* Always save/restore FP error pointers */
792#define CPUID_8000_0008_EBX_XSAVEERPTR (1U << 2)
793/* Write back and do not invalidate cache */
794#define CPUID_8000_0008_EBX_WBNOINVD (1U << 9)
795/* Indirect Branch Prediction Barrier */
796#define CPUID_8000_0008_EBX_IBPB (1U << 12)
143c30d4
MB
797/* Single Thread Indirect Branch Predictors */
798#define CPUID_8000_0008_EBX_STIBP (1U << 15)
1b3420e1 799
0bb0b2d2
PB
800#define CPUID_XSAVE_XSAVEOPT (1U << 0)
801#define CPUID_XSAVE_XSAVEC (1U << 1)
802#define CPUID_XSAVE_XGETBV1 (1U << 2)
803#define CPUID_XSAVE_XSAVES (1U << 3)
804
28b8e4d0
JK
805#define CPUID_6_EAX_ARAT (1U << 2)
806
303752a9
MT
807/* CPUID[0x80000007].EDX flags: */
808#define CPUID_APM_INVTSC (1U << 8)
809
9df694ee
IM
810#define CPUID_VENDOR_SZ 12
811
c5096daf
AZ
812#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
813#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
814#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
99b88a17 815#define CPUID_VENDOR_INTEL "GenuineIntel"
c5096daf
AZ
816
817#define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
b3baa152 818#define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
c5096daf 819#define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
99b88a17 820#define CPUID_VENDOR_AMD "AuthenticAMD"
c5096daf 821
99b88a17 822#define CPUID_VENDOR_VIA "CentaurHauls"
b3baa152 823
8d031cec
PW
824#define CPUID_VENDOR_HYGON "HygonGenuine"
825
18ab37ba
LA
826#define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \
827 (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \
828 (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3)
829#define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \
830 (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \
831 (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3)
832
2cd49cbf
PM
833#define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */
834#define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */
e737b32a 835
5232d00a
RK
836/* CPUID[0xB].ECX level types */
837#define CPUID_TOPOLOGY_LEVEL_INVALID (0U << 8)
838#define CPUID_TOPOLOGY_LEVEL_SMT (1U << 8)
839#define CPUID_TOPOLOGY_LEVEL_CORE (2U << 8)
a94e1428 840#define CPUID_TOPOLOGY_LEVEL_DIE (5U << 8)
5232d00a 841
d86f9636 842/* MSR Feature Bits */
6c997b4a
XL
843#define MSR_ARCH_CAP_RDCL_NO (1U << 0)
844#define MSR_ARCH_CAP_IBRS_ALL (1U << 1)
845#define MSR_ARCH_CAP_RSBA (1U << 2)
d86f9636 846#define MSR_ARCH_CAP_SKIP_L1DFL_VMENTRY (1U << 3)
6c997b4a
XL
847#define MSR_ARCH_CAP_SSB_NO (1U << 4)
848#define MSR_ARCH_CAP_MDS_NO (1U << 5)
849#define MSR_ARCH_CAP_PSCHANGE_MC_NO (1U << 6)
850#define MSR_ARCH_CAP_TSX_CTRL_MSR (1U << 7)
851#define MSR_ARCH_CAP_TAA_NO (1U << 8)
d86f9636 852
597360c0
XL
853#define MSR_CORE_CAP_SPLIT_LOCK_DETECT (1U << 5)
854
704798ad
PB
855/* VMX MSR features */
856#define MSR_VMX_BASIC_VMCS_REVISION_MASK 0x7FFFFFFFull
857#define MSR_VMX_BASIC_VMXON_REGION_SIZE_MASK (0x00001FFFull << 32)
858#define MSR_VMX_BASIC_VMCS_MEM_TYPE_MASK (0x003C0000ull << 32)
859#define MSR_VMX_BASIC_DUAL_MONITOR (1ULL << 49)
860#define MSR_VMX_BASIC_INS_OUTS (1ULL << 54)
861#define MSR_VMX_BASIC_TRUE_CTLS (1ULL << 55)
862
863#define MSR_VMX_MISC_PREEMPTION_TIMER_SHIFT_MASK 0x1Full
864#define MSR_VMX_MISC_STORE_LMA (1ULL << 5)
865#define MSR_VMX_MISC_ACTIVITY_HLT (1ULL << 6)
866#define MSR_VMX_MISC_ACTIVITY_SHUTDOWN (1ULL << 7)
867#define MSR_VMX_MISC_ACTIVITY_WAIT_SIPI (1ULL << 8)
868#define MSR_VMX_MISC_MAX_MSR_LIST_SIZE_MASK 0x0E000000ull
869#define MSR_VMX_MISC_VMWRITE_VMEXIT (1ULL << 29)
870#define MSR_VMX_MISC_ZERO_LEN_INJECT (1ULL << 30)
871
872#define MSR_VMX_EPT_EXECONLY (1ULL << 0)
873#define MSR_VMX_EPT_PAGE_WALK_LENGTH_4 (1ULL << 6)
874#define MSR_VMX_EPT_PAGE_WALK_LENGTH_5 (1ULL << 7)
875#define MSR_VMX_EPT_UC (1ULL << 8)
876#define MSR_VMX_EPT_WB (1ULL << 14)
877#define MSR_VMX_EPT_2MB (1ULL << 16)
878#define MSR_VMX_EPT_1GB (1ULL << 17)
879#define MSR_VMX_EPT_INVEPT (1ULL << 20)
880#define MSR_VMX_EPT_AD_BITS (1ULL << 21)
881#define MSR_VMX_EPT_ADVANCED_VMEXIT_INFO (1ULL << 22)
882#define MSR_VMX_EPT_INVEPT_SINGLE_CONTEXT (1ULL << 25)
883#define MSR_VMX_EPT_INVEPT_ALL_CONTEXT (1ULL << 26)
884#define MSR_VMX_EPT_INVVPID (1ULL << 32)
885#define MSR_VMX_EPT_INVVPID_SINGLE_ADDR (1ULL << 40)
886#define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT (1ULL << 41)
887#define MSR_VMX_EPT_INVVPID_ALL_CONTEXT (1ULL << 42)
888#define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT_NOGLOBALS (1ULL << 43)
889
890#define MSR_VMX_VMFUNC_EPT_SWITCHING (1ULL << 0)
891
892
893/* VMX controls */
894#define VMX_CPU_BASED_VIRTUAL_INTR_PENDING 0x00000004
895#define VMX_CPU_BASED_USE_TSC_OFFSETING 0x00000008
896#define VMX_CPU_BASED_HLT_EXITING 0x00000080
897#define VMX_CPU_BASED_INVLPG_EXITING 0x00000200
898#define VMX_CPU_BASED_MWAIT_EXITING 0x00000400
899#define VMX_CPU_BASED_RDPMC_EXITING 0x00000800
900#define VMX_CPU_BASED_RDTSC_EXITING 0x00001000
901#define VMX_CPU_BASED_CR3_LOAD_EXITING 0x00008000
902#define VMX_CPU_BASED_CR3_STORE_EXITING 0x00010000
903#define VMX_CPU_BASED_CR8_LOAD_EXITING 0x00080000
904#define VMX_CPU_BASED_CR8_STORE_EXITING 0x00100000
905#define VMX_CPU_BASED_TPR_SHADOW 0x00200000
906#define VMX_CPU_BASED_VIRTUAL_NMI_PENDING 0x00400000
907#define VMX_CPU_BASED_MOV_DR_EXITING 0x00800000
908#define VMX_CPU_BASED_UNCOND_IO_EXITING 0x01000000
909#define VMX_CPU_BASED_USE_IO_BITMAPS 0x02000000
910#define VMX_CPU_BASED_MONITOR_TRAP_FLAG 0x08000000
911#define VMX_CPU_BASED_USE_MSR_BITMAPS 0x10000000
912#define VMX_CPU_BASED_MONITOR_EXITING 0x20000000
913#define VMX_CPU_BASED_PAUSE_EXITING 0x40000000
914#define VMX_CPU_BASED_ACTIVATE_SECONDARY_CONTROLS 0x80000000
915
916#define VMX_SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES 0x00000001
917#define VMX_SECONDARY_EXEC_ENABLE_EPT 0x00000002
918#define VMX_SECONDARY_EXEC_DESC 0x00000004
919#define VMX_SECONDARY_EXEC_RDTSCP 0x00000008
920#define VMX_SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE 0x00000010
921#define VMX_SECONDARY_EXEC_ENABLE_VPID 0x00000020
922#define VMX_SECONDARY_EXEC_WBINVD_EXITING 0x00000040
923#define VMX_SECONDARY_EXEC_UNRESTRICTED_GUEST 0x00000080
924#define VMX_SECONDARY_EXEC_APIC_REGISTER_VIRT 0x00000100
925#define VMX_SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY 0x00000200
926#define VMX_SECONDARY_EXEC_PAUSE_LOOP_EXITING 0x00000400
927#define VMX_SECONDARY_EXEC_RDRAND_EXITING 0x00000800
928#define VMX_SECONDARY_EXEC_ENABLE_INVPCID 0x00001000
929#define VMX_SECONDARY_EXEC_ENABLE_VMFUNC 0x00002000
930#define VMX_SECONDARY_EXEC_SHADOW_VMCS 0x00004000
931#define VMX_SECONDARY_EXEC_ENCLS_EXITING 0x00008000
932#define VMX_SECONDARY_EXEC_RDSEED_EXITING 0x00010000
933#define VMX_SECONDARY_EXEC_ENABLE_PML 0x00020000
934#define VMX_SECONDARY_EXEC_XSAVES 0x00100000
935
936#define VMX_PIN_BASED_EXT_INTR_MASK 0x00000001
937#define VMX_PIN_BASED_NMI_EXITING 0x00000008
938#define VMX_PIN_BASED_VIRTUAL_NMIS 0x00000020
939#define VMX_PIN_BASED_VMX_PREEMPTION_TIMER 0x00000040
940#define VMX_PIN_BASED_POSTED_INTR 0x00000080
941
942#define VMX_VM_EXIT_SAVE_DEBUG_CONTROLS 0x00000004
943#define VMX_VM_EXIT_HOST_ADDR_SPACE_SIZE 0x00000200
944#define VMX_VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL 0x00001000
945#define VMX_VM_EXIT_ACK_INTR_ON_EXIT 0x00008000
946#define VMX_VM_EXIT_SAVE_IA32_PAT 0x00040000
947#define VMX_VM_EXIT_LOAD_IA32_PAT 0x00080000
948#define VMX_VM_EXIT_SAVE_IA32_EFER 0x00100000
949#define VMX_VM_EXIT_LOAD_IA32_EFER 0x00200000
950#define VMX_VM_EXIT_SAVE_VMX_PREEMPTION_TIMER 0x00400000
951#define VMX_VM_EXIT_CLEAR_BNDCFGS 0x00800000
952#define VMX_VM_EXIT_PT_CONCEAL_PIP 0x01000000
953#define VMX_VM_EXIT_CLEAR_IA32_RTIT_CTL 0x02000000
954
955#define VMX_VM_ENTRY_LOAD_DEBUG_CONTROLS 0x00000004
956#define VMX_VM_ENTRY_IA32E_MODE 0x00000200
957#define VMX_VM_ENTRY_SMM 0x00000400
958#define VMX_VM_ENTRY_DEACT_DUAL_MONITOR 0x00000800
959#define VMX_VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL 0x00002000
960#define VMX_VM_ENTRY_LOAD_IA32_PAT 0x00004000
961#define VMX_VM_ENTRY_LOAD_IA32_EFER 0x00008000
962#define VMX_VM_ENTRY_LOAD_BNDCFGS 0x00010000
963#define VMX_VM_ENTRY_PT_CONCEAL_PIP 0x00020000
964#define VMX_VM_ENTRY_LOAD_IA32_RTIT_CTL 0x00040000
965
2d384d7c
VK
966/* Supported Hyper-V Enlightenments */
967#define HYPERV_FEAT_RELAXED 0
968#define HYPERV_FEAT_VAPIC 1
969#define HYPERV_FEAT_TIME 2
970#define HYPERV_FEAT_CRASH 3
971#define HYPERV_FEAT_RESET 4
972#define HYPERV_FEAT_VPINDEX 5
973#define HYPERV_FEAT_RUNTIME 6
974#define HYPERV_FEAT_SYNIC 7
975#define HYPERV_FEAT_STIMER 8
976#define HYPERV_FEAT_FREQUENCIES 9
977#define HYPERV_FEAT_REENLIGHTENMENT 10
978#define HYPERV_FEAT_TLBFLUSH 11
979#define HYPERV_FEAT_EVMCS 12
980#define HYPERV_FEAT_IPI 13
128531d9 981#define HYPERV_FEAT_STIMER_DIRECT 14
2d384d7c 982
92067bf4
IM
983#ifndef HYPERV_SPINLOCK_NEVER_RETRY
984#define HYPERV_SPINLOCK_NEVER_RETRY 0xFFFFFFFF
985#endif
986
2c0262af 987#define EXCP00_DIVZ 0
01df040b 988#define EXCP01_DB 1
2c0262af
FB
989#define EXCP02_NMI 2
990#define EXCP03_INT3 3
991#define EXCP04_INTO 4
992#define EXCP05_BOUND 5
993#define EXCP06_ILLOP 6
994#define EXCP07_PREX 7
995#define EXCP08_DBLE 8
996#define EXCP09_XERR 9
997#define EXCP0A_TSS 10
998#define EXCP0B_NOSEG 11
999#define EXCP0C_STACK 12
1000#define EXCP0D_GPF 13
1001#define EXCP0E_PAGE 14
1002#define EXCP10_COPR 16
1003#define EXCP11_ALGN 17
1004#define EXCP12_MCHK 18
1005
62846089
RH
1006#define EXCP_VMEXIT 0x100 /* only for system emulation */
1007#define EXCP_SYSCALL 0x101 /* only for user emulation */
b26491b4 1008#define EXCP_VSYSCALL 0x102 /* only for user emulation */
d2fd1af7 1009
00a152b4 1010/* i386-specific interrupt pending bits. */
5d62c43a 1011#define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1
00a152b4 1012#define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2
85097db6 1013#define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
00a152b4
RH
1014#define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4
1015#define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0
4a92a558
PB
1016#define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1
1017#define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2
00a152b4 1018
4a92a558
PB
1019/* Use a clearer name for this. */
1020#define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET
00a152b4 1021
c3ce5a23
PB
1022/* Instead of computing the condition codes after each x86 instruction,
1023 * QEMU just stores one operand (called CC_SRC), the result
1024 * (called CC_DST) and the type of operation (called CC_OP). When the
1025 * condition codes are needed, the condition codes can be calculated
1026 * using this information. Condition codes are not generated if they
1027 * are only needed for conditional branches.
1028 */
fee71888 1029typedef enum {
2c0262af 1030 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
1235fc06 1031 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
d36cd60e
FB
1032
1033 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
1034 CC_OP_MULW,
1035 CC_OP_MULL,
14ce26e7 1036 CC_OP_MULQ,
2c0262af
FB
1037
1038 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1039 CC_OP_ADDW,
1040 CC_OP_ADDL,
14ce26e7 1041 CC_OP_ADDQ,
2c0262af
FB
1042
1043 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1044 CC_OP_ADCW,
1045 CC_OP_ADCL,
14ce26e7 1046 CC_OP_ADCQ,
2c0262af
FB
1047
1048 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1049 CC_OP_SUBW,
1050 CC_OP_SUBL,
14ce26e7 1051 CC_OP_SUBQ,
2c0262af
FB
1052
1053 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1054 CC_OP_SBBW,
1055 CC_OP_SBBL,
14ce26e7 1056 CC_OP_SBBQ,
2c0262af
FB
1057
1058 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
1059 CC_OP_LOGICW,
1060 CC_OP_LOGICL,
14ce26e7 1061 CC_OP_LOGICQ,
2c0262af
FB
1062
1063 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
1064 CC_OP_INCW,
1065 CC_OP_INCL,
14ce26e7 1066 CC_OP_INCQ,
2c0262af
FB
1067
1068 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
1069 CC_OP_DECW,
1070 CC_OP_DECL,
14ce26e7 1071 CC_OP_DECQ,
2c0262af 1072
6b652794 1073 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
2c0262af
FB
1074 CC_OP_SHLW,
1075 CC_OP_SHLL,
14ce26e7 1076 CC_OP_SHLQ,
2c0262af
FB
1077
1078 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
1079 CC_OP_SARW,
1080 CC_OP_SARL,
14ce26e7 1081 CC_OP_SARQ,
2c0262af 1082
bc4b43dc
RH
1083 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
1084 CC_OP_BMILGW,
1085 CC_OP_BMILGL,
1086 CC_OP_BMILGQ,
1087
cd7f97ca
RH
1088 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */
1089 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */
1090 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */
1091
436ff2d2 1092 CC_OP_CLR, /* Z set, all other flags clear. */
4885c3c4 1093 CC_OP_POPCNT, /* Z via CC_SRC, all other flags clear. */
436ff2d2 1094
2c0262af 1095 CC_OP_NB,
fee71888 1096} CCOp;
2c0262af 1097
2c0262af
FB
1098typedef struct SegmentCache {
1099 uint32_t selector;
14ce26e7 1100 target_ulong base;
2c0262af
FB
1101 uint32_t limit;
1102 uint32_t flags;
1103} SegmentCache;
1104
f23a9db6
EH
1105#define MMREG_UNION(n, bits) \
1106 union n { \
1107 uint8_t _b_##n[(bits)/8]; \
1108 uint16_t _w_##n[(bits)/16]; \
1109 uint32_t _l_##n[(bits)/32]; \
1110 uint64_t _q_##n[(bits)/64]; \
1111 float32 _s_##n[(bits)/32]; \
1112 float64 _d_##n[(bits)/64]; \
31d414d6
EH
1113 }
1114
c97d6d2c
SAGDR
1115typedef union {
1116 uint8_t _b[16];
1117 uint16_t _w[8];
1118 uint32_t _l[4];
1119 uint64_t _q[2];
1120} XMMReg;
1121
1122typedef union {
1123 uint8_t _b[32];
1124 uint16_t _w[16];
1125 uint32_t _l[8];
1126 uint64_t _q[4];
1127} YMMReg;
1128
f23a9db6
EH
1129typedef MMREG_UNION(ZMMReg, 512) ZMMReg;
1130typedef MMREG_UNION(MMXReg, 64) MMXReg;
826461bb 1131
79e9ebeb
LJ
1132typedef struct BNDReg {
1133 uint64_t lb;
1134 uint64_t ub;
1135} BNDReg;
1136
1137typedef struct BNDCSReg {
1138 uint64_t cfgu;
1139 uint64_t sts;
1140} BNDCSReg;
1141
f4f1110e
RH
1142#define BNDCFG_ENABLE 1ULL
1143#define BNDCFG_BNDPRESERVE 2ULL
1144#define BNDCFG_BDIR_MASK TARGET_PAGE_MASK
1145
e2542fe2 1146#ifdef HOST_WORDS_BIGENDIAN
f23a9db6
EH
1147#define ZMM_B(n) _b_ZMMReg[63 - (n)]
1148#define ZMM_W(n) _w_ZMMReg[31 - (n)]
1149#define ZMM_L(n) _l_ZMMReg[15 - (n)]
1150#define ZMM_S(n) _s_ZMMReg[15 - (n)]
1151#define ZMM_Q(n) _q_ZMMReg[7 - (n)]
1152#define ZMM_D(n) _d_ZMMReg[7 - (n)]
1153
1154#define MMX_B(n) _b_MMXReg[7 - (n)]
1155#define MMX_W(n) _w_MMXReg[3 - (n)]
1156#define MMX_L(n) _l_MMXReg[1 - (n)]
1157#define MMX_S(n) _s_MMXReg[1 - (n)]
826461bb 1158#else
f23a9db6
EH
1159#define ZMM_B(n) _b_ZMMReg[n]
1160#define ZMM_W(n) _w_ZMMReg[n]
1161#define ZMM_L(n) _l_ZMMReg[n]
1162#define ZMM_S(n) _s_ZMMReg[n]
1163#define ZMM_Q(n) _q_ZMMReg[n]
1164#define ZMM_D(n) _d_ZMMReg[n]
1165
1166#define MMX_B(n) _b_MMXReg[n]
1167#define MMX_W(n) _w_MMXReg[n]
1168#define MMX_L(n) _l_MMXReg[n]
1169#define MMX_S(n) _s_MMXReg[n]
826461bb 1170#endif
f23a9db6 1171#define MMX_Q(n) _q_MMXReg[n]
826461bb 1172
acc68836 1173typedef union {
c31da136 1174 floatx80 d __attribute__((aligned(16)));
acc68836
JQ
1175 MMXReg mmx;
1176} FPReg;
1177
c1a54d57
JQ
1178typedef struct {
1179 uint64_t base;
1180 uint64_t mask;
1181} MTRRVar;
1182
5f30fa18
JK
1183#define CPU_NB_REGS64 16
1184#define CPU_NB_REGS32 8
1185
14ce26e7 1186#ifdef TARGET_X86_64
5f30fa18 1187#define CPU_NB_REGS CPU_NB_REGS64
14ce26e7 1188#else
5f30fa18 1189#define CPU_NB_REGS CPU_NB_REGS32
14ce26e7
FB
1190#endif
1191
0d894367
PB
1192#define MAX_FIXED_COUNTERS 3
1193#define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
1194
2066d095 1195#define TARGET_INSN_START_EXTRA_WORDS 1
6ebbf390 1196
9aecd6f8
CP
1197#define NB_OPMASK_REGS 8
1198
d9c84f19
IM
1199/* CPU can't have 0xFFFFFFFF APIC ID, use that value to distinguish
1200 * that APIC ID hasn't been set yet
1201 */
1202#define UNASSIGNED_APIC_ID 0xFFFFFFFF
1203
b503717d
EH
1204typedef union X86LegacyXSaveArea {
1205 struct {
1206 uint16_t fcw;
1207 uint16_t fsw;
1208 uint8_t ftw;
1209 uint8_t reserved;
1210 uint16_t fpop;
1211 uint64_t fpip;
1212 uint64_t fpdp;
1213 uint32_t mxcsr;
1214 uint32_t mxcsr_mask;
1215 FPReg fpregs[8];
1216 uint8_t xmm_regs[16][16];
1217 };
1218 uint8_t data[512];
1219} X86LegacyXSaveArea;
1220
1221typedef struct X86XSaveHeader {
1222 uint64_t xstate_bv;
1223 uint64_t xcomp_bv;
3f32bd21
RH
1224 uint64_t reserve0;
1225 uint8_t reserved[40];
b503717d
EH
1226} X86XSaveHeader;
1227
1228/* Ext. save area 2: AVX State */
1229typedef struct XSaveAVX {
1230 uint8_t ymmh[16][16];
1231} XSaveAVX;
1232
1233/* Ext. save area 3: BNDREG */
1234typedef struct XSaveBNDREG {
1235 BNDReg bnd_regs[4];
1236} XSaveBNDREG;
1237
1238/* Ext. save area 4: BNDCSR */
1239typedef union XSaveBNDCSR {
1240 BNDCSReg bndcsr;
1241 uint8_t data[64];
1242} XSaveBNDCSR;
1243
1244/* Ext. save area 5: Opmask */
1245typedef struct XSaveOpmask {
1246 uint64_t opmask_regs[NB_OPMASK_REGS];
1247} XSaveOpmask;
1248
1249/* Ext. save area 6: ZMM_Hi256 */
1250typedef struct XSaveZMM_Hi256 {
1251 uint8_t zmm_hi256[16][32];
1252} XSaveZMM_Hi256;
1253
1254/* Ext. save area 7: Hi16_ZMM */
1255typedef struct XSaveHi16_ZMM {
1256 uint8_t hi16_zmm[16][64];
1257} XSaveHi16_ZMM;
1258
1259/* Ext. save area 9: PKRU state */
1260typedef struct XSavePKRU {
1261 uint32_t pkru;
1262 uint32_t padding;
1263} XSavePKRU;
1264
1265typedef struct X86XSaveArea {
1266 X86LegacyXSaveArea legacy;
1267 X86XSaveHeader header;
1268
1269 /* Extended save areas: */
1270
1271 /* AVX State: */
1272 XSaveAVX avx_state;
1273 uint8_t padding[960 - 576 - sizeof(XSaveAVX)];
1274 /* MPX State: */
1275 XSaveBNDREG bndreg_state;
1276 XSaveBNDCSR bndcsr_state;
1277 /* AVX-512 State: */
1278 XSaveOpmask opmask_state;
1279 XSaveZMM_Hi256 zmm_hi256_state;
1280 XSaveHi16_ZMM hi16_zmm_state;
1281 /* PKRU State: */
1282 XSavePKRU pkru_state;
1283} X86XSaveArea;
1284
1285QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, avx_state) != 0x240);
1286QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100);
1287QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndreg_state) != 0x3c0);
1288QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40);
1289QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndcsr_state) != 0x400);
1290QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40);
1291QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, opmask_state) != 0x440);
1292QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40);
1293QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, zmm_hi256_state) != 0x480);
1294QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200);
1295QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, hi16_zmm_state) != 0x680);
1296QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400);
1297QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, pkru_state) != 0xA80);
1298QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8);
1299
d362e757
JK
1300typedef enum TPRAccess {
1301 TPR_ACCESS_READ,
1302 TPR_ACCESS_WRITE,
1303} TPRAccess;
1304
7e3482f8
EH
1305/* Cache information data structures: */
1306
1307enum CacheType {
5f00335a
EH
1308 DATA_CACHE,
1309 INSTRUCTION_CACHE,
7e3482f8
EH
1310 UNIFIED_CACHE
1311};
1312
1313typedef struct CPUCacheInfo {
1314 enum CacheType type;
1315 uint8_t level;
1316 /* Size in bytes */
1317 uint32_t size;
1318 /* Line size, in bytes */
1319 uint16_t line_size;
1320 /*
1321 * Associativity.
1322 * Note: representation of fully-associative caches is not implemented
1323 */
1324 uint8_t associativity;
1325 /* Physical line partitions. CPUID[0x8000001D].EBX, CPUID[4].EBX */
1326 uint8_t partitions;
1327 /* Number of sets. CPUID[0x8000001D].ECX, CPUID[4].ECX */
1328 uint32_t sets;
1329 /*
1330 * Lines per tag.
1331 * AMD-specific: CPUID[0x80000005], CPUID[0x80000006].
1332 * (Is this synonym to @partitions?)
1333 */
1334 uint8_t lines_per_tag;
1335
1336 /* Self-initializing cache */
1337 bool self_init;
1338 /*
1339 * WBINVD/INVD is not guaranteed to act upon lower level caches of
1340 * non-originating threads sharing this cache.
1341 * CPUID[4].EDX[bit 0], CPUID[0x8000001D].EDX[bit 0]
1342 */
1343 bool no_invd_sharing;
1344 /*
1345 * Cache is inclusive of lower cache levels.
1346 * CPUID[4].EDX[bit 1], CPUID[0x8000001D].EDX[bit 1].
1347 */
1348 bool inclusive;
1349 /*
1350 * A complex function is used to index the cache, potentially using all
1351 * address bits. CPUID[4].EDX[bit 2].
1352 */
1353 bool complex_indexing;
1354} CPUCacheInfo;
1355
1356
6aaeb054 1357typedef struct CPUCaches {
a9f27ea9
EH
1358 CPUCacheInfo *l1d_cache;
1359 CPUCacheInfo *l1i_cache;
1360 CPUCacheInfo *l2_cache;
1361 CPUCacheInfo *l3_cache;
6aaeb054 1362} CPUCaches;
7e3482f8 1363
2c0262af
FB
1364typedef struct CPUX86State {
1365 /* standard registers */
14ce26e7
FB
1366 target_ulong regs[CPU_NB_REGS];
1367 target_ulong eip;
1368 target_ulong eflags; /* eflags register. During CPU emulation, CC
2c0262af
FB
1369 flags and DF are set to zero because they are
1370 stored elsewhere */
1371
1372 /* emulator internal eflags handling */
14ce26e7 1373 target_ulong cc_dst;
988c3eb0
RH
1374 target_ulong cc_src;
1375 target_ulong cc_src2;
2c0262af
FB
1376 uint32_t cc_op;
1377 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
db620f46
FB
1378 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
1379 are known at translation time. */
1380 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
2c0262af 1381
9df217a3
FB
1382 /* segments */
1383 SegmentCache segs[6]; /* selector values */
1384 SegmentCache ldt;
1385 SegmentCache tr;
1386 SegmentCache gdt; /* only base and limit are used */
1387 SegmentCache idt; /* only base and limit are used */
1388
db620f46 1389 target_ulong cr[5]; /* NOTE: cr1 is unused */
5ee0ffaa 1390 int32_t a20_mask;
9df217a3 1391
05e7e819
PB
1392 BNDReg bnd_regs[4];
1393 BNDCSReg bndcs_regs;
1394 uint64_t msr_bndcfgs;
2188cc52 1395 uint64_t efer;
05e7e819 1396
43175fa9
PB
1397 /* Beginning of state preserved by INIT (dummy marker). */
1398 struct {} start_init_save;
1399
2c0262af
FB
1400 /* FPU state */
1401 unsigned int fpstt; /* top of stack index */
67b8f419 1402 uint16_t fpus;
eb831623 1403 uint16_t fpuc;
2c0262af 1404 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
acc68836 1405 FPReg fpregs[8];
42cc8fa6
JK
1406 /* KVM-only so far */
1407 uint16_t fpop;
1408 uint64_t fpip;
1409 uint64_t fpdp;
2c0262af
FB
1410
1411 /* emulator internal variables */
7a0e1f41 1412 float_status fp_status;
c31da136 1413 floatx80 ft0;
3b46e624 1414
a35f3ec7 1415 float_status mmx_status; /* for 3DNow! float ops */
7a0e1f41 1416 float_status sse_status;
664e0f19 1417 uint32_t mxcsr;
fa451874
EH
1418 ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32];
1419 ZMMReg xmm_t0;
664e0f19 1420 MMXReg mmx_t0;
14ce26e7 1421
c97d6d2c
SAGDR
1422 XMMReg ymmh_regs[CPU_NB_REGS];
1423
9aecd6f8 1424 uint64_t opmask_regs[NB_OPMASK_REGS];
c97d6d2c
SAGDR
1425 YMMReg zmmh_regs[CPU_NB_REGS];
1426 ZMMReg hi16_zmm_regs[CPU_NB_REGS];
9aecd6f8 1427
2c0262af
FB
1428 /* sysenter registers */
1429 uint32_t sysenter_cs;
2436b61a
AZ
1430 target_ulong sysenter_esp;
1431 target_ulong sysenter_eip;
8d9bfc2b 1432 uint64_t star;
0573fbfc 1433
5cc1d1e6 1434 uint64_t vm_hsave;
0573fbfc 1435
14ce26e7 1436#ifdef TARGET_X86_64
14ce26e7
FB
1437 target_ulong lstar;
1438 target_ulong cstar;
1439 target_ulong fmask;
1440 target_ulong kernelgsbase;
1441#endif
58fe2f10 1442
7ba1e619 1443 uint64_t tsc;
f28558d3 1444 uint64_t tsc_adjust;
aa82ba54 1445 uint64_t tsc_deadline;
7616f1c2
PB
1446 uint64_t tsc_aux;
1447
1448 uint64_t xcr0;
7ba1e619 1449
18559232 1450 uint64_t mcg_status;
21e87c46 1451 uint64_t msr_ia32_misc_enable;
0779caeb 1452 uint64_t msr_ia32_feature_control;
18559232 1453
0d894367
PB
1454 uint64_t msr_fixed_ctr_ctrl;
1455 uint64_t msr_global_ctrl;
1456 uint64_t msr_global_status;
1457 uint64_t msr_global_ovf_ctrl;
1458 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
1459 uint64_t msr_gp_counters[MAX_GP_COUNTERS];
1460 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
43175fa9
PB
1461
1462 uint64_t pat;
1463 uint32_t smbase;
e13713db 1464 uint64_t msr_smi_count;
43175fa9 1465
7616f1c2 1466 uint32_t pkru;
2a9758c5 1467 uint32_t tsx_ctrl;
7616f1c2 1468
a33a2cfe 1469 uint64_t spec_ctrl;
cfeea0c0 1470 uint64_t virt_ssbd;
a33a2cfe 1471
43175fa9
PB
1472 /* End of state preserved by INIT (dummy marker). */
1473 struct {} end_init_save;
1474
1475 uint64_t system_time_msr;
1476 uint64_t wall_clock_msr;
1477 uint64_t steal_time_msr;
1478 uint64_t async_pf_en_msr;
1479 uint64_t pv_eoi_en_msr;
d645e132 1480 uint64_t poll_control_msr;
43175fa9 1481
da1cc323 1482 /* Partition-wide HV MSRs, will be updated only on the first vcpu */
1c90ef26
VR
1483 uint64_t msr_hv_hypercall;
1484 uint64_t msr_hv_guest_os_id;
48a5f3bc 1485 uint64_t msr_hv_tsc;
da1cc323
EY
1486
1487 /* Per-VCPU HV MSRs */
1488 uint64_t msr_hv_vapic;
5e953812 1489 uint64_t msr_hv_crash_params[HV_CRASH_PARAMS];
46eb8f98 1490 uint64_t msr_hv_runtime;
866eea9a 1491 uint64_t msr_hv_synic_control;
866eea9a
AS
1492 uint64_t msr_hv_synic_evt_page;
1493 uint64_t msr_hv_synic_msg_page;
5e953812
RK
1494 uint64_t msr_hv_synic_sint[HV_SINT_COUNT];
1495 uint64_t msr_hv_stimer_config[HV_STIMER_COUNT];
1496 uint64_t msr_hv_stimer_count[HV_STIMER_COUNT];
ba6a4fd9
VK
1497 uint64_t msr_hv_reenlightenment_control;
1498 uint64_t msr_hv_tsc_emulation_control;
1499 uint64_t msr_hv_tsc_emulation_status;
18559232 1500
b77146e9
CP
1501 uint64_t msr_rtit_ctrl;
1502 uint64_t msr_rtit_status;
1503 uint64_t msr_rtit_output_base;
1504 uint64_t msr_rtit_output_mask;
1505 uint64_t msr_rtit_cr3_match;
1506 uint64_t msr_rtit_addrs[MAX_RTIT_ADDRS];
1507
2c0262af 1508 /* exception/interrupt handling */
2c0262af
FB
1509 int error_code;
1510 int exception_is_int;
826461bb 1511 target_ulong exception_next_eip;
d0052339 1512 target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */
01df040b 1513 union {
f0c3c505 1514 struct CPUBreakpoint *cpu_breakpoint[4];
ff4700b0 1515 struct CPUWatchpoint *cpu_watchpoint[4];
01df040b 1516 }; /* break/watchpoints for dr[0..3] */
678dde13 1517 int old_exception; /* exception in flight */
2c0262af 1518
43175fa9
PB
1519 uint64_t vm_vmcb;
1520 uint64_t tsc_offset;
1521 uint64_t intercept;
1522 uint16_t intercept_cr_read;
1523 uint16_t intercept_cr_write;
1524 uint16_t intercept_dr_read;
1525 uint16_t intercept_dr_write;
1526 uint32_t intercept_exceptions;
fe441054
JK
1527 uint64_t nested_cr3;
1528 uint32_t nested_pg_mode;
43175fa9
PB
1529 uint8_t v_tpr;
1530
d8f771d9
JK
1531 /* KVM states, automatically cleared on reset */
1532 uint8_t nmi_injected;
1533 uint8_t nmi_pending;
1534
fe441054
JK
1535 uintptr_t retaddr;
1536
1f5c00cf
AB
1537 /* Fields up to this point are cleared by a CPU reset */
1538 struct {} end_reset_fields;
1539
e8b5fae5 1540 /* Fields after this point are preserved across CPU reset. */
ebda377f 1541
14ce26e7 1542 /* processor features (e.g. for CPUID insn) */
80db491d
JL
1543 /* Minimum cpuid leaf 7 value */
1544 uint32_t cpuid_level_func7;
1545 /* Actual cpuid leaf 7 value */
1546 uint32_t cpuid_min_level_func7;
c39c0edf
EH
1547 /* Minimum level/xlevel/xlevel2, based on CPU model + features */
1548 uint32_t cpuid_min_level, cpuid_min_xlevel, cpuid_min_xlevel2;
1549 /* Maximum level/xlevel/xlevel2 value for auto-assignment: */
1550 uint32_t cpuid_max_level, cpuid_max_xlevel, cpuid_max_xlevel2;
1551 /* Actual level/xlevel/xlevel2 value: */
1552 uint32_t cpuid_level, cpuid_xlevel, cpuid_xlevel2;
14ce26e7
FB
1553 uint32_t cpuid_vendor1;
1554 uint32_t cpuid_vendor2;
1555 uint32_t cpuid_vendor3;
1556 uint32_t cpuid_version;
0514ef2f 1557 FeatureWordArray features;
d4a606b3
EH
1558 /* Features that were explicitly enabled/disabled */
1559 FeatureWordArray user_features;
8d9bfc2b 1560 uint32_t cpuid_model[12];
a9f27ea9
EH
1561 /* Cache information for CPUID. When legacy-cache=on, the cache data
1562 * on each CPUID leaf will be different, because we keep compatibility
1563 * with old QEMU versions.
1564 */
1565 CPUCaches cache_info_cpuid2, cache_info_cpuid4, cache_info_amd;
3b46e624 1566
165d9b82
AL
1567 /* MTRRs */
1568 uint64_t mtrr_fixed[11];
1569 uint64_t mtrr_deftype;
d8b5c67b 1570 MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
165d9b82 1571
7ba1e619 1572 /* For KVM */
f8d926e9 1573 uint32_t mp_state;
fd13f23b 1574 int32_t exception_nr;
0e607a80 1575 int32_t interrupt_injected;
a0fb002c 1576 uint8_t soft_interrupt;
fd13f23b
LA
1577 uint8_t exception_pending;
1578 uint8_t exception_injected;
a0fb002c 1579 uint8_t has_error_code;
fd13f23b
LA
1580 uint8_t exception_has_payload;
1581 uint64_t exception_payload;
c97d6d2c 1582 uint32_t ins_len;
a0fb002c 1583 uint32_t sipi_vector;
b8cc45d6 1584 bool tsc_valid;
06ef227e 1585 int64_t tsc_khz;
36f96c4b 1586 int64_t user_tsc_khz; /* for sanity check only */
73b994f6 1587 uint64_t apic_bus_freq;
5b8063c4
LA
1588#if defined(CONFIG_KVM) || defined(CONFIG_HVF)
1589 void *xsave_buf;
1590#endif
ebbfef2f
LA
1591#if defined(CONFIG_KVM)
1592 struct kvm_nested_state *nested_state;
1593#endif
c97d6d2c
SAGDR
1594#if defined(CONFIG_HVF)
1595 HVFX86EmulatorState *hvf_emul;
1596#endif
fabacc0f 1597
ac6c4120 1598 uint64_t mcg_cap;
ac6c4120 1599 uint64_t mcg_ctl;
87f8b626 1600 uint64_t mcg_ext_ctl;
ac6c4120 1601 uint64_t mce_banks[MCE_BANKS_DEF*4];
7616f1c2 1602 uint64_t xstate_bv;
5a2d0e57
AJ
1603
1604 /* vmstate */
1605 uint16_t fpus_vmstate;
1606 uint16_t fptag_vmstate;
1607 uint16_t fpregs_format_vmstate;
f1665b21 1608
18cd2c17 1609 uint64_t xss;
65087997 1610 uint32_t umwait;
d362e757
JK
1611
1612 TPRAccess tpr_access_type;
c26ae610
LX
1613
1614 unsigned nr_dies;
c24a41bb 1615 unsigned nr_nodes;
7b225762 1616 unsigned pkg_offset;
2c0262af
FB
1617} CPUX86State;
1618
d71b62a1
EH
1619struct kvm_msrs;
1620
4da6f8d9
PB
1621/**
1622 * X86CPU:
1623 * @env: #CPUX86State
1624 * @migratable: If set, only migratable flags will be accepted when "enforce"
1625 * mode is used, and only migratable flags will be included in the "host"
1626 * CPU model.
1627 *
1628 * An x86 CPU.
1629 */
1630struct X86CPU {
1631 /*< private >*/
1632 CPUState parent_obj;
1633 /*< public >*/
1634
5b146dc7 1635 CPUNegativeOffsetState neg;
4da6f8d9 1636 CPUX86State env;
2a693142 1637 VMChangeStateEntry *vmsentry;
4da6f8d9 1638
4e45aff3
PB
1639 uint64_t ucode_rev;
1640
4f2beda4 1641 uint32_t hyperv_spinlock_attempts;
4da6f8d9 1642 char *hyperv_vendor_id;
9b4cf107 1643 bool hyperv_synic_kvm_only;
2d384d7c 1644 uint64_t hyperv_features;
e48ddcc6 1645 bool hyperv_passthrough;
30d6ff66 1646 OnOffAuto hyperv_no_nonarch_cs;
2d384d7c 1647
4da6f8d9
PB
1648 bool check_cpuid;
1649 bool enforce_cpuid;
dac1deae
EH
1650 /*
1651 * Force features to be enabled even if the host doesn't support them.
1652 * This is dangerous and should be done only for testing CPUID
1653 * compatibility.
1654 */
1655 bool force_features;
4da6f8d9 1656 bool expose_kvm;
1ce36bfe 1657 bool expose_tcg;
4da6f8d9 1658 bool migratable;
990e0be2 1659 bool migrate_smi_count;
44bd8e53 1660 bool max_features; /* Enable all supported features automatically */
d9c84f19 1661 uint32_t apic_id;
4da6f8d9 1662
9954a158
PDJ
1663 /* Enables publishing of TSC increment and Local APIC bus frequencies to
1664 * the guest OS in CPUID page 0x40000010, the same way that VMWare does. */
1665 bool vmware_cpuid_freq;
1666
4da6f8d9
PB
1667 /* if true the CPUID code directly forward host cache leaves to the guest */
1668 bool cache_info_passthrough;
1669
2266d443
MT
1670 /* if true the CPUID code directly forwards
1671 * host monitor/mwait leaves to the guest */
1672 struct {
1673 uint32_t eax;
1674 uint32_t ebx;
1675 uint32_t ecx;
1676 uint32_t edx;
1677 } mwait;
1678
4da6f8d9 1679 /* Features that were filtered out because of missing host capabilities */
f69ecddb 1680 FeatureWordArray filtered_features;
4da6f8d9
PB
1681
1682 /* Enable PMU CPUID bits. This can't be enabled by default yet because
1683 * it doesn't have ABI stability guarantees, as it passes all PMU CPUID
1684 * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel
1685 * capabilities) directly to the guest.
1686 */
1687 bool enable_pmu;
1688
87f8b626
AR
1689 /* LMCE support can be enabled/disabled via cpu option 'lmce=on/off'. It is
1690 * disabled by default to avoid breaking migration between QEMU with
1691 * different LMCE configurations.
1692 */
1693 bool enable_lmce;
1694
14c985cf
LM
1695 /* Compatibility bits for old machine types.
1696 * If true present virtual l3 cache for VM, the vcpus in the same virtual
1697 * socket share an virtual l3 cache.
1698 */
1699 bool enable_l3_cache;
1700
ab8f992e
BM
1701 /* Compatibility bits for old machine types.
1702 * If true present the old cache topology information
1703 */
1704 bool legacy_cache;
1705
5232d00a
RK
1706 /* Compatibility bits for old machine types: */
1707 bool enable_cpuid_0xb;
1708
c39c0edf
EH
1709 /* Enable auto level-increase for all CPUID leaves */
1710 bool full_cpuid_auto_level;
1711
f24c3a79
LK
1712 /* Enable auto level-increase for Intel Processor Trace leave */
1713 bool intel_pt_auto_level;
1714
fcc35e7c
DDAG
1715 /* if true fill the top bits of the MTRR_PHYSMASKn variable range */
1716 bool fill_mtrr_mask;
1717
11f6fee5
DDAG
1718 /* if true override the phys_bits value with a value read from the host */
1719 bool host_phys_bits;
1720
258fe08b
EH
1721 /* if set, limit maximum value for phys_bits when host_phys_bits is true */
1722 uint8_t host_phys_bits_limit;
1723
fc3a1fd7
DDAG
1724 /* Stop SMI delivery for migration compatibility with old machines */
1725 bool kvm_no_smi_migration;
1726
af45907a
DDAG
1727 /* Number of physical address bits supported */
1728 uint32_t phys_bits;
1729
4da6f8d9
PB
1730 /* in order to simplify APIC support, we leave this pointer to the
1731 user */
1732 struct DeviceState *apic_state;
1733 struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram;
1734 Notifier machine_done;
d71b62a1
EH
1735
1736 struct kvm_msrs *kvm_msr_buf;
d89c2b8b 1737
15f8b142 1738 int32_t node_id; /* NUMA node this CPU belongs to */
d89c2b8b 1739 int32_t socket_id;
176d2cda 1740 int32_t die_id;
d89c2b8b
IM
1741 int32_t core_id;
1742 int32_t thread_id;
6c69dfb6
GA
1743
1744 int32_t hv_max_vps;
4da6f8d9
PB
1745};
1746
4da6f8d9
PB
1747
1748#ifndef CONFIG_USER_ONLY
8a9358cc 1749extern VMStateDescription vmstate_x86_cpu;
4da6f8d9
PB
1750#endif
1751
1752/**
1753 * x86_cpu_do_interrupt:
1754 * @cpu: vCPU the interrupt is to be handled by.
1755 */
1756void x86_cpu_do_interrupt(CPUState *cpu);
1757bool x86_cpu_exec_interrupt(CPUState *cpu, int int_req);
92d5f1a4 1758int x86_cpu_pending_interrupt(CPUState *cs, int interrupt_request);
4da6f8d9
PB
1759
1760int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
1761 int cpuid, void *opaque);
1762int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
1763 int cpuid, void *opaque);
1764int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1765 void *opaque);
1766int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1767 void *opaque);
1768
1769void x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
1770 Error **errp);
1771
90c84c56 1772void x86_cpu_dump_state(CPUState *cs, FILE *f, int flags);
4da6f8d9 1773
56f99750
DP
1774hwaddr x86_cpu_get_phys_page_attrs_debug(CPUState *cpu, vaddr addr,
1775 MemTxAttrs *attrs);
4da6f8d9 1776
a010bdbe 1777int x86_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg);
4da6f8d9
PB
1778int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
1779
1780void x86_cpu_exec_enter(CPUState *cpu);
1781void x86_cpu_exec_exit(CPUState *cpu);
5fd2087a 1782
0442428a 1783void x86_cpu_list(void);
317ac620 1784int cpu_x86_support_mca_broadcast(CPUX86State *env);
b5ec5ce0 1785
d720b93d 1786int cpu_get_pic_interrupt(CPUX86State *s);
2ee73ac3 1787/* MSDOS compatibility mode FPU exception support */
6f529b75 1788void x86_register_ferr_irq(qemu_irq irq);
bf13bfab 1789void cpu_set_ignne(void);
5e76d84e
PB
1790/* mpx_helper.c */
1791void cpu_sync_bndcs_hflags(CPUX86State *env);
2c0262af
FB
1792
1793/* this function must always be used to load data in the segment
1794 cache: it synchronizes the hflags with the segment cache values */
5fafdf24 1795static inline void cpu_x86_load_seg_cache(CPUX86State *env,
2c0262af 1796 int seg_reg, unsigned int selector,
8988ae89 1797 target_ulong base,
5fafdf24 1798 unsigned int limit,
2c0262af
FB
1799 unsigned int flags)
1800{
1801 SegmentCache *sc;
1802 unsigned int new_hflags;
3b46e624 1803
2c0262af
FB
1804 sc = &env->segs[seg_reg];
1805 sc->selector = selector;
1806 sc->base = base;
1807 sc->limit = limit;
1808 sc->flags = flags;
1809
1810 /* update the hidden flags */
14ce26e7
FB
1811 {
1812 if (seg_reg == R_CS) {
1813#ifdef TARGET_X86_64
1814 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
1815 /* long mode */
1816 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1817 env->hflags &= ~(HF_ADDSEG_MASK);
5fafdf24 1818 } else
14ce26e7
FB
1819#endif
1820 {
1821 /* legacy / compatibility case */
1822 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
1823 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
1824 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
1825 new_hflags;
1826 }
7125c937
PB
1827 }
1828 if (seg_reg == R_SS) {
1829 int cpl = (flags >> DESC_DPL_SHIFT) & 3;
7848c8d1
KC
1830#if HF_CPL_MASK != 3
1831#error HF_CPL_MASK is hardcoded
1832#endif
1833 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
5e76d84e
PB
1834 /* Possibly switch between BNDCFGS and BNDCFGU */
1835 cpu_sync_bndcs_hflags(env);
14ce26e7
FB
1836 }
1837 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
1838 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
1839 if (env->hflags & HF_CS64_MASK) {
1840 /* zero base assumed for DS, ES and SS in long mode */
5fafdf24 1841 } else if (!(env->cr[0] & CR0_PE_MASK) ||
735a8fd3
FB
1842 (env->eflags & VM_MASK) ||
1843 !(env->hflags & HF_CS32_MASK)) {
14ce26e7
FB
1844 /* XXX: try to avoid this test. The problem comes from the
1845 fact that is real mode or vm86 mode we only modify the
1846 'base' and 'selector' fields of the segment cache to go
1847 faster. A solution may be to force addseg to one in
1848 translate-i386.c. */
1849 new_hflags |= HF_ADDSEG_MASK;
1850 } else {
5fafdf24 1851 new_hflags |= ((env->segs[R_DS].base |
735a8fd3 1852 env->segs[R_ES].base |
5fafdf24 1853 env->segs[R_SS].base) != 0) <<
14ce26e7
FB
1854 HF_ADDSEG_SHIFT;
1855 }
5fafdf24 1856 env->hflags = (env->hflags &
14ce26e7 1857 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
2c0262af 1858 }
2c0262af
FB
1859}
1860
e9f9d6b1 1861static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
e6a33e45 1862 uint8_t sipi_vector)
0e26b7b8 1863{
259186a7 1864 CPUState *cs = CPU(cpu);
e9f9d6b1
AF
1865 CPUX86State *env = &cpu->env;
1866
0e26b7b8
BS
1867 env->eip = 0;
1868 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
1869 sipi_vector << 12,
1870 env->segs[R_CS].limit,
1871 env->segs[R_CS].flags);
259186a7 1872 cs->halted = 0;
0e26b7b8
BS
1873}
1874
84273177
JK
1875int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
1876 target_ulong *base, unsigned int *limit,
1877 unsigned int *flags);
1878
d9957a8b 1879/* op_helper.c */
1f1af9fd 1880/* used for debug or cpu save/restore */
1f1af9fd 1881
d9957a8b 1882/* cpu-exec.c */
2c0262af
FB
1883/* the following helpers are only usable in user mode simulation as
1884 they can trigger unexpected exceptions */
1885void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
6f12a2a6
FB
1886void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
1887void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
1c1df019
PK
1888void cpu_x86_fxsave(CPUX86State *s, target_ulong ptr);
1889void cpu_x86_fxrstor(CPUX86State *s, target_ulong ptr);
2c0262af
FB
1890
1891/* you can call this signal handler from your SIGBUS and SIGSEGV
1892 signal handlers to inform the virtual CPU of exceptions. non zero
1893 is returned if the signal was handled by the virtual CPU. */
5fafdf24 1894int cpu_x86_signal_handler(int host_signum, void *pinfo,
2c0262af 1895 void *puc);
d9957a8b 1896
f4f1110e 1897/* cpu.c */
c6dc6f63
AP
1898void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
1899 uint32_t *eax, uint32_t *ebx,
1900 uint32_t *ecx, uint32_t *edx);
0e26b7b8 1901void cpu_clear_apic_feature(CPUX86State *env);
bb44e0d1
JK
1902void host_cpuid(uint32_t function, uint32_t count,
1903 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
20271d48 1904void host_vendor_fms(char *vendor, int *family, int *model, int *stepping);
0c1538cb 1905bool cpu_x86_use_epyc_apic_id_encoding(const char *cpu_type);
c6dc6f63 1906
d9957a8b 1907/* helper.c */
5d004421
RH
1908bool x86_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
1909 MMUAccessType access_type, int mmu_idx,
1910 bool probe, uintptr_t retaddr);
cc36a7a2 1911void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
2c0262af 1912
b216aa6c 1913#ifndef CONFIG_USER_ONLY
f8c45c65
PB
1914static inline int x86_asidx_from_attrs(CPUState *cs, MemTxAttrs attrs)
1915{
1916 return !!attrs.secure;
1917}
1918
1919static inline AddressSpace *cpu_addressspace(CPUState *cs, MemTxAttrs attrs)
1920{
1921 return cpu_get_address_space(cs, cpu_asidx_from_attrs(cs, attrs));
1922}
1923
b216aa6c
PB
1924uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr);
1925uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr);
1926uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr);
1927uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr);
1928void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val);
1929void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val);
1930void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val);
1931void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val);
1932void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val);
1933#endif
1934
86025ee4 1935void breakpoint_handler(CPUState *cs);
d9957a8b
BS
1936
1937/* will be suppressed */
1938void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
1939void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
1940void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
93d00d0f 1941void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7);
d9957a8b 1942
d9957a8b 1943/* hw/pc.c */
d9957a8b 1944uint64_t cpu_get_tsc(CPUX86State *env);
6fd805e1 1945
e8f6d00c
PB
1946/* XXX: This value should match the one returned by CPUID
1947 * and in exec.c */
1948# if defined(TARGET_X86_64)
709787ee 1949# define TCG_PHYS_ADDR_BITS 40
e8f6d00c 1950# else
709787ee 1951# define TCG_PHYS_ADDR_BITS 36
e8f6d00c
PB
1952# endif
1953
709787ee
DDAG
1954#define PHYS_ADDR_MASK MAKE_64BIT_MASK(0, TCG_PHYS_ADDR_BITS)
1955
311ca98d
IM
1956#define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU
1957#define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX)
0dacec87 1958#define CPU_RESOLVING_TYPE TYPE_X86_CPU
311ca98d
IM
1959
1960#ifdef TARGET_X86_64
1961#define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu64")
1962#else
1963#define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu32")
1964#endif
1965
9467d44c 1966#define cpu_signal_handler cpu_x86_signal_handler
e916cbf8 1967#define cpu_list x86_cpu_list
9467d44c 1968
6ebbf390 1969/* MMU modes definitions */
8a201bd4 1970#define MMU_KSMAP_IDX 0
a9321a4d 1971#define MMU_USER_IDX 1
43773ed3 1972#define MMU_KNOSMAP_IDX 2
97ed5ccd 1973static inline int cpu_mmu_index(CPUX86State *env, bool ifetch)
6ebbf390 1974{
a9321a4d 1975 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
f57584dc 1976 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
8a201bd4
PB
1977 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1978}
1979
1980static inline int cpu_mmu_index_kernel(CPUX86State *env)
1981{
1982 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
1983 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
1984 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
6ebbf390
JM
1985}
1986
988c3eb0
RH
1987#define CC_DST (env->cc_dst)
1988#define CC_SRC (env->cc_src)
1989#define CC_SRC2 (env->cc_src2)
1990#define CC_OP (env->cc_op)
f081c76c 1991
5918fffb
BS
1992/* n must be a constant to be efficient */
1993static inline target_long lshift(target_long x, int n)
1994{
1995 if (n >= 0) {
1996 return x << n;
1997 } else {
1998 return x >> (-n);
1999 }
2000}
2001
f081c76c
BS
2002/* float macros */
2003#define FT0 (env->ft0)
2004#define ST0 (env->fpregs[env->fpstt].d)
2005#define ST(n) (env->fpregs[(env->fpstt + (n)) & 7].d)
2006#define ST1 ST(1)
2007
d9957a8b 2008/* translate.c */
63618b4e 2009void tcg_x86_init(void);
26a5f13b 2010
4f7c64b3 2011typedef CPUX86State CPUArchState;
2161a612 2012typedef X86CPU ArchCPU;
4f7c64b3 2013
022c62cb 2014#include "exec/cpu-all.h"
0573fbfc
TS
2015#include "svm.h"
2016
0e26b7b8 2017#if !defined(CONFIG_USER_ONLY)
0d09e41a 2018#include "hw/i386/apic.h"
0e26b7b8
BS
2019#endif
2020
317ac620 2021static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
89fee74a 2022 target_ulong *cs_base, uint32_t *flags)
6b917547
AL
2023{
2024 *cs_base = env->segs[R_CS].base;
2025 *pc = *cs_base + env->eip;
a2397807 2026 *flags = env->hflags |
a9321a4d 2027 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
6b917547
AL
2028}
2029
232fc23b
AF
2030void do_cpu_init(X86CPU *cpu);
2031void do_cpu_sipi(X86CPU *cpu);
2fa11da0 2032
747461c7
JK
2033#define MCE_INJECT_BROADCAST 1
2034#define MCE_INJECT_UNCOND_AO 2
2035
8c5cf3b6 2036void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
316378e4 2037 uint64_t status, uint64_t mcg_status, uint64_t addr,
747461c7 2038 uint64_t misc, int flags);
2fa11da0 2039
599b9a5a 2040/* excp_helper.c */
77b2bc2c 2041void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index);
91980095
PD
2042void QEMU_NORETURN raise_exception_ra(CPUX86State *env, int exception_index,
2043 uintptr_t retaddr);
77b2bc2c
BS
2044void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index,
2045 int error_code);
91980095
PD
2046void QEMU_NORETURN raise_exception_err_ra(CPUX86State *env, int exception_index,
2047 int error_code, uintptr_t retaddr);
599b9a5a
BS
2048void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int,
2049 int error_code, int next_eip_addend);
2050
5918fffb
BS
2051/* cc_helper.c */
2052extern const uint8_t parity_table[256];
2053uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
2054
2055static inline uint32_t cpu_compute_eflags(CPUX86State *env)
2056{
79c664f6
YZ
2057 uint32_t eflags = env->eflags;
2058 if (tcg_enabled()) {
2059 eflags |= cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
2060 }
2061 return eflags;
5918fffb
BS
2062}
2063
28fb26f1
PB
2064/* NOTE: the translator must set DisasContext.cc_op to CC_OP_EFLAGS
2065 * after generating a call to a helper that uses this.
2066 */
5918fffb
BS
2067static inline void cpu_load_eflags(CPUX86State *env, int eflags,
2068 int update_mask)
2069{
2070 CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
28fb26f1 2071 CC_OP = CC_OP_EFLAGS;
80cf2c81 2072 env->df = 1 - (2 * ((eflags >> 10) & 1));
5918fffb
BS
2073 env->eflags = (env->eflags & ~update_mask) |
2074 (eflags & update_mask) | 0x2;
2075}
2076
2077/* load efer and update the corresponding hflags. XXX: do consistency
2078 checks with cpuid bits? */
2079static inline void cpu_load_efer(CPUX86State *env, uint64_t val)
2080{
2081 env->efer = val;
2082 env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
2083 if (env->efer & MSR_EFER_LMA) {
2084 env->hflags |= HF_LMA_MASK;
2085 }
2086 if (env->efer & MSR_EFER_SVME) {
2087 env->hflags |= HF_SVME_MASK;
2088 }
2089}
2090
f794aa4a
PB
2091static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env)
2092{
2093 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 });
2094}
2095
c8bc83a4
PB
2096static inline int32_t x86_get_a20_mask(CPUX86State *env)
2097{
2098 if (env->hflags & HF_SMM_MASK) {
2099 return -1;
2100 } else {
2101 return env->a20_mask;
2102 }
2103}
2104
18ab37ba
LA
2105static inline bool cpu_has_vmx(CPUX86State *env)
2106{
2107 return env->features[FEAT_1_ECX] & CPUID_EXT_VMX;
2108}
2109
79a197ab
LA
2110/*
2111 * In order for a vCPU to enter VMX operation it must have CR4.VMXE set.
2112 * Since it was set, CR4.VMXE must remain set as long as vCPU is in
2113 * VMX operation. This is because CR4.VMXE is one of the bits set
2114 * in MSR_IA32_VMX_CR4_FIXED1.
2115 *
2116 * There is one exception to above statement when vCPU enters SMM mode.
2117 * When a vCPU enters SMM mode, it temporarily exit VMX operation and
2118 * may also reset CR4.VMXE during execution in SMM mode.
2119 * When vCPU exits SMM mode, vCPU state is restored to be in VMX operation
2120 * and CR4.VMXE is restored to it's original value of being set.
2121 *
2122 * Therefore, when vCPU is not in SMM mode, we can infer whether
2123 * VMX is being used by examining CR4.VMXE. Otherwise, we cannot
2124 * know for certain.
2125 */
2126static inline bool cpu_vmx_maybe_enabled(CPUX86State *env)
2127{
2128 return cpu_has_vmx(env) &&
2129 ((env->cr[4] & CR4_VMXE_MASK) || (env->hflags & HF_SMM_MASK));
2130}
2131
4e47e39a 2132/* fpu_helper.c */
1d8ad165
YZ
2133void update_fp_status(CPUX86State *env);
2134void update_mxcsr_status(CPUX86State *env);
2135
2136static inline void cpu_set_mxcsr(CPUX86State *env, uint32_t mxcsr)
2137{
2138 env->mxcsr = mxcsr;
2139 if (tcg_enabled()) {
2140 update_mxcsr_status(env);
2141 }
2142}
2143
2144static inline void cpu_set_fpuc(CPUX86State *env, uint16_t fpuc)
2145{
2146 env->fpuc = fpuc;
2147 if (tcg_enabled()) {
2148 update_fp_status(env);
2149 }
2150}
4e47e39a 2151
677ef623
FK
2152/* mem_helper.c */
2153void helper_lock_init(void);
2154
6bada5e8
BS
2155/* svm_helper.c */
2156void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
65c9d60a 2157 uint64_t param, uintptr_t retaddr);
50b3de6e
JK
2158void QEMU_NORETURN cpu_vmexit(CPUX86State *nenv, uint32_t exit_code,
2159 uint64_t exit_info_1, uintptr_t retaddr);
10cde894 2160void do_vmexit(CPUX86State *env, uint32_t exit_code, uint64_t exit_info_1);
6bada5e8 2161
97a8ea5a 2162/* seg_helper.c */
599b9a5a 2163void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw);
e694d4e2 2164
f809c605 2165/* smm_helper.c */
518e9d7d 2166void do_smm_enter(X86CPU *cpu);
e694d4e2 2167
d613f8cc 2168/* apic.c */
317ac620 2169void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
d613f8cc
PB
2170void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip,
2171 TPRAccess access);
2172
d362e757 2173
5114e842
EH
2174/* Change the value of a KVM-specific default
2175 *
2176 * If value is NULL, no default will be set and the original
2177 * value from the CPU model table will be kept.
2178 *
cb8d4c8f 2179 * It is valid to call this function only for properties that
5114e842
EH
2180 * are already present in the kvm_default_props table.
2181 */
2182void x86_cpu_change_kvm_default(const char *prop, const char *value);
8fb4f821 2183
dcafd1ef
EH
2184/* Special values for X86CPUVersion: */
2185
2186/* Resolve to latest CPU version */
2187#define CPU_VERSION_LATEST -1
2188
0788a56b
EH
2189/*
2190 * Resolve to version defined by current machine type.
2191 * See x86_cpu_set_default_version()
2192 */
2193#define CPU_VERSION_AUTO -2
2194
dcafd1ef
EH
2195/* Don't resolve to any versioned CPU models, like old QEMU versions */
2196#define CPU_VERSION_LEGACY 0
2197
2198typedef int X86CPUVersion;
2199
0788a56b
EH
2200/*
2201 * Set default CPU model version for CPU models having
2202 * version == CPU_VERSION_AUTO.
2203 */
2204void x86_cpu_set_default_version(X86CPUVersion version);
2205
8b4beddc
EH
2206/* Return name of 32-bit register, from a R_* constant */
2207const char *get_register_name_32(unsigned int reg);
2208
8932cfdf 2209void enable_compat_apic_id_mode(void);
cb41bad3 2210
dab86234 2211#define APIC_DEFAULT_ADDRESS 0xfee00000
baaeda08 2212#define APIC_SPACE_SIZE 0x100000
dab86234 2213
d3fd9e4b 2214void x86_cpu_dump_local_apic_state(CPUState *cs, int flags);
1f871d49 2215
d613f8cc
PB
2216/* cpu.c */
2217bool cpu_is_bsp(X86CPU *cpu);
2218
86a57621
SAGDR
2219void x86_cpu_xrstor_all_areas(X86CPU *cpu, const X86XSaveArea *buf);
2220void x86_cpu_xsave_all_areas(X86CPU *cpu, X86XSaveArea *buf);
35b1b927
TW
2221void x86_update_hflags(CPUX86State* env);
2222
2d384d7c
VK
2223static inline bool hyperv_feat_enabled(X86CPU *cpu, int feat)
2224{
2225 return !!(cpu->hyperv_features & BIT(feat));
2226}
2227
b26491b4
RH
2228#if defined(TARGET_X86_64) && \
2229 defined(CONFIG_USER_ONLY) && \
2230 defined(CONFIG_LINUX)
2231# define TARGET_VSYSCALL_PAGE (UINT64_C(-10) << 20)
2232#endif
2233
07f5a258 2234#endif /* I386_CPU_H */