]> git.proxmox.com Git - mirror_qemu.git/blame - target/i386/cpu.h
i386/kvm: add support for Hyper-V reenlightenment MSRs
[mirror_qemu.git] / target / i386 / cpu.h
CommitLineData
e13713db 1
2c0262af
FB
2/*
3 * i386 virtual CPU header
5fafdf24 4 *
2c0262af
FB
5 * Copyright (c) 2003 Fabrice Bellard
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
11 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * Lesser General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
8167ee88 18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
2c0262af 19 */
07f5a258
MA
20
21#ifndef I386_CPU_H
22#define I386_CPU_H
2c0262af 23
9a78eead 24#include "qemu-common.h"
4da6f8d9 25#include "cpu-qom.h"
5e953812 26#include "hyperv-proto.h"
14ce26e7
FB
27
28#ifdef TARGET_X86_64
29#define TARGET_LONG_BITS 64
30#else
3cf1e035 31#define TARGET_LONG_BITS 32
14ce26e7 32#endif
3cf1e035 33
c97d6d2c
SAGDR
34#include "exec/cpu-defs.h"
35
72c1701f
AB
36/* The x86 has a strong memory model with some store-after-load re-ordering */
37#define TCG_GUEST_DEFAULT_MO (TCG_MO_ALL & ~TCG_MO_ST_LD)
38
5b9efc39
PD
39/* Maximum instruction code size */
40#define TARGET_MAX_INSN_SIZE 16
41
d720b93d
FB
42/* support for self modifying code even if the modified instruction is
43 close to the modifying instruction */
44#define TARGET_HAS_PRECISE_SMC
45
9042c0e2 46#ifdef TARGET_X86_64
a5e8788f 47#define I386_ELF_MACHINE EM_X86_64
4ab23a91 48#define ELF_MACHINE_UNAME "x86_64"
9042c0e2 49#else
a5e8788f 50#define I386_ELF_MACHINE EM_386
4ab23a91 51#define ELF_MACHINE_UNAME "i686"
9042c0e2
TS
52#endif
53
9349b4f9 54#define CPUArchState struct CPUX86State
c2764719 55
6701d81d
PB
56enum {
57 R_EAX = 0,
58 R_ECX = 1,
59 R_EDX = 2,
60 R_EBX = 3,
61 R_ESP = 4,
62 R_EBP = 5,
63 R_ESI = 6,
64 R_EDI = 7,
65 R_R8 = 8,
66 R_R9 = 9,
67 R_R10 = 10,
68 R_R11 = 11,
69 R_R12 = 12,
70 R_R13 = 13,
71 R_R14 = 14,
72 R_R15 = 15,
2c0262af 73
6701d81d
PB
74 R_AL = 0,
75 R_CL = 1,
76 R_DL = 2,
77 R_BL = 3,
78 R_AH = 4,
79 R_CH = 5,
80 R_DH = 6,
81 R_BH = 7,
82};
2c0262af 83
6701d81d
PB
84typedef enum X86Seg {
85 R_ES = 0,
86 R_CS = 1,
87 R_SS = 2,
88 R_DS = 3,
89 R_FS = 4,
90 R_GS = 5,
91 R_LDTR = 6,
92 R_TR = 7,
93} X86Seg;
2c0262af
FB
94
95/* segment descriptor fields */
c97d6d2c
SAGDR
96#define DESC_G_SHIFT 23
97#define DESC_G_MASK (1 << DESC_G_SHIFT)
2c0262af
FB
98#define DESC_B_SHIFT 22
99#define DESC_B_MASK (1 << DESC_B_SHIFT)
14ce26e7
FB
100#define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
101#define DESC_L_MASK (1 << DESC_L_SHIFT)
c97d6d2c
SAGDR
102#define DESC_AVL_SHIFT 20
103#define DESC_AVL_MASK (1 << DESC_AVL_SHIFT)
104#define DESC_P_SHIFT 15
105#define DESC_P_MASK (1 << DESC_P_SHIFT)
2c0262af 106#define DESC_DPL_SHIFT 13
a3867ed2 107#define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
c97d6d2c
SAGDR
108#define DESC_S_SHIFT 12
109#define DESC_S_MASK (1 << DESC_S_SHIFT)
2c0262af 110#define DESC_TYPE_SHIFT 8
a3867ed2 111#define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
2c0262af
FB
112#define DESC_A_MASK (1 << 8)
113
e670b89e
FB
114#define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
115#define DESC_C_MASK (1 << 10) /* code: conforming */
116#define DESC_R_MASK (1 << 9) /* code: readable */
2c0262af 117
e670b89e
FB
118#define DESC_E_MASK (1 << 10) /* data: expansion direction */
119#define DESC_W_MASK (1 << 9) /* data: writable */
120
121#define DESC_TSS_BUSY_MASK (1 << 9)
2c0262af
FB
122
123/* eflags masks */
e4a09c96
PB
124#define CC_C 0x0001
125#define CC_P 0x0004
126#define CC_A 0x0010
127#define CC_Z 0x0040
2c0262af
FB
128#define CC_S 0x0080
129#define CC_O 0x0800
130
131#define TF_SHIFT 8
132#define IOPL_SHIFT 12
133#define VM_SHIFT 17
134
e4a09c96
PB
135#define TF_MASK 0x00000100
136#define IF_MASK 0x00000200
137#define DF_MASK 0x00000400
138#define IOPL_MASK 0x00003000
139#define NT_MASK 0x00004000
140#define RF_MASK 0x00010000
141#define VM_MASK 0x00020000
142#define AC_MASK 0x00040000
2c0262af
FB
143#define VIF_MASK 0x00080000
144#define VIP_MASK 0x00100000
145#define ID_MASK 0x00200000
146
aa1f17c1 147/* hidden flags - used internally by qemu to represent additional cpu
7848c8d1
KC
148 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
149 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
150 positions to ease oring with eflags. */
2c0262af
FB
151/* current cpl */
152#define HF_CPL_SHIFT 0
2c0262af
FB
153/* true if hardware interrupts must be disabled for next instruction */
154#define HF_INHIBIT_IRQ_SHIFT 3
155/* 16 or 32 segments */
156#define HF_CS32_SHIFT 4
157#define HF_SS32_SHIFT 5
dc196a57 158/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
2c0262af 159#define HF_ADDSEG_SHIFT 6
65262d57
FB
160/* copy of CR0.PE (protected mode) */
161#define HF_PE_SHIFT 7
162#define HF_TF_SHIFT 8 /* must be same as eflags */
7eee2a50
FB
163#define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
164#define HF_EM_SHIFT 10
165#define HF_TS_SHIFT 11
65262d57 166#define HF_IOPL_SHIFT 12 /* must be same as eflags */
14ce26e7
FB
167#define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
168#define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
a2397807 169#define HF_RF_SHIFT 16 /* must be same as eflags */
65262d57 170#define HF_VM_SHIFT 17 /* must be same as eflags */
a9321a4d 171#define HF_AC_SHIFT 18 /* must be same as eflags */
3b21e03e 172#define HF_SMM_SHIFT 19 /* CPU in SMM mode */
db620f46
FB
173#define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
174#define HF_SVMI_SHIFT 21 /* SVM intercepts are active */
a2397807 175#define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
a9321a4d 176#define HF_SMAP_SHIFT 23 /* CR4.SMAP */
5223a942 177#define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */
f4f1110e
RH
178#define HF_MPX_EN_SHIFT 25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */
179#define HF_MPX_IU_SHIFT 26 /* BND registers in-use */
2c0262af
FB
180
181#define HF_CPL_MASK (3 << HF_CPL_SHIFT)
2c0262af
FB
182#define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
183#define HF_CS32_MASK (1 << HF_CS32_SHIFT)
184#define HF_SS32_MASK (1 << HF_SS32_SHIFT)
185#define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
65262d57 186#define HF_PE_MASK (1 << HF_PE_SHIFT)
58fe2f10 187#define HF_TF_MASK (1 << HF_TF_SHIFT)
7eee2a50
FB
188#define HF_MP_MASK (1 << HF_MP_SHIFT)
189#define HF_EM_MASK (1 << HF_EM_SHIFT)
190#define HF_TS_MASK (1 << HF_TS_SHIFT)
0650f1ab 191#define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
14ce26e7
FB
192#define HF_LMA_MASK (1 << HF_LMA_SHIFT)
193#define HF_CS64_MASK (1 << HF_CS64_SHIFT)
a2397807 194#define HF_RF_MASK (1 << HF_RF_SHIFT)
0650f1ab 195#define HF_VM_MASK (1 << HF_VM_SHIFT)
a9321a4d 196#define HF_AC_MASK (1 << HF_AC_SHIFT)
3b21e03e 197#define HF_SMM_MASK (1 << HF_SMM_SHIFT)
872929aa
FB
198#define HF_SVME_MASK (1 << HF_SVME_SHIFT)
199#define HF_SVMI_MASK (1 << HF_SVMI_SHIFT)
a2397807 200#define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
a9321a4d 201#define HF_SMAP_MASK (1 << HF_SMAP_SHIFT)
5223a942 202#define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT)
f4f1110e
RH
203#define HF_MPX_EN_MASK (1 << HF_MPX_EN_SHIFT)
204#define HF_MPX_IU_MASK (1 << HF_MPX_IU_SHIFT)
2c0262af 205
db620f46
FB
206/* hflags2 */
207
9982f74b
PB
208#define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
209#define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
210#define HF2_NMI_SHIFT 2 /* CPU serving NMI */
211#define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
212#define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */
f4f1110e 213#define HF2_MPX_PR_SHIFT 5 /* BNDCFGx.BNDPRESERVE */
9982f74b
PB
214
215#define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
216#define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
217#define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
218#define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
219#define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT)
f4f1110e 220#define HF2_MPX_PR_MASK (1 << HF2_MPX_PR_SHIFT)
db620f46 221
0650f1ab
AL
222#define CR0_PE_SHIFT 0
223#define CR0_MP_SHIFT 1
224
2cd49cbf
PM
225#define CR0_PE_MASK (1U << 0)
226#define CR0_MP_MASK (1U << 1)
227#define CR0_EM_MASK (1U << 2)
228#define CR0_TS_MASK (1U << 3)
229#define CR0_ET_MASK (1U << 4)
230#define CR0_NE_MASK (1U << 5)
231#define CR0_WP_MASK (1U << 16)
232#define CR0_AM_MASK (1U << 18)
233#define CR0_PG_MASK (1U << 31)
234
235#define CR4_VME_MASK (1U << 0)
236#define CR4_PVI_MASK (1U << 1)
237#define CR4_TSD_MASK (1U << 2)
238#define CR4_DE_MASK (1U << 3)
239#define CR4_PSE_MASK (1U << 4)
240#define CR4_PAE_MASK (1U << 5)
241#define CR4_MCE_MASK (1U << 6)
242#define CR4_PGE_MASK (1U << 7)
243#define CR4_PCE_MASK (1U << 8)
0650f1ab 244#define CR4_OSFXSR_SHIFT 9
2cd49cbf
PM
245#define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
246#define CR4_OSXMMEXCPT_MASK (1U << 10)
6c7c3c21 247#define CR4_LA57_MASK (1U << 12)
2cd49cbf
PM
248#define CR4_VMXE_MASK (1U << 13)
249#define CR4_SMXE_MASK (1U << 14)
250#define CR4_FSGSBASE_MASK (1U << 16)
251#define CR4_PCIDE_MASK (1U << 17)
252#define CR4_OSXSAVE_MASK (1U << 18)
253#define CR4_SMEP_MASK (1U << 20)
254#define CR4_SMAP_MASK (1U << 21)
0f70ed47 255#define CR4_PKE_MASK (1U << 22)
2c0262af 256
01df040b
AL
257#define DR6_BD (1 << 13)
258#define DR6_BS (1 << 14)
259#define DR6_BT (1 << 15)
260#define DR6_FIXED_1 0xffff0ff0
261
262#define DR7_GD (1 << 13)
263#define DR7_TYPE_SHIFT 16
264#define DR7_LEN_SHIFT 18
265#define DR7_FIXED_1 0x00000400
93d00d0f 266#define DR7_GLOBAL_BP_MASK 0xaa
428065ce
LG
267#define DR7_LOCAL_BP_MASK 0x55
268#define DR7_MAX_BP 4
269#define DR7_TYPE_BP_INST 0x0
270#define DR7_TYPE_DATA_WR 0x1
271#define DR7_TYPE_IO_RW 0x2
272#define DR7_TYPE_DATA_RW 0x3
01df040b 273
e4a09c96
PB
274#define PG_PRESENT_BIT 0
275#define PG_RW_BIT 1
276#define PG_USER_BIT 2
277#define PG_PWT_BIT 3
278#define PG_PCD_BIT 4
279#define PG_ACCESSED_BIT 5
280#define PG_DIRTY_BIT 6
281#define PG_PSE_BIT 7
282#define PG_GLOBAL_BIT 8
eaad03e4 283#define PG_PSE_PAT_BIT 12
0f70ed47 284#define PG_PKRU_BIT 59
e4a09c96 285#define PG_NX_BIT 63
2c0262af
FB
286
287#define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
e4a09c96
PB
288#define PG_RW_MASK (1 << PG_RW_BIT)
289#define PG_USER_MASK (1 << PG_USER_BIT)
290#define PG_PWT_MASK (1 << PG_PWT_BIT)
291#define PG_PCD_MASK (1 << PG_PCD_BIT)
2c0262af 292#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
e4a09c96
PB
293#define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
294#define PG_PSE_MASK (1 << PG_PSE_BIT)
295#define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
eaad03e4 296#define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT)
e8f6d00c
PB
297#define PG_ADDRESS_MASK 0x000ffffffffff000LL
298#define PG_HI_RSVD_MASK (PG_ADDRESS_MASK & ~PHYS_ADDR_MASK)
3f2cbf0d 299#define PG_HI_USER_MASK 0x7ff0000000000000LL
0f70ed47
PB
300#define PG_PKRU_MASK (15ULL << PG_PKRU_BIT)
301#define PG_NX_MASK (1ULL << PG_NX_BIT)
2c0262af
FB
302
303#define PG_ERROR_W_BIT 1
304
305#define PG_ERROR_P_MASK 0x01
306#define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
307#define PG_ERROR_U_MASK 0x04
308#define PG_ERROR_RSVD_MASK 0x08
5cf38396 309#define PG_ERROR_I_D_MASK 0x10
0f70ed47 310#define PG_ERROR_PK_MASK 0x20
2c0262af 311
e4a09c96
PB
312#define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
313#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
87f8b626 314#define MCG_LMCE_P (1ULL<<27) /* Local Machine Check Supported */
79c4f6b0 315
e4a09c96
PB
316#define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
317#define MCE_BANKS_DEF 10
79c4f6b0 318
2590f15b
EH
319#define MCG_CAP_BANKS_MASK 0xff
320
e4a09c96
PB
321#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
322#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
323#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
87f8b626
AR
324#define MCG_STATUS_LMCE (1ULL<<3) /* Local MCE signaled */
325
326#define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Local MCE enabled */
79c4f6b0 327
e4a09c96
PB
328#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
329#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
330#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
331#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
332#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
333#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
334#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
335#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
336#define MCI_STATUS_AR (1ULL<<55) /* Action required */
c0532a76
MT
337
338/* MISC register defines */
e4a09c96
PB
339#define MCM_ADDR_SEGOFF 0 /* segment offset */
340#define MCM_ADDR_LINEAR 1 /* linear address */
341#define MCM_ADDR_PHYS 2 /* physical address */
342#define MCM_ADDR_MEM 3 /* memory address */
343#define MCM_ADDR_GENERIC 7 /* generic */
79c4f6b0 344
0650f1ab 345#define MSR_IA32_TSC 0x10
2c0262af
FB
346#define MSR_IA32_APICBASE 0x1b
347#define MSR_IA32_APICBASE_BSP (1<<8)
348#define MSR_IA32_APICBASE_ENABLE (1<<11)
33d7a288 349#define MSR_IA32_APICBASE_EXTD (1 << 10)
458cf469 350#define MSR_IA32_APICBASE_BASE (0xfffffU<<12)
0779caeb 351#define MSR_IA32_FEATURE_CONTROL 0x0000003a
f28558d3 352#define MSR_TSC_ADJUST 0x0000003b
a33a2cfe 353#define MSR_IA32_SPEC_CTRL 0x48
aa82ba54 354#define MSR_IA32_TSCDEADLINE 0x6e0
2c0262af 355
217f1b4a
HZ
356#define FEATURE_CONTROL_LOCKED (1<<0)
357#define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
358#define FEATURE_CONTROL_LMCE (1<<20)
359
0d894367
PB
360#define MSR_P6_PERFCTR0 0xc1
361
fc12d72e 362#define MSR_IA32_SMBASE 0x9e
e13713db 363#define MSR_SMI_COUNT 0x34
e4a09c96
PB
364#define MSR_MTRRcap 0xfe
365#define MSR_MTRRcap_VCNT 8
366#define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
367#define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
dd5e3b17 368
2c0262af
FB
369#define MSR_IA32_SYSENTER_CS 0x174
370#define MSR_IA32_SYSENTER_ESP 0x175
371#define MSR_IA32_SYSENTER_EIP 0x176
372
8f091a59
FB
373#define MSR_MCG_CAP 0x179
374#define MSR_MCG_STATUS 0x17a
375#define MSR_MCG_CTL 0x17b
87f8b626 376#define MSR_MCG_EXT_CTL 0x4d0
8f091a59 377
0d894367
PB
378#define MSR_P6_EVNTSEL0 0x186
379
e737b32a
AZ
380#define MSR_IA32_PERF_STATUS 0x198
381
e4a09c96 382#define MSR_IA32_MISC_ENABLE 0x1a0
21e87c46
AK
383/* Indicates good rep/movs microcode on some processors: */
384#define MSR_IA32_MISC_ENABLE_DEFAULT 1
385
e4a09c96
PB
386#define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
387#define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
388
d1ae67f6
AW
389#define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2)
390
e4a09c96
PB
391#define MSR_MTRRfix64K_00000 0x250
392#define MSR_MTRRfix16K_80000 0x258
393#define MSR_MTRRfix16K_A0000 0x259
394#define MSR_MTRRfix4K_C0000 0x268
395#define MSR_MTRRfix4K_C8000 0x269
396#define MSR_MTRRfix4K_D0000 0x26a
397#define MSR_MTRRfix4K_D8000 0x26b
398#define MSR_MTRRfix4K_E0000 0x26c
399#define MSR_MTRRfix4K_E8000 0x26d
400#define MSR_MTRRfix4K_F0000 0x26e
401#define MSR_MTRRfix4K_F8000 0x26f
165d9b82 402
8f091a59
FB
403#define MSR_PAT 0x277
404
e4a09c96 405#define MSR_MTRRdefType 0x2ff
165d9b82 406
0d894367
PB
407#define MSR_CORE_PERF_FIXED_CTR0 0x309
408#define MSR_CORE_PERF_FIXED_CTR1 0x30a
409#define MSR_CORE_PERF_FIXED_CTR2 0x30b
410#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d
411#define MSR_CORE_PERF_GLOBAL_STATUS 0x38e
412#define MSR_CORE_PERF_GLOBAL_CTRL 0x38f
413#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390
165d9b82 414
e4a09c96
PB
415#define MSR_MC0_CTL 0x400
416#define MSR_MC0_STATUS 0x401
417#define MSR_MC0_ADDR 0x402
418#define MSR_MC0_MISC 0x403
79c4f6b0 419
b77146e9
CP
420#define MSR_IA32_RTIT_OUTPUT_BASE 0x560
421#define MSR_IA32_RTIT_OUTPUT_MASK 0x561
422#define MSR_IA32_RTIT_CTL 0x570
423#define MSR_IA32_RTIT_STATUS 0x571
424#define MSR_IA32_RTIT_CR3_MATCH 0x572
425#define MSR_IA32_RTIT_ADDR0_A 0x580
426#define MSR_IA32_RTIT_ADDR0_B 0x581
427#define MSR_IA32_RTIT_ADDR1_A 0x582
428#define MSR_IA32_RTIT_ADDR1_B 0x583
429#define MSR_IA32_RTIT_ADDR2_A 0x584
430#define MSR_IA32_RTIT_ADDR2_B 0x585
431#define MSR_IA32_RTIT_ADDR3_A 0x586
432#define MSR_IA32_RTIT_ADDR3_B 0x587
433#define MAX_RTIT_ADDRS 8
434
14ce26e7
FB
435#define MSR_EFER 0xc0000080
436
437#define MSR_EFER_SCE (1 << 0)
438#define MSR_EFER_LME (1 << 8)
439#define MSR_EFER_LMA (1 << 10)
440#define MSR_EFER_NXE (1 << 11)
872929aa 441#define MSR_EFER_SVME (1 << 12)
14ce26e7
FB
442#define MSR_EFER_FFXSR (1 << 14)
443
444#define MSR_STAR 0xc0000081
445#define MSR_LSTAR 0xc0000082
446#define MSR_CSTAR 0xc0000083
447#define MSR_FMASK 0xc0000084
448#define MSR_FSBASE 0xc0000100
449#define MSR_GSBASE 0xc0000101
450#define MSR_KERNELGSBASE 0xc0000102
1b050077 451#define MSR_TSC_AUX 0xc0000103
14ce26e7 452
0573fbfc
TS
453#define MSR_VM_HSAVE_PA 0xc0010117
454
79e9ebeb 455#define MSR_IA32_BNDCFGS 0x00000d90
18cd2c17 456#define MSR_IA32_XSS 0x00000da0
79e9ebeb 457
cfc3b074
PB
458#define XSTATE_FP_BIT 0
459#define XSTATE_SSE_BIT 1
460#define XSTATE_YMM_BIT 2
461#define XSTATE_BNDREGS_BIT 3
462#define XSTATE_BNDCSR_BIT 4
463#define XSTATE_OPMASK_BIT 5
464#define XSTATE_ZMM_Hi256_BIT 6
465#define XSTATE_Hi16_ZMM_BIT 7
466#define XSTATE_PKRU_BIT 9
467
468#define XSTATE_FP_MASK (1ULL << XSTATE_FP_BIT)
469#define XSTATE_SSE_MASK (1ULL << XSTATE_SSE_BIT)
470#define XSTATE_YMM_MASK (1ULL << XSTATE_YMM_BIT)
471#define XSTATE_BNDREGS_MASK (1ULL << XSTATE_BNDREGS_BIT)
472#define XSTATE_BNDCSR_MASK (1ULL << XSTATE_BNDCSR_BIT)
473#define XSTATE_OPMASK_MASK (1ULL << XSTATE_OPMASK_BIT)
474#define XSTATE_ZMM_Hi256_MASK (1ULL << XSTATE_ZMM_Hi256_BIT)
475#define XSTATE_Hi16_ZMM_MASK (1ULL << XSTATE_Hi16_ZMM_BIT)
476#define XSTATE_PKRU_MASK (1ULL << XSTATE_PKRU_BIT)
c74f41bb 477
5ef57876
EH
478/* CPUID feature words */
479typedef enum FeatureWord {
480 FEAT_1_EDX, /* CPUID[1].EDX */
481 FEAT_1_ECX, /* CPUID[1].ECX */
482 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */
f74eefe0 483 FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */
95ea69fb 484 FEAT_7_0_EDX, /* CPUID[EAX=7,ECX=0].EDX */
5ef57876
EH
485 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
486 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
303752a9 487 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
1b3420e1 488 FEAT_8000_0008_EBX, /* CPUID[8000_0008].EBX */
5ef57876
EH
489 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
490 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
be777326 491 FEAT_KVM_HINTS, /* CPUID[4000_0001].EDX */
c35bd19a
EY
492 FEAT_HYPERV_EAX, /* CPUID[4000_0003].EAX */
493 FEAT_HYPERV_EBX, /* CPUID[4000_0003].EBX */
494 FEAT_HYPERV_EDX, /* CPUID[4000_0003].EDX */
5ef57876 495 FEAT_SVM, /* CPUID[8000_000A].EDX */
0bb0b2d2 496 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */
28b8e4d0 497 FEAT_6_EAX, /* CPUID[6].EAX */
96193c22
EH
498 FEAT_XSAVE_COMP_LO, /* CPUID[EAX=0xd,ECX=0].EAX */
499 FEAT_XSAVE_COMP_HI, /* CPUID[EAX=0xd,ECX=0].EDX */
5ef57876
EH
500 FEATURE_WORDS,
501} FeatureWord;
502
503typedef uint32_t FeatureWordArray[FEATURE_WORDS];
504
14ce26e7 505/* cpuid_features bits */
2cd49cbf
PM
506#define CPUID_FP87 (1U << 0)
507#define CPUID_VME (1U << 1)
508#define CPUID_DE (1U << 2)
509#define CPUID_PSE (1U << 3)
510#define CPUID_TSC (1U << 4)
511#define CPUID_MSR (1U << 5)
512#define CPUID_PAE (1U << 6)
513#define CPUID_MCE (1U << 7)
514#define CPUID_CX8 (1U << 8)
515#define CPUID_APIC (1U << 9)
516#define CPUID_SEP (1U << 11) /* sysenter/sysexit */
517#define CPUID_MTRR (1U << 12)
518#define CPUID_PGE (1U << 13)
519#define CPUID_MCA (1U << 14)
520#define CPUID_CMOV (1U << 15)
521#define CPUID_PAT (1U << 16)
522#define CPUID_PSE36 (1U << 17)
523#define CPUID_PN (1U << 18)
524#define CPUID_CLFLUSH (1U << 19)
525#define CPUID_DTS (1U << 21)
526#define CPUID_ACPI (1U << 22)
527#define CPUID_MMX (1U << 23)
528#define CPUID_FXSR (1U << 24)
529#define CPUID_SSE (1U << 25)
530#define CPUID_SSE2 (1U << 26)
531#define CPUID_SS (1U << 27)
532#define CPUID_HT (1U << 28)
533#define CPUID_TM (1U << 29)
534#define CPUID_IA64 (1U << 30)
535#define CPUID_PBE (1U << 31)
536
537#define CPUID_EXT_SSE3 (1U << 0)
538#define CPUID_EXT_PCLMULQDQ (1U << 1)
539#define CPUID_EXT_DTES64 (1U << 2)
540#define CPUID_EXT_MONITOR (1U << 3)
541#define CPUID_EXT_DSCPL (1U << 4)
542#define CPUID_EXT_VMX (1U << 5)
543#define CPUID_EXT_SMX (1U << 6)
544#define CPUID_EXT_EST (1U << 7)
545#define CPUID_EXT_TM2 (1U << 8)
546#define CPUID_EXT_SSSE3 (1U << 9)
547#define CPUID_EXT_CID (1U << 10)
548#define CPUID_EXT_FMA (1U << 12)
549#define CPUID_EXT_CX16 (1U << 13)
550#define CPUID_EXT_XTPR (1U << 14)
551#define CPUID_EXT_PDCM (1U << 15)
552#define CPUID_EXT_PCID (1U << 17)
553#define CPUID_EXT_DCA (1U << 18)
554#define CPUID_EXT_SSE41 (1U << 19)
555#define CPUID_EXT_SSE42 (1U << 20)
556#define CPUID_EXT_X2APIC (1U << 21)
557#define CPUID_EXT_MOVBE (1U << 22)
558#define CPUID_EXT_POPCNT (1U << 23)
559#define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
560#define CPUID_EXT_AES (1U << 25)
561#define CPUID_EXT_XSAVE (1U << 26)
562#define CPUID_EXT_OSXSAVE (1U << 27)
563#define CPUID_EXT_AVX (1U << 28)
564#define CPUID_EXT_F16C (1U << 29)
565#define CPUID_EXT_RDRAND (1U << 30)
566#define CPUID_EXT_HYPERVISOR (1U << 31)
567
568#define CPUID_EXT2_FPU (1U << 0)
569#define CPUID_EXT2_VME (1U << 1)
570#define CPUID_EXT2_DE (1U << 2)
571#define CPUID_EXT2_PSE (1U << 3)
572#define CPUID_EXT2_TSC (1U << 4)
573#define CPUID_EXT2_MSR (1U << 5)
574#define CPUID_EXT2_PAE (1U << 6)
575#define CPUID_EXT2_MCE (1U << 7)
576#define CPUID_EXT2_CX8 (1U << 8)
577#define CPUID_EXT2_APIC (1U << 9)
578#define CPUID_EXT2_SYSCALL (1U << 11)
579#define CPUID_EXT2_MTRR (1U << 12)
580#define CPUID_EXT2_PGE (1U << 13)
581#define CPUID_EXT2_MCA (1U << 14)
582#define CPUID_EXT2_CMOV (1U << 15)
583#define CPUID_EXT2_PAT (1U << 16)
584#define CPUID_EXT2_PSE36 (1U << 17)
585#define CPUID_EXT2_MP (1U << 19)
586#define CPUID_EXT2_NX (1U << 20)
587#define CPUID_EXT2_MMXEXT (1U << 22)
588#define CPUID_EXT2_MMX (1U << 23)
589#define CPUID_EXT2_FXSR (1U << 24)
590#define CPUID_EXT2_FFXSR (1U << 25)
591#define CPUID_EXT2_PDPE1GB (1U << 26)
592#define CPUID_EXT2_RDTSCP (1U << 27)
593#define CPUID_EXT2_LM (1U << 29)
594#define CPUID_EXT2_3DNOWEXT (1U << 30)
595#define CPUID_EXT2_3DNOW (1U << 31)
9df217a3 596
8fad4b44
EH
597/* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
598#define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
599 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
600 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
601 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
602 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
603 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
604 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
605 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
606 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
607
2cd49cbf
PM
608#define CPUID_EXT3_LAHF_LM (1U << 0)
609#define CPUID_EXT3_CMP_LEG (1U << 1)
610#define CPUID_EXT3_SVM (1U << 2)
611#define CPUID_EXT3_EXTAPIC (1U << 3)
612#define CPUID_EXT3_CR8LEG (1U << 4)
613#define CPUID_EXT3_ABM (1U << 5)
614#define CPUID_EXT3_SSE4A (1U << 6)
615#define CPUID_EXT3_MISALIGNSSE (1U << 7)
616#define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
617#define CPUID_EXT3_OSVW (1U << 9)
618#define CPUID_EXT3_IBS (1U << 10)
619#define CPUID_EXT3_XOP (1U << 11)
620#define CPUID_EXT3_SKINIT (1U << 12)
621#define CPUID_EXT3_WDT (1U << 13)
622#define CPUID_EXT3_LWP (1U << 15)
623#define CPUID_EXT3_FMA4 (1U << 16)
624#define CPUID_EXT3_TCE (1U << 17)
625#define CPUID_EXT3_NODEID (1U << 19)
626#define CPUID_EXT3_TBM (1U << 21)
627#define CPUID_EXT3_TOPOEXT (1U << 22)
628#define CPUID_EXT3_PERFCORE (1U << 23)
629#define CPUID_EXT3_PERFNB (1U << 24)
630
631#define CPUID_SVM_NPT (1U << 0)
632#define CPUID_SVM_LBRV (1U << 1)
633#define CPUID_SVM_SVMLOCK (1U << 2)
634#define CPUID_SVM_NRIPSAVE (1U << 3)
635#define CPUID_SVM_TSCSCALE (1U << 4)
636#define CPUID_SVM_VMCBCLEAN (1U << 5)
637#define CPUID_SVM_FLUSHASID (1U << 6)
638#define CPUID_SVM_DECODEASSIST (1U << 7)
639#define CPUID_SVM_PAUSEFILTER (1U << 10)
640#define CPUID_SVM_PFTHRESHOLD (1U << 12)
641
642#define CPUID_7_0_EBX_FSGSBASE (1U << 0)
643#define CPUID_7_0_EBX_BMI1 (1U << 3)
644#define CPUID_7_0_EBX_HLE (1U << 4)
645#define CPUID_7_0_EBX_AVX2 (1U << 5)
646#define CPUID_7_0_EBX_SMEP (1U << 7)
647#define CPUID_7_0_EBX_BMI2 (1U << 8)
648#define CPUID_7_0_EBX_ERMS (1U << 9)
649#define CPUID_7_0_EBX_INVPCID (1U << 10)
650#define CPUID_7_0_EBX_RTM (1U << 11)
651#define CPUID_7_0_EBX_MPX (1U << 14)
9aecd6f8 652#define CPUID_7_0_EBX_AVX512F (1U << 16) /* AVX-512 Foundation */
cc728d14 653#define CPUID_7_0_EBX_AVX512DQ (1U << 17) /* AVX-512 Doubleword & Quadword Instrs */
2cd49cbf
PM
654#define CPUID_7_0_EBX_RDSEED (1U << 18)
655#define CPUID_7_0_EBX_ADX (1U << 19)
656#define CPUID_7_0_EBX_SMAP (1U << 20)
cc728d14 657#define CPUID_7_0_EBX_AVX512IFMA (1U << 21) /* AVX-512 Integer Fused Multiply Add */
f7fda280
XG
658#define CPUID_7_0_EBX_PCOMMIT (1U << 22) /* Persistent Commit */
659#define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23) /* Flush a Cache Line Optimized */
660#define CPUID_7_0_EBX_CLWB (1U << 24) /* Cache Line Write Back */
e37a5c7f 661#define CPUID_7_0_EBX_INTEL_PT (1U << 25) /* Intel Processor Trace */
9aecd6f8
CP
662#define CPUID_7_0_EBX_AVX512PF (1U << 26) /* AVX-512 Prefetch */
663#define CPUID_7_0_EBX_AVX512ER (1U << 27) /* AVX-512 Exponential and Reciprocal */
664#define CPUID_7_0_EBX_AVX512CD (1U << 28) /* AVX-512 Conflict Detection */
638cbd45 665#define CPUID_7_0_EBX_SHA_NI (1U << 29) /* SHA1/SHA256 Instruction Extensions */
cc728d14
LK
666#define CPUID_7_0_EBX_AVX512BW (1U << 30) /* AVX-512 Byte and Word Instructions */
667#define CPUID_7_0_EBX_AVX512VL (1U << 31) /* AVX-512 Vector Length Extensions */
a9321a4d 668
c97d6d2c 669#define CPUID_7_0_ECX_AVX512BMI (1U << 1)
cc728d14 670#define CPUID_7_0_ECX_VBMI (1U << 1) /* AVX-512 Vector Byte Manipulation Instrs */
c2f193b5 671#define CPUID_7_0_ECX_UMIP (1U << 2)
f74eefe0
HH
672#define CPUID_7_0_ECX_PKU (1U << 3)
673#define CPUID_7_0_ECX_OSPKE (1U << 4)
aff9e6e4
YZ
674#define CPUID_7_0_ECX_VBMI2 (1U << 6) /* Additional VBMI Instrs */
675#define CPUID_7_0_ECX_GFNI (1U << 8)
676#define CPUID_7_0_ECX_VAES (1U << 9)
677#define CPUID_7_0_ECX_VPCLMULQDQ (1U << 10)
678#define CPUID_7_0_ECX_AVX512VNNI (1U << 11)
679#define CPUID_7_0_ECX_AVX512BITALG (1U << 12)
f7754377 680#define CPUID_7_0_ECX_AVX512_VPOPCNTDQ (1U << 14) /* POPCNT for vectors of DW/QW */
6c7c3c21 681#define CPUID_7_0_ECX_LA57 (1U << 16)
c2f193b5 682#define CPUID_7_0_ECX_RDPID (1U << 22)
f74eefe0 683
95ea69fb
LK
684#define CPUID_7_0_EDX_AVX512_4VNNIW (1U << 2) /* AVX512 Neural Network Instructions */
685#define CPUID_7_0_EDX_AVX512_4FMAPS (1U << 3) /* AVX512 Multiply Accumulation Single Precision */
a2381f09 686#define CPUID_7_0_EDX_SPEC_CTRL (1U << 26) /* Speculation Control */
95ea69fb 687
be777326
WL
688#define KVM_HINTS_DEDICATED (1U << 0)
689
1b3420e1
EH
690#define CPUID_8000_0008_EBX_IBPB (1U << 12) /* Indirect Branch Prediction Barrier */
691
0bb0b2d2
PB
692#define CPUID_XSAVE_XSAVEOPT (1U << 0)
693#define CPUID_XSAVE_XSAVEC (1U << 1)
694#define CPUID_XSAVE_XGETBV1 (1U << 2)
695#define CPUID_XSAVE_XSAVES (1U << 3)
696
28b8e4d0
JK
697#define CPUID_6_EAX_ARAT (1U << 2)
698
303752a9
MT
699/* CPUID[0x80000007].EDX flags: */
700#define CPUID_APM_INVTSC (1U << 8)
701
9df694ee
IM
702#define CPUID_VENDOR_SZ 12
703
c5096daf
AZ
704#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
705#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
706#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
99b88a17 707#define CPUID_VENDOR_INTEL "GenuineIntel"
c5096daf
AZ
708
709#define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
b3baa152 710#define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
c5096daf 711#define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
99b88a17 712#define CPUID_VENDOR_AMD "AuthenticAMD"
c5096daf 713
99b88a17 714#define CPUID_VENDOR_VIA "CentaurHauls"
b3baa152 715
2cd49cbf
PM
716#define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */
717#define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */
e737b32a 718
5232d00a
RK
719/* CPUID[0xB].ECX level types */
720#define CPUID_TOPOLOGY_LEVEL_INVALID (0U << 8)
721#define CPUID_TOPOLOGY_LEVEL_SMT (1U << 8)
722#define CPUID_TOPOLOGY_LEVEL_CORE (2U << 8)
723
92067bf4
IM
724#ifndef HYPERV_SPINLOCK_NEVER_RETRY
725#define HYPERV_SPINLOCK_NEVER_RETRY 0xFFFFFFFF
726#endif
727
2c0262af 728#define EXCP00_DIVZ 0
01df040b 729#define EXCP01_DB 1
2c0262af
FB
730#define EXCP02_NMI 2
731#define EXCP03_INT3 3
732#define EXCP04_INTO 4
733#define EXCP05_BOUND 5
734#define EXCP06_ILLOP 6
735#define EXCP07_PREX 7
736#define EXCP08_DBLE 8
737#define EXCP09_XERR 9
738#define EXCP0A_TSS 10
739#define EXCP0B_NOSEG 11
740#define EXCP0C_STACK 12
741#define EXCP0D_GPF 13
742#define EXCP0E_PAGE 14
743#define EXCP10_COPR 16
744#define EXCP11_ALGN 17
745#define EXCP12_MCHK 18
746
d2fd1af7
FB
747#define EXCP_SYSCALL 0x100 /* only happens in user only emulation
748 for syscall instruction */
10cde894 749#define EXCP_VMEXIT 0x100
d2fd1af7 750
00a152b4 751/* i386-specific interrupt pending bits. */
5d62c43a 752#define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1
00a152b4 753#define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2
85097db6 754#define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
00a152b4
RH
755#define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4
756#define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0
4a92a558
PB
757#define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1
758#define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2
00a152b4 759
4a92a558
PB
760/* Use a clearer name for this. */
761#define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET
00a152b4 762
c3ce5a23
PB
763/* Instead of computing the condition codes after each x86 instruction,
764 * QEMU just stores one operand (called CC_SRC), the result
765 * (called CC_DST) and the type of operation (called CC_OP). When the
766 * condition codes are needed, the condition codes can be calculated
767 * using this information. Condition codes are not generated if they
768 * are only needed for conditional branches.
769 */
fee71888 770typedef enum {
2c0262af 771 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
1235fc06 772 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
d36cd60e
FB
773
774 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
775 CC_OP_MULW,
776 CC_OP_MULL,
14ce26e7 777 CC_OP_MULQ,
2c0262af
FB
778
779 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
780 CC_OP_ADDW,
781 CC_OP_ADDL,
14ce26e7 782 CC_OP_ADDQ,
2c0262af
FB
783
784 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
785 CC_OP_ADCW,
786 CC_OP_ADCL,
14ce26e7 787 CC_OP_ADCQ,
2c0262af
FB
788
789 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
790 CC_OP_SUBW,
791 CC_OP_SUBL,
14ce26e7 792 CC_OP_SUBQ,
2c0262af
FB
793
794 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
795 CC_OP_SBBW,
796 CC_OP_SBBL,
14ce26e7 797 CC_OP_SBBQ,
2c0262af
FB
798
799 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
800 CC_OP_LOGICW,
801 CC_OP_LOGICL,
14ce26e7 802 CC_OP_LOGICQ,
2c0262af
FB
803
804 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
805 CC_OP_INCW,
806 CC_OP_INCL,
14ce26e7 807 CC_OP_INCQ,
2c0262af
FB
808
809 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
810 CC_OP_DECW,
811 CC_OP_DECL,
14ce26e7 812 CC_OP_DECQ,
2c0262af 813
6b652794 814 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
2c0262af
FB
815 CC_OP_SHLW,
816 CC_OP_SHLL,
14ce26e7 817 CC_OP_SHLQ,
2c0262af
FB
818
819 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
820 CC_OP_SARW,
821 CC_OP_SARL,
14ce26e7 822 CC_OP_SARQ,
2c0262af 823
bc4b43dc
RH
824 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
825 CC_OP_BMILGW,
826 CC_OP_BMILGL,
827 CC_OP_BMILGQ,
828
cd7f97ca
RH
829 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */
830 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */
831 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */
832
436ff2d2 833 CC_OP_CLR, /* Z set, all other flags clear. */
4885c3c4 834 CC_OP_POPCNT, /* Z via CC_SRC, all other flags clear. */
436ff2d2 835
2c0262af 836 CC_OP_NB,
fee71888 837} CCOp;
2c0262af 838
2c0262af
FB
839typedef struct SegmentCache {
840 uint32_t selector;
14ce26e7 841 target_ulong base;
2c0262af
FB
842 uint32_t limit;
843 uint32_t flags;
844} SegmentCache;
845
f23a9db6
EH
846#define MMREG_UNION(n, bits) \
847 union n { \
848 uint8_t _b_##n[(bits)/8]; \
849 uint16_t _w_##n[(bits)/16]; \
850 uint32_t _l_##n[(bits)/32]; \
851 uint64_t _q_##n[(bits)/64]; \
852 float32 _s_##n[(bits)/32]; \
853 float64 _d_##n[(bits)/64]; \
31d414d6
EH
854 }
855
c97d6d2c
SAGDR
856typedef union {
857 uint8_t _b[16];
858 uint16_t _w[8];
859 uint32_t _l[4];
860 uint64_t _q[2];
861} XMMReg;
862
863typedef union {
864 uint8_t _b[32];
865 uint16_t _w[16];
866 uint32_t _l[8];
867 uint64_t _q[4];
868} YMMReg;
869
f23a9db6
EH
870typedef MMREG_UNION(ZMMReg, 512) ZMMReg;
871typedef MMREG_UNION(MMXReg, 64) MMXReg;
826461bb 872
79e9ebeb
LJ
873typedef struct BNDReg {
874 uint64_t lb;
875 uint64_t ub;
876} BNDReg;
877
878typedef struct BNDCSReg {
879 uint64_t cfgu;
880 uint64_t sts;
881} BNDCSReg;
882
f4f1110e
RH
883#define BNDCFG_ENABLE 1ULL
884#define BNDCFG_BNDPRESERVE 2ULL
885#define BNDCFG_BDIR_MASK TARGET_PAGE_MASK
886
e2542fe2 887#ifdef HOST_WORDS_BIGENDIAN
f23a9db6
EH
888#define ZMM_B(n) _b_ZMMReg[63 - (n)]
889#define ZMM_W(n) _w_ZMMReg[31 - (n)]
890#define ZMM_L(n) _l_ZMMReg[15 - (n)]
891#define ZMM_S(n) _s_ZMMReg[15 - (n)]
892#define ZMM_Q(n) _q_ZMMReg[7 - (n)]
893#define ZMM_D(n) _d_ZMMReg[7 - (n)]
894
895#define MMX_B(n) _b_MMXReg[7 - (n)]
896#define MMX_W(n) _w_MMXReg[3 - (n)]
897#define MMX_L(n) _l_MMXReg[1 - (n)]
898#define MMX_S(n) _s_MMXReg[1 - (n)]
826461bb 899#else
f23a9db6
EH
900#define ZMM_B(n) _b_ZMMReg[n]
901#define ZMM_W(n) _w_ZMMReg[n]
902#define ZMM_L(n) _l_ZMMReg[n]
903#define ZMM_S(n) _s_ZMMReg[n]
904#define ZMM_Q(n) _q_ZMMReg[n]
905#define ZMM_D(n) _d_ZMMReg[n]
906
907#define MMX_B(n) _b_MMXReg[n]
908#define MMX_W(n) _w_MMXReg[n]
909#define MMX_L(n) _l_MMXReg[n]
910#define MMX_S(n) _s_MMXReg[n]
826461bb 911#endif
f23a9db6 912#define MMX_Q(n) _q_MMXReg[n]
826461bb 913
acc68836 914typedef union {
c31da136 915 floatx80 d __attribute__((aligned(16)));
acc68836
JQ
916 MMXReg mmx;
917} FPReg;
918
c1a54d57
JQ
919typedef struct {
920 uint64_t base;
921 uint64_t mask;
922} MTRRVar;
923
5f30fa18
JK
924#define CPU_NB_REGS64 16
925#define CPU_NB_REGS32 8
926
14ce26e7 927#ifdef TARGET_X86_64
5f30fa18 928#define CPU_NB_REGS CPU_NB_REGS64
14ce26e7 929#else
5f30fa18 930#define CPU_NB_REGS CPU_NB_REGS32
14ce26e7
FB
931#endif
932
0d894367
PB
933#define MAX_FIXED_COUNTERS 3
934#define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
935
a9321a4d 936#define NB_MMU_MODES 3
2066d095 937#define TARGET_INSN_START_EXTRA_WORDS 1
6ebbf390 938
9aecd6f8
CP
939#define NB_OPMASK_REGS 8
940
d9c84f19
IM
941/* CPU can't have 0xFFFFFFFF APIC ID, use that value to distinguish
942 * that APIC ID hasn't been set yet
943 */
944#define UNASSIGNED_APIC_ID 0xFFFFFFFF
945
b503717d
EH
946typedef union X86LegacyXSaveArea {
947 struct {
948 uint16_t fcw;
949 uint16_t fsw;
950 uint8_t ftw;
951 uint8_t reserved;
952 uint16_t fpop;
953 uint64_t fpip;
954 uint64_t fpdp;
955 uint32_t mxcsr;
956 uint32_t mxcsr_mask;
957 FPReg fpregs[8];
958 uint8_t xmm_regs[16][16];
959 };
960 uint8_t data[512];
961} X86LegacyXSaveArea;
962
963typedef struct X86XSaveHeader {
964 uint64_t xstate_bv;
965 uint64_t xcomp_bv;
3f32bd21
RH
966 uint64_t reserve0;
967 uint8_t reserved[40];
b503717d
EH
968} X86XSaveHeader;
969
970/* Ext. save area 2: AVX State */
971typedef struct XSaveAVX {
972 uint8_t ymmh[16][16];
973} XSaveAVX;
974
975/* Ext. save area 3: BNDREG */
976typedef struct XSaveBNDREG {
977 BNDReg bnd_regs[4];
978} XSaveBNDREG;
979
980/* Ext. save area 4: BNDCSR */
981typedef union XSaveBNDCSR {
982 BNDCSReg bndcsr;
983 uint8_t data[64];
984} XSaveBNDCSR;
985
986/* Ext. save area 5: Opmask */
987typedef struct XSaveOpmask {
988 uint64_t opmask_regs[NB_OPMASK_REGS];
989} XSaveOpmask;
990
991/* Ext. save area 6: ZMM_Hi256 */
992typedef struct XSaveZMM_Hi256 {
993 uint8_t zmm_hi256[16][32];
994} XSaveZMM_Hi256;
995
996/* Ext. save area 7: Hi16_ZMM */
997typedef struct XSaveHi16_ZMM {
998 uint8_t hi16_zmm[16][64];
999} XSaveHi16_ZMM;
1000
1001/* Ext. save area 9: PKRU state */
1002typedef struct XSavePKRU {
1003 uint32_t pkru;
1004 uint32_t padding;
1005} XSavePKRU;
1006
1007typedef struct X86XSaveArea {
1008 X86LegacyXSaveArea legacy;
1009 X86XSaveHeader header;
1010
1011 /* Extended save areas: */
1012
1013 /* AVX State: */
1014 XSaveAVX avx_state;
1015 uint8_t padding[960 - 576 - sizeof(XSaveAVX)];
1016 /* MPX State: */
1017 XSaveBNDREG bndreg_state;
1018 XSaveBNDCSR bndcsr_state;
1019 /* AVX-512 State: */
1020 XSaveOpmask opmask_state;
1021 XSaveZMM_Hi256 zmm_hi256_state;
1022 XSaveHi16_ZMM hi16_zmm_state;
1023 /* PKRU State: */
1024 XSavePKRU pkru_state;
1025} X86XSaveArea;
1026
1027QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, avx_state) != 0x240);
1028QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100);
1029QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndreg_state) != 0x3c0);
1030QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40);
1031QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndcsr_state) != 0x400);
1032QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40);
1033QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, opmask_state) != 0x440);
1034QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40);
1035QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, zmm_hi256_state) != 0x480);
1036QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200);
1037QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, hi16_zmm_state) != 0x680);
1038QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400);
1039QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, pkru_state) != 0xA80);
1040QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8);
1041
d362e757
JK
1042typedef enum TPRAccess {
1043 TPR_ACCESS_READ,
1044 TPR_ACCESS_WRITE,
1045} TPRAccess;
1046
2c0262af
FB
1047typedef struct CPUX86State {
1048 /* standard registers */
14ce26e7
FB
1049 target_ulong regs[CPU_NB_REGS];
1050 target_ulong eip;
1051 target_ulong eflags; /* eflags register. During CPU emulation, CC
2c0262af
FB
1052 flags and DF are set to zero because they are
1053 stored elsewhere */
1054
1055 /* emulator internal eflags handling */
14ce26e7 1056 target_ulong cc_dst;
988c3eb0
RH
1057 target_ulong cc_src;
1058 target_ulong cc_src2;
2c0262af
FB
1059 uint32_t cc_op;
1060 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
db620f46
FB
1061 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
1062 are known at translation time. */
1063 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
2c0262af 1064
9df217a3
FB
1065 /* segments */
1066 SegmentCache segs[6]; /* selector values */
1067 SegmentCache ldt;
1068 SegmentCache tr;
1069 SegmentCache gdt; /* only base and limit are used */
1070 SegmentCache idt; /* only base and limit are used */
1071
db620f46 1072 target_ulong cr[5]; /* NOTE: cr1 is unused */
5ee0ffaa 1073 int32_t a20_mask;
9df217a3 1074
05e7e819
PB
1075 BNDReg bnd_regs[4];
1076 BNDCSReg bndcs_regs;
1077 uint64_t msr_bndcfgs;
2188cc52 1078 uint64_t efer;
05e7e819 1079
43175fa9
PB
1080 /* Beginning of state preserved by INIT (dummy marker). */
1081 struct {} start_init_save;
1082
2c0262af
FB
1083 /* FPU state */
1084 unsigned int fpstt; /* top of stack index */
67b8f419 1085 uint16_t fpus;
eb831623 1086 uint16_t fpuc;
2c0262af 1087 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
acc68836 1088 FPReg fpregs[8];
42cc8fa6
JK
1089 /* KVM-only so far */
1090 uint16_t fpop;
1091 uint64_t fpip;
1092 uint64_t fpdp;
2c0262af
FB
1093
1094 /* emulator internal variables */
7a0e1f41 1095 float_status fp_status;
c31da136 1096 floatx80 ft0;
3b46e624 1097
a35f3ec7 1098 float_status mmx_status; /* for 3DNow! float ops */
7a0e1f41 1099 float_status sse_status;
664e0f19 1100 uint32_t mxcsr;
fa451874
EH
1101 ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32];
1102 ZMMReg xmm_t0;
664e0f19 1103 MMXReg mmx_t0;
14ce26e7 1104
c97d6d2c
SAGDR
1105 XMMReg ymmh_regs[CPU_NB_REGS];
1106
9aecd6f8 1107 uint64_t opmask_regs[NB_OPMASK_REGS];
c97d6d2c
SAGDR
1108 YMMReg zmmh_regs[CPU_NB_REGS];
1109 ZMMReg hi16_zmm_regs[CPU_NB_REGS];
9aecd6f8 1110
2c0262af
FB
1111 /* sysenter registers */
1112 uint32_t sysenter_cs;
2436b61a
AZ
1113 target_ulong sysenter_esp;
1114 target_ulong sysenter_eip;
8d9bfc2b 1115 uint64_t star;
0573fbfc 1116
5cc1d1e6 1117 uint64_t vm_hsave;
0573fbfc 1118
14ce26e7 1119#ifdef TARGET_X86_64
14ce26e7
FB
1120 target_ulong lstar;
1121 target_ulong cstar;
1122 target_ulong fmask;
1123 target_ulong kernelgsbase;
1124#endif
58fe2f10 1125
7ba1e619 1126 uint64_t tsc;
f28558d3 1127 uint64_t tsc_adjust;
aa82ba54 1128 uint64_t tsc_deadline;
7616f1c2
PB
1129 uint64_t tsc_aux;
1130
1131 uint64_t xcr0;
7ba1e619 1132
18559232 1133 uint64_t mcg_status;
21e87c46 1134 uint64_t msr_ia32_misc_enable;
0779caeb 1135 uint64_t msr_ia32_feature_control;
18559232 1136
0d894367
PB
1137 uint64_t msr_fixed_ctr_ctrl;
1138 uint64_t msr_global_ctrl;
1139 uint64_t msr_global_status;
1140 uint64_t msr_global_ovf_ctrl;
1141 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
1142 uint64_t msr_gp_counters[MAX_GP_COUNTERS];
1143 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
43175fa9
PB
1144
1145 uint64_t pat;
1146 uint32_t smbase;
e13713db 1147 uint64_t msr_smi_count;
43175fa9 1148
7616f1c2
PB
1149 uint32_t pkru;
1150
a33a2cfe
PB
1151 uint64_t spec_ctrl;
1152
43175fa9
PB
1153 /* End of state preserved by INIT (dummy marker). */
1154 struct {} end_init_save;
1155
1156 uint64_t system_time_msr;
1157 uint64_t wall_clock_msr;
1158 uint64_t steal_time_msr;
1159 uint64_t async_pf_en_msr;
1160 uint64_t pv_eoi_en_msr;
1161
da1cc323 1162 /* Partition-wide HV MSRs, will be updated only on the first vcpu */
1c90ef26
VR
1163 uint64_t msr_hv_hypercall;
1164 uint64_t msr_hv_guest_os_id;
48a5f3bc 1165 uint64_t msr_hv_tsc;
da1cc323
EY
1166
1167 /* Per-VCPU HV MSRs */
1168 uint64_t msr_hv_vapic;
5e953812 1169 uint64_t msr_hv_crash_params[HV_CRASH_PARAMS];
46eb8f98 1170 uint64_t msr_hv_runtime;
866eea9a 1171 uint64_t msr_hv_synic_control;
866eea9a
AS
1172 uint64_t msr_hv_synic_evt_page;
1173 uint64_t msr_hv_synic_msg_page;
5e953812
RK
1174 uint64_t msr_hv_synic_sint[HV_SINT_COUNT];
1175 uint64_t msr_hv_stimer_config[HV_STIMER_COUNT];
1176 uint64_t msr_hv_stimer_count[HV_STIMER_COUNT];
ba6a4fd9
VK
1177 uint64_t msr_hv_reenlightenment_control;
1178 uint64_t msr_hv_tsc_emulation_control;
1179 uint64_t msr_hv_tsc_emulation_status;
18559232 1180
b77146e9
CP
1181 uint64_t msr_rtit_ctrl;
1182 uint64_t msr_rtit_status;
1183 uint64_t msr_rtit_output_base;
1184 uint64_t msr_rtit_output_mask;
1185 uint64_t msr_rtit_cr3_match;
1186 uint64_t msr_rtit_addrs[MAX_RTIT_ADDRS];
1187
2c0262af 1188 /* exception/interrupt handling */
2c0262af
FB
1189 int error_code;
1190 int exception_is_int;
826461bb 1191 target_ulong exception_next_eip;
d0052339 1192 target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */
01df040b 1193 union {
f0c3c505 1194 struct CPUBreakpoint *cpu_breakpoint[4];
ff4700b0 1195 struct CPUWatchpoint *cpu_watchpoint[4];
01df040b 1196 }; /* break/watchpoints for dr[0..3] */
678dde13 1197 int old_exception; /* exception in flight */
2c0262af 1198
43175fa9
PB
1199 uint64_t vm_vmcb;
1200 uint64_t tsc_offset;
1201 uint64_t intercept;
1202 uint16_t intercept_cr_read;
1203 uint16_t intercept_cr_write;
1204 uint16_t intercept_dr_read;
1205 uint16_t intercept_dr_write;
1206 uint32_t intercept_exceptions;
1207 uint8_t v_tpr;
1208
d8f771d9
JK
1209 /* KVM states, automatically cleared on reset */
1210 uint8_t nmi_injected;
1211 uint8_t nmi_pending;
1212
1f5c00cf
AB
1213 /* Fields up to this point are cleared by a CPU reset */
1214 struct {} end_reset_fields;
1215
a316d335 1216 CPU_COMMON
2c0262af 1217
1f5c00cf 1218 /* Fields after CPU_COMMON are preserved across CPU reset. */
ebda377f 1219
14ce26e7 1220 /* processor features (e.g. for CPUID insn) */
c39c0edf
EH
1221 /* Minimum level/xlevel/xlevel2, based on CPU model + features */
1222 uint32_t cpuid_min_level, cpuid_min_xlevel, cpuid_min_xlevel2;
1223 /* Maximum level/xlevel/xlevel2 value for auto-assignment: */
1224 uint32_t cpuid_max_level, cpuid_max_xlevel, cpuid_max_xlevel2;
1225 /* Actual level/xlevel/xlevel2 value: */
1226 uint32_t cpuid_level, cpuid_xlevel, cpuid_xlevel2;
14ce26e7
FB
1227 uint32_t cpuid_vendor1;
1228 uint32_t cpuid_vendor2;
1229 uint32_t cpuid_vendor3;
1230 uint32_t cpuid_version;
0514ef2f 1231 FeatureWordArray features;
d4a606b3
EH
1232 /* Features that were explicitly enabled/disabled */
1233 FeatureWordArray user_features;
8d9bfc2b 1234 uint32_t cpuid_model[12];
3b46e624 1235
165d9b82
AL
1236 /* MTRRs */
1237 uint64_t mtrr_fixed[11];
1238 uint64_t mtrr_deftype;
d8b5c67b 1239 MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
165d9b82 1240
7ba1e619 1241 /* For KVM */
f8d926e9 1242 uint32_t mp_state;
31827373 1243 int32_t exception_injected;
0e607a80 1244 int32_t interrupt_injected;
a0fb002c 1245 uint8_t soft_interrupt;
a0fb002c 1246 uint8_t has_error_code;
c97d6d2c 1247 uint32_t ins_len;
a0fb002c 1248 uint32_t sipi_vector;
b8cc45d6 1249 bool tsc_valid;
06ef227e 1250 int64_t tsc_khz;
36f96c4b 1251 int64_t user_tsc_khz; /* for sanity check only */
fabacc0f 1252 void *kvm_xsave_buf;
c97d6d2c
SAGDR
1253#if defined(CONFIG_HVF)
1254 HVFX86EmulatorState *hvf_emul;
1255#endif
fabacc0f 1256
ac6c4120 1257 uint64_t mcg_cap;
ac6c4120 1258 uint64_t mcg_ctl;
87f8b626 1259 uint64_t mcg_ext_ctl;
ac6c4120 1260 uint64_t mce_banks[MCE_BANKS_DEF*4];
7616f1c2 1261 uint64_t xstate_bv;
5a2d0e57
AJ
1262
1263 /* vmstate */
1264 uint16_t fpus_vmstate;
1265 uint16_t fptag_vmstate;
1266 uint16_t fpregs_format_vmstate;
f1665b21 1267
18cd2c17 1268 uint64_t xss;
d362e757
JK
1269
1270 TPRAccess tpr_access_type;
2c0262af
FB
1271} CPUX86State;
1272
d71b62a1
EH
1273struct kvm_msrs;
1274
4da6f8d9
PB
1275/**
1276 * X86CPU:
1277 * @env: #CPUX86State
1278 * @migratable: If set, only migratable flags will be accepted when "enforce"
1279 * mode is used, and only migratable flags will be included in the "host"
1280 * CPU model.
1281 *
1282 * An x86 CPU.
1283 */
1284struct X86CPU {
1285 /*< private >*/
1286 CPUState parent_obj;
1287 /*< public >*/
1288
1289 CPUX86State env;
1290
1291 bool hyperv_vapic;
1292 bool hyperv_relaxed_timing;
1293 int hyperv_spinlock_attempts;
1294 char *hyperv_vendor_id;
1295 bool hyperv_time;
1296 bool hyperv_crash;
1297 bool hyperv_reset;
1298 bool hyperv_vpindex;
1299 bool hyperv_runtime;
1300 bool hyperv_synic;
1301 bool hyperv_stimer;
9445597b 1302 bool hyperv_frequencies;
ba6a4fd9 1303 bool hyperv_reenlightenment;
4da6f8d9
PB
1304 bool check_cpuid;
1305 bool enforce_cpuid;
1306 bool expose_kvm;
1ce36bfe 1307 bool expose_tcg;
4da6f8d9 1308 bool migratable;
44bd8e53 1309 bool max_features; /* Enable all supported features automatically */
d9c84f19 1310 uint32_t apic_id;
4da6f8d9 1311
9954a158
PDJ
1312 /* Enables publishing of TSC increment and Local APIC bus frequencies to
1313 * the guest OS in CPUID page 0x40000010, the same way that VMWare does. */
1314 bool vmware_cpuid_freq;
1315
4da6f8d9
PB
1316 /* if true the CPUID code directly forward host cache leaves to the guest */
1317 bool cache_info_passthrough;
1318
1319 /* Features that were filtered out because of missing host capabilities */
1320 uint32_t filtered_features[FEATURE_WORDS];
1321
1322 /* Enable PMU CPUID bits. This can't be enabled by default yet because
1323 * it doesn't have ABI stability guarantees, as it passes all PMU CPUID
1324 * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel
1325 * capabilities) directly to the guest.
1326 */
1327 bool enable_pmu;
1328
87f8b626
AR
1329 /* LMCE support can be enabled/disabled via cpu option 'lmce=on/off'. It is
1330 * disabled by default to avoid breaking migration between QEMU with
1331 * different LMCE configurations.
1332 */
1333 bool enable_lmce;
1334
14c985cf
LM
1335 /* Compatibility bits for old machine types.
1336 * If true present virtual l3 cache for VM, the vcpus in the same virtual
1337 * socket share an virtual l3 cache.
1338 */
1339 bool enable_l3_cache;
1340
5232d00a
RK
1341 /* Compatibility bits for old machine types: */
1342 bool enable_cpuid_0xb;
1343
c39c0edf
EH
1344 /* Enable auto level-increase for all CPUID leaves */
1345 bool full_cpuid_auto_level;
1346
fcc35e7c
DDAG
1347 /* if true fill the top bits of the MTRR_PHYSMASKn variable range */
1348 bool fill_mtrr_mask;
1349
11f6fee5
DDAG
1350 /* if true override the phys_bits value with a value read from the host */
1351 bool host_phys_bits;
1352
fc3a1fd7
DDAG
1353 /* Stop SMI delivery for migration compatibility with old machines */
1354 bool kvm_no_smi_migration;
1355
af45907a
DDAG
1356 /* Number of physical address bits supported */
1357 uint32_t phys_bits;
1358
4da6f8d9
PB
1359 /* in order to simplify APIC support, we leave this pointer to the
1360 user */
1361 struct DeviceState *apic_state;
1362 struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram;
1363 Notifier machine_done;
d71b62a1
EH
1364
1365 struct kvm_msrs *kvm_msr_buf;
d89c2b8b 1366
15f8b142 1367 int32_t node_id; /* NUMA node this CPU belongs to */
d89c2b8b
IM
1368 int32_t socket_id;
1369 int32_t core_id;
1370 int32_t thread_id;
6c69dfb6
GA
1371
1372 int32_t hv_max_vps;
4da6f8d9
PB
1373};
1374
1375static inline X86CPU *x86_env_get_cpu(CPUX86State *env)
1376{
1377 return container_of(env, X86CPU, env);
1378}
1379
1380#define ENV_GET_CPU(e) CPU(x86_env_get_cpu(e))
1381
1382#define ENV_OFFSET offsetof(X86CPU, env)
1383
1384#ifndef CONFIG_USER_ONLY
1385extern struct VMStateDescription vmstate_x86_cpu;
1386#endif
1387
1388/**
1389 * x86_cpu_do_interrupt:
1390 * @cpu: vCPU the interrupt is to be handled by.
1391 */
1392void x86_cpu_do_interrupt(CPUState *cpu);
1393bool x86_cpu_exec_interrupt(CPUState *cpu, int int_req);
1394
1395int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
1396 int cpuid, void *opaque);
1397int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
1398 int cpuid, void *opaque);
1399int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1400 void *opaque);
1401int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1402 void *opaque);
1403
1404void x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
1405 Error **errp);
1406
1407void x86_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf,
1408 int flags);
1409
1410hwaddr x86_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
1411
1412int x86_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
1413int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
1414
1415void x86_cpu_exec_enter(CPUState *cpu);
1416void x86_cpu_exec_exit(CPUState *cpu);
5fd2087a 1417
e916cbf8 1418void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf);
317ac620 1419int cpu_x86_support_mca_broadcast(CPUX86State *env);
b5ec5ce0 1420
d720b93d 1421int cpu_get_pic_interrupt(CPUX86State *s);
2ee73ac3
FB
1422/* MSDOS compatibility mode FPU exception support */
1423void cpu_set_ferr(CPUX86State *s);
2c0262af
FB
1424
1425/* this function must always be used to load data in the segment
1426 cache: it synchronizes the hflags with the segment cache values */
5fafdf24 1427static inline void cpu_x86_load_seg_cache(CPUX86State *env,
2c0262af 1428 int seg_reg, unsigned int selector,
8988ae89 1429 target_ulong base,
5fafdf24 1430 unsigned int limit,
2c0262af
FB
1431 unsigned int flags)
1432{
1433 SegmentCache *sc;
1434 unsigned int new_hflags;
3b46e624 1435
2c0262af
FB
1436 sc = &env->segs[seg_reg];
1437 sc->selector = selector;
1438 sc->base = base;
1439 sc->limit = limit;
1440 sc->flags = flags;
1441
1442 /* update the hidden flags */
14ce26e7
FB
1443 {
1444 if (seg_reg == R_CS) {
1445#ifdef TARGET_X86_64
1446 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
1447 /* long mode */
1448 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1449 env->hflags &= ~(HF_ADDSEG_MASK);
5fafdf24 1450 } else
14ce26e7
FB
1451#endif
1452 {
1453 /* legacy / compatibility case */
1454 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
1455 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
1456 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
1457 new_hflags;
1458 }
7125c937
PB
1459 }
1460 if (seg_reg == R_SS) {
1461 int cpl = (flags >> DESC_DPL_SHIFT) & 3;
7848c8d1
KC
1462#if HF_CPL_MASK != 3
1463#error HF_CPL_MASK is hardcoded
1464#endif
1465 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
14ce26e7
FB
1466 }
1467 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
1468 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
1469 if (env->hflags & HF_CS64_MASK) {
1470 /* zero base assumed for DS, ES and SS in long mode */
5fafdf24 1471 } else if (!(env->cr[0] & CR0_PE_MASK) ||
735a8fd3
FB
1472 (env->eflags & VM_MASK) ||
1473 !(env->hflags & HF_CS32_MASK)) {
14ce26e7
FB
1474 /* XXX: try to avoid this test. The problem comes from the
1475 fact that is real mode or vm86 mode we only modify the
1476 'base' and 'selector' fields of the segment cache to go
1477 faster. A solution may be to force addseg to one in
1478 translate-i386.c. */
1479 new_hflags |= HF_ADDSEG_MASK;
1480 } else {
5fafdf24 1481 new_hflags |= ((env->segs[R_DS].base |
735a8fd3 1482 env->segs[R_ES].base |
5fafdf24 1483 env->segs[R_SS].base) != 0) <<
14ce26e7
FB
1484 HF_ADDSEG_SHIFT;
1485 }
5fafdf24 1486 env->hflags = (env->hflags &
14ce26e7 1487 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
2c0262af 1488 }
2c0262af
FB
1489}
1490
e9f9d6b1 1491static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
e6a33e45 1492 uint8_t sipi_vector)
0e26b7b8 1493{
259186a7 1494 CPUState *cs = CPU(cpu);
e9f9d6b1
AF
1495 CPUX86State *env = &cpu->env;
1496
0e26b7b8
BS
1497 env->eip = 0;
1498 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
1499 sipi_vector << 12,
1500 env->segs[R_CS].limit,
1501 env->segs[R_CS].flags);
259186a7 1502 cs->halted = 0;
0e26b7b8
BS
1503}
1504
84273177
JK
1505int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
1506 target_ulong *base, unsigned int *limit,
1507 unsigned int *flags);
1508
d9957a8b 1509/* op_helper.c */
1f1af9fd 1510/* used for debug or cpu save/restore */
1f1af9fd 1511
d9957a8b 1512/* cpu-exec.c */
2c0262af
FB
1513/* the following helpers are only usable in user mode simulation as
1514 they can trigger unexpected exceptions */
1515void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
6f12a2a6
FB
1516void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
1517void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
1c1df019
PK
1518void cpu_x86_fxsave(CPUX86State *s, target_ulong ptr);
1519void cpu_x86_fxrstor(CPUX86State *s, target_ulong ptr);
2c0262af
FB
1520
1521/* you can call this signal handler from your SIGBUS and SIGSEGV
1522 signal handlers to inform the virtual CPU of exceptions. non zero
1523 is returned if the signal was handled by the virtual CPU. */
5fafdf24 1524int cpu_x86_signal_handler(int host_signum, void *pinfo,
2c0262af 1525 void *puc);
d9957a8b 1526
f4f1110e 1527/* cpu.c */
c6dc6f63
AP
1528void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
1529 uint32_t *eax, uint32_t *ebx,
1530 uint32_t *ecx, uint32_t *edx);
0e26b7b8 1531void cpu_clear_apic_feature(CPUX86State *env);
bb44e0d1
JK
1532void host_cpuid(uint32_t function, uint32_t count,
1533 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
20271d48 1534void host_vendor_fms(char *vendor, int *family, int *model, int *stepping);
c6dc6f63 1535
d9957a8b 1536/* helper.c */
98670d47 1537int x86_cpu_handle_mmu_fault(CPUState *cpu, vaddr addr, int size,
97b348e7 1538 int is_write, int mmu_idx);
cc36a7a2 1539void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
2c0262af 1540
b216aa6c 1541#ifndef CONFIG_USER_ONLY
f8c45c65
PB
1542static inline int x86_asidx_from_attrs(CPUState *cs, MemTxAttrs attrs)
1543{
1544 return !!attrs.secure;
1545}
1546
1547static inline AddressSpace *cpu_addressspace(CPUState *cs, MemTxAttrs attrs)
1548{
1549 return cpu_get_address_space(cs, cpu_asidx_from_attrs(cs, attrs));
1550}
1551
b216aa6c
PB
1552uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr);
1553uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr);
1554uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr);
1555uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr);
1556void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val);
1557void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val);
1558void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val);
1559void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val);
1560void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val);
1561#endif
1562
86025ee4 1563void breakpoint_handler(CPUState *cs);
d9957a8b
BS
1564
1565/* will be suppressed */
1566void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
1567void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
1568void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
93d00d0f 1569void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7);
d9957a8b 1570
d9957a8b 1571/* hw/pc.c */
d9957a8b 1572uint64_t cpu_get_tsc(CPUX86State *env);
6fd805e1 1573
2c0262af 1574#define TARGET_PAGE_BITS 12
9467d44c 1575
52705890
RH
1576#ifdef TARGET_X86_64
1577#define TARGET_PHYS_ADDR_SPACE_BITS 52
1578/* ??? This is really 48 bits, sign-extended, but the only thing
1579 accessible to userland with bit 48 set is the VSYSCALL, and that
1580 is handled via other mechanisms. */
1581#define TARGET_VIRT_ADDR_SPACE_BITS 47
1582#else
1583#define TARGET_PHYS_ADDR_SPACE_BITS 36
1584#define TARGET_VIRT_ADDR_SPACE_BITS 32
1585#endif
1586
e8f6d00c
PB
1587/* XXX: This value should match the one returned by CPUID
1588 * and in exec.c */
1589# if defined(TARGET_X86_64)
709787ee 1590# define TCG_PHYS_ADDR_BITS 40
e8f6d00c 1591# else
709787ee 1592# define TCG_PHYS_ADDR_BITS 36
e8f6d00c
PB
1593# endif
1594
709787ee
DDAG
1595#define PHYS_ADDR_MASK MAKE_64BIT_MASK(0, TCG_PHYS_ADDR_BITS)
1596
311ca98d
IM
1597#define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU
1598#define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX)
0dacec87 1599#define CPU_RESOLVING_TYPE TYPE_X86_CPU
311ca98d
IM
1600
1601#ifdef TARGET_X86_64
1602#define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu64")
1603#else
1604#define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu32")
1605#endif
1606
9467d44c 1607#define cpu_signal_handler cpu_x86_signal_handler
e916cbf8 1608#define cpu_list x86_cpu_list
9467d44c 1609
6ebbf390 1610/* MMU modes definitions */
8a201bd4 1611#define MMU_MODE0_SUFFIX _ksmap
6ebbf390 1612#define MMU_MODE1_SUFFIX _user
43773ed3 1613#define MMU_MODE2_SUFFIX _knosmap /* SMAP disabled or CPL<3 && AC=1 */
8a201bd4 1614#define MMU_KSMAP_IDX 0
a9321a4d 1615#define MMU_USER_IDX 1
43773ed3 1616#define MMU_KNOSMAP_IDX 2
97ed5ccd 1617static inline int cpu_mmu_index(CPUX86State *env, bool ifetch)
6ebbf390 1618{
a9321a4d 1619 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
f57584dc 1620 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
8a201bd4
PB
1621 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1622}
1623
1624static inline int cpu_mmu_index_kernel(CPUX86State *env)
1625{
1626 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
1627 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
1628 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
6ebbf390
JM
1629}
1630
988c3eb0
RH
1631#define CC_DST (env->cc_dst)
1632#define CC_SRC (env->cc_src)
1633#define CC_SRC2 (env->cc_src2)
1634#define CC_OP (env->cc_op)
f081c76c 1635
5918fffb
BS
1636/* n must be a constant to be efficient */
1637static inline target_long lshift(target_long x, int n)
1638{
1639 if (n >= 0) {
1640 return x << n;
1641 } else {
1642 return x >> (-n);
1643 }
1644}
1645
f081c76c
BS
1646/* float macros */
1647#define FT0 (env->ft0)
1648#define ST0 (env->fpregs[env->fpstt].d)
1649#define ST(n) (env->fpregs[(env->fpstt + (n)) & 7].d)
1650#define ST1 ST(1)
1651
d9957a8b 1652/* translate.c */
63618b4e 1653void tcg_x86_init(void);
26a5f13b 1654
022c62cb 1655#include "exec/cpu-all.h"
0573fbfc
TS
1656#include "svm.h"
1657
0e26b7b8 1658#if !defined(CONFIG_USER_ONLY)
0d09e41a 1659#include "hw/i386/apic.h"
0e26b7b8
BS
1660#endif
1661
317ac620 1662static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
89fee74a 1663 target_ulong *cs_base, uint32_t *flags)
6b917547
AL
1664{
1665 *cs_base = env->segs[R_CS].base;
1666 *pc = *cs_base + env->eip;
a2397807 1667 *flags = env->hflags |
a9321a4d 1668 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
6b917547
AL
1669}
1670
232fc23b
AF
1671void do_cpu_init(X86CPU *cpu);
1672void do_cpu_sipi(X86CPU *cpu);
2fa11da0 1673
747461c7
JK
1674#define MCE_INJECT_BROADCAST 1
1675#define MCE_INJECT_UNCOND_AO 2
1676
8c5cf3b6 1677void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
316378e4 1678 uint64_t status, uint64_t mcg_status, uint64_t addr,
747461c7 1679 uint64_t misc, int flags);
2fa11da0 1680
599b9a5a 1681/* excp_helper.c */
77b2bc2c 1682void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index);
91980095
PD
1683void QEMU_NORETURN raise_exception_ra(CPUX86State *env, int exception_index,
1684 uintptr_t retaddr);
77b2bc2c
BS
1685void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index,
1686 int error_code);
91980095
PD
1687void QEMU_NORETURN raise_exception_err_ra(CPUX86State *env, int exception_index,
1688 int error_code, uintptr_t retaddr);
599b9a5a
BS
1689void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int,
1690 int error_code, int next_eip_addend);
1691
5918fffb
BS
1692/* cc_helper.c */
1693extern const uint8_t parity_table[256];
1694uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
1695
1696static inline uint32_t cpu_compute_eflags(CPUX86State *env)
1697{
79c664f6
YZ
1698 uint32_t eflags = env->eflags;
1699 if (tcg_enabled()) {
1700 eflags |= cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
1701 }
1702 return eflags;
5918fffb
BS
1703}
1704
28fb26f1
PB
1705/* NOTE: the translator must set DisasContext.cc_op to CC_OP_EFLAGS
1706 * after generating a call to a helper that uses this.
1707 */
5918fffb
BS
1708static inline void cpu_load_eflags(CPUX86State *env, int eflags,
1709 int update_mask)
1710{
1711 CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
28fb26f1 1712 CC_OP = CC_OP_EFLAGS;
80cf2c81 1713 env->df = 1 - (2 * ((eflags >> 10) & 1));
5918fffb
BS
1714 env->eflags = (env->eflags & ~update_mask) |
1715 (eflags & update_mask) | 0x2;
1716}
1717
1718/* load efer and update the corresponding hflags. XXX: do consistency
1719 checks with cpuid bits? */
1720static inline void cpu_load_efer(CPUX86State *env, uint64_t val)
1721{
1722 env->efer = val;
1723 env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
1724 if (env->efer & MSR_EFER_LMA) {
1725 env->hflags |= HF_LMA_MASK;
1726 }
1727 if (env->efer & MSR_EFER_SVME) {
1728 env->hflags |= HF_SVME_MASK;
1729 }
1730}
1731
f794aa4a
PB
1732static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env)
1733{
1734 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 });
1735}
1736
c8bc83a4
PB
1737static inline int32_t x86_get_a20_mask(CPUX86State *env)
1738{
1739 if (env->hflags & HF_SMM_MASK) {
1740 return -1;
1741 } else {
1742 return env->a20_mask;
1743 }
1744}
1745
4e47e39a 1746/* fpu_helper.c */
1d8ad165
YZ
1747void update_fp_status(CPUX86State *env);
1748void update_mxcsr_status(CPUX86State *env);
1749
1750static inline void cpu_set_mxcsr(CPUX86State *env, uint32_t mxcsr)
1751{
1752 env->mxcsr = mxcsr;
1753 if (tcg_enabled()) {
1754 update_mxcsr_status(env);
1755 }
1756}
1757
1758static inline void cpu_set_fpuc(CPUX86State *env, uint16_t fpuc)
1759{
1760 env->fpuc = fpuc;
1761 if (tcg_enabled()) {
1762 update_fp_status(env);
1763 }
1764}
4e47e39a 1765
677ef623
FK
1766/* mem_helper.c */
1767void helper_lock_init(void);
1768
6bada5e8
BS
1769/* svm_helper.c */
1770void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
65c9d60a
PB
1771 uint64_t param, uintptr_t retaddr);
1772void cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, uint64_t exit_info_1,
1773 uintptr_t retaddr);
10cde894 1774void do_vmexit(CPUX86State *env, uint32_t exit_code, uint64_t exit_info_1);
6bada5e8 1775
97a8ea5a 1776/* seg_helper.c */
599b9a5a 1777void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw);
e694d4e2 1778
f809c605 1779/* smm_helper.c */
518e9d7d 1780void do_smm_enter(X86CPU *cpu);
e694d4e2 1781
d613f8cc 1782/* apic.c */
317ac620 1783void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
d613f8cc
PB
1784void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip,
1785 TPRAccess access);
1786
d362e757 1787
5114e842
EH
1788/* Change the value of a KVM-specific default
1789 *
1790 * If value is NULL, no default will be set and the original
1791 * value from the CPU model table will be kept.
1792 *
cb8d4c8f 1793 * It is valid to call this function only for properties that
5114e842
EH
1794 * are already present in the kvm_default_props table.
1795 */
1796void x86_cpu_change_kvm_default(const char *prop, const char *value);
8fb4f821 1797
f4f1110e
RH
1798/* mpx_helper.c */
1799void cpu_sync_bndcs_hflags(CPUX86State *env);
0668af54 1800
8b4beddc
EH
1801/* Return name of 32-bit register, from a R_* constant */
1802const char *get_register_name_32(unsigned int reg);
1803
8932cfdf 1804void enable_compat_apic_id_mode(void);
cb41bad3 1805
dab86234 1806#define APIC_DEFAULT_ADDRESS 0xfee00000
baaeda08 1807#define APIC_SPACE_SIZE 0x100000
dab86234 1808
1f871d49
PB
1809void x86_cpu_dump_local_apic_state(CPUState *cs, FILE *f,
1810 fprintf_function cpu_fprintf, int flags);
1811
d613f8cc
PB
1812/* cpu.c */
1813bool cpu_is_bsp(X86CPU *cpu);
1814
86a57621
SAGDR
1815void x86_cpu_xrstor_all_areas(X86CPU *cpu, const X86XSaveArea *buf);
1816void x86_cpu_xsave_all_areas(X86CPU *cpu, X86XSaveArea *buf);
35b1b927
TW
1817void x86_update_hflags(CPUX86State* env);
1818
07f5a258 1819#endif /* I386_CPU_H */