]> git.proxmox.com Git - mirror_qemu.git/blame - target/i386/cpu.h
x86: Work around SMI migration breakages
[mirror_qemu.git] / target / i386 / cpu.h
CommitLineData
2c0262af
FB
1/*
2 * i386 virtual CPU header
5fafdf24 3 *
2c0262af
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
2c0262af 18 */
07f5a258
MA
19
20#ifndef I386_CPU_H
21#define I386_CPU_H
2c0262af 22
9a78eead 23#include "qemu-common.h"
4da6f8d9 24#include "cpu-qom.h"
f2a53c9e 25#include "standard-headers/asm-x86/hyperv.h"
14ce26e7
FB
26
27#ifdef TARGET_X86_64
28#define TARGET_LONG_BITS 64
29#else
3cf1e035 30#define TARGET_LONG_BITS 32
14ce26e7 31#endif
3cf1e035 32
5b9efc39
PD
33/* Maximum instruction code size */
34#define TARGET_MAX_INSN_SIZE 16
35
d720b93d
FB
36/* support for self modifying code even if the modified instruction is
37 close to the modifying instruction */
38#define TARGET_HAS_PRECISE_SMC
39
9042c0e2 40#ifdef TARGET_X86_64
a5e8788f 41#define I386_ELF_MACHINE EM_X86_64
4ab23a91 42#define ELF_MACHINE_UNAME "x86_64"
9042c0e2 43#else
a5e8788f 44#define I386_ELF_MACHINE EM_386
4ab23a91 45#define ELF_MACHINE_UNAME "i686"
9042c0e2
TS
46#endif
47
9349b4f9 48#define CPUArchState struct CPUX86State
c2764719 49
022c62cb 50#include "exec/cpu-defs.h"
2c0262af 51
6b4c305c 52#include "fpu/softfloat.h"
7a0e1f41 53
2c0262af
FB
54#define R_EAX 0
55#define R_ECX 1
56#define R_EDX 2
57#define R_EBX 3
58#define R_ESP 4
59#define R_EBP 5
60#define R_ESI 6
61#define R_EDI 7
62
63#define R_AL 0
64#define R_CL 1
65#define R_DL 2
66#define R_BL 3
67#define R_AH 4
68#define R_CH 5
69#define R_DH 6
70#define R_BH 7
71
72#define R_ES 0
73#define R_CS 1
74#define R_SS 2
75#define R_DS 3
76#define R_FS 4
77#define R_GS 5
78
79/* segment descriptor fields */
80#define DESC_G_MASK (1 << 23)
81#define DESC_B_SHIFT 22
82#define DESC_B_MASK (1 << DESC_B_SHIFT)
14ce26e7
FB
83#define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
84#define DESC_L_MASK (1 << DESC_L_SHIFT)
2c0262af
FB
85#define DESC_AVL_MASK (1 << 20)
86#define DESC_P_MASK (1 << 15)
87#define DESC_DPL_SHIFT 13
a3867ed2 88#define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
2c0262af
FB
89#define DESC_S_MASK (1 << 12)
90#define DESC_TYPE_SHIFT 8
a3867ed2 91#define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
2c0262af
FB
92#define DESC_A_MASK (1 << 8)
93
e670b89e
FB
94#define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
95#define DESC_C_MASK (1 << 10) /* code: conforming */
96#define DESC_R_MASK (1 << 9) /* code: readable */
2c0262af 97
e670b89e
FB
98#define DESC_E_MASK (1 << 10) /* data: expansion direction */
99#define DESC_W_MASK (1 << 9) /* data: writable */
100
101#define DESC_TSS_BUSY_MASK (1 << 9)
2c0262af
FB
102
103/* eflags masks */
e4a09c96
PB
104#define CC_C 0x0001
105#define CC_P 0x0004
106#define CC_A 0x0010
107#define CC_Z 0x0040
2c0262af
FB
108#define CC_S 0x0080
109#define CC_O 0x0800
110
111#define TF_SHIFT 8
112#define IOPL_SHIFT 12
113#define VM_SHIFT 17
114
e4a09c96
PB
115#define TF_MASK 0x00000100
116#define IF_MASK 0x00000200
117#define DF_MASK 0x00000400
118#define IOPL_MASK 0x00003000
119#define NT_MASK 0x00004000
120#define RF_MASK 0x00010000
121#define VM_MASK 0x00020000
122#define AC_MASK 0x00040000
2c0262af
FB
123#define VIF_MASK 0x00080000
124#define VIP_MASK 0x00100000
125#define ID_MASK 0x00200000
126
aa1f17c1 127/* hidden flags - used internally by qemu to represent additional cpu
7848c8d1
KC
128 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
129 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
130 positions to ease oring with eflags. */
2c0262af
FB
131/* current cpl */
132#define HF_CPL_SHIFT 0
2c0262af
FB
133/* true if hardware interrupts must be disabled for next instruction */
134#define HF_INHIBIT_IRQ_SHIFT 3
135/* 16 or 32 segments */
136#define HF_CS32_SHIFT 4
137#define HF_SS32_SHIFT 5
dc196a57 138/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
2c0262af 139#define HF_ADDSEG_SHIFT 6
65262d57
FB
140/* copy of CR0.PE (protected mode) */
141#define HF_PE_SHIFT 7
142#define HF_TF_SHIFT 8 /* must be same as eflags */
7eee2a50
FB
143#define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
144#define HF_EM_SHIFT 10
145#define HF_TS_SHIFT 11
65262d57 146#define HF_IOPL_SHIFT 12 /* must be same as eflags */
14ce26e7
FB
147#define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
148#define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
a2397807 149#define HF_RF_SHIFT 16 /* must be same as eflags */
65262d57 150#define HF_VM_SHIFT 17 /* must be same as eflags */
a9321a4d 151#define HF_AC_SHIFT 18 /* must be same as eflags */
3b21e03e 152#define HF_SMM_SHIFT 19 /* CPU in SMM mode */
db620f46
FB
153#define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
154#define HF_SVMI_SHIFT 21 /* SVM intercepts are active */
a2397807 155#define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
a9321a4d 156#define HF_SMAP_SHIFT 23 /* CR4.SMAP */
5223a942 157#define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */
f4f1110e
RH
158#define HF_MPX_EN_SHIFT 25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */
159#define HF_MPX_IU_SHIFT 26 /* BND registers in-use */
2c0262af
FB
160
161#define HF_CPL_MASK (3 << HF_CPL_SHIFT)
2c0262af
FB
162#define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
163#define HF_CS32_MASK (1 << HF_CS32_SHIFT)
164#define HF_SS32_MASK (1 << HF_SS32_SHIFT)
165#define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
65262d57 166#define HF_PE_MASK (1 << HF_PE_SHIFT)
58fe2f10 167#define HF_TF_MASK (1 << HF_TF_SHIFT)
7eee2a50
FB
168#define HF_MP_MASK (1 << HF_MP_SHIFT)
169#define HF_EM_MASK (1 << HF_EM_SHIFT)
170#define HF_TS_MASK (1 << HF_TS_SHIFT)
0650f1ab 171#define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
14ce26e7
FB
172#define HF_LMA_MASK (1 << HF_LMA_SHIFT)
173#define HF_CS64_MASK (1 << HF_CS64_SHIFT)
a2397807 174#define HF_RF_MASK (1 << HF_RF_SHIFT)
0650f1ab 175#define HF_VM_MASK (1 << HF_VM_SHIFT)
a9321a4d 176#define HF_AC_MASK (1 << HF_AC_SHIFT)
3b21e03e 177#define HF_SMM_MASK (1 << HF_SMM_SHIFT)
872929aa
FB
178#define HF_SVME_MASK (1 << HF_SVME_SHIFT)
179#define HF_SVMI_MASK (1 << HF_SVMI_SHIFT)
a2397807 180#define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
a9321a4d 181#define HF_SMAP_MASK (1 << HF_SMAP_SHIFT)
5223a942 182#define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT)
f4f1110e
RH
183#define HF_MPX_EN_MASK (1 << HF_MPX_EN_SHIFT)
184#define HF_MPX_IU_MASK (1 << HF_MPX_IU_SHIFT)
2c0262af 185
db620f46
FB
186/* hflags2 */
187
9982f74b
PB
188#define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
189#define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
190#define HF2_NMI_SHIFT 2 /* CPU serving NMI */
191#define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
192#define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */
f4f1110e 193#define HF2_MPX_PR_SHIFT 5 /* BNDCFGx.BNDPRESERVE */
9982f74b
PB
194
195#define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
196#define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
197#define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
198#define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
199#define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT)
f4f1110e 200#define HF2_MPX_PR_MASK (1 << HF2_MPX_PR_SHIFT)
db620f46 201
0650f1ab
AL
202#define CR0_PE_SHIFT 0
203#define CR0_MP_SHIFT 1
204
2cd49cbf
PM
205#define CR0_PE_MASK (1U << 0)
206#define CR0_MP_MASK (1U << 1)
207#define CR0_EM_MASK (1U << 2)
208#define CR0_TS_MASK (1U << 3)
209#define CR0_ET_MASK (1U << 4)
210#define CR0_NE_MASK (1U << 5)
211#define CR0_WP_MASK (1U << 16)
212#define CR0_AM_MASK (1U << 18)
213#define CR0_PG_MASK (1U << 31)
214
215#define CR4_VME_MASK (1U << 0)
216#define CR4_PVI_MASK (1U << 1)
217#define CR4_TSD_MASK (1U << 2)
218#define CR4_DE_MASK (1U << 3)
219#define CR4_PSE_MASK (1U << 4)
220#define CR4_PAE_MASK (1U << 5)
221#define CR4_MCE_MASK (1U << 6)
222#define CR4_PGE_MASK (1U << 7)
223#define CR4_PCE_MASK (1U << 8)
0650f1ab 224#define CR4_OSFXSR_SHIFT 9
2cd49cbf
PM
225#define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
226#define CR4_OSXMMEXCPT_MASK (1U << 10)
6c7c3c21 227#define CR4_LA57_MASK (1U << 12)
2cd49cbf
PM
228#define CR4_VMXE_MASK (1U << 13)
229#define CR4_SMXE_MASK (1U << 14)
230#define CR4_FSGSBASE_MASK (1U << 16)
231#define CR4_PCIDE_MASK (1U << 17)
232#define CR4_OSXSAVE_MASK (1U << 18)
233#define CR4_SMEP_MASK (1U << 20)
234#define CR4_SMAP_MASK (1U << 21)
0f70ed47 235#define CR4_PKE_MASK (1U << 22)
2c0262af 236
01df040b
AL
237#define DR6_BD (1 << 13)
238#define DR6_BS (1 << 14)
239#define DR6_BT (1 << 15)
240#define DR6_FIXED_1 0xffff0ff0
241
242#define DR7_GD (1 << 13)
243#define DR7_TYPE_SHIFT 16
244#define DR7_LEN_SHIFT 18
245#define DR7_FIXED_1 0x00000400
93d00d0f 246#define DR7_GLOBAL_BP_MASK 0xaa
428065ce
LG
247#define DR7_LOCAL_BP_MASK 0x55
248#define DR7_MAX_BP 4
249#define DR7_TYPE_BP_INST 0x0
250#define DR7_TYPE_DATA_WR 0x1
251#define DR7_TYPE_IO_RW 0x2
252#define DR7_TYPE_DATA_RW 0x3
01df040b 253
e4a09c96
PB
254#define PG_PRESENT_BIT 0
255#define PG_RW_BIT 1
256#define PG_USER_BIT 2
257#define PG_PWT_BIT 3
258#define PG_PCD_BIT 4
259#define PG_ACCESSED_BIT 5
260#define PG_DIRTY_BIT 6
261#define PG_PSE_BIT 7
262#define PG_GLOBAL_BIT 8
eaad03e4 263#define PG_PSE_PAT_BIT 12
0f70ed47 264#define PG_PKRU_BIT 59
e4a09c96 265#define PG_NX_BIT 63
2c0262af
FB
266
267#define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
e4a09c96
PB
268#define PG_RW_MASK (1 << PG_RW_BIT)
269#define PG_USER_MASK (1 << PG_USER_BIT)
270#define PG_PWT_MASK (1 << PG_PWT_BIT)
271#define PG_PCD_MASK (1 << PG_PCD_BIT)
2c0262af 272#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
e4a09c96
PB
273#define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
274#define PG_PSE_MASK (1 << PG_PSE_BIT)
275#define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
eaad03e4 276#define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT)
e8f6d00c
PB
277#define PG_ADDRESS_MASK 0x000ffffffffff000LL
278#define PG_HI_RSVD_MASK (PG_ADDRESS_MASK & ~PHYS_ADDR_MASK)
3f2cbf0d 279#define PG_HI_USER_MASK 0x7ff0000000000000LL
0f70ed47
PB
280#define PG_PKRU_MASK (15ULL << PG_PKRU_BIT)
281#define PG_NX_MASK (1ULL << PG_NX_BIT)
2c0262af
FB
282
283#define PG_ERROR_W_BIT 1
284
285#define PG_ERROR_P_MASK 0x01
286#define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
287#define PG_ERROR_U_MASK 0x04
288#define PG_ERROR_RSVD_MASK 0x08
5cf38396 289#define PG_ERROR_I_D_MASK 0x10
0f70ed47 290#define PG_ERROR_PK_MASK 0x20
2c0262af 291
e4a09c96
PB
292#define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
293#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
87f8b626 294#define MCG_LMCE_P (1ULL<<27) /* Local Machine Check Supported */
79c4f6b0 295
e4a09c96
PB
296#define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
297#define MCE_BANKS_DEF 10
79c4f6b0 298
2590f15b
EH
299#define MCG_CAP_BANKS_MASK 0xff
300
e4a09c96
PB
301#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
302#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
303#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
87f8b626
AR
304#define MCG_STATUS_LMCE (1ULL<<3) /* Local MCE signaled */
305
306#define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Local MCE enabled */
79c4f6b0 307
e4a09c96
PB
308#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
309#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
310#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
311#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
312#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
313#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
314#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
315#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
316#define MCI_STATUS_AR (1ULL<<55) /* Action required */
c0532a76
MT
317
318/* MISC register defines */
e4a09c96
PB
319#define MCM_ADDR_SEGOFF 0 /* segment offset */
320#define MCM_ADDR_LINEAR 1 /* linear address */
321#define MCM_ADDR_PHYS 2 /* physical address */
322#define MCM_ADDR_MEM 3 /* memory address */
323#define MCM_ADDR_GENERIC 7 /* generic */
79c4f6b0 324
0650f1ab 325#define MSR_IA32_TSC 0x10
2c0262af
FB
326#define MSR_IA32_APICBASE 0x1b
327#define MSR_IA32_APICBASE_BSP (1<<8)
328#define MSR_IA32_APICBASE_ENABLE (1<<11)
33d7a288 329#define MSR_IA32_APICBASE_EXTD (1 << 10)
458cf469 330#define MSR_IA32_APICBASE_BASE (0xfffffU<<12)
0779caeb 331#define MSR_IA32_FEATURE_CONTROL 0x0000003a
f28558d3 332#define MSR_TSC_ADJUST 0x0000003b
aa82ba54 333#define MSR_IA32_TSCDEADLINE 0x6e0
2c0262af 334
217f1b4a
HZ
335#define FEATURE_CONTROL_LOCKED (1<<0)
336#define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
337#define FEATURE_CONTROL_LMCE (1<<20)
338
0d894367
PB
339#define MSR_P6_PERFCTR0 0xc1
340
fc12d72e 341#define MSR_IA32_SMBASE 0x9e
e4a09c96
PB
342#define MSR_MTRRcap 0xfe
343#define MSR_MTRRcap_VCNT 8
344#define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
345#define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
dd5e3b17 346
2c0262af
FB
347#define MSR_IA32_SYSENTER_CS 0x174
348#define MSR_IA32_SYSENTER_ESP 0x175
349#define MSR_IA32_SYSENTER_EIP 0x176
350
8f091a59
FB
351#define MSR_MCG_CAP 0x179
352#define MSR_MCG_STATUS 0x17a
353#define MSR_MCG_CTL 0x17b
87f8b626 354#define MSR_MCG_EXT_CTL 0x4d0
8f091a59 355
0d894367
PB
356#define MSR_P6_EVNTSEL0 0x186
357
e737b32a
AZ
358#define MSR_IA32_PERF_STATUS 0x198
359
e4a09c96 360#define MSR_IA32_MISC_ENABLE 0x1a0
21e87c46
AK
361/* Indicates good rep/movs microcode on some processors: */
362#define MSR_IA32_MISC_ENABLE_DEFAULT 1
363
e4a09c96
PB
364#define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
365#define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
366
d1ae67f6
AW
367#define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2)
368
e4a09c96
PB
369#define MSR_MTRRfix64K_00000 0x250
370#define MSR_MTRRfix16K_80000 0x258
371#define MSR_MTRRfix16K_A0000 0x259
372#define MSR_MTRRfix4K_C0000 0x268
373#define MSR_MTRRfix4K_C8000 0x269
374#define MSR_MTRRfix4K_D0000 0x26a
375#define MSR_MTRRfix4K_D8000 0x26b
376#define MSR_MTRRfix4K_E0000 0x26c
377#define MSR_MTRRfix4K_E8000 0x26d
378#define MSR_MTRRfix4K_F0000 0x26e
379#define MSR_MTRRfix4K_F8000 0x26f
165d9b82 380
8f091a59
FB
381#define MSR_PAT 0x277
382
e4a09c96 383#define MSR_MTRRdefType 0x2ff
165d9b82 384
0d894367
PB
385#define MSR_CORE_PERF_FIXED_CTR0 0x309
386#define MSR_CORE_PERF_FIXED_CTR1 0x30a
387#define MSR_CORE_PERF_FIXED_CTR2 0x30b
388#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d
389#define MSR_CORE_PERF_GLOBAL_STATUS 0x38e
390#define MSR_CORE_PERF_GLOBAL_CTRL 0x38f
391#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390
165d9b82 392
e4a09c96
PB
393#define MSR_MC0_CTL 0x400
394#define MSR_MC0_STATUS 0x401
395#define MSR_MC0_ADDR 0x402
396#define MSR_MC0_MISC 0x403
79c4f6b0 397
14ce26e7
FB
398#define MSR_EFER 0xc0000080
399
400#define MSR_EFER_SCE (1 << 0)
401#define MSR_EFER_LME (1 << 8)
402#define MSR_EFER_LMA (1 << 10)
403#define MSR_EFER_NXE (1 << 11)
872929aa 404#define MSR_EFER_SVME (1 << 12)
14ce26e7
FB
405#define MSR_EFER_FFXSR (1 << 14)
406
407#define MSR_STAR 0xc0000081
408#define MSR_LSTAR 0xc0000082
409#define MSR_CSTAR 0xc0000083
410#define MSR_FMASK 0xc0000084
411#define MSR_FSBASE 0xc0000100
412#define MSR_GSBASE 0xc0000101
413#define MSR_KERNELGSBASE 0xc0000102
1b050077 414#define MSR_TSC_AUX 0xc0000103
14ce26e7 415
0573fbfc
TS
416#define MSR_VM_HSAVE_PA 0xc0010117
417
79e9ebeb 418#define MSR_IA32_BNDCFGS 0x00000d90
18cd2c17 419#define MSR_IA32_XSS 0x00000da0
79e9ebeb 420
cfc3b074
PB
421#define XSTATE_FP_BIT 0
422#define XSTATE_SSE_BIT 1
423#define XSTATE_YMM_BIT 2
424#define XSTATE_BNDREGS_BIT 3
425#define XSTATE_BNDCSR_BIT 4
426#define XSTATE_OPMASK_BIT 5
427#define XSTATE_ZMM_Hi256_BIT 6
428#define XSTATE_Hi16_ZMM_BIT 7
429#define XSTATE_PKRU_BIT 9
430
431#define XSTATE_FP_MASK (1ULL << XSTATE_FP_BIT)
432#define XSTATE_SSE_MASK (1ULL << XSTATE_SSE_BIT)
433#define XSTATE_YMM_MASK (1ULL << XSTATE_YMM_BIT)
434#define XSTATE_BNDREGS_MASK (1ULL << XSTATE_BNDREGS_BIT)
435#define XSTATE_BNDCSR_MASK (1ULL << XSTATE_BNDCSR_BIT)
436#define XSTATE_OPMASK_MASK (1ULL << XSTATE_OPMASK_BIT)
437#define XSTATE_ZMM_Hi256_MASK (1ULL << XSTATE_ZMM_Hi256_BIT)
438#define XSTATE_Hi16_ZMM_MASK (1ULL << XSTATE_Hi16_ZMM_BIT)
439#define XSTATE_PKRU_MASK (1ULL << XSTATE_PKRU_BIT)
c74f41bb 440
5ef57876
EH
441/* CPUID feature words */
442typedef enum FeatureWord {
443 FEAT_1_EDX, /* CPUID[1].EDX */
444 FEAT_1_ECX, /* CPUID[1].ECX */
445 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */
f74eefe0 446 FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */
95ea69fb 447 FEAT_7_0_EDX, /* CPUID[EAX=7,ECX=0].EDX */
5ef57876
EH
448 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
449 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
303752a9 450 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
5ef57876
EH
451 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
452 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
c35bd19a
EY
453 FEAT_HYPERV_EAX, /* CPUID[4000_0003].EAX */
454 FEAT_HYPERV_EBX, /* CPUID[4000_0003].EBX */
455 FEAT_HYPERV_EDX, /* CPUID[4000_0003].EDX */
5ef57876 456 FEAT_SVM, /* CPUID[8000_000A].EDX */
0bb0b2d2 457 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */
28b8e4d0 458 FEAT_6_EAX, /* CPUID[6].EAX */
96193c22
EH
459 FEAT_XSAVE_COMP_LO, /* CPUID[EAX=0xd,ECX=0].EAX */
460 FEAT_XSAVE_COMP_HI, /* CPUID[EAX=0xd,ECX=0].EDX */
5ef57876
EH
461 FEATURE_WORDS,
462} FeatureWord;
463
464typedef uint32_t FeatureWordArray[FEATURE_WORDS];
465
14ce26e7 466/* cpuid_features bits */
2cd49cbf
PM
467#define CPUID_FP87 (1U << 0)
468#define CPUID_VME (1U << 1)
469#define CPUID_DE (1U << 2)
470#define CPUID_PSE (1U << 3)
471#define CPUID_TSC (1U << 4)
472#define CPUID_MSR (1U << 5)
473#define CPUID_PAE (1U << 6)
474#define CPUID_MCE (1U << 7)
475#define CPUID_CX8 (1U << 8)
476#define CPUID_APIC (1U << 9)
477#define CPUID_SEP (1U << 11) /* sysenter/sysexit */
478#define CPUID_MTRR (1U << 12)
479#define CPUID_PGE (1U << 13)
480#define CPUID_MCA (1U << 14)
481#define CPUID_CMOV (1U << 15)
482#define CPUID_PAT (1U << 16)
483#define CPUID_PSE36 (1U << 17)
484#define CPUID_PN (1U << 18)
485#define CPUID_CLFLUSH (1U << 19)
486#define CPUID_DTS (1U << 21)
487#define CPUID_ACPI (1U << 22)
488#define CPUID_MMX (1U << 23)
489#define CPUID_FXSR (1U << 24)
490#define CPUID_SSE (1U << 25)
491#define CPUID_SSE2 (1U << 26)
492#define CPUID_SS (1U << 27)
493#define CPUID_HT (1U << 28)
494#define CPUID_TM (1U << 29)
495#define CPUID_IA64 (1U << 30)
496#define CPUID_PBE (1U << 31)
497
498#define CPUID_EXT_SSE3 (1U << 0)
499#define CPUID_EXT_PCLMULQDQ (1U << 1)
500#define CPUID_EXT_DTES64 (1U << 2)
501#define CPUID_EXT_MONITOR (1U << 3)
502#define CPUID_EXT_DSCPL (1U << 4)
503#define CPUID_EXT_VMX (1U << 5)
504#define CPUID_EXT_SMX (1U << 6)
505#define CPUID_EXT_EST (1U << 7)
506#define CPUID_EXT_TM2 (1U << 8)
507#define CPUID_EXT_SSSE3 (1U << 9)
508#define CPUID_EXT_CID (1U << 10)
509#define CPUID_EXT_FMA (1U << 12)
510#define CPUID_EXT_CX16 (1U << 13)
511#define CPUID_EXT_XTPR (1U << 14)
512#define CPUID_EXT_PDCM (1U << 15)
513#define CPUID_EXT_PCID (1U << 17)
514#define CPUID_EXT_DCA (1U << 18)
515#define CPUID_EXT_SSE41 (1U << 19)
516#define CPUID_EXT_SSE42 (1U << 20)
517#define CPUID_EXT_X2APIC (1U << 21)
518#define CPUID_EXT_MOVBE (1U << 22)
519#define CPUID_EXT_POPCNT (1U << 23)
520#define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
521#define CPUID_EXT_AES (1U << 25)
522#define CPUID_EXT_XSAVE (1U << 26)
523#define CPUID_EXT_OSXSAVE (1U << 27)
524#define CPUID_EXT_AVX (1U << 28)
525#define CPUID_EXT_F16C (1U << 29)
526#define CPUID_EXT_RDRAND (1U << 30)
527#define CPUID_EXT_HYPERVISOR (1U << 31)
528
529#define CPUID_EXT2_FPU (1U << 0)
530#define CPUID_EXT2_VME (1U << 1)
531#define CPUID_EXT2_DE (1U << 2)
532#define CPUID_EXT2_PSE (1U << 3)
533#define CPUID_EXT2_TSC (1U << 4)
534#define CPUID_EXT2_MSR (1U << 5)
535#define CPUID_EXT2_PAE (1U << 6)
536#define CPUID_EXT2_MCE (1U << 7)
537#define CPUID_EXT2_CX8 (1U << 8)
538#define CPUID_EXT2_APIC (1U << 9)
539#define CPUID_EXT2_SYSCALL (1U << 11)
540#define CPUID_EXT2_MTRR (1U << 12)
541#define CPUID_EXT2_PGE (1U << 13)
542#define CPUID_EXT2_MCA (1U << 14)
543#define CPUID_EXT2_CMOV (1U << 15)
544#define CPUID_EXT2_PAT (1U << 16)
545#define CPUID_EXT2_PSE36 (1U << 17)
546#define CPUID_EXT2_MP (1U << 19)
547#define CPUID_EXT2_NX (1U << 20)
548#define CPUID_EXT2_MMXEXT (1U << 22)
549#define CPUID_EXT2_MMX (1U << 23)
550#define CPUID_EXT2_FXSR (1U << 24)
551#define CPUID_EXT2_FFXSR (1U << 25)
552#define CPUID_EXT2_PDPE1GB (1U << 26)
553#define CPUID_EXT2_RDTSCP (1U << 27)
554#define CPUID_EXT2_LM (1U << 29)
555#define CPUID_EXT2_3DNOWEXT (1U << 30)
556#define CPUID_EXT2_3DNOW (1U << 31)
9df217a3 557
8fad4b44
EH
558/* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
559#define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
560 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
561 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
562 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
563 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
564 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
565 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
566 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
567 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
568
2cd49cbf
PM
569#define CPUID_EXT3_LAHF_LM (1U << 0)
570#define CPUID_EXT3_CMP_LEG (1U << 1)
571#define CPUID_EXT3_SVM (1U << 2)
572#define CPUID_EXT3_EXTAPIC (1U << 3)
573#define CPUID_EXT3_CR8LEG (1U << 4)
574#define CPUID_EXT3_ABM (1U << 5)
575#define CPUID_EXT3_SSE4A (1U << 6)
576#define CPUID_EXT3_MISALIGNSSE (1U << 7)
577#define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
578#define CPUID_EXT3_OSVW (1U << 9)
579#define CPUID_EXT3_IBS (1U << 10)
580#define CPUID_EXT3_XOP (1U << 11)
581#define CPUID_EXT3_SKINIT (1U << 12)
582#define CPUID_EXT3_WDT (1U << 13)
583#define CPUID_EXT3_LWP (1U << 15)
584#define CPUID_EXT3_FMA4 (1U << 16)
585#define CPUID_EXT3_TCE (1U << 17)
586#define CPUID_EXT3_NODEID (1U << 19)
587#define CPUID_EXT3_TBM (1U << 21)
588#define CPUID_EXT3_TOPOEXT (1U << 22)
589#define CPUID_EXT3_PERFCORE (1U << 23)
590#define CPUID_EXT3_PERFNB (1U << 24)
591
592#define CPUID_SVM_NPT (1U << 0)
593#define CPUID_SVM_LBRV (1U << 1)
594#define CPUID_SVM_SVMLOCK (1U << 2)
595#define CPUID_SVM_NRIPSAVE (1U << 3)
596#define CPUID_SVM_TSCSCALE (1U << 4)
597#define CPUID_SVM_VMCBCLEAN (1U << 5)
598#define CPUID_SVM_FLUSHASID (1U << 6)
599#define CPUID_SVM_DECODEASSIST (1U << 7)
600#define CPUID_SVM_PAUSEFILTER (1U << 10)
601#define CPUID_SVM_PFTHRESHOLD (1U << 12)
602
603#define CPUID_7_0_EBX_FSGSBASE (1U << 0)
604#define CPUID_7_0_EBX_BMI1 (1U << 3)
605#define CPUID_7_0_EBX_HLE (1U << 4)
606#define CPUID_7_0_EBX_AVX2 (1U << 5)
607#define CPUID_7_0_EBX_SMEP (1U << 7)
608#define CPUID_7_0_EBX_BMI2 (1U << 8)
609#define CPUID_7_0_EBX_ERMS (1U << 9)
610#define CPUID_7_0_EBX_INVPCID (1U << 10)
611#define CPUID_7_0_EBX_RTM (1U << 11)
612#define CPUID_7_0_EBX_MPX (1U << 14)
9aecd6f8 613#define CPUID_7_0_EBX_AVX512F (1U << 16) /* AVX-512 Foundation */
cc728d14 614#define CPUID_7_0_EBX_AVX512DQ (1U << 17) /* AVX-512 Doubleword & Quadword Instrs */
2cd49cbf
PM
615#define CPUID_7_0_EBX_RDSEED (1U << 18)
616#define CPUID_7_0_EBX_ADX (1U << 19)
617#define CPUID_7_0_EBX_SMAP (1U << 20)
cc728d14 618#define CPUID_7_0_EBX_AVX512IFMA (1U << 21) /* AVX-512 Integer Fused Multiply Add */
f7fda280
XG
619#define CPUID_7_0_EBX_PCOMMIT (1U << 22) /* Persistent Commit */
620#define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23) /* Flush a Cache Line Optimized */
621#define CPUID_7_0_EBX_CLWB (1U << 24) /* Cache Line Write Back */
9aecd6f8
CP
622#define CPUID_7_0_EBX_AVX512PF (1U << 26) /* AVX-512 Prefetch */
623#define CPUID_7_0_EBX_AVX512ER (1U << 27) /* AVX-512 Exponential and Reciprocal */
624#define CPUID_7_0_EBX_AVX512CD (1U << 28) /* AVX-512 Conflict Detection */
638cbd45 625#define CPUID_7_0_EBX_SHA_NI (1U << 29) /* SHA1/SHA256 Instruction Extensions */
cc728d14
LK
626#define CPUID_7_0_EBX_AVX512BW (1U << 30) /* AVX-512 Byte and Word Instructions */
627#define CPUID_7_0_EBX_AVX512VL (1U << 31) /* AVX-512 Vector Length Extensions */
a9321a4d 628
cc728d14 629#define CPUID_7_0_ECX_VBMI (1U << 1) /* AVX-512 Vector Byte Manipulation Instrs */
c2f193b5 630#define CPUID_7_0_ECX_UMIP (1U << 2)
f74eefe0
HH
631#define CPUID_7_0_ECX_PKU (1U << 3)
632#define CPUID_7_0_ECX_OSPKE (1U << 4)
f7754377 633#define CPUID_7_0_ECX_AVX512_VPOPCNTDQ (1U << 14) /* POPCNT for vectors of DW/QW */
6c7c3c21 634#define CPUID_7_0_ECX_LA57 (1U << 16)
c2f193b5 635#define CPUID_7_0_ECX_RDPID (1U << 22)
f74eefe0 636
95ea69fb
LK
637#define CPUID_7_0_EDX_AVX512_4VNNIW (1U << 2) /* AVX512 Neural Network Instructions */
638#define CPUID_7_0_EDX_AVX512_4FMAPS (1U << 3) /* AVX512 Multiply Accumulation Single Precision */
639
0bb0b2d2
PB
640#define CPUID_XSAVE_XSAVEOPT (1U << 0)
641#define CPUID_XSAVE_XSAVEC (1U << 1)
642#define CPUID_XSAVE_XGETBV1 (1U << 2)
643#define CPUID_XSAVE_XSAVES (1U << 3)
644
28b8e4d0
JK
645#define CPUID_6_EAX_ARAT (1U << 2)
646
303752a9
MT
647/* CPUID[0x80000007].EDX flags: */
648#define CPUID_APM_INVTSC (1U << 8)
649
9df694ee
IM
650#define CPUID_VENDOR_SZ 12
651
c5096daf
AZ
652#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
653#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
654#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
99b88a17 655#define CPUID_VENDOR_INTEL "GenuineIntel"
c5096daf
AZ
656
657#define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
b3baa152 658#define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
c5096daf 659#define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
99b88a17 660#define CPUID_VENDOR_AMD "AuthenticAMD"
c5096daf 661
99b88a17 662#define CPUID_VENDOR_VIA "CentaurHauls"
b3baa152 663
2cd49cbf
PM
664#define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */
665#define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */
e737b32a 666
5232d00a
RK
667/* CPUID[0xB].ECX level types */
668#define CPUID_TOPOLOGY_LEVEL_INVALID (0U << 8)
669#define CPUID_TOPOLOGY_LEVEL_SMT (1U << 8)
670#define CPUID_TOPOLOGY_LEVEL_CORE (2U << 8)
671
92067bf4
IM
672#ifndef HYPERV_SPINLOCK_NEVER_RETRY
673#define HYPERV_SPINLOCK_NEVER_RETRY 0xFFFFFFFF
674#endif
675
2c0262af 676#define EXCP00_DIVZ 0
01df040b 677#define EXCP01_DB 1
2c0262af
FB
678#define EXCP02_NMI 2
679#define EXCP03_INT3 3
680#define EXCP04_INTO 4
681#define EXCP05_BOUND 5
682#define EXCP06_ILLOP 6
683#define EXCP07_PREX 7
684#define EXCP08_DBLE 8
685#define EXCP09_XERR 9
686#define EXCP0A_TSS 10
687#define EXCP0B_NOSEG 11
688#define EXCP0C_STACK 12
689#define EXCP0D_GPF 13
690#define EXCP0E_PAGE 14
691#define EXCP10_COPR 16
692#define EXCP11_ALGN 17
693#define EXCP12_MCHK 18
694
d2fd1af7
FB
695#define EXCP_SYSCALL 0x100 /* only happens in user only emulation
696 for syscall instruction */
697
00a152b4 698/* i386-specific interrupt pending bits. */
5d62c43a 699#define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1
00a152b4 700#define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2
85097db6 701#define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
00a152b4
RH
702#define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4
703#define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0
4a92a558
PB
704#define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1
705#define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2
00a152b4 706
4a92a558
PB
707/* Use a clearer name for this. */
708#define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET
00a152b4 709
c3ce5a23
PB
710/* Instead of computing the condition codes after each x86 instruction,
711 * QEMU just stores one operand (called CC_SRC), the result
712 * (called CC_DST) and the type of operation (called CC_OP). When the
713 * condition codes are needed, the condition codes can be calculated
714 * using this information. Condition codes are not generated if they
715 * are only needed for conditional branches.
716 */
fee71888 717typedef enum {
2c0262af 718 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
1235fc06 719 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
d36cd60e
FB
720
721 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
722 CC_OP_MULW,
723 CC_OP_MULL,
14ce26e7 724 CC_OP_MULQ,
2c0262af
FB
725
726 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
727 CC_OP_ADDW,
728 CC_OP_ADDL,
14ce26e7 729 CC_OP_ADDQ,
2c0262af
FB
730
731 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
732 CC_OP_ADCW,
733 CC_OP_ADCL,
14ce26e7 734 CC_OP_ADCQ,
2c0262af
FB
735
736 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
737 CC_OP_SUBW,
738 CC_OP_SUBL,
14ce26e7 739 CC_OP_SUBQ,
2c0262af
FB
740
741 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
742 CC_OP_SBBW,
743 CC_OP_SBBL,
14ce26e7 744 CC_OP_SBBQ,
2c0262af
FB
745
746 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
747 CC_OP_LOGICW,
748 CC_OP_LOGICL,
14ce26e7 749 CC_OP_LOGICQ,
2c0262af
FB
750
751 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
752 CC_OP_INCW,
753 CC_OP_INCL,
14ce26e7 754 CC_OP_INCQ,
2c0262af
FB
755
756 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
757 CC_OP_DECW,
758 CC_OP_DECL,
14ce26e7 759 CC_OP_DECQ,
2c0262af 760
6b652794 761 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
2c0262af
FB
762 CC_OP_SHLW,
763 CC_OP_SHLL,
14ce26e7 764 CC_OP_SHLQ,
2c0262af
FB
765
766 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
767 CC_OP_SARW,
768 CC_OP_SARL,
14ce26e7 769 CC_OP_SARQ,
2c0262af 770
bc4b43dc
RH
771 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
772 CC_OP_BMILGW,
773 CC_OP_BMILGL,
774 CC_OP_BMILGQ,
775
cd7f97ca
RH
776 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */
777 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */
778 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */
779
436ff2d2 780 CC_OP_CLR, /* Z set, all other flags clear. */
4885c3c4 781 CC_OP_POPCNT, /* Z via CC_SRC, all other flags clear. */
436ff2d2 782
2c0262af 783 CC_OP_NB,
fee71888 784} CCOp;
2c0262af 785
2c0262af
FB
786typedef struct SegmentCache {
787 uint32_t selector;
14ce26e7 788 target_ulong base;
2c0262af
FB
789 uint32_t limit;
790 uint32_t flags;
791} SegmentCache;
792
f23a9db6
EH
793#define MMREG_UNION(n, bits) \
794 union n { \
795 uint8_t _b_##n[(bits)/8]; \
796 uint16_t _w_##n[(bits)/16]; \
797 uint32_t _l_##n[(bits)/32]; \
798 uint64_t _q_##n[(bits)/64]; \
799 float32 _s_##n[(bits)/32]; \
800 float64 _d_##n[(bits)/64]; \
31d414d6
EH
801 }
802
f23a9db6
EH
803typedef MMREG_UNION(ZMMReg, 512) ZMMReg;
804typedef MMREG_UNION(MMXReg, 64) MMXReg;
826461bb 805
79e9ebeb
LJ
806typedef struct BNDReg {
807 uint64_t lb;
808 uint64_t ub;
809} BNDReg;
810
811typedef struct BNDCSReg {
812 uint64_t cfgu;
813 uint64_t sts;
814} BNDCSReg;
815
f4f1110e
RH
816#define BNDCFG_ENABLE 1ULL
817#define BNDCFG_BNDPRESERVE 2ULL
818#define BNDCFG_BDIR_MASK TARGET_PAGE_MASK
819
e2542fe2 820#ifdef HOST_WORDS_BIGENDIAN
f23a9db6
EH
821#define ZMM_B(n) _b_ZMMReg[63 - (n)]
822#define ZMM_W(n) _w_ZMMReg[31 - (n)]
823#define ZMM_L(n) _l_ZMMReg[15 - (n)]
824#define ZMM_S(n) _s_ZMMReg[15 - (n)]
825#define ZMM_Q(n) _q_ZMMReg[7 - (n)]
826#define ZMM_D(n) _d_ZMMReg[7 - (n)]
827
828#define MMX_B(n) _b_MMXReg[7 - (n)]
829#define MMX_W(n) _w_MMXReg[3 - (n)]
830#define MMX_L(n) _l_MMXReg[1 - (n)]
831#define MMX_S(n) _s_MMXReg[1 - (n)]
826461bb 832#else
f23a9db6
EH
833#define ZMM_B(n) _b_ZMMReg[n]
834#define ZMM_W(n) _w_ZMMReg[n]
835#define ZMM_L(n) _l_ZMMReg[n]
836#define ZMM_S(n) _s_ZMMReg[n]
837#define ZMM_Q(n) _q_ZMMReg[n]
838#define ZMM_D(n) _d_ZMMReg[n]
839
840#define MMX_B(n) _b_MMXReg[n]
841#define MMX_W(n) _w_MMXReg[n]
842#define MMX_L(n) _l_MMXReg[n]
843#define MMX_S(n) _s_MMXReg[n]
826461bb 844#endif
f23a9db6 845#define MMX_Q(n) _q_MMXReg[n]
826461bb 846
acc68836 847typedef union {
c31da136 848 floatx80 d __attribute__((aligned(16)));
acc68836
JQ
849 MMXReg mmx;
850} FPReg;
851
c1a54d57
JQ
852typedef struct {
853 uint64_t base;
854 uint64_t mask;
855} MTRRVar;
856
5f30fa18
JK
857#define CPU_NB_REGS64 16
858#define CPU_NB_REGS32 8
859
14ce26e7 860#ifdef TARGET_X86_64
5f30fa18 861#define CPU_NB_REGS CPU_NB_REGS64
14ce26e7 862#else
5f30fa18 863#define CPU_NB_REGS CPU_NB_REGS32
14ce26e7
FB
864#endif
865
0d894367
PB
866#define MAX_FIXED_COUNTERS 3
867#define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
868
a9321a4d 869#define NB_MMU_MODES 3
2066d095 870#define TARGET_INSN_START_EXTRA_WORDS 1
6ebbf390 871
9aecd6f8
CP
872#define NB_OPMASK_REGS 8
873
d9c84f19
IM
874/* CPU can't have 0xFFFFFFFF APIC ID, use that value to distinguish
875 * that APIC ID hasn't been set yet
876 */
877#define UNASSIGNED_APIC_ID 0xFFFFFFFF
878
b503717d
EH
879typedef union X86LegacyXSaveArea {
880 struct {
881 uint16_t fcw;
882 uint16_t fsw;
883 uint8_t ftw;
884 uint8_t reserved;
885 uint16_t fpop;
886 uint64_t fpip;
887 uint64_t fpdp;
888 uint32_t mxcsr;
889 uint32_t mxcsr_mask;
890 FPReg fpregs[8];
891 uint8_t xmm_regs[16][16];
892 };
893 uint8_t data[512];
894} X86LegacyXSaveArea;
895
896typedef struct X86XSaveHeader {
897 uint64_t xstate_bv;
898 uint64_t xcomp_bv;
3f32bd21
RH
899 uint64_t reserve0;
900 uint8_t reserved[40];
b503717d
EH
901} X86XSaveHeader;
902
903/* Ext. save area 2: AVX State */
904typedef struct XSaveAVX {
905 uint8_t ymmh[16][16];
906} XSaveAVX;
907
908/* Ext. save area 3: BNDREG */
909typedef struct XSaveBNDREG {
910 BNDReg bnd_regs[4];
911} XSaveBNDREG;
912
913/* Ext. save area 4: BNDCSR */
914typedef union XSaveBNDCSR {
915 BNDCSReg bndcsr;
916 uint8_t data[64];
917} XSaveBNDCSR;
918
919/* Ext. save area 5: Opmask */
920typedef struct XSaveOpmask {
921 uint64_t opmask_regs[NB_OPMASK_REGS];
922} XSaveOpmask;
923
924/* Ext. save area 6: ZMM_Hi256 */
925typedef struct XSaveZMM_Hi256 {
926 uint8_t zmm_hi256[16][32];
927} XSaveZMM_Hi256;
928
929/* Ext. save area 7: Hi16_ZMM */
930typedef struct XSaveHi16_ZMM {
931 uint8_t hi16_zmm[16][64];
932} XSaveHi16_ZMM;
933
934/* Ext. save area 9: PKRU state */
935typedef struct XSavePKRU {
936 uint32_t pkru;
937 uint32_t padding;
938} XSavePKRU;
939
940typedef struct X86XSaveArea {
941 X86LegacyXSaveArea legacy;
942 X86XSaveHeader header;
943
944 /* Extended save areas: */
945
946 /* AVX State: */
947 XSaveAVX avx_state;
948 uint8_t padding[960 - 576 - sizeof(XSaveAVX)];
949 /* MPX State: */
950 XSaveBNDREG bndreg_state;
951 XSaveBNDCSR bndcsr_state;
952 /* AVX-512 State: */
953 XSaveOpmask opmask_state;
954 XSaveZMM_Hi256 zmm_hi256_state;
955 XSaveHi16_ZMM hi16_zmm_state;
956 /* PKRU State: */
957 XSavePKRU pkru_state;
958} X86XSaveArea;
959
960QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, avx_state) != 0x240);
961QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100);
962QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndreg_state) != 0x3c0);
963QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40);
964QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndcsr_state) != 0x400);
965QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40);
966QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, opmask_state) != 0x440);
967QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40);
968QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, zmm_hi256_state) != 0x480);
969QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200);
970QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, hi16_zmm_state) != 0x680);
971QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400);
972QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, pkru_state) != 0xA80);
973QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8);
974
d362e757
JK
975typedef enum TPRAccess {
976 TPR_ACCESS_READ,
977 TPR_ACCESS_WRITE,
978} TPRAccess;
979
2c0262af
FB
980typedef struct CPUX86State {
981 /* standard registers */
14ce26e7
FB
982 target_ulong regs[CPU_NB_REGS];
983 target_ulong eip;
984 target_ulong eflags; /* eflags register. During CPU emulation, CC
2c0262af
FB
985 flags and DF are set to zero because they are
986 stored elsewhere */
987
988 /* emulator internal eflags handling */
14ce26e7 989 target_ulong cc_dst;
988c3eb0
RH
990 target_ulong cc_src;
991 target_ulong cc_src2;
2c0262af
FB
992 uint32_t cc_op;
993 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
db620f46
FB
994 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
995 are known at translation time. */
996 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
2c0262af 997
9df217a3
FB
998 /* segments */
999 SegmentCache segs[6]; /* selector values */
1000 SegmentCache ldt;
1001 SegmentCache tr;
1002 SegmentCache gdt; /* only base and limit are used */
1003 SegmentCache idt; /* only base and limit are used */
1004
db620f46 1005 target_ulong cr[5]; /* NOTE: cr1 is unused */
5ee0ffaa 1006 int32_t a20_mask;
9df217a3 1007
05e7e819
PB
1008 BNDReg bnd_regs[4];
1009 BNDCSReg bndcs_regs;
1010 uint64_t msr_bndcfgs;
2188cc52 1011 uint64_t efer;
05e7e819 1012
43175fa9
PB
1013 /* Beginning of state preserved by INIT (dummy marker). */
1014 struct {} start_init_save;
1015
2c0262af
FB
1016 /* FPU state */
1017 unsigned int fpstt; /* top of stack index */
67b8f419 1018 uint16_t fpus;
eb831623 1019 uint16_t fpuc;
2c0262af 1020 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
acc68836 1021 FPReg fpregs[8];
42cc8fa6
JK
1022 /* KVM-only so far */
1023 uint16_t fpop;
1024 uint64_t fpip;
1025 uint64_t fpdp;
2c0262af
FB
1026
1027 /* emulator internal variables */
7a0e1f41 1028 float_status fp_status;
c31da136 1029 floatx80 ft0;
3b46e624 1030
a35f3ec7 1031 float_status mmx_status; /* for 3DNow! float ops */
7a0e1f41 1032 float_status sse_status;
664e0f19 1033 uint32_t mxcsr;
fa451874
EH
1034 ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32];
1035 ZMMReg xmm_t0;
664e0f19 1036 MMXReg mmx_t0;
14ce26e7 1037
9aecd6f8 1038 uint64_t opmask_regs[NB_OPMASK_REGS];
9aecd6f8 1039
2c0262af
FB
1040 /* sysenter registers */
1041 uint32_t sysenter_cs;
2436b61a
AZ
1042 target_ulong sysenter_esp;
1043 target_ulong sysenter_eip;
8d9bfc2b 1044 uint64_t star;
0573fbfc 1045
5cc1d1e6 1046 uint64_t vm_hsave;
0573fbfc 1047
14ce26e7 1048#ifdef TARGET_X86_64
14ce26e7
FB
1049 target_ulong lstar;
1050 target_ulong cstar;
1051 target_ulong fmask;
1052 target_ulong kernelgsbase;
1053#endif
58fe2f10 1054
7ba1e619 1055 uint64_t tsc;
f28558d3 1056 uint64_t tsc_adjust;
aa82ba54 1057 uint64_t tsc_deadline;
7616f1c2
PB
1058 uint64_t tsc_aux;
1059
1060 uint64_t xcr0;
7ba1e619 1061
18559232 1062 uint64_t mcg_status;
21e87c46 1063 uint64_t msr_ia32_misc_enable;
0779caeb 1064 uint64_t msr_ia32_feature_control;
18559232 1065
0d894367
PB
1066 uint64_t msr_fixed_ctr_ctrl;
1067 uint64_t msr_global_ctrl;
1068 uint64_t msr_global_status;
1069 uint64_t msr_global_ovf_ctrl;
1070 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
1071 uint64_t msr_gp_counters[MAX_GP_COUNTERS];
1072 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
43175fa9
PB
1073
1074 uint64_t pat;
1075 uint32_t smbase;
1076
7616f1c2
PB
1077 uint32_t pkru;
1078
43175fa9
PB
1079 /* End of state preserved by INIT (dummy marker). */
1080 struct {} end_init_save;
1081
1082 uint64_t system_time_msr;
1083 uint64_t wall_clock_msr;
1084 uint64_t steal_time_msr;
1085 uint64_t async_pf_en_msr;
1086 uint64_t pv_eoi_en_msr;
1087
1c90ef26
VR
1088 uint64_t msr_hv_hypercall;
1089 uint64_t msr_hv_guest_os_id;
5ef68987 1090 uint64_t msr_hv_vapic;
48a5f3bc 1091 uint64_t msr_hv_tsc;
f2a53c9e 1092 uint64_t msr_hv_crash_params[HV_X64_MSR_CRASH_PARAMS];
46eb8f98 1093 uint64_t msr_hv_runtime;
866eea9a
AS
1094 uint64_t msr_hv_synic_control;
1095 uint64_t msr_hv_synic_version;
1096 uint64_t msr_hv_synic_evt_page;
1097 uint64_t msr_hv_synic_msg_page;
1098 uint64_t msr_hv_synic_sint[HV_SYNIC_SINT_COUNT];
ff99aa64
AS
1099 uint64_t msr_hv_stimer_config[HV_SYNIC_STIMER_COUNT];
1100 uint64_t msr_hv_stimer_count[HV_SYNIC_STIMER_COUNT];
18559232 1101
2c0262af 1102 /* exception/interrupt handling */
2c0262af
FB
1103 int error_code;
1104 int exception_is_int;
826461bb 1105 target_ulong exception_next_eip;
d0052339 1106 target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */
01df040b 1107 union {
f0c3c505 1108 struct CPUBreakpoint *cpu_breakpoint[4];
ff4700b0 1109 struct CPUWatchpoint *cpu_watchpoint[4];
01df040b 1110 }; /* break/watchpoints for dr[0..3] */
678dde13 1111 int old_exception; /* exception in flight */
2c0262af 1112
43175fa9
PB
1113 uint64_t vm_vmcb;
1114 uint64_t tsc_offset;
1115 uint64_t intercept;
1116 uint16_t intercept_cr_read;
1117 uint16_t intercept_cr_write;
1118 uint16_t intercept_dr_read;
1119 uint16_t intercept_dr_write;
1120 uint32_t intercept_exceptions;
1121 uint8_t v_tpr;
1122
d8f771d9
JK
1123 /* KVM states, automatically cleared on reset */
1124 uint8_t nmi_injected;
1125 uint8_t nmi_pending;
1126
1f5c00cf
AB
1127 /* Fields up to this point are cleared by a CPU reset */
1128 struct {} end_reset_fields;
1129
a316d335 1130 CPU_COMMON
2c0262af 1131
1f5c00cf 1132 /* Fields after CPU_COMMON are preserved across CPU reset. */
ebda377f 1133
14ce26e7 1134 /* processor features (e.g. for CPUID insn) */
c39c0edf
EH
1135 /* Minimum level/xlevel/xlevel2, based on CPU model + features */
1136 uint32_t cpuid_min_level, cpuid_min_xlevel, cpuid_min_xlevel2;
1137 /* Maximum level/xlevel/xlevel2 value for auto-assignment: */
1138 uint32_t cpuid_max_level, cpuid_max_xlevel, cpuid_max_xlevel2;
1139 /* Actual level/xlevel/xlevel2 value: */
1140 uint32_t cpuid_level, cpuid_xlevel, cpuid_xlevel2;
14ce26e7
FB
1141 uint32_t cpuid_vendor1;
1142 uint32_t cpuid_vendor2;
1143 uint32_t cpuid_vendor3;
1144 uint32_t cpuid_version;
0514ef2f 1145 FeatureWordArray features;
8d9bfc2b 1146 uint32_t cpuid_model[12];
3b46e624 1147
165d9b82
AL
1148 /* MTRRs */
1149 uint64_t mtrr_fixed[11];
1150 uint64_t mtrr_deftype;
d8b5c67b 1151 MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
165d9b82 1152
7ba1e619 1153 /* For KVM */
f8d926e9 1154 uint32_t mp_state;
31827373 1155 int32_t exception_injected;
0e607a80 1156 int32_t interrupt_injected;
a0fb002c 1157 uint8_t soft_interrupt;
a0fb002c
JK
1158 uint8_t has_error_code;
1159 uint32_t sipi_vector;
b8cc45d6 1160 bool tsc_valid;
06ef227e 1161 int64_t tsc_khz;
36f96c4b 1162 int64_t user_tsc_khz; /* for sanity check only */
fabacc0f
JK
1163 void *kvm_xsave_buf;
1164
ac6c4120 1165 uint64_t mcg_cap;
ac6c4120 1166 uint64_t mcg_ctl;
87f8b626 1167 uint64_t mcg_ext_ctl;
ac6c4120 1168 uint64_t mce_banks[MCE_BANKS_DEF*4];
7616f1c2 1169 uint64_t xstate_bv;
5a2d0e57
AJ
1170
1171 /* vmstate */
1172 uint16_t fpus_vmstate;
1173 uint16_t fptag_vmstate;
1174 uint16_t fpregs_format_vmstate;
f1665b21 1175
18cd2c17 1176 uint64_t xss;
d362e757
JK
1177
1178 TPRAccess tpr_access_type;
2c0262af
FB
1179} CPUX86State;
1180
d71b62a1
EH
1181struct kvm_msrs;
1182
4da6f8d9
PB
1183/**
1184 * X86CPU:
1185 * @env: #CPUX86State
1186 * @migratable: If set, only migratable flags will be accepted when "enforce"
1187 * mode is used, and only migratable flags will be included in the "host"
1188 * CPU model.
1189 *
1190 * An x86 CPU.
1191 */
1192struct X86CPU {
1193 /*< private >*/
1194 CPUState parent_obj;
1195 /*< public >*/
1196
1197 CPUX86State env;
1198
1199 bool hyperv_vapic;
1200 bool hyperv_relaxed_timing;
1201 int hyperv_spinlock_attempts;
1202 char *hyperv_vendor_id;
1203 bool hyperv_time;
1204 bool hyperv_crash;
1205 bool hyperv_reset;
1206 bool hyperv_vpindex;
1207 bool hyperv_runtime;
1208 bool hyperv_synic;
1209 bool hyperv_stimer;
1210 bool check_cpuid;
1211 bool enforce_cpuid;
1212 bool expose_kvm;
1213 bool migratable;
44bd8e53 1214 bool max_features; /* Enable all supported features automatically */
d9c84f19 1215 uint32_t apic_id;
4da6f8d9 1216
9954a158
PDJ
1217 /* Enables publishing of TSC increment and Local APIC bus frequencies to
1218 * the guest OS in CPUID page 0x40000010, the same way that VMWare does. */
1219 bool vmware_cpuid_freq;
1220
4da6f8d9
PB
1221 /* if true the CPUID code directly forward host cache leaves to the guest */
1222 bool cache_info_passthrough;
1223
1224 /* Features that were filtered out because of missing host capabilities */
1225 uint32_t filtered_features[FEATURE_WORDS];
1226
1227 /* Enable PMU CPUID bits. This can't be enabled by default yet because
1228 * it doesn't have ABI stability guarantees, as it passes all PMU CPUID
1229 * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel
1230 * capabilities) directly to the guest.
1231 */
1232 bool enable_pmu;
1233
87f8b626
AR
1234 /* LMCE support can be enabled/disabled via cpu option 'lmce=on/off'. It is
1235 * disabled by default to avoid breaking migration between QEMU with
1236 * different LMCE configurations.
1237 */
1238 bool enable_lmce;
1239
14c985cf
LM
1240 /* Compatibility bits for old machine types.
1241 * If true present virtual l3 cache for VM, the vcpus in the same virtual
1242 * socket share an virtual l3 cache.
1243 */
1244 bool enable_l3_cache;
1245
5232d00a
RK
1246 /* Compatibility bits for old machine types: */
1247 bool enable_cpuid_0xb;
1248
c39c0edf
EH
1249 /* Enable auto level-increase for all CPUID leaves */
1250 bool full_cpuid_auto_level;
1251
fcc35e7c
DDAG
1252 /* if true fill the top bits of the MTRR_PHYSMASKn variable range */
1253 bool fill_mtrr_mask;
1254
11f6fee5
DDAG
1255 /* if true override the phys_bits value with a value read from the host */
1256 bool host_phys_bits;
1257
fc3a1fd7
DDAG
1258 /* Stop SMI delivery for migration compatibility with old machines */
1259 bool kvm_no_smi_migration;
1260
af45907a
DDAG
1261 /* Number of physical address bits supported */
1262 uint32_t phys_bits;
1263
4da6f8d9
PB
1264 /* in order to simplify APIC support, we leave this pointer to the
1265 user */
1266 struct DeviceState *apic_state;
1267 struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram;
1268 Notifier machine_done;
d71b62a1
EH
1269
1270 struct kvm_msrs *kvm_msr_buf;
d89c2b8b
IM
1271
1272 int32_t socket_id;
1273 int32_t core_id;
1274 int32_t thread_id;
4da6f8d9
PB
1275};
1276
1277static inline X86CPU *x86_env_get_cpu(CPUX86State *env)
1278{
1279 return container_of(env, X86CPU, env);
1280}
1281
1282#define ENV_GET_CPU(e) CPU(x86_env_get_cpu(e))
1283
1284#define ENV_OFFSET offsetof(X86CPU, env)
1285
1286#ifndef CONFIG_USER_ONLY
1287extern struct VMStateDescription vmstate_x86_cpu;
1288#endif
1289
1290/**
1291 * x86_cpu_do_interrupt:
1292 * @cpu: vCPU the interrupt is to be handled by.
1293 */
1294void x86_cpu_do_interrupt(CPUState *cpu);
1295bool x86_cpu_exec_interrupt(CPUState *cpu, int int_req);
1296
1297int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
1298 int cpuid, void *opaque);
1299int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
1300 int cpuid, void *opaque);
1301int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1302 void *opaque);
1303int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1304 void *opaque);
1305
1306void x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
1307 Error **errp);
1308
1309void x86_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf,
1310 int flags);
1311
1312hwaddr x86_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
1313
1314int x86_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
1315int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
1316
1317void x86_cpu_exec_enter(CPUState *cpu);
1318void x86_cpu_exec_exit(CPUState *cpu);
5fd2087a 1319
0856579c 1320X86CPU *cpu_x86_init(const char *cpu_model);
e916cbf8 1321void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf);
317ac620 1322int cpu_x86_support_mca_broadcast(CPUX86State *env);
b5ec5ce0 1323
d720b93d 1324int cpu_get_pic_interrupt(CPUX86State *s);
2ee73ac3
FB
1325/* MSDOS compatibility mode FPU exception support */
1326void cpu_set_ferr(CPUX86State *s);
2c0262af
FB
1327
1328/* this function must always be used to load data in the segment
1329 cache: it synchronizes the hflags with the segment cache values */
5fafdf24 1330static inline void cpu_x86_load_seg_cache(CPUX86State *env,
2c0262af 1331 int seg_reg, unsigned int selector,
8988ae89 1332 target_ulong base,
5fafdf24 1333 unsigned int limit,
2c0262af
FB
1334 unsigned int flags)
1335{
1336 SegmentCache *sc;
1337 unsigned int new_hflags;
3b46e624 1338
2c0262af
FB
1339 sc = &env->segs[seg_reg];
1340 sc->selector = selector;
1341 sc->base = base;
1342 sc->limit = limit;
1343 sc->flags = flags;
1344
1345 /* update the hidden flags */
14ce26e7
FB
1346 {
1347 if (seg_reg == R_CS) {
1348#ifdef TARGET_X86_64
1349 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
1350 /* long mode */
1351 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1352 env->hflags &= ~(HF_ADDSEG_MASK);
5fafdf24 1353 } else
14ce26e7
FB
1354#endif
1355 {
1356 /* legacy / compatibility case */
1357 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
1358 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
1359 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
1360 new_hflags;
1361 }
7125c937
PB
1362 }
1363 if (seg_reg == R_SS) {
1364 int cpl = (flags >> DESC_DPL_SHIFT) & 3;
7848c8d1
KC
1365#if HF_CPL_MASK != 3
1366#error HF_CPL_MASK is hardcoded
1367#endif
1368 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
14ce26e7
FB
1369 }
1370 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
1371 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
1372 if (env->hflags & HF_CS64_MASK) {
1373 /* zero base assumed for DS, ES and SS in long mode */
5fafdf24 1374 } else if (!(env->cr[0] & CR0_PE_MASK) ||
735a8fd3
FB
1375 (env->eflags & VM_MASK) ||
1376 !(env->hflags & HF_CS32_MASK)) {
14ce26e7
FB
1377 /* XXX: try to avoid this test. The problem comes from the
1378 fact that is real mode or vm86 mode we only modify the
1379 'base' and 'selector' fields of the segment cache to go
1380 faster. A solution may be to force addseg to one in
1381 translate-i386.c. */
1382 new_hflags |= HF_ADDSEG_MASK;
1383 } else {
5fafdf24 1384 new_hflags |= ((env->segs[R_DS].base |
735a8fd3 1385 env->segs[R_ES].base |
5fafdf24 1386 env->segs[R_SS].base) != 0) <<
14ce26e7
FB
1387 HF_ADDSEG_SHIFT;
1388 }
5fafdf24 1389 env->hflags = (env->hflags &
14ce26e7 1390 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
2c0262af 1391 }
2c0262af
FB
1392}
1393
e9f9d6b1 1394static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
e6a33e45 1395 uint8_t sipi_vector)
0e26b7b8 1396{
259186a7 1397 CPUState *cs = CPU(cpu);
e9f9d6b1
AF
1398 CPUX86State *env = &cpu->env;
1399
0e26b7b8
BS
1400 env->eip = 0;
1401 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
1402 sipi_vector << 12,
1403 env->segs[R_CS].limit,
1404 env->segs[R_CS].flags);
259186a7 1405 cs->halted = 0;
0e26b7b8
BS
1406}
1407
84273177
JK
1408int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
1409 target_ulong *base, unsigned int *limit,
1410 unsigned int *flags);
1411
d9957a8b 1412/* op_helper.c */
1f1af9fd 1413/* used for debug or cpu save/restore */
c31da136
AJ
1414void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, floatx80 f);
1415floatx80 cpu_set_fp80(uint64_t mant, uint16_t upper);
1f1af9fd 1416
d9957a8b 1417/* cpu-exec.c */
2c0262af
FB
1418/* the following helpers are only usable in user mode simulation as
1419 they can trigger unexpected exceptions */
1420void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
6f12a2a6
FB
1421void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
1422void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
1c1df019
PK
1423void cpu_x86_fxsave(CPUX86State *s, target_ulong ptr);
1424void cpu_x86_fxrstor(CPUX86State *s, target_ulong ptr);
2c0262af
FB
1425
1426/* you can call this signal handler from your SIGBUS and SIGSEGV
1427 signal handlers to inform the virtual CPU of exceptions. non zero
1428 is returned if the signal was handled by the virtual CPU. */
5fafdf24 1429int cpu_x86_signal_handler(int host_signum, void *pinfo,
2c0262af 1430 void *puc);
d9957a8b 1431
f4f1110e 1432/* cpu.c */
c6dc6f63
AP
1433void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
1434 uint32_t *eax, uint32_t *ebx,
1435 uint32_t *ecx, uint32_t *edx);
0e26b7b8 1436void cpu_clear_apic_feature(CPUX86State *env);
bb44e0d1
JK
1437void host_cpuid(uint32_t function, uint32_t count,
1438 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
c6dc6f63 1439
d9957a8b 1440/* helper.c */
7510454e 1441int x86_cpu_handle_mmu_fault(CPUState *cpu, vaddr addr,
97b348e7 1442 int is_write, int mmu_idx);
cc36a7a2 1443void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
2c0262af 1444
b216aa6c
PB
1445#ifndef CONFIG_USER_ONLY
1446uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr);
1447uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr);
1448uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr);
1449uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr);
1450void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val);
1451void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val);
1452void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val);
1453void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val);
1454void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val);
1455#endif
1456
86025ee4 1457void breakpoint_handler(CPUState *cs);
d9957a8b
BS
1458
1459/* will be suppressed */
1460void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
1461void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
1462void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
93d00d0f 1463void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7);
d9957a8b 1464
d9957a8b 1465/* hw/pc.c */
d9957a8b 1466uint64_t cpu_get_tsc(CPUX86State *env);
6fd805e1 1467
2c0262af 1468#define TARGET_PAGE_BITS 12
9467d44c 1469
52705890
RH
1470#ifdef TARGET_X86_64
1471#define TARGET_PHYS_ADDR_SPACE_BITS 52
1472/* ??? This is really 48 bits, sign-extended, but the only thing
1473 accessible to userland with bit 48 set is the VSYSCALL, and that
1474 is handled via other mechanisms. */
1475#define TARGET_VIRT_ADDR_SPACE_BITS 47
1476#else
1477#define TARGET_PHYS_ADDR_SPACE_BITS 36
1478#define TARGET_VIRT_ADDR_SPACE_BITS 32
1479#endif
1480
e8f6d00c
PB
1481/* XXX: This value should match the one returned by CPUID
1482 * and in exec.c */
1483# if defined(TARGET_X86_64)
709787ee 1484# define TCG_PHYS_ADDR_BITS 40
e8f6d00c 1485# else
709787ee 1486# define TCG_PHYS_ADDR_BITS 36
e8f6d00c
PB
1487# endif
1488
709787ee
DDAG
1489#define PHYS_ADDR_MASK MAKE_64BIT_MASK(0, TCG_PHYS_ADDR_BITS)
1490
2994fd96 1491#define cpu_init(cpu_model) CPU(cpu_x86_init(cpu_model))
b47ed996 1492
9467d44c 1493#define cpu_signal_handler cpu_x86_signal_handler
e916cbf8 1494#define cpu_list x86_cpu_list
9467d44c 1495
6ebbf390 1496/* MMU modes definitions */
8a201bd4 1497#define MMU_MODE0_SUFFIX _ksmap
6ebbf390 1498#define MMU_MODE1_SUFFIX _user
43773ed3 1499#define MMU_MODE2_SUFFIX _knosmap /* SMAP disabled or CPL<3 && AC=1 */
8a201bd4 1500#define MMU_KSMAP_IDX 0
a9321a4d 1501#define MMU_USER_IDX 1
43773ed3 1502#define MMU_KNOSMAP_IDX 2
97ed5ccd 1503static inline int cpu_mmu_index(CPUX86State *env, bool ifetch)
6ebbf390 1504{
a9321a4d 1505 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
f57584dc 1506 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
8a201bd4
PB
1507 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1508}
1509
1510static inline int cpu_mmu_index_kernel(CPUX86State *env)
1511{
1512 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
1513 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
1514 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
6ebbf390
JM
1515}
1516
988c3eb0
RH
1517#define CC_DST (env->cc_dst)
1518#define CC_SRC (env->cc_src)
1519#define CC_SRC2 (env->cc_src2)
1520#define CC_OP (env->cc_op)
f081c76c 1521
5918fffb
BS
1522/* n must be a constant to be efficient */
1523static inline target_long lshift(target_long x, int n)
1524{
1525 if (n >= 0) {
1526 return x << n;
1527 } else {
1528 return x >> (-n);
1529 }
1530}
1531
f081c76c
BS
1532/* float macros */
1533#define FT0 (env->ft0)
1534#define ST0 (env->fpregs[env->fpstt].d)
1535#define ST(n) (env->fpregs[(env->fpstt + (n)) & 7].d)
1536#define ST1 ST(1)
1537
d9957a8b 1538/* translate.c */
63618b4e 1539void tcg_x86_init(void);
26a5f13b 1540
022c62cb 1541#include "exec/cpu-all.h"
0573fbfc
TS
1542#include "svm.h"
1543
0e26b7b8 1544#if !defined(CONFIG_USER_ONLY)
0d09e41a 1545#include "hw/i386/apic.h"
0e26b7b8
BS
1546#endif
1547
317ac620 1548static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
89fee74a 1549 target_ulong *cs_base, uint32_t *flags)
6b917547
AL
1550{
1551 *cs_base = env->segs[R_CS].base;
1552 *pc = *cs_base + env->eip;
a2397807 1553 *flags = env->hflags |
a9321a4d 1554 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
6b917547
AL
1555}
1556
232fc23b
AF
1557void do_cpu_init(X86CPU *cpu);
1558void do_cpu_sipi(X86CPU *cpu);
2fa11da0 1559
747461c7
JK
1560#define MCE_INJECT_BROADCAST 1
1561#define MCE_INJECT_UNCOND_AO 2
1562
8c5cf3b6 1563void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
316378e4 1564 uint64_t status, uint64_t mcg_status, uint64_t addr,
747461c7 1565 uint64_t misc, int flags);
2fa11da0 1566
599b9a5a 1567/* excp_helper.c */
77b2bc2c 1568void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index);
91980095
PD
1569void QEMU_NORETURN raise_exception_ra(CPUX86State *env, int exception_index,
1570 uintptr_t retaddr);
77b2bc2c
BS
1571void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index,
1572 int error_code);
91980095
PD
1573void QEMU_NORETURN raise_exception_err_ra(CPUX86State *env, int exception_index,
1574 int error_code, uintptr_t retaddr);
599b9a5a
BS
1575void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int,
1576 int error_code, int next_eip_addend);
1577
5918fffb
BS
1578/* cc_helper.c */
1579extern const uint8_t parity_table[256];
1580uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
5bde1407 1581void update_fp_status(CPUX86State *env);
5918fffb
BS
1582
1583static inline uint32_t cpu_compute_eflags(CPUX86State *env)
1584{
80cf2c81 1585 return env->eflags | cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
5918fffb
BS
1586}
1587
28fb26f1
PB
1588/* NOTE: the translator must set DisasContext.cc_op to CC_OP_EFLAGS
1589 * after generating a call to a helper that uses this.
1590 */
5918fffb
BS
1591static inline void cpu_load_eflags(CPUX86State *env, int eflags,
1592 int update_mask)
1593{
1594 CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
28fb26f1 1595 CC_OP = CC_OP_EFLAGS;
80cf2c81 1596 env->df = 1 - (2 * ((eflags >> 10) & 1));
5918fffb
BS
1597 env->eflags = (env->eflags & ~update_mask) |
1598 (eflags & update_mask) | 0x2;
1599}
1600
1601/* load efer and update the corresponding hflags. XXX: do consistency
1602 checks with cpuid bits? */
1603static inline void cpu_load_efer(CPUX86State *env, uint64_t val)
1604{
1605 env->efer = val;
1606 env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
1607 if (env->efer & MSR_EFER_LMA) {
1608 env->hflags |= HF_LMA_MASK;
1609 }
1610 if (env->efer & MSR_EFER_SVME) {
1611 env->hflags |= HF_SVME_MASK;
1612 }
1613}
1614
f794aa4a
PB
1615static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env)
1616{
1617 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 });
1618}
1619
4e47e39a
RH
1620/* fpu_helper.c */
1621void cpu_set_mxcsr(CPUX86State *env, uint32_t val);
5bde1407 1622void cpu_set_fpuc(CPUX86State *env, uint16_t val);
4e47e39a 1623
677ef623
FK
1624/* mem_helper.c */
1625void helper_lock_init(void);
1626
6bada5e8
BS
1627/* svm_helper.c */
1628void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
65c9d60a
PB
1629 uint64_t param, uintptr_t retaddr);
1630void cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, uint64_t exit_info_1,
1631 uintptr_t retaddr);
6bada5e8 1632
97a8ea5a 1633/* seg_helper.c */
599b9a5a 1634void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw);
e694d4e2 1635
f809c605 1636/* smm_helper.c */
518e9d7d 1637void do_smm_enter(X86CPU *cpu);
f809c605 1638void cpu_smm_update(X86CPU *cpu);
e694d4e2 1639
d613f8cc 1640/* apic.c */
317ac620 1641void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
d613f8cc
PB
1642void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip,
1643 TPRAccess access);
1644
d362e757 1645
5114e842
EH
1646/* Change the value of a KVM-specific default
1647 *
1648 * If value is NULL, no default will be set and the original
1649 * value from the CPU model table will be kept.
1650 *
cb8d4c8f 1651 * It is valid to call this function only for properties that
5114e842
EH
1652 * are already present in the kvm_default_props table.
1653 */
1654void x86_cpu_change_kvm_default(const char *prop, const char *value);
8fb4f821 1655
f4f1110e
RH
1656/* mpx_helper.c */
1657void cpu_sync_bndcs_hflags(CPUX86State *env);
0668af54 1658
8b4beddc
EH
1659/* Return name of 32-bit register, from a R_* constant */
1660const char *get_register_name_32(unsigned int reg);
1661
8932cfdf 1662void enable_compat_apic_id_mode(void);
cb41bad3 1663
dab86234 1664#define APIC_DEFAULT_ADDRESS 0xfee00000
baaeda08 1665#define APIC_SPACE_SIZE 0x100000
dab86234 1666
1f871d49
PB
1667void x86_cpu_dump_local_apic_state(CPUState *cs, FILE *f,
1668 fprintf_function cpu_fprintf, int flags);
1669
d613f8cc
PB
1670/* cpu.c */
1671bool cpu_is_bsp(X86CPU *cpu);
1672
07f5a258 1673#endif /* I386_CPU_H */