]> git.proxmox.com Git - mirror_qemu.git/blame - target-i386/cpu.h
target-i386: Add socket/core/thread properties to X86CPU
[mirror_qemu.git] / target-i386 / cpu.h
CommitLineData
2c0262af
FB
1/*
2 * i386 virtual CPU header
5fafdf24 3 *
2c0262af
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
2c0262af 18 */
07f5a258
MA
19
20#ifndef I386_CPU_H
21#define I386_CPU_H
2c0262af 22
9a78eead 23#include "qemu-common.h"
4da6f8d9 24#include "cpu-qom.h"
f2a53c9e 25#include "standard-headers/asm-x86/hyperv.h"
14ce26e7
FB
26
27#ifdef TARGET_X86_64
28#define TARGET_LONG_BITS 64
29#else
3cf1e035 30#define TARGET_LONG_BITS 32
14ce26e7 31#endif
3cf1e035 32
5b9efc39
PD
33/* Maximum instruction code size */
34#define TARGET_MAX_INSN_SIZE 16
35
d720b93d
FB
36/* support for self modifying code even if the modified instruction is
37 close to the modifying instruction */
38#define TARGET_HAS_PRECISE_SMC
39
9042c0e2 40#ifdef TARGET_X86_64
a5e8788f 41#define I386_ELF_MACHINE EM_X86_64
4ab23a91 42#define ELF_MACHINE_UNAME "x86_64"
9042c0e2 43#else
a5e8788f 44#define I386_ELF_MACHINE EM_386
4ab23a91 45#define ELF_MACHINE_UNAME "i686"
9042c0e2
TS
46#endif
47
9349b4f9 48#define CPUArchState struct CPUX86State
c2764719 49
022c62cb 50#include "exec/cpu-defs.h"
2c0262af 51
6b4c305c 52#include "fpu/softfloat.h"
7a0e1f41 53
2c0262af
FB
54#define R_EAX 0
55#define R_ECX 1
56#define R_EDX 2
57#define R_EBX 3
58#define R_ESP 4
59#define R_EBP 5
60#define R_ESI 6
61#define R_EDI 7
62
63#define R_AL 0
64#define R_CL 1
65#define R_DL 2
66#define R_BL 3
67#define R_AH 4
68#define R_CH 5
69#define R_DH 6
70#define R_BH 7
71
72#define R_ES 0
73#define R_CS 1
74#define R_SS 2
75#define R_DS 3
76#define R_FS 4
77#define R_GS 5
78
79/* segment descriptor fields */
80#define DESC_G_MASK (1 << 23)
81#define DESC_B_SHIFT 22
82#define DESC_B_MASK (1 << DESC_B_SHIFT)
14ce26e7
FB
83#define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
84#define DESC_L_MASK (1 << DESC_L_SHIFT)
2c0262af
FB
85#define DESC_AVL_MASK (1 << 20)
86#define DESC_P_MASK (1 << 15)
87#define DESC_DPL_SHIFT 13
a3867ed2 88#define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
2c0262af
FB
89#define DESC_S_MASK (1 << 12)
90#define DESC_TYPE_SHIFT 8
a3867ed2 91#define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
2c0262af
FB
92#define DESC_A_MASK (1 << 8)
93
e670b89e
FB
94#define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
95#define DESC_C_MASK (1 << 10) /* code: conforming */
96#define DESC_R_MASK (1 << 9) /* code: readable */
2c0262af 97
e670b89e
FB
98#define DESC_E_MASK (1 << 10) /* data: expansion direction */
99#define DESC_W_MASK (1 << 9) /* data: writable */
100
101#define DESC_TSS_BUSY_MASK (1 << 9)
2c0262af
FB
102
103/* eflags masks */
e4a09c96
PB
104#define CC_C 0x0001
105#define CC_P 0x0004
106#define CC_A 0x0010
107#define CC_Z 0x0040
2c0262af
FB
108#define CC_S 0x0080
109#define CC_O 0x0800
110
111#define TF_SHIFT 8
112#define IOPL_SHIFT 12
113#define VM_SHIFT 17
114
e4a09c96
PB
115#define TF_MASK 0x00000100
116#define IF_MASK 0x00000200
117#define DF_MASK 0x00000400
118#define IOPL_MASK 0x00003000
119#define NT_MASK 0x00004000
120#define RF_MASK 0x00010000
121#define VM_MASK 0x00020000
122#define AC_MASK 0x00040000
2c0262af
FB
123#define VIF_MASK 0x00080000
124#define VIP_MASK 0x00100000
125#define ID_MASK 0x00200000
126
aa1f17c1 127/* hidden flags - used internally by qemu to represent additional cpu
7848c8d1
KC
128 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
129 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
130 positions to ease oring with eflags. */
2c0262af
FB
131/* current cpl */
132#define HF_CPL_SHIFT 0
2c0262af
FB
133/* true if hardware interrupts must be disabled for next instruction */
134#define HF_INHIBIT_IRQ_SHIFT 3
135/* 16 or 32 segments */
136#define HF_CS32_SHIFT 4
137#define HF_SS32_SHIFT 5
dc196a57 138/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
2c0262af 139#define HF_ADDSEG_SHIFT 6
65262d57
FB
140/* copy of CR0.PE (protected mode) */
141#define HF_PE_SHIFT 7
142#define HF_TF_SHIFT 8 /* must be same as eflags */
7eee2a50
FB
143#define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
144#define HF_EM_SHIFT 10
145#define HF_TS_SHIFT 11
65262d57 146#define HF_IOPL_SHIFT 12 /* must be same as eflags */
14ce26e7
FB
147#define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
148#define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
a2397807 149#define HF_RF_SHIFT 16 /* must be same as eflags */
65262d57 150#define HF_VM_SHIFT 17 /* must be same as eflags */
a9321a4d 151#define HF_AC_SHIFT 18 /* must be same as eflags */
3b21e03e 152#define HF_SMM_SHIFT 19 /* CPU in SMM mode */
db620f46
FB
153#define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
154#define HF_SVMI_SHIFT 21 /* SVM intercepts are active */
a2397807 155#define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
a9321a4d 156#define HF_SMAP_SHIFT 23 /* CR4.SMAP */
5223a942 157#define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */
f4f1110e
RH
158#define HF_MPX_EN_SHIFT 25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */
159#define HF_MPX_IU_SHIFT 26 /* BND registers in-use */
2c0262af
FB
160
161#define HF_CPL_MASK (3 << HF_CPL_SHIFT)
2c0262af
FB
162#define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
163#define HF_CS32_MASK (1 << HF_CS32_SHIFT)
164#define HF_SS32_MASK (1 << HF_SS32_SHIFT)
165#define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
65262d57 166#define HF_PE_MASK (1 << HF_PE_SHIFT)
58fe2f10 167#define HF_TF_MASK (1 << HF_TF_SHIFT)
7eee2a50
FB
168#define HF_MP_MASK (1 << HF_MP_SHIFT)
169#define HF_EM_MASK (1 << HF_EM_SHIFT)
170#define HF_TS_MASK (1 << HF_TS_SHIFT)
0650f1ab 171#define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
14ce26e7
FB
172#define HF_LMA_MASK (1 << HF_LMA_SHIFT)
173#define HF_CS64_MASK (1 << HF_CS64_SHIFT)
a2397807 174#define HF_RF_MASK (1 << HF_RF_SHIFT)
0650f1ab 175#define HF_VM_MASK (1 << HF_VM_SHIFT)
a9321a4d 176#define HF_AC_MASK (1 << HF_AC_SHIFT)
3b21e03e 177#define HF_SMM_MASK (1 << HF_SMM_SHIFT)
872929aa
FB
178#define HF_SVME_MASK (1 << HF_SVME_SHIFT)
179#define HF_SVMI_MASK (1 << HF_SVMI_SHIFT)
a2397807 180#define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
a9321a4d 181#define HF_SMAP_MASK (1 << HF_SMAP_SHIFT)
5223a942 182#define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT)
f4f1110e
RH
183#define HF_MPX_EN_MASK (1 << HF_MPX_EN_SHIFT)
184#define HF_MPX_IU_MASK (1 << HF_MPX_IU_SHIFT)
2c0262af 185
db620f46
FB
186/* hflags2 */
187
9982f74b
PB
188#define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
189#define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
190#define HF2_NMI_SHIFT 2 /* CPU serving NMI */
191#define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
192#define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */
f4f1110e 193#define HF2_MPX_PR_SHIFT 5 /* BNDCFGx.BNDPRESERVE */
9982f74b
PB
194
195#define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
196#define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
197#define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
198#define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
199#define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT)
f4f1110e 200#define HF2_MPX_PR_MASK (1 << HF2_MPX_PR_SHIFT)
db620f46 201
0650f1ab
AL
202#define CR0_PE_SHIFT 0
203#define CR0_MP_SHIFT 1
204
2cd49cbf
PM
205#define CR0_PE_MASK (1U << 0)
206#define CR0_MP_MASK (1U << 1)
207#define CR0_EM_MASK (1U << 2)
208#define CR0_TS_MASK (1U << 3)
209#define CR0_ET_MASK (1U << 4)
210#define CR0_NE_MASK (1U << 5)
211#define CR0_WP_MASK (1U << 16)
212#define CR0_AM_MASK (1U << 18)
213#define CR0_PG_MASK (1U << 31)
214
215#define CR4_VME_MASK (1U << 0)
216#define CR4_PVI_MASK (1U << 1)
217#define CR4_TSD_MASK (1U << 2)
218#define CR4_DE_MASK (1U << 3)
219#define CR4_PSE_MASK (1U << 4)
220#define CR4_PAE_MASK (1U << 5)
221#define CR4_MCE_MASK (1U << 6)
222#define CR4_PGE_MASK (1U << 7)
223#define CR4_PCE_MASK (1U << 8)
0650f1ab 224#define CR4_OSFXSR_SHIFT 9
2cd49cbf
PM
225#define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
226#define CR4_OSXMMEXCPT_MASK (1U << 10)
227#define CR4_VMXE_MASK (1U << 13)
228#define CR4_SMXE_MASK (1U << 14)
229#define CR4_FSGSBASE_MASK (1U << 16)
230#define CR4_PCIDE_MASK (1U << 17)
231#define CR4_OSXSAVE_MASK (1U << 18)
232#define CR4_SMEP_MASK (1U << 20)
233#define CR4_SMAP_MASK (1U << 21)
0f70ed47 234#define CR4_PKE_MASK (1U << 22)
2c0262af 235
01df040b
AL
236#define DR6_BD (1 << 13)
237#define DR6_BS (1 << 14)
238#define DR6_BT (1 << 15)
239#define DR6_FIXED_1 0xffff0ff0
240
241#define DR7_GD (1 << 13)
242#define DR7_TYPE_SHIFT 16
243#define DR7_LEN_SHIFT 18
244#define DR7_FIXED_1 0x00000400
93d00d0f 245#define DR7_GLOBAL_BP_MASK 0xaa
428065ce
LG
246#define DR7_LOCAL_BP_MASK 0x55
247#define DR7_MAX_BP 4
248#define DR7_TYPE_BP_INST 0x0
249#define DR7_TYPE_DATA_WR 0x1
250#define DR7_TYPE_IO_RW 0x2
251#define DR7_TYPE_DATA_RW 0x3
01df040b 252
e4a09c96
PB
253#define PG_PRESENT_BIT 0
254#define PG_RW_BIT 1
255#define PG_USER_BIT 2
256#define PG_PWT_BIT 3
257#define PG_PCD_BIT 4
258#define PG_ACCESSED_BIT 5
259#define PG_DIRTY_BIT 6
260#define PG_PSE_BIT 7
261#define PG_GLOBAL_BIT 8
eaad03e4 262#define PG_PSE_PAT_BIT 12
0f70ed47 263#define PG_PKRU_BIT 59
e4a09c96 264#define PG_NX_BIT 63
2c0262af
FB
265
266#define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
e4a09c96
PB
267#define PG_RW_MASK (1 << PG_RW_BIT)
268#define PG_USER_MASK (1 << PG_USER_BIT)
269#define PG_PWT_MASK (1 << PG_PWT_BIT)
270#define PG_PCD_MASK (1 << PG_PCD_BIT)
2c0262af 271#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
e4a09c96
PB
272#define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
273#define PG_PSE_MASK (1 << PG_PSE_BIT)
274#define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
eaad03e4 275#define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT)
e8f6d00c
PB
276#define PG_ADDRESS_MASK 0x000ffffffffff000LL
277#define PG_HI_RSVD_MASK (PG_ADDRESS_MASK & ~PHYS_ADDR_MASK)
3f2cbf0d 278#define PG_HI_USER_MASK 0x7ff0000000000000LL
0f70ed47
PB
279#define PG_PKRU_MASK (15ULL << PG_PKRU_BIT)
280#define PG_NX_MASK (1ULL << PG_NX_BIT)
2c0262af
FB
281
282#define PG_ERROR_W_BIT 1
283
284#define PG_ERROR_P_MASK 0x01
285#define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
286#define PG_ERROR_U_MASK 0x04
287#define PG_ERROR_RSVD_MASK 0x08
5cf38396 288#define PG_ERROR_I_D_MASK 0x10
0f70ed47 289#define PG_ERROR_PK_MASK 0x20
2c0262af 290
e4a09c96
PB
291#define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
292#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
87f8b626 293#define MCG_LMCE_P (1ULL<<27) /* Local Machine Check Supported */
79c4f6b0 294
e4a09c96
PB
295#define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
296#define MCE_BANKS_DEF 10
79c4f6b0 297
2590f15b
EH
298#define MCG_CAP_BANKS_MASK 0xff
299
e4a09c96
PB
300#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
301#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
302#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
87f8b626
AR
303#define MCG_STATUS_LMCE (1ULL<<3) /* Local MCE signaled */
304
305#define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Local MCE enabled */
79c4f6b0 306
e4a09c96
PB
307#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
308#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
309#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
310#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
311#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
312#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
313#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
314#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
315#define MCI_STATUS_AR (1ULL<<55) /* Action required */
c0532a76
MT
316
317/* MISC register defines */
e4a09c96
PB
318#define MCM_ADDR_SEGOFF 0 /* segment offset */
319#define MCM_ADDR_LINEAR 1 /* linear address */
320#define MCM_ADDR_PHYS 2 /* physical address */
321#define MCM_ADDR_MEM 3 /* memory address */
322#define MCM_ADDR_GENERIC 7 /* generic */
79c4f6b0 323
0650f1ab 324#define MSR_IA32_TSC 0x10
2c0262af
FB
325#define MSR_IA32_APICBASE 0x1b
326#define MSR_IA32_APICBASE_BSP (1<<8)
327#define MSR_IA32_APICBASE_ENABLE (1<<11)
458cf469 328#define MSR_IA32_APICBASE_BASE (0xfffffU<<12)
0779caeb 329#define MSR_IA32_FEATURE_CONTROL 0x0000003a
f28558d3 330#define MSR_TSC_ADJUST 0x0000003b
aa82ba54 331#define MSR_IA32_TSCDEADLINE 0x6e0
2c0262af 332
217f1b4a
HZ
333#define FEATURE_CONTROL_LOCKED (1<<0)
334#define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
335#define FEATURE_CONTROL_LMCE (1<<20)
336
0d894367
PB
337#define MSR_P6_PERFCTR0 0xc1
338
fc12d72e 339#define MSR_IA32_SMBASE 0x9e
e4a09c96
PB
340#define MSR_MTRRcap 0xfe
341#define MSR_MTRRcap_VCNT 8
342#define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
343#define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
dd5e3b17 344
2c0262af
FB
345#define MSR_IA32_SYSENTER_CS 0x174
346#define MSR_IA32_SYSENTER_ESP 0x175
347#define MSR_IA32_SYSENTER_EIP 0x176
348
8f091a59
FB
349#define MSR_MCG_CAP 0x179
350#define MSR_MCG_STATUS 0x17a
351#define MSR_MCG_CTL 0x17b
87f8b626 352#define MSR_MCG_EXT_CTL 0x4d0
8f091a59 353
0d894367
PB
354#define MSR_P6_EVNTSEL0 0x186
355
e737b32a
AZ
356#define MSR_IA32_PERF_STATUS 0x198
357
e4a09c96 358#define MSR_IA32_MISC_ENABLE 0x1a0
21e87c46
AK
359/* Indicates good rep/movs microcode on some processors: */
360#define MSR_IA32_MISC_ENABLE_DEFAULT 1
361
e4a09c96
PB
362#define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
363#define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
364
d1ae67f6
AW
365#define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2)
366
e4a09c96
PB
367#define MSR_MTRRfix64K_00000 0x250
368#define MSR_MTRRfix16K_80000 0x258
369#define MSR_MTRRfix16K_A0000 0x259
370#define MSR_MTRRfix4K_C0000 0x268
371#define MSR_MTRRfix4K_C8000 0x269
372#define MSR_MTRRfix4K_D0000 0x26a
373#define MSR_MTRRfix4K_D8000 0x26b
374#define MSR_MTRRfix4K_E0000 0x26c
375#define MSR_MTRRfix4K_E8000 0x26d
376#define MSR_MTRRfix4K_F0000 0x26e
377#define MSR_MTRRfix4K_F8000 0x26f
165d9b82 378
8f091a59
FB
379#define MSR_PAT 0x277
380
e4a09c96 381#define MSR_MTRRdefType 0x2ff
165d9b82 382
0d894367
PB
383#define MSR_CORE_PERF_FIXED_CTR0 0x309
384#define MSR_CORE_PERF_FIXED_CTR1 0x30a
385#define MSR_CORE_PERF_FIXED_CTR2 0x30b
386#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d
387#define MSR_CORE_PERF_GLOBAL_STATUS 0x38e
388#define MSR_CORE_PERF_GLOBAL_CTRL 0x38f
389#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390
165d9b82 390
e4a09c96
PB
391#define MSR_MC0_CTL 0x400
392#define MSR_MC0_STATUS 0x401
393#define MSR_MC0_ADDR 0x402
394#define MSR_MC0_MISC 0x403
79c4f6b0 395
14ce26e7
FB
396#define MSR_EFER 0xc0000080
397
398#define MSR_EFER_SCE (1 << 0)
399#define MSR_EFER_LME (1 << 8)
400#define MSR_EFER_LMA (1 << 10)
401#define MSR_EFER_NXE (1 << 11)
872929aa 402#define MSR_EFER_SVME (1 << 12)
14ce26e7
FB
403#define MSR_EFER_FFXSR (1 << 14)
404
405#define MSR_STAR 0xc0000081
406#define MSR_LSTAR 0xc0000082
407#define MSR_CSTAR 0xc0000083
408#define MSR_FMASK 0xc0000084
409#define MSR_FSBASE 0xc0000100
410#define MSR_GSBASE 0xc0000101
411#define MSR_KERNELGSBASE 0xc0000102
1b050077 412#define MSR_TSC_AUX 0xc0000103
14ce26e7 413
0573fbfc
TS
414#define MSR_VM_HSAVE_PA 0xc0010117
415
79e9ebeb 416#define MSR_IA32_BNDCFGS 0x00000d90
18cd2c17 417#define MSR_IA32_XSS 0x00000da0
79e9ebeb 418
cfc3b074
PB
419#define XSTATE_FP_BIT 0
420#define XSTATE_SSE_BIT 1
421#define XSTATE_YMM_BIT 2
422#define XSTATE_BNDREGS_BIT 3
423#define XSTATE_BNDCSR_BIT 4
424#define XSTATE_OPMASK_BIT 5
425#define XSTATE_ZMM_Hi256_BIT 6
426#define XSTATE_Hi16_ZMM_BIT 7
427#define XSTATE_PKRU_BIT 9
428
429#define XSTATE_FP_MASK (1ULL << XSTATE_FP_BIT)
430#define XSTATE_SSE_MASK (1ULL << XSTATE_SSE_BIT)
431#define XSTATE_YMM_MASK (1ULL << XSTATE_YMM_BIT)
432#define XSTATE_BNDREGS_MASK (1ULL << XSTATE_BNDREGS_BIT)
433#define XSTATE_BNDCSR_MASK (1ULL << XSTATE_BNDCSR_BIT)
434#define XSTATE_OPMASK_MASK (1ULL << XSTATE_OPMASK_BIT)
435#define XSTATE_ZMM_Hi256_MASK (1ULL << XSTATE_ZMM_Hi256_BIT)
436#define XSTATE_Hi16_ZMM_MASK (1ULL << XSTATE_Hi16_ZMM_BIT)
437#define XSTATE_PKRU_MASK (1ULL << XSTATE_PKRU_BIT)
c74f41bb 438
5ef57876
EH
439/* CPUID feature words */
440typedef enum FeatureWord {
441 FEAT_1_EDX, /* CPUID[1].EDX */
442 FEAT_1_ECX, /* CPUID[1].ECX */
443 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */
f74eefe0 444 FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */
5ef57876
EH
445 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
446 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
303752a9 447 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
5ef57876
EH
448 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
449 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
c35bd19a
EY
450 FEAT_HYPERV_EAX, /* CPUID[4000_0003].EAX */
451 FEAT_HYPERV_EBX, /* CPUID[4000_0003].EBX */
452 FEAT_HYPERV_EDX, /* CPUID[4000_0003].EDX */
5ef57876 453 FEAT_SVM, /* CPUID[8000_000A].EDX */
0bb0b2d2 454 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */
28b8e4d0 455 FEAT_6_EAX, /* CPUID[6].EAX */
5ef57876
EH
456 FEATURE_WORDS,
457} FeatureWord;
458
459typedef uint32_t FeatureWordArray[FEATURE_WORDS];
460
14ce26e7 461/* cpuid_features bits */
2cd49cbf
PM
462#define CPUID_FP87 (1U << 0)
463#define CPUID_VME (1U << 1)
464#define CPUID_DE (1U << 2)
465#define CPUID_PSE (1U << 3)
466#define CPUID_TSC (1U << 4)
467#define CPUID_MSR (1U << 5)
468#define CPUID_PAE (1U << 6)
469#define CPUID_MCE (1U << 7)
470#define CPUID_CX8 (1U << 8)
471#define CPUID_APIC (1U << 9)
472#define CPUID_SEP (1U << 11) /* sysenter/sysexit */
473#define CPUID_MTRR (1U << 12)
474#define CPUID_PGE (1U << 13)
475#define CPUID_MCA (1U << 14)
476#define CPUID_CMOV (1U << 15)
477#define CPUID_PAT (1U << 16)
478#define CPUID_PSE36 (1U << 17)
479#define CPUID_PN (1U << 18)
480#define CPUID_CLFLUSH (1U << 19)
481#define CPUID_DTS (1U << 21)
482#define CPUID_ACPI (1U << 22)
483#define CPUID_MMX (1U << 23)
484#define CPUID_FXSR (1U << 24)
485#define CPUID_SSE (1U << 25)
486#define CPUID_SSE2 (1U << 26)
487#define CPUID_SS (1U << 27)
488#define CPUID_HT (1U << 28)
489#define CPUID_TM (1U << 29)
490#define CPUID_IA64 (1U << 30)
491#define CPUID_PBE (1U << 31)
492
493#define CPUID_EXT_SSE3 (1U << 0)
494#define CPUID_EXT_PCLMULQDQ (1U << 1)
495#define CPUID_EXT_DTES64 (1U << 2)
496#define CPUID_EXT_MONITOR (1U << 3)
497#define CPUID_EXT_DSCPL (1U << 4)
498#define CPUID_EXT_VMX (1U << 5)
499#define CPUID_EXT_SMX (1U << 6)
500#define CPUID_EXT_EST (1U << 7)
501#define CPUID_EXT_TM2 (1U << 8)
502#define CPUID_EXT_SSSE3 (1U << 9)
503#define CPUID_EXT_CID (1U << 10)
504#define CPUID_EXT_FMA (1U << 12)
505#define CPUID_EXT_CX16 (1U << 13)
506#define CPUID_EXT_XTPR (1U << 14)
507#define CPUID_EXT_PDCM (1U << 15)
508#define CPUID_EXT_PCID (1U << 17)
509#define CPUID_EXT_DCA (1U << 18)
510#define CPUID_EXT_SSE41 (1U << 19)
511#define CPUID_EXT_SSE42 (1U << 20)
512#define CPUID_EXT_X2APIC (1U << 21)
513#define CPUID_EXT_MOVBE (1U << 22)
514#define CPUID_EXT_POPCNT (1U << 23)
515#define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
516#define CPUID_EXT_AES (1U << 25)
517#define CPUID_EXT_XSAVE (1U << 26)
518#define CPUID_EXT_OSXSAVE (1U << 27)
519#define CPUID_EXT_AVX (1U << 28)
520#define CPUID_EXT_F16C (1U << 29)
521#define CPUID_EXT_RDRAND (1U << 30)
522#define CPUID_EXT_HYPERVISOR (1U << 31)
523
524#define CPUID_EXT2_FPU (1U << 0)
525#define CPUID_EXT2_VME (1U << 1)
526#define CPUID_EXT2_DE (1U << 2)
527#define CPUID_EXT2_PSE (1U << 3)
528#define CPUID_EXT2_TSC (1U << 4)
529#define CPUID_EXT2_MSR (1U << 5)
530#define CPUID_EXT2_PAE (1U << 6)
531#define CPUID_EXT2_MCE (1U << 7)
532#define CPUID_EXT2_CX8 (1U << 8)
533#define CPUID_EXT2_APIC (1U << 9)
534#define CPUID_EXT2_SYSCALL (1U << 11)
535#define CPUID_EXT2_MTRR (1U << 12)
536#define CPUID_EXT2_PGE (1U << 13)
537#define CPUID_EXT2_MCA (1U << 14)
538#define CPUID_EXT2_CMOV (1U << 15)
539#define CPUID_EXT2_PAT (1U << 16)
540#define CPUID_EXT2_PSE36 (1U << 17)
541#define CPUID_EXT2_MP (1U << 19)
542#define CPUID_EXT2_NX (1U << 20)
543#define CPUID_EXT2_MMXEXT (1U << 22)
544#define CPUID_EXT2_MMX (1U << 23)
545#define CPUID_EXT2_FXSR (1U << 24)
546#define CPUID_EXT2_FFXSR (1U << 25)
547#define CPUID_EXT2_PDPE1GB (1U << 26)
548#define CPUID_EXT2_RDTSCP (1U << 27)
549#define CPUID_EXT2_LM (1U << 29)
550#define CPUID_EXT2_3DNOWEXT (1U << 30)
551#define CPUID_EXT2_3DNOW (1U << 31)
9df217a3 552
8fad4b44
EH
553/* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
554#define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
555 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
556 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
557 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
558 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
559 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
560 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
561 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
562 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
563
2cd49cbf
PM
564#define CPUID_EXT3_LAHF_LM (1U << 0)
565#define CPUID_EXT3_CMP_LEG (1U << 1)
566#define CPUID_EXT3_SVM (1U << 2)
567#define CPUID_EXT3_EXTAPIC (1U << 3)
568#define CPUID_EXT3_CR8LEG (1U << 4)
569#define CPUID_EXT3_ABM (1U << 5)
570#define CPUID_EXT3_SSE4A (1U << 6)
571#define CPUID_EXT3_MISALIGNSSE (1U << 7)
572#define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
573#define CPUID_EXT3_OSVW (1U << 9)
574#define CPUID_EXT3_IBS (1U << 10)
575#define CPUID_EXT3_XOP (1U << 11)
576#define CPUID_EXT3_SKINIT (1U << 12)
577#define CPUID_EXT3_WDT (1U << 13)
578#define CPUID_EXT3_LWP (1U << 15)
579#define CPUID_EXT3_FMA4 (1U << 16)
580#define CPUID_EXT3_TCE (1U << 17)
581#define CPUID_EXT3_NODEID (1U << 19)
582#define CPUID_EXT3_TBM (1U << 21)
583#define CPUID_EXT3_TOPOEXT (1U << 22)
584#define CPUID_EXT3_PERFCORE (1U << 23)
585#define CPUID_EXT3_PERFNB (1U << 24)
586
587#define CPUID_SVM_NPT (1U << 0)
588#define CPUID_SVM_LBRV (1U << 1)
589#define CPUID_SVM_SVMLOCK (1U << 2)
590#define CPUID_SVM_NRIPSAVE (1U << 3)
591#define CPUID_SVM_TSCSCALE (1U << 4)
592#define CPUID_SVM_VMCBCLEAN (1U << 5)
593#define CPUID_SVM_FLUSHASID (1U << 6)
594#define CPUID_SVM_DECODEASSIST (1U << 7)
595#define CPUID_SVM_PAUSEFILTER (1U << 10)
596#define CPUID_SVM_PFTHRESHOLD (1U << 12)
597
598#define CPUID_7_0_EBX_FSGSBASE (1U << 0)
599#define CPUID_7_0_EBX_BMI1 (1U << 3)
600#define CPUID_7_0_EBX_HLE (1U << 4)
601#define CPUID_7_0_EBX_AVX2 (1U << 5)
602#define CPUID_7_0_EBX_SMEP (1U << 7)
603#define CPUID_7_0_EBX_BMI2 (1U << 8)
604#define CPUID_7_0_EBX_ERMS (1U << 9)
605#define CPUID_7_0_EBX_INVPCID (1U << 10)
606#define CPUID_7_0_EBX_RTM (1U << 11)
607#define CPUID_7_0_EBX_MPX (1U << 14)
9aecd6f8 608#define CPUID_7_0_EBX_AVX512F (1U << 16) /* AVX-512 Foundation */
2cd49cbf
PM
609#define CPUID_7_0_EBX_RDSEED (1U << 18)
610#define CPUID_7_0_EBX_ADX (1U << 19)
611#define CPUID_7_0_EBX_SMAP (1U << 20)
f7fda280
XG
612#define CPUID_7_0_EBX_PCOMMIT (1U << 22) /* Persistent Commit */
613#define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23) /* Flush a Cache Line Optimized */
614#define CPUID_7_0_EBX_CLWB (1U << 24) /* Cache Line Write Back */
9aecd6f8
CP
615#define CPUID_7_0_EBX_AVX512PF (1U << 26) /* AVX-512 Prefetch */
616#define CPUID_7_0_EBX_AVX512ER (1U << 27) /* AVX-512 Exponential and Reciprocal */
617#define CPUID_7_0_EBX_AVX512CD (1U << 28) /* AVX-512 Conflict Detection */
a9321a4d 618
f74eefe0
HH
619#define CPUID_7_0_ECX_PKU (1U << 3)
620#define CPUID_7_0_ECX_OSPKE (1U << 4)
621
0bb0b2d2
PB
622#define CPUID_XSAVE_XSAVEOPT (1U << 0)
623#define CPUID_XSAVE_XSAVEC (1U << 1)
624#define CPUID_XSAVE_XGETBV1 (1U << 2)
625#define CPUID_XSAVE_XSAVES (1U << 3)
626
28b8e4d0
JK
627#define CPUID_6_EAX_ARAT (1U << 2)
628
303752a9
MT
629/* CPUID[0x80000007].EDX flags: */
630#define CPUID_APM_INVTSC (1U << 8)
631
9df694ee
IM
632#define CPUID_VENDOR_SZ 12
633
c5096daf
AZ
634#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
635#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
636#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
99b88a17 637#define CPUID_VENDOR_INTEL "GenuineIntel"
c5096daf
AZ
638
639#define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
b3baa152 640#define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
c5096daf 641#define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
99b88a17 642#define CPUID_VENDOR_AMD "AuthenticAMD"
c5096daf 643
99b88a17 644#define CPUID_VENDOR_VIA "CentaurHauls"
b3baa152 645
2cd49cbf
PM
646#define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */
647#define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */
e737b32a 648
5232d00a
RK
649/* CPUID[0xB].ECX level types */
650#define CPUID_TOPOLOGY_LEVEL_INVALID (0U << 8)
651#define CPUID_TOPOLOGY_LEVEL_SMT (1U << 8)
652#define CPUID_TOPOLOGY_LEVEL_CORE (2U << 8)
653
92067bf4
IM
654#ifndef HYPERV_SPINLOCK_NEVER_RETRY
655#define HYPERV_SPINLOCK_NEVER_RETRY 0xFFFFFFFF
656#endif
657
2c0262af 658#define EXCP00_DIVZ 0
01df040b 659#define EXCP01_DB 1
2c0262af
FB
660#define EXCP02_NMI 2
661#define EXCP03_INT3 3
662#define EXCP04_INTO 4
663#define EXCP05_BOUND 5
664#define EXCP06_ILLOP 6
665#define EXCP07_PREX 7
666#define EXCP08_DBLE 8
667#define EXCP09_XERR 9
668#define EXCP0A_TSS 10
669#define EXCP0B_NOSEG 11
670#define EXCP0C_STACK 12
671#define EXCP0D_GPF 13
672#define EXCP0E_PAGE 14
673#define EXCP10_COPR 16
674#define EXCP11_ALGN 17
675#define EXCP12_MCHK 18
676
d2fd1af7
FB
677#define EXCP_SYSCALL 0x100 /* only happens in user only emulation
678 for syscall instruction */
679
00a152b4 680/* i386-specific interrupt pending bits. */
5d62c43a 681#define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1
00a152b4 682#define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2
85097db6 683#define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
00a152b4
RH
684#define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4
685#define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0
4a92a558
PB
686#define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1
687#define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2
00a152b4 688
4a92a558
PB
689/* Use a clearer name for this. */
690#define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET
00a152b4 691
fee71888 692typedef enum {
2c0262af 693 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
1235fc06 694 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
d36cd60e
FB
695
696 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
697 CC_OP_MULW,
698 CC_OP_MULL,
14ce26e7 699 CC_OP_MULQ,
2c0262af
FB
700
701 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
702 CC_OP_ADDW,
703 CC_OP_ADDL,
14ce26e7 704 CC_OP_ADDQ,
2c0262af
FB
705
706 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
707 CC_OP_ADCW,
708 CC_OP_ADCL,
14ce26e7 709 CC_OP_ADCQ,
2c0262af
FB
710
711 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
712 CC_OP_SUBW,
713 CC_OP_SUBL,
14ce26e7 714 CC_OP_SUBQ,
2c0262af
FB
715
716 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
717 CC_OP_SBBW,
718 CC_OP_SBBL,
14ce26e7 719 CC_OP_SBBQ,
2c0262af
FB
720
721 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
722 CC_OP_LOGICW,
723 CC_OP_LOGICL,
14ce26e7 724 CC_OP_LOGICQ,
2c0262af
FB
725
726 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
727 CC_OP_INCW,
728 CC_OP_INCL,
14ce26e7 729 CC_OP_INCQ,
2c0262af
FB
730
731 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
732 CC_OP_DECW,
733 CC_OP_DECL,
14ce26e7 734 CC_OP_DECQ,
2c0262af 735
6b652794 736 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
2c0262af
FB
737 CC_OP_SHLW,
738 CC_OP_SHLL,
14ce26e7 739 CC_OP_SHLQ,
2c0262af
FB
740
741 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
742 CC_OP_SARW,
743 CC_OP_SARL,
14ce26e7 744 CC_OP_SARQ,
2c0262af 745
bc4b43dc
RH
746 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
747 CC_OP_BMILGW,
748 CC_OP_BMILGL,
749 CC_OP_BMILGQ,
750
cd7f97ca
RH
751 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */
752 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */
753 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */
754
436ff2d2
RH
755 CC_OP_CLR, /* Z set, all other flags clear. */
756
2c0262af 757 CC_OP_NB,
fee71888 758} CCOp;
2c0262af 759
2c0262af
FB
760typedef struct SegmentCache {
761 uint32_t selector;
14ce26e7 762 target_ulong base;
2c0262af
FB
763 uint32_t limit;
764 uint32_t flags;
765} SegmentCache;
766
f23a9db6
EH
767#define MMREG_UNION(n, bits) \
768 union n { \
769 uint8_t _b_##n[(bits)/8]; \
770 uint16_t _w_##n[(bits)/16]; \
771 uint32_t _l_##n[(bits)/32]; \
772 uint64_t _q_##n[(bits)/64]; \
773 float32 _s_##n[(bits)/32]; \
774 float64 _d_##n[(bits)/64]; \
31d414d6
EH
775 }
776
f23a9db6
EH
777typedef MMREG_UNION(ZMMReg, 512) ZMMReg;
778typedef MMREG_UNION(MMXReg, 64) MMXReg;
826461bb 779
79e9ebeb
LJ
780typedef struct BNDReg {
781 uint64_t lb;
782 uint64_t ub;
783} BNDReg;
784
785typedef struct BNDCSReg {
786 uint64_t cfgu;
787 uint64_t sts;
788} BNDCSReg;
789
f4f1110e
RH
790#define BNDCFG_ENABLE 1ULL
791#define BNDCFG_BNDPRESERVE 2ULL
792#define BNDCFG_BDIR_MASK TARGET_PAGE_MASK
793
e2542fe2 794#ifdef HOST_WORDS_BIGENDIAN
f23a9db6
EH
795#define ZMM_B(n) _b_ZMMReg[63 - (n)]
796#define ZMM_W(n) _w_ZMMReg[31 - (n)]
797#define ZMM_L(n) _l_ZMMReg[15 - (n)]
798#define ZMM_S(n) _s_ZMMReg[15 - (n)]
799#define ZMM_Q(n) _q_ZMMReg[7 - (n)]
800#define ZMM_D(n) _d_ZMMReg[7 - (n)]
801
802#define MMX_B(n) _b_MMXReg[7 - (n)]
803#define MMX_W(n) _w_MMXReg[3 - (n)]
804#define MMX_L(n) _l_MMXReg[1 - (n)]
805#define MMX_S(n) _s_MMXReg[1 - (n)]
826461bb 806#else
f23a9db6
EH
807#define ZMM_B(n) _b_ZMMReg[n]
808#define ZMM_W(n) _w_ZMMReg[n]
809#define ZMM_L(n) _l_ZMMReg[n]
810#define ZMM_S(n) _s_ZMMReg[n]
811#define ZMM_Q(n) _q_ZMMReg[n]
812#define ZMM_D(n) _d_ZMMReg[n]
813
814#define MMX_B(n) _b_MMXReg[n]
815#define MMX_W(n) _w_MMXReg[n]
816#define MMX_L(n) _l_MMXReg[n]
817#define MMX_S(n) _s_MMXReg[n]
826461bb 818#endif
f23a9db6 819#define MMX_Q(n) _q_MMXReg[n]
826461bb 820
acc68836 821typedef union {
c31da136 822 floatx80 d __attribute__((aligned(16)));
acc68836
JQ
823 MMXReg mmx;
824} FPReg;
825
c1a54d57
JQ
826typedef struct {
827 uint64_t base;
828 uint64_t mask;
829} MTRRVar;
830
5f30fa18
JK
831#define CPU_NB_REGS64 16
832#define CPU_NB_REGS32 8
833
14ce26e7 834#ifdef TARGET_X86_64
5f30fa18 835#define CPU_NB_REGS CPU_NB_REGS64
14ce26e7 836#else
5f30fa18 837#define CPU_NB_REGS CPU_NB_REGS32
14ce26e7
FB
838#endif
839
0d894367
PB
840#define MAX_FIXED_COUNTERS 3
841#define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
842
a9321a4d 843#define NB_MMU_MODES 3
2066d095 844#define TARGET_INSN_START_EXTRA_WORDS 1
6ebbf390 845
9aecd6f8
CP
846#define NB_OPMASK_REGS 8
847
d9c84f19
IM
848/* CPU can't have 0xFFFFFFFF APIC ID, use that value to distinguish
849 * that APIC ID hasn't been set yet
850 */
851#define UNASSIGNED_APIC_ID 0xFFFFFFFF
852
b503717d
EH
853typedef union X86LegacyXSaveArea {
854 struct {
855 uint16_t fcw;
856 uint16_t fsw;
857 uint8_t ftw;
858 uint8_t reserved;
859 uint16_t fpop;
860 uint64_t fpip;
861 uint64_t fpdp;
862 uint32_t mxcsr;
863 uint32_t mxcsr_mask;
864 FPReg fpregs[8];
865 uint8_t xmm_regs[16][16];
866 };
867 uint8_t data[512];
868} X86LegacyXSaveArea;
869
870typedef struct X86XSaveHeader {
871 uint64_t xstate_bv;
872 uint64_t xcomp_bv;
873 uint8_t reserved[48];
874} X86XSaveHeader;
875
876/* Ext. save area 2: AVX State */
877typedef struct XSaveAVX {
878 uint8_t ymmh[16][16];
879} XSaveAVX;
880
881/* Ext. save area 3: BNDREG */
882typedef struct XSaveBNDREG {
883 BNDReg bnd_regs[4];
884} XSaveBNDREG;
885
886/* Ext. save area 4: BNDCSR */
887typedef union XSaveBNDCSR {
888 BNDCSReg bndcsr;
889 uint8_t data[64];
890} XSaveBNDCSR;
891
892/* Ext. save area 5: Opmask */
893typedef struct XSaveOpmask {
894 uint64_t opmask_regs[NB_OPMASK_REGS];
895} XSaveOpmask;
896
897/* Ext. save area 6: ZMM_Hi256 */
898typedef struct XSaveZMM_Hi256 {
899 uint8_t zmm_hi256[16][32];
900} XSaveZMM_Hi256;
901
902/* Ext. save area 7: Hi16_ZMM */
903typedef struct XSaveHi16_ZMM {
904 uint8_t hi16_zmm[16][64];
905} XSaveHi16_ZMM;
906
907/* Ext. save area 9: PKRU state */
908typedef struct XSavePKRU {
909 uint32_t pkru;
910 uint32_t padding;
911} XSavePKRU;
912
913typedef struct X86XSaveArea {
914 X86LegacyXSaveArea legacy;
915 X86XSaveHeader header;
916
917 /* Extended save areas: */
918
919 /* AVX State: */
920 XSaveAVX avx_state;
921 uint8_t padding[960 - 576 - sizeof(XSaveAVX)];
922 /* MPX State: */
923 XSaveBNDREG bndreg_state;
924 XSaveBNDCSR bndcsr_state;
925 /* AVX-512 State: */
926 XSaveOpmask opmask_state;
927 XSaveZMM_Hi256 zmm_hi256_state;
928 XSaveHi16_ZMM hi16_zmm_state;
929 /* PKRU State: */
930 XSavePKRU pkru_state;
931} X86XSaveArea;
932
933QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, avx_state) != 0x240);
934QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100);
935QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndreg_state) != 0x3c0);
936QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40);
937QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndcsr_state) != 0x400);
938QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40);
939QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, opmask_state) != 0x440);
940QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40);
941QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, zmm_hi256_state) != 0x480);
942QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200);
943QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, hi16_zmm_state) != 0x680);
944QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400);
945QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, pkru_state) != 0xA80);
946QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8);
947
d362e757
JK
948typedef enum TPRAccess {
949 TPR_ACCESS_READ,
950 TPR_ACCESS_WRITE,
951} TPRAccess;
952
2c0262af
FB
953typedef struct CPUX86State {
954 /* standard registers */
14ce26e7
FB
955 target_ulong regs[CPU_NB_REGS];
956 target_ulong eip;
957 target_ulong eflags; /* eflags register. During CPU emulation, CC
2c0262af
FB
958 flags and DF are set to zero because they are
959 stored elsewhere */
960
961 /* emulator internal eflags handling */
14ce26e7 962 target_ulong cc_dst;
988c3eb0
RH
963 target_ulong cc_src;
964 target_ulong cc_src2;
2c0262af
FB
965 uint32_t cc_op;
966 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
db620f46
FB
967 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
968 are known at translation time. */
969 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
2c0262af 970
9df217a3
FB
971 /* segments */
972 SegmentCache segs[6]; /* selector values */
973 SegmentCache ldt;
974 SegmentCache tr;
975 SegmentCache gdt; /* only base and limit are used */
976 SegmentCache idt; /* only base and limit are used */
977
db620f46 978 target_ulong cr[5]; /* NOTE: cr1 is unused */
5ee0ffaa 979 int32_t a20_mask;
9df217a3 980
05e7e819
PB
981 BNDReg bnd_regs[4];
982 BNDCSReg bndcs_regs;
983 uint64_t msr_bndcfgs;
2188cc52 984 uint64_t efer;
05e7e819 985
43175fa9
PB
986 /* Beginning of state preserved by INIT (dummy marker). */
987 struct {} start_init_save;
988
2c0262af
FB
989 /* FPU state */
990 unsigned int fpstt; /* top of stack index */
67b8f419 991 uint16_t fpus;
eb831623 992 uint16_t fpuc;
2c0262af 993 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
acc68836 994 FPReg fpregs[8];
42cc8fa6
JK
995 /* KVM-only so far */
996 uint16_t fpop;
997 uint64_t fpip;
998 uint64_t fpdp;
2c0262af
FB
999
1000 /* emulator internal variables */
7a0e1f41 1001 float_status fp_status;
c31da136 1002 floatx80 ft0;
3b46e624 1003
a35f3ec7 1004 float_status mmx_status; /* for 3DNow! float ops */
7a0e1f41 1005 float_status sse_status;
664e0f19 1006 uint32_t mxcsr;
fa451874
EH
1007 ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32];
1008 ZMMReg xmm_t0;
664e0f19 1009 MMXReg mmx_t0;
14ce26e7 1010
9aecd6f8 1011 uint64_t opmask_regs[NB_OPMASK_REGS];
9aecd6f8 1012
2c0262af
FB
1013 /* sysenter registers */
1014 uint32_t sysenter_cs;
2436b61a
AZ
1015 target_ulong sysenter_esp;
1016 target_ulong sysenter_eip;
8d9bfc2b 1017 uint64_t star;
0573fbfc 1018
5cc1d1e6 1019 uint64_t vm_hsave;
0573fbfc 1020
14ce26e7 1021#ifdef TARGET_X86_64
14ce26e7
FB
1022 target_ulong lstar;
1023 target_ulong cstar;
1024 target_ulong fmask;
1025 target_ulong kernelgsbase;
1026#endif
58fe2f10 1027
7ba1e619 1028 uint64_t tsc;
f28558d3 1029 uint64_t tsc_adjust;
aa82ba54 1030 uint64_t tsc_deadline;
7ba1e619 1031
18559232 1032 uint64_t mcg_status;
21e87c46 1033 uint64_t msr_ia32_misc_enable;
0779caeb 1034 uint64_t msr_ia32_feature_control;
18559232 1035
0d894367
PB
1036 uint64_t msr_fixed_ctr_ctrl;
1037 uint64_t msr_global_ctrl;
1038 uint64_t msr_global_status;
1039 uint64_t msr_global_ovf_ctrl;
1040 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
1041 uint64_t msr_gp_counters[MAX_GP_COUNTERS];
1042 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
43175fa9
PB
1043
1044 uint64_t pat;
1045 uint32_t smbase;
1046
1047 /* End of state preserved by INIT (dummy marker). */
1048 struct {} end_init_save;
1049
1050 uint64_t system_time_msr;
1051 uint64_t wall_clock_msr;
1052 uint64_t steal_time_msr;
1053 uint64_t async_pf_en_msr;
1054 uint64_t pv_eoi_en_msr;
1055
1c90ef26
VR
1056 uint64_t msr_hv_hypercall;
1057 uint64_t msr_hv_guest_os_id;
5ef68987 1058 uint64_t msr_hv_vapic;
48a5f3bc 1059 uint64_t msr_hv_tsc;
f2a53c9e 1060 uint64_t msr_hv_crash_params[HV_X64_MSR_CRASH_PARAMS];
46eb8f98 1061 uint64_t msr_hv_runtime;
866eea9a
AS
1062 uint64_t msr_hv_synic_control;
1063 uint64_t msr_hv_synic_version;
1064 uint64_t msr_hv_synic_evt_page;
1065 uint64_t msr_hv_synic_msg_page;
1066 uint64_t msr_hv_synic_sint[HV_SYNIC_SINT_COUNT];
ff99aa64
AS
1067 uint64_t msr_hv_stimer_config[HV_SYNIC_STIMER_COUNT];
1068 uint64_t msr_hv_stimer_count[HV_SYNIC_STIMER_COUNT];
18559232 1069
2c0262af 1070 /* exception/interrupt handling */
2c0262af
FB
1071 int error_code;
1072 int exception_is_int;
826461bb 1073 target_ulong exception_next_eip;
d0052339 1074 target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */
01df040b 1075 union {
f0c3c505 1076 struct CPUBreakpoint *cpu_breakpoint[4];
ff4700b0 1077 struct CPUWatchpoint *cpu_watchpoint[4];
01df040b 1078 }; /* break/watchpoints for dr[0..3] */
678dde13 1079 int old_exception; /* exception in flight */
2c0262af 1080
43175fa9
PB
1081 uint64_t vm_vmcb;
1082 uint64_t tsc_offset;
1083 uint64_t intercept;
1084 uint16_t intercept_cr_read;
1085 uint16_t intercept_cr_write;
1086 uint16_t intercept_dr_read;
1087 uint16_t intercept_dr_write;
1088 uint32_t intercept_exceptions;
1089 uint8_t v_tpr;
1090
d8f771d9
JK
1091 /* KVM states, automatically cleared on reset */
1092 uint8_t nmi_injected;
1093 uint8_t nmi_pending;
1094
a316d335 1095 CPU_COMMON
2c0262af 1096
f0c3c505 1097 /* Fields from here on are preserved across CPU reset. */
ebda377f 1098
14ce26e7 1099 /* processor features (e.g. for CPUID insn) */
8d9bfc2b 1100 uint32_t cpuid_level;
90e4b0c3
EH
1101 uint32_t cpuid_xlevel;
1102 uint32_t cpuid_xlevel2;
14ce26e7
FB
1103 uint32_t cpuid_vendor1;
1104 uint32_t cpuid_vendor2;
1105 uint32_t cpuid_vendor3;
1106 uint32_t cpuid_version;
0514ef2f 1107 FeatureWordArray features;
8d9bfc2b 1108 uint32_t cpuid_model[12];
3b46e624 1109
165d9b82
AL
1110 /* MTRRs */
1111 uint64_t mtrr_fixed[11];
1112 uint64_t mtrr_deftype;
d8b5c67b 1113 MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
165d9b82 1114
7ba1e619 1115 /* For KVM */
f8d926e9 1116 uint32_t mp_state;
31827373 1117 int32_t exception_injected;
0e607a80 1118 int32_t interrupt_injected;
a0fb002c 1119 uint8_t soft_interrupt;
a0fb002c
JK
1120 uint8_t has_error_code;
1121 uint32_t sipi_vector;
b8cc45d6 1122 bool tsc_valid;
06ef227e 1123 int64_t tsc_khz;
36f96c4b 1124 int64_t user_tsc_khz; /* for sanity check only */
fabacc0f
JK
1125 void *kvm_xsave_buf;
1126
ac6c4120 1127 uint64_t mcg_cap;
ac6c4120 1128 uint64_t mcg_ctl;
87f8b626 1129 uint64_t mcg_ext_ctl;
ac6c4120 1130 uint64_t mce_banks[MCE_BANKS_DEF*4];
1b050077
AP
1131
1132 uint64_t tsc_aux;
5a2d0e57
AJ
1133
1134 /* vmstate */
1135 uint16_t fpus_vmstate;
1136 uint16_t fptag_vmstate;
1137 uint16_t fpregs_format_vmstate;
f1665b21 1138 uint64_t xstate_bv;
f1665b21
SY
1139
1140 uint64_t xcr0;
18cd2c17 1141 uint64_t xss;
d362e757 1142
f74eefe0
HH
1143 uint32_t pkru;
1144
d362e757 1145 TPRAccess tpr_access_type;
2c0262af
FB
1146} CPUX86State;
1147
d71b62a1
EH
1148struct kvm_msrs;
1149
4da6f8d9
PB
1150/**
1151 * X86CPU:
1152 * @env: #CPUX86State
1153 * @migratable: If set, only migratable flags will be accepted when "enforce"
1154 * mode is used, and only migratable flags will be included in the "host"
1155 * CPU model.
1156 *
1157 * An x86 CPU.
1158 */
1159struct X86CPU {
1160 /*< private >*/
1161 CPUState parent_obj;
1162 /*< public >*/
1163
1164 CPUX86State env;
1165
1166 bool hyperv_vapic;
1167 bool hyperv_relaxed_timing;
1168 int hyperv_spinlock_attempts;
1169 char *hyperv_vendor_id;
1170 bool hyperv_time;
1171 bool hyperv_crash;
1172 bool hyperv_reset;
1173 bool hyperv_vpindex;
1174 bool hyperv_runtime;
1175 bool hyperv_synic;
1176 bool hyperv_stimer;
1177 bool check_cpuid;
1178 bool enforce_cpuid;
1179 bool expose_kvm;
1180 bool migratable;
1181 bool host_features;
d9c84f19 1182 uint32_t apic_id;
4da6f8d9
PB
1183
1184 /* if true the CPUID code directly forward host cache leaves to the guest */
1185 bool cache_info_passthrough;
1186
1187 /* Features that were filtered out because of missing host capabilities */
1188 uint32_t filtered_features[FEATURE_WORDS];
1189
1190 /* Enable PMU CPUID bits. This can't be enabled by default yet because
1191 * it doesn't have ABI stability guarantees, as it passes all PMU CPUID
1192 * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel
1193 * capabilities) directly to the guest.
1194 */
1195 bool enable_pmu;
1196
87f8b626
AR
1197 /* LMCE support can be enabled/disabled via cpu option 'lmce=on/off'. It is
1198 * disabled by default to avoid breaking migration between QEMU with
1199 * different LMCE configurations.
1200 */
1201 bool enable_lmce;
1202
5232d00a
RK
1203 /* Compatibility bits for old machine types: */
1204 bool enable_cpuid_0xb;
1205
fcc35e7c
DDAG
1206 /* if true fill the top bits of the MTRR_PHYSMASKn variable range */
1207 bool fill_mtrr_mask;
1208
11f6fee5
DDAG
1209 /* if true override the phys_bits value with a value read from the host */
1210 bool host_phys_bits;
1211
af45907a
DDAG
1212 /* Number of physical address bits supported */
1213 uint32_t phys_bits;
1214
4da6f8d9
PB
1215 /* in order to simplify APIC support, we leave this pointer to the
1216 user */
1217 struct DeviceState *apic_state;
1218 struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram;
1219 Notifier machine_done;
d71b62a1
EH
1220
1221 struct kvm_msrs *kvm_msr_buf;
d89c2b8b
IM
1222
1223 int32_t socket_id;
1224 int32_t core_id;
1225 int32_t thread_id;
4da6f8d9
PB
1226};
1227
1228static inline X86CPU *x86_env_get_cpu(CPUX86State *env)
1229{
1230 return container_of(env, X86CPU, env);
1231}
1232
1233#define ENV_GET_CPU(e) CPU(x86_env_get_cpu(e))
1234
1235#define ENV_OFFSET offsetof(X86CPU, env)
1236
1237#ifndef CONFIG_USER_ONLY
1238extern struct VMStateDescription vmstate_x86_cpu;
1239#endif
1240
1241/**
1242 * x86_cpu_do_interrupt:
1243 * @cpu: vCPU the interrupt is to be handled by.
1244 */
1245void x86_cpu_do_interrupt(CPUState *cpu);
1246bool x86_cpu_exec_interrupt(CPUState *cpu, int int_req);
1247
1248int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
1249 int cpuid, void *opaque);
1250int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
1251 int cpuid, void *opaque);
1252int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1253 void *opaque);
1254int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1255 void *opaque);
1256
1257void x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
1258 Error **errp);
1259
1260void x86_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf,
1261 int flags);
1262
1263hwaddr x86_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
1264
1265int x86_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
1266int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
1267
1268void x86_cpu_exec_enter(CPUState *cpu);
1269void x86_cpu_exec_exit(CPUState *cpu);
5fd2087a 1270
0856579c 1271X86CPU *cpu_x86_init(const char *cpu_model);
e916cbf8 1272void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf);
317ac620 1273int cpu_x86_support_mca_broadcast(CPUX86State *env);
b5ec5ce0 1274
d720b93d 1275int cpu_get_pic_interrupt(CPUX86State *s);
2ee73ac3
FB
1276/* MSDOS compatibility mode FPU exception support */
1277void cpu_set_ferr(CPUX86State *s);
2c0262af
FB
1278
1279/* this function must always be used to load data in the segment
1280 cache: it synchronizes the hflags with the segment cache values */
5fafdf24 1281static inline void cpu_x86_load_seg_cache(CPUX86State *env,
2c0262af 1282 int seg_reg, unsigned int selector,
8988ae89 1283 target_ulong base,
5fafdf24 1284 unsigned int limit,
2c0262af
FB
1285 unsigned int flags)
1286{
1287 SegmentCache *sc;
1288 unsigned int new_hflags;
3b46e624 1289
2c0262af
FB
1290 sc = &env->segs[seg_reg];
1291 sc->selector = selector;
1292 sc->base = base;
1293 sc->limit = limit;
1294 sc->flags = flags;
1295
1296 /* update the hidden flags */
14ce26e7
FB
1297 {
1298 if (seg_reg == R_CS) {
1299#ifdef TARGET_X86_64
1300 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
1301 /* long mode */
1302 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1303 env->hflags &= ~(HF_ADDSEG_MASK);
5fafdf24 1304 } else
14ce26e7
FB
1305#endif
1306 {
1307 /* legacy / compatibility case */
1308 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
1309 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
1310 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
1311 new_hflags;
1312 }
7125c937
PB
1313 }
1314 if (seg_reg == R_SS) {
1315 int cpl = (flags >> DESC_DPL_SHIFT) & 3;
7848c8d1
KC
1316#if HF_CPL_MASK != 3
1317#error HF_CPL_MASK is hardcoded
1318#endif
1319 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
14ce26e7
FB
1320 }
1321 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
1322 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
1323 if (env->hflags & HF_CS64_MASK) {
1324 /* zero base assumed for DS, ES and SS in long mode */
5fafdf24 1325 } else if (!(env->cr[0] & CR0_PE_MASK) ||
735a8fd3
FB
1326 (env->eflags & VM_MASK) ||
1327 !(env->hflags & HF_CS32_MASK)) {
14ce26e7
FB
1328 /* XXX: try to avoid this test. The problem comes from the
1329 fact that is real mode or vm86 mode we only modify the
1330 'base' and 'selector' fields of the segment cache to go
1331 faster. A solution may be to force addseg to one in
1332 translate-i386.c. */
1333 new_hflags |= HF_ADDSEG_MASK;
1334 } else {
5fafdf24 1335 new_hflags |= ((env->segs[R_DS].base |
735a8fd3 1336 env->segs[R_ES].base |
5fafdf24 1337 env->segs[R_SS].base) != 0) <<
14ce26e7
FB
1338 HF_ADDSEG_SHIFT;
1339 }
5fafdf24 1340 env->hflags = (env->hflags &
14ce26e7 1341 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
2c0262af 1342 }
2c0262af
FB
1343}
1344
e9f9d6b1 1345static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
e6a33e45 1346 uint8_t sipi_vector)
0e26b7b8 1347{
259186a7 1348 CPUState *cs = CPU(cpu);
e9f9d6b1
AF
1349 CPUX86State *env = &cpu->env;
1350
0e26b7b8
BS
1351 env->eip = 0;
1352 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
1353 sipi_vector << 12,
1354 env->segs[R_CS].limit,
1355 env->segs[R_CS].flags);
259186a7 1356 cs->halted = 0;
0e26b7b8
BS
1357}
1358
84273177
JK
1359int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
1360 target_ulong *base, unsigned int *limit,
1361 unsigned int *flags);
1362
d9957a8b 1363/* op_helper.c */
1f1af9fd 1364/* used for debug or cpu save/restore */
c31da136
AJ
1365void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, floatx80 f);
1366floatx80 cpu_set_fp80(uint64_t mant, uint16_t upper);
1f1af9fd 1367
d9957a8b 1368/* cpu-exec.c */
2c0262af
FB
1369/* the following helpers are only usable in user mode simulation as
1370 they can trigger unexpected exceptions */
1371void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
6f12a2a6
FB
1372void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
1373void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
2c0262af
FB
1374
1375/* you can call this signal handler from your SIGBUS and SIGSEGV
1376 signal handlers to inform the virtual CPU of exceptions. non zero
1377 is returned if the signal was handled by the virtual CPU. */
5fafdf24 1378int cpu_x86_signal_handler(int host_signum, void *pinfo,
2c0262af 1379 void *puc);
d9957a8b 1380
f4f1110e
RH
1381/* cpu.c */
1382typedef struct ExtSaveArea {
1383 uint32_t feature, bits;
1384 uint32_t offset, size;
1385} ExtSaveArea;
1386
1387extern const ExtSaveArea x86_ext_save_areas[];
1388
c6dc6f63
AP
1389void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
1390 uint32_t *eax, uint32_t *ebx,
1391 uint32_t *ecx, uint32_t *edx);
0e26b7b8 1392void cpu_clear_apic_feature(CPUX86State *env);
bb44e0d1
JK
1393void host_cpuid(uint32_t function, uint32_t count,
1394 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
c6dc6f63 1395
d9957a8b 1396/* helper.c */
7510454e 1397int x86_cpu_handle_mmu_fault(CPUState *cpu, vaddr addr,
97b348e7 1398 int is_write, int mmu_idx);
cc36a7a2 1399void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
2c0262af 1400
b216aa6c
PB
1401#ifndef CONFIG_USER_ONLY
1402uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr);
1403uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr);
1404uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr);
1405uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr);
1406void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val);
1407void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val);
1408void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val);
1409void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val);
1410void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val);
1411#endif
1412
86025ee4 1413void breakpoint_handler(CPUState *cs);
d9957a8b
BS
1414
1415/* will be suppressed */
1416void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
1417void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
1418void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
93d00d0f 1419void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7);
d9957a8b 1420
d9957a8b 1421/* hw/pc.c */
d9957a8b 1422uint64_t cpu_get_tsc(CPUX86State *env);
6fd805e1 1423
2c0262af 1424#define TARGET_PAGE_BITS 12
9467d44c 1425
52705890
RH
1426#ifdef TARGET_X86_64
1427#define TARGET_PHYS_ADDR_SPACE_BITS 52
1428/* ??? This is really 48 bits, sign-extended, but the only thing
1429 accessible to userland with bit 48 set is the VSYSCALL, and that
1430 is handled via other mechanisms. */
1431#define TARGET_VIRT_ADDR_SPACE_BITS 47
1432#else
1433#define TARGET_PHYS_ADDR_SPACE_BITS 36
1434#define TARGET_VIRT_ADDR_SPACE_BITS 32
1435#endif
1436
e8f6d00c
PB
1437/* XXX: This value should match the one returned by CPUID
1438 * and in exec.c */
1439# if defined(TARGET_X86_64)
709787ee 1440# define TCG_PHYS_ADDR_BITS 40
e8f6d00c 1441# else
709787ee 1442# define TCG_PHYS_ADDR_BITS 36
e8f6d00c
PB
1443# endif
1444
709787ee
DDAG
1445#define PHYS_ADDR_MASK MAKE_64BIT_MASK(0, TCG_PHYS_ADDR_BITS)
1446
2994fd96 1447#define cpu_init(cpu_model) CPU(cpu_x86_init(cpu_model))
b47ed996 1448
9467d44c 1449#define cpu_signal_handler cpu_x86_signal_handler
e916cbf8 1450#define cpu_list x86_cpu_list
9467d44c 1451
6ebbf390 1452/* MMU modes definitions */
8a201bd4 1453#define MMU_MODE0_SUFFIX _ksmap
6ebbf390 1454#define MMU_MODE1_SUFFIX _user
43773ed3 1455#define MMU_MODE2_SUFFIX _knosmap /* SMAP disabled or CPL<3 && AC=1 */
8a201bd4 1456#define MMU_KSMAP_IDX 0
a9321a4d 1457#define MMU_USER_IDX 1
43773ed3 1458#define MMU_KNOSMAP_IDX 2
97ed5ccd 1459static inline int cpu_mmu_index(CPUX86State *env, bool ifetch)
6ebbf390 1460{
a9321a4d 1461 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
f57584dc 1462 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
8a201bd4
PB
1463 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1464}
1465
1466static inline int cpu_mmu_index_kernel(CPUX86State *env)
1467{
1468 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
1469 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
1470 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
6ebbf390
JM
1471}
1472
988c3eb0
RH
1473#define CC_DST (env->cc_dst)
1474#define CC_SRC (env->cc_src)
1475#define CC_SRC2 (env->cc_src2)
1476#define CC_OP (env->cc_op)
f081c76c 1477
5918fffb
BS
1478/* n must be a constant to be efficient */
1479static inline target_long lshift(target_long x, int n)
1480{
1481 if (n >= 0) {
1482 return x << n;
1483 } else {
1484 return x >> (-n);
1485 }
1486}
1487
f081c76c
BS
1488/* float macros */
1489#define FT0 (env->ft0)
1490#define ST0 (env->fpregs[env->fpstt].d)
1491#define ST(n) (env->fpregs[(env->fpstt + (n)) & 7].d)
1492#define ST1 ST(1)
1493
d9957a8b 1494/* translate.c */
63618b4e 1495void tcg_x86_init(void);
26a5f13b 1496
022c62cb 1497#include "exec/cpu-all.h"
0573fbfc
TS
1498#include "svm.h"
1499
0e26b7b8 1500#if !defined(CONFIG_USER_ONLY)
0d09e41a 1501#include "hw/i386/apic.h"
0e26b7b8
BS
1502#endif
1503
317ac620 1504static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
89fee74a 1505 target_ulong *cs_base, uint32_t *flags)
6b917547
AL
1506{
1507 *cs_base = env->segs[R_CS].base;
1508 *pc = *cs_base + env->eip;
a2397807 1509 *flags = env->hflags |
a9321a4d 1510 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
6b917547
AL
1511}
1512
232fc23b
AF
1513void do_cpu_init(X86CPU *cpu);
1514void do_cpu_sipi(X86CPU *cpu);
2fa11da0 1515
747461c7
JK
1516#define MCE_INJECT_BROADCAST 1
1517#define MCE_INJECT_UNCOND_AO 2
1518
8c5cf3b6 1519void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
316378e4 1520 uint64_t status, uint64_t mcg_status, uint64_t addr,
747461c7 1521 uint64_t misc, int flags);
2fa11da0 1522
599b9a5a 1523/* excp_helper.c */
77b2bc2c 1524void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index);
91980095
PD
1525void QEMU_NORETURN raise_exception_ra(CPUX86State *env, int exception_index,
1526 uintptr_t retaddr);
77b2bc2c
BS
1527void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index,
1528 int error_code);
91980095
PD
1529void QEMU_NORETURN raise_exception_err_ra(CPUX86State *env, int exception_index,
1530 int error_code, uintptr_t retaddr);
599b9a5a
BS
1531void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int,
1532 int error_code, int next_eip_addend);
1533
5918fffb
BS
1534/* cc_helper.c */
1535extern const uint8_t parity_table[256];
1536uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
5bde1407 1537void update_fp_status(CPUX86State *env);
5918fffb
BS
1538
1539static inline uint32_t cpu_compute_eflags(CPUX86State *env)
1540{
80cf2c81 1541 return env->eflags | cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
5918fffb
BS
1542}
1543
28fb26f1
PB
1544/* NOTE: the translator must set DisasContext.cc_op to CC_OP_EFLAGS
1545 * after generating a call to a helper that uses this.
1546 */
5918fffb
BS
1547static inline void cpu_load_eflags(CPUX86State *env, int eflags,
1548 int update_mask)
1549{
1550 CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
28fb26f1 1551 CC_OP = CC_OP_EFLAGS;
80cf2c81 1552 env->df = 1 - (2 * ((eflags >> 10) & 1));
5918fffb
BS
1553 env->eflags = (env->eflags & ~update_mask) |
1554 (eflags & update_mask) | 0x2;
1555}
1556
1557/* load efer and update the corresponding hflags. XXX: do consistency
1558 checks with cpuid bits? */
1559static inline void cpu_load_efer(CPUX86State *env, uint64_t val)
1560{
1561 env->efer = val;
1562 env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
1563 if (env->efer & MSR_EFER_LMA) {
1564 env->hflags |= HF_LMA_MASK;
1565 }
1566 if (env->efer & MSR_EFER_SVME) {
1567 env->hflags |= HF_SVME_MASK;
1568 }
1569}
1570
f794aa4a
PB
1571static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env)
1572{
1573 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 });
1574}
1575
4e47e39a
RH
1576/* fpu_helper.c */
1577void cpu_set_mxcsr(CPUX86State *env, uint32_t val);
5bde1407 1578void cpu_set_fpuc(CPUX86State *env, uint16_t val);
4e47e39a 1579
677ef623
FK
1580/* mem_helper.c */
1581void helper_lock_init(void);
1582
6bada5e8
BS
1583/* svm_helper.c */
1584void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
1585 uint64_t param);
1586void cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, uint64_t exit_info_1);
1587
97a8ea5a 1588/* seg_helper.c */
599b9a5a 1589void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw);
e694d4e2 1590
f809c605 1591/* smm_helper.c */
518e9d7d 1592void do_smm_enter(X86CPU *cpu);
f809c605 1593void cpu_smm_update(X86CPU *cpu);
e694d4e2 1594
d613f8cc 1595/* apic.c */
317ac620 1596void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
d613f8cc
PB
1597void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip,
1598 TPRAccess access);
1599
d362e757 1600
5114e842
EH
1601/* Change the value of a KVM-specific default
1602 *
1603 * If value is NULL, no default will be set and the original
1604 * value from the CPU model table will be kept.
1605 *
cb8d4c8f 1606 * It is valid to call this function only for properties that
5114e842
EH
1607 * are already present in the kvm_default_props table.
1608 */
1609void x86_cpu_change_kvm_default(const char *prop, const char *value);
8fb4f821 1610
f4f1110e
RH
1611/* mpx_helper.c */
1612void cpu_sync_bndcs_hflags(CPUX86State *env);
0668af54 1613
8b4beddc
EH
1614/* Return name of 32-bit register, from a R_* constant */
1615const char *get_register_name_32(unsigned int reg);
1616
8932cfdf 1617void enable_compat_apic_id_mode(void);
cb41bad3 1618
dab86234 1619#define APIC_DEFAULT_ADDRESS 0xfee00000
baaeda08 1620#define APIC_SPACE_SIZE 0x100000
dab86234 1621
1f871d49
PB
1622void x86_cpu_dump_local_apic_state(CPUState *cs, FILE *f,
1623 fprintf_function cpu_fprintf, int flags);
1624
d613f8cc
PB
1625/* cpu.c */
1626bool cpu_is_bsp(X86CPU *cpu);
1627
07f5a258 1628#endif /* I386_CPU_H */