]> git.proxmox.com Git - mirror_edk2.git/blame - ArmPkg/ArmPkg.dec
ArmPkg: Move TimerDxe and ArmArchTimerLib to new ArmGenericTimerCounterLib
[mirror_edk2.git] / ArmPkg / ArmPkg.dec
CommitLineData
8bbf0f09
A
1#/** @file\r
2# ARM processor package.\r
3#\r
d6ebcab7 4# Copyright (c) 2009 - 2010, Apple Inc. All rights reserved.<BR>\r
c32aaba9 5# Copyright (c) 2011 - 2014, ARM Limited. All rights reserved.\r
8bbf0f09 6#\r
d6ebcab7 7# This program and the accompanying materials\r
8bbf0f09
A
8# are licensed and made available under the terms and conditions of the BSD License\r
9# which accompanies this distribution. The full text of the license may be found at\r
10# http://opensource.org/licenses/bsd-license.php\r
11#\r
12# THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r
13# WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
14#\r
15#**/\r
16\r
2ef2b01e
A
17[Defines]\r
18 DEC_SPECIFICATION = 0x00010005\r
19 PACKAGE_NAME = ArmPkg\r
20 PACKAGE_GUID = 5CFBD99E-3C43-4E7F-8054-9CDEAFF7710F\r
21 PACKAGE_VERSION = 0.1\r
22\r
23################################################################################\r
24#\r
25# Include Section - list of Include Paths that are provided by this package.\r
26# Comments are used for Keywords and Module Types.\r
27#\r
28# Supported Module Types:\r
29# BASE SEC PEI_CORE PEIM DXE_CORE DXE_DRIVER DXE_RUNTIME_DRIVER DXE_SMM_DRIVER DXE_SAL_DRIVER UEFI_DRIVER UEFI_APPLICATION\r
30#\r
31################################################################################\r
32[Includes.common]\r
33 Include # Root include for the package\r
34\r
35[LibraryClasses.common]\r
8bbf0f09 36 ArmLib|Include/Library/ArmLib.h\r
2ef2b01e 37 SemihostLib|Include/Library/Semihosting.h\r
8bbf0f09 38 UncachedMemoryAllocationLib|Include/Library/UncachedMemoryAllocationLib.h\r
11c20f4e 39 DefaultExceptionHandlerLib|Include/Library/DefaultExceptionHandlerLib.h\r
097bd461 40 ArmDisassemblerLib|Include/Library/ArmDisassemblerLib.h\r
c32aaba9 41\r
2ef2b01e
A
42[Guids.common]\r
43 gArmTokenSpaceGuid = { 0xBB11ECFE, 0x820F, 0x4968, { 0xBB, 0xA6, 0xF7, 0x6A, 0xFE, 0x30, 0x25, 0x96 } }\r
44\r
44788bae 45 ## ARM MPCore table\r
46 # Include/Guid/ArmMpCoreInfo.h\r
47 gArmMpCoreInfoGuid = { 0xa4ee0728, 0xe5d7, 0x4ac5, {0xb2, 0x1e, 0x65, 0x8e, 0xd8, 0x57, 0xe8, 0x34} }\r
48\r
49[Ppis]\r
50 ## Include/Ppi/ArmMpCoreInfo.h\r
51 gArmMpCoreInfoPpiGuid = { 0x6847cc74, 0xe9ec, 0x4f8f, {0xa2, 0x9d, 0xab, 0x44, 0xe7, 0x54, 0xa8, 0xfc} }\r
52\r
2ef2b01e 53[Protocols.common]\r
8bbf0f09 54 gVirtualUncachedPagesProtocolGuid = { 0xAD651C7D, 0x3C22, 0x4DBF, { 0x92, 0xe8, 0x38, 0xa7, 0xcd, 0xae, 0x87, 0xb2 } }\r
2ef2b01e
A
55\r
56[PcdsFeatureFlag.common]\r
57 gArmTokenSpaceGuid.PcdCpuDxeProduceDebugSupport|FALSE|BOOLEAN|0x00000001\r
58\r
1bfda055 59 # On ARM Architecture with the Security Extension, the address for the\r
60 # Vector Table can be mapped anywhere in the memory map. It means we can\r
61 # point the Exception Vector Table to its location in CpuDxe.\r
62 # By default we copy the Vector Table at PcdGet32(PcdCpuVectorBaseAddress)\r
63 gArmTokenSpaceGuid.PcdRelocateVectorTable|TRUE|BOOLEAN|0x00000022\r
eeec69c5 64 # Set this PCD to TRUE if the Exception Vector is changed to add debugger support before\r
65 # it has been configured by the CPU DXE\r
66 gArmTokenSpaceGuid.PcdDebuggerExceptionSupport|FALSE|BOOLEAN|0x00000032\r
c32aaba9 67\r
9232ee53
OM
68 # Define if the spin-table mechanism is used by the secondary cores when booting\r
69 # Linux (instead of PSCI)\r
70 gArmTokenSpaceGuid.PcdArmLinuxSpinTable|FALSE|BOOLEAN|0x00000033\r
c32aaba9 71\r
2ef2b01e 72[PcdsFixedAtBuild.common]\r
12c5ae23 73 gArmTokenSpaceGuid.PcdTrustzoneSupport|FALSE|BOOLEAN|0x00000006\r
74\r
1bfda055 75 # This PCD should be a FeaturePcd. But we used this PCD as an '#if' in an ASM file.\r
76 # Using a FeaturePcd make a '(BOOLEAN) casting for its value which is not understood by the preprocessor.\r
77 gArmTokenSpaceGuid.PcdVFPEnabled|0|UINT32|0x00000024\r
78\r
2ef2b01e
A
79 gArmTokenSpaceGuid.PcdArmUncachedMemoryMask|0x0000000080000000|UINT64|0x00000002\r
80 gArmTokenSpaceGuid.PcdArmCacheOperationThreshold|1024|UINT32|0x00000003\r
5a4b8c6a 81 gArmTokenSpaceGuid.PcdCpuVectorBaseAddress|0xffff0000|UINT32|0x00000004\r
2ef2b01e 82 gArmTokenSpaceGuid.PcdCpuResetAddress|0x00000000|UINT32|0x00000005\r
c32aaba9 83\r
1bfda055 84 #\r
262a9b04 85 # ARM Secure Firmware PCDs\r
1bfda055 86 #\r
87 gArmTokenSpaceGuid.PcdSecureFdBaseAddress|0|UINT32|0x00000015\r
88 gArmTokenSpaceGuid.PcdSecureFdSize|0|UINT32|0x00000016\r
1ad14bc8 89 gArmTokenSpaceGuid.PcdSecureFvBaseAddress|0x0|UINT32|0x0000002F\r
90 gArmTokenSpaceGuid.PcdSecureFvSize|0x0|UINT32|0x00000030\r
1bfda055 91\r
262a9b04 92 #\r
93 # ARM Normal (or Non Secure) Firmware PCDs\r
94 #\r
f92b93c9 95 gArmTokenSpaceGuid.PcdFdBaseAddress|0|UINT32|0x0000002B\r
96 gArmTokenSpaceGuid.PcdFdSize|0|UINT32|0x0000002C\r
97 gArmTokenSpaceGuid.PcdFvBaseAddress|0|UINT32|0x0000002D\r
98 gArmTokenSpaceGuid.PcdFvSize|0|UINT32|0x0000002E\r
c32aaba9 99\r
7245b435 100 #\r
101 # ARM Hypervisor Firmware PCDs\r
c32aaba9 102 #\r
7245b435 103 gArmTokenSpaceGuid.PcdHypFdBaseAddress|0|UINT32|0x0000003A\r
104 gArmTokenSpaceGuid.PcdHypFdSize|0|UINT32|0x0000003B\r
105 gArmTokenSpaceGuid.PcdHypFvBaseAddress|0|UINT32|0x0000003C\r
106 gArmTokenSpaceGuid.PcdHypFvSize|0|UINT32|0x0000003D\r
d6dc67ba 107\r
964680c1 108 # System Memory (DRAM): These PCDs define the region of in-built system memory\r
109 # Some platforms can get DRAM extensions, these additional regions will be declared\r
c32aaba9 110 # to UEFI by ArmPlatformLib\r
c357fd6a
OM
111 gArmTokenSpaceGuid.PcdSystemMemoryBase|0|UINT64|0x00000029\r
112 gArmTokenSpaceGuid.PcdSystemMemorySize|0|UINT64|0x0000002A\r
964680c1 113\r
0787bc61 114 # Use ClusterId + CoreId to identify the PrimaryCore\r
115 gArmTokenSpaceGuid.PcdArmPrimaryCoreMask|0xF03|UINT32|0x00000031\r
c32aaba9 116 # The Primary Core is ClusterId[0] & CoreId[0]\r
0787bc61 117 gArmTokenSpaceGuid.PcdArmPrimaryCore|0|UINT32|0x00000037\r
118\r
1bfda055 119 #\r
120 # ARM L2x0 PCDs\r
121 #\r
122 gArmTokenSpaceGuid.PcdL2x0ControllerBase|0|UINT32|0x0000001B\r
c32aaba9
OM
123\r
124 #\r
1bfda055 125 # BdsLib\r
126 #\r
127 gArmTokenSpaceGuid.PcdArmMachineType|0|UINT32|0x0000001E\r
a355a365 128 # The compressed Linux kernel is expected to be under 128MB from the beginning of the System Memory\r
129 gArmTokenSpaceGuid.PcdArmLinuxKernelMaxOffset|0x08000000|UINT32|0x0000001F\r
d8f36fb5
OM
130 # Maximum file size for TFTP servers that do not support 'tsize' extension\r
131 gArmTokenSpaceGuid.PcdMaxTftpFileSize|0x01000000|UINT32|0x00000000\r
1bfda055 132\r
387653a4 133\r
134[PcdsFixedAtBuild.ARM]\r
cc935544
OM
135 #\r
136 # ARM Security Extension\r
137 #\r
138\r
139 # Secure Configuration Register\r
140 # - BIT0 : NS - Non Secure bit\r
141 # - BIT1 : IRQ Handler\r
142 # - BIT2 : FIQ Handler\r
143 # - BIT3 : EA - External Abort\r
144 # - BIT4 : FW - F bit writable\r
145 # - BIT5 : AW - A bit writable\r
146 # - BIT6 : nET - Not Early Termination\r
147 # - BIT7 : SCD - Secure Monitor Call Disable\r
148 # - BIT8 : HCE - Hyp Call enable\r
149 # - BIT9 : SIF - Secure Instruction Fetch\r
150 # 0x31 = NS | EA | FW\r
151 gArmTokenSpaceGuid.PcdArmScr|0x31|UINT32|0x00000038\r
152\r
387653a4 153 # By default we do not do a transition to non-secure mode\r
154 gArmTokenSpaceGuid.PcdArmNonSecModeTransition|0x0|UINT32|0x0000003E\r
2425e1d4
OM
155\r
156 # The Linux ATAGs are expected to be under 0x4000 (16KB) from the beginning of the System Memory\r
157 gArmTokenSpaceGuid.PcdArmLinuxAtagMaxOffset|0x4000|UINT32|0x00000020\r
158\r
387653a4 159 # If the fixed FDT address is not available, then it should be loaded below the kernel.\r
160 # The recommendation from the Linux kernel is to have the FDT below 16KB.\r
161 # (see the kernel doc: Documentation/arm/Booting)\r
162 gArmTokenSpaceGuid.PcdArmLinuxFdtMaxOffset|0x4000|UINT32|0x00000023\r
163 # The FDT blob must be loaded at a 64bit aligned address.\r
164 gArmTokenSpaceGuid.PcdArmLinuxFdtAlignment|0x8|UINT32|0x00000026\r
25402f5d 165\r
d6dc67ba
OM
166 # Non Secure Access Control Register\r
167 # - BIT15 : NSASEDIS - Disable Non-secure Advanced SIMD functionality\r
168 # - BIT14 : NSD32DIS - Disable Non-secure use of D16-D31\r
169 # - BIT11 : cp11 - Non-secure access to coprocessor 11 enable\r
170 # - BIT10 : cp10 - Non-secure access to coprocessor 10 enable\r
171 # 0xC00 = cp10 | cp11\r
172 gArmTokenSpaceGuid.PcdArmNsacr|0xC00|UINT32|0x00000039\r
173\r
25402f5d 174[PcdsFixedAtBuild.AARCH64]\r
cc935544
OM
175 #\r
176 # AArch64 Security Extension\r
177 #\r
178\r
179 # Secure Configuration Register\r
180 # - BIT0 : NS - Non Secure bit\r
181 # - BIT1 : IRQ Handler\r
182 # - BIT2 : FIQ Handler\r
183 # - BIT3 : EA - External Abort\r
184 # - BIT4 : FW - F bit writable\r
185 # - BIT5 : AW - A bit writable\r
186 # - BIT6 : nET - Not Early Termination\r
187 # - BIT7 : SCD - Secure Monitor Call Disable\r
188 # - BIT8 : HCE - Hyp Call enable\r
189 # - BIT9 : SIF - Secure Instruction Fetch\r
190 # - BIT10: RW - Register width control for lower exception levels\r
191 # - BIT11: SIF - Enables Secure EL1 access to EL1 Architectural Timer\r
192 # - BIT12: TWI - Trap WFI\r
193 # - BIT13: TWE - Trap WFE\r
194 # 0x501 = NS | HCE | RW\r
195 gArmTokenSpaceGuid.PcdArmScr|0x501|UINT32|0x00000038\r
196\r
25402f5d
HL
197 # By default we do transition to EL2 non-secure mode with Stack for EL2.\r
198 # Mode Description Bits\r
c32aaba9
OM
199 # NS EL2 SP2 all interrupts disabled = 0x3c9\r
200 # NS EL1 SP1 all interrupts disabled = 0x3c5\r
25402f5d
HL
201 # Other modes include using SP0 or switching to Aarch32, but these are\r
202 # not currently supported.\r
203 gArmTokenSpaceGuid.PcdArmNonSecModeTransition|0x3c9|UINT32|0x0000003E\r
634bdd9f
HL
204 # If the fixed FDT address is not available, then it should be loaded above the kernel.\r
205 # The recommendation from the AArch64 Linux kernel is to have the FDT below 512MB.\r
206 # (see the kernel doc: Documentation/arm64/booting.txt)\r
207 gArmTokenSpaceGuid.PcdArmLinuxFdtMaxOffset|0x20000000|UINT32|0x00000023\r
208 # The FDT blob must be loaded at a 2MB aligned address.\r
209 gArmTokenSpaceGuid.PcdArmLinuxFdtAlignment|0x00200000|UINT32|0x00000026\r
e1e2e66c
AB
210\r
211\r
dc63be24
AB
212#\r
213# These PCDs are also defined as 'PcdsDynamic' to be redefined when using UEFI in a\r
214# context of virtual machine.\r
215#\r
e1e2e66c
AB
216[PcdsFixedAtBuild.common, PcdsDynamic.common]\r
217 #\r
218 # ARM Architectural Timer\r
219 #\r
220 gArmTokenSpaceGuid.PcdArmArchTimerFreqInHz|0|UINT32|0x00000034\r
221\r
222 # ARM Architectural Timer Interrupt(GIC PPI) numbers\r
223 gArmTokenSpaceGuid.PcdArmArchTimerSecIntrNum|29|UINT32|0x00000035\r
224 gArmTokenSpaceGuid.PcdArmArchTimerIntrNum|30|UINT32|0x00000036\r
225 gArmTokenSpaceGuid.PcdArmArchTimerHypIntrNum|26|UINT32|0x00000040\r
226 gArmTokenSpaceGuid.PcdArmArchTimerVirtIntrNum|27|UINT32|0x00000041\r
dc63be24
AB
227\r
228 #\r
229 # ARM Generic Interrupt Controller\r
230 #\r
231 gArmTokenSpaceGuid.PcdGicDistributorBase|0|UINT32|0x0000000C\r
232 gArmTokenSpaceGuid.PcdGicInterruptInterfaceBase|0|UINT32|0x0000000D\r
233 gArmTokenSpaceGuid.PcdGicSgiIntId|0|UINT32|0x00000025\r