]> git.proxmox.com Git - mirror_edk2.git/blame - ArmPkg/Include/Chipset/AArch64.h
Add IntelFspPkg to support create FSP bin based on EDKII.
[mirror_edk2.git] / ArmPkg / Include / Chipset / AArch64.h
CommitLineData
25402f5d
HL
1/** @file\r
2\r
3 Copyright (c) 2008 - 2009, Apple Inc. All rights reserved.<BR>\r
b7dd4dbd 4 Copyright (c) 2011 - 2014, ARM Ltd. All rights reserved.<BR>\r
25402f5d
HL
5\r
6 This program and the accompanying materials\r
7 are licensed and made available under the terms and conditions of the BSD License\r
8 which accompanies this distribution. The full text of the license may be found at\r
9 http://opensource.org/licenses/bsd-license.php\r
10\r
11 THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r
12 WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
13\r
14**/\r
15\r
16#ifndef __AARCH64_H__\r
17#define __AARCH64_H__\r
18\r
19#include <Chipset/AArch64Mmu.h>\r
20#include <Chipset/ArmArchTimer.h>\r
21\r
22// ARM Interrupt ID in Exception Table\r
23#define ARM_ARCH_EXCEPTION_IRQ EXCEPT_AARCH64_IRQ\r
24\r
25// CPACR - Coprocessor Access Control Register definitions\r
26#define CPACR_TTA_EN (1UL << 28)\r
27#define CPACR_FPEN_EL1 (1UL << 20)\r
28#define CPACR_FPEN_FULL (3UL << 20)\r
29#define CPACR_CP_FULL_ACCESS 0x300000\r
30\r
31// Coprocessor Trap Register (CPTR)\r
32#define AARCH64_CPTR_TFP (1 << 10)\r
33\r
34// ID_AA64PFR0 - AArch64 Processor Feature Register 0 definitions\r
35#define AARCH64_PFR0_FP (0xF << 16)\r
27331bff 36#define AARCH64_PFR0_GIC (0xF << 24)\r
25402f5d 37\r
25402f5d
HL
38// SCR - Secure Configuration Register definitions\r
39#define SCR_NS (1 << 0)\r
40#define SCR_IRQ (1 << 1)\r
41#define SCR_FIQ (1 << 2)\r
42#define SCR_EA (1 << 3)\r
43#define SCR_FW (1 << 4)\r
44#define SCR_AW (1 << 5)\r
45\r
46// MIDR - Main ID Register definitions\r
47#define ARM_CPU_TYPE_MASK 0xFFF\r
48#define ARM_CPU_TYPE_AEMv8 0xD0F\r
b7dd4dbd
OM
49#define ARM_CPU_TYPE_A53 0xD03\r
50#define ARM_CPU_TYPE_A57 0xD07\r
25402f5d
HL
51#define ARM_CPU_TYPE_A15 0xC0F\r
52#define ARM_CPU_TYPE_A9 0xC09\r
53#define ARM_CPU_TYPE_A5 0xC05\r
54\r
b7dd4dbd
OM
55#define ARM_CPU_REV_MASK ((0xF << 20) | (0xF) )\r
56#define ARM_CPU_REV(rn, pn) ((((rn) & 0xF) << 20) | ((pn) & 0xF))\r
57\r
25402f5d
HL
58// Hypervisor Configuration Register\r
59#define ARM_HCR_FMO BIT3\r
60#define ARM_HCR_IMO BIT4\r
61#define ARM_HCR_AMO BIT5\r
62#define ARM_HCR_TGE BIT27\r
63\r
64// AArch64 Exception Level\r
65#define AARCH64_EL3 0xC\r
66#define AARCH64_EL2 0x8\r
67#define AARCH64_EL1 0x4\r
68\r
69#define ARM_VECTOR_TABLE_ALIGNMENT ((1 << 11)-1)\r
70\r
71VOID\r
72EFIAPI\r
73ArmEnableSWPInstruction (\r
74 VOID\r
75 );\r
76\r
77UINTN\r
78EFIAPI\r
79ArmReadCbar (\r
80 VOID\r
81 );\r
82\r
83UINTN\r
84EFIAPI\r
85ArmReadTpidrurw (\r
86 VOID\r
87 );\r
88\r
89VOID\r
90EFIAPI\r
91ArmWriteTpidrurw (\r
92 UINTN Value\r
93 );\r
94\r
25402f5d
HL
95UINTN\r
96EFIAPI\r
97ArmGetTCR (\r
98 VOID\r
99 );\r
100\r
101VOID\r
102EFIAPI\r
103ArmSetTCR (\r
104 UINTN Value\r
105 );\r
106\r
107UINTN\r
108EFIAPI\r
109ArmGetMAIR (\r
110 VOID\r
111 );\r
112\r
113VOID\r
114EFIAPI\r
115ArmSetMAIR (\r
116 UINTN Value\r
117 );\r
118\r
119VOID\r
120EFIAPI\r
121ArmDisableAlignmentCheck (\r
122 VOID\r
123 );\r
124\r
25402f5d
HL
125VOID\r
126EFIAPI\r
127ArmEnableAlignmentCheck (\r
128 VOID\r
129 );\r
130\r
131VOID\r
132EFIAPI\r
133ArmDisableAllExceptions (\r
134 VOID\r
135 );\r
136\r
137VOID\r
138ArmWriteHcr (\r
139 IN UINTN Hcr\r
140 );\r
141\r
142UINTN\r
143ArmReadCurrentEL (\r
144 VOID\r
145 );\r
146\r
147UINT64\r
148PageAttributeToGcdAttribute (\r
149 IN UINT64 PageAttributes\r
150 );\r
151\r
152UINT64\r
153GcdAttributeToPageAttribute (\r
154 IN UINT64 GcdAttributes\r
155 );\r
156\r
d6dc67ba
OM
157UINTN\r
158ArmWriteCptr (\r
159 IN UINT64 Cptr\r
160 );\r
161\r
25402f5d 162#endif // __AARCH64_H__\r