]> git.proxmox.com Git - mirror_edk2.git/blame - ArmPkg/Include/Chipset/ArmV7.h
ArmPkg: Fixed ArmPkg.dsc RELEASE build
[mirror_edk2.git] / ArmPkg / Include / Chipset / ArmV7.h
CommitLineData
2ef2b01e
A
1/** @file\r
2\r
d6ebcab7 3 Copyright (c) 2008 - 2009, Apple Inc. All rights reserved.<BR>\r
063ad84e 4 Copyright (c) 2011-2013, ARM Ltd. All rights reserved.<BR>\r
2ef2b01e 5\r
d6ebcab7 6 This program and the accompanying materials\r
2ef2b01e
A
7 are licensed and made available under the terms and conditions of the BSD License\r
8 which accompanies this distribution. The full text of the license may be found at\r
9 http://opensource.org/licenses/bsd-license.php\r
10\r
11 THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r
12 WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
13\r
14**/\r
15\r
5dea9bd6 16#ifndef __ARM_V7_H__\r
17#define __ARM_V7_H__\r
2ef2b01e 18\r
11c20f4e 19#include <Chipset/ArmV7Mmu.h>\r
da9675a2 20#include <Chipset/ArmV7ArchTimer.h>\r
11c20f4e 21\r
2ef2b01e
A
22// Domain Access Control Register\r
23#define DOMAIN_ACCESS_CONTROL_MASK(a) (3UL << (2 * (a)))\r
24#define DOMAIN_ACCESS_CONTROL_NONE(a) (0UL << (2 * (a)))\r
25#define DOMAIN_ACCESS_CONTROL_CLIENT(a) (1UL << (2 * (a)))\r
26#define DOMAIN_ACCESS_CONTROL_RESERVED(a) (2UL << (2 * (a)))\r
27#define DOMAIN_ACCESS_CONTROL_MANAGER(a) (3UL << (2 * (a)))\r
28\r
063ad84e 29// CPSR - Coprocessor Status Register definitions\r
30#define CPSR_MODE_USER 0x10\r
31#define CPSR_MODE_FIQ 0x11\r
32#define CPSR_MODE_IRQ 0x12\r
33#define CPSR_MODE_SVC 0x13\r
34#define CPSR_MODE_ABORT 0x17\r
35#define CPSR_MODE_HYP 0x1A\r
36#define CPSR_MODE_UNDEFINED 0x1B\r
37#define CPSR_MODE_SYSTEM 0x1F\r
38#define CPSR_MODE_MASK 0x1F\r
39#define CPSR_ASYNC_ABORT (1 << 8)\r
40#define CPSR_IRQ (1 << 7)\r
41#define CPSR_FIQ (1 << 6)\r
42\r
43\r
11c20f4e 44// CPACR - Coprocessor Access Control Register definitions\r
1bfda055 45#define CPACR_CP_DENIED(cp) 0x00\r
46#define CPACR_CP_PRIV(cp) ((0x1 << ((cp) << 1)) & 0x0FFFFFFF)\r
47#define CPACR_CP_FULL(cp) ((0x3 << ((cp) << 1)) & 0x0FFFFFFF)\r
48#define CPACR_ASEDIS (1 << 31)\r
49#define CPACR_D32DIS (1 << 30)\r
50#define CPACR_CP_FULL_ACCESS 0x0FFFFFFF\r
51\r
11c20f4e 52// NSACR - Non-Secure Access Control Register definitions\r
1bfda055 53#define NSACR_CP(cp) ((1 << (cp)) & 0x3FFF)\r
54#define NSACR_NSD32DIS (1 << 14)\r
55#define NSACR_NSASEDIS (1 << 15)\r
56#define NSACR_PLE (1 << 16)\r
57#define NSACR_TL (1 << 17)\r
58#define NSACR_NS_SMP (1 << 18)\r
59#define NSACR_RFR (1 << 19)\r
60\r
11c20f4e 61// SCR - Secure Configuration Register definitions\r
1bfda055 62#define SCR_NS (1 << 0)\r
63#define SCR_IRQ (1 << 1)\r
64#define SCR_FIQ (1 << 2)\r
65#define SCR_EA (1 << 3)\r
66#define SCR_FW (1 << 4)\r
67#define SCR_AW (1 << 5)\r
68\r
bd6b9799 69// MIDR - Main ID Register definitions\r
70#define ARM_CPU_TYPE_MASK 0xFFF\r
71#define ARM_CPU_TYPE_A15 0xC0F\r
72#define ARM_CPU_TYPE_A9 0xC09\r
73#define ARM_CPU_TYPE_A5 0xC05\r
1bfda055 74\r
01bd6ea8 75#define ARM_VECTOR_TABLE_ALIGNMENT ((1 << 5)-1)\r
76\r
1bfda055 77VOID\r
78EFIAPI\r
bd6b9799 79ArmEnableSWPInstruction (\r
1bfda055 80 VOID\r
81 );\r
82\r
1bfda055 83UINTN \r
84EFIAPI\r
9e2b420e 85ArmReadCbar (\r
86 VOID\r
87 );\r
1bfda055 88\r
0530bfe3 89UINTN\r
90EFIAPI\r
9e2b420e 91ArmReadTpidrurw (\r
92 VOID\r
93 );\r
0530bfe3 94\r
0530bfe3 95VOID\r
96EFIAPI\r
9e2b420e 97ArmWriteTpidrurw (\r
98 UINTN Value\r
99 );\r
0530bfe3 100\r
da9675a2 101UINTN\r
102EFIAPI\r
103ArmIsArchTimerImplemented (\r
104 VOID\r
105 );\r
106\r
bd6b9799 107UINTN\r
108EFIAPI\r
109ArmReadIdPfr1 (\r
110 VOID\r
111 );\r
112 \r
5dea9bd6 113#endif // __ARM_V7_H__\r