]> git.proxmox.com Git - mirror_edk2.git/blame - BaseTools/Source/C/Include/IndustryStandard/pci22.h
UefiCpuPkg: Move AsmRelocateApLoopStart from Mpfuncs.nasm to AmdSev.nasm
[mirror_edk2.git] / BaseTools / Source / C / Include / IndustryStandard / pci22.h
CommitLineData
30fdf114
LG
1/** @file\r
2 Support for PCI 2.2 standard.\r
3\r
f7496d71 4 Copyright (c) 2006 - 2018, Intel Corporation. All rights reserved.<BR>\r
30fdf114 5\r
2e351cbe 6 SPDX-License-Identifier: BSD-2-Clause-Patent\r
30fdf114 7\r
30fdf114
LG
8**/\r
9\r
10#ifndef _PCI22_H\r
11#define _PCI22_H\r
12\r
13#define PCI_MAX_SEGMENT 0\r
14\r
15#define PCI_MAX_BUS 255\r
16\r
17#define PCI_MAX_DEVICE 31\r
18#define PCI_MAX_FUNC 7\r
19\r
20//\r
21// Command\r
22//\r
23#define PCI_VGA_PALETTE_SNOOP_DISABLED 0x20\r
24\r
25#pragma pack(push, 1)\r
26typedef struct {\r
27 UINT16 VendorId;\r
28 UINT16 DeviceId;\r
29 UINT16 Command;\r
30 UINT16 Status;\r
31 UINT8 RevisionID;\r
32 UINT8 ClassCode[3];\r
33 UINT8 CacheLineSize;\r
34 UINT8 LatencyTimer;\r
35 UINT8 HeaderType;\r
36 UINT8 BIST;\r
37} PCI_DEVICE_INDEPENDENT_REGION;\r
38\r
39typedef struct {\r
40 UINT32 Bar[6];\r
41 UINT32 CISPtr;\r
42 UINT16 SubsystemVendorID;\r
43 UINT16 SubsystemID;\r
44 UINT32 ExpansionRomBar;\r
45 UINT8 CapabilityPtr;\r
46 UINT8 Reserved1[3];\r
47 UINT32 Reserved2;\r
48 UINT8 InterruptLine;\r
49 UINT8 InterruptPin;\r
50 UINT8 MinGnt;\r
51 UINT8 MaxLat;\r
52} PCI_DEVICE_HEADER_TYPE_REGION;\r
53\r
54typedef struct {\r
55 PCI_DEVICE_INDEPENDENT_REGION Hdr;\r
56 PCI_DEVICE_HEADER_TYPE_REGION Device;\r
57} PCI_TYPE00;\r
58\r
59typedef struct {\r
60 UINT32 Bar[2];\r
61 UINT8 PrimaryBus;\r
62 UINT8 SecondaryBus;\r
63 UINT8 SubordinateBus;\r
64 UINT8 SecondaryLatencyTimer;\r
65 UINT8 IoBase;\r
66 UINT8 IoLimit;\r
67 UINT16 SecondaryStatus;\r
68 UINT16 MemoryBase;\r
69 UINT16 MemoryLimit;\r
70 UINT16 PrefetchableMemoryBase;\r
71 UINT16 PrefetchableMemoryLimit;\r
72 UINT32 PrefetchableBaseUpper32;\r
73 UINT32 PrefetchableLimitUpper32;\r
74 UINT16 IoBaseUpper16;\r
75 UINT16 IoLimitUpper16;\r
76 UINT8 CapabilityPtr;\r
77 UINT8 Reserved[3];\r
78 UINT32 ExpansionRomBAR;\r
79 UINT8 InterruptLine;\r
80 UINT8 InterruptPin;\r
81 UINT16 BridgeControl;\r
82} PCI_BRIDGE_CONTROL_REGISTER;\r
83\r
84typedef struct {\r
85 PCI_DEVICE_INDEPENDENT_REGION Hdr;\r
86 PCI_BRIDGE_CONTROL_REGISTER Bridge;\r
87} PCI_TYPE01;\r
88\r
89typedef union {\r
90 PCI_TYPE00 Device;\r
91 PCI_TYPE01 Bridge;\r
92} PCI_TYPE_GENERIC;\r
93\r
94typedef struct {\r
fb0b35e0 95 UINT32 CardBusSocketReg; // Cardbus Socket/ExCA Base\r
30fdf114
LG
96 // Address Register\r
97 //\r
98 UINT16 Reserved;\r
99 UINT16 SecondaryStatus; // Secondary Status\r
100 UINT8 PciBusNumber; // PCI Bus Number\r
101 UINT8 CardBusBusNumber; // CardBus Bus Number\r
102 UINT8 SubordinateBusNumber; // Subordinate Bus Number\r
103 UINT8 CardBusLatencyTimer; // CardBus Latency Timer\r
104 UINT32 MemoryBase0; // Memory Base Register 0\r
105 UINT32 MemoryLimit0; // Memory Limit Register 0\r
106 UINT32 MemoryBase1;\r
107 UINT32 MemoryLimit1;\r
108 UINT32 IoBase0;\r
109 UINT32 IoLimit0; // I/O Base Register 0\r
110 UINT32 IoBase1; // I/O Limit Register 0\r
111 UINT32 IoLimit1;\r
112 UINT8 InterruptLine; // Interrupt Line\r
113 UINT8 InterruptPin; // Interrupt Pin\r
114 UINT16 BridgeControl; // Bridge Control\r
115} PCI_CARDBUS_CONTROL_REGISTER;\r
116\r
117//\r
118// Definitions of PCI class bytes and manipulation macros.\r
119//\r
120#define PCI_CLASS_OLD 0x00\r
121#define PCI_CLASS_OLD_OTHER 0x00\r
122#define PCI_CLASS_OLD_VGA 0x01\r
123\r
124#define PCI_CLASS_MASS_STORAGE 0x01\r
125#define PCI_CLASS_MASS_STORAGE_SCSI 0x00\r
126#define PCI_CLASS_MASS_STORAGE_IDE 0x01 // obsolete\r
127#define PCI_CLASS_IDE 0x01\r
128#define PCI_CLASS_MASS_STORAGE_FLOPPY 0x02\r
129#define PCI_CLASS_MASS_STORAGE_IPI 0x03\r
130#define PCI_CLASS_MASS_STORAGE_RAID 0x04\r
131#define PCI_CLASS_MASS_STORAGE_OTHER 0x80\r
132\r
133#define PCI_CLASS_NETWORK 0x02\r
134#define PCI_CLASS_NETWORK_ETHERNET 0x00\r
135#define PCI_CLASS_ETHERNET 0x00 // obsolete\r
136#define PCI_CLASS_NETWORK_TOKENRING 0x01\r
137#define PCI_CLASS_NETWORK_FDDI 0x02\r
138#define PCI_CLASS_NETWORK_ATM 0x03\r
139#define PCI_CLASS_NETWORK_ISDN 0x04\r
140#define PCI_CLASS_NETWORK_OTHER 0x80\r
141\r
142#define PCI_CLASS_DISPLAY 0x03\r
143#define PCI_CLASS_DISPLAY_CTRL 0x03 // obsolete\r
144#define PCI_CLASS_DISPLAY_VGA 0x00\r
145#define PCI_CLASS_VGA 0x00 // obsolete\r
146#define PCI_CLASS_DISPLAY_XGA 0x01\r
147#define PCI_CLASS_DISPLAY_3D 0x02\r
148#define PCI_CLASS_DISPLAY_OTHER 0x80\r
149#define PCI_CLASS_DISPLAY_GFX 0x80\r
150#define PCI_CLASS_GFX 0x80 // obsolete\r
151#define PCI_CLASS_BRIDGE 0x06\r
152#define PCI_CLASS_BRIDGE_HOST 0x00\r
153#define PCI_CLASS_BRIDGE_ISA 0x01\r
154#define PCI_CLASS_ISA 0x01 // obsolete\r
155#define PCI_CLASS_BRIDGE_EISA 0x02\r
156#define PCI_CLASS_BRIDGE_MCA 0x03\r
157#define PCI_CLASS_BRIDGE_P2P 0x04\r
158#define PCI_CLASS_BRIDGE_PCMCIA 0x05\r
159#define PCI_CLASS_BRIDGE_NUBUS 0x06\r
160#define PCI_CLASS_BRIDGE_CARDBUS 0x07\r
161#define PCI_CLASS_BRIDGE_RACEWAY 0x08\r
162#define PCI_CLASS_BRIDGE_ISA_PDECODE 0x80\r
163#define PCI_CLASS_ISA_POSITIVE_DECODE 0x80 // obsolete\r
164\r
f7496d71 165#define PCI_CLASS_SCC 0x07 // Simple communications controllers\r
30fdf114
LG
166#define PCI_SUBCLASS_SERIAL 0x00\r
167#define PCI_IF_GENERIC_XT 0x00\r
168#define PCI_IF_16450 0x01\r
169#define PCI_IF_16550 0x02\r
170#define PCI_IF_16650 0x03\r
171#define PCI_IF_16750 0x04\r
172#define PCI_IF_16850 0x05\r
173#define PCI_IF_16950 0x06\r
174#define PCI_SUBCLASS_PARALLEL 0x01\r
175#define PCI_IF_PARALLEL_PORT 0x00\r
176#define PCI_IF_BI_DIR_PARALLEL_PORT 0x01\r
177#define PCI_IF_ECP_PARALLEL_PORT 0x02\r
178#define PCI_IF_1284_CONTROLLER 0x03\r
179#define PCI_IF_1284_DEVICE 0xFE\r
180#define PCI_SUBCLASS_MULTIPORT_SERIAL 0x02\r
181#define PCI_SUBCLASS_MODEM 0x03\r
182#define PCI_IF_GENERIC_MODEM 0x00\r
183#define PCI_IF_16450_MODEM 0x01\r
184#define PCI_IF_16550_MODEM 0x02\r
185#define PCI_IF_16650_MODEM 0x03\r
186#define PCI_IF_16750_MODEM 0x04\r
187#define PCI_SUBCLASS_OTHER 0x80\r
188\r
189#define PCI_CLASS_SYSTEM_PERIPHERAL 0x08\r
190#define PCI_SUBCLASS_PIC 0x00\r
191#define PCI_IF_8259_PIC 0x00\r
192#define PCI_IF_ISA_PIC 0x01\r
193#define PCI_IF_EISA_PIC 0x02\r
fb0b35e0 194#define PCI_IF_APIC_CONTROLLER 0x10 // I/O APIC interrupt controller , 32 byte none-prefetchable memory.\r
f7496d71 195#define PCI_IF_APIC_CONTROLLER2 0x20\r
30fdf114
LG
196#define PCI_SUBCLASS_TIMER 0x02\r
197#define PCI_IF_8254_TIMER 0x00\r
198#define PCI_IF_ISA_TIMER 0x01\r
199#define PCI_EISA_TIMER 0x02\r
200#define PCI_SUBCLASS_RTC 0x03\r
201#define PCI_IF_GENERIC_RTC 0x00\r
202#define PCI_IF_ISA_RTC 0x00\r
203#define PCI_SUBCLASS_PNP_CONTROLLER 0x04 // HotPlug Controller\r
204\r
205#define PCI_CLASS_INPUT_DEVICE 0x09\r
206#define PCI_SUBCLASS_KEYBOARD 0x00\r
207#define PCI_SUBCLASS_PEN 0x01\r
208#define PCI_SUBCLASS_MOUSE_CONTROLLER 0x02\r
209#define PCI_SUBCLASS_SCAN_CONTROLLER 0x03\r
210#define PCI_SUBCLASS_GAMEPORT 0x04\r
211\r
212#define PCI_CLASS_DOCKING_STATION 0x0A\r
213\r
214#define PCI_CLASS_PROCESSOR 0x0B\r
215#define PCI_SUBCLASS_PROC_386 0x00\r
216#define PCI_SUBCLASS_PROC_486 0x01\r
217#define PCI_SUBCLASS_PROC_PENTIUM 0x02\r
218#define PCI_SUBCLASS_PROC_ALPHA 0x10\r
219#define PCI_SUBCLASS_PROC_POWERPC 0x20\r
220#define PCI_SUBCLASS_PROC_MIPS 0x30\r
221#define PCI_SUBCLASS_PROC_CO_PORC 0x40 // Co-Processor\r
222\r
223#define PCI_CLASS_SERIAL 0x0C\r
224#define PCI_CLASS_SERIAL_FIREWIRE 0x00\r
225#define PCI_CLASS_SERIAL_ACCESS_BUS 0x01\r
226#define PCI_CLASS_SERIAL_SSA 0x02\r
227#define PCI_CLASS_SERIAL_USB 0x03\r
228#define PCI_CLASS_SERIAL_FIBRECHANNEL 0x04\r
229#define PCI_CLASS_SERIAL_SMB 0x05\r
230\r
231#define PCI_CLASS_WIRELESS 0x0D\r
232#define PCI_SUBCLASS_IRDA 0x00\r
233#define PCI_SUBCLASS_IR 0x01\r
234#define PCI_SUBCLASS_RF 0x02\r
235\r
236#define PCI_CLASS_INTELLIGENT_IO 0x0E\r
237\r
238#define PCI_CLASS_SATELLITE 0x0F\r
239#define PCI_SUBCLASS_TV 0x01\r
240#define PCI_SUBCLASS_AUDIO 0x02\r
241#define PCI_SUBCLASS_VOICE 0x03\r
242#define PCI_SUBCLASS_DATA 0x04\r
243\r
244#define PCI_SECURITY_CONTROLLER 0x10 // Encryption and decryption controller\r
245#define PCI_SUBCLASS_NET_COMPUT 0x00\r
f7496d71 246#define PCI_SUBCLASS_ENTERTAINMENT 0x10\r
30fdf114
LG
247\r
248#define PCI_CLASS_DPIO 0x11\r
249\r
250#define IS_CLASS1(_p, c) ((_p)->Hdr.ClassCode[2] == (c))\r
251#define IS_CLASS2(_p, c, s) (IS_CLASS1 (_p, c) && ((_p)->Hdr.ClassCode[1] == (s)))\r
252#define IS_CLASS3(_p, c, s, p) (IS_CLASS2 (_p, c, s) && ((_p)->Hdr.ClassCode[0] == (p)))\r
253\r
254#define IS_PCI_DISPLAY(_p) IS_CLASS1 (_p, PCI_CLASS_DISPLAY)\r
255#define IS_PCI_VGA(_p) IS_CLASS3 (_p, PCI_CLASS_DISPLAY, PCI_CLASS_DISPLAY_VGA, 0)\r
256#define IS_PCI_8514(_p) IS_CLASS3 (_p, PCI_CLASS_DISPLAY, PCI_CLASS_DISPLAY_VGA, 1)\r
257#define IS_PCI_GFX(_p) IS_CLASS3 (_p, PCI_CLASS_DISPLAY, PCI_CLASS_DISPLAY_GFX, 0)\r
258#define IS_PCI_OLD(_p) IS_CLASS1 (_p, PCI_CLASS_OLD)\r
259#define IS_PCI_OLD_VGA(_p) IS_CLASS2 (_p, PCI_CLASS_OLD, PCI_CLASS_OLD_VGA)\r
260#define IS_PCI_IDE(_p) IS_CLASS2 (_p, PCI_CLASS_MASS_STORAGE, PCI_CLASS_MASS_STORAGE_IDE)\r
261#define IS_PCI_SCSI(_p) IS_CLASS3 (_p, PCI_CLASS_MASS_STORAGE, PCI_CLASS_MASS_STORAGE_SCSI, 0)\r
262#define IS_PCI_RAID(_p) IS_CLASS3 (_p, PCI_CLASS_MASS_STORAGE, PCI_CLASS_MASS_STORAGE_RAID, 0)\r
263#define IS_PCI_LPC(_p) IS_CLASS3 (_p, PCI_CLASS_BRIDGE, PCI_CLASS_BRIDGE_ISA, 0)\r
264#define IS_PCI_P2P(_p) IS_CLASS3 (_p, PCI_CLASS_BRIDGE, PCI_CLASS_BRIDGE_P2P, 0)\r
265#define IS_PCI_P2P_SUB(_p) IS_CLASS3 (_p, PCI_CLASS_BRIDGE, PCI_CLASS_BRIDGE_P2P, 1)\r
266#define IS_PCI_USB(_p) IS_CLASS2 (_p, PCI_CLASS_SERIAL, PCI_CLASS_SERIAL_USB)\r
267\r
268#define HEADER_TYPE_DEVICE 0x00\r
269#define HEADER_TYPE_PCI_TO_PCI_BRIDGE 0x01\r
270#define HEADER_TYPE_CARDBUS_BRIDGE 0x02\r
271\r
272#define HEADER_TYPE_MULTI_FUNCTION 0x80\r
273#define HEADER_LAYOUT_CODE 0x7f\r
274\r
275#define IS_PCI_BRIDGE(_p) (((_p)->Hdr.HeaderType & HEADER_LAYOUT_CODE) == (HEADER_TYPE_PCI_TO_PCI_BRIDGE))\r
276#define IS_CARDBUS_BRIDGE(_p) (((_p)->Hdr.HeaderType & HEADER_LAYOUT_CODE) == (HEADER_TYPE_CARDBUS_BRIDGE))\r
277#define IS_PCI_MULTI_FUNC(_p) ((_p)->Hdr.HeaderType & HEADER_TYPE_MULTI_FUNCTION)\r
278\r
279#define PCI_DEVICE_ROMBAR 0x30\r
280#define PCI_BRIDGE_ROMBAR 0x38\r
281\r
282#define PCI_MAX_BAR 0x0006\r
283#define PCI_MAX_CONFIG_OFFSET 0x0100\r
284\r
285#define PCI_VENDOR_ID_OFFSET 0x00\r
286#define PCI_DEVICE_ID_OFFSET 0x02\r
287#define PCI_COMMAND_OFFSET 0x04\r
288#define PCI_PRIMARY_STATUS_OFFSET 0x06\r
289#define PCI_REVISION_ID_OFFSET 0x08\r
290#define PCI_CLASSCODE_OFFSET 0x09\r
291#define PCI_CACHELINE_SIZE_OFFSET 0x0C\r
292#define PCI_LATENCY_TIMER_OFFSET 0x0D\r
293#define PCI_HEADER_TYPE_OFFSET 0x0E\r
294#define PCI_BIST_OFFSET 0x0F\r
295#define PCI_BASE_ADDRESSREG_OFFSET 0x10\r
296#define PCI_CARDBUS_CIS_OFFSET 0x28\r
297#define PCI_SVID_OFFSET 0x2C // SubSystem Vendor id\r
298#define PCI_SUBSYSTEM_VENDOR_ID_OFFSET 0x2C\r
299#define PCI_SID_OFFSET 0x2E // SubSystem ID\r
300#define PCI_SUBSYSTEM_ID_OFFSET 0x2E\r
301#define PCI_EXPANSION_ROM_BASE 0x30\r
302#define PCI_CAPBILITY_POINTER_OFFSET 0x34\r
303#define PCI_INT_LINE_OFFSET 0x3C // Interrupt Line Register\r
304#define PCI_INT_PIN_OFFSET 0x3D // Interrupt Pin Register\r
305#define PCI_MAXGNT_OFFSET 0x3E // Max Grant Register\r
306#define PCI_MAXLAT_OFFSET 0x3F // Max Latency Register\r
307\r
308#define PCI_BRIDGE_CONTROL_REGISTER_OFFSET 0x3E\r
309#define PCI_BRIDGE_STATUS_REGISTER_OFFSET 0x1E\r
310\r
311#define PCI_BRIDGE_PRIMARY_BUS_REGISTER_OFFSET 0x18\r
312#define PCI_BRIDGE_SECONDARY_BUS_REGISTER_OFFSET 0x19\r
313#define PCI_BRIDGE_SUBORDINATE_BUS_REGISTER_OFFSET 0x1a\r
314\r
315typedef union {\r
316 struct {\r
317 UINT32 Reg : 8;\r
318 UINT32 Func : 3;\r
319 UINT32 Dev : 5;\r
320 UINT32 Bus : 8;\r
321 UINT32 Reserved : 7;\r
322 UINT32 Enable : 1;\r
323 } Bits;\r
324 UINT32 Uint32;\r
325} PCI_CONFIG_ACCESS_CF8;\r
326\r
327#pragma pack()\r
328\r
329#define PCI_EXPANSION_ROM_HEADER_SIGNATURE 0xaa55\r
2bc3256c 330#define PCI_DATA_STRUCTURE_SIGNATURE SIGNATURE_32 ('P', 'C', 'I', 'R')\r
30fdf114
LG
331#define PCI_CODE_TYPE_PCAT_IMAGE 0x00\r
332#define PCI_CODE_TYPE_EFI_IMAGE 0x03\r
333#define EFI_PCI_EXPANSION_ROM_HEADER_COMPRESSED 0x0001\r
334\r
335#define EFI_PCI_COMMAND_IO_SPACE 0x0001\r
336#define EFI_PCI_COMMAND_MEMORY_SPACE 0x0002\r
337#define EFI_PCI_COMMAND_BUS_MASTER 0x0004\r
338#define EFI_PCI_COMMAND_SPECIAL_CYCLE 0x0008\r
339#define EFI_PCI_COMMAND_MEMORY_WRITE_AND_INVALIDATE 0x0010\r
340#define EFI_PCI_COMMAND_VGA_PALETTE_SNOOP 0x0020\r
341#define EFI_PCI_COMMAND_PARITY_ERROR_RESPOND 0x0040\r
342#define EFI_PCI_COMMAND_STEPPING_CONTROL 0x0080\r
343#define EFI_PCI_COMMAND_SERR 0x0100\r
344#define EFI_PCI_COMMAND_FAST_BACK_TO_BACK 0x0200\r
345\r
346#define EFI_PCI_BRIDGE_CONTROL_PARITY_ERROR_RESPONSE 0x0001\r
347#define EFI_PCI_BRIDGE_CONTROL_SERR 0x0002\r
348#define EFI_PCI_BRIDGE_CONTROL_ISA 0x0004\r
349#define EFI_PCI_BRIDGE_CONTROL_VGA 0x0008\r
350#define EFI_PCI_BRIDGE_CONTROL_VGA_16 0x0010\r
351#define EFI_PCI_BRIDGE_CONTROL_MASTER_ABORT 0x0020\r
352#define EFI_PCI_BRIDGE_CONTROL_RESET_SECONDARY_BUS 0x0040\r
353#define EFI_PCI_BRIDGE_CONTROL_FAST_BACK_TO_BACK 0x0080\r
354#define EFI_PCI_BRIDGE_CONTROL_PRIMARY_DISCARD_TIMER 0x0100\r
355#define EFI_PCI_BRIDGE_CONTROL_SECONDARY_DISCARD_TIMER 0x0200\r
356#define EFI_PCI_BRIDGE_CONTROL_TIMER_STATUS 0x0400\r
357#define EFI_PCI_BRIDGE_CONTROL_DISCARD_TIMER_SERR 0x0800\r
358\r
359//\r
360// Following are the PCI-CARDBUS bridge control bit\r
361//\r
362#define EFI_PCI_BRIDGE_CONTROL_IREQINT_ENABLE 0x0080\r
363#define EFI_PCI_BRIDGE_CONTROL_RANGE0_MEMORY_TYPE 0x0100\r
364#define EFI_PCI_BRIDGE_CONTROL_RANGE1_MEMORY_TYPE 0x0200\r
365#define EFI_PCI_BRIDGE_CONTROL_WRITE_POSTING_ENABLE 0x0400\r
366\r
367//\r
368// Following are the PCI status control bit\r
369//\r
370#define EFI_PCI_STATUS_CAPABILITY 0x0010\r
371#define EFI_PCI_STATUS_66MZ_CAPABLE 0x0020\r
372#define EFI_PCI_FAST_BACK_TO_BACK_CAPABLE 0x0080\r
373#define EFI_PCI_MASTER_DATA_PARITY_ERROR 0x0100\r
374\r
375#define EFI_PCI_CAPABILITY_PTR 0x34\r
376#define EFI_PCI_CARDBUS_BRIDGE_CAPABILITY_PTR 0x14\r
377\r
378#pragma pack(1)\r
379typedef struct {\r
380 UINT16 Signature; // 0xaa55\r
381 UINT8 Reserved[0x16];\r
382 UINT16 PcirOffset;\r
383} PCI_EXPANSION_ROM_HEADER;\r
384\r
385typedef struct {\r
386 UINT16 Signature; // 0xaa55\r
387 UINT8 Size512;\r
388 UINT8 InitEntryPoint[3];\r
389 UINT8 Reserved[0x12];\r
390 UINT16 PcirOffset;\r
391} EFI_LEGACY_EXPANSION_ROM_HEADER;\r
392\r
393typedef struct {\r
394 UINT32 Signature; // "PCIR"\r
395 UINT16 VendorId;\r
396 UINT16 DeviceId;\r
397 UINT16 Reserved0;\r
398 UINT16 Length;\r
399 UINT8 Revision;\r
400 UINT8 ClassCode[3];\r
401 UINT16 ImageLength;\r
402 UINT16 CodeRevision;\r
403 UINT8 CodeType;\r
404 UINT8 Indicator;\r
405 UINT16 Reserved1;\r
406} PCI_DATA_STRUCTURE;\r
407\r
408//\r
409// PCI Capability List IDs and records\r
410//\r
411#define EFI_PCI_CAPABILITY_ID_PMI 0x01\r
412#define EFI_PCI_CAPABILITY_ID_AGP 0x02\r
413#define EFI_PCI_CAPABILITY_ID_VPD 0x03\r
414#define EFI_PCI_CAPABILITY_ID_SLOTID 0x04\r
415#define EFI_PCI_CAPABILITY_ID_MSI 0x05\r
416#define EFI_PCI_CAPABILITY_ID_HOTPLUG 0x06\r
417#define EFI_PCI_CAPABILITY_ID_PCIX 0x07\r
418\r
419typedef struct {\r
420 UINT8 CapabilityID;\r
421 UINT8 NextItemPtr;\r
422} EFI_PCI_CAPABILITY_HDR;\r
423\r
424//\r
425// Capability EFI_PCI_CAPABILITY_ID_PMI\r
426//\r
427typedef struct {\r
428 EFI_PCI_CAPABILITY_HDR Hdr;\r
429 UINT16 PMC;\r
430 UINT16 PMCSR;\r
431 UINT8 BridgeExtention;\r
432 UINT8 Data;\r
433} EFI_PCI_CAPABILITY_PMI;\r
434\r
435//\r
436// Capability EFI_PCI_CAPABILITY_ID_AGP\r
437//\r
438typedef struct {\r
439 EFI_PCI_CAPABILITY_HDR Hdr;\r
440 UINT8 Rev;\r
441 UINT8 Reserved;\r
442 UINT32 Status;\r
443 UINT32 Command;\r
444} EFI_PCI_CAPABILITY_AGP;\r
445\r
446//\r
447// Capability EFI_PCI_CAPABILITY_ID_VPD\r
448//\r
449typedef struct {\r
450 EFI_PCI_CAPABILITY_HDR Hdr;\r
451 UINT16 AddrReg;\r
452 UINT32 DataReg;\r
453} EFI_PCI_CAPABILITY_VPD;\r
454\r
455//\r
456// Capability EFI_PCI_CAPABILITY_ID_SLOTID\r
457//\r
458typedef struct {\r
459 EFI_PCI_CAPABILITY_HDR Hdr;\r
460 UINT8 ExpnsSlotReg;\r
461 UINT8 ChassisNo;\r
462} EFI_PCI_CAPABILITY_SLOTID;\r
463\r
464//\r
465// Capability EFI_PCI_CAPABILITY_ID_MSI\r
466//\r
467typedef struct {\r
468 EFI_PCI_CAPABILITY_HDR Hdr;\r
469 UINT16 MsgCtrlReg;\r
470 UINT32 MsgAddrReg;\r
471 UINT16 MsgDataReg;\r
472} EFI_PCI_CAPABILITY_MSI32;\r
473\r
474typedef struct {\r
475 EFI_PCI_CAPABILITY_HDR Hdr;\r
476 UINT16 MsgCtrlReg;\r
477 UINT32 MsgAddrRegLsdw;\r
478 UINT32 MsgAddrRegMsdw;\r
479 UINT16 MsgDataReg;\r
480} EFI_PCI_CAPABILITY_MSI64;\r
481\r
482//\r
483// Capability EFI_PCI_CAPABILITY_ID_HOTPLUG\r
484//\r
485typedef struct {\r
486 EFI_PCI_CAPABILITY_HDR Hdr;\r
487 //\r
488 // not finished - fields need to go here\r
489 //\r
490} EFI_PCI_CAPABILITY_HOTPLUG;\r
491\r
492//\r
493// Capability EFI_PCI_CAPABILITY_ID_PCIX\r
494//\r
495typedef struct {\r
496 EFI_PCI_CAPABILITY_HDR Hdr;\r
497 UINT16 CommandReg;\r
498 UINT32 StatusReg;\r
499} EFI_PCI_CAPABILITY_PCIX;\r
500\r
501typedef struct {\r
502 EFI_PCI_CAPABILITY_HDR Hdr;\r
503 UINT16 SecStatusReg;\r
504 UINT32 StatusReg;\r
505 UINT32 SplitTransCtrlRegUp;\r
506 UINT32 SplitTransCtrlRegDn;\r
507} EFI_PCI_CAPABILITY_PCIX_BRDG;\r
508\r
509#define DEVICE_ID_NOCARE 0xFFFF\r
510\r
511#define PCI_ACPI_UNUSED 0\r
512#define PCI_BAR_NOCHANGE 0\r
513#define PCI_BAR_OLD_ALIGN 0xFFFFFFFFFFFFFFFFULL\r
514#define PCI_BAR_EVEN_ALIGN 0xFFFFFFFFFFFFFFFEULL\r
515#define PCI_BAR_SQUAD_ALIGN 0xFFFFFFFFFFFFFFFDULL\r
516#define PCI_BAR_DQUAD_ALIGN 0xFFFFFFFFFFFFFFFCULL\r
517\r
518#define PCI_BAR_IDX0 0x00\r
519#define PCI_BAR_IDX1 0x01\r
520#define PCI_BAR_IDX2 0x02\r
521#define PCI_BAR_IDX3 0x03\r
522#define PCI_BAR_IDX4 0x04\r
523#define PCI_BAR_IDX5 0x05\r
524#define PCI_BAR_ALL 0xFF\r
525\r
526#pragma pack(pop)\r
527\r
528//\r
529// NOTE: The following header files are included here for\r
530// compatibility consideration.\r
531//\r
532#include "pci23.h"\r
533#include "pci30.h"\r
534#include "EfiPci.h"\r
535\r
536#endif\r