]> git.proxmox.com Git - mirror_edk2.git/blame - MdeModulePkg/Bus/Sd/EmmcBlockIoPei/EmmcHci.c
MdeModulePkg/AtaAtapiPassThru: Revert patch to disable Bus Master
[mirror_edk2.git] / MdeModulePkg / Bus / Sd / EmmcBlockIoPei / EmmcHci.c
CommitLineData
48555339
FT
1/** @file\r
2\r
54228046 3 Copyright (c) 2015 - 2017, Intel Corporation. All rights reserved.<BR>\r
48555339
FT
4 This program and the accompanying materials\r
5 are licensed and made available under the terms and conditions of the BSD License\r
6 which accompanies this distribution. The full text of the license may be found at\r
7 http://opensource.org/licenses/bsd-license.php.\r
8\r
9 THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r
10 WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
11\r
12**/\r
13\r
14#include "EmmcBlockIoPei.h"\r
15\r
16/**\r
17 Read/Write specified EMMC host controller mmio register.\r
18\r
19 @param[in] Address The address of the mmio register to be read/written.\r
20 @param[in] Read A boolean to indicate it's read or write operation.\r
21 @param[in] Count The width of the mmio register in bytes.\r
22 Must be 1, 2 , 4 or 8 bytes.\r
23 @param[in, out] Data For read operations, the destination buffer to store\r
24 the results. For write operations, the source buffer\r
25 to write data from. The caller is responsible for\r
26 having ownership of the data buffer and ensuring its\r
27 size not less than Count bytes.\r
28\r
29 @retval EFI_INVALID_PARAMETER The Address or the Data or the Count is not valid.\r
30 @retval EFI_SUCCESS The read/write operation succeeds.\r
31 @retval Others The read/write operation fails.\r
32\r
33**/\r
34EFI_STATUS\r
35EFIAPI\r
36EmmcPeimHcRwMmio (\r
37 IN UINTN Address,\r
38 IN BOOLEAN Read,\r
39 IN UINT8 Count,\r
40 IN OUT VOID *Data\r
41 )\r
42{\r
43 if ((Address == 0) || (Data == NULL)) {\r
44 return EFI_INVALID_PARAMETER;\r
45 }\r
46\r
47 if ((Count != 1) && (Count != 2) && (Count != 4) && (Count != 8)) {\r
48 return EFI_INVALID_PARAMETER;\r
49 }\r
50\r
51 switch (Count) {\r
52 case 1:\r
53 if (Read) {\r
54 *(UINT8*)Data = MmioRead8 (Address);\r
55 } else {\r
56 MmioWrite8 (Address, *(UINT8*)Data);\r
57 }\r
58 break;\r
59 case 2:\r
60 if (Read) {\r
61 *(UINT16*)Data = MmioRead16 (Address);\r
62 } else {\r
63 MmioWrite16 (Address, *(UINT16*)Data);\r
64 }\r
65 break;\r
66 case 4:\r
67 if (Read) {\r
68 *(UINT32*)Data = MmioRead32 (Address);\r
69 } else {\r
70 MmioWrite32 (Address, *(UINT32*)Data);\r
71 }\r
72 break;\r
73 case 8:\r
74 if (Read) {\r
75 *(UINT64*)Data = MmioRead64 (Address);\r
76 } else {\r
77 MmioWrite64 (Address, *(UINT64*)Data);\r
78 }\r
79 break;\r
80 default:\r
81 ASSERT (FALSE);\r
82 return EFI_INVALID_PARAMETER;\r
83 }\r
84\r
85 return EFI_SUCCESS;\r
86}\r
87\r
88/**\r
89 Do OR operation with the value of the specified EMMC host controller mmio register.\r
90\r
91 @param[in] Address The address of the mmio register to be read/written.\r
92 @param[in] Count The width of the mmio register in bytes.\r
93 Must be 1, 2 , 4 or 8 bytes.\r
94 @param[in] OrData The pointer to the data used to do OR operation.\r
95 The caller is responsible for having ownership of\r
96 the data buffer and ensuring its size not less than\r
97 Count bytes.\r
98\r
99 @retval EFI_INVALID_PARAMETER The Address or the OrData or the Count is not valid.\r
100 @retval EFI_SUCCESS The OR operation succeeds.\r
101 @retval Others The OR operation fails.\r
102\r
103**/\r
104EFI_STATUS\r
105EFIAPI\r
106EmmcPeimHcOrMmio (\r
107 IN UINTN Address,\r
108 IN UINT8 Count,\r
109 IN VOID *OrData\r
110 )\r
111{\r
112 EFI_STATUS Status;\r
113 UINT64 Data;\r
114 UINT64 Or;\r
115\r
116 Status = EmmcPeimHcRwMmio (Address, TRUE, Count, &Data);\r
117 if (EFI_ERROR (Status)) {\r
118 return Status;\r
119 }\r
120\r
121 if (Count == 1) {\r
122 Or = *(UINT8*) OrData;\r
123 } else if (Count == 2) {\r
124 Or = *(UINT16*) OrData;\r
125 } else if (Count == 4) {\r
126 Or = *(UINT32*) OrData;\r
127 } else if (Count == 8) {\r
128 Or = *(UINT64*) OrData;\r
129 } else {\r
130 return EFI_INVALID_PARAMETER;\r
131 }\r
132\r
133 Data |= Or;\r
134 Status = EmmcPeimHcRwMmio (Address, FALSE, Count, &Data);\r
135\r
136 return Status;\r
137}\r
138\r
139/**\r
140 Do AND operation with the value of the specified EMMC host controller mmio register.\r
141\r
142 @param[in] Address The address of the mmio register to be read/written.\r
143 @param[in] Count The width of the mmio register in bytes.\r
144 Must be 1, 2 , 4 or 8 bytes.\r
145 @param[in] AndData The pointer to the data used to do AND operation.\r
146 The caller is responsible for having ownership of\r
147 the data buffer and ensuring its size not less than\r
148 Count bytes.\r
149\r
150 @retval EFI_INVALID_PARAMETER The Address or the AndData or the Count is not valid.\r
151 @retval EFI_SUCCESS The AND operation succeeds.\r
152 @retval Others The AND operation fails.\r
153\r
154**/\r
155EFI_STATUS\r
156EFIAPI\r
157EmmcPeimHcAndMmio (\r
158 IN UINTN Address,\r
159 IN UINT8 Count,\r
160 IN VOID *AndData\r
161 )\r
162{\r
163 EFI_STATUS Status;\r
164 UINT64 Data;\r
165 UINT64 And;\r
166\r
167 Status = EmmcPeimHcRwMmio (Address, TRUE, Count, &Data);\r
168 if (EFI_ERROR (Status)) {\r
169 return Status;\r
170 }\r
171\r
172 if (Count == 1) {\r
173 And = *(UINT8*) AndData;\r
174 } else if (Count == 2) {\r
175 And = *(UINT16*) AndData;\r
176 } else if (Count == 4) {\r
177 And = *(UINT32*) AndData;\r
178 } else if (Count == 8) {\r
179 And = *(UINT64*) AndData;\r
180 } else {\r
181 return EFI_INVALID_PARAMETER;\r
182 }\r
183\r
184 Data &= And;\r
185 Status = EmmcPeimHcRwMmio (Address, FALSE, Count, &Data);\r
186\r
187 return Status;\r
188}\r
189\r
190/**\r
191 Wait for the value of the specified MMIO register set to the test value.\r
192\r
193 @param[in] Address The address of the mmio register to be checked.\r
194 @param[in] Count The width of the mmio register in bytes.\r
195 Must be 1, 2, 4 or 8 bytes.\r
196 @param[in] MaskValue The mask value of memory.\r
197 @param[in] TestValue The test value of memory.\r
198\r
199 @retval EFI_NOT_READY The MMIO register hasn't set to the expected value.\r
200 @retval EFI_SUCCESS The MMIO register has expected value.\r
201 @retval Others The MMIO operation fails.\r
202\r
203**/\r
204EFI_STATUS\r
205EFIAPI\r
206EmmcPeimHcCheckMmioSet (\r
207 IN UINTN Address,\r
208 IN UINT8 Count,\r
209 IN UINT64 MaskValue,\r
210 IN UINT64 TestValue\r
211 )\r
212{\r
213 EFI_STATUS Status;\r
214 UINT64 Value;\r
215\r
216 //\r
217 // Access PCI MMIO space to see if the value is the tested one.\r
218 //\r
219 Value = 0;\r
220 Status = EmmcPeimHcRwMmio (Address, TRUE, Count, &Value);\r
221 if (EFI_ERROR (Status)) {\r
222 return Status;\r
223 }\r
224\r
225 Value &= MaskValue;\r
226\r
227 if (Value == TestValue) {\r
228 return EFI_SUCCESS;\r
229 }\r
230\r
231 return EFI_NOT_READY;\r
232}\r
233\r
234/**\r
235 Wait for the value of the specified MMIO register set to the test value.\r
236\r
237 @param[in] Address The address of the mmio register to wait.\r
238 @param[in] Count The width of the mmio register in bytes.\r
239 Must be 1, 2, 4 or 8 bytes.\r
240 @param[in] MaskValue The mask value of memory.\r
241 @param[in] TestValue The test value of memory.\r
242 @param[in] Timeout The time out value for wait memory set, uses 1\r
243 microsecond as a unit.\r
244\r
245 @retval EFI_TIMEOUT The MMIO register hasn't expected value in timeout\r
246 range.\r
247 @retval EFI_SUCCESS The MMIO register has expected value.\r
248 @retval Others The MMIO operation fails.\r
249\r
250**/\r
251EFI_STATUS\r
252EFIAPI\r
253EmmcPeimHcWaitMmioSet (\r
254 IN UINTN Address,\r
255 IN UINT8 Count,\r
256 IN UINT64 MaskValue,\r
257 IN UINT64 TestValue,\r
258 IN UINT64 Timeout\r
259 )\r
260{\r
261 EFI_STATUS Status;\r
262 BOOLEAN InfiniteWait;\r
263\r
264 if (Timeout == 0) {\r
265 InfiniteWait = TRUE;\r
266 } else {\r
267 InfiniteWait = FALSE;\r
268 }\r
269\r
270 while (InfiniteWait || (Timeout > 0)) {\r
271 Status = EmmcPeimHcCheckMmioSet (\r
272 Address,\r
273 Count,\r
274 MaskValue,\r
275 TestValue\r
276 );\r
277 if (Status != EFI_NOT_READY) {\r
278 return Status;\r
279 }\r
280\r
281 //\r
282 // Stall for 1 microsecond.\r
283 //\r
284 MicroSecondDelay (1);\r
285\r
286 Timeout--;\r
287 }\r
288\r
289 return EFI_TIMEOUT;\r
290}\r
291\r
292/**\r
293 Software reset the specified EMMC host controller and enable all interrupts.\r
294\r
295 @param[in] Bar The mmio base address of the slot to be accessed.\r
296\r
297 @retval EFI_SUCCESS The software reset executes successfully.\r
298 @retval Others The software reset fails.\r
299\r
300**/\r
301EFI_STATUS\r
302EmmcPeimHcReset (\r
303 IN UINTN Bar\r
304 )\r
305{\r
306 EFI_STATUS Status;\r
307 UINT8 SwReset;\r
308\r
309 SwReset = 0xFF;\r
310 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_SW_RST, FALSE, sizeof (SwReset), &SwReset);\r
311\r
312 if (EFI_ERROR (Status)) {\r
313 DEBUG ((EFI_D_ERROR, "EmmcPeimHcReset: write full 1 fails: %r\n", Status));\r
314 return Status;\r
315 }\r
316\r
317 Status = EmmcPeimHcWaitMmioSet (\r
318 Bar + EMMC_HC_SW_RST,\r
319 sizeof (SwReset),\r
320 0xFF,\r
321 0x00,\r
322 EMMC_TIMEOUT\r
323 );\r
324 if (EFI_ERROR (Status)) {\r
325 DEBUG ((EFI_D_INFO, "EmmcPeimHcReset: reset done with %r\n", Status));\r
326 return Status;\r
327 }\r
328 //\r
329 // Enable all interrupt after reset all.\r
330 //\r
331 Status = EmmcPeimHcEnableInterrupt (Bar);\r
332\r
333 return Status;\r
334}\r
335\r
336/**\r
337 Set all interrupt status bits in Normal and Error Interrupt Status Enable\r
338 register.\r
339\r
340 @param[in] Bar The mmio base address of the slot to be accessed.\r
341\r
342 @retval EFI_SUCCESS The operation executes successfully.\r
343 @retval Others The operation fails.\r
344\r
345**/\r
346EFI_STATUS\r
347EmmcPeimHcEnableInterrupt (\r
348 IN UINTN Bar\r
349 )\r
350{\r
351 EFI_STATUS Status;\r
352 UINT16 IntStatus;\r
353\r
354 //\r
355 // Enable all bits in Error Interrupt Status Enable Register\r
356 //\r
357 IntStatus = 0xFFFF;\r
358 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_ERR_INT_STS_EN, FALSE, sizeof (IntStatus), &IntStatus);\r
359 if (EFI_ERROR (Status)) {\r
360 return Status;\r
361 }\r
362 //\r
363 // Enable all bits in Normal Interrupt Status Enable Register\r
364 //\r
365 IntStatus = 0xFFFF;\r
366 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_NOR_INT_STS_EN, FALSE, sizeof (IntStatus), &IntStatus);\r
367\r
368 return Status;\r
369}\r
370\r
371/**\r
372 Get the capability data from the specified slot.\r
373\r
374 @param[in] Bar The mmio base address of the slot to be accessed.\r
375 @param[out] Capability The buffer to store the capability data.\r
376\r
377 @retval EFI_SUCCESS The operation executes successfully.\r
378 @retval Others The operation fails.\r
379\r
380**/\r
381EFI_STATUS\r
382EmmcPeimHcGetCapability (\r
383 IN UINTN Bar,\r
384 OUT EMMC_HC_SLOT_CAP *Capability\r
385 )\r
386{\r
387 EFI_STATUS Status;\r
388 UINT64 Cap;\r
389\r
390 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_CAP, TRUE, sizeof (Cap), &Cap);\r
391 if (EFI_ERROR (Status)) {\r
392 return Status;\r
393 }\r
394\r
395 CopyMem (Capability, &Cap, sizeof (Cap));\r
396\r
397 return EFI_SUCCESS;\r
398}\r
399\r
400/**\r
401 Detect whether there is a EMMC card attached at the specified EMMC host controller\r
402 slot.\r
403\r
404 Refer to SD Host Controller Simplified spec 3.0 Section 3.1 for details.\r
405\r
406 @param[in] Bar The mmio base address of the slot to be accessed.\r
407\r
408 @retval EFI_SUCCESS There is a EMMC card attached.\r
409 @retval EFI_NO_MEDIA There is not a EMMC card attached.\r
410 @retval Others The detection fails.\r
411\r
412**/\r
413EFI_STATUS\r
414EmmcPeimHcCardDetect (\r
415 IN UINTN Bar\r
416 )\r
417{\r
418 EFI_STATUS Status;\r
419 UINT16 Data;\r
420 UINT32 PresentState;\r
421\r
422 //\r
423 // Check Normal Interrupt Status Register\r
424 //\r
425 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_NOR_INT_STS, TRUE, sizeof (Data), &Data);\r
426 if (EFI_ERROR (Status)) {\r
427 return Status;\r
428 }\r
429\r
430 if ((Data & (BIT6 | BIT7)) != 0) {\r
431 //\r
432 // Clear BIT6 and BIT7 by writing 1 to these two bits if set.\r
433 //\r
434 Data &= BIT6 | BIT7;\r
435 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_NOR_INT_STS, FALSE, sizeof (Data), &Data);\r
436 if (EFI_ERROR (Status)) {\r
437 return Status;\r
438 }\r
439 }\r
440\r
441 //\r
442 // Check Present State Register to see if there is a card presented.\r
443 //\r
444 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_PRESENT_STATE, TRUE, sizeof (PresentState), &PresentState);\r
445 if (EFI_ERROR (Status)) {\r
446 return Status;\r
447 }\r
448\r
449 if ((PresentState & BIT16) != 0) {\r
450 return EFI_SUCCESS;\r
451 } else {\r
452 return EFI_NO_MEDIA;\r
453 }\r
454}\r
455\r
456/**\r
457 Stop EMMC card clock.\r
458\r
459 Refer to SD Host Controller Simplified spec 3.0 Section 3.2.2 for details.\r
460\r
461 @param[in] Bar The mmio base address of the slot to be accessed.\r
462\r
463 @retval EFI_SUCCESS Succeed to stop EMMC clock.\r
464 @retval Others Fail to stop EMMC clock.\r
465\r
466**/\r
467EFI_STATUS\r
468EmmcPeimHcStopClock (\r
469 IN UINTN Bar\r
470 )\r
471{\r
472 EFI_STATUS Status;\r
473 UINT32 PresentState;\r
474 UINT16 ClockCtrl;\r
475\r
476 //\r
477 // Ensure no SD transactions are occurring on the SD Bus by\r
478 // waiting for Command Inhibit (DAT) and Command Inhibit (CMD)\r
479 // in the Present State register to be 0.\r
480 //\r
481 Status = EmmcPeimHcWaitMmioSet (\r
482 Bar + EMMC_HC_PRESENT_STATE,\r
483 sizeof (PresentState),\r
484 BIT0 | BIT1,\r
485 0,\r
486 EMMC_TIMEOUT\r
487 );\r
488 if (EFI_ERROR (Status)) {\r
489 return Status;\r
490 }\r
491\r
492 //\r
493 // Set SD Clock Enable in the Clock Control register to 0\r
494 //\r
495 ClockCtrl = (UINT16)~BIT2;\r
496 Status = EmmcPeimHcAndMmio (Bar + EMMC_HC_CLOCK_CTRL, sizeof (ClockCtrl), &ClockCtrl);\r
497\r
498 return Status;\r
499}\r
500\r
501/**\r
502 EMMC card clock supply.\r
503\r
504 Refer to SD Host Controller Simplified spec 3.0 Section 3.2.1 for details.\r
505\r
506 @param[in] Bar The mmio base address of the slot to be accessed.\r
507 @param[in] ClockFreq The max clock frequency to be set. The unit is KHz.\r
508\r
509 @retval EFI_SUCCESS The clock is supplied successfully.\r
510 @retval Others The clock isn't supplied successfully.\r
511\r
512**/\r
513EFI_STATUS\r
514EmmcPeimHcClockSupply (\r
515 IN UINTN Bar,\r
516 IN UINT64 ClockFreq\r
517 )\r
518{\r
519 EFI_STATUS Status;\r
520 EMMC_HC_SLOT_CAP Capability;\r
521 UINT32 BaseClkFreq;\r
522 UINT32 SettingFreq;\r
523 UINT32 Divisor;\r
524 UINT32 Remainder;\r
525 UINT16 ControllerVer;\r
526 UINT16 ClockCtrl;\r
527\r
528 //\r
529 // Calculate a divisor for SD clock frequency\r
530 //\r
531 Status = EmmcPeimHcGetCapability (Bar, &Capability);\r
532 if (EFI_ERROR (Status)) {\r
533 return Status;\r
534 }\r
535 ASSERT (Capability.BaseClkFreq != 0);\r
536\r
537 BaseClkFreq = Capability.BaseClkFreq;\r
cb9cb9e2
FT
538\r
539 if (ClockFreq == 0) {\r
48555339
FT
540 return EFI_INVALID_PARAMETER;\r
541 }\r
cb9cb9e2
FT
542\r
543 if (ClockFreq > (BaseClkFreq * 1000)) {\r
544 ClockFreq = BaseClkFreq * 1000;\r
545 }\r
546\r
48555339
FT
547 //\r
548 // Calculate the divisor of base frequency.\r
549 //\r
550 Divisor = 0;\r
551 SettingFreq = BaseClkFreq * 1000;\r
552 while (ClockFreq < SettingFreq) {\r
553 Divisor++;\r
554\r
555 SettingFreq = (BaseClkFreq * 1000) / (2 * Divisor);\r
556 Remainder = (BaseClkFreq * 1000) % (2 * Divisor);\r
557 if ((ClockFreq == SettingFreq) && (Remainder == 0)) {\r
558 break;\r
559 }\r
560 if ((ClockFreq == SettingFreq) && (Remainder != 0)) {\r
561 SettingFreq ++;\r
562 }\r
563 }\r
564\r
565 DEBUG ((EFI_D_INFO, "BaseClkFreq %dMHz Divisor %d ClockFreq %dKhz\n", BaseClkFreq, Divisor, ClockFreq));\r
566\r
567 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_CTRL_VER, TRUE, sizeof (ControllerVer), &ControllerVer);\r
568 if (EFI_ERROR (Status)) {\r
569 return Status;\r
570 }\r
571 //\r
572 // Set SDCLK Frequency Select and Internal Clock Enable fields in Clock Control register.\r
573 //\r
574 if ((ControllerVer & 0xFF) == 2) {\r
575 ASSERT (Divisor <= 0x3FF);\r
576 ClockCtrl = ((Divisor & 0xFF) << 8) | ((Divisor & 0x300) >> 2);\r
577 } else if (((ControllerVer & 0xFF) == 0) || ((ControllerVer & 0xFF) == 1)) {\r
578 //\r
579 // Only the most significant bit can be used as divisor.\r
580 //\r
581 if (((Divisor - 1) & Divisor) != 0) {\r
582 Divisor = 1 << (HighBitSet32 (Divisor) + 1);\r
583 }\r
584 ASSERT (Divisor <= 0x80);\r
585 ClockCtrl = (Divisor & 0xFF) << 8;\r
586 } else {\r
587 DEBUG ((EFI_D_ERROR, "Unknown SD Host Controller Spec version [0x%x]!!!\n", ControllerVer));\r
588 return EFI_UNSUPPORTED;\r
589 }\r
590\r
591 //\r
592 // Stop bus clock at first\r
593 //\r
594 Status = EmmcPeimHcStopClock (Bar);\r
595 if (EFI_ERROR (Status)) {\r
596 return Status;\r
597 }\r
598\r
599 //\r
600 // Supply clock frequency with specified divisor\r
601 //\r
602 ClockCtrl |= BIT0;\r
603 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_CLOCK_CTRL, FALSE, sizeof (ClockCtrl), &ClockCtrl);\r
604 if (EFI_ERROR (Status)) {\r
605 DEBUG ((EFI_D_ERROR, "Set SDCLK Frequency Select and Internal Clock Enable fields fails\n"));\r
606 return Status;\r
607 }\r
608\r
609 //\r
610 // Wait Internal Clock Stable in the Clock Control register to be 1\r
611 //\r
612 Status = EmmcPeimHcWaitMmioSet (\r
613 Bar + EMMC_HC_CLOCK_CTRL,\r
614 sizeof (ClockCtrl),\r
615 BIT1,\r
616 BIT1,\r
617 EMMC_TIMEOUT\r
618 );\r
619 if (EFI_ERROR (Status)) {\r
620 return Status;\r
621 }\r
622\r
623 //\r
624 // Set SD Clock Enable in the Clock Control register to 1\r
625 //\r
626 ClockCtrl = BIT2;\r
627 Status = EmmcPeimHcOrMmio (Bar + EMMC_HC_CLOCK_CTRL, sizeof (ClockCtrl), &ClockCtrl);\r
628\r
629 return Status;\r
630}\r
631\r
632/**\r
633 EMMC bus power control.\r
634\r
635 Refer to SD Host Controller Simplified spec 3.0 Section 3.3 for details.\r
636\r
637 @param[in] Bar The mmio base address of the slot to be accessed.\r
638 @param[in] PowerCtrl The value setting to the power control register.\r
639\r
640 @retval TRUE There is a EMMC card attached.\r
641 @retval FALSE There is no a EMMC card attached.\r
642\r
643**/\r
644EFI_STATUS\r
645EmmcPeimHcPowerControl (\r
646 IN UINTN Bar,\r
647 IN UINT8 PowerCtrl\r
648 )\r
649{\r
650 EFI_STATUS Status;\r
651\r
652 //\r
653 // Clr SD Bus Power\r
654 //\r
655 PowerCtrl &= (UINT8)~BIT0;\r
656 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_POWER_CTRL, FALSE, sizeof (PowerCtrl), &PowerCtrl);\r
657 if (EFI_ERROR (Status)) {\r
658 return Status;\r
659 }\r
660\r
661 //\r
662 // Set SD Bus Voltage Select and SD Bus Power fields in Power Control Register\r
663 //\r
664 PowerCtrl |= BIT0;\r
665 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_POWER_CTRL, FALSE, sizeof (PowerCtrl), &PowerCtrl);\r
666\r
667 return Status;\r
668}\r
669\r
670/**\r
671 Set the EMMC bus width.\r
672\r
673 Refer to SD Host Controller Simplified spec 3.0 Section 3.4 for details.\r
674\r
675 @param[in] Bar The mmio base address of the slot to be accessed.\r
676 @param[in] BusWidth The bus width used by the EMMC device, it must be 1, 4 or 8.\r
677\r
678 @retval EFI_SUCCESS The bus width is set successfully.\r
679 @retval Others The bus width isn't set successfully.\r
680\r
681**/\r
682EFI_STATUS\r
683EmmcPeimHcSetBusWidth (\r
684 IN UINTN Bar,\r
685 IN UINT16 BusWidth\r
686 )\r
687{\r
688 EFI_STATUS Status;\r
689 UINT8 HostCtrl1;\r
690\r
691 if (BusWidth == 1) {\r
692 HostCtrl1 = (UINT8)~(BIT5 | BIT1);\r
693 Status = EmmcPeimHcAndMmio (Bar + EMMC_HC_HOST_CTRL1, sizeof (HostCtrl1), &HostCtrl1);\r
694 } else if (BusWidth == 4) {\r
695 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_HOST_CTRL1, TRUE, sizeof (HostCtrl1), &HostCtrl1);\r
696 if (EFI_ERROR (Status)) {\r
697 return Status;\r
698 }\r
699 HostCtrl1 |= BIT1;\r
700 HostCtrl1 &= (UINT8)~BIT5;\r
701 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_HOST_CTRL1, FALSE, sizeof (HostCtrl1), &HostCtrl1);\r
702 } else if (BusWidth == 8) {\r
703 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_HOST_CTRL1, TRUE, sizeof (HostCtrl1), &HostCtrl1);\r
704 if (EFI_ERROR (Status)) {\r
705 return Status;\r
706 }\r
707 HostCtrl1 &= (UINT8)~BIT1;\r
708 HostCtrl1 |= BIT5;\r
709 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_HOST_CTRL1, FALSE, sizeof (HostCtrl1), &HostCtrl1);\r
710 } else {\r
711 ASSERT (FALSE);\r
712 return EFI_INVALID_PARAMETER;\r
713 }\r
714\r
715 return Status;\r
716}\r
717\r
718/**\r
719 Supply EMMC card with lowest clock frequency at initialization.\r
720\r
721 @param[in] Bar The mmio base address of the slot to be accessed.\r
722\r
723 @retval EFI_SUCCESS The clock is supplied successfully.\r
724 @retval Others The clock isn't supplied successfully.\r
725\r
726**/\r
727EFI_STATUS\r
728EmmcPeimHcInitClockFreq (\r
729 IN UINTN Bar\r
730 )\r
731{\r
732 EFI_STATUS Status;\r
733 EMMC_HC_SLOT_CAP Capability;\r
734 UINT32 InitFreq;\r
735\r
736 //\r
737 // Calculate a divisor for SD clock frequency\r
738 //\r
739 Status = EmmcPeimHcGetCapability (Bar, &Capability);\r
740 if (EFI_ERROR (Status)) {\r
741 return Status;\r
742 }\r
743\r
744 if (Capability.BaseClkFreq == 0) {\r
745 //\r
746 // Don't support get Base Clock Frequency information via another method\r
747 //\r
748 return EFI_UNSUPPORTED;\r
749 }\r
750 //\r
751 // Supply 400KHz clock frequency at initialization phase.\r
752 //\r
753 InitFreq = 400;\r
754 Status = EmmcPeimHcClockSupply (Bar, InitFreq);\r
755 return Status;\r
756}\r
757\r
758/**\r
759 Supply EMMC card with maximum voltage at initialization.\r
760\r
761 Refer to SD Host Controller Simplified spec 3.0 Section 3.3 for details.\r
762\r
763 @param[in] Bar The mmio base address of the slot to be accessed.\r
764\r
765 @retval EFI_SUCCESS The voltage is supplied successfully.\r
766 @retval Others The voltage isn't supplied successfully.\r
767\r
768**/\r
769EFI_STATUS\r
770EmmcPeimHcInitPowerVoltage (\r
771 IN UINTN Bar\r
772 )\r
773{\r
774 EFI_STATUS Status;\r
775 EMMC_HC_SLOT_CAP Capability;\r
776 UINT8 MaxVoltage;\r
777 UINT8 HostCtrl2;\r
778\r
779 //\r
780 // Get the support voltage of the Host Controller\r
781 //\r
782 Status = EmmcPeimHcGetCapability (Bar, &Capability);\r
783 if (EFI_ERROR (Status)) {\r
784 return Status;\r
785 }\r
786 //\r
787 // Calculate supported maximum voltage according to SD Bus Voltage Select\r
788 //\r
789 if (Capability.Voltage33 != 0) {\r
790 //\r
791 // Support 3.3V\r
792 //\r
793 MaxVoltage = 0x0E;\r
794 } else if (Capability.Voltage30 != 0) {\r
795 //\r
796 // Support 3.0V\r
797 //\r
798 MaxVoltage = 0x0C;\r
799 } else if (Capability.Voltage18 != 0) {\r
800 //\r
801 // Support 1.8V\r
802 //\r
803 MaxVoltage = 0x0A;\r
804 HostCtrl2 = BIT3;\r
805 Status = EmmcPeimHcOrMmio (Bar + EMMC_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
806 if (EFI_ERROR (Status)) {\r
807 return Status;\r
808 }\r
809 MicroSecondDelay (5000);\r
810 } else {\r
811 ASSERT (FALSE);\r
812 return EFI_DEVICE_ERROR;\r
813 }\r
814\r
815 //\r
816 // Set SD Bus Voltage Select and SD Bus Power fields in Power Control Register\r
817 //\r
818 Status = EmmcPeimHcPowerControl (Bar, MaxVoltage);\r
819\r
820 return Status;\r
821}\r
822\r
823/**\r
824 Initialize the Timeout Control register with most conservative value at initialization.\r
825\r
826 Refer to SD Host Controller Simplified spec 3.0 Section 2.2.15 for details.\r
827\r
828 @param[in] Bar The mmio base address of the slot to be accessed.\r
829\r
830 @retval EFI_SUCCESS The timeout control register is configured successfully.\r
831 @retval Others The timeout control register isn't configured successfully.\r
832\r
833**/\r
834EFI_STATUS\r
835EmmcPeimHcInitTimeoutCtrl (\r
836 IN UINTN Bar\r
837 )\r
838{\r
839 EFI_STATUS Status;\r
840 UINT8 Timeout;\r
841\r
842 Timeout = 0x0E;\r
843 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_TIMEOUT_CTRL, FALSE, sizeof (Timeout), &Timeout);\r
844\r
845 return Status;\r
846}\r
847\r
848/**\r
849 Initial EMMC host controller with lowest clock frequency, max power and max timeout value\r
850 at initialization.\r
851\r
852 @param[in] Bar The mmio base address of the slot to be accessed.\r
853\r
854 @retval EFI_SUCCESS The host controller is initialized successfully.\r
855 @retval Others The host controller isn't initialized successfully.\r
856\r
857**/\r
858EFI_STATUS\r
859EmmcPeimHcInitHost (\r
860 IN UINTN Bar\r
861 )\r
862{\r
863 EFI_STATUS Status;\r
864\r
865 Status = EmmcPeimHcInitClockFreq (Bar);\r
866 if (EFI_ERROR (Status)) {\r
867 return Status;\r
868 }\r
869\r
870 Status = EmmcPeimHcInitPowerVoltage (Bar);\r
871 if (EFI_ERROR (Status)) {\r
872 return Status;\r
873 }\r
874\r
875 Status = EmmcPeimHcInitTimeoutCtrl (Bar);\r
876 return Status;\r
877}\r
878\r
879/**\r
880 Turn on/off LED.\r
881\r
882 @param[in] Bar The mmio base address of the slot to be accessed.\r
883 @param[in] On The boolean to turn on/off LED.\r
884\r
885 @retval EFI_SUCCESS The LED is turned on/off successfully.\r
886 @retval Others The LED isn't turned on/off successfully.\r
887\r
888**/\r
889EFI_STATUS\r
890EmmcPeimHcLedOnOff (\r
891 IN UINTN Bar,\r
892 IN BOOLEAN On\r
893 )\r
894{\r
895 EFI_STATUS Status;\r
896 UINT8 HostCtrl1;\r
897\r
898 if (On) {\r
899 HostCtrl1 = BIT0;\r
900 Status = EmmcPeimHcOrMmio (Bar + EMMC_HC_HOST_CTRL1, sizeof (HostCtrl1), &HostCtrl1);\r
901 } else {\r
902 HostCtrl1 = (UINT8)~BIT0;\r
903 Status = EmmcPeimHcAndMmio (Bar + EMMC_HC_HOST_CTRL1, sizeof (HostCtrl1), &HostCtrl1);\r
904 }\r
905\r
906 return Status;\r
907}\r
908\r
909/**\r
910 Build ADMA descriptor table for transfer.\r
911\r
912 Refer to SD Host Controller Simplified spec 3.0 Section 1.13 for details.\r
913\r
914 @param[in] Trb The pointer to the EMMC_TRB instance.\r
915\r
916 @retval EFI_SUCCESS The ADMA descriptor table is created successfully.\r
917 @retval Others The ADMA descriptor table isn't created successfully.\r
918\r
919**/\r
920EFI_STATUS\r
921BuildAdmaDescTable (\r
922 IN EMMC_TRB *Trb\r
923 )\r
924{\r
925 EFI_PHYSICAL_ADDRESS Data;\r
926 UINT64 DataLen;\r
927 UINT64 Entries;\r
928 UINT32 Index;\r
929 UINT64 Remaining;\r
930 UINT32 Address;\r
931\r
85ad9a6e 932 Data = Trb->DataPhy;\r
48555339
FT
933 DataLen = Trb->DataLen;\r
934 //\r
935 // Only support 32bit ADMA Descriptor Table\r
936 //\r
937 if ((Data >= 0x100000000ul) || ((Data + DataLen) > 0x100000000ul)) {\r
938 return EFI_INVALID_PARAMETER;\r
939 }\r
940 //\r
941 // Address field shall be set on 32-bit boundary (Lower 2-bit is always set to 0)\r
942 // for 32-bit address descriptor table.\r
943 //\r
944 if ((Data & (BIT0 | BIT1)) != 0) {\r
945 DEBUG ((EFI_D_INFO, "The buffer [0x%x] to construct ADMA desc is not aligned to 4 bytes boundary!\n", Data));\r
946 }\r
947\r
948 Entries = DivU64x32 ((DataLen + ADMA_MAX_DATA_PER_LINE - 1), ADMA_MAX_DATA_PER_LINE);\r
949\r
950 Trb->AdmaDescSize = (UINTN)MultU64x32 (Entries, sizeof (EMMC_HC_ADMA_DESC_LINE));\r
951 Trb->AdmaDesc = EmmcPeimAllocateMem (Trb->Slot->Private->Pool, Trb->AdmaDescSize);\r
952 if (Trb->AdmaDesc == NULL) {\r
953 return EFI_OUT_OF_RESOURCES;\r
954 }\r
955\r
956 Remaining = DataLen;\r
957 Address = (UINT32)Data;\r
958 for (Index = 0; Index < Entries; Index++) {\r
959 if (Remaining <= ADMA_MAX_DATA_PER_LINE) {\r
960 Trb->AdmaDesc[Index].Valid = 1;\r
961 Trb->AdmaDesc[Index].Act = 2;\r
962 Trb->AdmaDesc[Index].Length = (UINT16)Remaining;\r
963 Trb->AdmaDesc[Index].Address = Address;\r
964 break;\r
965 } else {\r
966 Trb->AdmaDesc[Index].Valid = 1;\r
967 Trb->AdmaDesc[Index].Act = 2;\r
968 Trb->AdmaDesc[Index].Length = 0;\r
969 Trb->AdmaDesc[Index].Address = Address;\r
970 }\r
971\r
972 Remaining -= ADMA_MAX_DATA_PER_LINE;\r
973 Address += ADMA_MAX_DATA_PER_LINE;\r
974 }\r
975\r
976 //\r
977 // Set the last descriptor line as end of descriptor table\r
978 //\r
979 Trb->AdmaDesc[Index].End = 1;\r
980 return EFI_SUCCESS;\r
981}\r
982\r
983/**\r
984 Create a new TRB for the EMMC cmd request.\r
985\r
986 @param[in] Slot The slot number of the EMMC card to send the command to.\r
987 @param[in] Packet A pointer to the SD command data structure.\r
988\r
989 @return Created Trb or NULL.\r
990\r
991**/\r
992EMMC_TRB *\r
993EmmcPeimCreateTrb (\r
994 IN EMMC_PEIM_HC_SLOT *Slot,\r
995 IN EMMC_COMMAND_PACKET *Packet\r
996 )\r
997{\r
998 EMMC_TRB *Trb;\r
999 EFI_STATUS Status;\r
1000 EMMC_HC_SLOT_CAP Capability;\r
85ad9a6e
HW
1001 EDKII_IOMMU_OPERATION MapOp;\r
1002 UINTN MapLength;\r
48555339
FT
1003\r
1004 //\r
1005 // Calculate a divisor for SD clock frequency\r
1006 //\r
1007 Status = EmmcPeimHcGetCapability (Slot->EmmcHcBase, &Capability);\r
1008 if (EFI_ERROR (Status)) {\r
1009 return NULL;\r
1010 }\r
1011\r
85ad9a6e 1012 Trb = AllocateZeroPool (sizeof (EMMC_TRB));\r
48555339
FT
1013 if (Trb == NULL) {\r
1014 return NULL;\r
1015 }\r
1016\r
1017 Trb->Slot = Slot;\r
1018 Trb->BlockSize = 0x200;\r
1019 Trb->Packet = Packet;\r
1020 Trb->Timeout = Packet->Timeout;\r
1021\r
1022 if ((Packet->InTransferLength != 0) && (Packet->InDataBuffer != NULL)) {\r
1023 Trb->Data = Packet->InDataBuffer;\r
1024 Trb->DataLen = Packet->InTransferLength;\r
1025 Trb->Read = TRUE;\r
1026 } else if ((Packet->OutTransferLength != 0) && (Packet->OutDataBuffer != NULL)) {\r
1027 Trb->Data = Packet->OutDataBuffer;\r
1028 Trb->DataLen = Packet->OutTransferLength;\r
1029 Trb->Read = FALSE;\r
1030 } else if ((Packet->InTransferLength == 0) && (Packet->OutTransferLength == 0)) {\r
1031 Trb->Data = NULL;\r
1032 Trb->DataLen = 0;\r
1033 } else {\r
1034 goto Error;\r
1035 }\r
1036\r
54228046 1037 if ((Trb->DataLen != 0) && (Trb->DataLen < Trb->BlockSize)) {\r
e7e89b08 1038 Trb->BlockSize = (UINT16)Trb->DataLen;\r
48555339
FT
1039 }\r
1040\r
e7e89b08 1041 if (Packet->EmmcCmdBlk->CommandIndex == EMMC_SEND_TUNING_BLOCK) {\r
48555339 1042 Trb->Mode = EmmcPioMode;\r
e7e89b08 1043 } else {\r
85ad9a6e
HW
1044 if (Trb->Read) {\r
1045 MapOp = EdkiiIoMmuOperationBusMasterWrite;\r
1046 } else {\r
1047 MapOp = EdkiiIoMmuOperationBusMasterRead;\r
1048 }\r
1049\r
1050 if (Trb->DataLen != 0) {\r
1051 MapLength = Trb->DataLen;\r
1052 Status = IoMmuMap (MapOp, Trb->Data, &MapLength, &Trb->DataPhy, &Trb->DataMap);\r
1053\r
1054 if (EFI_ERROR (Status) || (MapLength != Trb->DataLen)) {\r
1055 DEBUG ((DEBUG_ERROR, "EmmcPeimCreateTrb: Fail to map data buffer.\n"));\r
1056 goto Error;\r
1057 }\r
1058 }\r
1059\r
e7e89b08
FT
1060 if (Trb->DataLen == 0) {\r
1061 Trb->Mode = EmmcNoData;\r
1062 } else if (Capability.Adma2 != 0) {\r
1063 Trb->Mode = EmmcAdmaMode;\r
1064 Status = BuildAdmaDescTable (Trb);\r
1065 if (EFI_ERROR (Status)) {\r
1066 goto Error;\r
1067 }\r
1068 } else if (Capability.Sdma != 0) {\r
1069 Trb->Mode = EmmcSdmaMode;\r
1070 } else {\r
1071 Trb->Mode = EmmcPioMode;\r
1072 }\r
48555339 1073 }\r
48555339
FT
1074 return Trb;\r
1075\r
1076Error:\r
1077 EmmcPeimFreeTrb (Trb);\r
1078 return NULL;\r
1079}\r
1080\r
1081/**\r
1082 Free the resource used by the TRB.\r
1083\r
1084 @param[in] Trb The pointer to the EMMC_TRB instance.\r
1085\r
1086**/\r
1087VOID\r
1088EmmcPeimFreeTrb (\r
1089 IN EMMC_TRB *Trb\r
1090 )\r
1091{\r
85ad9a6e
HW
1092 if ((Trb != NULL) && (Trb->DataMap != NULL)) {\r
1093 IoMmuUnmap (Trb->DataMap);\r
1094 }\r
1095\r
48555339
FT
1096 if ((Trb != NULL) && (Trb->AdmaDesc != NULL)) {\r
1097 EmmcPeimFreeMem (Trb->Slot->Private->Pool, Trb->AdmaDesc, Trb->AdmaDescSize);\r
1098 }\r
1099\r
1100 if (Trb != NULL) {\r
85ad9a6e 1101 FreePool (Trb);\r
48555339
FT
1102 }\r
1103 return;\r
1104}\r
1105\r
1106/**\r
1107 Check if the env is ready for execute specified TRB.\r
1108\r
1109 @param[in] Bar The mmio base address of the slot to be accessed.\r
1110 @param[in] Trb The pointer to the EMMC_TRB instance.\r
1111\r
1112 @retval EFI_SUCCESS The env is ready for TRB execution.\r
1113 @retval EFI_NOT_READY The env is not ready for TRB execution.\r
1114 @retval Others Some erros happen.\r
1115\r
1116**/\r
1117EFI_STATUS\r
1118EmmcPeimCheckTrbEnv (\r
1119 IN UINTN Bar,\r
1120 IN EMMC_TRB *Trb\r
1121 )\r
1122{\r
1123 EFI_STATUS Status;\r
1124 EMMC_COMMAND_PACKET *Packet;\r
1125 UINT32 PresentState;\r
1126\r
1127 Packet = Trb->Packet;\r
1128\r
1129 if ((Packet->EmmcCmdBlk->CommandType == EmmcCommandTypeAdtc) ||\r
1130 (Packet->EmmcCmdBlk->ResponseType == EmmcResponceTypeR1b) ||\r
1131 (Packet->EmmcCmdBlk->ResponseType == EmmcResponceTypeR5b)) {\r
1132 //\r
1133 // Wait Command Inhibit (CMD) and Command Inhibit (DAT) in\r
1134 // the Present State register to be 0\r
1135 //\r
1136 PresentState = BIT0 | BIT1;\r
48555339
FT
1137 } else {\r
1138 //\r
1139 // Wait Command Inhibit (CMD) in the Present State register\r
1140 // to be 0\r
1141 //\r
1142 PresentState = BIT0;\r
1143 }\r
1144\r
1145 Status = EmmcPeimHcCheckMmioSet (\r
1146 Bar + EMMC_HC_PRESENT_STATE,\r
1147 sizeof (PresentState),\r
1148 PresentState,\r
1149 0\r
1150 );\r
1151\r
1152 return Status;\r
1153}\r
1154\r
1155/**\r
1156 Wait for the env to be ready for execute specified TRB.\r
1157\r
1158 @param[in] Bar The mmio base address of the slot to be accessed.\r
1159 @param[in] Trb The pointer to the EMMC_TRB instance.\r
1160\r
1161 @retval EFI_SUCCESS The env is ready for TRB execution.\r
1162 @retval EFI_TIMEOUT The env is not ready for TRB execution in time.\r
1163 @retval Others Some erros happen.\r
1164\r
1165**/\r
1166EFI_STATUS\r
1167EmmcPeimWaitTrbEnv (\r
1168 IN UINTN Bar,\r
1169 IN EMMC_TRB *Trb\r
1170 )\r
1171{\r
1172 EFI_STATUS Status;\r
1173 EMMC_COMMAND_PACKET *Packet;\r
1174 UINT64 Timeout;\r
1175 BOOLEAN InfiniteWait;\r
1176\r
1177 //\r
1178 // Wait Command Complete Interrupt Status bit in Normal Interrupt Status Register\r
1179 //\r
1180 Packet = Trb->Packet;\r
1181 Timeout = Packet->Timeout;\r
1182 if (Timeout == 0) {\r
1183 InfiniteWait = TRUE;\r
1184 } else {\r
1185 InfiniteWait = FALSE;\r
1186 }\r
1187\r
1188 while (InfiniteWait || (Timeout > 0)) {\r
1189 //\r
1190 // Check Trb execution result by reading Normal Interrupt Status register.\r
1191 //\r
1192 Status = EmmcPeimCheckTrbEnv (Bar, Trb);\r
1193 if (Status != EFI_NOT_READY) {\r
1194 return Status;\r
1195 }\r
1196 //\r
1197 // Stall for 1 microsecond.\r
1198 //\r
1199 MicroSecondDelay (1);\r
1200\r
1201 Timeout--;\r
1202 }\r
1203\r
1204 return EFI_TIMEOUT;\r
1205}\r
1206\r
1207/**\r
1208 Execute the specified TRB.\r
1209\r
1210 @param[in] Bar The mmio base address of the slot to be accessed.\r
1211 @param[in] Trb The pointer to the EMMC_TRB instance.\r
1212\r
1213 @retval EFI_SUCCESS The TRB is sent to host controller successfully.\r
1214 @retval Others Some erros happen when sending this request to the host controller.\r
1215\r
1216**/\r
1217EFI_STATUS\r
1218EmmcPeimExecTrb (\r
1219 IN UINTN Bar,\r
1220 IN EMMC_TRB *Trb\r
1221 )\r
1222{\r
1223 EFI_STATUS Status;\r
1224 EMMC_COMMAND_PACKET *Packet;\r
1225 UINT16 Cmd;\r
1226 UINT16 IntStatus;\r
1227 UINT32 Argument;\r
1228 UINT16 BlkCount;\r
1229 UINT16 BlkSize;\r
1230 UINT16 TransMode;\r
1231 UINT8 HostCtrl1;\r
1232 UINT32 SdmaAddr;\r
1233 UINT64 AdmaAddr;\r
1234\r
1235 Packet = Trb->Packet;\r
1236 //\r
1237 // Clear all bits in Error Interrupt Status Register\r
1238 //\r
1239 IntStatus = 0xFFFF;\r
1240 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_ERR_INT_STS, FALSE, sizeof (IntStatus), &IntStatus);\r
1241 if (EFI_ERROR (Status)) {\r
1242 return Status;\r
1243 }\r
1244 //\r
1245 // Clear all bits in Normal Interrupt Status Register\r
1246 //\r
1247 IntStatus = 0xFFFF;\r
1248 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_NOR_INT_STS, FALSE, sizeof (IntStatus), &IntStatus);\r
1249 if (EFI_ERROR (Status)) {\r
1250 return Status;\r
1251 }\r
1252 //\r
1253 // Set Host Control 1 register DMA Select field\r
1254 //\r
1255 if (Trb->Mode == EmmcAdmaMode) {\r
1256 HostCtrl1 = BIT4;\r
1257 Status = EmmcPeimHcOrMmio (Bar + EMMC_HC_HOST_CTRL1, sizeof (HostCtrl1), &HostCtrl1);\r
1258 if (EFI_ERROR (Status)) {\r
1259 return Status;\r
1260 }\r
1261 }\r
1262\r
1263 EmmcPeimHcLedOnOff (Bar, TRUE);\r
1264\r
1265 if (Trb->Mode == EmmcSdmaMode) {\r
85ad9a6e 1266 if ((UINT64)(UINTN)Trb->DataPhy >= 0x100000000ul) {\r
48555339
FT
1267 return EFI_INVALID_PARAMETER;\r
1268 }\r
1269\r
85ad9a6e 1270 SdmaAddr = (UINT32)(UINTN)Trb->DataPhy;\r
48555339
FT
1271 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_SDMA_ADDR, FALSE, sizeof (SdmaAddr), &SdmaAddr);\r
1272 if (EFI_ERROR (Status)) {\r
1273 return Status;\r
1274 }\r
1275 } else if (Trb->Mode == EmmcAdmaMode) {\r
1276 AdmaAddr = (UINT64)(UINTN)Trb->AdmaDesc;\r
1277 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_ADMA_SYS_ADDR, FALSE, sizeof (AdmaAddr), &AdmaAddr);\r
1278 if (EFI_ERROR (Status)) {\r
1279 return Status;\r
1280 }\r
1281 }\r
1282\r
1283 BlkSize = Trb->BlockSize;\r
1284 if (Trb->Mode == EmmcSdmaMode) {\r
1285 //\r
1286 // Set SDMA boundary to be 512K bytes.\r
1287 //\r
1288 BlkSize |= 0x7000;\r
1289 }\r
1290\r
1291 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_BLK_SIZE, FALSE, sizeof (BlkSize), &BlkSize);\r
1292 if (EFI_ERROR (Status)) {\r
1293 return Status;\r
1294 }\r
1295\r
e7e89b08
FT
1296 BlkCount = 0;\r
1297 if (Trb->Mode != EmmcNoData) {\r
1298 //\r
1299 // Calcuate Block Count.\r
1300 //\r
1301 BlkCount = (UINT16)(Trb->DataLen / Trb->BlockSize);\r
1302 }\r
1303\r
48555339
FT
1304 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_BLK_COUNT, FALSE, sizeof (BlkCount), &BlkCount);\r
1305 if (EFI_ERROR (Status)) {\r
1306 return Status;\r
1307 }\r
1308\r
1309 Argument = Packet->EmmcCmdBlk->CommandArgument;\r
1310 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_ARG1, FALSE, sizeof (Argument), &Argument);\r
1311 if (EFI_ERROR (Status)) {\r
1312 return Status;\r
1313 }\r
1314\r
1315 TransMode = 0;\r
1316 if (Trb->Mode != EmmcNoData) {\r
1317 if (Trb->Mode != EmmcPioMode) {\r
1318 TransMode |= BIT0;\r
1319 }\r
1320 if (Trb->Read) {\r
1321 TransMode |= BIT4;\r
1322 }\r
e7e89b08 1323 if (BlkCount > 1) {\r
48555339
FT
1324 TransMode |= BIT5 | BIT1;\r
1325 }\r
1326 }\r
1327\r
1328 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_TRANS_MOD, FALSE, sizeof (TransMode), &TransMode);\r
1329 if (EFI_ERROR (Status)) {\r
1330 return Status;\r
1331 }\r
1332\r
1333 Cmd = (UINT16)LShiftU64(Packet->EmmcCmdBlk->CommandIndex, 8);\r
1334 if (Packet->EmmcCmdBlk->CommandType == EmmcCommandTypeAdtc) {\r
1335 Cmd |= BIT5;\r
1336 }\r
1337 //\r
1338 // Convert ResponseType to value\r
1339 //\r
1340 if (Packet->EmmcCmdBlk->CommandType != EmmcCommandTypeBc) {\r
1341 switch (Packet->EmmcCmdBlk->ResponseType) {\r
1342 case EmmcResponceTypeR1:\r
1343 case EmmcResponceTypeR5:\r
1344 case EmmcResponceTypeR6:\r
1345 case EmmcResponceTypeR7:\r
1346 Cmd |= (BIT1 | BIT3 | BIT4);\r
1347 break;\r
1348 case EmmcResponceTypeR2:\r
1349 Cmd |= (BIT0 | BIT3);\r
1350 break;\r
1351 case EmmcResponceTypeR3:\r
1352 case EmmcResponceTypeR4:\r
1353 Cmd |= BIT1;\r
1354 break;\r
1355 case EmmcResponceTypeR1b:\r
1356 case EmmcResponceTypeR5b:\r
1357 Cmd |= (BIT0 | BIT1 | BIT3 | BIT4);\r
1358 break;\r
1359 default:\r
1360 ASSERT (FALSE);\r
1361 break;\r
1362 }\r
1363 }\r
1364 //\r
1365 // Execute cmd\r
1366 //\r
1367 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_COMMAND, FALSE, sizeof (Cmd), &Cmd);\r
1368 return Status;\r
1369}\r
1370\r
1371/**\r
1372 Check the TRB execution result.\r
1373\r
1374 @param[in] Bar The mmio base address of the slot to be accessed.\r
1375 @param[in] Trb The pointer to the EMMC_TRB instance.\r
1376\r
1377 @retval EFI_SUCCESS The TRB is executed successfully.\r
1378 @retval EFI_NOT_READY The TRB is not completed for execution.\r
1379 @retval Others Some erros happen when executing this request.\r
1380\r
1381**/\r
1382EFI_STATUS\r
1383EmmcPeimCheckTrbResult (\r
1384 IN UINTN Bar,\r
1385 IN EMMC_TRB *Trb\r
1386 )\r
1387{\r
1388 EFI_STATUS Status;\r
1389 EMMC_COMMAND_PACKET *Packet;\r
1390 UINT16 IntStatus;\r
1391 UINT32 Response[4];\r
1392 UINT32 SdmaAddr;\r
1393 UINT8 Index;\r
1394 UINT8 SwReset;\r
e7e89b08 1395 UINT32 PioLength;\r
48555339
FT
1396\r
1397 SwReset = 0;\r
1398 Packet = Trb->Packet;\r
1399 //\r
1400 // Check Trb execution result by reading Normal Interrupt Status register.\r
1401 //\r
1402 Status = EmmcPeimHcRwMmio (\r
1403 Bar + EMMC_HC_NOR_INT_STS,\r
1404 TRUE,\r
1405 sizeof (IntStatus),\r
1406 &IntStatus\r
1407 );\r
1408 if (EFI_ERROR (Status)) {\r
1409 goto Done;\r
1410 }\r
1411 //\r
1412 // Check Transfer Complete bit is set or not.\r
1413 //\r
1414 if ((IntStatus & BIT1) == BIT1) {\r
1415 if ((IntStatus & BIT15) == BIT15) {\r
1416 //\r
1417 // Read Error Interrupt Status register to check if the error is\r
1418 // Data Timeout Error.\r
1419 // If yes, treat it as success as Transfer Complete has higher\r
1420 // priority than Data Timeout Error.\r
1421 //\r
1422 Status = EmmcPeimHcRwMmio (\r
1423 Bar + EMMC_HC_ERR_INT_STS,\r
1424 TRUE,\r
1425 sizeof (IntStatus),\r
1426 &IntStatus\r
1427 );\r
1428 if (!EFI_ERROR (Status)) {\r
1429 if ((IntStatus & BIT4) == BIT4) {\r
1430 Status = EFI_SUCCESS;\r
1431 } else {\r
1432 Status = EFI_DEVICE_ERROR;\r
1433 }\r
1434 }\r
1435 }\r
1436\r
1437 goto Done;\r
1438 }\r
1439 //\r
1440 // Check if there is a error happened during cmd execution.\r
1441 // If yes, then do error recovery procedure to follow SD Host Controller\r
1442 // Simplified Spec 3.0 section 3.10.1.\r
1443 //\r
1444 if ((IntStatus & BIT15) == BIT15) {\r
1445 Status = EmmcPeimHcRwMmio (\r
1446 Bar + EMMC_HC_ERR_INT_STS,\r
1447 TRUE,\r
1448 sizeof (IntStatus),\r
1449 &IntStatus\r
1450 );\r
1451 if (EFI_ERROR (Status)) {\r
1452 goto Done;\r
1453 }\r
1454\r
1455 if ((IntStatus & 0x0F) != 0) {\r
1456 SwReset |= BIT1;\r
1457 }\r
1458 if ((IntStatus & 0xF0) != 0) {\r
1459 SwReset |= BIT2;\r
1460 }\r
1461\r
1462 Status = EmmcPeimHcRwMmio (\r
1463 Bar + EMMC_HC_SW_RST,\r
1464 FALSE,\r
1465 sizeof (SwReset),\r
1466 &SwReset\r
1467 );\r
1468 if (EFI_ERROR (Status)) {\r
1469 goto Done;\r
1470 }\r
1471 Status = EmmcPeimHcWaitMmioSet (\r
1472 Bar + EMMC_HC_SW_RST,\r
1473 sizeof (SwReset),\r
1474 0xFF,\r
1475 0,\r
1476 EMMC_TIMEOUT\r
1477 );\r
1478 if (EFI_ERROR (Status)) {\r
1479 goto Done;\r
1480 }\r
1481\r
1482 Status = EFI_DEVICE_ERROR;\r
1483 goto Done;\r
1484 }\r
1485 //\r
1486 // Check if DMA interrupt is signalled for the SDMA transfer.\r
1487 //\r
1488 if ((Trb->Mode == EmmcSdmaMode) && ((IntStatus & BIT3) == BIT3)) {\r
1489 //\r
1490 // Clear DMA interrupt bit.\r
1491 //\r
1492 IntStatus = BIT3;\r
1493 Status = EmmcPeimHcRwMmio (\r
1494 Bar + EMMC_HC_NOR_INT_STS,\r
1495 FALSE,\r
1496 sizeof (IntStatus),\r
1497 &IntStatus\r
1498 );\r
1499 if (EFI_ERROR (Status)) {\r
1500 goto Done;\r
1501 }\r
1502 //\r
1503 // Update SDMA Address register.\r
1504 //\r
85ad9a6e 1505 SdmaAddr = EMMC_SDMA_ROUND_UP ((UINT32)(UINTN)Trb->DataPhy, EMMC_SDMA_BOUNDARY);\r
48555339
FT
1506 Status = EmmcPeimHcRwMmio (\r
1507 Bar + EMMC_HC_SDMA_ADDR,\r
1508 FALSE,\r
1509 sizeof (UINT32),\r
1510 &SdmaAddr\r
1511 );\r
1512 if (EFI_ERROR (Status)) {\r
1513 goto Done;\r
1514 }\r
85ad9a6e 1515 Trb->DataPhy = (UINT32)(UINTN)SdmaAddr;\r
48555339
FT
1516 }\r
1517\r
1518 if ((Packet->EmmcCmdBlk->CommandType != EmmcCommandTypeAdtc) &&\r
1519 (Packet->EmmcCmdBlk->ResponseType != EmmcResponceTypeR1b) &&\r
1520 (Packet->EmmcCmdBlk->ResponseType != EmmcResponceTypeR5b)) {\r
1521 if ((IntStatus & BIT0) == BIT0) {\r
1522 Status = EFI_SUCCESS;\r
1523 goto Done;\r
1524 }\r
1525 }\r
1526\r
1527 if (Packet->EmmcCmdBlk->CommandIndex == EMMC_SEND_TUNING_BLOCK) {\r
e7e89b08
FT
1528 //\r
1529 // When performing tuning procedure (Execute Tuning is set to 1) through PIO mode,\r
1530 // wait Buffer Read Ready bit of Normal Interrupt Status Register to be 1.\r
1531 // Refer to SD Host Controller Simplified Specification 3.0 figure 2-29 for details.\r
1532 //\r
1533 if ((IntStatus & BIT5) == BIT5) {\r
1534 //\r
1535 // Clear Buffer Read Ready interrupt at first.\r
1536 //\r
1537 IntStatus = BIT5;\r
1538 EmmcPeimHcRwMmio (Bar + EMMC_HC_NOR_INT_STS, FALSE, sizeof (IntStatus), &IntStatus);\r
1539 //\r
1540 // Read data out from Buffer Port register\r
1541 //\r
1542 for (PioLength = 0; PioLength < Trb->DataLen; PioLength += 4) {\r
1543 EmmcPeimHcRwMmio (Bar + EMMC_HC_BUF_DAT_PORT, TRUE, 4, (UINT8*)Trb->Data + PioLength);\r
1544 }\r
1545 Status = EFI_SUCCESS;\r
1546 goto Done;\r
1547 }\r
48555339
FT
1548 }\r
1549\r
1550 Status = EFI_NOT_READY;\r
1551Done:\r
1552 //\r
1553 // Get response data when the cmd is executed successfully.\r
1554 //\r
1555 if (!EFI_ERROR (Status)) {\r
1556 if (Packet->EmmcCmdBlk->CommandType != EmmcCommandTypeBc) {\r
1557 for (Index = 0; Index < 4; Index++) {\r
1558 Status = EmmcPeimHcRwMmio (\r
1559 Bar + EMMC_HC_RESPONSE + Index * 4,\r
1560 TRUE,\r
1561 sizeof (UINT32),\r
1562 &Response[Index]\r
1563 );\r
1564 if (EFI_ERROR (Status)) {\r
1565 EmmcPeimHcLedOnOff (Bar, FALSE);\r
1566 return Status;\r
1567 }\r
1568 }\r
1569 CopyMem (Packet->EmmcStatusBlk, Response, sizeof (Response));\r
1570 }\r
1571 }\r
1572\r
1573 if (Status != EFI_NOT_READY) {\r
1574 EmmcPeimHcLedOnOff (Bar, FALSE);\r
1575 }\r
1576\r
1577 return Status;\r
1578}\r
1579\r
1580/**\r
1581 Wait for the TRB execution result.\r
1582\r
1583 @param[in] Bar The mmio base address of the slot to be accessed.\r
1584 @param[in] Trb The pointer to the EMMC_TRB instance.\r
1585\r
1586 @retval EFI_SUCCESS The TRB is executed successfully.\r
1587 @retval Others Some erros happen when executing this request.\r
1588\r
1589**/\r
1590EFI_STATUS\r
1591EmmcPeimWaitTrbResult (\r
1592 IN UINTN Bar,\r
1593 IN EMMC_TRB *Trb\r
1594 )\r
1595{\r
1596 EFI_STATUS Status;\r
1597 EMMC_COMMAND_PACKET *Packet;\r
1598 UINT64 Timeout;\r
1599 BOOLEAN InfiniteWait;\r
1600\r
1601 Packet = Trb->Packet;\r
1602 //\r
1603 // Wait Command Complete Interrupt Status bit in Normal Interrupt Status Register\r
1604 //\r
1605 Timeout = Packet->Timeout;\r
1606 if (Timeout == 0) {\r
1607 InfiniteWait = TRUE;\r
1608 } else {\r
1609 InfiniteWait = FALSE;\r
1610 }\r
1611\r
1612 while (InfiniteWait || (Timeout > 0)) {\r
1613 //\r
1614 // Check Trb execution result by reading Normal Interrupt Status register.\r
1615 //\r
1616 Status = EmmcPeimCheckTrbResult (Bar, Trb);\r
1617 if (Status != EFI_NOT_READY) {\r
1618 return Status;\r
1619 }\r
1620 //\r
1621 // Stall for 1 microsecond.\r
1622 //\r
1623 MicroSecondDelay (1);\r
1624\r
1625 Timeout--;\r
1626 }\r
1627\r
1628 return EFI_TIMEOUT;\r
1629}\r
1630\r
1631/**\r
1632 Sends EMMC command to an EMMC card that is attached to the EMMC controller.\r
1633\r
1634 If Packet is successfully sent to the EMMC card, then EFI_SUCCESS is returned.\r
1635\r
1636 If a device error occurs while sending the Packet, then EFI_DEVICE_ERROR is returned.\r
1637\r
1638 If Slot is not in a valid range for the EMMC controller, then EFI_INVALID_PARAMETER\r
1639 is returned.\r
1640\r
1641 If Packet defines a data command but both InDataBuffer and OutDataBuffer are NULL,\r
1642 EFI_INVALID_PARAMETER is returned.\r
1643\r
1644 @param[in] Slot The slot number of the Emmc card to send the command to.\r
1645 @param[in,out] Packet A pointer to the EMMC command data structure.\r
1646\r
1647 @retval EFI_SUCCESS The EMMC Command Packet was sent by the host.\r
1648 @retval EFI_DEVICE_ERROR A device error occurred while attempting to send the SD\r
1649 command Packet.\r
1650 @retval EFI_INVALID_PARAMETER Packet, Slot, or the contents of the Packet is invalid.\r
1651 @retval EFI_INVALID_PARAMETER Packet defines a data command but both InDataBuffer and\r
1652 OutDataBuffer are NULL.\r
1653 @retval EFI_NO_MEDIA SD Device not present in the Slot.\r
1654 @retval EFI_UNSUPPORTED The command described by the EMMC Command Packet is not\r
1655 supported by the host controller.\r
1656 @retval EFI_BAD_BUFFER_SIZE The InTransferLength or OutTransferLength exceeds the\r
1657 limit supported by EMMC card ( i.e. if the number of bytes\r
1658 exceed the Last LBA).\r
1659\r
1660**/\r
1661EFI_STATUS\r
1662EFIAPI\r
1663EmmcPeimExecCmd (\r
1664 IN EMMC_PEIM_HC_SLOT *Slot,\r
1665 IN OUT EMMC_COMMAND_PACKET *Packet\r
1666 )\r
1667{\r
1668 EFI_STATUS Status;\r
1669 EMMC_TRB *Trb;\r
1670\r
1671 if (Packet == NULL) {\r
1672 return EFI_INVALID_PARAMETER;\r
1673 }\r
1674\r
1675 if ((Packet->EmmcCmdBlk == NULL) || (Packet->EmmcStatusBlk == NULL)) {\r
1676 return EFI_INVALID_PARAMETER;\r
1677 }\r
1678\r
1679 if ((Packet->OutDataBuffer == NULL) && (Packet->OutTransferLength != 0)) {\r
1680 return EFI_INVALID_PARAMETER;\r
1681 }\r
1682\r
1683 if ((Packet->InDataBuffer == NULL) && (Packet->InTransferLength != 0)) {\r
1684 return EFI_INVALID_PARAMETER;\r
1685 }\r
1686\r
1687 Trb = EmmcPeimCreateTrb (Slot, Packet);\r
1688 if (Trb == NULL) {\r
1689 return EFI_OUT_OF_RESOURCES;\r
1690 }\r
1691\r
1692 Status = EmmcPeimWaitTrbEnv (Slot->EmmcHcBase, Trb);\r
1693 if (EFI_ERROR (Status)) {\r
1694 goto Done;\r
1695 }\r
1696\r
1697 Status = EmmcPeimExecTrb (Slot->EmmcHcBase, Trb);\r
1698 if (EFI_ERROR (Status)) {\r
1699 goto Done;\r
1700 }\r
1701\r
1702 Status = EmmcPeimWaitTrbResult (Slot->EmmcHcBase, Trb);\r
1703 if (EFI_ERROR (Status)) {\r
1704 goto Done;\r
1705 }\r
1706\r
1707Done:\r
1708 EmmcPeimFreeTrb (Trb);\r
1709\r
1710 return Status;\r
1711}\r
1712\r
1713/**\r
1714 Send command GO_IDLE_STATE (CMD0 with argument of 0x00000000) to the device to\r
1715 make it go to Idle State.\r
1716\r
1717 Refer to EMMC Electrical Standard Spec 5.1 Section 6.4 for details.\r
1718\r
1719 @param[in] Slot The slot number of the Emmc card to send the command to.\r
1720\r
1721 @retval EFI_SUCCESS The EMMC device is reset correctly.\r
1722 @retval Others The device reset fails.\r
1723\r
1724**/\r
1725EFI_STATUS\r
1726EmmcPeimReset (\r
1727 IN EMMC_PEIM_HC_SLOT *Slot\r
1728 )\r
1729{\r
1730 EMMC_COMMAND_BLOCK EmmcCmdBlk;\r
1731 EMMC_STATUS_BLOCK EmmcStatusBlk;\r
1732 EMMC_COMMAND_PACKET Packet;\r
1733 EFI_STATUS Status;\r
1734\r
1735 ZeroMem (&EmmcCmdBlk, sizeof (EmmcCmdBlk));\r
1736 ZeroMem (&EmmcStatusBlk, sizeof (EmmcStatusBlk));\r
1737 ZeroMem (&Packet, sizeof (Packet));\r
1738\r
1739 Packet.EmmcCmdBlk = &EmmcCmdBlk;\r
1740 Packet.EmmcStatusBlk = &EmmcStatusBlk;\r
1741 Packet.Timeout = EMMC_TIMEOUT;\r
1742\r
1743 EmmcCmdBlk.CommandIndex = EMMC_GO_IDLE_STATE;\r
1744 EmmcCmdBlk.CommandType = EmmcCommandTypeBc;\r
1745 EmmcCmdBlk.ResponseType = 0;\r
1746 EmmcCmdBlk.CommandArgument = 0;\r
1747\r
1748 Status = EmmcPeimExecCmd (Slot, &Packet);\r
1749\r
1750 return Status;\r
1751}\r
1752\r
1753/**\r
1754 Send command SEND_OP_COND to the EMMC device to get the data of the OCR register.\r
1755\r
1756 Refer to EMMC Electrical Standard Spec 5.1 Section 6.4 for details.\r
1757\r
1758 @param[in] Slot The slot number of the Emmc card to send the command to.\r
1759 @param[in, out] Argument On input, the argument of SEND_OP_COND is to send to the device.\r
1760 On output, the argument is the value of OCR register.\r
1761\r
1762 @retval EFI_SUCCESS The operation is done correctly.\r
1763 @retval Others The operation fails.\r
1764\r
1765**/\r
1766EFI_STATUS\r
1767EmmcPeimGetOcr (\r
1768 IN EMMC_PEIM_HC_SLOT *Slot,\r
1769 IN OUT UINT32 *Argument\r
1770 )\r
1771{\r
1772 EMMC_COMMAND_BLOCK EmmcCmdBlk;\r
1773 EMMC_STATUS_BLOCK EmmcStatusBlk;\r
1774 EMMC_COMMAND_PACKET Packet;\r
1775 EFI_STATUS Status;\r
1776\r
1777 ZeroMem (&EmmcCmdBlk, sizeof (EmmcCmdBlk));\r
1778 ZeroMem (&EmmcStatusBlk, sizeof (EmmcStatusBlk));\r
1779 ZeroMem (&Packet, sizeof (Packet));\r
1780\r
1781 Packet.EmmcCmdBlk = &EmmcCmdBlk;\r
1782 Packet.EmmcStatusBlk = &EmmcStatusBlk;\r
1783 Packet.Timeout = EMMC_TIMEOUT;\r
1784\r
1785 EmmcCmdBlk.CommandIndex = EMMC_SEND_OP_COND;\r
1786 EmmcCmdBlk.CommandType = EmmcCommandTypeBcr;\r
1787 EmmcCmdBlk.ResponseType = EmmcResponceTypeR3;\r
1788 EmmcCmdBlk.CommandArgument = *Argument;\r
1789\r
1790 Status = EmmcPeimExecCmd (Slot, &Packet);\r
1791 if (!EFI_ERROR (Status)) {\r
1792 //\r
1793 // For details, refer to SD Host Controller Simplified Spec 3.0 Table 2-12.\r
1794 //\r
1795 *Argument = EmmcStatusBlk.Resp0;\r
1796 }\r
1797\r
1798 return Status;\r
1799}\r
1800\r
1801/**\r
1802 Broadcast command ALL_SEND_CID to the bus to ask all the EMMC devices to send the\r
1803 data of their CID registers.\r
1804\r
1805 Refer to EMMC Electrical Standard Spec 5.1 Section 6.4 for details.\r
1806\r
1807 @param[in] Slot The slot number of the Emmc card to send the command to.\r
1808\r
1809 @retval EFI_SUCCESS The operation is done correctly.\r
1810 @retval Others The operation fails.\r
1811\r
1812**/\r
1813EFI_STATUS\r
1814EmmcPeimGetAllCid (\r
1815 IN EMMC_PEIM_HC_SLOT *Slot\r
1816 )\r
1817{\r
1818 EMMC_COMMAND_BLOCK EmmcCmdBlk;\r
1819 EMMC_STATUS_BLOCK EmmcStatusBlk;\r
1820 EMMC_COMMAND_PACKET Packet;\r
1821 EFI_STATUS Status;\r
1822\r
1823 ZeroMem (&EmmcCmdBlk, sizeof (EmmcCmdBlk));\r
1824 ZeroMem (&EmmcStatusBlk, sizeof (EmmcStatusBlk));\r
1825 ZeroMem (&Packet, sizeof (Packet));\r
1826\r
1827 Packet.EmmcCmdBlk = &EmmcCmdBlk;\r
1828 Packet.EmmcStatusBlk = &EmmcStatusBlk;\r
1829 Packet.Timeout = EMMC_TIMEOUT;\r
1830\r
1831 EmmcCmdBlk.CommandIndex = EMMC_ALL_SEND_CID;\r
1832 EmmcCmdBlk.CommandType = EmmcCommandTypeBcr;\r
1833 EmmcCmdBlk.ResponseType = EmmcResponceTypeR2;\r
1834 EmmcCmdBlk.CommandArgument = 0;\r
1835\r
1836 Status = EmmcPeimExecCmd (Slot, &Packet);\r
1837\r
1838 return Status;\r
1839}\r
1840\r
1841/**\r
1842 Send command SET_RELATIVE_ADDR to the EMMC device to assign a Relative device\r
1843 Address (RCA).\r
1844\r
1845 Refer to EMMC Electrical Standard Spec 5.1 Section 6.4 for details.\r
1846\r
1847 @param[in] Slot The slot number of the Emmc card to send the command to.\r
1848 @param[in] Rca The relative device address to be assigned.\r
1849\r
1850 @retval EFI_SUCCESS The operation is done correctly.\r
1851 @retval Others The operation fails.\r
1852\r
1853**/\r
1854EFI_STATUS\r
1855EmmcPeimSetRca (\r
1856 IN EMMC_PEIM_HC_SLOT *Slot,\r
1857 IN UINT32 Rca\r
1858 )\r
1859{\r
1860 EMMC_COMMAND_BLOCK EmmcCmdBlk;\r
1861 EMMC_STATUS_BLOCK EmmcStatusBlk;\r
1862 EMMC_COMMAND_PACKET Packet;\r
1863 EFI_STATUS Status;\r
1864\r
1865 ZeroMem (&EmmcCmdBlk, sizeof (EmmcCmdBlk));\r
1866 ZeroMem (&EmmcStatusBlk, sizeof (EmmcStatusBlk));\r
1867 ZeroMem (&Packet, sizeof (Packet));\r
1868\r
1869 Packet.EmmcCmdBlk = &EmmcCmdBlk;\r
1870 Packet.EmmcStatusBlk = &EmmcStatusBlk;\r
1871 Packet.Timeout = EMMC_TIMEOUT;\r
1872\r
1873 EmmcCmdBlk.CommandIndex = EMMC_SET_RELATIVE_ADDR;\r
1874 EmmcCmdBlk.CommandType = EmmcCommandTypeAc;\r
1875 EmmcCmdBlk.ResponseType = EmmcResponceTypeR1;\r
1876 EmmcCmdBlk.CommandArgument = Rca << 16;\r
1877\r
1878 Status = EmmcPeimExecCmd (Slot, &Packet);\r
1879\r
1880 return Status;\r
1881}\r
1882\r
1883/**\r
1884 Send command SEND_CSD to the EMMC device to get the data of the CSD register.\r
1885\r
1886 Refer to EMMC Electrical Standard Spec 5.1 Section 6.10.4 for details.\r
1887\r
1888 @param[in] Slot The slot number of the Emmc card to send the command to.\r
1889 @param[in] Rca The relative device address of selected device.\r
1890 @param[out] Csd The buffer to store the content of the CSD register.\r
1891 Note the caller should ignore the lowest byte of this\r
1892 buffer as the content of this byte is meaningless even\r
1893 if the operation succeeds.\r
1894\r
1895 @retval EFI_SUCCESS The operation is done correctly.\r
1896 @retval Others The operation fails.\r
1897\r
1898**/\r
1899EFI_STATUS\r
1900EmmcPeimGetCsd (\r
1901 IN EMMC_PEIM_HC_SLOT *Slot,\r
1902 IN UINT32 Rca,\r
1903 OUT EMMC_CSD *Csd\r
1904 )\r
1905{\r
1906 EMMC_COMMAND_BLOCK EmmcCmdBlk;\r
1907 EMMC_STATUS_BLOCK EmmcStatusBlk;\r
1908 EMMC_COMMAND_PACKET Packet;\r
1909 EFI_STATUS Status;\r
1910\r
1911 ZeroMem (&EmmcCmdBlk, sizeof (EmmcCmdBlk));\r
1912 ZeroMem (&EmmcStatusBlk, sizeof (EmmcStatusBlk));\r
1913 ZeroMem (&Packet, sizeof (Packet));\r
1914\r
1915 Packet.EmmcCmdBlk = &EmmcCmdBlk;\r
1916 Packet.EmmcStatusBlk = &EmmcStatusBlk;\r
1917 Packet.Timeout = EMMC_TIMEOUT;\r
1918\r
1919 EmmcCmdBlk.CommandIndex = EMMC_SEND_CSD;\r
1920 EmmcCmdBlk.CommandType = EmmcCommandTypeAc;\r
1921 EmmcCmdBlk.ResponseType = EmmcResponceTypeR2;\r
1922 EmmcCmdBlk.CommandArgument = Rca << 16;\r
1923\r
1924 Status = EmmcPeimExecCmd (Slot, &Packet);\r
1925 if (!EFI_ERROR (Status)) {\r
1926 //\r
1927 // For details, refer to SD Host Controller Simplified Spec 3.0 Table 2-12.\r
1928 //\r
1929 CopyMem (((UINT8*)Csd) + 1, &EmmcStatusBlk.Resp0, sizeof (EMMC_CSD) - 1);\r
1930 }\r
1931\r
1932 return Status;\r
1933}\r
1934\r
1935/**\r
1936 Send command SELECT_DESELECT_CARD to the EMMC device to select/deselect it.\r
1937\r
1938 Refer to EMMC Electrical Standard Spec 5.1 Section 6.10.4 for details.\r
1939\r
1940 @param[in] Slot The slot number of the Emmc card to send the command to.\r
1941 @param[in] Rca The relative device address of selected device.\r
1942\r
1943 @retval EFI_SUCCESS The operation is done correctly.\r
1944 @retval Others The operation fails.\r
1945\r
1946**/\r
1947EFI_STATUS\r
1948EmmcPeimSelect (\r
1949 IN EMMC_PEIM_HC_SLOT *Slot,\r
1950 IN UINT32 Rca\r
1951 )\r
1952{\r
1953 EMMC_COMMAND_BLOCK EmmcCmdBlk;\r
1954 EMMC_STATUS_BLOCK EmmcStatusBlk;\r
1955 EMMC_COMMAND_PACKET Packet;\r
1956 EFI_STATUS Status;\r
1957\r
1958 ZeroMem (&EmmcCmdBlk, sizeof (EmmcCmdBlk));\r
1959 ZeroMem (&EmmcStatusBlk, sizeof (EmmcStatusBlk));\r
1960 ZeroMem (&Packet, sizeof (Packet));\r
1961\r
1962 Packet.EmmcCmdBlk = &EmmcCmdBlk;\r
1963 Packet.EmmcStatusBlk = &EmmcStatusBlk;\r
1964 Packet.Timeout = EMMC_TIMEOUT;\r
1965\r
1966 EmmcCmdBlk.CommandIndex = EMMC_SELECT_DESELECT_CARD;\r
1967 EmmcCmdBlk.CommandType = EmmcCommandTypeAc;\r
1968 EmmcCmdBlk.ResponseType = EmmcResponceTypeR1;\r
1969 EmmcCmdBlk.CommandArgument = Rca << 16;\r
1970\r
1971 Status = EmmcPeimExecCmd (Slot, &Packet);\r
1972\r
1973 return Status;\r
1974}\r
1975\r
1976/**\r
1977 Send command SEND_EXT_CSD to the EMMC device to get the data of the EXT_CSD register.\r
1978\r
1979 Refer to EMMC Electrical Standard Spec 5.1 Section 6.10.4 for details.\r
1980\r
1981 @param[in] Slot The slot number of the Emmc card to send the command to.\r
1982 @param[out] ExtCsd The buffer to store the content of the EXT_CSD register.\r
1983\r
1984 @retval EFI_SUCCESS The operation is done correctly.\r
1985 @retval Others The operation fails.\r
1986\r
1987**/\r
1988EFI_STATUS\r
1989EmmcPeimGetExtCsd (\r
1990 IN EMMC_PEIM_HC_SLOT *Slot,\r
1991 OUT EMMC_EXT_CSD *ExtCsd\r
1992 )\r
1993{\r
1994 EMMC_COMMAND_BLOCK EmmcCmdBlk;\r
1995 EMMC_STATUS_BLOCK EmmcStatusBlk;\r
1996 EMMC_COMMAND_PACKET Packet;\r
1997 EFI_STATUS Status;\r
1998\r
1999 ZeroMem (&EmmcCmdBlk, sizeof (EmmcCmdBlk));\r
2000 ZeroMem (&EmmcStatusBlk, sizeof (EmmcStatusBlk));\r
2001 ZeroMem (&Packet, sizeof (Packet));\r
2002\r
2003 Packet.EmmcCmdBlk = &EmmcCmdBlk;\r
2004 Packet.EmmcStatusBlk = &EmmcStatusBlk;\r
2005 Packet.Timeout = EMMC_TIMEOUT;\r
2006\r
2007 EmmcCmdBlk.CommandIndex = EMMC_SEND_EXT_CSD;\r
2008 EmmcCmdBlk.CommandType = EmmcCommandTypeAdtc;\r
2009 EmmcCmdBlk.ResponseType = EmmcResponceTypeR1;\r
2010 EmmcCmdBlk.CommandArgument = 0x00000000;\r
2011\r
2012 Packet.InDataBuffer = ExtCsd;\r
2013 Packet.InTransferLength = sizeof (EMMC_EXT_CSD);\r
2014\r
2015 Status = EmmcPeimExecCmd (Slot, &Packet);\r
2016 return Status;\r
2017}\r
2018\r
2019/**\r
2020 Send command SWITCH to the EMMC device to switch the mode of operation of the\r
2021 selected Device or modifies the EXT_CSD registers.\r
2022\r
2023 Refer to EMMC Electrical Standard Spec 5.1 Section 6.10.4 for details.\r
2024\r
2025 @param[in] Slot The slot number of the Emmc card to send the command to.\r
2026 @param[in] Access The access mode of SWTICH command.\r
2027 @param[in] Index The offset of the field to be access.\r
2028 @param[in] Value The value to be set to the specified field of EXT_CSD register.\r
2029 @param[in] CmdSet The value of CmdSet field of EXT_CSD register.\r
2030\r
2031 @retval EFI_SUCCESS The operation is done correctly.\r
2032 @retval Others The operation fails.\r
2033\r
2034**/\r
2035EFI_STATUS\r
2036EmmcPeimSwitch (\r
2037 IN EMMC_PEIM_HC_SLOT *Slot,\r
2038 IN UINT8 Access,\r
2039 IN UINT8 Index,\r
2040 IN UINT8 Value,\r
2041 IN UINT8 CmdSet\r
2042 )\r
2043{\r
2044 EMMC_COMMAND_BLOCK EmmcCmdBlk;\r
2045 EMMC_STATUS_BLOCK EmmcStatusBlk;\r
2046 EMMC_COMMAND_PACKET Packet;\r
2047 EFI_STATUS Status;\r
2048\r
2049 ZeroMem (&EmmcCmdBlk, sizeof (EmmcCmdBlk));\r
2050 ZeroMem (&EmmcStatusBlk, sizeof (EmmcStatusBlk));\r
2051 ZeroMem (&Packet, sizeof (Packet));\r
2052\r
2053 Packet.EmmcCmdBlk = &EmmcCmdBlk;\r
2054 Packet.EmmcStatusBlk = &EmmcStatusBlk;\r
2055 Packet.Timeout = EMMC_TIMEOUT;\r
2056\r
2057 EmmcCmdBlk.CommandIndex = EMMC_SWITCH;\r
2058 EmmcCmdBlk.CommandType = EmmcCommandTypeAc;\r
2059 EmmcCmdBlk.ResponseType = EmmcResponceTypeR1b;\r
2060 EmmcCmdBlk.CommandArgument = (Access << 24) | (Index << 16) | (Value << 8) | CmdSet;\r
2061\r
2062 Status = EmmcPeimExecCmd (Slot, &Packet);\r
2063\r
2064 return Status;\r
2065}\r
2066\r
2067/**\r
2068 Send command SEND_STATUS to the addressed EMMC device to get its status register.\r
2069\r
2070 Refer to EMMC Electrical Standard Spec 5.1 Section 6.10.4 for details.\r
2071\r
2072 @param[in] Slot The slot number of the Emmc card to send the command to.\r
2073 @param[in] Rca The relative device address of addressed device.\r
2074 @param[out] DevStatus The returned device status.\r
2075\r
2076 @retval EFI_SUCCESS The operation is done correctly.\r
2077 @retval Others The operation fails.\r
2078\r
2079**/\r
2080EFI_STATUS\r
2081EmmcPeimSendStatus (\r
2082 IN EMMC_PEIM_HC_SLOT *Slot,\r
2083 IN UINT32 Rca,\r
2084 OUT UINT32 *DevStatus\r
2085 )\r
2086{\r
2087 EMMC_COMMAND_BLOCK EmmcCmdBlk;\r
2088 EMMC_STATUS_BLOCK EmmcStatusBlk;\r
2089 EMMC_COMMAND_PACKET Packet;\r
2090 EFI_STATUS Status;\r
2091\r
2092 ZeroMem (&EmmcCmdBlk, sizeof (EmmcCmdBlk));\r
2093 ZeroMem (&EmmcStatusBlk, sizeof (EmmcStatusBlk));\r
2094 ZeroMem (&Packet, sizeof (Packet));\r
2095\r
2096 Packet.EmmcCmdBlk = &EmmcCmdBlk;\r
2097 Packet.EmmcStatusBlk = &EmmcStatusBlk;\r
2098 Packet.Timeout = EMMC_TIMEOUT;\r
2099\r
2100 EmmcCmdBlk.CommandIndex = EMMC_SEND_STATUS;\r
2101 EmmcCmdBlk.CommandType = EmmcCommandTypeAc;\r
2102 EmmcCmdBlk.ResponseType = EmmcResponceTypeR1;\r
2103 EmmcCmdBlk.CommandArgument = Rca << 16;\r
2104\r
2105 Status = EmmcPeimExecCmd (Slot, &Packet);\r
2106 if (!EFI_ERROR (Status)) {\r
2107 *DevStatus = EmmcStatusBlk.Resp0;\r
2108 }\r
2109\r
2110 return Status;\r
2111}\r
2112\r
2113/**\r
2114 Send command SET_BLOCK_COUNT to the addressed EMMC device to set the number of\r
2115 blocks for the following block read/write cmd.\r
2116\r
2117 Refer to EMMC Electrical Standard Spec 5.1 Section 6.10.4 for details.\r
2118\r
2119 @param[in] Slot The slot number of the Emmc card to send the command to.\r
2120 @param[in] BlockCount The number of the logical block to access.\r
2121\r
2122 @retval EFI_SUCCESS The operation is done correctly.\r
2123 @retval Others The operation fails.\r
2124\r
2125**/\r
2126EFI_STATUS\r
2127EmmcPeimSetBlkCount (\r
2128 IN EMMC_PEIM_HC_SLOT *Slot,\r
2129 IN UINT16 BlockCount\r
2130 )\r
2131{\r
2132 EMMC_COMMAND_BLOCK EmmcCmdBlk;\r
2133 EMMC_STATUS_BLOCK EmmcStatusBlk;\r
2134 EMMC_COMMAND_PACKET Packet;\r
2135 EFI_STATUS Status;\r
2136\r
2137 ZeroMem (&EmmcCmdBlk, sizeof (EmmcCmdBlk));\r
2138 ZeroMem (&EmmcStatusBlk, sizeof (EmmcStatusBlk));\r
2139 ZeroMem (&Packet, sizeof (Packet));\r
2140\r
2141 Packet.EmmcCmdBlk = &EmmcCmdBlk;\r
2142 Packet.EmmcStatusBlk = &EmmcStatusBlk;\r
2143 Packet.Timeout = EMMC_TIMEOUT;\r
2144\r
2145 EmmcCmdBlk.CommandIndex = EMMC_SET_BLOCK_COUNT;\r
2146 EmmcCmdBlk.CommandType = EmmcCommandTypeAc;\r
2147 EmmcCmdBlk.ResponseType = EmmcResponceTypeR1;\r
2148 EmmcCmdBlk.CommandArgument = BlockCount;\r
2149\r
2150 Status = EmmcPeimExecCmd (Slot, &Packet);\r
2151\r
2152 return Status;\r
2153}\r
2154\r
2155/**\r
2156 Send command READ_MULTIPLE_BLOCK/WRITE_MULTIPLE_BLOCK to the addressed EMMC device\r
2157 to read/write the specified number of blocks.\r
2158\r
2159 Refer to EMMC Electrical Standard Spec 5.1 Section 6.10.4 for details.\r
2160\r
2161 @param[in] Slot The slot number of the Emmc card to send the command to.\r
2162 @param[in] Lba The logical block address of starting access.\r
2163 @param[in] BlockSize The block size of specified EMMC device partition.\r
2164 @param[in] Buffer The pointer to the transfer buffer.\r
2165 @param[in] BufferSize The size of transfer buffer.\r
2166 @param[in] IsRead Boolean to show the operation direction.\r
2167\r
2168 @retval EFI_SUCCESS The operation is done correctly.\r
2169 @retval Others The operation fails.\r
2170\r
2171**/\r
2172EFI_STATUS\r
2173EmmcPeimRwMultiBlocks (\r
2174 IN EMMC_PEIM_HC_SLOT *Slot,\r
2175 IN EFI_LBA Lba,\r
2176 IN UINT32 BlockSize,\r
2177 IN VOID *Buffer,\r
2178 IN UINTN BufferSize,\r
2179 IN BOOLEAN IsRead\r
2180 )\r
2181{\r
2182 EMMC_COMMAND_BLOCK EmmcCmdBlk;\r
2183 EMMC_STATUS_BLOCK EmmcStatusBlk;\r
2184 EMMC_COMMAND_PACKET Packet;\r
2185 EFI_STATUS Status;\r
2186\r
2187 ZeroMem (&EmmcCmdBlk, sizeof (EmmcCmdBlk));\r
2188 ZeroMem (&EmmcStatusBlk, sizeof (EmmcStatusBlk));\r
2189 ZeroMem (&Packet, sizeof (Packet));\r
2190\r
2191 Packet.EmmcCmdBlk = &EmmcCmdBlk;\r
2192 Packet.EmmcStatusBlk = &EmmcStatusBlk;\r
2193 //\r
2194 // Calculate timeout value through the below formula.\r
2195 // Timeout = (transfer size) / (2MB/s).\r
2196 // Taking 2MB/s as divisor is because it's nearest to the eMMC lowest\r
2197 // transfer speed (2.4MB/s).\r
2198 // Refer to eMMC 5.0 spec section 6.9.1 for details.\r
2199 //\r
2200 Packet.Timeout = (BufferSize / (2 * 1024 * 1024) + 1) * 1000 * 1000;;\r
2201\r
2202 if (IsRead) {\r
2203 Packet.InDataBuffer = Buffer;\r
2204 Packet.InTransferLength = (UINT32)BufferSize;\r
2205\r
2206 EmmcCmdBlk.CommandIndex = EMMC_READ_MULTIPLE_BLOCK;\r
2207 EmmcCmdBlk.CommandType = EmmcCommandTypeAdtc;\r
2208 EmmcCmdBlk.ResponseType = EmmcResponceTypeR1;\r
2209 } else {\r
2210 Packet.OutDataBuffer = Buffer;\r
2211 Packet.OutTransferLength = (UINT32)BufferSize;\r
2212\r
2213 EmmcCmdBlk.CommandIndex = EMMC_WRITE_MULTIPLE_BLOCK;\r
2214 EmmcCmdBlk.CommandType = EmmcCommandTypeAdtc;\r
2215 EmmcCmdBlk.ResponseType = EmmcResponceTypeR1;\r
2216 }\r
2217\r
2218 if (Slot->SectorAddressing) {\r
2219 EmmcCmdBlk.CommandArgument = (UINT32)Lba;\r
2220 } else {\r
2221 EmmcCmdBlk.CommandArgument = (UINT32)MultU64x32 (Lba, BlockSize);\r
2222 }\r
2223\r
2224 Status = EmmcPeimExecCmd (Slot, &Packet);\r
2225\r
2226 return Status;\r
2227}\r
2228\r
2229/**\r
2230 Send command SEND_TUNING_BLOCK to the EMMC device for HS200 optimal sampling point\r
2231 detection.\r
2232\r
2233 It may be sent up to 40 times until the host finishes the tuning procedure.\r
2234\r
2235 Refer to EMMC Electrical Standard Spec 5.1 Section 6.6.8 for details.\r
2236\r
2237 @param[in] Slot The slot number of the Emmc card to send the command to.\r
2238 @param[in] BusWidth The bus width to work.\r
2239\r
2240 @retval EFI_SUCCESS The operation is done correctly.\r
2241 @retval Others The operation fails.\r
2242\r
2243**/\r
2244EFI_STATUS\r
2245EmmcPeimSendTuningBlk (\r
2246 IN EMMC_PEIM_HC_SLOT *Slot,\r
2247 IN UINT8 BusWidth\r
2248 )\r
2249{\r
2250 EMMC_COMMAND_BLOCK EmmcCmdBlk;\r
2251 EMMC_STATUS_BLOCK EmmcStatusBlk;\r
2252 EMMC_COMMAND_PACKET Packet;\r
2253 EFI_STATUS Status;\r
2254 UINT8 TuningBlock[128];\r
2255\r
2256 ZeroMem (&EmmcCmdBlk, sizeof (EmmcCmdBlk));\r
2257 ZeroMem (&EmmcStatusBlk, sizeof (EmmcStatusBlk));\r
2258 ZeroMem (&Packet, sizeof (Packet));\r
2259\r
2260 Packet.EmmcCmdBlk = &EmmcCmdBlk;\r
2261 Packet.EmmcStatusBlk = &EmmcStatusBlk;\r
2262 Packet.Timeout = EMMC_TIMEOUT;\r
2263\r
2264 EmmcCmdBlk.CommandIndex = EMMC_SEND_TUNING_BLOCK;\r
2265 EmmcCmdBlk.CommandType = EmmcCommandTypeAdtc;\r
2266 EmmcCmdBlk.ResponseType = EmmcResponceTypeR1;\r
2267 EmmcCmdBlk.CommandArgument = 0;\r
2268\r
2269 Packet.InDataBuffer = TuningBlock;\r
2270 if (BusWidth == 8) {\r
2271 Packet.InTransferLength = sizeof (TuningBlock);\r
2272 } else {\r
2273 Packet.InTransferLength = 64;\r
2274 }\r
2275\r
2276 Status = EmmcPeimExecCmd (Slot, &Packet);\r
2277\r
2278 return Status;\r
2279}\r
2280\r
2281/**\r
2282 Tunning the clock to get HS200 optimal sampling point.\r
2283\r
2284 Command SEND_TUNING_BLOCK may be sent up to 40 times until the host finishes the\r
2285 tuning procedure.\r
2286\r
2287 Refer to EMMC Electrical Standard Spec 5.1 Section 6.6.8 and SD Host Controller\r
2288 Simplified Spec 3.0 section Figure 2-29 for details.\r
2289\r
2290 @param[in] Slot The slot number of the Emmc card to send the command to.\r
2291 @param[in] BusWidth The bus width to work.\r
2292\r
2293 @retval EFI_SUCCESS The operation is done correctly.\r
2294 @retval Others The operation fails.\r
2295\r
2296**/\r
2297EFI_STATUS\r
2298EmmcPeimTuningClkForHs200 (\r
2299 IN EMMC_PEIM_HC_SLOT *Slot,\r
2300 IN UINT8 BusWidth\r
2301 )\r
2302{\r
2303 EFI_STATUS Status;\r
2304 UINT8 HostCtrl2;\r
2305 UINT8 Retry;\r
2306\r
2307 //\r
2308 // Notify the host that the sampling clock tuning procedure starts.\r
2309 //\r
2310 HostCtrl2 = BIT6;\r
2311 Status = EmmcPeimHcOrMmio (Slot->EmmcHcBase + EMMC_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
2312 if (EFI_ERROR (Status)) {\r
2313 return Status;\r
2314 }\r
2315 //\r
2316 // Ask the device to send a sequence of tuning blocks till the tuning procedure is done.\r
2317 //\r
2318 Retry = 0;\r
2319 do {\r
2320 Status = EmmcPeimSendTuningBlk (Slot, BusWidth);\r
2321 if (EFI_ERROR (Status)) {\r
2322 return Status;\r
2323 }\r
2324\r
2325 Status = EmmcPeimHcRwMmio (Slot->EmmcHcBase + EMMC_HC_HOST_CTRL2, TRUE, sizeof (HostCtrl2), &HostCtrl2);\r
2326 if (EFI_ERROR (Status)) {\r
2327 return Status;\r
2328 }\r
2329\r
8c983d3e 2330 if ((HostCtrl2 & (BIT6 | BIT7)) == 0) {\r
48555339
FT
2331 break;\r
2332 }\r
8c983d3e
FT
2333\r
2334 if ((HostCtrl2 & (BIT6 | BIT7)) == BIT7) {\r
2335 return EFI_SUCCESS;\r
2336 }\r
48555339
FT
2337 } while (++Retry < 40);\r
2338\r
8c983d3e
FT
2339 DEBUG ((EFI_D_ERROR, "EmmcPeimTuningClkForHs200: Send tuning block fails at %d times with HostCtrl2 %02x\n", Retry, HostCtrl2));\r
2340 //\r
2341 // Abort the tuning procedure and reset the tuning circuit.\r
2342 //\r
2343 HostCtrl2 = (UINT8)~(BIT6 | BIT7);\r
2344 Status = EmmcPeimHcAndMmio (Slot->EmmcHcBase + EMMC_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
2345 if (EFI_ERROR (Status)) {\r
2346 return Status;\r
48555339 2347 }\r
8c983d3e 2348 return EFI_DEVICE_ERROR;\r
48555339
FT
2349}\r
2350\r
2351/**\r
2352 Switch the bus width to specified width.\r
2353\r
2354 Refer to EMMC Electrical Standard Spec 5.1 Section 6.6.9 and SD Host Controller\r
2355 Simplified Spec 3.0 section Figure 3-7 for details.\r
2356\r
2357 @param[in] Slot The slot number of the Emmc card to send the command to.\r
2358 @param[in] Rca The relative device address to be assigned.\r
2359 @param[in] IsDdr If TRUE, use dual data rate data simpling method. Otherwise\r
2360 use single data rate data simpling method.\r
2361 @param[in] BusWidth The bus width to be set, it could be 4 or 8.\r
2362\r
2363 @retval EFI_SUCCESS The operation is done correctly.\r
2364 @retval Others The operation fails.\r
2365\r
2366**/\r
2367EFI_STATUS\r
2368EmmcPeimSwitchBusWidth (\r
2369 IN EMMC_PEIM_HC_SLOT *Slot,\r
2370 IN UINT32 Rca,\r
2371 IN BOOLEAN IsDdr,\r
2372 IN UINT8 BusWidth\r
2373 )\r
2374{\r
2375 EFI_STATUS Status;\r
2376 UINT8 Access;\r
2377 UINT8 Index;\r
2378 UINT8 Value;\r
2379 UINT8 CmdSet;\r
2380 UINT32 DevStatus;\r
2381\r
2382 //\r
2383 // Write Byte, the Value field is written into the byte pointed by Index.\r
2384 //\r
2385 Access = 0x03;\r
2386 Index = OFFSET_OF (EMMC_EXT_CSD, BusWidth);\r
2387 if (BusWidth == 4) {\r
2388 Value = 1;\r
2389 } else if (BusWidth == 8) {\r
2390 Value = 2;\r
2391 } else {\r
2392 return EFI_INVALID_PARAMETER;\r
2393 }\r
2394\r
2395 if (IsDdr) {\r
2396 Value += 4;\r
2397 }\r
2398\r
2399 CmdSet = 0;\r
2400 Status = EmmcPeimSwitch (Slot, Access, Index, Value, CmdSet);\r
2401 if (EFI_ERROR (Status)) {\r
2402 return Status;\r
2403 }\r
2404\r
2405 Status = EmmcPeimSendStatus (Slot, Rca, &DevStatus);\r
2406 if (EFI_ERROR (Status)) {\r
2407 return Status;\r
2408 }\r
2409 //\r
2410 // Check the switch operation is really successful or not.\r
2411 //\r
2412 if ((DevStatus & BIT7) != 0) {\r
2413 return EFI_DEVICE_ERROR;\r
2414 }\r
2415\r
2416 Status = EmmcPeimHcSetBusWidth (Slot->EmmcHcBase, BusWidth);\r
2417\r
2418 return Status;\r
2419}\r
2420\r
2421/**\r
2422 Switch the clock frequency to the specified value.\r
2423\r
2424 Refer to EMMC Electrical Standard Spec 5.1 Section 6.6 and SD Host Controller\r
2425 Simplified Spec 3.0 section Figure 3-3 for details.\r
2426\r
2427 @param[in] Slot The slot number of the Emmc card to send the command to.\r
2428 @param[in] Rca The relative device address to be assigned.\r
2429 @param[in] HsTiming The value to be written to HS_TIMING field of EXT_CSD register.\r
2430 @param[in] ClockFreq The max clock frequency to be set, the unit is MHz.\r
2431\r
2432 @retval EFI_SUCCESS The operation is done correctly.\r
2433 @retval Others The operation fails.\r
2434\r
2435**/\r
2436EFI_STATUS\r
2437EmmcPeimSwitchClockFreq (\r
2438 IN EMMC_PEIM_HC_SLOT *Slot,\r
2439 IN UINT32 Rca,\r
2440 IN UINT8 HsTiming,\r
2441 IN UINT32 ClockFreq\r
2442 )\r
2443{\r
2444 EFI_STATUS Status;\r
2445 UINT8 Access;\r
2446 UINT8 Index;\r
2447 UINT8 Value;\r
2448 UINT8 CmdSet;\r
2449 UINT32 DevStatus;\r
2450\r
2451 //\r
2452 // Write Byte, the Value field is written into the byte pointed by Index.\r
2453 //\r
2454 Access = 0x03;\r
2455 Index = OFFSET_OF (EMMC_EXT_CSD, HsTiming);\r
2456 Value = HsTiming;\r
2457 CmdSet = 0;\r
2458\r
2459 Status = EmmcPeimSwitch (Slot, Access, Index, Value, CmdSet);\r
2460 if (EFI_ERROR (Status)) {\r
2461 return Status;\r
2462 }\r
2463\r
2464 Status = EmmcPeimSendStatus (Slot, Rca, &DevStatus);\r
2465 if (EFI_ERROR (Status)) {\r
2466 return Status;\r
2467 }\r
2468 //\r
2469 // Check the switch operation is really successful or not.\r
2470 //\r
2471 if ((DevStatus & BIT7) != 0) {\r
2472 return EFI_DEVICE_ERROR;\r
2473 }\r
2474 //\r
2475 // Convert the clock freq unit from MHz to KHz.\r
2476 //\r
2477 Status = EmmcPeimHcClockSupply (Slot->EmmcHcBase, ClockFreq * 1000);\r
2478\r
2479 return Status;\r
2480}\r
2481\r
2482/**\r
2483 Switch to the High Speed timing according to request.\r
2484\r
2485 Refer to EMMC Electrical Standard Spec 5.1 Section 6.6.8 and SD Host Controller\r
2486 Simplified Spec 3.0 section Figure 2-29 for details.\r
2487\r
2488 @param[in] Slot The slot number of the Emmc card to send the command to.\r
2489 @param[in] Rca The relative device address to be assigned.\r
2490 @param[in] ClockFreq The max clock frequency to be set.\r
2491 @param[in] IsDdr If TRUE, use dual data rate data simpling method. Otherwise\r
2492 use single data rate data simpling method.\r
2493 @param[in] BusWidth The bus width to be set, it could be 4 or 8.\r
2494\r
2495 @retval EFI_SUCCESS The operation is done correctly.\r
2496 @retval Others The operation fails.\r
2497\r
2498**/\r
2499EFI_STATUS\r
2500EmmcPeimSwitchToHighSpeed (\r
2501 IN EMMC_PEIM_HC_SLOT *Slot,\r
2502 IN UINT32 Rca,\r
2503 IN UINT32 ClockFreq,\r
2504 IN BOOLEAN IsDdr,\r
2505 IN UINT8 BusWidth\r
2506 )\r
2507{\r
2508 EFI_STATUS Status;\r
2509 UINT8 HsTiming;\r
2510 UINT8 HostCtrl1;\r
2511 UINT8 HostCtrl2;\r
2512\r
2513 Status = EmmcPeimSwitchBusWidth (Slot, Rca, IsDdr, BusWidth);\r
2514 if (EFI_ERROR (Status)) {\r
2515 return Status;\r
2516 }\r
2517 //\r
2518 // Set to Hight Speed timing\r
2519 //\r
2520 HostCtrl1 = BIT2;\r
2521 Status = EmmcPeimHcOrMmio (Slot->EmmcHcBase + EMMC_HC_HOST_CTRL1, sizeof (HostCtrl1), &HostCtrl1);\r
2522 if (EFI_ERROR (Status)) {\r
2523 return Status;\r
2524 }\r
2525\r
2526 HostCtrl2 = (UINT8)~0x7;\r
2527 Status = EmmcPeimHcAndMmio (Slot->EmmcHcBase + EMMC_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
2528 if (EFI_ERROR (Status)) {\r
2529 return Status;\r
2530 }\r
2531 if (IsDdr) {\r
2532 HostCtrl2 = BIT2;\r
2533 } else if (ClockFreq == 52) {\r
2534 HostCtrl2 = BIT0;\r
2535 } else {\r
2536 HostCtrl2 = 0;\r
2537 }\r
2538 Status = EmmcPeimHcOrMmio (Slot->EmmcHcBase + EMMC_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
2539 if (EFI_ERROR (Status)) {\r
2540 return Status;\r
2541 }\r
2542\r
2543 HsTiming = 1;\r
2544 Status = EmmcPeimSwitchClockFreq (Slot, Rca, HsTiming, ClockFreq);\r
48555339
FT
2545\r
2546 return Status;\r
2547}\r
2548\r
2549/**\r
2550 Switch to the HS200 timing according to request.\r
2551\r
2552 Refer to EMMC Electrical Standard Spec 5.1 Section 6.6.8 and SD Host Controller\r
2553 Simplified Spec 3.0 section Figure 2-29 for details.\r
2554\r
2555 @param[in] Slot The slot number of the Emmc card to send the command to.\r
2556 @param[in] Rca The relative device address to be assigned.\r
2557 @param[in] ClockFreq The max clock frequency to be set.\r
2558 @param[in] BusWidth The bus width to be set, it could be 4 or 8.\r
2559\r
2560 @retval EFI_SUCCESS The operation is done correctly.\r
2561 @retval Others The operation fails.\r
2562\r
2563**/\r
2564EFI_STATUS\r
2565EmmcPeimSwitchToHS200 (\r
2566 IN EMMC_PEIM_HC_SLOT *Slot,\r
2567 IN UINT32 Rca,\r
2568 IN UINT32 ClockFreq,\r
2569 IN UINT8 BusWidth\r
2570 )\r
2571{\r
2572 EFI_STATUS Status;\r
2573 UINT8 HsTiming;\r
2574 UINT8 HostCtrl2;\r
2575 UINT16 ClockCtrl;\r
2576\r
2577 if ((BusWidth != 4) && (BusWidth != 8)) {\r
2578 return EFI_INVALID_PARAMETER;\r
2579 }\r
2580\r
2581 Status = EmmcPeimSwitchBusWidth (Slot, Rca, FALSE, BusWidth);\r
2582 if (EFI_ERROR (Status)) {\r
2583 return Status;\r
2584 }\r
2585 //\r
2586 // Set to HS200/SDR104 timing\r
2587 //\r
2588 //\r
2589 // Stop bus clock at first\r
2590 //\r
2591 Status = EmmcPeimHcStopClock (Slot->EmmcHcBase);\r
2592 if (EFI_ERROR (Status)) {\r
2593 return Status;\r
2594 }\r
2595\r
2596 HostCtrl2 = (UINT8)~0x7;\r
2597 Status = EmmcPeimHcAndMmio (Slot->EmmcHcBase + EMMC_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
2598 if (EFI_ERROR (Status)) {\r
2599 return Status;\r
2600 }\r
2601 HostCtrl2 = BIT0 | BIT1;\r
2602 Status = EmmcPeimHcOrMmio (Slot->EmmcHcBase + EMMC_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
2603 if (EFI_ERROR (Status)) {\r
2604 return Status;\r
2605 }\r
2606\r
2607 //\r
2608 // Wait Internal Clock Stable in the Clock Control register to be 1 before set SD Clock Enable bit\r
2609 //\r
2610 Status = EmmcPeimHcWaitMmioSet (\r
2611 Slot->EmmcHcBase + EMMC_HC_CLOCK_CTRL,\r
2612 sizeof (ClockCtrl),\r
2613 BIT1,\r
2614 BIT1,\r
2615 EMMC_TIMEOUT\r
2616 );\r
2617 if (EFI_ERROR (Status)) {\r
2618 return Status;\r
2619 }\r
2620 //\r
2621 // Set SD Clock Enable in the Clock Control register to 1\r
2622 //\r
2623 ClockCtrl = BIT2;\r
2624 Status = EmmcPeimHcOrMmio (Slot->EmmcHcBase + EMMC_HC_CLOCK_CTRL, sizeof (ClockCtrl), &ClockCtrl);\r
2625\r
2626 HsTiming = 2;\r
2627 Status = EmmcPeimSwitchClockFreq (Slot, Rca, HsTiming, ClockFreq);\r
2628 if (EFI_ERROR (Status)) {\r
2629 return Status;\r
2630 }\r
2631\r
2632 Status = EmmcPeimTuningClkForHs200 (Slot, BusWidth);\r
2633\r
2634 return Status;\r
2635}\r
2636\r
2637/**\r
2638 Switch to the HS400 timing according to request.\r
2639\r
2640 Refer to EMMC Electrical Standard Spec 5.1 Section 6.6.8 and SD Host Controller\r
2641 Simplified Spec 3.0 section Figure 2-29 for details.\r
2642\r
2643 @param[in] Slot The slot number of the Emmc card to send the command to.\r
2644 @param[in] Rca The relative device address to be assigned.\r
2645 @param[in] ClockFreq The max clock frequency to be set.\r
2646\r
2647 @retval EFI_SUCCESS The operation is done correctly.\r
2648 @retval Others The operation fails.\r
2649\r
2650**/\r
2651EFI_STATUS\r
2652EmmcPeimSwitchToHS400 (\r
2653 IN EMMC_PEIM_HC_SLOT *Slot,\r
2654 IN UINT32 Rca,\r
2655 IN UINT32 ClockFreq\r
2656 )\r
2657{\r
2658 EFI_STATUS Status;\r
2659 UINT8 HsTiming;\r
2660 UINT8 HostCtrl2;\r
2661\r
2662 Status = EmmcPeimSwitchToHS200 (Slot, Rca, ClockFreq, 8);\r
2663 if (EFI_ERROR (Status)) {\r
2664 return Status;\r
2665 }\r
2666 //\r
2667 // Set to Hight Speed timing and set the clock frequency to a value less than 52MHz.\r
2668 //\r
2669 HsTiming = 1;\r
2670 Status = EmmcPeimSwitchClockFreq (Slot, Rca, HsTiming, 52);\r
2671 if (EFI_ERROR (Status)) {\r
2672 return Status;\r
2673 }\r
2674 //\r
2675 // HS400 mode must use 8 data lines.\r
2676 //\r
2677 Status = EmmcPeimSwitchBusWidth (Slot, Rca, TRUE, 8);\r
2678 if (EFI_ERROR (Status)) {\r
2679 return Status;\r
2680 }\r
2681 //\r
2682 // Set to HS400 timing\r
2683 //\r
2684 HostCtrl2 = (UINT8)~0x7;\r
2685 Status = EmmcPeimHcAndMmio (Slot->EmmcHcBase + EMMC_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
2686 if (EFI_ERROR (Status)) {\r
2687 return Status;\r
2688 }\r
2689 HostCtrl2 = BIT0 | BIT2;\r
2690 Status = EmmcPeimHcOrMmio (Slot->EmmcHcBase + EMMC_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
2691 if (EFI_ERROR (Status)) {\r
2692 return Status;\r
2693 }\r
2694\r
2695 HsTiming = 3;\r
2696 Status = EmmcPeimSwitchClockFreq (Slot, Rca, HsTiming, ClockFreq);\r
2697\r
2698 return Status;\r
2699}\r
2700\r
2701/**\r
2702 Switch the high speed timing according to request.\r
2703\r
2704 Refer to EMMC Electrical Standard Spec 5.1 Section 6.6.8 and SD Host Controller\r
2705 Simplified Spec 3.0 section Figure 2-29 for details.\r
2706\r
2707 @param[in] Slot The slot number of the Emmc card to send the command to.\r
2708 @param[in] Rca The relative device address to be assigned.\r
2709\r
2710 @retval EFI_SUCCESS The operation is done correctly.\r
2711 @retval Others The operation fails.\r
2712\r
2713**/\r
2714EFI_STATUS\r
2715EmmcPeimSetBusMode (\r
2716 IN EMMC_PEIM_HC_SLOT *Slot,\r
2717 IN UINT32 Rca\r
2718 )\r
2719{\r
2720 EFI_STATUS Status;\r
2721 EMMC_HC_SLOT_CAP Capability;\r
2722 UINT8 HsTiming;\r
2723 BOOLEAN IsDdr;\r
2724 UINT32 ClockFreq;\r
2725 UINT8 BusWidth;\r
2726\r
2727 Status = EmmcPeimGetCsd (Slot, Rca, &Slot->Csd);\r
2728 if (EFI_ERROR (Status)) {\r
2729 DEBUG ((EFI_D_ERROR, "EmmcPeimSetBusMode: EmmcPeimGetCsd fails with %r\n", Status));\r
2730 return Status;\r
2731 }\r
2732\r
2733 if ((Slot->Csd.CSizeLow | Slot->Csd.CSizeHigh << 2) == 0xFFF) {\r
2734 Slot->SectorAddressing = TRUE;\r
2735 } else {\r
2736 Slot->SectorAddressing = FALSE;\r
2737 }\r
2738\r
2739 Status = EmmcPeimSelect (Slot, Rca);\r
2740 if (EFI_ERROR (Status)) {\r
2741 DEBUG ((EFI_D_ERROR, "EmmcPeimSetBusMode: EmmcPeimSelect fails with %r\n", Status));\r
2742 return Status;\r
2743 }\r
2744\r
2745 Status = EmmcPeimHcGetCapability (Slot->EmmcHcBase, &Capability);\r
2746 if (EFI_ERROR (Status)) {\r
2747 DEBUG ((EFI_D_ERROR, "EmmcPeimSetBusMode: EmmcPeimHcGetCapability fails with %r\n", Status));\r
2748 return Status;\r
2749 }\r
2750\r
2751 ASSERT (Capability.BaseClkFreq != 0);\r
2752 //\r
2753 // Check if the Host Controller support 8bits bus width.\r
2754 //\r
2755 if (Capability.BusWidth8 != 0) {\r
2756 BusWidth = 8;\r
2757 } else {\r
2758 BusWidth = 4;\r
2759 }\r
2760 //\r
2761 // Get Deivce_Type from EXT_CSD register.\r
2762 //\r
2763 Status = EmmcPeimGetExtCsd (Slot, &Slot->ExtCsd);\r
2764 if (EFI_ERROR (Status)) {\r
2765 DEBUG ((EFI_D_ERROR, "EmmcPeimSetBusMode: EmmcPeimGetExtCsd fails with %r\n", Status));\r
2766 return Status;\r
2767 }\r
2768 //\r
2769 // Calculate supported bus speed/bus width/clock frequency.\r
2770 //\r
2771 HsTiming = 0;\r
2772 IsDdr = FALSE;\r
2773 ClockFreq = 0;\r
2774 if (((Slot->ExtCsd.DeviceType & (BIT4 | BIT5)) != 0) && (Capability.Sdr104 != 0)) {\r
2775 HsTiming = 2;\r
2776 IsDdr = FALSE;\r
2777 ClockFreq = 200;\r
2778 } else if (((Slot->ExtCsd.DeviceType & (BIT2 | BIT3)) != 0) && (Capability.Ddr50 != 0)) {\r
2779 HsTiming = 1;\r
2780 IsDdr = TRUE;\r
2781 ClockFreq = 52;\r
2782 } else if (((Slot->ExtCsd.DeviceType & BIT1) != 0) && (Capability.HighSpeed != 0)) {\r
2783 HsTiming = 1;\r
2784 IsDdr = FALSE;\r
2785 ClockFreq = 52;\r
2786 } else if (((Slot->ExtCsd.DeviceType & BIT0) != 0) && (Capability.HighSpeed != 0)) {\r
2787 HsTiming = 1;\r
2788 IsDdr = FALSE;\r
2789 ClockFreq = 26;\r
2790 }\r
2791 //\r
2792 // Check if both of the device and the host controller support HS400 DDR mode.\r
2793 //\r
2794 if (((Slot->ExtCsd.DeviceType & (BIT6 | BIT7)) != 0) && (Capability.Hs400 != 0)) {\r
2795 //\r
2796 // The host controller supports 8bits bus.\r
2797 //\r
2798 ASSERT (BusWidth == 8);\r
2799 HsTiming = 3;\r
2800 IsDdr = TRUE;\r
2801 ClockFreq = 200;\r
2802 }\r
2803\r
2804 if ((ClockFreq == 0) || (HsTiming == 0)) {\r
2805 //\r
2806 // Continue using default setting.\r
2807 //\r
2808 return EFI_SUCCESS;\r
2809 }\r
2810\r
2811 DEBUG ((EFI_D_INFO, "HsTiming %d ClockFreq %d BusWidth %d Ddr %a\n", HsTiming, ClockFreq, BusWidth, IsDdr ? "TRUE":"FALSE"));\r
2812\r
2813 if (HsTiming == 3) {\r
2814 //\r
2815 // Execute HS400 timing switch procedure\r
2816 //\r
2817 Status = EmmcPeimSwitchToHS400 (Slot, Rca, ClockFreq);\r
2818 } else if (HsTiming == 2) {\r
2819 //\r
2820 // Execute HS200 timing switch procedure\r
2821 //\r
2822 Status = EmmcPeimSwitchToHS200 (Slot, Rca, ClockFreq, BusWidth);\r
2823 } else {\r
2824 //\r
2825 // Execute High Speed timing switch procedure\r
2826 //\r
91ff0f05 2827 Status = EmmcPeimSwitchToHighSpeed (Slot, Rca, ClockFreq, IsDdr, BusWidth);\r
48555339
FT
2828 }\r
2829\r
2830 return Status;\r
2831}\r
2832\r
2833/**\r
2834 Execute EMMC device identification procedure.\r
2835\r
2836 Refer to EMMC Electrical Standard Spec 5.1 Section 6.4 for details.\r
2837\r
2838 @param[in] Slot The slot number of the Emmc card to send the command to.\r
2839\r
2840 @retval EFI_SUCCESS There is a EMMC card.\r
2841 @retval Others There is not a EMMC card.\r
2842\r
2843**/\r
2844EFI_STATUS\r
2845EmmcPeimIdentification (\r
2846 IN EMMC_PEIM_HC_SLOT *Slot\r
2847 )\r
2848{\r
2849 EFI_STATUS Status;\r
2850 UINT32 Ocr;\r
2851 UINT32 Rca;\r
ec86d285 2852 UINTN Retry;\r
48555339
FT
2853\r
2854 Status = EmmcPeimReset (Slot);\r
2855 if (EFI_ERROR (Status)) {\r
2856 DEBUG ((EFI_D_ERROR, "EmmcPeimIdentification: EmmcPeimReset fails with %r\n", Status));\r
2857 return Status;\r
2858 }\r
2859\r
ec86d285
FT
2860 Ocr = 0;\r
2861 Retry = 0;\r
48555339
FT
2862 do {\r
2863 Status = EmmcPeimGetOcr (Slot, &Ocr);\r
2864 if (EFI_ERROR (Status)) {\r
2865 DEBUG ((EFI_D_ERROR, "EmmcPeimIdentification: EmmcPeimGetOcr fails with %r\n", Status));\r
2866 return Status;\r
2867 }\r
ec86d285
FT
2868\r
2869 if (Retry++ == 100) {\r
2870 DEBUG ((EFI_D_ERROR, "EmmcPeimIdentification: EmmcPeimGetOcr fails too many times\n"));\r
2871 return EFI_DEVICE_ERROR;\r
2872 }\r
2873 MicroSecondDelay (10 * 1000);\r
48555339
FT
2874 } while ((Ocr & BIT31) == 0);\r
2875\r
2876 Status = EmmcPeimGetAllCid (Slot);\r
2877 if (EFI_ERROR (Status)) {\r
2878 DEBUG ((EFI_D_ERROR, "EmmcPeimIdentification: EmmcPeimGetAllCid fails with %r\n", Status));\r
2879 return Status;\r
2880 }\r
2881 //\r
2882 // Don't support multiple devices on the slot, that is\r
2883 // shared bus slot feature.\r
2884 //\r
2885 Rca = 1;\r
2886 Status = EmmcPeimSetRca (Slot, Rca);\r
2887 if (EFI_ERROR (Status)) {\r
2888 DEBUG ((EFI_D_ERROR, "EmmcPeimIdentification: EmmcPeimSetRca fails with %r\n", Status));\r
2889 return Status;\r
2890 }\r
2891 //\r
2892 // Enter Data Tranfer Mode.\r
2893 //\r
2894 DEBUG ((EFI_D_INFO, "Found a EMMC device at slot [%d], RCA [%d]\n", Slot, Rca));\r
2895\r
2896 Status = EmmcPeimSetBusMode (Slot, Rca);\r
2897\r
2898 return Status;\r
2899}\r
2900\r