]> git.proxmox.com Git - mirror_edk2.git/blame - MdeModulePkg/Bus/Sd/EmmcBlockIoPei/EmmcHci.c
MdeModulePkg/SdMmcPciHcDxe: Error handling enhance on tuning procedure
[mirror_edk2.git] / MdeModulePkg / Bus / Sd / EmmcBlockIoPei / EmmcHci.c
CommitLineData
48555339
FT
1/** @file\r
2\r
3 Copyright (c) 2015 - 2016, Intel Corporation. All rights reserved.<BR>\r
4 This program and the accompanying materials\r
5 are licensed and made available under the terms and conditions of the BSD License\r
6 which accompanies this distribution. The full text of the license may be found at\r
7 http://opensource.org/licenses/bsd-license.php.\r
8\r
9 THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r
10 WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
11\r
12**/\r
13\r
14#include "EmmcBlockIoPei.h"\r
15\r
16/**\r
17 Read/Write specified EMMC host controller mmio register.\r
18\r
19 @param[in] Address The address of the mmio register to be read/written.\r
20 @param[in] Read A boolean to indicate it's read or write operation.\r
21 @param[in] Count The width of the mmio register in bytes.\r
22 Must be 1, 2 , 4 or 8 bytes.\r
23 @param[in, out] Data For read operations, the destination buffer to store\r
24 the results. For write operations, the source buffer\r
25 to write data from. The caller is responsible for\r
26 having ownership of the data buffer and ensuring its\r
27 size not less than Count bytes.\r
28\r
29 @retval EFI_INVALID_PARAMETER The Address or the Data or the Count is not valid.\r
30 @retval EFI_SUCCESS The read/write operation succeeds.\r
31 @retval Others The read/write operation fails.\r
32\r
33**/\r
34EFI_STATUS\r
35EFIAPI\r
36EmmcPeimHcRwMmio (\r
37 IN UINTN Address,\r
38 IN BOOLEAN Read,\r
39 IN UINT8 Count,\r
40 IN OUT VOID *Data\r
41 )\r
42{\r
43 if ((Address == 0) || (Data == NULL)) {\r
44 return EFI_INVALID_PARAMETER;\r
45 }\r
46\r
47 if ((Count != 1) && (Count != 2) && (Count != 4) && (Count != 8)) {\r
48 return EFI_INVALID_PARAMETER;\r
49 }\r
50\r
51 switch (Count) {\r
52 case 1:\r
53 if (Read) {\r
54 *(UINT8*)Data = MmioRead8 (Address);\r
55 } else {\r
56 MmioWrite8 (Address, *(UINT8*)Data);\r
57 }\r
58 break;\r
59 case 2:\r
60 if (Read) {\r
61 *(UINT16*)Data = MmioRead16 (Address);\r
62 } else {\r
63 MmioWrite16 (Address, *(UINT16*)Data);\r
64 }\r
65 break;\r
66 case 4:\r
67 if (Read) {\r
68 *(UINT32*)Data = MmioRead32 (Address);\r
69 } else {\r
70 MmioWrite32 (Address, *(UINT32*)Data);\r
71 }\r
72 break;\r
73 case 8:\r
74 if (Read) {\r
75 *(UINT64*)Data = MmioRead64 (Address);\r
76 } else {\r
77 MmioWrite64 (Address, *(UINT64*)Data);\r
78 }\r
79 break;\r
80 default:\r
81 ASSERT (FALSE);\r
82 return EFI_INVALID_PARAMETER;\r
83 }\r
84\r
85 return EFI_SUCCESS;\r
86}\r
87\r
88/**\r
89 Do OR operation with the value of the specified EMMC host controller mmio register.\r
90\r
91 @param[in] Address The address of the mmio register to be read/written.\r
92 @param[in] Count The width of the mmio register in bytes.\r
93 Must be 1, 2 , 4 or 8 bytes.\r
94 @param[in] OrData The pointer to the data used to do OR operation.\r
95 The caller is responsible for having ownership of\r
96 the data buffer and ensuring its size not less than\r
97 Count bytes.\r
98\r
99 @retval EFI_INVALID_PARAMETER The Address or the OrData or the Count is not valid.\r
100 @retval EFI_SUCCESS The OR operation succeeds.\r
101 @retval Others The OR operation fails.\r
102\r
103**/\r
104EFI_STATUS\r
105EFIAPI\r
106EmmcPeimHcOrMmio (\r
107 IN UINTN Address,\r
108 IN UINT8 Count,\r
109 IN VOID *OrData\r
110 )\r
111{\r
112 EFI_STATUS Status;\r
113 UINT64 Data;\r
114 UINT64 Or;\r
115\r
116 Status = EmmcPeimHcRwMmio (Address, TRUE, Count, &Data);\r
117 if (EFI_ERROR (Status)) {\r
118 return Status;\r
119 }\r
120\r
121 if (Count == 1) {\r
122 Or = *(UINT8*) OrData;\r
123 } else if (Count == 2) {\r
124 Or = *(UINT16*) OrData;\r
125 } else if (Count == 4) {\r
126 Or = *(UINT32*) OrData;\r
127 } else if (Count == 8) {\r
128 Or = *(UINT64*) OrData;\r
129 } else {\r
130 return EFI_INVALID_PARAMETER;\r
131 }\r
132\r
133 Data |= Or;\r
134 Status = EmmcPeimHcRwMmio (Address, FALSE, Count, &Data);\r
135\r
136 return Status;\r
137}\r
138\r
139/**\r
140 Do AND operation with the value of the specified EMMC host controller mmio register.\r
141\r
142 @param[in] Address The address of the mmio register to be read/written.\r
143 @param[in] Count The width of the mmio register in bytes.\r
144 Must be 1, 2 , 4 or 8 bytes.\r
145 @param[in] AndData The pointer to the data used to do AND operation.\r
146 The caller is responsible for having ownership of\r
147 the data buffer and ensuring its size not less than\r
148 Count bytes.\r
149\r
150 @retval EFI_INVALID_PARAMETER The Address or the AndData or the Count is not valid.\r
151 @retval EFI_SUCCESS The AND operation succeeds.\r
152 @retval Others The AND operation fails.\r
153\r
154**/\r
155EFI_STATUS\r
156EFIAPI\r
157EmmcPeimHcAndMmio (\r
158 IN UINTN Address,\r
159 IN UINT8 Count,\r
160 IN VOID *AndData\r
161 )\r
162{\r
163 EFI_STATUS Status;\r
164 UINT64 Data;\r
165 UINT64 And;\r
166\r
167 Status = EmmcPeimHcRwMmio (Address, TRUE, Count, &Data);\r
168 if (EFI_ERROR (Status)) {\r
169 return Status;\r
170 }\r
171\r
172 if (Count == 1) {\r
173 And = *(UINT8*) AndData;\r
174 } else if (Count == 2) {\r
175 And = *(UINT16*) AndData;\r
176 } else if (Count == 4) {\r
177 And = *(UINT32*) AndData;\r
178 } else if (Count == 8) {\r
179 And = *(UINT64*) AndData;\r
180 } else {\r
181 return EFI_INVALID_PARAMETER;\r
182 }\r
183\r
184 Data &= And;\r
185 Status = EmmcPeimHcRwMmio (Address, FALSE, Count, &Data);\r
186\r
187 return Status;\r
188}\r
189\r
190/**\r
191 Wait for the value of the specified MMIO register set to the test value.\r
192\r
193 @param[in] Address The address of the mmio register to be checked.\r
194 @param[in] Count The width of the mmio register in bytes.\r
195 Must be 1, 2, 4 or 8 bytes.\r
196 @param[in] MaskValue The mask value of memory.\r
197 @param[in] TestValue The test value of memory.\r
198\r
199 @retval EFI_NOT_READY The MMIO register hasn't set to the expected value.\r
200 @retval EFI_SUCCESS The MMIO register has expected value.\r
201 @retval Others The MMIO operation fails.\r
202\r
203**/\r
204EFI_STATUS\r
205EFIAPI\r
206EmmcPeimHcCheckMmioSet (\r
207 IN UINTN Address,\r
208 IN UINT8 Count,\r
209 IN UINT64 MaskValue,\r
210 IN UINT64 TestValue\r
211 )\r
212{\r
213 EFI_STATUS Status;\r
214 UINT64 Value;\r
215\r
216 //\r
217 // Access PCI MMIO space to see if the value is the tested one.\r
218 //\r
219 Value = 0;\r
220 Status = EmmcPeimHcRwMmio (Address, TRUE, Count, &Value);\r
221 if (EFI_ERROR (Status)) {\r
222 return Status;\r
223 }\r
224\r
225 Value &= MaskValue;\r
226\r
227 if (Value == TestValue) {\r
228 return EFI_SUCCESS;\r
229 }\r
230\r
231 return EFI_NOT_READY;\r
232}\r
233\r
234/**\r
235 Wait for the value of the specified MMIO register set to the test value.\r
236\r
237 @param[in] Address The address of the mmio register to wait.\r
238 @param[in] Count The width of the mmio register in bytes.\r
239 Must be 1, 2, 4 or 8 bytes.\r
240 @param[in] MaskValue The mask value of memory.\r
241 @param[in] TestValue The test value of memory.\r
242 @param[in] Timeout The time out value for wait memory set, uses 1\r
243 microsecond as a unit.\r
244\r
245 @retval EFI_TIMEOUT The MMIO register hasn't expected value in timeout\r
246 range.\r
247 @retval EFI_SUCCESS The MMIO register has expected value.\r
248 @retval Others The MMIO operation fails.\r
249\r
250**/\r
251EFI_STATUS\r
252EFIAPI\r
253EmmcPeimHcWaitMmioSet (\r
254 IN UINTN Address,\r
255 IN UINT8 Count,\r
256 IN UINT64 MaskValue,\r
257 IN UINT64 TestValue,\r
258 IN UINT64 Timeout\r
259 )\r
260{\r
261 EFI_STATUS Status;\r
262 BOOLEAN InfiniteWait;\r
263\r
264 if (Timeout == 0) {\r
265 InfiniteWait = TRUE;\r
266 } else {\r
267 InfiniteWait = FALSE;\r
268 }\r
269\r
270 while (InfiniteWait || (Timeout > 0)) {\r
271 Status = EmmcPeimHcCheckMmioSet (\r
272 Address,\r
273 Count,\r
274 MaskValue,\r
275 TestValue\r
276 );\r
277 if (Status != EFI_NOT_READY) {\r
278 return Status;\r
279 }\r
280\r
281 //\r
282 // Stall for 1 microsecond.\r
283 //\r
284 MicroSecondDelay (1);\r
285\r
286 Timeout--;\r
287 }\r
288\r
289 return EFI_TIMEOUT;\r
290}\r
291\r
292/**\r
293 Software reset the specified EMMC host controller and enable all interrupts.\r
294\r
295 @param[in] Bar The mmio base address of the slot to be accessed.\r
296\r
297 @retval EFI_SUCCESS The software reset executes successfully.\r
298 @retval Others The software reset fails.\r
299\r
300**/\r
301EFI_STATUS\r
302EmmcPeimHcReset (\r
303 IN UINTN Bar\r
304 )\r
305{\r
306 EFI_STATUS Status;\r
307 UINT8 SwReset;\r
308\r
309 SwReset = 0xFF;\r
310 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_SW_RST, FALSE, sizeof (SwReset), &SwReset);\r
311\r
312 if (EFI_ERROR (Status)) {\r
313 DEBUG ((EFI_D_ERROR, "EmmcPeimHcReset: write full 1 fails: %r\n", Status));\r
314 return Status;\r
315 }\r
316\r
317 Status = EmmcPeimHcWaitMmioSet (\r
318 Bar + EMMC_HC_SW_RST,\r
319 sizeof (SwReset),\r
320 0xFF,\r
321 0x00,\r
322 EMMC_TIMEOUT\r
323 );\r
324 if (EFI_ERROR (Status)) {\r
325 DEBUG ((EFI_D_INFO, "EmmcPeimHcReset: reset done with %r\n", Status));\r
326 return Status;\r
327 }\r
328 //\r
329 // Enable all interrupt after reset all.\r
330 //\r
331 Status = EmmcPeimHcEnableInterrupt (Bar);\r
332\r
333 return Status;\r
334}\r
335\r
336/**\r
337 Set all interrupt status bits in Normal and Error Interrupt Status Enable\r
338 register.\r
339\r
340 @param[in] Bar The mmio base address of the slot to be accessed.\r
341\r
342 @retval EFI_SUCCESS The operation executes successfully.\r
343 @retval Others The operation fails.\r
344\r
345**/\r
346EFI_STATUS\r
347EmmcPeimHcEnableInterrupt (\r
348 IN UINTN Bar\r
349 )\r
350{\r
351 EFI_STATUS Status;\r
352 UINT16 IntStatus;\r
353\r
354 //\r
355 // Enable all bits in Error Interrupt Status Enable Register\r
356 //\r
357 IntStatus = 0xFFFF;\r
358 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_ERR_INT_STS_EN, FALSE, sizeof (IntStatus), &IntStatus);\r
359 if (EFI_ERROR (Status)) {\r
360 return Status;\r
361 }\r
362 //\r
363 // Enable all bits in Normal Interrupt Status Enable Register\r
364 //\r
365 IntStatus = 0xFFFF;\r
366 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_NOR_INT_STS_EN, FALSE, sizeof (IntStatus), &IntStatus);\r
367\r
368 return Status;\r
369}\r
370\r
371/**\r
372 Get the capability data from the specified slot.\r
373\r
374 @param[in] Bar The mmio base address of the slot to be accessed.\r
375 @param[out] Capability The buffer to store the capability data.\r
376\r
377 @retval EFI_SUCCESS The operation executes successfully.\r
378 @retval Others The operation fails.\r
379\r
380**/\r
381EFI_STATUS\r
382EmmcPeimHcGetCapability (\r
383 IN UINTN Bar,\r
384 OUT EMMC_HC_SLOT_CAP *Capability\r
385 )\r
386{\r
387 EFI_STATUS Status;\r
388 UINT64 Cap;\r
389\r
390 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_CAP, TRUE, sizeof (Cap), &Cap);\r
391 if (EFI_ERROR (Status)) {\r
392 return Status;\r
393 }\r
394\r
395 CopyMem (Capability, &Cap, sizeof (Cap));\r
396\r
397 return EFI_SUCCESS;\r
398}\r
399\r
400/**\r
401 Detect whether there is a EMMC card attached at the specified EMMC host controller\r
402 slot.\r
403\r
404 Refer to SD Host Controller Simplified spec 3.0 Section 3.1 for details.\r
405\r
406 @param[in] Bar The mmio base address of the slot to be accessed.\r
407\r
408 @retval EFI_SUCCESS There is a EMMC card attached.\r
409 @retval EFI_NO_MEDIA There is not a EMMC card attached.\r
410 @retval Others The detection fails.\r
411\r
412**/\r
413EFI_STATUS\r
414EmmcPeimHcCardDetect (\r
415 IN UINTN Bar\r
416 )\r
417{\r
418 EFI_STATUS Status;\r
419 UINT16 Data;\r
420 UINT32 PresentState;\r
421\r
422 //\r
423 // Check Normal Interrupt Status Register\r
424 //\r
425 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_NOR_INT_STS, TRUE, sizeof (Data), &Data);\r
426 if (EFI_ERROR (Status)) {\r
427 return Status;\r
428 }\r
429\r
430 if ((Data & (BIT6 | BIT7)) != 0) {\r
431 //\r
432 // Clear BIT6 and BIT7 by writing 1 to these two bits if set.\r
433 //\r
434 Data &= BIT6 | BIT7;\r
435 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_NOR_INT_STS, FALSE, sizeof (Data), &Data);\r
436 if (EFI_ERROR (Status)) {\r
437 return Status;\r
438 }\r
439 }\r
440\r
441 //\r
442 // Check Present State Register to see if there is a card presented.\r
443 //\r
444 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_PRESENT_STATE, TRUE, sizeof (PresentState), &PresentState);\r
445 if (EFI_ERROR (Status)) {\r
446 return Status;\r
447 }\r
448\r
449 if ((PresentState & BIT16) != 0) {\r
450 return EFI_SUCCESS;\r
451 } else {\r
452 return EFI_NO_MEDIA;\r
453 }\r
454}\r
455\r
456/**\r
457 Stop EMMC card clock.\r
458\r
459 Refer to SD Host Controller Simplified spec 3.0 Section 3.2.2 for details.\r
460\r
461 @param[in] Bar The mmio base address of the slot to be accessed.\r
462\r
463 @retval EFI_SUCCESS Succeed to stop EMMC clock.\r
464 @retval Others Fail to stop EMMC clock.\r
465\r
466**/\r
467EFI_STATUS\r
468EmmcPeimHcStopClock (\r
469 IN UINTN Bar\r
470 )\r
471{\r
472 EFI_STATUS Status;\r
473 UINT32 PresentState;\r
474 UINT16 ClockCtrl;\r
475\r
476 //\r
477 // Ensure no SD transactions are occurring on the SD Bus by\r
478 // waiting for Command Inhibit (DAT) and Command Inhibit (CMD)\r
479 // in the Present State register to be 0.\r
480 //\r
481 Status = EmmcPeimHcWaitMmioSet (\r
482 Bar + EMMC_HC_PRESENT_STATE,\r
483 sizeof (PresentState),\r
484 BIT0 | BIT1,\r
485 0,\r
486 EMMC_TIMEOUT\r
487 );\r
488 if (EFI_ERROR (Status)) {\r
489 return Status;\r
490 }\r
491\r
492 //\r
493 // Set SD Clock Enable in the Clock Control register to 0\r
494 //\r
495 ClockCtrl = (UINT16)~BIT2;\r
496 Status = EmmcPeimHcAndMmio (Bar + EMMC_HC_CLOCK_CTRL, sizeof (ClockCtrl), &ClockCtrl);\r
497\r
498 return Status;\r
499}\r
500\r
501/**\r
502 EMMC card clock supply.\r
503\r
504 Refer to SD Host Controller Simplified spec 3.0 Section 3.2.1 for details.\r
505\r
506 @param[in] Bar The mmio base address of the slot to be accessed.\r
507 @param[in] ClockFreq The max clock frequency to be set. The unit is KHz.\r
508\r
509 @retval EFI_SUCCESS The clock is supplied successfully.\r
510 @retval Others The clock isn't supplied successfully.\r
511\r
512**/\r
513EFI_STATUS\r
514EmmcPeimHcClockSupply (\r
515 IN UINTN Bar,\r
516 IN UINT64 ClockFreq\r
517 )\r
518{\r
519 EFI_STATUS Status;\r
520 EMMC_HC_SLOT_CAP Capability;\r
521 UINT32 BaseClkFreq;\r
522 UINT32 SettingFreq;\r
523 UINT32 Divisor;\r
524 UINT32 Remainder;\r
525 UINT16 ControllerVer;\r
526 UINT16 ClockCtrl;\r
527\r
528 //\r
529 // Calculate a divisor for SD clock frequency\r
530 //\r
531 Status = EmmcPeimHcGetCapability (Bar, &Capability);\r
532 if (EFI_ERROR (Status)) {\r
533 return Status;\r
534 }\r
535 ASSERT (Capability.BaseClkFreq != 0);\r
536\r
537 BaseClkFreq = Capability.BaseClkFreq;\r
cb9cb9e2
FT
538\r
539 if (ClockFreq == 0) {\r
48555339
FT
540 return EFI_INVALID_PARAMETER;\r
541 }\r
cb9cb9e2
FT
542\r
543 if (ClockFreq > (BaseClkFreq * 1000)) {\r
544 ClockFreq = BaseClkFreq * 1000;\r
545 }\r
546\r
48555339
FT
547 //\r
548 // Calculate the divisor of base frequency.\r
549 //\r
550 Divisor = 0;\r
551 SettingFreq = BaseClkFreq * 1000;\r
552 while (ClockFreq < SettingFreq) {\r
553 Divisor++;\r
554\r
555 SettingFreq = (BaseClkFreq * 1000) / (2 * Divisor);\r
556 Remainder = (BaseClkFreq * 1000) % (2 * Divisor);\r
557 if ((ClockFreq == SettingFreq) && (Remainder == 0)) {\r
558 break;\r
559 }\r
560 if ((ClockFreq == SettingFreq) && (Remainder != 0)) {\r
561 SettingFreq ++;\r
562 }\r
563 }\r
564\r
565 DEBUG ((EFI_D_INFO, "BaseClkFreq %dMHz Divisor %d ClockFreq %dKhz\n", BaseClkFreq, Divisor, ClockFreq));\r
566\r
567 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_CTRL_VER, TRUE, sizeof (ControllerVer), &ControllerVer);\r
568 if (EFI_ERROR (Status)) {\r
569 return Status;\r
570 }\r
571 //\r
572 // Set SDCLK Frequency Select and Internal Clock Enable fields in Clock Control register.\r
573 //\r
574 if ((ControllerVer & 0xFF) == 2) {\r
575 ASSERT (Divisor <= 0x3FF);\r
576 ClockCtrl = ((Divisor & 0xFF) << 8) | ((Divisor & 0x300) >> 2);\r
577 } else if (((ControllerVer & 0xFF) == 0) || ((ControllerVer & 0xFF) == 1)) {\r
578 //\r
579 // Only the most significant bit can be used as divisor.\r
580 //\r
581 if (((Divisor - 1) & Divisor) != 0) {\r
582 Divisor = 1 << (HighBitSet32 (Divisor) + 1);\r
583 }\r
584 ASSERT (Divisor <= 0x80);\r
585 ClockCtrl = (Divisor & 0xFF) << 8;\r
586 } else {\r
587 DEBUG ((EFI_D_ERROR, "Unknown SD Host Controller Spec version [0x%x]!!!\n", ControllerVer));\r
588 return EFI_UNSUPPORTED;\r
589 }\r
590\r
591 //\r
592 // Stop bus clock at first\r
593 //\r
594 Status = EmmcPeimHcStopClock (Bar);\r
595 if (EFI_ERROR (Status)) {\r
596 return Status;\r
597 }\r
598\r
599 //\r
600 // Supply clock frequency with specified divisor\r
601 //\r
602 ClockCtrl |= BIT0;\r
603 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_CLOCK_CTRL, FALSE, sizeof (ClockCtrl), &ClockCtrl);\r
604 if (EFI_ERROR (Status)) {\r
605 DEBUG ((EFI_D_ERROR, "Set SDCLK Frequency Select and Internal Clock Enable fields fails\n"));\r
606 return Status;\r
607 }\r
608\r
609 //\r
610 // Wait Internal Clock Stable in the Clock Control register to be 1\r
611 //\r
612 Status = EmmcPeimHcWaitMmioSet (\r
613 Bar + EMMC_HC_CLOCK_CTRL,\r
614 sizeof (ClockCtrl),\r
615 BIT1,\r
616 BIT1,\r
617 EMMC_TIMEOUT\r
618 );\r
619 if (EFI_ERROR (Status)) {\r
620 return Status;\r
621 }\r
622\r
623 //\r
624 // Set SD Clock Enable in the Clock Control register to 1\r
625 //\r
626 ClockCtrl = BIT2;\r
627 Status = EmmcPeimHcOrMmio (Bar + EMMC_HC_CLOCK_CTRL, sizeof (ClockCtrl), &ClockCtrl);\r
628\r
629 return Status;\r
630}\r
631\r
632/**\r
633 EMMC bus power control.\r
634\r
635 Refer to SD Host Controller Simplified spec 3.0 Section 3.3 for details.\r
636\r
637 @param[in] Bar The mmio base address of the slot to be accessed.\r
638 @param[in] PowerCtrl The value setting to the power control register.\r
639\r
640 @retval TRUE There is a EMMC card attached.\r
641 @retval FALSE There is no a EMMC card attached.\r
642\r
643**/\r
644EFI_STATUS\r
645EmmcPeimHcPowerControl (\r
646 IN UINTN Bar,\r
647 IN UINT8 PowerCtrl\r
648 )\r
649{\r
650 EFI_STATUS Status;\r
651\r
652 //\r
653 // Clr SD Bus Power\r
654 //\r
655 PowerCtrl &= (UINT8)~BIT0;\r
656 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_POWER_CTRL, FALSE, sizeof (PowerCtrl), &PowerCtrl);\r
657 if (EFI_ERROR (Status)) {\r
658 return Status;\r
659 }\r
660\r
661 //\r
662 // Set SD Bus Voltage Select and SD Bus Power fields in Power Control Register\r
663 //\r
664 PowerCtrl |= BIT0;\r
665 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_POWER_CTRL, FALSE, sizeof (PowerCtrl), &PowerCtrl);\r
666\r
667 return Status;\r
668}\r
669\r
670/**\r
671 Set the EMMC bus width.\r
672\r
673 Refer to SD Host Controller Simplified spec 3.0 Section 3.4 for details.\r
674\r
675 @param[in] Bar The mmio base address of the slot to be accessed.\r
676 @param[in] BusWidth The bus width used by the EMMC device, it must be 1, 4 or 8.\r
677\r
678 @retval EFI_SUCCESS The bus width is set successfully.\r
679 @retval Others The bus width isn't set successfully.\r
680\r
681**/\r
682EFI_STATUS\r
683EmmcPeimHcSetBusWidth (\r
684 IN UINTN Bar,\r
685 IN UINT16 BusWidth\r
686 )\r
687{\r
688 EFI_STATUS Status;\r
689 UINT8 HostCtrl1;\r
690\r
691 if (BusWidth == 1) {\r
692 HostCtrl1 = (UINT8)~(BIT5 | BIT1);\r
693 Status = EmmcPeimHcAndMmio (Bar + EMMC_HC_HOST_CTRL1, sizeof (HostCtrl1), &HostCtrl1);\r
694 } else if (BusWidth == 4) {\r
695 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_HOST_CTRL1, TRUE, sizeof (HostCtrl1), &HostCtrl1);\r
696 if (EFI_ERROR (Status)) {\r
697 return Status;\r
698 }\r
699 HostCtrl1 |= BIT1;\r
700 HostCtrl1 &= (UINT8)~BIT5;\r
701 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_HOST_CTRL1, FALSE, sizeof (HostCtrl1), &HostCtrl1);\r
702 } else if (BusWidth == 8) {\r
703 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_HOST_CTRL1, TRUE, sizeof (HostCtrl1), &HostCtrl1);\r
704 if (EFI_ERROR (Status)) {\r
705 return Status;\r
706 }\r
707 HostCtrl1 &= (UINT8)~BIT1;\r
708 HostCtrl1 |= BIT5;\r
709 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_HOST_CTRL1, FALSE, sizeof (HostCtrl1), &HostCtrl1);\r
710 } else {\r
711 ASSERT (FALSE);\r
712 return EFI_INVALID_PARAMETER;\r
713 }\r
714\r
715 return Status;\r
716}\r
717\r
718/**\r
719 Supply EMMC card with lowest clock frequency at initialization.\r
720\r
721 @param[in] Bar The mmio base address of the slot to be accessed.\r
722\r
723 @retval EFI_SUCCESS The clock is supplied successfully.\r
724 @retval Others The clock isn't supplied successfully.\r
725\r
726**/\r
727EFI_STATUS\r
728EmmcPeimHcInitClockFreq (\r
729 IN UINTN Bar\r
730 )\r
731{\r
732 EFI_STATUS Status;\r
733 EMMC_HC_SLOT_CAP Capability;\r
734 UINT32 InitFreq;\r
735\r
736 //\r
737 // Calculate a divisor for SD clock frequency\r
738 //\r
739 Status = EmmcPeimHcGetCapability (Bar, &Capability);\r
740 if (EFI_ERROR (Status)) {\r
741 return Status;\r
742 }\r
743\r
744 if (Capability.BaseClkFreq == 0) {\r
745 //\r
746 // Don't support get Base Clock Frequency information via another method\r
747 //\r
748 return EFI_UNSUPPORTED;\r
749 }\r
750 //\r
751 // Supply 400KHz clock frequency at initialization phase.\r
752 //\r
753 InitFreq = 400;\r
754 Status = EmmcPeimHcClockSupply (Bar, InitFreq);\r
755 return Status;\r
756}\r
757\r
758/**\r
759 Supply EMMC card with maximum voltage at initialization.\r
760\r
761 Refer to SD Host Controller Simplified spec 3.0 Section 3.3 for details.\r
762\r
763 @param[in] Bar The mmio base address of the slot to be accessed.\r
764\r
765 @retval EFI_SUCCESS The voltage is supplied successfully.\r
766 @retval Others The voltage isn't supplied successfully.\r
767\r
768**/\r
769EFI_STATUS\r
770EmmcPeimHcInitPowerVoltage (\r
771 IN UINTN Bar\r
772 )\r
773{\r
774 EFI_STATUS Status;\r
775 EMMC_HC_SLOT_CAP Capability;\r
776 UINT8 MaxVoltage;\r
777 UINT8 HostCtrl2;\r
778\r
779 //\r
780 // Get the support voltage of the Host Controller\r
781 //\r
782 Status = EmmcPeimHcGetCapability (Bar, &Capability);\r
783 if (EFI_ERROR (Status)) {\r
784 return Status;\r
785 }\r
786 //\r
787 // Calculate supported maximum voltage according to SD Bus Voltage Select\r
788 //\r
789 if (Capability.Voltage33 != 0) {\r
790 //\r
791 // Support 3.3V\r
792 //\r
793 MaxVoltage = 0x0E;\r
794 } else if (Capability.Voltage30 != 0) {\r
795 //\r
796 // Support 3.0V\r
797 //\r
798 MaxVoltage = 0x0C;\r
799 } else if (Capability.Voltage18 != 0) {\r
800 //\r
801 // Support 1.8V\r
802 //\r
803 MaxVoltage = 0x0A;\r
804 HostCtrl2 = BIT3;\r
805 Status = EmmcPeimHcOrMmio (Bar + EMMC_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
806 if (EFI_ERROR (Status)) {\r
807 return Status;\r
808 }\r
809 MicroSecondDelay (5000);\r
810 } else {\r
811 ASSERT (FALSE);\r
812 return EFI_DEVICE_ERROR;\r
813 }\r
814\r
815 //\r
816 // Set SD Bus Voltage Select and SD Bus Power fields in Power Control Register\r
817 //\r
818 Status = EmmcPeimHcPowerControl (Bar, MaxVoltage);\r
819\r
820 return Status;\r
821}\r
822\r
823/**\r
824 Initialize the Timeout Control register with most conservative value at initialization.\r
825\r
826 Refer to SD Host Controller Simplified spec 3.0 Section 2.2.15 for details.\r
827\r
828 @param[in] Bar The mmio base address of the slot to be accessed.\r
829\r
830 @retval EFI_SUCCESS The timeout control register is configured successfully.\r
831 @retval Others The timeout control register isn't configured successfully.\r
832\r
833**/\r
834EFI_STATUS\r
835EmmcPeimHcInitTimeoutCtrl (\r
836 IN UINTN Bar\r
837 )\r
838{\r
839 EFI_STATUS Status;\r
840 UINT8 Timeout;\r
841\r
842 Timeout = 0x0E;\r
843 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_TIMEOUT_CTRL, FALSE, sizeof (Timeout), &Timeout);\r
844\r
845 return Status;\r
846}\r
847\r
848/**\r
849 Initial EMMC host controller with lowest clock frequency, max power and max timeout value\r
850 at initialization.\r
851\r
852 @param[in] Bar The mmio base address of the slot to be accessed.\r
853\r
854 @retval EFI_SUCCESS The host controller is initialized successfully.\r
855 @retval Others The host controller isn't initialized successfully.\r
856\r
857**/\r
858EFI_STATUS\r
859EmmcPeimHcInitHost (\r
860 IN UINTN Bar\r
861 )\r
862{\r
863 EFI_STATUS Status;\r
864\r
865 Status = EmmcPeimHcInitClockFreq (Bar);\r
866 if (EFI_ERROR (Status)) {\r
867 return Status;\r
868 }\r
869\r
870 Status = EmmcPeimHcInitPowerVoltage (Bar);\r
871 if (EFI_ERROR (Status)) {\r
872 return Status;\r
873 }\r
874\r
875 Status = EmmcPeimHcInitTimeoutCtrl (Bar);\r
876 return Status;\r
877}\r
878\r
879/**\r
880 Turn on/off LED.\r
881\r
882 @param[in] Bar The mmio base address of the slot to be accessed.\r
883 @param[in] On The boolean to turn on/off LED.\r
884\r
885 @retval EFI_SUCCESS The LED is turned on/off successfully.\r
886 @retval Others The LED isn't turned on/off successfully.\r
887\r
888**/\r
889EFI_STATUS\r
890EmmcPeimHcLedOnOff (\r
891 IN UINTN Bar,\r
892 IN BOOLEAN On\r
893 )\r
894{\r
895 EFI_STATUS Status;\r
896 UINT8 HostCtrl1;\r
897\r
898 if (On) {\r
899 HostCtrl1 = BIT0;\r
900 Status = EmmcPeimHcOrMmio (Bar + EMMC_HC_HOST_CTRL1, sizeof (HostCtrl1), &HostCtrl1);\r
901 } else {\r
902 HostCtrl1 = (UINT8)~BIT0;\r
903 Status = EmmcPeimHcAndMmio (Bar + EMMC_HC_HOST_CTRL1, sizeof (HostCtrl1), &HostCtrl1);\r
904 }\r
905\r
906 return Status;\r
907}\r
908\r
909/**\r
910 Build ADMA descriptor table for transfer.\r
911\r
912 Refer to SD Host Controller Simplified spec 3.0 Section 1.13 for details.\r
913\r
914 @param[in] Trb The pointer to the EMMC_TRB instance.\r
915\r
916 @retval EFI_SUCCESS The ADMA descriptor table is created successfully.\r
917 @retval Others The ADMA descriptor table isn't created successfully.\r
918\r
919**/\r
920EFI_STATUS\r
921BuildAdmaDescTable (\r
922 IN EMMC_TRB *Trb\r
923 )\r
924{\r
925 EFI_PHYSICAL_ADDRESS Data;\r
926 UINT64 DataLen;\r
927 UINT64 Entries;\r
928 UINT32 Index;\r
929 UINT64 Remaining;\r
930 UINT32 Address;\r
931\r
932 Data = (EFI_PHYSICAL_ADDRESS)(UINTN)Trb->Data;\r
933 DataLen = Trb->DataLen;\r
934 //\r
935 // Only support 32bit ADMA Descriptor Table\r
936 //\r
937 if ((Data >= 0x100000000ul) || ((Data + DataLen) > 0x100000000ul)) {\r
938 return EFI_INVALID_PARAMETER;\r
939 }\r
940 //\r
941 // Address field shall be set on 32-bit boundary (Lower 2-bit is always set to 0)\r
942 // for 32-bit address descriptor table.\r
943 //\r
944 if ((Data & (BIT0 | BIT1)) != 0) {\r
945 DEBUG ((EFI_D_INFO, "The buffer [0x%x] to construct ADMA desc is not aligned to 4 bytes boundary!\n", Data));\r
946 }\r
947\r
948 Entries = DivU64x32 ((DataLen + ADMA_MAX_DATA_PER_LINE - 1), ADMA_MAX_DATA_PER_LINE);\r
949\r
950 Trb->AdmaDescSize = (UINTN)MultU64x32 (Entries, sizeof (EMMC_HC_ADMA_DESC_LINE));\r
951 Trb->AdmaDesc = EmmcPeimAllocateMem (Trb->Slot->Private->Pool, Trb->AdmaDescSize);\r
952 if (Trb->AdmaDesc == NULL) {\r
953 return EFI_OUT_OF_RESOURCES;\r
954 }\r
955\r
956 Remaining = DataLen;\r
957 Address = (UINT32)Data;\r
958 for (Index = 0; Index < Entries; Index++) {\r
959 if (Remaining <= ADMA_MAX_DATA_PER_LINE) {\r
960 Trb->AdmaDesc[Index].Valid = 1;\r
961 Trb->AdmaDesc[Index].Act = 2;\r
962 Trb->AdmaDesc[Index].Length = (UINT16)Remaining;\r
963 Trb->AdmaDesc[Index].Address = Address;\r
964 break;\r
965 } else {\r
966 Trb->AdmaDesc[Index].Valid = 1;\r
967 Trb->AdmaDesc[Index].Act = 2;\r
968 Trb->AdmaDesc[Index].Length = 0;\r
969 Trb->AdmaDesc[Index].Address = Address;\r
970 }\r
971\r
972 Remaining -= ADMA_MAX_DATA_PER_LINE;\r
973 Address += ADMA_MAX_DATA_PER_LINE;\r
974 }\r
975\r
976 //\r
977 // Set the last descriptor line as end of descriptor table\r
978 //\r
979 Trb->AdmaDesc[Index].End = 1;\r
980 return EFI_SUCCESS;\r
981}\r
982\r
983/**\r
984 Create a new TRB for the EMMC cmd request.\r
985\r
986 @param[in] Slot The slot number of the EMMC card to send the command to.\r
987 @param[in] Packet A pointer to the SD command data structure.\r
988\r
989 @return Created Trb or NULL.\r
990\r
991**/\r
992EMMC_TRB *\r
993EmmcPeimCreateTrb (\r
994 IN EMMC_PEIM_HC_SLOT *Slot,\r
995 IN EMMC_COMMAND_PACKET *Packet\r
996 )\r
997{\r
998 EMMC_TRB *Trb;\r
999 EFI_STATUS Status;\r
1000 EMMC_HC_SLOT_CAP Capability;\r
1001\r
1002 //\r
1003 // Calculate a divisor for SD clock frequency\r
1004 //\r
1005 Status = EmmcPeimHcGetCapability (Slot->EmmcHcBase, &Capability);\r
1006 if (EFI_ERROR (Status)) {\r
1007 return NULL;\r
1008 }\r
1009\r
1010 Trb = EmmcPeimAllocateMem (Slot->Private->Pool, sizeof (EMMC_TRB));\r
1011 if (Trb == NULL) {\r
1012 return NULL;\r
1013 }\r
1014\r
1015 Trb->Slot = Slot;\r
1016 Trb->BlockSize = 0x200;\r
1017 Trb->Packet = Packet;\r
1018 Trb->Timeout = Packet->Timeout;\r
1019\r
1020 if ((Packet->InTransferLength != 0) && (Packet->InDataBuffer != NULL)) {\r
1021 Trb->Data = Packet->InDataBuffer;\r
1022 Trb->DataLen = Packet->InTransferLength;\r
1023 Trb->Read = TRUE;\r
1024 } else if ((Packet->OutTransferLength != 0) && (Packet->OutDataBuffer != NULL)) {\r
1025 Trb->Data = Packet->OutDataBuffer;\r
1026 Trb->DataLen = Packet->OutTransferLength;\r
1027 Trb->Read = FALSE;\r
1028 } else if ((Packet->InTransferLength == 0) && (Packet->OutTransferLength == 0)) {\r
1029 Trb->Data = NULL;\r
1030 Trb->DataLen = 0;\r
1031 } else {\r
1032 goto Error;\r
1033 }\r
1034\r
e7e89b08
FT
1035 if (Trb->DataLen < Trb->BlockSize) {\r
1036 Trb->BlockSize = (UINT16)Trb->DataLen;\r
48555339
FT
1037 }\r
1038\r
e7e89b08 1039 if (Packet->EmmcCmdBlk->CommandIndex == EMMC_SEND_TUNING_BLOCK) {\r
48555339 1040 Trb->Mode = EmmcPioMode;\r
e7e89b08
FT
1041 } else {\r
1042 if (Trb->DataLen == 0) {\r
1043 Trb->Mode = EmmcNoData;\r
1044 } else if (Capability.Adma2 != 0) {\r
1045 Trb->Mode = EmmcAdmaMode;\r
1046 Status = BuildAdmaDescTable (Trb);\r
1047 if (EFI_ERROR (Status)) {\r
1048 goto Error;\r
1049 }\r
1050 } else if (Capability.Sdma != 0) {\r
1051 Trb->Mode = EmmcSdmaMode;\r
1052 } else {\r
1053 Trb->Mode = EmmcPioMode;\r
1054 }\r
48555339 1055 }\r
48555339
FT
1056 return Trb;\r
1057\r
1058Error:\r
1059 EmmcPeimFreeTrb (Trb);\r
1060 return NULL;\r
1061}\r
1062\r
1063/**\r
1064 Free the resource used by the TRB.\r
1065\r
1066 @param[in] Trb The pointer to the EMMC_TRB instance.\r
1067\r
1068**/\r
1069VOID\r
1070EmmcPeimFreeTrb (\r
1071 IN EMMC_TRB *Trb\r
1072 )\r
1073{\r
1074 if ((Trb != NULL) && (Trb->AdmaDesc != NULL)) {\r
1075 EmmcPeimFreeMem (Trb->Slot->Private->Pool, Trb->AdmaDesc, Trb->AdmaDescSize);\r
1076 }\r
1077\r
1078 if (Trb != NULL) {\r
1079 EmmcPeimFreeMem (Trb->Slot->Private->Pool, Trb, sizeof (EMMC_TRB));\r
1080 }\r
1081 return;\r
1082}\r
1083\r
1084/**\r
1085 Check if the env is ready for execute specified TRB.\r
1086\r
1087 @param[in] Bar The mmio base address of the slot to be accessed.\r
1088 @param[in] Trb The pointer to the EMMC_TRB instance.\r
1089\r
1090 @retval EFI_SUCCESS The env is ready for TRB execution.\r
1091 @retval EFI_NOT_READY The env is not ready for TRB execution.\r
1092 @retval Others Some erros happen.\r
1093\r
1094**/\r
1095EFI_STATUS\r
1096EmmcPeimCheckTrbEnv (\r
1097 IN UINTN Bar,\r
1098 IN EMMC_TRB *Trb\r
1099 )\r
1100{\r
1101 EFI_STATUS Status;\r
1102 EMMC_COMMAND_PACKET *Packet;\r
1103 UINT32 PresentState;\r
1104\r
1105 Packet = Trb->Packet;\r
1106\r
1107 if ((Packet->EmmcCmdBlk->CommandType == EmmcCommandTypeAdtc) ||\r
1108 (Packet->EmmcCmdBlk->ResponseType == EmmcResponceTypeR1b) ||\r
1109 (Packet->EmmcCmdBlk->ResponseType == EmmcResponceTypeR5b)) {\r
1110 //\r
1111 // Wait Command Inhibit (CMD) and Command Inhibit (DAT) in\r
1112 // the Present State register to be 0\r
1113 //\r
1114 PresentState = BIT0 | BIT1;\r
48555339
FT
1115 } else {\r
1116 //\r
1117 // Wait Command Inhibit (CMD) in the Present State register\r
1118 // to be 0\r
1119 //\r
1120 PresentState = BIT0;\r
1121 }\r
1122\r
1123 Status = EmmcPeimHcCheckMmioSet (\r
1124 Bar + EMMC_HC_PRESENT_STATE,\r
1125 sizeof (PresentState),\r
1126 PresentState,\r
1127 0\r
1128 );\r
1129\r
1130 return Status;\r
1131}\r
1132\r
1133/**\r
1134 Wait for the env to be ready for execute specified TRB.\r
1135\r
1136 @param[in] Bar The mmio base address of the slot to be accessed.\r
1137 @param[in] Trb The pointer to the EMMC_TRB instance.\r
1138\r
1139 @retval EFI_SUCCESS The env is ready for TRB execution.\r
1140 @retval EFI_TIMEOUT The env is not ready for TRB execution in time.\r
1141 @retval Others Some erros happen.\r
1142\r
1143**/\r
1144EFI_STATUS\r
1145EmmcPeimWaitTrbEnv (\r
1146 IN UINTN Bar,\r
1147 IN EMMC_TRB *Trb\r
1148 )\r
1149{\r
1150 EFI_STATUS Status;\r
1151 EMMC_COMMAND_PACKET *Packet;\r
1152 UINT64 Timeout;\r
1153 BOOLEAN InfiniteWait;\r
1154\r
1155 //\r
1156 // Wait Command Complete Interrupt Status bit in Normal Interrupt Status Register\r
1157 //\r
1158 Packet = Trb->Packet;\r
1159 Timeout = Packet->Timeout;\r
1160 if (Timeout == 0) {\r
1161 InfiniteWait = TRUE;\r
1162 } else {\r
1163 InfiniteWait = FALSE;\r
1164 }\r
1165\r
1166 while (InfiniteWait || (Timeout > 0)) {\r
1167 //\r
1168 // Check Trb execution result by reading Normal Interrupt Status register.\r
1169 //\r
1170 Status = EmmcPeimCheckTrbEnv (Bar, Trb);\r
1171 if (Status != EFI_NOT_READY) {\r
1172 return Status;\r
1173 }\r
1174 //\r
1175 // Stall for 1 microsecond.\r
1176 //\r
1177 MicroSecondDelay (1);\r
1178\r
1179 Timeout--;\r
1180 }\r
1181\r
1182 return EFI_TIMEOUT;\r
1183}\r
1184\r
1185/**\r
1186 Execute the specified TRB.\r
1187\r
1188 @param[in] Bar The mmio base address of the slot to be accessed.\r
1189 @param[in] Trb The pointer to the EMMC_TRB instance.\r
1190\r
1191 @retval EFI_SUCCESS The TRB is sent to host controller successfully.\r
1192 @retval Others Some erros happen when sending this request to the host controller.\r
1193\r
1194**/\r
1195EFI_STATUS\r
1196EmmcPeimExecTrb (\r
1197 IN UINTN Bar,\r
1198 IN EMMC_TRB *Trb\r
1199 )\r
1200{\r
1201 EFI_STATUS Status;\r
1202 EMMC_COMMAND_PACKET *Packet;\r
1203 UINT16 Cmd;\r
1204 UINT16 IntStatus;\r
1205 UINT32 Argument;\r
1206 UINT16 BlkCount;\r
1207 UINT16 BlkSize;\r
1208 UINT16 TransMode;\r
1209 UINT8 HostCtrl1;\r
1210 UINT32 SdmaAddr;\r
1211 UINT64 AdmaAddr;\r
1212\r
1213 Packet = Trb->Packet;\r
1214 //\r
1215 // Clear all bits in Error Interrupt Status Register\r
1216 //\r
1217 IntStatus = 0xFFFF;\r
1218 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_ERR_INT_STS, FALSE, sizeof (IntStatus), &IntStatus);\r
1219 if (EFI_ERROR (Status)) {\r
1220 return Status;\r
1221 }\r
1222 //\r
1223 // Clear all bits in Normal Interrupt Status Register\r
1224 //\r
1225 IntStatus = 0xFFFF;\r
1226 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_NOR_INT_STS, FALSE, sizeof (IntStatus), &IntStatus);\r
1227 if (EFI_ERROR (Status)) {\r
1228 return Status;\r
1229 }\r
1230 //\r
1231 // Set Host Control 1 register DMA Select field\r
1232 //\r
1233 if (Trb->Mode == EmmcAdmaMode) {\r
1234 HostCtrl1 = BIT4;\r
1235 Status = EmmcPeimHcOrMmio (Bar + EMMC_HC_HOST_CTRL1, sizeof (HostCtrl1), &HostCtrl1);\r
1236 if (EFI_ERROR (Status)) {\r
1237 return Status;\r
1238 }\r
1239 }\r
1240\r
1241 EmmcPeimHcLedOnOff (Bar, TRUE);\r
1242\r
1243 if (Trb->Mode == EmmcSdmaMode) {\r
1244 if ((UINT64)(UINTN)Trb->Data >= 0x100000000ul) {\r
1245 return EFI_INVALID_PARAMETER;\r
1246 }\r
1247\r
1248 SdmaAddr = (UINT32)(UINTN)Trb->Data;\r
1249 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_SDMA_ADDR, FALSE, sizeof (SdmaAddr), &SdmaAddr);\r
1250 if (EFI_ERROR (Status)) {\r
1251 return Status;\r
1252 }\r
1253 } else if (Trb->Mode == EmmcAdmaMode) {\r
1254 AdmaAddr = (UINT64)(UINTN)Trb->AdmaDesc;\r
1255 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_ADMA_SYS_ADDR, FALSE, sizeof (AdmaAddr), &AdmaAddr);\r
1256 if (EFI_ERROR (Status)) {\r
1257 return Status;\r
1258 }\r
1259 }\r
1260\r
1261 BlkSize = Trb->BlockSize;\r
1262 if (Trb->Mode == EmmcSdmaMode) {\r
1263 //\r
1264 // Set SDMA boundary to be 512K bytes.\r
1265 //\r
1266 BlkSize |= 0x7000;\r
1267 }\r
1268\r
1269 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_BLK_SIZE, FALSE, sizeof (BlkSize), &BlkSize);\r
1270 if (EFI_ERROR (Status)) {\r
1271 return Status;\r
1272 }\r
1273\r
e7e89b08
FT
1274 BlkCount = 0;\r
1275 if (Trb->Mode != EmmcNoData) {\r
1276 //\r
1277 // Calcuate Block Count.\r
1278 //\r
1279 BlkCount = (UINT16)(Trb->DataLen / Trb->BlockSize);\r
1280 }\r
1281\r
48555339
FT
1282 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_BLK_COUNT, FALSE, sizeof (BlkCount), &BlkCount);\r
1283 if (EFI_ERROR (Status)) {\r
1284 return Status;\r
1285 }\r
1286\r
1287 Argument = Packet->EmmcCmdBlk->CommandArgument;\r
1288 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_ARG1, FALSE, sizeof (Argument), &Argument);\r
1289 if (EFI_ERROR (Status)) {\r
1290 return Status;\r
1291 }\r
1292\r
1293 TransMode = 0;\r
1294 if (Trb->Mode != EmmcNoData) {\r
1295 if (Trb->Mode != EmmcPioMode) {\r
1296 TransMode |= BIT0;\r
1297 }\r
1298 if (Trb->Read) {\r
1299 TransMode |= BIT4;\r
1300 }\r
e7e89b08 1301 if (BlkCount > 1) {\r
48555339
FT
1302 TransMode |= BIT5 | BIT1;\r
1303 }\r
1304 }\r
1305\r
1306 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_TRANS_MOD, FALSE, sizeof (TransMode), &TransMode);\r
1307 if (EFI_ERROR (Status)) {\r
1308 return Status;\r
1309 }\r
1310\r
1311 Cmd = (UINT16)LShiftU64(Packet->EmmcCmdBlk->CommandIndex, 8);\r
1312 if (Packet->EmmcCmdBlk->CommandType == EmmcCommandTypeAdtc) {\r
1313 Cmd |= BIT5;\r
1314 }\r
1315 //\r
1316 // Convert ResponseType to value\r
1317 //\r
1318 if (Packet->EmmcCmdBlk->CommandType != EmmcCommandTypeBc) {\r
1319 switch (Packet->EmmcCmdBlk->ResponseType) {\r
1320 case EmmcResponceTypeR1:\r
1321 case EmmcResponceTypeR5:\r
1322 case EmmcResponceTypeR6:\r
1323 case EmmcResponceTypeR7:\r
1324 Cmd |= (BIT1 | BIT3 | BIT4);\r
1325 break;\r
1326 case EmmcResponceTypeR2:\r
1327 Cmd |= (BIT0 | BIT3);\r
1328 break;\r
1329 case EmmcResponceTypeR3:\r
1330 case EmmcResponceTypeR4:\r
1331 Cmd |= BIT1;\r
1332 break;\r
1333 case EmmcResponceTypeR1b:\r
1334 case EmmcResponceTypeR5b:\r
1335 Cmd |= (BIT0 | BIT1 | BIT3 | BIT4);\r
1336 break;\r
1337 default:\r
1338 ASSERT (FALSE);\r
1339 break;\r
1340 }\r
1341 }\r
1342 //\r
1343 // Execute cmd\r
1344 //\r
1345 Status = EmmcPeimHcRwMmio (Bar + EMMC_HC_COMMAND, FALSE, sizeof (Cmd), &Cmd);\r
1346 return Status;\r
1347}\r
1348\r
1349/**\r
1350 Check the TRB execution result.\r
1351\r
1352 @param[in] Bar The mmio base address of the slot to be accessed.\r
1353 @param[in] Trb The pointer to the EMMC_TRB instance.\r
1354\r
1355 @retval EFI_SUCCESS The TRB is executed successfully.\r
1356 @retval EFI_NOT_READY The TRB is not completed for execution.\r
1357 @retval Others Some erros happen when executing this request.\r
1358\r
1359**/\r
1360EFI_STATUS\r
1361EmmcPeimCheckTrbResult (\r
1362 IN UINTN Bar,\r
1363 IN EMMC_TRB *Trb\r
1364 )\r
1365{\r
1366 EFI_STATUS Status;\r
1367 EMMC_COMMAND_PACKET *Packet;\r
1368 UINT16 IntStatus;\r
1369 UINT32 Response[4];\r
1370 UINT32 SdmaAddr;\r
1371 UINT8 Index;\r
1372 UINT8 SwReset;\r
e7e89b08 1373 UINT32 PioLength;\r
48555339
FT
1374\r
1375 SwReset = 0;\r
1376 Packet = Trb->Packet;\r
1377 //\r
1378 // Check Trb execution result by reading Normal Interrupt Status register.\r
1379 //\r
1380 Status = EmmcPeimHcRwMmio (\r
1381 Bar + EMMC_HC_NOR_INT_STS,\r
1382 TRUE,\r
1383 sizeof (IntStatus),\r
1384 &IntStatus\r
1385 );\r
1386 if (EFI_ERROR (Status)) {\r
1387 goto Done;\r
1388 }\r
1389 //\r
1390 // Check Transfer Complete bit is set or not.\r
1391 //\r
1392 if ((IntStatus & BIT1) == BIT1) {\r
1393 if ((IntStatus & BIT15) == BIT15) {\r
1394 //\r
1395 // Read Error Interrupt Status register to check if the error is\r
1396 // Data Timeout Error.\r
1397 // If yes, treat it as success as Transfer Complete has higher\r
1398 // priority than Data Timeout Error.\r
1399 //\r
1400 Status = EmmcPeimHcRwMmio (\r
1401 Bar + EMMC_HC_ERR_INT_STS,\r
1402 TRUE,\r
1403 sizeof (IntStatus),\r
1404 &IntStatus\r
1405 );\r
1406 if (!EFI_ERROR (Status)) {\r
1407 if ((IntStatus & BIT4) == BIT4) {\r
1408 Status = EFI_SUCCESS;\r
1409 } else {\r
1410 Status = EFI_DEVICE_ERROR;\r
1411 }\r
1412 }\r
1413 }\r
1414\r
1415 goto Done;\r
1416 }\r
1417 //\r
1418 // Check if there is a error happened during cmd execution.\r
1419 // If yes, then do error recovery procedure to follow SD Host Controller\r
1420 // Simplified Spec 3.0 section 3.10.1.\r
1421 //\r
1422 if ((IntStatus & BIT15) == BIT15) {\r
1423 Status = EmmcPeimHcRwMmio (\r
1424 Bar + EMMC_HC_ERR_INT_STS,\r
1425 TRUE,\r
1426 sizeof (IntStatus),\r
1427 &IntStatus\r
1428 );\r
1429 if (EFI_ERROR (Status)) {\r
1430 goto Done;\r
1431 }\r
1432\r
1433 if ((IntStatus & 0x0F) != 0) {\r
1434 SwReset |= BIT1;\r
1435 }\r
1436 if ((IntStatus & 0xF0) != 0) {\r
1437 SwReset |= BIT2;\r
1438 }\r
1439\r
1440 Status = EmmcPeimHcRwMmio (\r
1441 Bar + EMMC_HC_SW_RST,\r
1442 FALSE,\r
1443 sizeof (SwReset),\r
1444 &SwReset\r
1445 );\r
1446 if (EFI_ERROR (Status)) {\r
1447 goto Done;\r
1448 }\r
1449 Status = EmmcPeimHcWaitMmioSet (\r
1450 Bar + EMMC_HC_SW_RST,\r
1451 sizeof (SwReset),\r
1452 0xFF,\r
1453 0,\r
1454 EMMC_TIMEOUT\r
1455 );\r
1456 if (EFI_ERROR (Status)) {\r
1457 goto Done;\r
1458 }\r
1459\r
1460 Status = EFI_DEVICE_ERROR;\r
1461 goto Done;\r
1462 }\r
1463 //\r
1464 // Check if DMA interrupt is signalled for the SDMA transfer.\r
1465 //\r
1466 if ((Trb->Mode == EmmcSdmaMode) && ((IntStatus & BIT3) == BIT3)) {\r
1467 //\r
1468 // Clear DMA interrupt bit.\r
1469 //\r
1470 IntStatus = BIT3;\r
1471 Status = EmmcPeimHcRwMmio (\r
1472 Bar + EMMC_HC_NOR_INT_STS,\r
1473 FALSE,\r
1474 sizeof (IntStatus),\r
1475 &IntStatus\r
1476 );\r
1477 if (EFI_ERROR (Status)) {\r
1478 goto Done;\r
1479 }\r
1480 //\r
1481 // Update SDMA Address register.\r
1482 //\r
1483 SdmaAddr = EMMC_SDMA_ROUND_UP ((UINT32)(UINTN)Trb->Data, EMMC_SDMA_BOUNDARY);\r
1484 Status = EmmcPeimHcRwMmio (\r
1485 Bar + EMMC_HC_SDMA_ADDR,\r
1486 FALSE,\r
1487 sizeof (UINT32),\r
1488 &SdmaAddr\r
1489 );\r
1490 if (EFI_ERROR (Status)) {\r
1491 goto Done;\r
1492 }\r
1493 Trb->Data = (VOID*)(UINTN)SdmaAddr;\r
1494 }\r
1495\r
1496 if ((Packet->EmmcCmdBlk->CommandType != EmmcCommandTypeAdtc) &&\r
1497 (Packet->EmmcCmdBlk->ResponseType != EmmcResponceTypeR1b) &&\r
1498 (Packet->EmmcCmdBlk->ResponseType != EmmcResponceTypeR5b)) {\r
1499 if ((IntStatus & BIT0) == BIT0) {\r
1500 Status = EFI_SUCCESS;\r
1501 goto Done;\r
1502 }\r
1503 }\r
1504\r
1505 if (Packet->EmmcCmdBlk->CommandIndex == EMMC_SEND_TUNING_BLOCK) {\r
e7e89b08
FT
1506 //\r
1507 // When performing tuning procedure (Execute Tuning is set to 1) through PIO mode,\r
1508 // wait Buffer Read Ready bit of Normal Interrupt Status Register to be 1.\r
1509 // Refer to SD Host Controller Simplified Specification 3.0 figure 2-29 for details.\r
1510 //\r
1511 if ((IntStatus & BIT5) == BIT5) {\r
1512 //\r
1513 // Clear Buffer Read Ready interrupt at first.\r
1514 //\r
1515 IntStatus = BIT5;\r
1516 EmmcPeimHcRwMmio (Bar + EMMC_HC_NOR_INT_STS, FALSE, sizeof (IntStatus), &IntStatus);\r
1517 //\r
1518 // Read data out from Buffer Port register\r
1519 //\r
1520 for (PioLength = 0; PioLength < Trb->DataLen; PioLength += 4) {\r
1521 EmmcPeimHcRwMmio (Bar + EMMC_HC_BUF_DAT_PORT, TRUE, 4, (UINT8*)Trb->Data + PioLength);\r
1522 }\r
1523 Status = EFI_SUCCESS;\r
1524 goto Done;\r
1525 }\r
48555339
FT
1526 }\r
1527\r
1528 Status = EFI_NOT_READY;\r
1529Done:\r
1530 //\r
1531 // Get response data when the cmd is executed successfully.\r
1532 //\r
1533 if (!EFI_ERROR (Status)) {\r
1534 if (Packet->EmmcCmdBlk->CommandType != EmmcCommandTypeBc) {\r
1535 for (Index = 0; Index < 4; Index++) {\r
1536 Status = EmmcPeimHcRwMmio (\r
1537 Bar + EMMC_HC_RESPONSE + Index * 4,\r
1538 TRUE,\r
1539 sizeof (UINT32),\r
1540 &Response[Index]\r
1541 );\r
1542 if (EFI_ERROR (Status)) {\r
1543 EmmcPeimHcLedOnOff (Bar, FALSE);\r
1544 return Status;\r
1545 }\r
1546 }\r
1547 CopyMem (Packet->EmmcStatusBlk, Response, sizeof (Response));\r
1548 }\r
1549 }\r
1550\r
1551 if (Status != EFI_NOT_READY) {\r
1552 EmmcPeimHcLedOnOff (Bar, FALSE);\r
1553 }\r
1554\r
1555 return Status;\r
1556}\r
1557\r
1558/**\r
1559 Wait for the TRB execution result.\r
1560\r
1561 @param[in] Bar The mmio base address of the slot to be accessed.\r
1562 @param[in] Trb The pointer to the EMMC_TRB instance.\r
1563\r
1564 @retval EFI_SUCCESS The TRB is executed successfully.\r
1565 @retval Others Some erros happen when executing this request.\r
1566\r
1567**/\r
1568EFI_STATUS\r
1569EmmcPeimWaitTrbResult (\r
1570 IN UINTN Bar,\r
1571 IN EMMC_TRB *Trb\r
1572 )\r
1573{\r
1574 EFI_STATUS Status;\r
1575 EMMC_COMMAND_PACKET *Packet;\r
1576 UINT64 Timeout;\r
1577 BOOLEAN InfiniteWait;\r
1578\r
1579 Packet = Trb->Packet;\r
1580 //\r
1581 // Wait Command Complete Interrupt Status bit in Normal Interrupt Status Register\r
1582 //\r
1583 Timeout = Packet->Timeout;\r
1584 if (Timeout == 0) {\r
1585 InfiniteWait = TRUE;\r
1586 } else {\r
1587 InfiniteWait = FALSE;\r
1588 }\r
1589\r
1590 while (InfiniteWait || (Timeout > 0)) {\r
1591 //\r
1592 // Check Trb execution result by reading Normal Interrupt Status register.\r
1593 //\r
1594 Status = EmmcPeimCheckTrbResult (Bar, Trb);\r
1595 if (Status != EFI_NOT_READY) {\r
1596 return Status;\r
1597 }\r
1598 //\r
1599 // Stall for 1 microsecond.\r
1600 //\r
1601 MicroSecondDelay (1);\r
1602\r
1603 Timeout--;\r
1604 }\r
1605\r
1606 return EFI_TIMEOUT;\r
1607}\r
1608\r
1609/**\r
1610 Sends EMMC command to an EMMC card that is attached to the EMMC controller.\r
1611\r
1612 If Packet is successfully sent to the EMMC card, then EFI_SUCCESS is returned.\r
1613\r
1614 If a device error occurs while sending the Packet, then EFI_DEVICE_ERROR is returned.\r
1615\r
1616 If Slot is not in a valid range for the EMMC controller, then EFI_INVALID_PARAMETER\r
1617 is returned.\r
1618\r
1619 If Packet defines a data command but both InDataBuffer and OutDataBuffer are NULL,\r
1620 EFI_INVALID_PARAMETER is returned.\r
1621\r
1622 @param[in] Slot The slot number of the Emmc card to send the command to.\r
1623 @param[in,out] Packet A pointer to the EMMC command data structure.\r
1624\r
1625 @retval EFI_SUCCESS The EMMC Command Packet was sent by the host.\r
1626 @retval EFI_DEVICE_ERROR A device error occurred while attempting to send the SD\r
1627 command Packet.\r
1628 @retval EFI_INVALID_PARAMETER Packet, Slot, or the contents of the Packet is invalid.\r
1629 @retval EFI_INVALID_PARAMETER Packet defines a data command but both InDataBuffer and\r
1630 OutDataBuffer are NULL.\r
1631 @retval EFI_NO_MEDIA SD Device not present in the Slot.\r
1632 @retval EFI_UNSUPPORTED The command described by the EMMC Command Packet is not\r
1633 supported by the host controller.\r
1634 @retval EFI_BAD_BUFFER_SIZE The InTransferLength or OutTransferLength exceeds the\r
1635 limit supported by EMMC card ( i.e. if the number of bytes\r
1636 exceed the Last LBA).\r
1637\r
1638**/\r
1639EFI_STATUS\r
1640EFIAPI\r
1641EmmcPeimExecCmd (\r
1642 IN EMMC_PEIM_HC_SLOT *Slot,\r
1643 IN OUT EMMC_COMMAND_PACKET *Packet\r
1644 )\r
1645{\r
1646 EFI_STATUS Status;\r
1647 EMMC_TRB *Trb;\r
1648\r
1649 if (Packet == NULL) {\r
1650 return EFI_INVALID_PARAMETER;\r
1651 }\r
1652\r
1653 if ((Packet->EmmcCmdBlk == NULL) || (Packet->EmmcStatusBlk == NULL)) {\r
1654 return EFI_INVALID_PARAMETER;\r
1655 }\r
1656\r
1657 if ((Packet->OutDataBuffer == NULL) && (Packet->OutTransferLength != 0)) {\r
1658 return EFI_INVALID_PARAMETER;\r
1659 }\r
1660\r
1661 if ((Packet->InDataBuffer == NULL) && (Packet->InTransferLength != 0)) {\r
1662 return EFI_INVALID_PARAMETER;\r
1663 }\r
1664\r
1665 Trb = EmmcPeimCreateTrb (Slot, Packet);\r
1666 if (Trb == NULL) {\r
1667 return EFI_OUT_OF_RESOURCES;\r
1668 }\r
1669\r
1670 Status = EmmcPeimWaitTrbEnv (Slot->EmmcHcBase, Trb);\r
1671 if (EFI_ERROR (Status)) {\r
1672 goto Done;\r
1673 }\r
1674\r
1675 Status = EmmcPeimExecTrb (Slot->EmmcHcBase, Trb);\r
1676 if (EFI_ERROR (Status)) {\r
1677 goto Done;\r
1678 }\r
1679\r
1680 Status = EmmcPeimWaitTrbResult (Slot->EmmcHcBase, Trb);\r
1681 if (EFI_ERROR (Status)) {\r
1682 goto Done;\r
1683 }\r
1684\r
1685Done:\r
1686 EmmcPeimFreeTrb (Trb);\r
1687\r
1688 return Status;\r
1689}\r
1690\r
1691/**\r
1692 Send command GO_IDLE_STATE (CMD0 with argument of 0x00000000) to the device to\r
1693 make it go to Idle State.\r
1694\r
1695 Refer to EMMC Electrical Standard Spec 5.1 Section 6.4 for details.\r
1696\r
1697 @param[in] Slot The slot number of the Emmc card to send the command to.\r
1698\r
1699 @retval EFI_SUCCESS The EMMC device is reset correctly.\r
1700 @retval Others The device reset fails.\r
1701\r
1702**/\r
1703EFI_STATUS\r
1704EmmcPeimReset (\r
1705 IN EMMC_PEIM_HC_SLOT *Slot\r
1706 )\r
1707{\r
1708 EMMC_COMMAND_BLOCK EmmcCmdBlk;\r
1709 EMMC_STATUS_BLOCK EmmcStatusBlk;\r
1710 EMMC_COMMAND_PACKET Packet;\r
1711 EFI_STATUS Status;\r
1712\r
1713 ZeroMem (&EmmcCmdBlk, sizeof (EmmcCmdBlk));\r
1714 ZeroMem (&EmmcStatusBlk, sizeof (EmmcStatusBlk));\r
1715 ZeroMem (&Packet, sizeof (Packet));\r
1716\r
1717 Packet.EmmcCmdBlk = &EmmcCmdBlk;\r
1718 Packet.EmmcStatusBlk = &EmmcStatusBlk;\r
1719 Packet.Timeout = EMMC_TIMEOUT;\r
1720\r
1721 EmmcCmdBlk.CommandIndex = EMMC_GO_IDLE_STATE;\r
1722 EmmcCmdBlk.CommandType = EmmcCommandTypeBc;\r
1723 EmmcCmdBlk.ResponseType = 0;\r
1724 EmmcCmdBlk.CommandArgument = 0;\r
1725\r
1726 Status = EmmcPeimExecCmd (Slot, &Packet);\r
1727\r
1728 return Status;\r
1729}\r
1730\r
1731/**\r
1732 Send command SEND_OP_COND to the EMMC device to get the data of the OCR register.\r
1733\r
1734 Refer to EMMC Electrical Standard Spec 5.1 Section 6.4 for details.\r
1735\r
1736 @param[in] Slot The slot number of the Emmc card to send the command to.\r
1737 @param[in, out] Argument On input, the argument of SEND_OP_COND is to send to the device.\r
1738 On output, the argument is the value of OCR register.\r
1739\r
1740 @retval EFI_SUCCESS The operation is done correctly.\r
1741 @retval Others The operation fails.\r
1742\r
1743**/\r
1744EFI_STATUS\r
1745EmmcPeimGetOcr (\r
1746 IN EMMC_PEIM_HC_SLOT *Slot,\r
1747 IN OUT UINT32 *Argument\r
1748 )\r
1749{\r
1750 EMMC_COMMAND_BLOCK EmmcCmdBlk;\r
1751 EMMC_STATUS_BLOCK EmmcStatusBlk;\r
1752 EMMC_COMMAND_PACKET Packet;\r
1753 EFI_STATUS Status;\r
1754\r
1755 ZeroMem (&EmmcCmdBlk, sizeof (EmmcCmdBlk));\r
1756 ZeroMem (&EmmcStatusBlk, sizeof (EmmcStatusBlk));\r
1757 ZeroMem (&Packet, sizeof (Packet));\r
1758\r
1759 Packet.EmmcCmdBlk = &EmmcCmdBlk;\r
1760 Packet.EmmcStatusBlk = &EmmcStatusBlk;\r
1761 Packet.Timeout = EMMC_TIMEOUT;\r
1762\r
1763 EmmcCmdBlk.CommandIndex = EMMC_SEND_OP_COND;\r
1764 EmmcCmdBlk.CommandType = EmmcCommandTypeBcr;\r
1765 EmmcCmdBlk.ResponseType = EmmcResponceTypeR3;\r
1766 EmmcCmdBlk.CommandArgument = *Argument;\r
1767\r
1768 Status = EmmcPeimExecCmd (Slot, &Packet);\r
1769 if (!EFI_ERROR (Status)) {\r
1770 //\r
1771 // For details, refer to SD Host Controller Simplified Spec 3.0 Table 2-12.\r
1772 //\r
1773 *Argument = EmmcStatusBlk.Resp0;\r
1774 }\r
1775\r
1776 return Status;\r
1777}\r
1778\r
1779/**\r
1780 Broadcast command ALL_SEND_CID to the bus to ask all the EMMC devices to send the\r
1781 data of their CID registers.\r
1782\r
1783 Refer to EMMC Electrical Standard Spec 5.1 Section 6.4 for details.\r
1784\r
1785 @param[in] Slot The slot number of the Emmc card to send the command to.\r
1786\r
1787 @retval EFI_SUCCESS The operation is done correctly.\r
1788 @retval Others The operation fails.\r
1789\r
1790**/\r
1791EFI_STATUS\r
1792EmmcPeimGetAllCid (\r
1793 IN EMMC_PEIM_HC_SLOT *Slot\r
1794 )\r
1795{\r
1796 EMMC_COMMAND_BLOCK EmmcCmdBlk;\r
1797 EMMC_STATUS_BLOCK EmmcStatusBlk;\r
1798 EMMC_COMMAND_PACKET Packet;\r
1799 EFI_STATUS Status;\r
1800\r
1801 ZeroMem (&EmmcCmdBlk, sizeof (EmmcCmdBlk));\r
1802 ZeroMem (&EmmcStatusBlk, sizeof (EmmcStatusBlk));\r
1803 ZeroMem (&Packet, sizeof (Packet));\r
1804\r
1805 Packet.EmmcCmdBlk = &EmmcCmdBlk;\r
1806 Packet.EmmcStatusBlk = &EmmcStatusBlk;\r
1807 Packet.Timeout = EMMC_TIMEOUT;\r
1808\r
1809 EmmcCmdBlk.CommandIndex = EMMC_ALL_SEND_CID;\r
1810 EmmcCmdBlk.CommandType = EmmcCommandTypeBcr;\r
1811 EmmcCmdBlk.ResponseType = EmmcResponceTypeR2;\r
1812 EmmcCmdBlk.CommandArgument = 0;\r
1813\r
1814 Status = EmmcPeimExecCmd (Slot, &Packet);\r
1815\r
1816 return Status;\r
1817}\r
1818\r
1819/**\r
1820 Send command SET_RELATIVE_ADDR to the EMMC device to assign a Relative device\r
1821 Address (RCA).\r
1822\r
1823 Refer to EMMC Electrical Standard Spec 5.1 Section 6.4 for details.\r
1824\r
1825 @param[in] Slot The slot number of the Emmc card to send the command to.\r
1826 @param[in] Rca The relative device address to be assigned.\r
1827\r
1828 @retval EFI_SUCCESS The operation is done correctly.\r
1829 @retval Others The operation fails.\r
1830\r
1831**/\r
1832EFI_STATUS\r
1833EmmcPeimSetRca (\r
1834 IN EMMC_PEIM_HC_SLOT *Slot,\r
1835 IN UINT32 Rca\r
1836 )\r
1837{\r
1838 EMMC_COMMAND_BLOCK EmmcCmdBlk;\r
1839 EMMC_STATUS_BLOCK EmmcStatusBlk;\r
1840 EMMC_COMMAND_PACKET Packet;\r
1841 EFI_STATUS Status;\r
1842\r
1843 ZeroMem (&EmmcCmdBlk, sizeof (EmmcCmdBlk));\r
1844 ZeroMem (&EmmcStatusBlk, sizeof (EmmcStatusBlk));\r
1845 ZeroMem (&Packet, sizeof (Packet));\r
1846\r
1847 Packet.EmmcCmdBlk = &EmmcCmdBlk;\r
1848 Packet.EmmcStatusBlk = &EmmcStatusBlk;\r
1849 Packet.Timeout = EMMC_TIMEOUT;\r
1850\r
1851 EmmcCmdBlk.CommandIndex = EMMC_SET_RELATIVE_ADDR;\r
1852 EmmcCmdBlk.CommandType = EmmcCommandTypeAc;\r
1853 EmmcCmdBlk.ResponseType = EmmcResponceTypeR1;\r
1854 EmmcCmdBlk.CommandArgument = Rca << 16;\r
1855\r
1856 Status = EmmcPeimExecCmd (Slot, &Packet);\r
1857\r
1858 return Status;\r
1859}\r
1860\r
1861/**\r
1862 Send command SEND_CSD to the EMMC device to get the data of the CSD register.\r
1863\r
1864 Refer to EMMC Electrical Standard Spec 5.1 Section 6.10.4 for details.\r
1865\r
1866 @param[in] Slot The slot number of the Emmc card to send the command to.\r
1867 @param[in] Rca The relative device address of selected device.\r
1868 @param[out] Csd The buffer to store the content of the CSD register.\r
1869 Note the caller should ignore the lowest byte of this\r
1870 buffer as the content of this byte is meaningless even\r
1871 if the operation succeeds.\r
1872\r
1873 @retval EFI_SUCCESS The operation is done correctly.\r
1874 @retval Others The operation fails.\r
1875\r
1876**/\r
1877EFI_STATUS\r
1878EmmcPeimGetCsd (\r
1879 IN EMMC_PEIM_HC_SLOT *Slot,\r
1880 IN UINT32 Rca,\r
1881 OUT EMMC_CSD *Csd\r
1882 )\r
1883{\r
1884 EMMC_COMMAND_BLOCK EmmcCmdBlk;\r
1885 EMMC_STATUS_BLOCK EmmcStatusBlk;\r
1886 EMMC_COMMAND_PACKET Packet;\r
1887 EFI_STATUS Status;\r
1888\r
1889 ZeroMem (&EmmcCmdBlk, sizeof (EmmcCmdBlk));\r
1890 ZeroMem (&EmmcStatusBlk, sizeof (EmmcStatusBlk));\r
1891 ZeroMem (&Packet, sizeof (Packet));\r
1892\r
1893 Packet.EmmcCmdBlk = &EmmcCmdBlk;\r
1894 Packet.EmmcStatusBlk = &EmmcStatusBlk;\r
1895 Packet.Timeout = EMMC_TIMEOUT;\r
1896\r
1897 EmmcCmdBlk.CommandIndex = EMMC_SEND_CSD;\r
1898 EmmcCmdBlk.CommandType = EmmcCommandTypeAc;\r
1899 EmmcCmdBlk.ResponseType = EmmcResponceTypeR2;\r
1900 EmmcCmdBlk.CommandArgument = Rca << 16;\r
1901\r
1902 Status = EmmcPeimExecCmd (Slot, &Packet);\r
1903 if (!EFI_ERROR (Status)) {\r
1904 //\r
1905 // For details, refer to SD Host Controller Simplified Spec 3.0 Table 2-12.\r
1906 //\r
1907 CopyMem (((UINT8*)Csd) + 1, &EmmcStatusBlk.Resp0, sizeof (EMMC_CSD) - 1);\r
1908 }\r
1909\r
1910 return Status;\r
1911}\r
1912\r
1913/**\r
1914 Send command SELECT_DESELECT_CARD to the EMMC device to select/deselect it.\r
1915\r
1916 Refer to EMMC Electrical Standard Spec 5.1 Section 6.10.4 for details.\r
1917\r
1918 @param[in] Slot The slot number of the Emmc card to send the command to.\r
1919 @param[in] Rca The relative device address of selected device.\r
1920\r
1921 @retval EFI_SUCCESS The operation is done correctly.\r
1922 @retval Others The operation fails.\r
1923\r
1924**/\r
1925EFI_STATUS\r
1926EmmcPeimSelect (\r
1927 IN EMMC_PEIM_HC_SLOT *Slot,\r
1928 IN UINT32 Rca\r
1929 )\r
1930{\r
1931 EMMC_COMMAND_BLOCK EmmcCmdBlk;\r
1932 EMMC_STATUS_BLOCK EmmcStatusBlk;\r
1933 EMMC_COMMAND_PACKET Packet;\r
1934 EFI_STATUS Status;\r
1935\r
1936 ZeroMem (&EmmcCmdBlk, sizeof (EmmcCmdBlk));\r
1937 ZeroMem (&EmmcStatusBlk, sizeof (EmmcStatusBlk));\r
1938 ZeroMem (&Packet, sizeof (Packet));\r
1939\r
1940 Packet.EmmcCmdBlk = &EmmcCmdBlk;\r
1941 Packet.EmmcStatusBlk = &EmmcStatusBlk;\r
1942 Packet.Timeout = EMMC_TIMEOUT;\r
1943\r
1944 EmmcCmdBlk.CommandIndex = EMMC_SELECT_DESELECT_CARD;\r
1945 EmmcCmdBlk.CommandType = EmmcCommandTypeAc;\r
1946 EmmcCmdBlk.ResponseType = EmmcResponceTypeR1;\r
1947 EmmcCmdBlk.CommandArgument = Rca << 16;\r
1948\r
1949 Status = EmmcPeimExecCmd (Slot, &Packet);\r
1950\r
1951 return Status;\r
1952}\r
1953\r
1954/**\r
1955 Send command SEND_EXT_CSD to the EMMC device to get the data of the EXT_CSD register.\r
1956\r
1957 Refer to EMMC Electrical Standard Spec 5.1 Section 6.10.4 for details.\r
1958\r
1959 @param[in] Slot The slot number of the Emmc card to send the command to.\r
1960 @param[out] ExtCsd The buffer to store the content of the EXT_CSD register.\r
1961\r
1962 @retval EFI_SUCCESS The operation is done correctly.\r
1963 @retval Others The operation fails.\r
1964\r
1965**/\r
1966EFI_STATUS\r
1967EmmcPeimGetExtCsd (\r
1968 IN EMMC_PEIM_HC_SLOT *Slot,\r
1969 OUT EMMC_EXT_CSD *ExtCsd\r
1970 )\r
1971{\r
1972 EMMC_COMMAND_BLOCK EmmcCmdBlk;\r
1973 EMMC_STATUS_BLOCK EmmcStatusBlk;\r
1974 EMMC_COMMAND_PACKET Packet;\r
1975 EFI_STATUS Status;\r
1976\r
1977 ZeroMem (&EmmcCmdBlk, sizeof (EmmcCmdBlk));\r
1978 ZeroMem (&EmmcStatusBlk, sizeof (EmmcStatusBlk));\r
1979 ZeroMem (&Packet, sizeof (Packet));\r
1980\r
1981 Packet.EmmcCmdBlk = &EmmcCmdBlk;\r
1982 Packet.EmmcStatusBlk = &EmmcStatusBlk;\r
1983 Packet.Timeout = EMMC_TIMEOUT;\r
1984\r
1985 EmmcCmdBlk.CommandIndex = EMMC_SEND_EXT_CSD;\r
1986 EmmcCmdBlk.CommandType = EmmcCommandTypeAdtc;\r
1987 EmmcCmdBlk.ResponseType = EmmcResponceTypeR1;\r
1988 EmmcCmdBlk.CommandArgument = 0x00000000;\r
1989\r
1990 Packet.InDataBuffer = ExtCsd;\r
1991 Packet.InTransferLength = sizeof (EMMC_EXT_CSD);\r
1992\r
1993 Status = EmmcPeimExecCmd (Slot, &Packet);\r
1994 return Status;\r
1995}\r
1996\r
1997/**\r
1998 Send command SWITCH to the EMMC device to switch the mode of operation of the\r
1999 selected Device or modifies the EXT_CSD registers.\r
2000\r
2001 Refer to EMMC Electrical Standard Spec 5.1 Section 6.10.4 for details.\r
2002\r
2003 @param[in] Slot The slot number of the Emmc card to send the command to.\r
2004 @param[in] Access The access mode of SWTICH command.\r
2005 @param[in] Index The offset of the field to be access.\r
2006 @param[in] Value The value to be set to the specified field of EXT_CSD register.\r
2007 @param[in] CmdSet The value of CmdSet field of EXT_CSD register.\r
2008\r
2009 @retval EFI_SUCCESS The operation is done correctly.\r
2010 @retval Others The operation fails.\r
2011\r
2012**/\r
2013EFI_STATUS\r
2014EmmcPeimSwitch (\r
2015 IN EMMC_PEIM_HC_SLOT *Slot,\r
2016 IN UINT8 Access,\r
2017 IN UINT8 Index,\r
2018 IN UINT8 Value,\r
2019 IN UINT8 CmdSet\r
2020 )\r
2021{\r
2022 EMMC_COMMAND_BLOCK EmmcCmdBlk;\r
2023 EMMC_STATUS_BLOCK EmmcStatusBlk;\r
2024 EMMC_COMMAND_PACKET Packet;\r
2025 EFI_STATUS Status;\r
2026\r
2027 ZeroMem (&EmmcCmdBlk, sizeof (EmmcCmdBlk));\r
2028 ZeroMem (&EmmcStatusBlk, sizeof (EmmcStatusBlk));\r
2029 ZeroMem (&Packet, sizeof (Packet));\r
2030\r
2031 Packet.EmmcCmdBlk = &EmmcCmdBlk;\r
2032 Packet.EmmcStatusBlk = &EmmcStatusBlk;\r
2033 Packet.Timeout = EMMC_TIMEOUT;\r
2034\r
2035 EmmcCmdBlk.CommandIndex = EMMC_SWITCH;\r
2036 EmmcCmdBlk.CommandType = EmmcCommandTypeAc;\r
2037 EmmcCmdBlk.ResponseType = EmmcResponceTypeR1b;\r
2038 EmmcCmdBlk.CommandArgument = (Access << 24) | (Index << 16) | (Value << 8) | CmdSet;\r
2039\r
2040 Status = EmmcPeimExecCmd (Slot, &Packet);\r
2041\r
2042 return Status;\r
2043}\r
2044\r
2045/**\r
2046 Send command SEND_STATUS to the addressed EMMC device to get its status register.\r
2047\r
2048 Refer to EMMC Electrical Standard Spec 5.1 Section 6.10.4 for details.\r
2049\r
2050 @param[in] Slot The slot number of the Emmc card to send the command to.\r
2051 @param[in] Rca The relative device address of addressed device.\r
2052 @param[out] DevStatus The returned device status.\r
2053\r
2054 @retval EFI_SUCCESS The operation is done correctly.\r
2055 @retval Others The operation fails.\r
2056\r
2057**/\r
2058EFI_STATUS\r
2059EmmcPeimSendStatus (\r
2060 IN EMMC_PEIM_HC_SLOT *Slot,\r
2061 IN UINT32 Rca,\r
2062 OUT UINT32 *DevStatus\r
2063 )\r
2064{\r
2065 EMMC_COMMAND_BLOCK EmmcCmdBlk;\r
2066 EMMC_STATUS_BLOCK EmmcStatusBlk;\r
2067 EMMC_COMMAND_PACKET Packet;\r
2068 EFI_STATUS Status;\r
2069\r
2070 ZeroMem (&EmmcCmdBlk, sizeof (EmmcCmdBlk));\r
2071 ZeroMem (&EmmcStatusBlk, sizeof (EmmcStatusBlk));\r
2072 ZeroMem (&Packet, sizeof (Packet));\r
2073\r
2074 Packet.EmmcCmdBlk = &EmmcCmdBlk;\r
2075 Packet.EmmcStatusBlk = &EmmcStatusBlk;\r
2076 Packet.Timeout = EMMC_TIMEOUT;\r
2077\r
2078 EmmcCmdBlk.CommandIndex = EMMC_SEND_STATUS;\r
2079 EmmcCmdBlk.CommandType = EmmcCommandTypeAc;\r
2080 EmmcCmdBlk.ResponseType = EmmcResponceTypeR1;\r
2081 EmmcCmdBlk.CommandArgument = Rca << 16;\r
2082\r
2083 Status = EmmcPeimExecCmd (Slot, &Packet);\r
2084 if (!EFI_ERROR (Status)) {\r
2085 *DevStatus = EmmcStatusBlk.Resp0;\r
2086 }\r
2087\r
2088 return Status;\r
2089}\r
2090\r
2091/**\r
2092 Send command SET_BLOCK_COUNT to the addressed EMMC device to set the number of\r
2093 blocks for the following block read/write cmd.\r
2094\r
2095 Refer to EMMC Electrical Standard Spec 5.1 Section 6.10.4 for details.\r
2096\r
2097 @param[in] Slot The slot number of the Emmc card to send the command to.\r
2098 @param[in] BlockCount The number of the logical block to access.\r
2099\r
2100 @retval EFI_SUCCESS The operation is done correctly.\r
2101 @retval Others The operation fails.\r
2102\r
2103**/\r
2104EFI_STATUS\r
2105EmmcPeimSetBlkCount (\r
2106 IN EMMC_PEIM_HC_SLOT *Slot,\r
2107 IN UINT16 BlockCount\r
2108 )\r
2109{\r
2110 EMMC_COMMAND_BLOCK EmmcCmdBlk;\r
2111 EMMC_STATUS_BLOCK EmmcStatusBlk;\r
2112 EMMC_COMMAND_PACKET Packet;\r
2113 EFI_STATUS Status;\r
2114\r
2115 ZeroMem (&EmmcCmdBlk, sizeof (EmmcCmdBlk));\r
2116 ZeroMem (&EmmcStatusBlk, sizeof (EmmcStatusBlk));\r
2117 ZeroMem (&Packet, sizeof (Packet));\r
2118\r
2119 Packet.EmmcCmdBlk = &EmmcCmdBlk;\r
2120 Packet.EmmcStatusBlk = &EmmcStatusBlk;\r
2121 Packet.Timeout = EMMC_TIMEOUT;\r
2122\r
2123 EmmcCmdBlk.CommandIndex = EMMC_SET_BLOCK_COUNT;\r
2124 EmmcCmdBlk.CommandType = EmmcCommandTypeAc;\r
2125 EmmcCmdBlk.ResponseType = EmmcResponceTypeR1;\r
2126 EmmcCmdBlk.CommandArgument = BlockCount;\r
2127\r
2128 Status = EmmcPeimExecCmd (Slot, &Packet);\r
2129\r
2130 return Status;\r
2131}\r
2132\r
2133/**\r
2134 Send command READ_MULTIPLE_BLOCK/WRITE_MULTIPLE_BLOCK to the addressed EMMC device\r
2135 to read/write the specified number of blocks.\r
2136\r
2137 Refer to EMMC Electrical Standard Spec 5.1 Section 6.10.4 for details.\r
2138\r
2139 @param[in] Slot The slot number of the Emmc card to send the command to.\r
2140 @param[in] Lba The logical block address of starting access.\r
2141 @param[in] BlockSize The block size of specified EMMC device partition.\r
2142 @param[in] Buffer The pointer to the transfer buffer.\r
2143 @param[in] BufferSize The size of transfer buffer.\r
2144 @param[in] IsRead Boolean to show the operation direction.\r
2145\r
2146 @retval EFI_SUCCESS The operation is done correctly.\r
2147 @retval Others The operation fails.\r
2148\r
2149**/\r
2150EFI_STATUS\r
2151EmmcPeimRwMultiBlocks (\r
2152 IN EMMC_PEIM_HC_SLOT *Slot,\r
2153 IN EFI_LBA Lba,\r
2154 IN UINT32 BlockSize,\r
2155 IN VOID *Buffer,\r
2156 IN UINTN BufferSize,\r
2157 IN BOOLEAN IsRead\r
2158 )\r
2159{\r
2160 EMMC_COMMAND_BLOCK EmmcCmdBlk;\r
2161 EMMC_STATUS_BLOCK EmmcStatusBlk;\r
2162 EMMC_COMMAND_PACKET Packet;\r
2163 EFI_STATUS Status;\r
2164\r
2165 ZeroMem (&EmmcCmdBlk, sizeof (EmmcCmdBlk));\r
2166 ZeroMem (&EmmcStatusBlk, sizeof (EmmcStatusBlk));\r
2167 ZeroMem (&Packet, sizeof (Packet));\r
2168\r
2169 Packet.EmmcCmdBlk = &EmmcCmdBlk;\r
2170 Packet.EmmcStatusBlk = &EmmcStatusBlk;\r
2171 //\r
2172 // Calculate timeout value through the below formula.\r
2173 // Timeout = (transfer size) / (2MB/s).\r
2174 // Taking 2MB/s as divisor is because it's nearest to the eMMC lowest\r
2175 // transfer speed (2.4MB/s).\r
2176 // Refer to eMMC 5.0 spec section 6.9.1 for details.\r
2177 //\r
2178 Packet.Timeout = (BufferSize / (2 * 1024 * 1024) + 1) * 1000 * 1000;;\r
2179\r
2180 if (IsRead) {\r
2181 Packet.InDataBuffer = Buffer;\r
2182 Packet.InTransferLength = (UINT32)BufferSize;\r
2183\r
2184 EmmcCmdBlk.CommandIndex = EMMC_READ_MULTIPLE_BLOCK;\r
2185 EmmcCmdBlk.CommandType = EmmcCommandTypeAdtc;\r
2186 EmmcCmdBlk.ResponseType = EmmcResponceTypeR1;\r
2187 } else {\r
2188 Packet.OutDataBuffer = Buffer;\r
2189 Packet.OutTransferLength = (UINT32)BufferSize;\r
2190\r
2191 EmmcCmdBlk.CommandIndex = EMMC_WRITE_MULTIPLE_BLOCK;\r
2192 EmmcCmdBlk.CommandType = EmmcCommandTypeAdtc;\r
2193 EmmcCmdBlk.ResponseType = EmmcResponceTypeR1;\r
2194 }\r
2195\r
2196 if (Slot->SectorAddressing) {\r
2197 EmmcCmdBlk.CommandArgument = (UINT32)Lba;\r
2198 } else {\r
2199 EmmcCmdBlk.CommandArgument = (UINT32)MultU64x32 (Lba, BlockSize);\r
2200 }\r
2201\r
2202 Status = EmmcPeimExecCmd (Slot, &Packet);\r
2203\r
2204 return Status;\r
2205}\r
2206\r
2207/**\r
2208 Send command SEND_TUNING_BLOCK to the EMMC device for HS200 optimal sampling point\r
2209 detection.\r
2210\r
2211 It may be sent up to 40 times until the host finishes the tuning procedure.\r
2212\r
2213 Refer to EMMC Electrical Standard Spec 5.1 Section 6.6.8 for details.\r
2214\r
2215 @param[in] Slot The slot number of the Emmc card to send the command to.\r
2216 @param[in] BusWidth The bus width to work.\r
2217\r
2218 @retval EFI_SUCCESS The operation is done correctly.\r
2219 @retval Others The operation fails.\r
2220\r
2221**/\r
2222EFI_STATUS\r
2223EmmcPeimSendTuningBlk (\r
2224 IN EMMC_PEIM_HC_SLOT *Slot,\r
2225 IN UINT8 BusWidth\r
2226 )\r
2227{\r
2228 EMMC_COMMAND_BLOCK EmmcCmdBlk;\r
2229 EMMC_STATUS_BLOCK EmmcStatusBlk;\r
2230 EMMC_COMMAND_PACKET Packet;\r
2231 EFI_STATUS Status;\r
2232 UINT8 TuningBlock[128];\r
2233\r
2234 ZeroMem (&EmmcCmdBlk, sizeof (EmmcCmdBlk));\r
2235 ZeroMem (&EmmcStatusBlk, sizeof (EmmcStatusBlk));\r
2236 ZeroMem (&Packet, sizeof (Packet));\r
2237\r
2238 Packet.EmmcCmdBlk = &EmmcCmdBlk;\r
2239 Packet.EmmcStatusBlk = &EmmcStatusBlk;\r
2240 Packet.Timeout = EMMC_TIMEOUT;\r
2241\r
2242 EmmcCmdBlk.CommandIndex = EMMC_SEND_TUNING_BLOCK;\r
2243 EmmcCmdBlk.CommandType = EmmcCommandTypeAdtc;\r
2244 EmmcCmdBlk.ResponseType = EmmcResponceTypeR1;\r
2245 EmmcCmdBlk.CommandArgument = 0;\r
2246\r
2247 Packet.InDataBuffer = TuningBlock;\r
2248 if (BusWidth == 8) {\r
2249 Packet.InTransferLength = sizeof (TuningBlock);\r
2250 } else {\r
2251 Packet.InTransferLength = 64;\r
2252 }\r
2253\r
2254 Status = EmmcPeimExecCmd (Slot, &Packet);\r
2255\r
2256 return Status;\r
2257}\r
2258\r
2259/**\r
2260 Tunning the clock to get HS200 optimal sampling point.\r
2261\r
2262 Command SEND_TUNING_BLOCK may be sent up to 40 times until the host finishes the\r
2263 tuning procedure.\r
2264\r
2265 Refer to EMMC Electrical Standard Spec 5.1 Section 6.6.8 and SD Host Controller\r
2266 Simplified Spec 3.0 section Figure 2-29 for details.\r
2267\r
2268 @param[in] Slot The slot number of the Emmc card to send the command to.\r
2269 @param[in] BusWidth The bus width to work.\r
2270\r
2271 @retval EFI_SUCCESS The operation is done correctly.\r
2272 @retval Others The operation fails.\r
2273\r
2274**/\r
2275EFI_STATUS\r
2276EmmcPeimTuningClkForHs200 (\r
2277 IN EMMC_PEIM_HC_SLOT *Slot,\r
2278 IN UINT8 BusWidth\r
2279 )\r
2280{\r
2281 EFI_STATUS Status;\r
2282 UINT8 HostCtrl2;\r
2283 UINT8 Retry;\r
2284\r
2285 //\r
2286 // Notify the host that the sampling clock tuning procedure starts.\r
2287 //\r
2288 HostCtrl2 = BIT6;\r
2289 Status = EmmcPeimHcOrMmio (Slot->EmmcHcBase + EMMC_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
2290 if (EFI_ERROR (Status)) {\r
2291 return Status;\r
2292 }\r
2293 //\r
2294 // Ask the device to send a sequence of tuning blocks till the tuning procedure is done.\r
2295 //\r
2296 Retry = 0;\r
2297 do {\r
2298 Status = EmmcPeimSendTuningBlk (Slot, BusWidth);\r
2299 if (EFI_ERROR (Status)) {\r
2300 return Status;\r
2301 }\r
2302\r
2303 Status = EmmcPeimHcRwMmio (Slot->EmmcHcBase + EMMC_HC_HOST_CTRL2, TRUE, sizeof (HostCtrl2), &HostCtrl2);\r
2304 if (EFI_ERROR (Status)) {\r
2305 return Status;\r
2306 }\r
2307\r
8c983d3e 2308 if ((HostCtrl2 & (BIT6 | BIT7)) == 0) {\r
48555339
FT
2309 break;\r
2310 }\r
8c983d3e
FT
2311\r
2312 if ((HostCtrl2 & (BIT6 | BIT7)) == BIT7) {\r
2313 return EFI_SUCCESS;\r
2314 }\r
48555339
FT
2315 } while (++Retry < 40);\r
2316\r
8c983d3e
FT
2317 DEBUG ((EFI_D_ERROR, "EmmcPeimTuningClkForHs200: Send tuning block fails at %d times with HostCtrl2 %02x\n", Retry, HostCtrl2));\r
2318 //\r
2319 // Abort the tuning procedure and reset the tuning circuit.\r
2320 //\r
2321 HostCtrl2 = (UINT8)~(BIT6 | BIT7);\r
2322 Status = EmmcPeimHcAndMmio (Slot->EmmcHcBase + EMMC_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
2323 if (EFI_ERROR (Status)) {\r
2324 return Status;\r
48555339 2325 }\r
8c983d3e 2326 return EFI_DEVICE_ERROR;\r
48555339
FT
2327}\r
2328\r
2329/**\r
2330 Switch the bus width to specified width.\r
2331\r
2332 Refer to EMMC Electrical Standard Spec 5.1 Section 6.6.9 and SD Host Controller\r
2333 Simplified Spec 3.0 section Figure 3-7 for details.\r
2334\r
2335 @param[in] Slot The slot number of the Emmc card to send the command to.\r
2336 @param[in] Rca The relative device address to be assigned.\r
2337 @param[in] IsDdr If TRUE, use dual data rate data simpling method. Otherwise\r
2338 use single data rate data simpling method.\r
2339 @param[in] BusWidth The bus width to be set, it could be 4 or 8.\r
2340\r
2341 @retval EFI_SUCCESS The operation is done correctly.\r
2342 @retval Others The operation fails.\r
2343\r
2344**/\r
2345EFI_STATUS\r
2346EmmcPeimSwitchBusWidth (\r
2347 IN EMMC_PEIM_HC_SLOT *Slot,\r
2348 IN UINT32 Rca,\r
2349 IN BOOLEAN IsDdr,\r
2350 IN UINT8 BusWidth\r
2351 )\r
2352{\r
2353 EFI_STATUS Status;\r
2354 UINT8 Access;\r
2355 UINT8 Index;\r
2356 UINT8 Value;\r
2357 UINT8 CmdSet;\r
2358 UINT32 DevStatus;\r
2359\r
2360 //\r
2361 // Write Byte, the Value field is written into the byte pointed by Index.\r
2362 //\r
2363 Access = 0x03;\r
2364 Index = OFFSET_OF (EMMC_EXT_CSD, BusWidth);\r
2365 if (BusWidth == 4) {\r
2366 Value = 1;\r
2367 } else if (BusWidth == 8) {\r
2368 Value = 2;\r
2369 } else {\r
2370 return EFI_INVALID_PARAMETER;\r
2371 }\r
2372\r
2373 if (IsDdr) {\r
2374 Value += 4;\r
2375 }\r
2376\r
2377 CmdSet = 0;\r
2378 Status = EmmcPeimSwitch (Slot, Access, Index, Value, CmdSet);\r
2379 if (EFI_ERROR (Status)) {\r
2380 return Status;\r
2381 }\r
2382\r
2383 Status = EmmcPeimSendStatus (Slot, Rca, &DevStatus);\r
2384 if (EFI_ERROR (Status)) {\r
2385 return Status;\r
2386 }\r
2387 //\r
2388 // Check the switch operation is really successful or not.\r
2389 //\r
2390 if ((DevStatus & BIT7) != 0) {\r
2391 return EFI_DEVICE_ERROR;\r
2392 }\r
2393\r
2394 Status = EmmcPeimHcSetBusWidth (Slot->EmmcHcBase, BusWidth);\r
2395\r
2396 return Status;\r
2397}\r
2398\r
2399/**\r
2400 Switch the clock frequency to the specified value.\r
2401\r
2402 Refer to EMMC Electrical Standard Spec 5.1 Section 6.6 and SD Host Controller\r
2403 Simplified Spec 3.0 section Figure 3-3 for details.\r
2404\r
2405 @param[in] Slot The slot number of the Emmc card to send the command to.\r
2406 @param[in] Rca The relative device address to be assigned.\r
2407 @param[in] HsTiming The value to be written to HS_TIMING field of EXT_CSD register.\r
2408 @param[in] ClockFreq The max clock frequency to be set, the unit is MHz.\r
2409\r
2410 @retval EFI_SUCCESS The operation is done correctly.\r
2411 @retval Others The operation fails.\r
2412\r
2413**/\r
2414EFI_STATUS\r
2415EmmcPeimSwitchClockFreq (\r
2416 IN EMMC_PEIM_HC_SLOT *Slot,\r
2417 IN UINT32 Rca,\r
2418 IN UINT8 HsTiming,\r
2419 IN UINT32 ClockFreq\r
2420 )\r
2421{\r
2422 EFI_STATUS Status;\r
2423 UINT8 Access;\r
2424 UINT8 Index;\r
2425 UINT8 Value;\r
2426 UINT8 CmdSet;\r
2427 UINT32 DevStatus;\r
2428\r
2429 //\r
2430 // Write Byte, the Value field is written into the byte pointed by Index.\r
2431 //\r
2432 Access = 0x03;\r
2433 Index = OFFSET_OF (EMMC_EXT_CSD, HsTiming);\r
2434 Value = HsTiming;\r
2435 CmdSet = 0;\r
2436\r
2437 Status = EmmcPeimSwitch (Slot, Access, Index, Value, CmdSet);\r
2438 if (EFI_ERROR (Status)) {\r
2439 return Status;\r
2440 }\r
2441\r
2442 Status = EmmcPeimSendStatus (Slot, Rca, &DevStatus);\r
2443 if (EFI_ERROR (Status)) {\r
2444 return Status;\r
2445 }\r
2446 //\r
2447 // Check the switch operation is really successful or not.\r
2448 //\r
2449 if ((DevStatus & BIT7) != 0) {\r
2450 return EFI_DEVICE_ERROR;\r
2451 }\r
2452 //\r
2453 // Convert the clock freq unit from MHz to KHz.\r
2454 //\r
2455 Status = EmmcPeimHcClockSupply (Slot->EmmcHcBase, ClockFreq * 1000);\r
2456\r
2457 return Status;\r
2458}\r
2459\r
2460/**\r
2461 Switch to the High Speed timing according to request.\r
2462\r
2463 Refer to EMMC Electrical Standard Spec 5.1 Section 6.6.8 and SD Host Controller\r
2464 Simplified Spec 3.0 section Figure 2-29 for details.\r
2465\r
2466 @param[in] Slot The slot number of the Emmc card to send the command to.\r
2467 @param[in] Rca The relative device address to be assigned.\r
2468 @param[in] ClockFreq The max clock frequency to be set.\r
2469 @param[in] IsDdr If TRUE, use dual data rate data simpling method. Otherwise\r
2470 use single data rate data simpling method.\r
2471 @param[in] BusWidth The bus width to be set, it could be 4 or 8.\r
2472\r
2473 @retval EFI_SUCCESS The operation is done correctly.\r
2474 @retval Others The operation fails.\r
2475\r
2476**/\r
2477EFI_STATUS\r
2478EmmcPeimSwitchToHighSpeed (\r
2479 IN EMMC_PEIM_HC_SLOT *Slot,\r
2480 IN UINT32 Rca,\r
2481 IN UINT32 ClockFreq,\r
2482 IN BOOLEAN IsDdr,\r
2483 IN UINT8 BusWidth\r
2484 )\r
2485{\r
2486 EFI_STATUS Status;\r
2487 UINT8 HsTiming;\r
2488 UINT8 HostCtrl1;\r
2489 UINT8 HostCtrl2;\r
2490\r
2491 Status = EmmcPeimSwitchBusWidth (Slot, Rca, IsDdr, BusWidth);\r
2492 if (EFI_ERROR (Status)) {\r
2493 return Status;\r
2494 }\r
2495 //\r
2496 // Set to Hight Speed timing\r
2497 //\r
2498 HostCtrl1 = BIT2;\r
2499 Status = EmmcPeimHcOrMmio (Slot->EmmcHcBase + EMMC_HC_HOST_CTRL1, sizeof (HostCtrl1), &HostCtrl1);\r
2500 if (EFI_ERROR (Status)) {\r
2501 return Status;\r
2502 }\r
2503\r
2504 HostCtrl2 = (UINT8)~0x7;\r
2505 Status = EmmcPeimHcAndMmio (Slot->EmmcHcBase + EMMC_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
2506 if (EFI_ERROR (Status)) {\r
2507 return Status;\r
2508 }\r
2509 if (IsDdr) {\r
2510 HostCtrl2 = BIT2;\r
2511 } else if (ClockFreq == 52) {\r
2512 HostCtrl2 = BIT0;\r
2513 } else {\r
2514 HostCtrl2 = 0;\r
2515 }\r
2516 Status = EmmcPeimHcOrMmio (Slot->EmmcHcBase + EMMC_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
2517 if (EFI_ERROR (Status)) {\r
2518 return Status;\r
2519 }\r
2520\r
2521 HsTiming = 1;\r
2522 Status = EmmcPeimSwitchClockFreq (Slot, Rca, HsTiming, ClockFreq);\r
2523 if (EFI_ERROR (Status)) {\r
2524 return Status;\r
2525 }\r
2526\r
2527 return Status;\r
2528}\r
2529\r
2530/**\r
2531 Switch to the HS200 timing according to request.\r
2532\r
2533 Refer to EMMC Electrical Standard Spec 5.1 Section 6.6.8 and SD Host Controller\r
2534 Simplified Spec 3.0 section Figure 2-29 for details.\r
2535\r
2536 @param[in] Slot The slot number of the Emmc card to send the command to.\r
2537 @param[in] Rca The relative device address to be assigned.\r
2538 @param[in] ClockFreq The max clock frequency to be set.\r
2539 @param[in] BusWidth The bus width to be set, it could be 4 or 8.\r
2540\r
2541 @retval EFI_SUCCESS The operation is done correctly.\r
2542 @retval Others The operation fails.\r
2543\r
2544**/\r
2545EFI_STATUS\r
2546EmmcPeimSwitchToHS200 (\r
2547 IN EMMC_PEIM_HC_SLOT *Slot,\r
2548 IN UINT32 Rca,\r
2549 IN UINT32 ClockFreq,\r
2550 IN UINT8 BusWidth\r
2551 )\r
2552{\r
2553 EFI_STATUS Status;\r
2554 UINT8 HsTiming;\r
2555 UINT8 HostCtrl2;\r
2556 UINT16 ClockCtrl;\r
2557\r
2558 if ((BusWidth != 4) && (BusWidth != 8)) {\r
2559 return EFI_INVALID_PARAMETER;\r
2560 }\r
2561\r
2562 Status = EmmcPeimSwitchBusWidth (Slot, Rca, FALSE, BusWidth);\r
2563 if (EFI_ERROR (Status)) {\r
2564 return Status;\r
2565 }\r
2566 //\r
2567 // Set to HS200/SDR104 timing\r
2568 //\r
2569 //\r
2570 // Stop bus clock at first\r
2571 //\r
2572 Status = EmmcPeimHcStopClock (Slot->EmmcHcBase);\r
2573 if (EFI_ERROR (Status)) {\r
2574 return Status;\r
2575 }\r
2576\r
2577 HostCtrl2 = (UINT8)~0x7;\r
2578 Status = EmmcPeimHcAndMmio (Slot->EmmcHcBase + EMMC_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
2579 if (EFI_ERROR (Status)) {\r
2580 return Status;\r
2581 }\r
2582 HostCtrl2 = BIT0 | BIT1;\r
2583 Status = EmmcPeimHcOrMmio (Slot->EmmcHcBase + EMMC_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
2584 if (EFI_ERROR (Status)) {\r
2585 return Status;\r
2586 }\r
2587\r
2588 //\r
2589 // Wait Internal Clock Stable in the Clock Control register to be 1 before set SD Clock Enable bit\r
2590 //\r
2591 Status = EmmcPeimHcWaitMmioSet (\r
2592 Slot->EmmcHcBase + EMMC_HC_CLOCK_CTRL,\r
2593 sizeof (ClockCtrl),\r
2594 BIT1,\r
2595 BIT1,\r
2596 EMMC_TIMEOUT\r
2597 );\r
2598 if (EFI_ERROR (Status)) {\r
2599 return Status;\r
2600 }\r
2601 //\r
2602 // Set SD Clock Enable in the Clock Control register to 1\r
2603 //\r
2604 ClockCtrl = BIT2;\r
2605 Status = EmmcPeimHcOrMmio (Slot->EmmcHcBase + EMMC_HC_CLOCK_CTRL, sizeof (ClockCtrl), &ClockCtrl);\r
2606\r
2607 HsTiming = 2;\r
2608 Status = EmmcPeimSwitchClockFreq (Slot, Rca, HsTiming, ClockFreq);\r
2609 if (EFI_ERROR (Status)) {\r
2610 return Status;\r
2611 }\r
2612\r
2613 Status = EmmcPeimTuningClkForHs200 (Slot, BusWidth);\r
2614\r
2615 return Status;\r
2616}\r
2617\r
2618/**\r
2619 Switch to the HS400 timing according to request.\r
2620\r
2621 Refer to EMMC Electrical Standard Spec 5.1 Section 6.6.8 and SD Host Controller\r
2622 Simplified Spec 3.0 section Figure 2-29 for details.\r
2623\r
2624 @param[in] Slot The slot number of the Emmc card to send the command to.\r
2625 @param[in] Rca The relative device address to be assigned.\r
2626 @param[in] ClockFreq The max clock frequency to be set.\r
2627\r
2628 @retval EFI_SUCCESS The operation is done correctly.\r
2629 @retval Others The operation fails.\r
2630\r
2631**/\r
2632EFI_STATUS\r
2633EmmcPeimSwitchToHS400 (\r
2634 IN EMMC_PEIM_HC_SLOT *Slot,\r
2635 IN UINT32 Rca,\r
2636 IN UINT32 ClockFreq\r
2637 )\r
2638{\r
2639 EFI_STATUS Status;\r
2640 UINT8 HsTiming;\r
2641 UINT8 HostCtrl2;\r
2642\r
2643 Status = EmmcPeimSwitchToHS200 (Slot, Rca, ClockFreq, 8);\r
2644 if (EFI_ERROR (Status)) {\r
2645 return Status;\r
2646 }\r
2647 //\r
2648 // Set to Hight Speed timing and set the clock frequency to a value less than 52MHz.\r
2649 //\r
2650 HsTiming = 1;\r
2651 Status = EmmcPeimSwitchClockFreq (Slot, Rca, HsTiming, 52);\r
2652 if (EFI_ERROR (Status)) {\r
2653 return Status;\r
2654 }\r
2655 //\r
2656 // HS400 mode must use 8 data lines.\r
2657 //\r
2658 Status = EmmcPeimSwitchBusWidth (Slot, Rca, TRUE, 8);\r
2659 if (EFI_ERROR (Status)) {\r
2660 return Status;\r
2661 }\r
2662 //\r
2663 // Set to HS400 timing\r
2664 //\r
2665 HostCtrl2 = (UINT8)~0x7;\r
2666 Status = EmmcPeimHcAndMmio (Slot->EmmcHcBase + EMMC_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
2667 if (EFI_ERROR (Status)) {\r
2668 return Status;\r
2669 }\r
2670 HostCtrl2 = BIT0 | BIT2;\r
2671 Status = EmmcPeimHcOrMmio (Slot->EmmcHcBase + EMMC_HC_HOST_CTRL2, sizeof (HostCtrl2), &HostCtrl2);\r
2672 if (EFI_ERROR (Status)) {\r
2673 return Status;\r
2674 }\r
2675\r
2676 HsTiming = 3;\r
2677 Status = EmmcPeimSwitchClockFreq (Slot, Rca, HsTiming, ClockFreq);\r
2678\r
2679 return Status;\r
2680}\r
2681\r
2682/**\r
2683 Switch the high speed timing according to request.\r
2684\r
2685 Refer to EMMC Electrical Standard Spec 5.1 Section 6.6.8 and SD Host Controller\r
2686 Simplified Spec 3.0 section Figure 2-29 for details.\r
2687\r
2688 @param[in] Slot The slot number of the Emmc card to send the command to.\r
2689 @param[in] Rca The relative device address to be assigned.\r
2690\r
2691 @retval EFI_SUCCESS The operation is done correctly.\r
2692 @retval Others The operation fails.\r
2693\r
2694**/\r
2695EFI_STATUS\r
2696EmmcPeimSetBusMode (\r
2697 IN EMMC_PEIM_HC_SLOT *Slot,\r
2698 IN UINT32 Rca\r
2699 )\r
2700{\r
2701 EFI_STATUS Status;\r
2702 EMMC_HC_SLOT_CAP Capability;\r
2703 UINT8 HsTiming;\r
2704 BOOLEAN IsDdr;\r
2705 UINT32 ClockFreq;\r
2706 UINT8 BusWidth;\r
2707\r
2708 Status = EmmcPeimGetCsd (Slot, Rca, &Slot->Csd);\r
2709 if (EFI_ERROR (Status)) {\r
2710 DEBUG ((EFI_D_ERROR, "EmmcPeimSetBusMode: EmmcPeimGetCsd fails with %r\n", Status));\r
2711 return Status;\r
2712 }\r
2713\r
2714 if ((Slot->Csd.CSizeLow | Slot->Csd.CSizeHigh << 2) == 0xFFF) {\r
2715 Slot->SectorAddressing = TRUE;\r
2716 } else {\r
2717 Slot->SectorAddressing = FALSE;\r
2718 }\r
2719\r
2720 Status = EmmcPeimSelect (Slot, Rca);\r
2721 if (EFI_ERROR (Status)) {\r
2722 DEBUG ((EFI_D_ERROR, "EmmcPeimSetBusMode: EmmcPeimSelect fails with %r\n", Status));\r
2723 return Status;\r
2724 }\r
2725\r
2726 Status = EmmcPeimHcGetCapability (Slot->EmmcHcBase, &Capability);\r
2727 if (EFI_ERROR (Status)) {\r
2728 DEBUG ((EFI_D_ERROR, "EmmcPeimSetBusMode: EmmcPeimHcGetCapability fails with %r\n", Status));\r
2729 return Status;\r
2730 }\r
2731\r
2732 ASSERT (Capability.BaseClkFreq != 0);\r
2733 //\r
2734 // Check if the Host Controller support 8bits bus width.\r
2735 //\r
2736 if (Capability.BusWidth8 != 0) {\r
2737 BusWidth = 8;\r
2738 } else {\r
2739 BusWidth = 4;\r
2740 }\r
2741 //\r
2742 // Get Deivce_Type from EXT_CSD register.\r
2743 //\r
2744 Status = EmmcPeimGetExtCsd (Slot, &Slot->ExtCsd);\r
2745 if (EFI_ERROR (Status)) {\r
2746 DEBUG ((EFI_D_ERROR, "EmmcPeimSetBusMode: EmmcPeimGetExtCsd fails with %r\n", Status));\r
2747 return Status;\r
2748 }\r
2749 //\r
2750 // Calculate supported bus speed/bus width/clock frequency.\r
2751 //\r
2752 HsTiming = 0;\r
2753 IsDdr = FALSE;\r
2754 ClockFreq = 0;\r
2755 if (((Slot->ExtCsd.DeviceType & (BIT4 | BIT5)) != 0) && (Capability.Sdr104 != 0)) {\r
2756 HsTiming = 2;\r
2757 IsDdr = FALSE;\r
2758 ClockFreq = 200;\r
2759 } else if (((Slot->ExtCsd.DeviceType & (BIT2 | BIT3)) != 0) && (Capability.Ddr50 != 0)) {\r
2760 HsTiming = 1;\r
2761 IsDdr = TRUE;\r
2762 ClockFreq = 52;\r
2763 } else if (((Slot->ExtCsd.DeviceType & BIT1) != 0) && (Capability.HighSpeed != 0)) {\r
2764 HsTiming = 1;\r
2765 IsDdr = FALSE;\r
2766 ClockFreq = 52;\r
2767 } else if (((Slot->ExtCsd.DeviceType & BIT0) != 0) && (Capability.HighSpeed != 0)) {\r
2768 HsTiming = 1;\r
2769 IsDdr = FALSE;\r
2770 ClockFreq = 26;\r
2771 }\r
2772 //\r
2773 // Check if both of the device and the host controller support HS400 DDR mode.\r
2774 //\r
2775 if (((Slot->ExtCsd.DeviceType & (BIT6 | BIT7)) != 0) && (Capability.Hs400 != 0)) {\r
2776 //\r
2777 // The host controller supports 8bits bus.\r
2778 //\r
2779 ASSERT (BusWidth == 8);\r
2780 HsTiming = 3;\r
2781 IsDdr = TRUE;\r
2782 ClockFreq = 200;\r
2783 }\r
2784\r
2785 if ((ClockFreq == 0) || (HsTiming == 0)) {\r
2786 //\r
2787 // Continue using default setting.\r
2788 //\r
2789 return EFI_SUCCESS;\r
2790 }\r
2791\r
2792 DEBUG ((EFI_D_INFO, "HsTiming %d ClockFreq %d BusWidth %d Ddr %a\n", HsTiming, ClockFreq, BusWidth, IsDdr ? "TRUE":"FALSE"));\r
2793\r
2794 if (HsTiming == 3) {\r
2795 //\r
2796 // Execute HS400 timing switch procedure\r
2797 //\r
2798 Status = EmmcPeimSwitchToHS400 (Slot, Rca, ClockFreq);\r
2799 } else if (HsTiming == 2) {\r
2800 //\r
2801 // Execute HS200 timing switch procedure\r
2802 //\r
2803 Status = EmmcPeimSwitchToHS200 (Slot, Rca, ClockFreq, BusWidth);\r
2804 } else {\r
2805 //\r
2806 // Execute High Speed timing switch procedure\r
2807 //\r
2808 Status = EmmcPeimSwitchToHighSpeed (Slot, Rca, ClockFreq, BusWidth, IsDdr);\r
2809 }\r
2810\r
2811 return Status;\r
2812}\r
2813\r
2814/**\r
2815 Execute EMMC device identification procedure.\r
2816\r
2817 Refer to EMMC Electrical Standard Spec 5.1 Section 6.4 for details.\r
2818\r
2819 @param[in] Slot The slot number of the Emmc card to send the command to.\r
2820\r
2821 @retval EFI_SUCCESS There is a EMMC card.\r
2822 @retval Others There is not a EMMC card.\r
2823\r
2824**/\r
2825EFI_STATUS\r
2826EmmcPeimIdentification (\r
2827 IN EMMC_PEIM_HC_SLOT *Slot\r
2828 )\r
2829{\r
2830 EFI_STATUS Status;\r
2831 UINT32 Ocr;\r
2832 UINT32 Rca;\r
2833\r
2834 Status = EmmcPeimReset (Slot);\r
2835 if (EFI_ERROR (Status)) {\r
2836 DEBUG ((EFI_D_ERROR, "EmmcPeimIdentification: EmmcPeimReset fails with %r\n", Status));\r
2837 return Status;\r
2838 }\r
2839\r
2840 Ocr = 0;\r
2841 do {\r
2842 Status = EmmcPeimGetOcr (Slot, &Ocr);\r
2843 if (EFI_ERROR (Status)) {\r
2844 DEBUG ((EFI_D_ERROR, "EmmcPeimIdentification: EmmcPeimGetOcr fails with %r\n", Status));\r
2845 return Status;\r
2846 }\r
2847 } while ((Ocr & BIT31) == 0);\r
2848\r
2849 Status = EmmcPeimGetAllCid (Slot);\r
2850 if (EFI_ERROR (Status)) {\r
2851 DEBUG ((EFI_D_ERROR, "EmmcPeimIdentification: EmmcPeimGetAllCid fails with %r\n", Status));\r
2852 return Status;\r
2853 }\r
2854 //\r
2855 // Don't support multiple devices on the slot, that is\r
2856 // shared bus slot feature.\r
2857 //\r
2858 Rca = 1;\r
2859 Status = EmmcPeimSetRca (Slot, Rca);\r
2860 if (EFI_ERROR (Status)) {\r
2861 DEBUG ((EFI_D_ERROR, "EmmcPeimIdentification: EmmcPeimSetRca fails with %r\n", Status));\r
2862 return Status;\r
2863 }\r
2864 //\r
2865 // Enter Data Tranfer Mode.\r
2866 //\r
2867 DEBUG ((EFI_D_INFO, "Found a EMMC device at slot [%d], RCA [%d]\n", Slot, Rca));\r
2868\r
2869 Status = EmmcPeimSetBusMode (Slot, Rca);\r
2870\r
2871 return Status;\r
2872}\r
2873\r