]> git.proxmox.com Git - mirror_edk2.git/blame - MdePkg/Include/Protocol/DebugSupport.h
Keep the C name of SIMPLE TEXT OUTPUT PROTOCOL unchanged for backward-compatible...
[mirror_edk2.git] / MdePkg / Include / Protocol / DebugSupport.h
CommitLineData
d1f95000 1/** @file\r
2 DebugSupport protocol and supporting definitions as defined in the UEFI2.0\r
3 specification.\r
4\r
5 The DebugSupport protocol is used by source level debuggers to abstract the\r
6 processor and handle context save and restore operations.\r
7\r
8 Copyright (c) 2006, Intel Corporation \r
9 All rights reserved. This program and the accompanying materials \r
10 are licensed and made available under the terms and conditions of the BSD License \r
11 which accompanies this distribution. The full text of the license may be found at \r
12 http://opensource.org/licenses/bsd-license.php \r
13\r
14 THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS, \r
15 WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED. \r
16\r
17 Module Name: DebugSupport.h\r
18\r
19**/\r
20\r
21#ifndef __DEBUG_SUPPORT_H__\r
22#define __DEBUG_SUPPORT_H__\r
23\r
24#include <IndustryStandard/PeImage.h>\r
25\r
26typedef struct _EFI_DEBUG_SUPPORT_PROTOCOL EFI_DEBUG_SUPPORT_PROTOCOL;\r
27\r
28//\r
29// Debug Support protocol {2755590C-6F3C-42FA-9EA4-A3BA543CDA25}\r
30//\r
31#define EFI_DEBUG_SUPPORT_PROTOCOL_GUID \\r
32 { \\r
33 0x2755590C, 0x6F3C, 0x42FA, {0x9E, 0xA4, 0xA3, 0xBA, 0x54, 0x3C, 0xDA, 0x25 } \\r
34 }\r
35\r
36//\r
37// Debug Support definitions\r
38//\r
39typedef INTN EFI_EXCEPTION_TYPE;\r
40\r
41//\r
42// IA-32 processor exception types\r
43//\r
44#define EXCEPT_IA32_DIVIDE_ERROR 0\r
45#define EXCEPT_IA32_DEBUG 1\r
46#define EXCEPT_IA32_NMI 2\r
47#define EXCEPT_IA32_BREAKPOINT 3\r
48#define EXCEPT_IA32_OVERFLOW 4\r
49#define EXCEPT_IA32_BOUND 5\r
50#define EXCEPT_IA32_INVALID_OPCODE 6\r
51#define EXCEPT_IA32_DOUBLE_FAULT 8\r
52#define EXCEPT_IA32_INVALID_TSS 10\r
53#define EXCEPT_IA32_SEG_NOT_PRESENT 11\r
54#define EXCEPT_IA32_STACK_FAULT 12\r
55#define EXCEPT_IA32_GP_FAULT 13\r
56#define EXCEPT_IA32_PAGE_FAULT 14\r
57#define EXCEPT_IA32_FP_ERROR 16\r
58#define EXCEPT_IA32_ALIGNMENT_CHECK 17\r
59#define EXCEPT_IA32_MACHINE_CHECK 18\r
60#define EXCEPT_IA32_SIMD 19\r
61\r
62//\r
63// IA-32 processor context definition\r
64//\r
65//\r
66// FXSAVE_STATE\r
67// FP / MMX / XMM registers (see fxrstor instruction definition)\r
68//\r
69typedef struct {\r
70 UINT16 Fcw;\r
71 UINT16 Fsw;\r
72 UINT16 Ftw;\r
73 UINT16 Opcode;\r
74 UINT32 Eip;\r
75 UINT16 Cs;\r
76 UINT16 Reserved1;\r
77 UINT32 DataOffset;\r
78 UINT16 Ds;\r
79 UINT8 Reserved2[10];\r
80#if (EFI_SPECIFICATION_VERSION >= 0x00020000)\r
81 UINT8 St0Mm0[10], Reserved3[6];\r
82 UINT8 St1Mm1[10], Reserved4[6];\r
83 UINT8 St2Mm2[10], Reserved5[6];\r
84 UINT8 St3Mm3[10], Reserved6[6];\r
85 UINT8 St4Mm4[10], Reserved7[6];\r
86 UINT8 St5Mm5[10], Reserved8[6];\r
87 UINT8 St6Mm6[10], Reserved9[6];\r
88 UINT8 St7Mm7[10], Reserved10[6];\r
89 UINT8 Xmm0[16];\r
90 UINT8 Xmm1[16];\r
91 UINT8 Xmm2[16];\r
92 UINT8 Xmm3[16];\r
93 UINT8 Xmm4[16];\r
94 UINT8 Xmm5[16];\r
95 UINT8 Xmm6[16];\r
96 UINT8 Xmm7[16];\r
97 UINT8 Reserved11[14 * 16];\r
98} EFI_FX_SAVE_STATE_IA32;\r
99#else\r
100 UINT8 St0Mm0[10], Reserved3[6];\r
101 UINT8 St0Mm1[10], Reserved4[6];\r
102 UINT8 St0Mm2[10], Reserved5[6];\r
103 UINT8 St0Mm3[10], Reserved6[6];\r
104 UINT8 St0Mm4[10], Reserved7[6];\r
105 UINT8 St0Mm5[10], Reserved8[6];\r
106 UINT8 St0Mm6[10], Reserved9[6];\r
107 UINT8 St0Mm7[10], Reserved10[6];\r
108 UINT8 Reserved11[22 * 16];\r
109} EFI_FX_SAVE_STATE;\r
110#endif\r
111\r
112typedef struct {\r
113 UINT32 ExceptionData;\r
114#if (EFI_SPECIFICATION_VERSION >= 0x00020000)\r
115 EFI_FX_SAVE_STATE_IA32 FxSaveState;\r
116#else\r
117 EFI_FX_SAVE_STATE FxSaveState;\r
118#endif\r
119 UINT32 Dr0;\r
120 UINT32 Dr1;\r
121 UINT32 Dr2;\r
122 UINT32 Dr3;\r
123 UINT32 Dr6;\r
124 UINT32 Dr7;\r
125 UINT32 Cr0;\r
126 UINT32 Cr1; /* Reserved */\r
127 UINT32 Cr2;\r
128 UINT32 Cr3;\r
129 UINT32 Cr4;\r
130 UINT32 Eflags;\r
131 UINT32 Ldtr;\r
132 UINT32 Tr;\r
133 UINT32 Gdtr[2];\r
134 UINT32 Idtr[2];\r
135 UINT32 Eip;\r
136 UINT32 Gs;\r
137 UINT32 Fs;\r
138 UINT32 Es;\r
139 UINT32 Ds;\r
140 UINT32 Cs;\r
141 UINT32 Ss;\r
142 UINT32 Edi;\r
143 UINT32 Esi;\r
144 UINT32 Ebp;\r
145 UINT32 Esp;\r
146 UINT32 Ebx;\r
147 UINT32 Edx;\r
148 UINT32 Ecx;\r
149 UINT32 Eax;\r
150} EFI_SYSTEM_CONTEXT_IA32;\r
151\r
152//\r
153// X64 processor exception types\r
154//\r
155#define EXCEPT_X64_DIVIDE_ERROR 0\r
156#define EXCEPT_X64_DEBUG 1\r
157#define EXCEPT_X64_NMI 2\r
158#define EXCEPT_X64_BREAKPOINT 3\r
159#define EXCEPT_X64_OVERFLOW 4\r
160#define EXCEPT_X64_BOUND 5\r
161#define EXCEPT_X64_INVALID_OPCODE 6\r
162#define EXCEPT_X64_DOUBLE_FAULT 8\r
163#define EXCEPT_X64_INVALID_TSS 10\r
164#define EXCEPT_X64_SEG_NOT_PRESENT 11\r
165#define EXCEPT_X64_STACK_FAULT 12\r
166#define EXCEPT_X64_GP_FAULT 13\r
167#define EXCEPT_X64_PAGE_FAULT 14\r
168#define EXCEPT_X64_FP_ERROR 16\r
169#define EXCEPT_X64_ALIGNMENT_CHECK 17\r
170#define EXCEPT_X64_MACHINE_CHECK 18\r
171#define EXCEPT_X64_SIMD 19\r
172\r
173//\r
174// X64 processor context definition\r
175//\r
176// FXSAVE_STATE\r
177// FP / MMX / XMM registers (see fxrstor instruction definition)\r
178//\r
179typedef struct {\r
180 UINT16 Fcw;\r
181 UINT16 Fsw;\r
182 UINT16 Ftw;\r
183 UINT16 Opcode;\r
184 UINT64 Rip;\r
185 UINT64 DataOffset;\r
186 UINT8 Reserved1[8];\r
187 UINT8 St0Mm0[10], Reserved2[6];\r
188 UINT8 St1Mm1[10], Reserved3[6];\r
189 UINT8 St2Mm2[10], Reserved4[6];\r
190 UINT8 St3Mm3[10], Reserved5[6];\r
191 UINT8 St4Mm4[10], Reserved6[6];\r
192 UINT8 St5Mm5[10], Reserved7[6];\r
193 UINT8 St6Mm6[10], Reserved8[6];\r
194 UINT8 St7Mm7[10], Reserved9[6];\r
195 UINT8 Xmm0[16];\r
196 UINT8 Xmm1[16];\r
197 UINT8 Xmm2[16];\r
198 UINT8 Xmm3[16];\r
199 UINT8 Xmm4[16];\r
200 UINT8 Xmm5[16];\r
201 UINT8 Xmm6[16];\r
202 UINT8 Xmm7[16];\r
203#if (EFI_SPECIFICATION_VERSION >= 0x00020000)\r
204 //\r
205 // NOTE: UEFI 2.0 spec definition as follows. It should be updated \r
206 // after spec update.\r
207 //\r
208 UINT8 Reserved11[14 * 16];\r
209#else\r
210 UINT8 Xmm8[16];\r
211 UINT8 Xmm9[16];\r
212 UINT8 Xmm10[16];\r
213 UINT8 Xmm11[16];\r
214 UINT8 Xmm12[16];\r
215 UINT8 Xmm13[16];\r
216 UINT8 Xmm14[16];\r
217 UINT8 Xmm15[16];\r
218 UINT8 Reserved10[6 * 16];\r
219#endif\r
220} EFI_FX_SAVE_STATE_X64;\r
221\r
222typedef struct {\r
223 UINT64 ExceptionData;\r
224 EFI_FX_SAVE_STATE_X64 FxSaveState;\r
225 UINT64 Dr0;\r
226 UINT64 Dr1;\r
227 UINT64 Dr2;\r
228 UINT64 Dr3;\r
229 UINT64 Dr6;\r
230 UINT64 Dr7;\r
231 UINT64 Cr0;\r
232 UINT64 Cr1; /* Reserved */\r
233 UINT64 Cr2;\r
234 UINT64 Cr3;\r
235 UINT64 Cr4;\r
236 UINT64 Cr8;\r
237 UINT64 Rflags;\r
238 UINT64 Ldtr;\r
239 UINT64 Tr;\r
240 UINT64 Gdtr[2];\r
241 UINT64 Idtr[2];\r
242 UINT64 Rip;\r
243 UINT64 Gs;\r
244 UINT64 Fs;\r
245 UINT64 Es;\r
246 UINT64 Ds;\r
247 UINT64 Cs;\r
248 UINT64 Ss;\r
249 UINT64 Rdi;\r
250 UINT64 Rsi;\r
251 UINT64 Rbp;\r
252 UINT64 Rsp;\r
253 UINT64 Rbx;\r
254 UINT64 Rdx;\r
255 UINT64 Rcx;\r
256 UINT64 Rax;\r
257 UINT64 R8;\r
258 UINT64 R9;\r
259 UINT64 R10;\r
260 UINT64 R11;\r
261 UINT64 R12;\r
262 UINT64 R13;\r
263 UINT64 R14;\r
264 UINT64 R15;\r
265} EFI_SYSTEM_CONTEXT_X64;\r
266\r
267//\r
268// IPF processor exception types\r
269//\r
270#define EXCEPT_IPF_VHTP_TRANSLATION 0\r
271#define EXCEPT_IPF_INSTRUCTION_TLB 1\r
272#define EXCEPT_IPF_DATA_TLB 2\r
273#define EXCEPT_IPF_ALT_INSTRUCTION_TLB 3\r
274#define EXCEPT_IPF_ALT_DATA_TLB 4\r
275#define EXCEPT_IPF_DATA_NESTED_TLB 5\r
276#define EXCEPT_IPF_INSTRUCTION_KEY_MISSED 6\r
277#define EXCEPT_IPF_DATA_KEY_MISSED 7\r
278#define EXCEPT_IPF_DIRTY_BIT 8\r
279#define EXCEPT_IPF_INSTRUCTION_ACCESS_BIT 9\r
280#define EXCEPT_IPF_DATA_ACCESS_BIT 10\r
281#define EXCEPT_IPF_BREAKPOINT 11\r
282#define EXCEPT_IPF_EXTERNAL_INTERRUPT 12\r
283//\r
284// 13 - 19 reserved\r
285//\r
286#define EXCEPT_IPF_PAGE_NOT_PRESENT 20\r
287#define EXCEPT_IPF_KEY_PERMISSION 21\r
288#define EXCEPT_IPF_INSTRUCTION_ACCESS_RIGHTS 22\r
289#define EXCEPT_IPF_DATA_ACCESS_RIGHTS 23\r
290#define EXCEPT_IPF_GENERAL_EXCEPTION 24\r
291#define EXCEPT_IPF_DISABLED_FP_REGISTER 25\r
292#define EXCEPT_IPF_NAT_CONSUMPTION 26\r
293#define EXCEPT_IPF_SPECULATION 27\r
294//\r
295// 28 reserved\r
296//\r
297#define EXCEPT_IPF_DEBUG 29\r
298#define EXCEPT_IPF_UNALIGNED_REFERENCE 30\r
299#define EXCEPT_IPF_UNSUPPORTED_DATA_REFERENCE 31\r
300#define EXCEPT_IPF_FP_FAULT 32\r
301#define EXCEPT_IPF_FP_TRAP 33\r
302#define EXCEPT_IPF_LOWER_PRIVILEGE_TRANSFER_TRAP 34\r
303#define EXCEPT_IPF_TAKEN_BRANCH 35\r
304#define EXCEPT_IPF_SINGLE_STEP 36\r
305//\r
306// 37 - 44 reserved\r
307//\r
308#define EXCEPT_IPF_IA32_EXCEPTION 45\r
309#define EXCEPT_IPF_IA32_INTERCEPT 46\r
310#define EXCEPT_IPF_IA32_INTERRUPT 47\r
311\r
312//\r
313// IPF processor context definition\r
314//\r
315typedef struct {\r
316 //\r
317 // The first reserved field is necessary to preserve alignment for the correct\r
318 // bits in UNAT and to insure F2 is 16 byte aligned..\r
319 //\r
320 UINT64 Reserved;\r
321 UINT64 R1;\r
322 UINT64 R2;\r
323 UINT64 R3;\r
324 UINT64 R4;\r
325 UINT64 R5;\r
326 UINT64 R6;\r
327 UINT64 R7;\r
328 UINT64 R8;\r
329 UINT64 R9;\r
330 UINT64 R10;\r
331 UINT64 R11;\r
332 UINT64 R12;\r
333 UINT64 R13;\r
334 UINT64 R14;\r
335 UINT64 R15;\r
336 UINT64 R16;\r
337 UINT64 R17;\r
338 UINT64 R18;\r
339 UINT64 R19;\r
340 UINT64 R20;\r
341 UINT64 R21;\r
342 UINT64 R22;\r
343 UINT64 R23;\r
344 UINT64 R24;\r
345 UINT64 R25;\r
346 UINT64 R26;\r
347 UINT64 R27;\r
348 UINT64 R28;\r
349 UINT64 R29;\r
350 UINT64 R30;\r
351 UINT64 R31;\r
352\r
353 UINT64 F2[2];\r
354 UINT64 F3[2];\r
355 UINT64 F4[2];\r
356 UINT64 F5[2];\r
357 UINT64 F6[2];\r
358 UINT64 F7[2];\r
359 UINT64 F8[2];\r
360 UINT64 F9[2];\r
361 UINT64 F10[2];\r
362 UINT64 F11[2];\r
363 UINT64 F12[2];\r
364 UINT64 F13[2];\r
365 UINT64 F14[2];\r
366 UINT64 F15[2];\r
367 UINT64 F16[2];\r
368 UINT64 F17[2];\r
369 UINT64 F18[2];\r
370 UINT64 F19[2];\r
371 UINT64 F20[2];\r
372 UINT64 F21[2];\r
373 UINT64 F22[2];\r
374 UINT64 F23[2];\r
375 UINT64 F24[2];\r
376 UINT64 F25[2];\r
377 UINT64 F26[2];\r
378 UINT64 F27[2];\r
379 UINT64 F28[2];\r
380 UINT64 F29[2];\r
381 UINT64 F30[2];\r
382 UINT64 F31[2];\r
383\r
384 UINT64 Pr;\r
385\r
386 UINT64 B0;\r
387 UINT64 B1;\r
388 UINT64 B2;\r
389 UINT64 B3;\r
390 UINT64 B4;\r
391 UINT64 B5;\r
392 UINT64 B6;\r
393 UINT64 B7;\r
394\r
395 //\r
396 // application registers\r
397 //\r
398 UINT64 ArRsc;\r
399 UINT64 ArBsp;\r
400 UINT64 ArBspstore;\r
401 UINT64 ArRnat;\r
402\r
403 UINT64 ArFcr;\r
404\r
405 UINT64 ArEflag;\r
406 UINT64 ArCsd;\r
407 UINT64 ArSsd;\r
408 UINT64 ArCflg;\r
409 UINT64 ArFsr;\r
410 UINT64 ArFir;\r
411 UINT64 ArFdr;\r
412\r
413 UINT64 ArCcv;\r
414\r
415 UINT64 ArUnat;\r
416\r
417 UINT64 ArFpsr;\r
418\r
419 UINT64 ArPfs;\r
420 UINT64 ArLc;\r
421 UINT64 ArEc;\r
422\r
423 //\r
424 // control registers\r
425 //\r
426 UINT64 CrDcr;\r
427 UINT64 CrItm;\r
428 UINT64 CrIva;\r
429 UINT64 CrPta;\r
430 UINT64 CrIpsr;\r
431 UINT64 CrIsr;\r
432 UINT64 CrIip;\r
433 UINT64 CrIfa;\r
434 UINT64 CrItir;\r
435 UINT64 CrIipa;\r
436 UINT64 CrIfs;\r
437 UINT64 CrIim;\r
438 UINT64 CrIha;\r
439\r
440 //\r
441 // debug registers\r
442 //\r
443 UINT64 Dbr0;\r
444 UINT64 Dbr1;\r
445 UINT64 Dbr2;\r
446 UINT64 Dbr3;\r
447 UINT64 Dbr4;\r
448 UINT64 Dbr5;\r
449 UINT64 Dbr6;\r
450 UINT64 Dbr7;\r
451\r
452 UINT64 Ibr0;\r
453 UINT64 Ibr1;\r
454 UINT64 Ibr2;\r
455 UINT64 Ibr3;\r
456 UINT64 Ibr4;\r
457 UINT64 Ibr5;\r
458 UINT64 Ibr6;\r
459 UINT64 Ibr7;\r
460\r
461 //\r
462 // virtual registers - nat bits for R1-R31\r
463 //\r
464 UINT64 IntNat;\r
465\r
466} EFI_SYSTEM_CONTEXT_IPF;\r
467\r
468//\r
469// EBC processor exception types\r
470//\r
471#define EXCEPT_EBC_UNDEFINED 0\r
472#define EXCEPT_EBC_DIVIDE_ERROR 1\r
473#define EXCEPT_EBC_DEBUG 2\r
474#define EXCEPT_EBC_BREAKPOINT 3\r
475#define EXCEPT_EBC_OVERFLOW 4\r
476#define EXCEPT_EBC_INVALID_OPCODE 5 // opcode out of range\r
477#define EXCEPT_EBC_STACK_FAULT 6\r
478#define EXCEPT_EBC_ALIGNMENT_CHECK 7\r
479#define EXCEPT_EBC_INSTRUCTION_ENCODING 8 // malformed instruction\r
480#define EXCEPT_EBC_BAD_BREAK 9 // BREAK 0 or undefined BREAK\r
481#define EXCEPT_EBC_STEP 10 // to support debug stepping\r
482//\r
483// For coding convenience, define the maximum valid EBC exception.\r
484//\r
485#define MAX_EBC_EXCEPTION EXCEPT_EBC_STEP\r
486\r
487//\r
488// EBC processor context definition\r
489//\r
490typedef struct {\r
491 UINT64 R0;\r
492 UINT64 R1;\r
493 UINT64 R2;\r
494 UINT64 R3;\r
495 UINT64 R4;\r
496 UINT64 R5;\r
497 UINT64 R6;\r
498 UINT64 R7;\r
499 UINT64 Flags;\r
500 UINT64 ControlFlags;\r
501 UINT64 Ip;\r
502} EFI_SYSTEM_CONTEXT_EBC;\r
503\r
504//\r
505// Universal EFI_SYSTEM_CONTEXT definition\r
506//\r
507typedef union {\r
508 EFI_SYSTEM_CONTEXT_EBC *SystemContextEbc;\r
509 EFI_SYSTEM_CONTEXT_IA32 *SystemContextIa32;\r
510 EFI_SYSTEM_CONTEXT_X64 *SystemContextX64;\r
511 EFI_SYSTEM_CONTEXT_IPF *SystemContextIpf;\r
512} EFI_SYSTEM_CONTEXT;\r
513\r
514//\r
515// DebugSupport callback function prototypes\r
516//\r
517\r
518/** \r
519 Registers and enables an exception callback function for the specified exception.\r
520 \r
521 @param ExceptionType Exception types in EBC, IA-32, X64, or IPF\r
522 @param SystemContext Exception content.\r
523 \r
524**/\r
525typedef\r
526VOID\r
527(*EFI_EXCEPTION_CALLBACK) (\r
528 IN EFI_EXCEPTION_TYPE ExceptionType,\r
529 IN OUT EFI_SYSTEM_CONTEXT SystemContext\r
530 );\r
531\r
532/** \r
533 Registers and enables the on-target debug agent's periodic entry point.\r
534 \r
535 @param SystemContext Exception content.\r
536 \r
537**/\r
538typedef\r
539VOID\r
540(*EFI_PERIODIC_CALLBACK) (\r
541 IN OUT EFI_SYSTEM_CONTEXT SystemContext\r
542 );\r
543\r
544//\r
545// Machine type definition\r
546//\r
547typedef enum {\r
548 IsaIa32 = IMAGE_FILE_MACHINE_I386, // 0x014C\r
549 IsaX64 = IMAGE_FILE_MACHINE_X64, // 0x8664\r
550 IsaIpf = IMAGE_FILE_MACHINE_IA64, // 0x0200\r
551 IsaEbc = IMAGE_FILE_MACHINE_EBC // 0x0EBC\r
552} EFI_INSTRUCTION_SET_ARCHITECTURE;\r
553\r
554\r
555//\r
556// DebugSupport member function definitions\r
557//\r
558\r
559/** \r
560 Returns the maximum value that may be used for the ProcessorIndex parameter in\r
561 RegisterPeriodicCallback() and RegisterExceptionCallback(). \r
562 \r
563 @param This A pointer to the EFI_DEBUG_SUPPORT_PROTOCOL instance.\r
564 @param MaxProcessorIndex Pointer to a caller-allocated UINTN in which the maximum supported\r
565 processor index is returned. \r
566 \r
567 @retval EFI_SUCCESS The function completed successfully. \r
568 \r
569**/\r
570typedef\r
571EFI_STATUS\r
572(EFIAPI *EFI_GET_MAXIMUM_PROCESSOR_INDEX) (\r
573 IN EFI_DEBUG_SUPPORT_PROTOCOL *This,\r
574 OUT UINTN *MaxProcessorIndex\r
575 );\r
576\r
577/** \r
578 Registers a function to be called back periodically in interrupt context.\r
579 \r
580 @param This A pointer to the EFI_DEBUG_SUPPORT_PROTOCOL instance.\r
581 @param ProcessorIndex Specifies which processor the callback function applies to.\r
582 @param PeriodicCallback A pointer to a function of type PERIODIC_CALLBACK that is the main\r
583 periodic entry point of the debug agent.\r
584 \r
585 @retval EFI_SUCCESS The function completed successfully. \r
586 @retval EFI_ALREADY_STARTED Non-NULL PeriodicCallback parameter when a callback\r
587 function was previously registered. \r
588 @retval EFI_OUT_OF_RESOURCES System has insufficient memory resources to register new callback \r
589 function. \r
590 \r
591**/\r
592typedef\r
593EFI_STATUS\r
594(EFIAPI *EFI_REGISTER_PERIODIC_CALLBACK) (\r
595 IN EFI_DEBUG_SUPPORT_PROTOCOL *This,\r
596 IN UINTN ProcessorIndex,\r
597 IN EFI_PERIODIC_CALLBACK PeriodicCallback\r
598 );\r
599\r
600/** \r
601 Registers a function to be called when a given processor exception occurs.\r
602 \r
603 @param This A pointer to the EFI_DEBUG_SUPPORT_PROTOCOL instance.\r
604 @param ProcessorIndex Specifies which processor the callback function applies to.\r
605 @param PeriodicCallback A pointer to a function of type EXCEPTION_CALLBACK that is called\r
606 when the processor exception specified by ExceptionType occurs. \r
607 @param ExceptionType Specifies which processor exception to hook. \r
608 \r
609 @retval EFI_SUCCESS The function completed successfully. \r
610 @retval EFI_ALREADY_STARTED Non-NULL PeriodicCallback parameter when a callback\r
611 function was previously registered. \r
612 @retval EFI_OUT_OF_RESOURCES System has insufficient memory resources to register new callback \r
613 function. \r
614 \r
615**/\r
616typedef\r
617EFI_STATUS\r
618(EFIAPI *EFI_REGISTER_EXCEPTION_CALLBACK) (\r
619 IN EFI_DEBUG_SUPPORT_PROTOCOL *This,\r
620 IN UINTN ProcessorIndex,\r
621 IN EFI_EXCEPTION_CALLBACK ExceptionCallback,\r
622 IN EFI_EXCEPTION_TYPE ExceptionType\r
623 );\r
624\r
625/** \r
626 Invalidates processor instruction cache for a memory range. Subsequent execution in this range\r
627 causes a fresh memory fetch to retrieve code to be executed. \r
628 \r
629 @param This A pointer to the EFI_DEBUG_SUPPORT_PROTOCOL instance.\r
630 @param ProcessorIndex Specifies which processor's instruction cache is to be invalidated.\r
631 @param Start Specifies the physical base of the memory range to be invalidated. \r
632 @param Length Specifies the minimum number of bytes in the processor's instruction\r
633 cache to invalidate. \r
634 \r
635 @retval EFI_SUCCESS The function completed successfully. \r
636 \r
637**/\r
638typedef\r
639EFI_STATUS\r
640(EFIAPI *EFI_INVALIDATE_INSTRUCTION_CACHE) (\r
641 IN EFI_DEBUG_SUPPORT_PROTOCOL *This,\r
642 IN UINTN ProcessorIndex,\r
643 IN VOID *Start,\r
644 IN UINT64 Length\r
645 );\r
646\r
647//\r
648// DebugSupport protocol definition\r
649//\r
650struct _EFI_DEBUG_SUPPORT_PROTOCOL {\r
651 EFI_INSTRUCTION_SET_ARCHITECTURE Isa;\r
652 EFI_GET_MAXIMUM_PROCESSOR_INDEX GetMaximumProcessorIndex;\r
653 EFI_REGISTER_PERIODIC_CALLBACK RegisterPeriodicCallback;\r
654 EFI_REGISTER_EXCEPTION_CALLBACK RegisterExceptionCallback;\r
655 EFI_INVALIDATE_INSTRUCTION_CACHE InvalidateInstructionCache;\r
656};\r
657\r
658extern EFI_GUID gEfiDebugSupportProtocolGuid;\r
659\r
660#endif \r