]> git.proxmox.com Git - mirror_edk2.git/blame - OvmfPkg/OvmfPkg.dec
MdePkg/BaseDebugLibSerialPort: Add new APIs
[mirror_edk2.git] / OvmfPkg / OvmfPkg.dec
CommitLineData
7b202cb0 1## @file\r
49ba9447 2# EFI/Framework Open Virtual Machine Firmware (OVMF) platform\r
3#\r
501e08fc 4# Copyright (c) 2006 - 2013, Intel Corporation. All rights reserved.<BR>\r
49ba9447 5#\r
56d7640a 6# This program and the accompanying materials\r
49ba9447 7# are licensed and made available under the terms and conditions of the BSD License\r
8# which accompanies this distribution. The full text of the license may be found at\r
9# http://opensource.org/licenses/bsd-license.php\r
67164dcd 10#\r
49ba9447 11# THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r
12# WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
13#\r
7b202cb0 14##\r
49ba9447 15\r
16[Defines]\r
46293a42 17 DEC_SPECIFICATION = 0x00010005\r
49ba9447 18 PACKAGE_NAME = OvmfPkg\r
19 PACKAGE_GUID = 2daf5f34-50e5-4b9d-b8e3-5562334d87e5\r
20 PACKAGE_VERSION = 0.1\r
21\r
50944545 22[Includes]\r
23 Include\r
24\r
28b29a70 25[LibraryClasses]\r
f6c6c020 26 ## @libraryclass Loads and boots a Linux kernel image\r
27 #\r
28 LoadLinuxLib|Include/Library/LoadLinuxLib.h\r
29\r
28b29a70 30 ## @libraryclass Save and restore variables using a file\r
31 #\r
32 NvVarsFileLib|Include/Library/NvVarsFileLib.h\r
33\r
392a3146
LE
34 ## @libraryclass Provides services to work with PCI capabilities in PCI\r
35 # config space.\r
36 PciCapLib|Include/Library/PciCapLib.h\r
37\r
02b9a834
LE
38 ## @libraryclass Layered on top of PciCapLib, allows clients to plug an\r
39 # EFI_PCI_IO_PROTOCOL backend into PciCapLib, for config\r
40 # space access.\r
41 PciCapPciIoLib|Include/Library/PciCapPciIoLib.h\r
42\r
6a744d40
LE
43 ## @libraryclass Layered on top of PciCapLib, allows clients to plug a\r
44 # PciSegmentLib backend into PciCapLib, for config space\r
45 # access.\r
46 PciCapPciSegmentLib|Include/Library/PciCapPciSegmentLib.h\r
47\r
77874cee
LE
48 ## @libraryclass Register a status code handler for printing the Boot\r
49 # Manager's LoadImage() and StartImage() preparations, and\r
50 # return codes, to the UEFI console.\r
51 PlatformBmPrintScLib|Include/Library/PlatformBmPrintScLib.h\r
52\r
f1ec65ba 53 ## @libraryclass Access QEMU's firmware configuration interface\r
54 #\r
55 QemuFwCfgLib|Include/Library/QemuFwCfgLib.h\r
56\r
f70b071e
LE
57 ## @libraryclass S3 support for QEMU fw_cfg\r
58 #\r
59 QemuFwCfgS3Lib|Include/Library/QemuFwCfgS3Lib.h\r
60\r
cca7475b
LE
61 ## @libraryclass Rewrite the BootOrder NvVar based on QEMU's "bootorder"\r
62 # fw_cfg file.\r
63 #\r
64 QemuBootOrderLib|Include/Library/QemuBootOrderLib.h\r
65\r
28b29a70 66 ## @libraryclass Serialize (and deserialize) variables\r
67 #\r
68 SerializeVariablesLib|Include/Library/SerializeVariablesLib.h\r
69\r
cd8ff8fd
AB
70 ## @libraryclass Invoke Xen hypercalls\r
71 #\r
72 XenHypercallLib|Include/Library/XenHypercallLib.h\r
73\r
0169352e
AB
74 ## @libraryclass Manage XenBus device path and I/O handles\r
75 #\r
76 XenIoMmioLib|Include/Library/XenIoMmioLib.h\r
77\r
7b202cb0 78[Guids]\r
29ebe47c
LE
79 gUefiOvmfPkgTokenSpaceGuid = {0x93bb96af, 0xb9f2, 0x4eb8, {0x94, 0x62, 0xe0, 0xba, 0x74, 0x56, 0x42, 0x36}}\r
80 gEfiXenInfoGuid = {0xd3b46f3b, 0xd441, 0x1244, {0x9a, 0x12, 0x0, 0x12, 0x27, 0x3f, 0xc1, 0x4d}}\r
81 gOvmfPlatformConfigGuid = {0x7235c51c, 0x0c80, 0x4cab, {0x87, 0xac, 0x3b, 0x08, 0x4a, 0x63, 0x04, 0xb1}}\r
82 gVirtioMmioTransportGuid = {0x837dca9e, 0xe874, 0x4d82, {0xb2, 0x9a, 0x23, 0xfe, 0x0e, 0x23, 0xd1, 0xe2}}\r
2c123c14 83 gQemuRamfbGuid = {0x557423a1, 0x63ab, 0x406c, {0xbe, 0x7e, 0x91, 0xcd, 0xbc, 0x08, 0xc4, 0x57}}\r
29ebe47c 84 gXenBusRootDeviceGuid = {0xa732241f, 0x383d, 0x4d9c, {0x8a, 0xe1, 0x8e, 0x09, 0x83, 0x75, 0x89, 0xd7}}\r
9116c9c5 85 gRootBridgesConnectedEventGroupGuid = {0x24a2d66f, 0xeedd, 0x4086, {0x90, 0x42, 0xf2, 0x6e, 0x47, 0x97, 0xee, 0x69}}\r
49ba9447 86\r
b0f51446 87[Protocols]\r
29ebe47c 88 gVirtioDeviceProtocolGuid = {0xfa920010, 0x6785, 0x4941, {0xb6, 0xec, 0x49, 0x8c, 0x57, 0x9f, 0x16, 0x0a}}\r
29ebe47c
LE
89 gXenBusProtocolGuid = {0x3d3ca290, 0xb9a5, 0x11e3, {0xb7, 0x5d, 0xb8, 0xac, 0x6f, 0x7d, 0x65, 0xe6}}\r
90 gXenIoProtocolGuid = {0x6efac84f, 0x0ab0, 0x4747, {0x81, 0xbe, 0x85, 0x55, 0x62, 0x59, 0x04, 0x49}}\r
c5d736eb 91 gIoMmuAbsentProtocolGuid = {0xf8775d50, 0x8abd, 0x4adf, {0x92, 0xac, 0x85, 0x3e, 0x51, 0xf6, 0xc8, 0xdc}}\r
b0f51446 92\r
61069836 93[PcdsFixedAtBuild]\r
b36f701d
JJ
94 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfPeiMemFvBase|0x0|UINT32|0\r
95 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfPeiMemFvSize|0x0|UINT32|1\r
96 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfDxeMemFvBase|0x0|UINT32|0x15\r
97 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfDxeMemFvSize|0x0|UINT32|0x16\r
61069836 98\r
b90aefa9 99 ## This flag is used to control the destination port for PlatformDebugLibIoPort\r
100 gUefiOvmfPkgTokenSpaceGuid.PcdDebugIoPort|0x402|UINT16|4\r
101\r
37078a63 102 ## When VirtioScsiDxe is instantiated for a HBA, the numbers of targets and\r
103 # LUNs are retrieved from the host during virtio-scsi setup.\r
104 # MdeModulePkg/Bus/Scsi/ScsiBusDxe then scans all MaxTarget * MaxLun\r
105 # possible devices. This can take extremely long, for example with\r
106 # MaxTarget=255 and MaxLun=16383. The *inclusive* constants below limit\r
107 # MaxTarget and MaxLun, independently, should the host report higher values,\r
108 # so that scanning the number of devices given by their product is still\r
109 # acceptably fast.\r
110 gUefiOvmfPkgTokenSpaceGuid.PcdVirtioScsiMaxTargetLimit|31|UINT16|6\r
111 gUefiOvmfPkgTokenSpaceGuid.PcdVirtioScsiMaxLunLimit|7|UINT32|7\r
112\r
501e08fc
JJ
113 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfFlashNvStorageEventLogBase|0x0|UINT32|0x8\r
114 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfFlashNvStorageEventLogSize|0x0|UINT32|0x9\r
115 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfFirmwareFdSize|0x0|UINT32|0xa\r
116 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfFirmwareBlockSize|0|UINT32|0xb\r
117 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfFlashNvStorageVariableBase|0x0|UINT32|0xc\r
118 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfFlashNvStorageFtwSpareBase|0x0|UINT32|0xd\r
119 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfFlashNvStorageFtwWorkingBase|0x0|UINT32|0xe\r
120 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfFdBaseAddress|0x0|UINT32|0xf\r
b382ede3
JJ
121 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfSecPageTablesBase|0x0|UINT32|0x11\r
122 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfSecPageTablesSize|0x0|UINT32|0x12\r
7cb6b0e0
JJ
123 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfSecPeiTempRamBase|0x0|UINT32|0x13\r
124 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfSecPeiTempRamSize|0x0|UINT32|0x14\r
6a7cba79
LE
125 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfLockBoxStorageBase|0x0|UINT32|0x18\r
126 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfLockBoxStorageSize|0x0|UINT32|0x19\r
ad43bc6b 127 gUefiOvmfPkgTokenSpaceGuid.PcdGuidedExtractHandlerTableSize|0x0|UINT32|0x1a\r
9beac0d8 128 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfDecompressionScratchEnd|0x0|UINT32|0x1f\r
501e08fc 129\r
70c66df5 130[PcdsDynamic, PcdsDynamicEx]\r
85c0b5ee 131 gUefiOvmfPkgTokenSpaceGuid.PcdEmuVariableEvent|0|UINT64|2\r
9d35ac26 132 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfFlashVariablesEnable|FALSE|BOOLEAN|0x10\r
d55004da 133 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfHostBridgePciDevId|0|UINT16|0x1b\r
6fbef93e 134 gUefiOvmfPkgTokenSpaceGuid.PcdQemuSmbiosValidated|FALSE|BOOLEAN|0x21\r
49ba9447 135\r
c4df7fd0
LE
136 ## The IO port aperture shared by all PCI root bridges.\r
137 #\r
138 gUefiOvmfPkgTokenSpaceGuid.PcdPciIoBase|0x0|UINT64|0x22\r
139 gUefiOvmfPkgTokenSpaceGuid.PcdPciIoSize|0x0|UINT64|0x23\r
140\r
03845e90
LE
141 ## The 32-bit MMIO aperture shared by all PCI root bridges.\r
142 #\r
143 gUefiOvmfPkgTokenSpaceGuid.PcdPciMmio32Base|0x0|UINT64|0x24\r
144 gUefiOvmfPkgTokenSpaceGuid.PcdPciMmio32Size|0x0|UINT64|0x25\r
145\r
7e5b1b67
LE
146 ## The 64-bit MMIO aperture shared by all PCI root bridges.\r
147 #\r
148 gUefiOvmfPkgTokenSpaceGuid.PcdPciMmio64Base|0x0|UINT64|0x26\r
149 gUefiOvmfPkgTokenSpaceGuid.PcdPciMmio64Size|0x0|UINT64|0x27\r
150\r
966dbaf4 151 ## The following setting controls how many megabytes we configure as TSEG on\r
d04b72c6
LE
152 # Q35, for SMRAM purposes. Permitted defaults are: 1, 2, 8. Other defaults\r
153 # cause undefined behavior. During boot, the PCD is updated by PlatformPei\r
154 # to reflect the extended TSEG size, if one is advertized by QEMU.\r
966dbaf4 155 #\r
d04b72c6 156 # This PCD is only accessed if PcdSmmSmramRequire is TRUE (see below).\r
966dbaf4
LE
157 gUefiOvmfPkgTokenSpaceGuid.PcdQ35TsegMbytes|8|UINT16|0x20\r
158\r
e05061c5 159[PcdsFeatureFlag]\r
2f9c55cc 160 gUefiOvmfPkgTokenSpaceGuid.PcdQemuBootOrderPciTranslation|TRUE|BOOLEAN|0x1c\r
43336916 161 gUefiOvmfPkgTokenSpaceGuid.PcdQemuBootOrderMmioTranslation|FALSE|BOOLEAN|0x1d\r
1f695483
LE
162\r
163 ## This feature flag enables SMM/SMRAM support. Note that it also requires\r
164 # such support from the underlying QEMU instance; if that support is not\r
165 # present, the firmware will reject continuing after a certain point.\r
166 #\r
167 # The flag also acts as a general "security switch"; when TRUE, many\r
168 # components will change behavior, with the goal of preventing a malicious\r
169 # runtime OS from tampering with firmware structures (special memory ranges\r
170 # used by OVMF, the varstore pflash chip, LockBox etc).\r
171 gUefiOvmfPkgTokenSpaceGuid.PcdSmmSmramRequire|FALSE|BOOLEAN|0x1e\r