]> git.proxmox.com Git - mirror_edk2.git/blob - ArmPkg/ArmPkg.dec
3be5f13f8f4d0d13cee6285d23c74483c00c9c60
[mirror_edk2.git] / ArmPkg / ArmPkg.dec
1 #/** @file
2 # ARM processor package.
3 #
4 # Copyright (c) 2009 - 2010, Apple Inc. All rights reserved.<BR>
5 # Copyright (c) 2011 - 2018, ARM Limited. All rights reserved.
6 #
7 # This program and the accompanying materials
8 # are licensed and made available under the terms and conditions of the BSD License
9 # which accompanies this distribution. The full text of the license may be found at
10 # http://opensource.org/licenses/bsd-license.php
11 #
12 # THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,
13 # WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.
14 #
15 #**/
16
17 [Defines]
18 DEC_SPECIFICATION = 0x00010005
19 PACKAGE_NAME = ArmPkg
20 PACKAGE_GUID = 5CFBD99E-3C43-4E7F-8054-9CDEAFF7710F
21 PACKAGE_VERSION = 0.1
22
23 ################################################################################
24 #
25 # Include Section - list of Include Paths that are provided by this package.
26 # Comments are used for Keywords and Module Types.
27 #
28 # Supported Module Types:
29 # BASE SEC PEI_CORE PEIM DXE_CORE DXE_DRIVER DXE_RUNTIME_DRIVER DXE_SMM_DRIVER DXE_SAL_DRIVER UEFI_DRIVER UEFI_APPLICATION
30 #
31 ################################################################################
32 [Includes.common]
33 Include # Root include for the package
34
35 [LibraryClasses.common]
36 ArmLib|Include/Library/ArmLib.h
37 ArmMmuLib|Include/Library/ArmMmuLib.h
38 SemihostLib|Include/Library/Semihosting.h
39 DefaultExceptionHandlerLib|Include/Library/DefaultExceptionHandlerLib.h
40 ArmDisassemblerLib|Include/Library/ArmDisassemblerLib.h
41 ArmGicArchLib|Include/Library/ArmGicArchLib.h
42 ArmMtlLib|ArmPlatformPkg/Include/Library/ArmMtlLib.h
43 ArmSvcLib|Include/Library/ArmSvcLib.h
44
45 [Guids.common]
46 gArmTokenSpaceGuid = { 0xBB11ECFE, 0x820F, 0x4968, { 0xBB, 0xA6, 0xF7, 0x6A, 0xFE, 0x30, 0x25, 0x96 } }
47
48 ## ARM MPCore table
49 # Include/Guid/ArmMpCoreInfo.h
50 gArmMpCoreInfoGuid = { 0xa4ee0728, 0xe5d7, 0x4ac5, {0xb2, 0x1e, 0x65, 0x8e, 0xd8, 0x57, 0xe8, 0x34} }
51
52 [Ppis]
53 ## Include/Ppi/ArmMpCoreInfo.h
54 gArmMpCoreInfoPpiGuid = { 0x6847cc74, 0xe9ec, 0x4f8f, {0xa2, 0x9d, 0xab, 0x44, 0xe7, 0x54, 0xa8, 0xfc} }
55
56 [PcdsFeatureFlag.common]
57 gArmTokenSpaceGuid.PcdCpuDxeProduceDebugSupport|FALSE|BOOLEAN|0x00000001
58
59 # On ARM Architecture with the Security Extension, the address for the
60 # Vector Table can be mapped anywhere in the memory map. It means we can
61 # point the Exception Vector Table to its location in CpuDxe.
62 # By default we copy the Vector Table at PcdGet64(PcdCpuVectorBaseAddress)
63 gArmTokenSpaceGuid.PcdRelocateVectorTable|TRUE|BOOLEAN|0x00000022
64 # Set this PCD to TRUE if the Exception Vector is changed to add debugger support before
65 # it has been configured by the CPU DXE
66 gArmTokenSpaceGuid.PcdDebuggerExceptionSupport|FALSE|BOOLEAN|0x00000032
67
68 # Define if the spin-table mechanism is used by the secondary cores when booting
69 # Linux (instead of PSCI)
70 gArmTokenSpaceGuid.PcdArmLinuxSpinTable|FALSE|BOOLEAN|0x00000033
71
72 # Define if the GICv3 controller should use the GICv2 legacy
73 gArmTokenSpaceGuid.PcdArmGicV3WithV2Legacy|FALSE|BOOLEAN|0x00000042
74
75 [PcdsFeatureFlag.ARM]
76 # Whether to map normal memory as non-shareable. FALSE is the safe choice, but
77 # TRUE may be appropriate to fix performance problems if you don't care about
78 # hardware coherency (i.e., no virtualization or cache coherent DMA)
79 gArmTokenSpaceGuid.PcdNormalMemoryNonshareableOverride|FALSE|BOOLEAN|0x00000043
80
81 [PcdsFixedAtBuild.common]
82 gArmTokenSpaceGuid.PcdTrustzoneSupport|FALSE|BOOLEAN|0x00000006
83
84 # This PCD should be a FeaturePcd. But we used this PCD as an '#if' in an ASM file.
85 # Using a FeaturePcd make a '(BOOLEAN) casting for its value which is not understood by the preprocessor.
86 gArmTokenSpaceGuid.PcdVFPEnabled|0|UINT32|0x00000024
87
88 gArmTokenSpaceGuid.PcdCpuVectorBaseAddress|0xffff0000|UINT64|0x00000004
89 gArmTokenSpaceGuid.PcdCpuResetAddress|0x00000000|UINT32|0x00000005
90
91 #
92 # ARM Secure Firmware PCDs
93 #
94 gArmTokenSpaceGuid.PcdSecureFdBaseAddress|0|UINT64|0x00000015
95 gArmTokenSpaceGuid.PcdSecureFdSize|0|UINT32|0x00000016
96 gArmTokenSpaceGuid.PcdSecureFvBaseAddress|0x0|UINT64|0x0000002F
97 gArmTokenSpaceGuid.PcdSecureFvSize|0x0|UINT32|0x00000030
98
99 #
100 # ARM Hypervisor Firmware PCDs
101 #
102 gArmTokenSpaceGuid.PcdHypFdBaseAddress|0|UINT32|0x0000003A
103 gArmTokenSpaceGuid.PcdHypFdSize|0|UINT32|0x0000003B
104 gArmTokenSpaceGuid.PcdHypFvBaseAddress|0|UINT32|0x0000003C
105 gArmTokenSpaceGuid.PcdHypFvSize|0|UINT32|0x0000003D
106
107 # Use ClusterId + CoreId to identify the PrimaryCore
108 gArmTokenSpaceGuid.PcdArmPrimaryCoreMask|0xF03|UINT32|0x00000031
109 # The Primary Core is ClusterId[0] & CoreId[0]
110 gArmTokenSpaceGuid.PcdArmPrimaryCore|0|UINT32|0x00000037
111
112 #
113 # ARM L2x0 PCDs
114 #
115 gArmTokenSpaceGuid.PcdL2x0ControllerBase|0|UINT32|0x0000001B
116
117 #
118 # ARM Normal (or Non Secure) Firmware PCDs
119 #
120 gArmTokenSpaceGuid.PcdFdSize|0|UINT32|0x0000002C
121 gArmTokenSpaceGuid.PcdFvSize|0|UINT32|0x0000002E
122
123 #
124 # Value to add to a host address to obtain a device address, using
125 # unsigned 64-bit integer arithmetic on both ARM and AArch64. This
126 # means we can rely on truncation on overflow to specify negative
127 # offsets.
128 #
129 gArmTokenSpaceGuid.PcdArmDmaDeviceOffset|0x0|UINT64|0x0000044
130
131 [PcdsFixedAtBuild.common, PcdsPatchableInModule.common]
132 gArmTokenSpaceGuid.PcdFdBaseAddress|0|UINT64|0x0000002B
133 gArmTokenSpaceGuid.PcdFvBaseAddress|0|UINT64|0x0000002D
134
135 [PcdsFixedAtBuild.ARM]
136 #
137 # ARM Security Extension
138 #
139
140 # Secure Configuration Register
141 # - BIT0 : NS - Non Secure bit
142 # - BIT1 : IRQ Handler
143 # - BIT2 : FIQ Handler
144 # - BIT3 : EA - External Abort
145 # - BIT4 : FW - F bit writable
146 # - BIT5 : AW - A bit writable
147 # - BIT6 : nET - Not Early Termination
148 # - BIT7 : SCD - Secure Monitor Call Disable
149 # - BIT8 : HCE - Hyp Call enable
150 # - BIT9 : SIF - Secure Instruction Fetch
151 # 0x31 = NS | EA | FW
152 gArmTokenSpaceGuid.PcdArmScr|0x31|UINT32|0x00000038
153
154 # By default we do not do a transition to non-secure mode
155 gArmTokenSpaceGuid.PcdArmNonSecModeTransition|0x0|UINT32|0x0000003E
156
157 # The Linux ATAGs are expected to be under 0x4000 (16KB) from the beginning of the System Memory
158 gArmTokenSpaceGuid.PcdArmLinuxAtagMaxOffset|0x4000|UINT32|0x00000020
159
160 # If the fixed FDT address is not available, then it should be loaded below the kernel.
161 # The recommendation from the Linux kernel is to have the FDT below 16KB.
162 # (see the kernel doc: Documentation/arm/Booting)
163 gArmTokenSpaceGuid.PcdArmLinuxFdtMaxOffset|0x4000|UINT32|0x00000023
164 # The FDT blob must be loaded at a 64bit aligned address.
165 gArmTokenSpaceGuid.PcdArmLinuxFdtAlignment|0x8|UINT32|0x00000026
166
167 # Non Secure Access Control Register
168 # - BIT15 : NSASEDIS - Disable Non-secure Advanced SIMD functionality
169 # - BIT14 : NSD32DIS - Disable Non-secure use of D16-D31
170 # - BIT11 : cp11 - Non-secure access to coprocessor 11 enable
171 # - BIT10 : cp10 - Non-secure access to coprocessor 10 enable
172 # 0xC00 = cp10 | cp11
173 gArmTokenSpaceGuid.PcdArmNsacr|0xC00|UINT32|0x00000039
174
175 [PcdsFixedAtBuild.AARCH64]
176 #
177 # AArch64 Security Extension
178 #
179
180 # Secure Configuration Register
181 # - BIT0 : NS - Non Secure bit
182 # - BIT1 : IRQ Handler
183 # - BIT2 : FIQ Handler
184 # - BIT3 : EA - External Abort
185 # - BIT4 : FW - F bit writable
186 # - BIT5 : AW - A bit writable
187 # - BIT6 : nET - Not Early Termination
188 # - BIT7 : SCD - Secure Monitor Call Disable
189 # - BIT8 : HCE - Hyp Call enable
190 # - BIT9 : SIF - Secure Instruction Fetch
191 # - BIT10: RW - Register width control for lower exception levels
192 # - BIT11: SIF - Enables Secure EL1 access to EL1 Architectural Timer
193 # - BIT12: TWI - Trap WFI
194 # - BIT13: TWE - Trap WFE
195 # 0x501 = NS | HCE | RW
196 gArmTokenSpaceGuid.PcdArmScr|0x501|UINT32|0x00000038
197
198 # By default we do transition to EL2 non-secure mode with Stack for EL2.
199 # Mode Description Bits
200 # NS EL2 SP2 all interrupts disabled = 0x3c9
201 # NS EL1 SP1 all interrupts disabled = 0x3c5
202 # Other modes include using SP0 or switching to Aarch32, but these are
203 # not currently supported.
204 gArmTokenSpaceGuid.PcdArmNonSecModeTransition|0x3c9|UINT32|0x0000003E
205 # If the fixed FDT address is not available, then it should be loaded above the kernel.
206 # The recommendation from the AArch64 Linux kernel is to have the FDT below 512MB.
207 # (see the kernel doc: Documentation/arm64/booting.txt)
208 gArmTokenSpaceGuid.PcdArmLinuxFdtMaxOffset|0x20000000|UINT32|0x00000023
209 # The FDT blob must be loaded at a 2MB aligned address.
210 gArmTokenSpaceGuid.PcdArmLinuxFdtAlignment|0x00200000|UINT32|0x00000026
211
212
213 #
214 # These PCDs are also defined as 'PcdsDynamic' or 'PcdsPatchableInModule' to be
215 # redefined when using UEFI in a context of virtual machine.
216 #
217 [PcdsFixedAtBuild.common, PcdsDynamic.common, PcdsPatchableInModule.common]
218
219 # System Memory (DRAM): These PCDs define the region of in-built system memory
220 # Some platforms can get DRAM extensions, these additional regions may be
221 # declared to UEFI using separate resource descriptor HOBs
222 gArmTokenSpaceGuid.PcdSystemMemoryBase|0|UINT64|0x00000029
223 gArmTokenSpaceGuid.PcdSystemMemorySize|0|UINT64|0x0000002A
224
225 [PcdsFixedAtBuild.common, PcdsDynamic.common]
226 #
227 # ARM Architectural Timer
228 #
229 gArmTokenSpaceGuid.PcdArmArchTimerFreqInHz|0|UINT32|0x00000034
230
231 # ARM Architectural Timer Interrupt(GIC PPI) numbers
232 gArmTokenSpaceGuid.PcdArmArchTimerSecIntrNum|29|UINT32|0x00000035
233 gArmTokenSpaceGuid.PcdArmArchTimerIntrNum|30|UINT32|0x00000036
234 gArmTokenSpaceGuid.PcdArmArchTimerHypIntrNum|26|UINT32|0x00000040
235 gArmTokenSpaceGuid.PcdArmArchTimerVirtIntrNum|27|UINT32|0x00000041
236
237 #
238 # ARM Generic Watchdog
239 #
240
241 gArmTokenSpaceGuid.PcdGenericWatchdogControlBase|0x2A440000|UINT64|0x00000007
242 gArmTokenSpaceGuid.PcdGenericWatchdogRefreshBase|0x2A450000|UINT64|0x00000008
243 gArmTokenSpaceGuid.PcdGenericWatchdogEl2IntrNum|93|UINT32|0x00000009
244
245 #
246 # ARM Generic Interrupt Controller
247 #
248 gArmTokenSpaceGuid.PcdGicDistributorBase|0|UINT64|0x0000000C
249 # Base address for the GIC Redistributor region that contains the boot CPU
250 gArmTokenSpaceGuid.PcdGicRedistributorsBase|0|UINT64|0x0000000E
251 gArmTokenSpaceGuid.PcdGicInterruptInterfaceBase|0|UINT64|0x0000000D
252 gArmTokenSpaceGuid.PcdGicSgiIntId|0|UINT32|0x00000025
253
254 #
255 # Bases, sizes and translation offsets of IO and MMIO spaces, respectively.
256 # Note that "IO" is just another MMIO range that simulates IO space; there
257 # are no special instructions to access it.
258 #
259 # The base addresses PcdPciIoBase, PcdPciMmio32Base and PcdPciMmio64Base are
260 # specific to their containing address spaces. In order to get the physical
261 # address for the CPU, for a given access, the respective translation value
262 # has to be added.
263 #
264 # The translations always have to be initialized like this, using UINT64:
265 #
266 # UINT64 IoCpuBase; // mapping target in 64-bit cpu-physical space
267 # UINT64 Mmio32CpuBase; // mapping target in 64-bit cpu-physical space
268 # UINT64 Mmio64CpuBase; // mapping target in 64-bit cpu-physical space
269 #
270 # PcdPciIoTranslation = IoCpuBase - PcdPciIoBase;
271 # PcdPciMmio32Translation = Mmio32CpuBase - (UINT64)PcdPciMmio32Base;
272 # PcdPciMmio64Translation = Mmio64CpuBase - PcdPciMmio64Base;
273 #
274 # because (a) the target address space (ie. the cpu-physical space) is
275 # 64-bit, and (b) the translation values are meant as offsets for *modular*
276 # arithmetic.
277 #
278 # Accordingly, the translation itself needs to be implemented as:
279 #
280 # UINT64 UntranslatedIoAddress; // input parameter
281 # UINT32 UntranslatedMmio32Address; // input parameter
282 # UINT64 UntranslatedMmio64Address; // input parameter
283 #
284 # UINT64 TranslatedIoAddress; // output parameter
285 # UINT64 TranslatedMmio32Address; // output parameter
286 # UINT64 TranslatedMmio64Address; // output parameter
287 #
288 # TranslatedIoAddress = UntranslatedIoAddress +
289 # PcdPciIoTranslation;
290 # TranslatedMmio32Address = (UINT64)UntranslatedMmio32Address +
291 # PcdPciMmio32Translation;
292 # TranslatedMmio64Address = UntranslatedMmio64Address +
293 # PcdPciMmio64Translation;
294 #
295 # The modular arithmetic performed in UINT64 ensures that the translation
296 # works correctly regardless of the relation between IoCpuBase and
297 # PcdPciIoBase, Mmio32CpuBase and PcdPciMmio32Base, and Mmio64CpuBase and
298 # PcdPciMmio64Base.
299 #
300 gArmTokenSpaceGuid.PcdPciIoBase|0x0|UINT64|0x00000050
301 gArmTokenSpaceGuid.PcdPciIoSize|0x0|UINT64|0x00000051
302 gArmTokenSpaceGuid.PcdPciIoTranslation|0x0|UINT64|0x00000052
303 gArmTokenSpaceGuid.PcdPciMmio32Base|0x0|UINT32|0x00000053
304 gArmTokenSpaceGuid.PcdPciMmio32Size|0x0|UINT32|0x00000054
305 gArmTokenSpaceGuid.PcdPciMmio32Translation|0x0|UINT64|0x00000055
306 gArmTokenSpaceGuid.PcdPciMmio64Base|0x0|UINT64|0x00000056
307 gArmTokenSpaceGuid.PcdPciMmio64Size|0x0|UINT64|0x00000057
308 gArmTokenSpaceGuid.PcdPciMmio64Translation|0x0|UINT64|0x00000058
309
310 #
311 # Inclusive range of allowed PCI buses.
312 #
313 gArmTokenSpaceGuid.PcdPciBusMin|0x0|UINT32|0x00000059
314 gArmTokenSpaceGuid.PcdPciBusMax|0x0|UINT32|0x0000005A