]> git.proxmox.com Git - mirror_edk2.git/blob - ArmPkg/Include/Chipset/ArmV7.h
ArmPlatformPkg/PrePi: Removed magic values
[mirror_edk2.git] / ArmPkg / Include / Chipset / ArmV7.h
1 /** @file
2
3 Copyright (c) 2008 - 2009, Apple Inc. All rights reserved.<BR>
4 Copyright (c) 2011-2013, ARM Ltd. All rights reserved.<BR>
5
6 This program and the accompanying materials
7 are licensed and made available under the terms and conditions of the BSD License
8 which accompanies this distribution. The full text of the license may be found at
9 http://opensource.org/licenses/bsd-license.php
10
11 THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,
12 WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.
13
14 **/
15
16 #ifndef __ARM_V7_H__
17 #define __ARM_V7_H__
18
19 #include <Chipset/ArmV7Mmu.h>
20 #include <Chipset/ArmV7ArchTimer.h>
21
22 // Domain Access Control Register
23 #define DOMAIN_ACCESS_CONTROL_MASK(a) (3UL << (2 * (a)))
24 #define DOMAIN_ACCESS_CONTROL_NONE(a) (0UL << (2 * (a)))
25 #define DOMAIN_ACCESS_CONTROL_CLIENT(a) (1UL << (2 * (a)))
26 #define DOMAIN_ACCESS_CONTROL_RESERVED(a) (2UL << (2 * (a)))
27 #define DOMAIN_ACCESS_CONTROL_MANAGER(a) (3UL << (2 * (a)))
28
29 // CPSR - Coprocessor Status Register definitions
30 #define CPSR_MODE_USER 0x10
31 #define CPSR_MODE_FIQ 0x11
32 #define CPSR_MODE_IRQ 0x12
33 #define CPSR_MODE_SVC 0x13
34 #define CPSR_MODE_ABORT 0x17
35 #define CPSR_MODE_HYP 0x1A
36 #define CPSR_MODE_UNDEFINED 0x1B
37 #define CPSR_MODE_SYSTEM 0x1F
38 #define CPSR_MODE_MASK 0x1F
39 #define CPSR_ASYNC_ABORT (1 << 8)
40 #define CPSR_IRQ (1 << 7)
41 #define CPSR_FIQ (1 << 6)
42
43
44 // CPACR - Coprocessor Access Control Register definitions
45 #define CPACR_CP_DENIED(cp) 0x00
46 #define CPACR_CP_PRIV(cp) ((0x1 << ((cp) << 1)) & 0x0FFFFFFF)
47 #define CPACR_CP_FULL(cp) ((0x3 << ((cp) << 1)) & 0x0FFFFFFF)
48 #define CPACR_ASEDIS (1 << 31)
49 #define CPACR_D32DIS (1 << 30)
50 #define CPACR_CP_FULL_ACCESS 0x0FFFFFFF
51
52 // NSACR - Non-Secure Access Control Register definitions
53 #define NSACR_CP(cp) ((1 << (cp)) & 0x3FFF)
54 #define NSACR_NSD32DIS (1 << 14)
55 #define NSACR_NSASEDIS (1 << 15)
56 #define NSACR_PLE (1 << 16)
57 #define NSACR_TL (1 << 17)
58 #define NSACR_NS_SMP (1 << 18)
59 #define NSACR_RFR (1 << 19)
60
61 // SCR - Secure Configuration Register definitions
62 #define SCR_NS (1 << 0)
63 #define SCR_IRQ (1 << 1)
64 #define SCR_FIQ (1 << 2)
65 #define SCR_EA (1 << 3)
66 #define SCR_FW (1 << 4)
67 #define SCR_AW (1 << 5)
68
69 // MIDR - Main ID Register definitions
70 #define ARM_CPU_TYPE_MASK 0xFFF
71 #define ARM_CPU_TYPE_A15 0xC0F
72 #define ARM_CPU_TYPE_A9 0xC09
73 #define ARM_CPU_TYPE_A5 0xC05
74
75 #define ARM_VECTOR_TABLE_ALIGNMENT ((1 << 5)-1)
76
77 VOID
78 EFIAPI
79 ArmEnableSWPInstruction (
80 VOID
81 );
82
83 UINTN
84 EFIAPI
85 ArmReadCbar (
86 VOID
87 );
88
89 UINTN
90 EFIAPI
91 ArmReadTpidrurw (
92 VOID
93 );
94
95 VOID
96 EFIAPI
97 ArmWriteTpidrurw (
98 UINTN Value
99 );
100
101 UINTN
102 EFIAPI
103 ArmIsArchTimerImplemented (
104 VOID
105 );
106
107 UINTN
108 EFIAPI
109 ArmReadIdPfr1 (
110 VOID
111 );
112
113 #endif // __ARM_V7_H__