]> git.proxmox.com Git - mirror_edk2.git/blob - ArmPlatformPkg/PrePi/MainMPCore.c
ARM Packages: Use .8byte instead of .dword for pointers
[mirror_edk2.git] / ArmPlatformPkg / PrePi / MainMPCore.c
1 /** @file
2 *
3 * Copyright (c) 2011-2012, ARM Limited. All rights reserved.
4 *
5 * This program and the accompanying materials
6 * are licensed and made available under the terms and conditions of the BSD License
7 * which accompanies this distribution. The full text of the license may be found at
8 * http://opensource.org/licenses/bsd-license.php
9 *
10 * THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,
11 * WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.
12 *
13 **/
14
15 #include "PrePi.h"
16
17 #include <Library/ArmGicLib.h>
18
19 #include <Ppi/ArmMpCoreInfo.h>
20
21 VOID
22 PrimaryMain (
23 IN UINTN UefiMemoryBase,
24 IN UINTN StacksBase,
25 IN UINTN GlobalVariableBase,
26 IN UINT64 StartTimeStamp
27 )
28 {
29 // Enable the GIC Distributor
30 ArmGicEnableDistributor(PcdGet32(PcdGicDistributorBase));
31
32 // In some cases, the secondary cores are waiting for an SGI from the next stage boot loader to resume their initialization
33 if (!FixedPcdGet32(PcdSendSgiToBringUpSecondaryCores)) {
34 // Sending SGI to all the Secondary CPU interfaces
35 ArmGicSendSgiTo (PcdGet32(PcdGicDistributorBase), ARM_GIC_ICDSGIR_FILTER_EVERYONEELSE, 0x0E, PcdGet32 (PcdGicSgiIntId));
36 }
37
38 PrePiMain (UefiMemoryBase, StacksBase, GlobalVariableBase, StartTimeStamp);
39
40 // We must never return
41 ASSERT(FALSE);
42 }
43
44 VOID
45 SecondaryMain (
46 IN UINTN MpId
47 )
48 {
49 EFI_STATUS Status;
50 ARM_MP_CORE_INFO_PPI *ArmMpCoreInfoPpi;
51 UINTN Index;
52 UINTN ArmCoreCount;
53 ARM_CORE_INFO *ArmCoreInfoTable;
54 UINT32 ClusterId;
55 UINT32 CoreId;
56 VOID (*SecondaryStart)(VOID);
57 UINTN SecondaryEntryAddr;
58
59 ClusterId = GET_CLUSTER_ID(MpId);
60 CoreId = GET_CORE_ID(MpId);
61
62 // On MP Core Platform we must implement the ARM MP Core Info PPI (gArmMpCoreInfoPpiGuid)
63 Status = GetPlatformPpi (&gArmMpCoreInfoPpiGuid, (VOID**)&ArmMpCoreInfoPpi);
64 ASSERT_EFI_ERROR (Status);
65
66 ArmCoreCount = 0;
67 Status = ArmMpCoreInfoPpi->GetMpCoreInfo (&ArmCoreCount, &ArmCoreInfoTable);
68 ASSERT_EFI_ERROR (Status);
69
70 // Find the core in the ArmCoreTable
71 for (Index = 0; Index < ArmCoreCount; Index++) {
72 if ((ArmCoreInfoTable[Index].ClusterId == ClusterId) && (ArmCoreInfoTable[Index].CoreId == CoreId)) {
73 break;
74 }
75 }
76
77 // The ARM Core Info Table must define every core
78 ASSERT (Index != ArmCoreCount);
79
80 // Clear Secondary cores MailBox
81 MmioWrite32 (ArmCoreInfoTable[Index].MailboxClearAddress, ArmCoreInfoTable[Index].MailboxClearValue);
82
83 do {
84 ArmCallWFI ();
85
86 // Read the Mailbox
87 SecondaryEntryAddr = MmioRead32 (ArmCoreInfoTable[Index].MailboxGetAddress);
88
89 // Acknowledge the interrupt and send End of Interrupt signal.
90 ArmGicAcknowledgeInterrupt (PcdGet32(PcdGicDistributorBase), PcdGet32(PcdGicInterruptInterfaceBase), NULL, NULL);
91 } while (SecondaryEntryAddr == 0);
92
93 // Jump to secondary core entry point.
94 SecondaryStart = (VOID (*)())SecondaryEntryAddr;
95 SecondaryStart();
96
97 // The secondaries shouldn't reach here
98 ASSERT(FALSE);
99 }