]> git.proxmox.com Git - mirror_edk2.git/blob - OvmfPkg/OvmfPkg.dec
OvmfPkg: Add MpInitLibDepLib related PPI/Protocol definitions
[mirror_edk2.git] / OvmfPkg / OvmfPkg.dec
1 ## @file
2 # EFI/Framework Open Virtual Machine Firmware (OVMF) platform
3 #
4 # Copyright (c) 2020, Rebecca Cran <rebecca@bsdio.com>
5 # Copyright (c) 2006 - 2019, Intel Corporation. All rights reserved.<BR>
6 # Copyright (c) 2014, Pluribus Networks, Inc.
7 #
8 # SPDX-License-Identifier: BSD-2-Clause-Patent
9 #
10 ##
11
12 [Defines]
13 DEC_SPECIFICATION = 0x00010005
14 PACKAGE_NAME = OvmfPkg
15 PACKAGE_GUID = 2daf5f34-50e5-4b9d-b8e3-5562334d87e5
16 PACKAGE_VERSION = 0.1
17
18 [Includes]
19 Include
20 Csm/Include
21
22 [LibraryClasses]
23 ## @libraryclass Access bhyve's firmware control interface.
24 BhyveFwCtlLib|Include/Library/BhyveFwCtlLib.h
25
26 ## @libraryclass Verify blobs read from the VMM
27 BlobVerifierLib|Include/Library/BlobVerifierLib.h
28
29 ## @libraryclass Loads and boots a Linux kernel image
30 #
31 LoadLinuxLib|Include/Library/LoadLinuxLib.h
32
33 ## @libraryclass Declares helper functions for Secure Encrypted
34 # Virtualization (SEV) guests.
35 MemEncryptSevLib|Include/Library/MemEncryptSevLib.h
36
37 ## @libraryclass Declares helper functions for TDX guests.
38 #
39 MemEncryptTdxLib|Include/Library/MemEncryptTdxLib.h
40
41 ## @libraryclass Save and restore variables using a file
42 #
43 NvVarsFileLib|Include/Library/NvVarsFileLib.h
44
45 ## @libraryclass Provides services to work with PCI capabilities in PCI
46 # config space.
47 PciCapLib|Include/Library/PciCapLib.h
48
49 ## @libraryclass Layered on top of PciCapLib, allows clients to plug an
50 # EFI_PCI_IO_PROTOCOL backend into PciCapLib, for config
51 # space access.
52 PciCapPciIoLib|Include/Library/PciCapPciIoLib.h
53
54 ## @libraryclass Layered on top of PciCapLib, allows clients to plug a
55 # PciSegmentLib backend into PciCapLib, for config space
56 # access.
57 PciCapPciSegmentLib|Include/Library/PciCapPciSegmentLib.h
58
59 ## @libraryclass Provide common utility functions to PciHostBridgeLib
60 # instances in ArmVirtPkg and OvmfPkg.
61 PciHostBridgeUtilityLib|Include/Library/PciHostBridgeUtilityLib.h
62
63 ## @libraryclass Register a status code handler for printing the Boot
64 # Manager's LoadImage() and StartImage() preparations, and
65 # return codes, to the UEFI console.
66 PlatformBmPrintScLib|Include/Library/PlatformBmPrintScLib.h
67
68 ## @libraryclass Customize FVB2 protocol member functions for a platform.
69 PlatformFvbLib|Include/Library/PlatformFvbLib.h
70
71 ## @libraryclass Access QEMU's firmware configuration interface
72 #
73 QemuFwCfgLib|Include/Library/QemuFwCfgLib.h
74
75 ## @libraryclass S3 support for QEMU fw_cfg
76 #
77 QemuFwCfgS3Lib|Include/Library/QemuFwCfgS3Lib.h
78
79 ## @libraryclass Parse the contents of named fw_cfg files as simple
80 # (scalar) data types.
81 QemuFwCfgSimpleParserLib|Include/Library/QemuFwCfgSimpleParserLib.h
82
83 ## @libraryclass Rewrite the BootOrder NvVar based on QEMU's "bootorder"
84 # fw_cfg file.
85 #
86 QemuBootOrderLib|Include/Library/QemuBootOrderLib.h
87
88 ## @libraryclass Load a kernel image and command line passed to QEMU via
89 # the command line
90 #
91 QemuLoadImageLib|Include/Library/QemuLoadImageLib.h
92
93 ## @libraryclass Serialize (and deserialize) variables
94 #
95 SerializeVariablesLib|Include/Library/SerializeVariablesLib.h
96
97 ## @libraryclass Declares utility functions for virtio device drivers.
98 VirtioLib|Include/Library/VirtioLib.h
99
100 ## @libraryclass Install Virtio Device Protocol instances on virtio-mmio
101 # transports.
102 VirtioMmioDeviceLib|Include/Library/VirtioMmioDeviceLib.h
103
104 ## @libraryclass Invoke Xen hypercalls
105 #
106 XenHypercallLib|Include/Library/XenHypercallLib.h
107
108 ## @libraryclass Manage XenBus device path and I/O handles
109 #
110 XenIoMmioLib|Include/Library/XenIoMmioLib.h
111
112 ## @libraryclass Get information about Xen
113 #
114 XenPlatformLib|Include/Library/XenPlatformLib.h
115
116 ## @libraryclass TdxMailboxLib
117 #
118 TdxMailboxLib|Include/Library/TdxMailboxLib.h
119
120 ## @libraryclass PlatformInitLib
121 #
122 PlatformInitLib|Include/Library/PlatformInitLib.h
123
124 ## @libraryclass PeilessStartupLib
125 #
126 PeilessStartupLib|Include/Library/PeilessStartupLib.h
127
128 [Guids]
129 gUefiOvmfPkgTokenSpaceGuid = {0x93bb96af, 0xb9f2, 0x4eb8, {0x94, 0x62, 0xe0, 0xba, 0x74, 0x56, 0x42, 0x36}}
130 gEfiXenInfoGuid = {0xd3b46f3b, 0xd441, 0x1244, {0x9a, 0x12, 0x0, 0x12, 0x27, 0x3f, 0xc1, 0x4d}}
131 gOvmfPkKek1AppPrefixGuid = {0x4e32566d, 0x8e9e, 0x4f52, {0x81, 0xd3, 0x5b, 0xb9, 0x71, 0x5f, 0x97, 0x27}}
132 gOvmfPlatformConfigGuid = {0x7235c51c, 0x0c80, 0x4cab, {0x87, 0xac, 0x3b, 0x08, 0x4a, 0x63, 0x04, 0xb1}}
133 gVirtioMmioTransportGuid = {0x837dca9e, 0xe874, 0x4d82, {0xb2, 0x9a, 0x23, 0xfe, 0x0e, 0x23, 0xd1, 0xe2}}
134 gQemuRamfbGuid = {0x557423a1, 0x63ab, 0x406c, {0xbe, 0x7e, 0x91, 0xcd, 0xbc, 0x08, 0xc4, 0x57}}
135 gXenBusRootDeviceGuid = {0xa732241f, 0x383d, 0x4d9c, {0x8a, 0xe1, 0x8e, 0x09, 0x83, 0x75, 0x89, 0xd7}}
136 gRootBridgesConnectedEventGroupGuid = {0x24a2d66f, 0xeedd, 0x4086, {0x90, 0x42, 0xf2, 0x6e, 0x47, 0x97, 0xee, 0x69}}
137 gMicrosoftVendorGuid = {0x77fa9abd, 0x0359, 0x4d32, {0xbd, 0x60, 0x28, 0xf4, 0xe7, 0x8f, 0x78, 0x4b}}
138 gEfiLegacyBiosGuid = {0x2E3044AC, 0x879F, 0x490F, {0x97, 0x60, 0xBB, 0xDF, 0xAF, 0x69, 0x5F, 0x50}}
139 gEfiLegacyDevOrderVariableGuid = {0xa56074db, 0x65fe, 0x45f7, {0xbd, 0x21, 0x2d, 0x2b, 0xdd, 0x8e, 0x96, 0x52}}
140 gQemuKernelLoaderFsMediaGuid = {0x1428f772, 0xb64a, 0x441e, {0xb8, 0xc3, 0x9e, 0xbd, 0xd7, 0xf8, 0x93, 0xc7}}
141 gGrubFileGuid = {0xb5ae312c, 0xbc8a, 0x43b1, {0x9c, 0x62, 0xeb, 0xb8, 0x26, 0xdd, 0x5d, 0x07}}
142 gConfidentialComputingSecretGuid = {0xadf956ad, 0xe98c, 0x484c, {0xae, 0x11, 0xb5, 0x1c, 0x7d, 0x33, 0x64, 0x47}}
143 gConfidentialComputingSevSnpBlobGuid = {0x067b1f5f, 0xcf26, 0x44c5, {0x85, 0x54, 0x93, 0xd7, 0x77, 0x91, 0x2d, 0x42}}
144 gUefiOvmfPkgPlatformInfoGuid = {0xdec9b486, 0x1f16, 0x47c7, {0x8f, 0x68, 0xdf, 0x1a, 0x41, 0x88, 0x8b, 0xa5}}
145
146 [Ppis]
147 # PPI whose presence in the PPI database signals that the TPM base address
148 # has been discovered and recorded
149 gOvmfTpmDiscoveredPpiGuid = {0xb9a61ad0, 0x2802, 0x41f3, {0xb5, 0x13, 0x96, 0x51, 0xce, 0x6b, 0xd5, 0x75}}
150
151 # This PPI signals that accessing the MMIO range of the TPM is possible in
152 # the PEI phase, regardless of memory encryption
153 gOvmfTpmMmioAccessiblePpiGuid = {0x35c84ff2, 0x7bfe, 0x453d, {0x84, 0x5f, 0x68, 0x3a, 0x49, 0x2c, 0xf7, 0xb7}}
154
155 gEfiPeiMpInitLibMpDepPpiGuid = {0x138f9cf4, 0xf0e7, 0x4721, { 0x8f, 0x49, 0xf5, 0xff, 0xec, 0xf4, 0x2d, 0x40}}
156 gEfiPeiMpInitLibUpDepPpiGuid = {0xb590774, 0xbc67, 0x49f4, { 0xa7, 0xdb, 0xe8, 0x2e, 0x89, 0xe6, 0xb5, 0xd6}}
157
158 [Protocols]
159 gVirtioDeviceProtocolGuid = {0xfa920010, 0x6785, 0x4941, {0xb6, 0xec, 0x49, 0x8c, 0x57, 0x9f, 0x16, 0x0a}}
160 gXenBusProtocolGuid = {0x3d3ca290, 0xb9a5, 0x11e3, {0xb7, 0x5d, 0xb8, 0xac, 0x6f, 0x7d, 0x65, 0xe6}}
161 gXenIoProtocolGuid = {0x6efac84f, 0x0ab0, 0x4747, {0x81, 0xbe, 0x85, 0x55, 0x62, 0x59, 0x04, 0x49}}
162 gIoMmuAbsentProtocolGuid = {0xf8775d50, 0x8abd, 0x4adf, {0x92, 0xac, 0x85, 0x3e, 0x51, 0xf6, 0xc8, 0xdc}}
163 gEfiLegacy8259ProtocolGuid = {0x38321dba, 0x4fe0, 0x4e17, {0x8a, 0xec, 0x41, 0x30, 0x55, 0xea, 0xed, 0xc1}}
164 gEfiFirmwareVolumeProtocolGuid = {0x389F751F, 0x1838, 0x4388, {0x83, 0x90, 0xcd, 0x81, 0x54, 0xbd, 0x27, 0xf8}}
165 gEfiIsaAcpiProtocolGuid = {0x64a892dc, 0x5561, 0x4536, {0x92, 0xc7, 0x79, 0x9b, 0xfc, 0x18, 0x33, 0x55}}
166 gEfiIsaIoProtocolGuid = {0x7ee2bd44, 0x3da0, 0x11d4, {0x9a, 0x38, 0x0, 0x90, 0x27, 0x3f, 0xc1, 0x4d}}
167 gEfiLegacyBiosProtocolGuid = {0xdb9a1e3d, 0x45cb, 0x4abb, {0x85, 0x3b, 0xe5, 0x38, 0x7f, 0xdb, 0x2e, 0x2d}}
168 gEfiLegacyBiosPlatformProtocolGuid = {0x783658a3, 0x4172, 0x4421, {0xa2, 0x99, 0xe0, 0x09, 0x07, 0x9c, 0x0c, 0xb4}}
169 gEfiLegacyInterruptProtocolGuid = {0x31ce593d, 0x108a, 0x485d, {0xad, 0xb2, 0x78, 0xf2, 0x1f, 0x29, 0x66, 0xbe}}
170 gEfiVgaMiniPortProtocolGuid = {0xc7735a2f, 0x88f5, 0x4882, {0xae, 0x63, 0xfa, 0xac, 0x8c, 0x8b, 0x86, 0xb3}}
171 gOvmfLoadedX86LinuxKernelProtocolGuid = {0xa3edc05d, 0xb618, 0x4ff6, {0x95, 0x52, 0x76, 0xd7, 0x88, 0x63, 0x43, 0xc8}}
172 gQemuAcpiTableNotifyProtocolGuid = {0x928939b2, 0x4235, 0x462f, {0x95, 0x80, 0xf6, 0xa2, 0xb2, 0xc2, 0x1a, 0x4f}}
173 gEfiMpInitLibMpDepProtocolGuid = {0xbb00a5ca, 0x8ce, 0x462f, {0xa5, 0x37, 0x43, 0xc7, 0x4a, 0x82, 0x5c, 0xa4}}
174 gEfiMpInitLibUpDepProtocolGuid = {0xa9e7cef1, 0x5682, 0x42cc, {0xb1, 0x23, 0x99, 0x30, 0x97, 0x3f, 0x4a, 0x9f}}
175
176 [PcdsFixedAtBuild]
177 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfPeiMemFvBase|0x0|UINT32|0
178 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfPeiMemFvSize|0x0|UINT32|1
179 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfDxeMemFvBase|0x0|UINT32|0x15
180 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfDxeMemFvSize|0x0|UINT32|0x16
181
182 ## This flag is used to control the destination port for PlatformDebugLibIoPort
183 gUefiOvmfPkgTokenSpaceGuid.PcdDebugIoPort|0x402|UINT16|4
184
185 ## When VirtioScsiDxe is instantiated for a HBA, the numbers of targets and
186 # LUNs are retrieved from the host during virtio-scsi setup.
187 # MdeModulePkg/Bus/Scsi/ScsiBusDxe then scans all MaxTarget * MaxLun
188 # possible devices. This can take extremely long, for example with
189 # MaxTarget=255 and MaxLun=16383. The *inclusive* constants below limit
190 # MaxTarget and MaxLun, independently, should the host report higher values,
191 # so that scanning the number of devices given by their product is still
192 # acceptably fast.
193 gUefiOvmfPkgTokenSpaceGuid.PcdVirtioScsiMaxTargetLimit|31|UINT16|6
194 gUefiOvmfPkgTokenSpaceGuid.PcdVirtioScsiMaxLunLimit|7|UINT32|7
195
196 ## Sets the *inclusive* number of targets and LUNs that PvScsi exposes for
197 # scan by ScsiBusDxe.
198 # As specified above for VirtioScsi, ScsiBusDxe scans all MaxTarget * MaxLun
199 # possible devices, which can take extremely long. Thus, the below constants
200 # are used so that scanning the number of devices given by their product
201 # is still acceptably fast.
202 gUefiOvmfPkgTokenSpaceGuid.PcdPvScsiMaxTargetLimit|64|UINT8|0x36
203 gUefiOvmfPkgTokenSpaceGuid.PcdPvScsiMaxLunLimit|0|UINT8|0x37
204
205 ## After PvScsiDxe sends a SCSI request to the device, it waits for
206 # the request completion in a polling loop.
207 # This constant defines how many micro-seconds to wait between each
208 # polling loop iteration.
209 gUefiOvmfPkgTokenSpaceGuid.PcdPvScsiWaitForCmpStallInUsecs|5|UINT32|0x38
210
211 ## Set the *inclusive* number of targets that MptScsi exposes for scan
212 # by ScsiBusDxe.
213 gUefiOvmfPkgTokenSpaceGuid.PcdMptScsiMaxTargetLimit|7|UINT8|0x39
214
215 ## Microseconds to stall between polling for MptScsi request result
216 gUefiOvmfPkgTokenSpaceGuid.PcdMptScsiStallPerPollUsec|5|UINT32|0x3a
217
218 ## Set the *inclusive* number of targets and LUNs that LsiScsi exposes for
219 # scan by ScsiBusDxe.
220 gUefiOvmfPkgTokenSpaceGuid.PcdLsiScsiMaxTargetLimit|7|UINT8|0x3b
221 gUefiOvmfPkgTokenSpaceGuid.PcdLsiScsiMaxLunLimit|0|UINT8|0x3c
222
223 ## Microseconds to stall between polling for LsiScsi request result
224 gUefiOvmfPkgTokenSpaceGuid.PcdLsiScsiStallPerPollUsec|5|UINT32|0x3d
225
226 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfFlashNvStorageEventLogBase|0x0|UINT32|0x8
227 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfFlashNvStorageEventLogSize|0x0|UINT32|0x9
228 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfFirmwareFdSize|0x0|UINT32|0xa
229 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfFirmwareBlockSize|0|UINT32|0xb
230 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfFlashNvStorageVariableBase|0x0|UINT32|0xc
231 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfFlashNvStorageFtwSpareBase|0x0|UINT32|0xd
232 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfFlashNvStorageFtwWorkingBase|0x0|UINT32|0xe
233 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfFdBaseAddress|0x0|UINT32|0xf
234 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfSecPageTablesBase|0x0|UINT32|0x11
235 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfSecPageTablesSize|0x0|UINT32|0x12
236 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfSecPeiTempRamBase|0x0|UINT32|0x13
237 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfSecPeiTempRamSize|0x0|UINT32|0x14
238 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfLockBoxStorageBase|0x0|UINT32|0x18
239 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfLockBoxStorageSize|0x0|UINT32|0x19
240 gUefiOvmfPkgTokenSpaceGuid.PcdGuidedExtractHandlerTableSize|0x0|UINT32|0x1a
241 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfDecompressionScratchEnd|0x0|UINT32|0x1f
242
243 ## Pcd8259LegacyModeMask defines the default mask value for platform. This
244 # value is determined.
245 # 1) If platform only support pure UEFI, value should be set to 0xFFFF or
246 # 0xFFFE; Because only clock interrupt is allowed in legacy mode in pure
247 # UEFI platform.
248 # 2) If platform install CSM and use thunk module:
249 # a) If thunk call provided by CSM binary requires some legacy interrupt
250 # support, the corresponding bit should be opened as 0.
251 # For example, if keyboard interfaces provided CSM binary use legacy
252 # keyboard interrupt in 8259 bit 1, then the value should be set to
253 # 0xFFFC.
254 # b) If all thunk call provied by CSM binary do not require legacy
255 # interrupt support, value should be set to 0xFFFF or 0xFFFE.
256 #
257 # The default value of legacy mode mask could be changed by
258 # EFI_LEGACY_8259_PROTOCOL->SetMask(). But it is rarely need change it
259 # except some special cases such as when initializing the CSM binary, it
260 # should be set to 0xFFFF to mask all legacy interrupt. Please restore the
261 # original legacy mask value if changing is made for these special case.
262 gUefiOvmfPkgTokenSpaceGuid.Pcd8259LegacyModeMask|0xFFFF|UINT16|0x3
263
264 ## Pcd8259LegacyModeEdgeLevel defines the default edge level for legacy
265 # mode's interrrupt controller.
266 # For the corresponding bits, 0 = Edge triggered and 1 = Level triggered.
267 gUefiOvmfPkgTokenSpaceGuid.Pcd8259LegacyModeEdgeLevel|0x0000|UINT16|0x5
268
269 ## Indicates if BiosVideo driver will switch to 80x25 Text VGA Mode when
270 # exiting boot service.
271 # TRUE - Switch to Text VGA Mode.
272 # FALSE - Does not switch to Text VGA Mode.
273 gUefiOvmfPkgTokenSpaceGuid.PcdBiosVideoSetTextVgaModeEnable|FALSE|BOOLEAN|0x28
274
275 ## Indicates if BiosVideo driver will check for VESA BIOS Extension service
276 # support.
277 # TRUE - Check for VESA BIOS Extension service.
278 # FALSE - Does not check for VESA BIOS Extension service.
279 gUefiOvmfPkgTokenSpaceGuid.PcdBiosVideoCheckVbeEnable|TRUE|BOOLEAN|0x29
280
281 ## Indicates if BiosVideo driver will check for VGA service support.
282 # NOTE: If both PcdBiosVideoCheckVbeEnable and PcdBiosVideoCheckVgaEnable
283 # are set to FALSE, that means Graphics Output protocol will not be
284 # installed, the VGA miniport protocol will be installed instead.
285 # TRUE - Check for VGA service.<BR>
286 # FALSE - Does not check for VGA service.<BR>
287 gUefiOvmfPkgTokenSpaceGuid.PcdBiosVideoCheckVgaEnable|TRUE|BOOLEAN|0x2a
288
289 ## Indicates if memory space for legacy region will be set as cacheable.
290 # TRUE - Set cachebility for legacy region.
291 # FALSE - Does not set cachebility for legacy region.
292 gUefiOvmfPkgTokenSpaceGuid.PcdLegacyBiosCacheLegacyRegion|TRUE|BOOLEAN|0x2b
293
294 ## Specify memory size with bytes to reserve EBDA below 640K for OPROM.
295 # The value should be a multiple of 4KB.
296 gUefiOvmfPkgTokenSpaceGuid.PcdEbdaReservedMemorySize|0x8000|UINT32|0x2c
297
298 ## Specify memory base address for OPROM to find free memory.
299 # Some OPROMs do not use EBDA or PMM to allocate memory for its usage,
300 # instead they find the memory filled with zero from 0x20000.
301 # The value should be a multiple of 4KB.
302 # The range should be below the EBDA reserved range from
303 # (CONVENTIONAL_MEMORY_TOP - Reserved EBDA Memory Size) to
304 # CONVENTIONAL_MEMORY_TOP.
305 gUefiOvmfPkgTokenSpaceGuid.PcdOpromReservedMemoryBase|0x60000|UINT32|0x2d
306
307 ## Specify memory size with bytes for OPROM to find free memory.
308 # The value should be a multiple of 4KB. And the range should be below the
309 # EBDA reserved range from
310 # (CONVENTIONAL_MEMORY_TOP - Reserved EBDA Memory Size) to
311 # CONVENTIONAL_MEMORY_TOP.
312 gUefiOvmfPkgTokenSpaceGuid.PcdOpromReservedMemorySize|0x28000|UINT32|0x2e
313
314 ## Specify the end of address below 1MB for the OPROM.
315 # The last shadowed OpROM should not exceed this address.
316 gUefiOvmfPkgTokenSpaceGuid.PcdEndOpromShadowAddress|0xdffff|UINT32|0x2f
317
318 ## Specify the low PMM (Post Memory Manager) size with bytes below 1MB.
319 # The value should be a multiple of 4KB.
320 # @Prompt Low PMM (Post Memory Manager) Size
321 gUefiOvmfPkgTokenSpaceGuid.PcdLowPmmMemorySize|0x10000|UINT32|0x30
322
323 ## Specify the high PMM (Post Memory Manager) size with bytes above 1MB.
324 # The value should be a multiple of 4KB.
325 gUefiOvmfPkgTokenSpaceGuid.PcdHighPmmMemorySize|0x400000|UINT32|0x31
326
327 gUefiOvmfPkgTokenSpaceGuid.PcdXenPvhStartOfDayStructPtr|0x0|UINT32|0x17
328 gUefiOvmfPkgTokenSpaceGuid.PcdXenPvhStartOfDayStructPtrSize|0x0|UINT32|0x32
329
330 ## Number of page frames to use for storing grant table entries.
331 gUefiOvmfPkgTokenSpaceGuid.PcdXenGrantFrames|4|UINT32|0x33
332
333 ## Specify the extra page table needed to mark the GHCB as unencrypted.
334 # The value should be a multiple of 4KB for each.
335 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfSecGhcbPageTableBase|0x0|UINT32|0x3e
336 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfSecGhcbPageTableSize|0x0|UINT32|0x3f
337
338 ## The base address of the SEC GHCB page used by SEV-ES.
339 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfSecGhcbBase|0|UINT32|0x40
340 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfSecGhcbSize|0|UINT32|0x41
341 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfSecGhcbBackupBase|0|UINT32|0x44
342 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfSecGhcbBackupSize|0|UINT32|0x45
343
344 ## The base address and size of the SEV Launch Secret Area provisioned
345 # after remote attestation. If this is set in the .fdf, the platform
346 # is responsible for protecting the area from DXE phase overwrites.
347 gUefiOvmfPkgTokenSpaceGuid.PcdSevLaunchSecretBase|0x0|UINT32|0x42
348 gUefiOvmfPkgTokenSpaceGuid.PcdSevLaunchSecretSize|0x0|UINT32|0x43
349
350 ## The base address and size of a hash table confirming allowed
351 # parameters to be passed in via the Qemu firmware configuration
352 # device
353 gUefiOvmfPkgTokenSpaceGuid.PcdQemuHashTableBase|0x0|UINT32|0x47
354 gUefiOvmfPkgTokenSpaceGuid.PcdQemuHashTableSize|0x0|UINT32|0x48
355
356 ## The base address and size of the work area used during the SEC
357 # phase by the SEV and TDX supports.
358 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfWorkAreaBase|0|UINT32|0x49
359 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfWorkAreaSize|0|UINT32|0x50
360
361 ## The work area contains a fixed size header in the Include/WorkArea.h.
362 # The size of this header is used early boot, and is provided through
363 # a fixed PCD. It need to be kept in sync with any changes to the
364 # header definition.
365 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfConfidentialComputingWorkAreaHeader|4|UINT32|0x51
366
367 ## The base address and size of the TDX Cfv base and size.
368 gUefiOvmfPkgTokenSpaceGuid.PcdCfvBase|0|UINT32|0x52
369 gUefiOvmfPkgTokenSpaceGuid.PcdCfvRawDataOffset|0|UINT32|0x53
370 gUefiOvmfPkgTokenSpaceGuid.PcdCfvRawDataSize|0|UINT32|0x54
371
372 ## The base address and size of the TDX Bfv base and size.
373 gUefiOvmfPkgTokenSpaceGuid.PcdBfvBase|0|UINT32|0x55
374 gUefiOvmfPkgTokenSpaceGuid.PcdBfvRawDataOffset|0|UINT32|0x56
375 gUefiOvmfPkgTokenSpaceGuid.PcdBfvRawDataSize|0|UINT32|0x57
376
377 ## The base address and size of the SEV-SNP Secrets Area that contains
378 # the VM platform communication key used to send and recieve the
379 # messages to the PSP. If this is set in the .fdf, the platform
380 # is responsible to reserve this area from DXE phase overwrites.
381 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfSnpSecretsBase|0|UINT32|0x58
382 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfSnpSecretsSize|0|UINT32|0x59
383
384 ## The base address and size of a CPUID Area that contains the hypervisor
385 # provided CPUID results. In the case of SEV-SNP, the CPUID results are
386 # filtered by the SEV-SNP firmware. If this is set in the .fdf, the
387 # platform is responsible to reserve this area from DXE phase overwrites.
388 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfCpuidBase|0|UINT32|0x60
389 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfCpuidSize|0|UINT32|0x61
390
391 ## The range of memory that is validated by the SEC phase.
392 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfSecValidatedStart|0|UINT32|0x62
393 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfSecValidatedEnd|0|UINT32|0x63
394
395 ## The Tdx accept page size. 0x1000(4k),0x200000(2M)
396 gUefiOvmfPkgTokenSpaceGuid.PcdTdxAcceptPageSize|0x200000|UINT32|0x65
397
398 [PcdsDynamic, PcdsDynamicEx]
399 gUefiOvmfPkgTokenSpaceGuid.PcdEmuVariableEvent|0|UINT64|2
400 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfFlashVariablesEnable|FALSE|BOOLEAN|0x10
401 gUefiOvmfPkgTokenSpaceGuid.PcdOvmfHostBridgePciDevId|0|UINT16|0x1b
402 gUefiOvmfPkgTokenSpaceGuid.PcdQemuSmbiosValidated|FALSE|BOOLEAN|0x21
403
404 ## The IO port aperture shared by all PCI root bridges.
405 #
406 gUefiOvmfPkgTokenSpaceGuid.PcdPciIoBase|0x0|UINT64|0x22
407 gUefiOvmfPkgTokenSpaceGuid.PcdPciIoSize|0x0|UINT64|0x23
408
409 ## The 32-bit MMIO aperture shared by all PCI root bridges.
410 #
411 gUefiOvmfPkgTokenSpaceGuid.PcdPciMmio32Base|0x0|UINT64|0x24
412 gUefiOvmfPkgTokenSpaceGuid.PcdPciMmio32Size|0x0|UINT64|0x25
413
414 ## The 64-bit MMIO aperture shared by all PCI root bridges.
415 #
416 gUefiOvmfPkgTokenSpaceGuid.PcdPciMmio64Base|0x0|UINT64|0x26
417 gUefiOvmfPkgTokenSpaceGuid.PcdPciMmio64Size|0x0|UINT64|0x27
418
419 ## The following setting controls how many megabytes we configure as TSEG on
420 # Q35, for SMRAM purposes. Permitted defaults are: 1, 2, 8. Other defaults
421 # cause undefined behavior. During boot, the PCD is updated by PlatformPei
422 # to reflect the extended TSEG size, if one is advertized by QEMU.
423 #
424 # This PCD is only accessed if PcdSmmSmramRequire is TRUE (see below).
425 gUefiOvmfPkgTokenSpaceGuid.PcdQ35TsegMbytes|8|UINT16|0x20
426
427 ## Set to TRUE by PlatformPei if the Q35 board supports the "SMRAM at default
428 # SMBASE" feature.
429 #
430 # This PCD is only accessed if PcdSmmSmramRequire is TRUE (see below).
431 gUefiOvmfPkgTokenSpaceGuid.PcdQ35SmramAtDefaultSmbase|FALSE|BOOLEAN|0x34
432
433 ## This PCD adds a communication channel between OVMF's SmmCpuFeaturesLib
434 # instance in PiSmmCpuDxeSmm, and CpuHotplugSmm.
435 gUefiOvmfPkgTokenSpaceGuid.PcdCpuHotEjectDataAddress|0|UINT64|0x46
436
437 ## This PCD tracks where PcdVideo{Horizontal,Vertical}Resolution
438 # values are coming from.
439 # 0 - unset (defaults from platform dsc)
440 # 1 - set from PlatformConfig
441 # 2 - set by GOP Driver.
442 gUefiOvmfPkgTokenSpaceGuid.PcdVideoResolutionSource|0|UINT8|0x64
443
444 [PcdsFeatureFlag]
445 gUefiOvmfPkgTokenSpaceGuid.PcdQemuBootOrderPciTranslation|TRUE|BOOLEAN|0x1c
446 gUefiOvmfPkgTokenSpaceGuid.PcdQemuBootOrderMmioTranslation|FALSE|BOOLEAN|0x1d
447
448 ## This feature flag enables SMM/SMRAM support. Note that it also requires
449 # such support from the underlying QEMU instance; if that support is not
450 # present, the firmware will reject continuing after a certain point.
451 #
452 # The flag also acts as a general "security switch"; when TRUE, many
453 # components will change behavior, with the goal of preventing a malicious
454 # runtime OS from tampering with firmware structures (special memory ranges
455 # used by OVMF, the varstore pflash chip, LockBox etc).
456 gUefiOvmfPkgTokenSpaceGuid.PcdSmmSmramRequire|FALSE|BOOLEAN|0x1e
457
458 ## Informs modules (including pre-DXE-phase modules) whether the platform
459 # firmware contains a CSM (Compatibility Support Module).
460 #
461 gUefiOvmfPkgTokenSpaceGuid.PcdCsmEnable|FALSE|BOOLEAN|0x35