]> git.proxmox.com Git - mirror_edk2.git/blob - OvmfPkg/OvmfPkgIa32.fdf
Update Ovmf DSC/FDF files to support source debugging feature that will be switched...
[mirror_edk2.git] / OvmfPkg / OvmfPkgIa32.fdf
1 ## @file
2 # Open Virtual Machine Firmware: FDF
3 #
4 # Copyright (c) 2006 - 2010, Intel Corporation. All rights reserved.<BR>
5 #
6 # This program and the accompanying materials
7 # are licensed and made available under the terms and conditions of the BSD License
8 # which accompanies this distribution. The full text of the license may be found at
9 # http://opensource.org/licenses/bsd-license.php
10 #
11 # THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,
12 # WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.
13 #
14 ##
15
16 ################################################################################
17 [FD.OVMF]
18 BaseAddress = 0xFFF00000
19 Size = 0x00100000
20 ErasePolarity = 1
21 BlockSize = 0x1000
22 NumBlocks = 0x100
23
24 0x00000000|0x000EE000
25 FV = FVMAIN_COMPACT
26
27 0x000EE000|0x12000
28 FV = SECFV
29
30 ################################################################################
31
32 [FD.MEMFD]
33 BaseAddress = 0x800000|gUefiOvmfPkgTokenSpaceGuid.PcdOvmfMemFvBase
34 Size = 0x400000|gUefiOvmfPkgTokenSpaceGuid.PcdOvmfMemFvSize
35 ErasePolarity = 1
36 BlockSize = 0x10000
37 NumBlocks = 0x40
38
39 0x0|0x400000
40 FV = MAINFV
41
42 ################################################################################
43
44 [FV.SECFV]
45 BlockSize = 0x1000
46 FvAlignment = 16
47 ERASE_POLARITY = 1
48 MEMORY_MAPPED = TRUE
49 STICKY_WRITE = TRUE
50 LOCK_CAP = TRUE
51 LOCK_STATUS = TRUE
52 WRITE_DISABLED_CAP = TRUE
53 WRITE_ENABLED_CAP = TRUE
54 WRITE_STATUS = TRUE
55 WRITE_LOCK_CAP = TRUE
56 WRITE_LOCK_STATUS = TRUE
57 READ_DISABLED_CAP = TRUE
58 READ_ENABLED_CAP = TRUE
59 READ_STATUS = TRUE
60 READ_LOCK_CAP = TRUE
61 READ_LOCK_STATUS = TRUE
62
63 #
64 # SEC Phase modules
65 #
66 # The code in this FV handles the initial firmware startup, and
67 # decompresses the MAINFV which handles the majority of the boot sequence.
68 #
69 INF OvmfPkg/Sec/SecMain.inf
70
71 INF RuleOverride=RESET_VECTOR UefiCpuPkg/ResetVector/Vtf0/Bin/ResetVector.inf
72
73 ################################################################################
74 [FV.MAINFV]
75 BlockSize = 0x10000
76 FvAlignment = 16
77 ERASE_POLARITY = 1
78 MEMORY_MAPPED = TRUE
79 STICKY_WRITE = TRUE
80 LOCK_CAP = TRUE
81 LOCK_STATUS = TRUE
82 WRITE_DISABLED_CAP = TRUE
83 WRITE_ENABLED_CAP = TRUE
84 WRITE_STATUS = TRUE
85 WRITE_LOCK_CAP = TRUE
86 WRITE_LOCK_STATUS = TRUE
87 READ_DISABLED_CAP = TRUE
88 READ_ENABLED_CAP = TRUE
89 READ_STATUS = TRUE
90 READ_LOCK_CAP = TRUE
91 READ_LOCK_STATUS = TRUE
92
93 #
94 # Files to be placed in MAIN FV
95 #
96 # This firmware volume will have files placed in it uncompressed,
97 # and then then entire firmware volume will be compressed in a
98 # single compression operation in order to achieve better
99 # overall compression.
100 #
101
102 APRIORI PEI {
103 INF MdeModulePkg/Universal/PCD/Pei/Pcd.inf
104 }
105
106 #
107 # PEI Phase modules
108 #
109 INF MdeModulePkg/Core/Pei/PeiMain.inf
110 INF MdeModulePkg/Universal/PCD/Pei/Pcd.inf
111 INF IntelFrameworkModulePkg/Universal/StatusCode/Pei/StatusCodePei.inf
112 INF OvmfPkg/PlatformPei/PlatformPei.inf
113 INF MdeModulePkg/Core/DxeIplPeim/DxeIpl.inf
114
115 FILE FV_IMAGE = A4EF5A93-3F1B-4232-A1C4-F0910E6D1D9C {
116 SECTION FV_IMAGE = DXEFV
117 }
118
119 ################################################################################
120
121 [FV.DXEFV]
122 BlockSize = 0x10000
123 FvAlignment = 16
124 ERASE_POLARITY = 1
125 MEMORY_MAPPED = TRUE
126 STICKY_WRITE = TRUE
127 LOCK_CAP = TRUE
128 LOCK_STATUS = TRUE
129 WRITE_DISABLED_CAP = TRUE
130 WRITE_ENABLED_CAP = TRUE
131 WRITE_STATUS = TRUE
132 WRITE_LOCK_CAP = TRUE
133 WRITE_LOCK_STATUS = TRUE
134 READ_DISABLED_CAP = TRUE
135 READ_ENABLED_CAP = TRUE
136 READ_STATUS = TRUE
137 READ_LOCK_CAP = TRUE
138 READ_LOCK_STATUS = TRUE
139
140 APRIORI DXE {
141 INF MdeModulePkg/Universal/PCD/Dxe/Pcd.inf
142 }
143
144 #
145 # DXE Phase modules
146 #
147 INF MdeModulePkg/Core/Dxe/DxeMain.inf
148
149 INF IntelFrameworkModulePkg/Universal/StatusCode/RuntimeDxe/StatusCodeRuntimeDxe.inf
150 INF MdeModulePkg/Universal/PCD/Dxe/Pcd.inf
151
152 INF MdeModulePkg/Core/RuntimeDxe/RuntimeDxe.inf
153 INF MdeModulePkg/Universal/SecurityStubDxe/SecurityStubDxe.inf
154 INF MdeModulePkg/Universal/EbcDxe/EbcDxe.inf
155 INF MdeModulePkg/Universal/SmbiosDxe/SmbiosDxe.inf
156 INF PcAtChipsetPkg/8259InterruptControllerDxe/8259.inf
157 INF UefiCpuPkg/CpuIo2Dxe/CpuIo2Dxe.inf
158 INF UefiCpuPkg/CpuDxe/CpuDxe.inf
159 INF PcAtChipsetPkg/8254TimerDxe/8254Timer.inf
160 INF PcAtChipsetPkg/PciHostBridgeDxe/PciHostBridgeDxe.inf
161 INF MdeModulePkg/Bus/Pci/PciBusDxe/PciBusDxe.inf
162 INF PcAtChipsetPkg/KbcResetDxe/Reset.inf
163 INF MdeModulePkg/Universal/Metronome/Metronome.inf
164 INF PcAtChipsetPkg/PcatRealTimeClockRuntimeDxe/PcatRealTimeClockRuntimeDxe.inf
165
166 INF OvmfPkg/BlockMmioToBlockIoDxe/BlockIo.inf
167 INF OvmfPkg/EmuVariableFvbRuntimeDxe/Fvb.inf
168 INF MdeModulePkg/Universal/FaultTolerantWriteDxe/FaultTolerantWriteDxe.inf
169 INF MdeModulePkg/Universal/Variable/RuntimeDxe/VariableRuntimeDxe.inf
170 INF MdeModulePkg/Universal/WatchdogTimerDxe/WatchdogTimer.inf
171 INF MdeModulePkg/Universal/MonotonicCounterRuntimeDxe/MonotonicCounterRuntimeDxe.inf
172 INF MdeModulePkg/Universal/CapsuleRuntimeDxe/CapsuleRuntimeDxe.inf
173 INF MdeModulePkg/Universal/Console/ConPlatformDxe/ConPlatformDxe.inf
174 INF MdeModulePkg/Universal/Console/ConSplitterDxe/ConSplitterDxe.inf
175 INF MdeModulePkg/Universal/Console/GraphicsConsoleDxe/GraphicsConsoleDxe.inf
176
177 !ifndef $(SOURCE_DEBUG_ENABLE)
178 INF MdeModulePkg/Universal/Console/TerminalDxe/TerminalDxe.inf
179 !endif
180
181 INF IntelFrameworkModulePkg/Universal/BdsDxe/BdsDxe.inf
182 INF MdeModulePkg/Universal/DevicePathDxe/DevicePathDxe.inf
183 INF MdeModulePkg/Universal/PrintDxe/PrintDxe.inf
184 INF MdeModulePkg/Universal/Disk/DiskIoDxe/DiskIoDxe.inf
185 INF MdeModulePkg/Universal/Disk/PartitionDxe/PartitionDxe.inf
186 INF MdeModulePkg/Universal/Disk/UnicodeCollation/EnglishDxe/EnglishDxe.inf
187 INF MdeModulePkg/Bus/Scsi/ScsiBusDxe/ScsiBusDxe.inf
188 INF MdeModulePkg/Bus/Scsi/ScsiDiskDxe/ScsiDiskDxe.inf
189 INF IntelFrameworkModulePkg/Bus/Pci/IdeBusDxe/IdeBusDxe.inf
190 INF PcAtChipsetPkg/Bus/Pci/IdeControllerDxe/IdeControllerDxe.inf
191 INF MdeModulePkg/Universal/HiiDatabaseDxe/HiiDatabaseDxe.inf
192 INF MdeModulePkg/Universal/SetupBrowserDxe/SetupBrowserDxe.inf
193
194 INF PcAtChipsetPkg/IsaAcpiDxe/IsaAcpi.inf
195 INF IntelFrameworkModulePkg/Bus/Isa/IsaBusDxe/IsaBusDxe.inf
196 INF IntelFrameworkModulePkg/Bus/Isa/IsaSerialDxe/IsaSerialDxe.inf
197 INF IntelFrameworkModulePkg/Bus/Isa/Ps2KeyboardDxe/Ps2keyboardDxe.inf
198 INF IntelFrameworkModulePkg/Bus/Isa/IsaFloppyDxe/IsaFloppyDxe.inf
199
200 INF MdeModulePkg/Universal/Acpi/AcpiTableDxe/AcpiTableDxe.inf
201 INF MdeModulePkg/Universal/Acpi/AcpiPlatformDxe/AcpiPlatformDxe.inf
202 INF RuleOverride=ACPITABLE OvmfPkg/AcpiTables/AcpiTables.inf
203 INF OptionRomPkg/CirrusLogic5430Dxe/CirrusLogic5430Dxe.inf
204
205 INF RuleOverride = BINARY FatBinPkg/EnhancedFatDxe/Fat.inf
206 INF RuleOverride = BINARY EdkShellBinPkg/FullShell/FullShell.inf
207
208 FILE FREEFORM = PCD(gEfiIntelFrameworkModulePkgTokenSpaceGuid.PcdLogoFile) {
209 SECTION RAW = MdeModulePkg/Logo/Logo.bmp
210 }
211
212 #
213 # Network modules
214 #
215 !if $(NETWORK_ENABLE)
216 FILE DRIVER = 5D695E11-9B3F-4b83-B25F-4A8D5D69BE07 {
217 SECTION PE32 = Intel3.5/EFI32/E3507E2.EFI
218 }
219 INF MdeModulePkg/Universal/Network/SnpDxe/SnpDxe.inf
220 INF MdeModulePkg/Universal/Network/DpcDxe/DpcDxe.inf
221 INF MdeModulePkg/Universal/Network/MnpDxe/MnpDxe.inf
222 INF MdeModulePkg/Universal/Network/VlanConfigDxe/VlanConfigDxe.inf
223 INF MdeModulePkg/Universal/Network/ArpDxe/ArpDxe.inf
224 INF MdeModulePkg/Universal/Network/Dhcp4Dxe/Dhcp4Dxe.inf
225 INF MdeModulePkg/Universal/Network/Ip4ConfigDxe/Ip4ConfigDxe.inf
226 INF MdeModulePkg/Universal/Network/Ip4Dxe/Ip4Dxe.inf
227 INF MdeModulePkg/Universal/Network/Mtftp4Dxe/Mtftp4Dxe.inf
228 INF MdeModulePkg/Universal/Network/Tcp4Dxe/Tcp4Dxe.inf
229 INF MdeModulePkg/Universal/Network/Udp4Dxe/Udp4Dxe.inf
230 INF MdeModulePkg/Universal/Network/UefiPxeBcDxe/UefiPxeBcDxe.inf
231 INF MdeModulePkg/Universal/Network/IScsiDxe/IScsiDxe.inf
232 !endif
233
234 ################################################################################
235
236 [FV.FVMAIN_COMPACT]
237 FvAlignment = 16
238 ERASE_POLARITY = 1
239 MEMORY_MAPPED = TRUE
240 STICKY_WRITE = TRUE
241 LOCK_CAP = TRUE
242 LOCK_STATUS = TRUE
243 WRITE_DISABLED_CAP = TRUE
244 WRITE_ENABLED_CAP = TRUE
245 WRITE_STATUS = TRUE
246 WRITE_LOCK_CAP = TRUE
247 WRITE_LOCK_STATUS = TRUE
248 READ_DISABLED_CAP = TRUE
249 READ_ENABLED_CAP = TRUE
250 READ_STATUS = TRUE
251 READ_LOCK_CAP = TRUE
252 READ_LOCK_STATUS = TRUE
253
254 FILE FV_IMAGE = 9E21FD93-9C72-4c15-8C4B-E77F1DB2D792 {
255 SECTION GUIDED EE4E5898-3914-4259-9D6E-DC7BD79403CF PROCESSING_REQUIRED = TRUE {
256 SECTION FV_IMAGE = MAINFV
257 }
258 }
259
260 ################################################################################
261
262 [Rule.Common.SEC]
263 FILE SEC = $(NAMED_GUID) {
264 PE32 PE32 $(INF_OUTPUT)/$(MODULE_NAME).efi
265 UI STRING ="$(MODULE_NAME)" Optional
266 VERSION STRING ="$(INF_VERSION)" Optional BUILD_NUM=$(BUILD_NUMBER)
267 }
268
269 [Rule.Common.PEI_CORE]
270 FILE PEI_CORE = $(NAMED_GUID) {
271 PE32 PE32 Align=32 $(INF_OUTPUT)/$(MODULE_NAME).efi
272 UI STRING ="$(MODULE_NAME)" Optional
273 VERSION STRING ="$(INF_VERSION)" Optional BUILD_NUM=$(BUILD_NUMBER)
274 }
275
276 [Rule.Common.PEIM]
277 FILE PEIM = $(NAMED_GUID) {
278 PEI_DEPEX PEI_DEPEX Optional $(INF_OUTPUT)/$(MODULE_NAME).depex
279 PE32 PE32 Align=32 $(INF_OUTPUT)/$(MODULE_NAME).efi
280 UI STRING="$(MODULE_NAME)" Optional
281 VERSION STRING="$(INF_VERSION)" Optional BUILD_NUM=$(BUILD_NUMBER)
282 }
283
284 [Rule.Common.DXE_CORE]
285 FILE DXE_CORE = $(NAMED_GUID) {
286 PE32 PE32 $(INF_OUTPUT)/$(MODULE_NAME).efi
287 UI STRING="$(MODULE_NAME)" Optional
288 VERSION STRING="$(INF_VERSION)" Optional BUILD_NUM=$(BUILD_NUMBER)
289 }
290
291 [Rule.Common.DXE_DRIVER]
292 FILE DRIVER = $(NAMED_GUID) {
293 DXE_DEPEX DXE_DEPEX Optional $(INF_OUTPUT)/$(MODULE_NAME).depex
294 PE32 PE32 $(INF_OUTPUT)/$(MODULE_NAME).efi
295 UI STRING="$(MODULE_NAME)" Optional
296 VERSION STRING="$(INF_VERSION)" Optional BUILD_NUM=$(BUILD_NUMBER)
297 }
298
299 [Rule.Common.DXE_RUNTIME_DRIVER]
300 FILE DRIVER = $(NAMED_GUID) {
301 DXE_DEPEX DXE_DEPEX Optional $(INF_OUTPUT)/$(MODULE_NAME).depex
302 PE32 PE32 $(INF_OUTPUT)/$(MODULE_NAME).efi
303 UI STRING="$(MODULE_NAME)" Optional
304 VERSION STRING="$(INF_VERSION)" Optional BUILD_NUM=$(BUILD_NUMBER)
305 }
306
307 [Rule.Common.UEFI_DRIVER]
308 FILE DRIVER = $(NAMED_GUID) {
309 DXE_DEPEX DXE_DEPEX Optional $(INF_OUTPUT)/$(MODULE_NAME).depex
310 PE32 PE32 $(INF_OUTPUT)/$(MODULE_NAME).efi
311 UI STRING="$(MODULE_NAME)" Optional
312 VERSION STRING="$(INF_VERSION)" Optional BUILD_NUM=$(BUILD_NUMBER)
313 }
314
315 [Rule.Common.UEFI_DRIVER.BINARY]
316 FILE DRIVER = $(NAMED_GUID) {
317 DXE_DEPEX DXE_DEPEX Optional |.depex
318 PE32 PE32 |.efi
319 UI STRING="$(MODULE_NAME)" Optional
320 VERSION STRING="$(INF_VERSION)" Optional BUILD_NUM=$(BUILD_NUMBER)
321 }
322
323 [Rule.Common.UEFI_APPLICATION]
324 FILE APPLICATION = $(NAMED_GUID) {
325 PE32 PE32 $(INF_OUTPUT)/$(MODULE_NAME).efi
326 UI STRING="$(MODULE_NAME)" Optional
327 VERSION STRING="$(INF_VERSION)" Optional BUILD_NUM=$(BUILD_NUMBER)
328 }
329
330 [Rule.Common.UEFI_APPLICATION.BINARY]
331 FILE APPLICATION = $(NAMED_GUID) {
332 PE32 PE32 |.efi
333 UI STRING="$(MODULE_NAME)" Optional
334 VERSION STRING="$(INF_VERSION)" Optional BUILD_NUM=$(BUILD_NUMBER)
335 }
336
337 [Rule.Common.USER_DEFINED.ACPITABLE]
338 FILE FREEFORM = $(NAMED_GUID) {
339 RAW ACPI |.acpi
340 RAW ASL |.aml
341 }
342
343 [Rule.Common.SEC.RESET_VECTOR]
344 FILE RAW = $(NAMED_GUID) {
345 RAW RAW |.raw
346 }
347
348 [OptionRom.CirrusLogic5446]
349 INF OptionRomPkg/CirrusLogic5430Dxe/CirrusLogic5430Dxe.inf {
350 PCI_DEVICE_ID = 0x00B8
351 }