]> git.proxmox.com Git - mirror_edk2.git/blob - UefiCpuPkg/UefiCpuPkg.dec
UefiCpuPkg: Implement library support for VMGEXIT
[mirror_edk2.git] / UefiCpuPkg / UefiCpuPkg.dec
1 ## @file UefiCpuPkg.dec
2 # This Package provides UEFI compatible CPU modules and libraries.
3 #
4 # Copyright (c) 2007 - 2020, Intel Corporation. All rights reserved.<BR>
5 #
6 # SPDX-License-Identifier: BSD-2-Clause-Patent
7 #
8 ##
9
10 [Defines]
11 DEC_SPECIFICATION = 0x00010005
12 PACKAGE_NAME = UefiCpuPkg
13 PACKAGE_UNI_FILE = UefiCpuPkg.uni
14 PACKAGE_GUID = 2171df9b-0d39-45aa-ac37-2de190010d23
15 PACKAGE_VERSION = 0.90
16
17 [Includes]
18 Include
19
20 [LibraryClasses]
21 ## @libraryclass Defines some routines that are generic for IA32 family CPU
22 ## to be UEFI specification compliant.
23 ##
24 UefiCpuLib|Include/Library/UefiCpuLib.h
25
26 ## @libraryclass Defines some routines that are used to register/manage/program
27 ## CPU features.
28 ##
29 RegisterCpuFeaturesLib|Include/Library/RegisterCpuFeaturesLib.h
30
31 [LibraryClasses.IA32, LibraryClasses.X64]
32 ## @libraryclass Provides functions to manage MTRR settings on IA32 and X64 CPUs.
33 ##
34 MtrrLib|Include/Library/MtrrLib.h
35
36 ## @libraryclass Provides functions to manage the Local APIC on IA32 and X64 CPUs.
37 ##
38 LocalApicLib|Include/Library/LocalApicLib.h
39
40 ## @libraryclass Provides platform specific initialization functions in the SEC phase.
41 ##
42 PlatformSecLib|Include/Library/PlatformSecLib.h
43
44 ## @libraryclass Public include file for the SMM CPU Platform Hook Library.
45 ##
46 SmmCpuPlatformHookLib|Include/Library/SmmCpuPlatformHookLib.h
47
48 ## @libraryclass Provides the CPU specific programming for PiSmmCpuDxeSmm module.
49 ##
50 SmmCpuFeaturesLib|Include/Library/SmmCpuFeaturesLib.h
51
52 ## @libraryclass Provides functions to support MP services on CpuMpPei and CpuDxe module.
53 ##
54 MpInitLib|Include/Library/MpInitLib.h
55
56 ## @libraryclass Provides function to support VMGEXIT processing.
57 VmgExitLib|Include/Library/VmgExitLib.h
58
59 [Guids]
60 gUefiCpuPkgTokenSpaceGuid = { 0xac05bf33, 0x995a, 0x4ed4, { 0xaa, 0xb8, 0xef, 0x7a, 0xe8, 0xf, 0x5c, 0xb0 }}
61 gMsegSmramGuid = { 0x5802bce4, 0xeeee, 0x4e33, { 0xa1, 0x30, 0xeb, 0xad, 0x27, 0xf0, 0xe4, 0x39 }}
62
63 ## Include/Guid/CpuFeaturesSetDone.h
64 gEdkiiCpuFeaturesSetDoneGuid = { 0xa82485ce, 0xad6b, 0x4101, { 0x99, 0xd3, 0xe1, 0x35, 0x8c, 0x9e, 0x7e, 0x37 }}
65
66 ## Include/Guid/CpuFeaturesInitDone.h
67 gEdkiiCpuFeaturesInitDoneGuid = { 0xc77c3a41, 0x61ab, 0x4143, { 0x98, 0x3e, 0x33, 0x39, 0x28, 0x6, 0x28, 0xe5 }}
68
69 ## Include/Guid/MicrocodePatchHob.h
70 gEdkiiMicrocodePatchHobGuid = { 0xd178f11d, 0x8716, 0x418e, { 0xa1, 0x31, 0x96, 0x7d, 0x2a, 0xc4, 0x28, 0x43 }}
71
72 [Protocols]
73 ## Include/Protocol/SmmCpuService.h
74 gEfiSmmCpuServiceProtocolGuid = { 0x1d202cab, 0xc8ab, 0x4d5c, { 0x94, 0xf7, 0x3c, 0xfc, 0xc0, 0xd3, 0xd3, 0x35 }}
75
76 ## Include/Protocol/SmMonitorInit.h
77 gEfiSmMonitorInitProtocolGuid = { 0x228f344d, 0xb3de, 0x43bb, { 0xa4, 0xd7, 0xea, 0x20, 0xb, 0x1b, 0x14, 0x82 }}
78
79 #
80 # [Error.gUefiCpuPkgTokenSpaceGuid]
81 # 0x80000001 | Invalid value provided.
82 #
83
84 [Ppis]
85 gEdkiiPeiMpServices2PpiGuid = { 0x5cb9cb3d, 0x31a4, 0x480c, { 0x94, 0x98, 0x29, 0xd2, 0x69, 0xba, 0xcf, 0xba}}
86
87 ## Include/Ppi/ShadowMicrocode.h
88 gEdkiiPeiShadowMicrocodePpiGuid = { 0x430f6965, 0x9a69, 0x41c5, { 0x93, 0xed, 0x8b, 0xf0, 0x64, 0x35, 0xc1, 0xc6 }}
89
90 ## Include/Ppi/RepublishSecPpi.h
91 gRepublishSecPpiPpiGuid = { 0x27a71b1e, 0x73ee, 0x43d6, { 0xac, 0xe3, 0x52, 0x1a, 0x2d, 0xc5, 0xd0, 0x92 }}
92
93 [PcdsFeatureFlag]
94 ## Indicates if SMM Profile will be enabled.
95 # If enabled, instruction executions in and data accesses to memory outside of SMRAM will be logged.
96 # In X64 build, it could not be enabled when PcdCpuSmmRestrictedMemoryAccess is TRUE.
97 # In IA32 build, the page table memory is not marked as read-only when it is enabled.
98 # This PCD is only for validation purpose. It should be set to false in production.<BR><BR>
99 # TRUE - SMM Profile will be enabled.<BR>
100 # FALSE - SMM Profile will be disabled.<BR>
101 # @Prompt Enable SMM Profile.
102 gUefiCpuPkgTokenSpaceGuid.PcdCpuSmmProfileEnable|FALSE|BOOLEAN|0x32132109
103
104 ## Indicates if the SMM profile log buffer is a ring buffer.
105 # If disabled, no additional log can be done when the buffer is full.<BR><BR>
106 # TRUE - the SMM profile log buffer is a ring buffer.<BR>
107 # FALSE - the SMM profile log buffer is a normal buffer.<BR>
108 # @Prompt The SMM profile log buffer is a ring buffer.
109 gUefiCpuPkgTokenSpaceGuid.PcdCpuSmmProfileRingBuffer|FALSE|BOOLEAN|0x3213210a
110
111 ## Indicates if SMM Startup AP in a blocking fashion.
112 # TRUE - SMM Startup AP in a blocking fashion.<BR>
113 # FALSE - SMM Startup AP in a non-blocking fashion.<BR>
114 # @Prompt SMM Startup AP in a blocking fashion.
115 gUefiCpuPkgTokenSpaceGuid.PcdCpuSmmBlockStartupThisAp|FALSE|BOOLEAN|0x32132108
116
117 ## Indicates if SMM Stack Guard will be enabled.
118 # If enabled, stack overflow in SMM can be caught, preventing chaotic consequences.<BR><BR>
119 # TRUE - SMM Stack Guard will be enabled.<BR>
120 # FALSE - SMM Stack Guard will be disabled.<BR>
121 # @Prompt Enable SMM Stack Guard.
122 gUefiCpuPkgTokenSpaceGuid.PcdCpuSmmStackGuard|TRUE|BOOLEAN|0x1000001C
123
124 ## Indicates if BSP election in SMM will be enabled.
125 # If enabled, a BSP will be dynamically elected among all processors in each SMI.
126 # Otherwise, processor 0 is always as BSP in each SMI.<BR><BR>
127 # TRUE - BSP election in SMM will be enabled.<BR>
128 # FALSE - BSP election in SMM will be disabled.<BR>
129 # @Prompt Enable BSP election in SMM.
130 gUefiCpuPkgTokenSpaceGuid.PcdCpuSmmEnableBspElection|TRUE|BOOLEAN|0x32132106
131
132 ## Indicates if CPU SMM hot-plug will be enabled.<BR><BR>
133 # TRUE - SMM CPU hot-plug will be enabled.<BR>
134 # FALSE - SMM CPU hot-plug will be disabled.<BR>
135 # @Prompt SMM CPU hot-plug.
136 gUefiCpuPkgTokenSpaceGuid.PcdCpuHotPlugSupport|FALSE|BOOLEAN|0x3213210C
137
138 ## Indicates if SMM Debug will be enabled.
139 # If enabled, hardware breakpoints in SMRAM can be set outside of SMM mode and take effect in SMM.<BR><BR>
140 # TRUE - SMM Debug will be enabled.<BR>
141 # FALSE - SMM Debug will be disabled.<BR>
142 # @Prompt Enable SMM Debug.
143 gUefiCpuPkgTokenSpaceGuid.PcdCpuSmmDebug|FALSE|BOOLEAN|0x1000001B
144
145 ## Indicates if lock SMM Feature Control MSR.<BR><BR>
146 # TRUE - SMM Feature Control MSR will be locked.<BR>
147 # FALSE - SMM Feature Control MSR will not be locked.<BR>
148 # @Prompt Lock SMM Feature Control MSR.
149 gUefiCpuPkgTokenSpaceGuid.PcdCpuSmmFeatureControlMsrLock|TRUE|BOOLEAN|0x3213210B
150
151 [PcdsFixedAtBuild]
152 ## List of exception vectors which need switching stack.
153 # This PCD will only take into effect if PcdCpuStackGuard is enabled.
154 # By default exception #DD(8), #PF(14) are supported.
155 # @Prompt Specify exception vectors which need switching stack.
156 gUefiCpuPkgTokenSpaceGuid.PcdCpuStackSwitchExceptionList|{0x08, 0x0E}|VOID*|0x30002000
157
158 ## Size of good stack for an exception.
159 # This PCD will only take into effect if PcdCpuStackGuard is enabled.
160 # @Prompt Specify size of good stack of exception which need switching stack.
161 gUefiCpuPkgTokenSpaceGuid.PcdCpuKnownGoodStackSize|2048|UINT32|0x30002001
162
163 ## Count of pre allocated SMM MP tokens per chunk.
164 # @Prompt Specify the count of pre allocated SMM MP tokens per chunk.
165 gUefiCpuPkgTokenSpaceGuid.PcdCpuSmmMpTokenCountPerChunk|64|UINT32|0x30002002
166
167 [PcdsFixedAtBuild, PcdsPatchableInModule]
168 ## This value is the CPU Local APIC base address, which aligns the address on a 4-KByte boundary.
169 # @Prompt Configure base address of CPU Local APIC
170 # @Expression 0x80000001 | (gUefiCpuPkgTokenSpaceGuid.PcdCpuLocalApicBaseAddress & 0xfff) == 0
171 gUefiCpuPkgTokenSpaceGuid.PcdCpuLocalApicBaseAddress|0xfee00000|UINT32|0x00000001
172
173 ## Specifies delay value in microseconds after sending out an INIT IPI.
174 # @Prompt Configure delay value after send an INIT IPI
175 gUefiCpuPkgTokenSpaceGuid.PcdCpuInitIpiDelayInMicroSeconds|10000|UINT32|0x30000002
176
177 ## This value specifies the Application Processor (AP) stack size, used for Mp Service, which must
178 ## aligns the address on a 4-KByte boundary.
179 # @Prompt Configure stack size for Application Processor (AP)
180 gUefiCpuPkgTokenSpaceGuid.PcdCpuApStackSize|0x8000|UINT32|0x00000003
181
182 ## Specifies stack size in the temporary RAM. 0 means half of TemporaryRamSize.
183 # @Prompt Stack size in the temporary RAM.
184 gUefiCpuPkgTokenSpaceGuid.PcdPeiTemporaryRamStackSize|0|UINT32|0x10001003
185
186 ## Specifies buffer size in bytes to save SMM profile data. The value should be a multiple of 4KB.
187 # @Prompt SMM profile data buffer size.
188 gUefiCpuPkgTokenSpaceGuid.PcdCpuSmmProfileSize|0x200000|UINT32|0x32132107
189
190 ## Specifies stack size in bytes for each processor in SMM.
191 # @Prompt Processor stack size in SMM.
192 gUefiCpuPkgTokenSpaceGuid.PcdCpuSmmStackSize|0x2000|UINT32|0x32132105
193
194 ## Specifies shadow stack size in bytes for each processor in SMM.
195 # @Prompt Processor shadow stack size in SMM.
196 gUefiCpuPkgTokenSpaceGuid.PcdCpuSmmShadowStackSize|0x2000|UINT32|0x3213210E
197
198 ## Indicates if SMM Code Access Check is enabled.
199 # If enabled, the SMM handler cannot execute the code outside SMM regions.
200 # This PCD is suggested to TRUE in production image.<BR><BR>
201 # TRUE - SMM Code Access Check will be enabled.<BR>
202 # FALSE - SMM Code Access Check will be disabled.<BR>
203 # @Prompt SMM Code Access Check.
204 gUefiCpuPkgTokenSpaceGuid.PcdCpuSmmCodeAccessCheckEnable|TRUE|BOOLEAN|0x60000013
205
206 ## Specifies the number of variable MTRRs reserved for OS use. The default number of
207 # MTRRs reserved for OS use is 2.
208 # @Prompt Number of reserved variable MTRRs.
209 gUefiCpuPkgTokenSpaceGuid.PcdCpuNumberOfReservedVariableMtrrs|0x2|UINT32|0x00000015
210
211 ## Specifies buffer size in bytes for STM exception stack. The value should be a multiple of 4KB.
212 # @Prompt STM exception stack size.
213 gUefiCpuPkgTokenSpaceGuid.PcdCpuSmmStmExceptionStackSize|0x1000|UINT32|0x32132111
214
215 ## Specifies buffer size in bytes of MSEG. The value should be a multiple of 4KB.
216 # @Prompt MSEG size.
217 gUefiCpuPkgTokenSpaceGuid.PcdCpuMsegSize|0x200000|UINT32|0x32132112
218
219 ## Specifies the supported CPU features bit in array.
220 # @Prompt Supported CPU features.
221 gUefiCpuPkgTokenSpaceGuid.PcdCpuFeaturesSupport|{0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF}|VOID*|0x00000016
222
223 ## Specifies if CPU features will be initialized after SMM relocation.
224 # @Prompt If CPU features will be initialized after SMM relocation.
225 gUefiCpuPkgTokenSpaceGuid.PcdCpuFeaturesInitAfterSmmRelocation|FALSE|BOOLEAN|0x0000001C
226
227 ## Specifies if CPU features will be initialized during S3 resume.
228 # @Prompt If CPU features will be initialized during S3 resume.
229 gUefiCpuPkgTokenSpaceGuid.PcdCpuFeaturesInitOnS3Resume|FALSE|BOOLEAN|0x0000001D
230
231 ## Specifies CPUID Leaf 0x15 Time Stamp Counter and Nominal Core Crystal Clock Frequency.
232 # TSC Frequency = ECX (core crystal clock frequency) * EBX/EAX.
233 # Intel Xeon Processor Scalable Family with CPUID signature 06_55H = 25000000 (25MHz)
234 # 6th and 7th generation Intel Core processors and Intel Xeon W Processor Family = 24000000 (24MHz)
235 # Intel Atom processors based on Goldmont Microarchitecture with CPUID signature 06_5CH = 19200000 (19.2MHz)
236 # @Prompt This PCD is the nominal frequency of the core crystal clock in Hz as is CPUID Leaf 0x15:ECX
237 gUefiCpuPkgTokenSpaceGuid.PcdCpuCoreCrystalClockFrequency|24000000|UINT64|0x32132113
238
239 ## Specifies the periodic interval value in microseconds for the status check
240 # of APs for StartupAllAPs() and StartupThisAP() executed in non-blocking
241 # mode in DXE phase.
242 # @Prompt Periodic interval value in microseconds for AP status check in DXE.
243 gUefiCpuPkgTokenSpaceGuid.PcdCpuApStatusCheckIntervalInMicroSeconds|100000|UINT32|0x0000001E
244
245 [PcdsFixedAtBuild, PcdsPatchableInModule, PcdsDynamic, PcdsDynamicEx]
246 ## Specifies max supported number of Logical Processors.
247 # @Prompt Configure max supported number of Logical Processors
248 gUefiCpuPkgTokenSpaceGuid.PcdCpuMaxLogicalProcessorNumber|64|UINT32|0x00000002
249 ## Specifies timeout value in microseconds for the BSP to detect all APs for the first time.
250 # @Prompt Timeout for the BSP to detect all APs for the first time.
251 gUefiCpuPkgTokenSpaceGuid.PcdCpuApInitTimeOutInMicroSeconds|50000|UINT32|0x00000004
252 ## Specifies the number of Logical Processors that are available in the
253 # preboot environment after platform reset, including BSP and APs. Possible
254 # values:<BR><BR>
255 # zero (default) - PcdCpuBootLogicalProcessorNumber is ignored, and
256 # PcdCpuApInitTimeOutInMicroSeconds limits the initial AP
257 # detection by the BSP.<BR>
258 # nonzero - PcdCpuApInitTimeOutInMicroSeconds is ignored. The initial
259 # AP detection finishes only when the detected CPU count
260 # (BSP plus APs) reaches the value of
261 # PcdCpuBootLogicalProcessorNumber, regardless of how long
262 # that takes.<BR>
263 # @Prompt Number of Logical Processors available after platform reset.
264 gUefiCpuPkgTokenSpaceGuid.PcdCpuBootLogicalProcessorNumber|0|UINT32|0x00000008
265 ## Specifies the base address of the first microcode Patch in the microcode Region.
266 # @Prompt Microcode Region base address.
267 gUefiCpuPkgTokenSpaceGuid.PcdCpuMicrocodePatchAddress|0x0|UINT64|0x00000005
268 ## Specifies the size of the microcode Region.
269 # @Prompt Microcode Region size.
270 gUefiCpuPkgTokenSpaceGuid.PcdCpuMicrocodePatchRegionSize|0x0|UINT64|0x00000006
271 ## Specifies the AP wait loop state during POST phase.
272 # The value is defined as below.<BR><BR>
273 # 1: Place AP in the Hlt-Loop state.<BR>
274 # 2: Place AP in the Mwait-Loop state.<BR>
275 # 3: Place AP in the Run-Loop state.<BR>
276 # @Prompt The AP wait loop state.
277 # @ValidRange 0x80000001 | 1 - 3
278 gUefiCpuPkgTokenSpaceGuid.PcdCpuApLoopMode|1|UINT8|0x60008006
279 ## Specifies the AP target C-state for Mwait during POST phase.
280 # The default value 0 means C1 state.
281 # The value is defined as below.<BR><BR>
282 # @Prompt The specified AP target C-state for Mwait.
283 gUefiCpuPkgTokenSpaceGuid.PcdCpuApTargetCstate|0|UINT8|0x00000007
284
285 ## Specifies timeout value in microseconds for the BSP in SMM to wait for all APs to come into SMM.
286 # @Prompt AP synchronization timeout value in SMM.
287 gUefiCpuPkgTokenSpaceGuid.PcdCpuSmmApSyncTimeout|1000000|UINT64|0x32132104
288
289 ## Indicates the CPU synchronization method used when processing an SMI.
290 # 0x00 - Traditional CPU synchronization method.<BR>
291 # 0x01 - Relaxed CPU synchronization method.<BR>
292 # @Prompt SMM CPU Synchronization Method.
293 gUefiCpuPkgTokenSpaceGuid.PcdCpuSmmSyncMode|0x00|UINT8|0x60000014
294
295 ## Specifies the On-demand clock modulation duty cycle when ACPI feature is enabled.
296 # @Prompt The encoded values for target duty cycle modulation.
297 # @ValidRange 0x80000001 | 0 - 15
298 gUefiCpuPkgTokenSpaceGuid.PcdCpuClockModulationDutyCycle|0x0|UINT8|0x0000001A
299
300 ## Indicates if the current boot is a power-on reset.<BR><BR>
301 # TRUE - Current boot is a power-on reset.<BR>
302 # FALSE - Current boot is not a power-on reset.<BR>
303 # @Prompt Current boot is a power-on reset.
304 gUefiCpuPkgTokenSpaceGuid.PcdIsPowerOnReset|FALSE|BOOLEAN|0x0000001B
305
306 [PcdsFixedAtBuild.X64, PcdsPatchableInModule.X64, PcdsDynamic.X64, PcdsDynamicEx.X64]
307 ## Indicate access to non-SMRAM memory is restricted to reserved, runtime and ACPI NVS type after SmmReadyToLock.
308 # MMIO access is always allowed regardless of the value of this PCD.
309 # Loose of such restriction is only required by RAS components in X64 platforms.
310 # The PCD value is considered as constantly TRUE in IA32 platforms.
311 # When the PCD value is TRUE, page table is initialized to cover all memory spaces
312 # and the memory occupied by page table is protected by page table itself as read-only.
313 # In X64 build, it cannot be enabled at the same time with SMM profile feature (PcdCpuSmmProfileEnable).
314 # In X64 build, it could not be enabled also at the same time with heap guard feature for SMM
315 # (PcdHeapGuardPropertyMask in MdeModulePkg).
316 # In IA32 build, page table memory is not marked as read-only when either SMM profile feature (PcdCpuSmmProfileEnable)
317 # or heap guard feature for SMM (PcdHeapGuardPropertyMask in MdeModulePkg) is enabled.
318 # TRUE - Access to non-SMRAM memory is restricted to reserved, runtime and ACPI NVS type after SmmReadyToLock.<BR>
319 # FALSE - Access to any type of non-SMRAM memory after SmmReadyToLock is allowed.<BR>
320 # @Prompt Access to non-SMRAM memory is restricted to reserved, runtime and ACPI NVS type after SmmReadyToLock.
321 gUefiCpuPkgTokenSpaceGuid.PcdCpuSmmRestrictedMemoryAccess|TRUE|BOOLEAN|0x3213210F
322
323 [PcdsDynamic, PcdsDynamicEx]
324 ## Contains the pointer to a CPU S3 data buffer of structure ACPI_CPU_DATA.
325 # @Prompt The pointer to a CPU S3 data buffer.
326 # @ValidList 0x80000001 | 0
327 gUefiCpuPkgTokenSpaceGuid.PcdCpuS3DataAddress|0x0|UINT64|0x60000010
328
329 ## Contains the pointer to a CPU Hot Plug Data structure if CPU hot-plug is supported.
330 # @Prompt The pointer to CPU Hot Plug Data.
331 # @ValidList 0x80000001 | 0
332 gUefiCpuPkgTokenSpaceGuid.PcdCpuHotPlugDataAddress|0x0|UINT64|0x60000011
333
334 ## Indicates processor feature capabilities, each bit corresponding to a specific feature.
335 # @Prompt Processor feature capabilities.
336 # @ValidList 0x80000001 | 0
337 gUefiCpuPkgTokenSpaceGuid.PcdCpuFeaturesCapability|{0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00}|VOID*|0x00000018
338
339 ## As input, specifies user's desired settings for enabling/disabling processor features.
340 ## As output, specifies actual settings for processor features, each bit corresponding to a specific feature.
341 # @Prompt As input, specifies user's desired processor feature settings. As output, specifies actual processor feature settings.
342 # @ValidList 0x80000001 | 0
343 gUefiCpuPkgTokenSpaceGuid.PcdCpuFeaturesSetting|{0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00}|VOID*|0x00000019
344
345 ## Contains the size of memory required when CPU processor trace is enabled.<BR><BR>
346 # Processor trace is enabled through set BIT44(CPU_FEATURE_PROC_TRACE) in PcdCpuFeaturesSetting.<BR><BR>
347 # This PCD is ignored if CPU processor trace is disabled.<BR><BR>
348 # Default value is 0x00 which means 4KB of memory is allocated if CPU processor trace is enabled.<BR>
349 # 0x0 - 4K.<BR>
350 # 0x1 - 8K.<BR>
351 # 0x2 - 16K.<BR>
352 # 0x3 - 32K.<BR>
353 # 0x4 - 64K.<BR>
354 # 0x5 - 128K.<BR>
355 # 0x6 - 256K.<BR>
356 # 0x7 - 512K.<BR>
357 # 0x8 - 1M.<BR>
358 # 0x9 - 2M.<BR>
359 # 0xA - 4M.<BR>
360 # 0xB - 8M.<BR>
361 # 0xC - 16M.<BR>
362 # 0xD - 32M.<BR>
363 # 0xE - 64M.<BR>
364 # 0xF - 128M.<BR>
365 # @Prompt The memory size used for processor trace if processor trace is enabled.
366 # @ValidRange 0x80000001 | 0 - 0xF
367 gUefiCpuPkgTokenSpaceGuid.PcdCpuProcTraceMemSize|0x0|UINT32|0x60000012
368
369 ## Contains the processor trace output scheme when CPU processor trace is enabled.<BR><BR>
370 # Processor trace is enabled through set BIT44(CPU_FEATURE_PROC_TRACE) in PcdCpuFeaturesSetting.<BR><BR>
371 # This PCD is ignored if CPU processor trace is disabled.<BR><BR>
372 # Default value is 0 which means single range output scheme will be used if CPU processor trace is enabled.<BR>
373 # 0 - Single Range output scheme.<BR>
374 # 1 - ToPA(Table of physical address) scheme.<BR>
375 # @Prompt The processor trace output scheme used when processor trace is enabled.
376 # @ValidRange 0x80000001 | 0 - 1
377 gUefiCpuPkgTokenSpaceGuid.PcdCpuProcTraceOutputScheme|0x0|UINT8|0x60000015
378
379 ## This dynamic PCD indicates whether SEV-ES is enabled
380 # TRUE - SEV-ES is enabled
381 # FALSE - SEV-ES is not enabled
382 # @Prompt SEV-ES Status
383 gUefiCpuPkgTokenSpaceGuid.PcdSevEsIsEnabled|FALSE|BOOLEAN|0x60000016
384
385 [UserExtensions.TianoCore."ExtraFiles"]
386 UefiCpuPkgExtra.uni