+++ /dev/null
-/** @file\r
-\r
- Copyright (c) 2004 - 2016, Intel Corporation. All rights reserved.<BR>\r
-\r
-\r
- SPDX-License-Identifier: BSD-2-Clause-Patent\r
-\r
-\r
-\r
-\r
-\r
-Module Name:\r
-\r
- GlobalNvsArea.h\r
-\r
-Abstract:\r
-\r
- Definition of the global NVS area protocol. This protocol\r
- publishes the address and format of a global ACPI NVS buffer used as a communications\r
- buffer between SMM code and ASL code.\r
- The format is derived from the ACPI reference code, version 0.95.\r
-\r
- Note: Data structures defined in this protocol are not naturally aligned.\r
-\r
-**/\r
-\r
-\r
-#ifndef _GLOBAL_NVS_AREA_H_\r
-#define _GLOBAL_NVS_AREA_H_\r
-\r
-//\r
-// Includes\r
-//\r
-#define GLOBAL_NVS_DEVICE_ENABLE 1\r
-#define GLOBAL_NVS_DEVICE_DISABLE 0\r
-\r
-//\r
-// Forward reference for pure ANSI compatibility\r
-//\r
-\r
-//EFI_FORWARD_DECLARATION (EFI_GLOBAL_NVS_AREA_PROTOCOL);\r
-\r
-//\r
-// Global NVS Area Protocol GUID\r
-//\r
-#define EFI_GLOBAL_NVS_AREA_PROTOCOL_GUID \\r
-{ 0x74e1e48, 0x8132, 0x47a1, 0x8c, 0x2c, 0x3f, 0x14, 0xad, 0x9a, 0x66, 0xdc }\r
-\r
-//\r
-// Revision id - Added TPM related fields\r
-//\r
-#define GLOBAL_NVS_AREA_RIVISION_1 1\r
-\r
-//\r
-// Extern the GUID for protocol users.\r
-//\r
-extern EFI_GUID gEfiGlobalNvsAreaProtocolGuid;\r
-\r
-//\r
-// Global NVS Area definition\r
-//\r
-#pragma pack (1)\r
-typedef struct {\r
- //\r
- // Miscellaneous Dynamic Values, the definitions below need to be matched\r
- // GNVS definitions in Platform.ASL\r
- //\r
- UINT16 OperatingSystem; // 00\r
- UINT8 SmiFunction; // 02 SMI function call via IO Trap\r
- UINT8 SmiParameter0; // 03\r
- UINT8 SmiParameter1; // 04\r
- UINT8 SciFunction; // 05 SCI function call via _L00\r
- UINT8 SciParameter0; // 06\r
- UINT8 SciParameter1; // 07\r
- UINT8 GlobalLock; // 08 Global lock function call\r
- UINT8 LockParameter0; // 09\r
- UINT8 LockParameter1; // 10\r
- UINT32 Port80DebugValue; // 11\r
- UINT8 LidState; // 15 Open = 1\r
- UINT8 PowerState; // 16 AC = 1\r
- UINT8 DebugState; // 17\r
-\r
-\r
- //\r
- // Thermal Policy Values\r
- //\r
- UINT8 EnableThermalOffset; // 18 ThermalOffset for KSC\r
- UINT8 Reserved1; // 19\r
- UINT8 Reserved2; // 20\r
- UINT8 PassiveThermalTripPoint; // 21\r
- UINT8 PassiveTc1Value; // 22\r
- UINT8 PassiveTc2Value; // 23\r
- UINT8 PassiveTspValue; // 24\r
- UINT8 CriticalThermalTripPoint; // 25\r
- UINT8 EnableDigitalThermalSensor; // 26\r
- UINT8 BspDigitalThermalSensorTemperature; // 27 Temperature of BSP\r
- UINT8 ApDigitalThermalSensorTemperature; // 28 Temperature of AP\r
- UINT8 DigitalThermalSensorSmiFunction; // 29 SMI function call via DTS IO Trap\r
-\r
- //\r
- // Battery Support Values\r
- //\r
- UINT8 NumberOfBatteries; // 30\r
- UINT8 BatteryCapacity0; // 31 Battery 0 Stored Capacity\r
- UINT8 BatteryCapacity1; // 32 Battery 1 Stored Capacity\r
- UINT8 BatteryCapacity2; // 33 Battery 2 Stored Capacity\r
- UINT8 BatteryStatus0; // 34 Battery 0 Stored Status\r
- UINT8 BatteryStatus1; // 35 Battery 1 Stored Status\r
- UINT8 BatteryStatus2; // 36 Battery 2 Stored Status\r
-\r
- // NOTE: Do NOT Change the Offset of Revision Field\r
- UINT8 Revision; // 37 Revision of the structure EFI_GLOBAL_NVS_AREA\r
- UINT8 Reserved3[2]; // 38:39\r
-\r
- //\r
- // Processor Configuration Values\r
- //\r
- UINT8 ApicEnable; // 40 APIC Enabled by SBIOS (APIC Enabled = 1)\r
- UINT8 LogicalProcessorCount; // 41 Processor Count Enabled (MP Enabled != 0)\r
- UINT8 CurentPdcState0; // 42 PDC settings, Processor 0\r
- UINT8 CurentPdcState1; // 43 PDC settings, Processor 1\r
- UINT8 MaximumPpcState; // 44 Maximum PPC state\r
- UINT32 PpmFlags; // 45:48 PPM configuration flags, same as CFGD\r
- UINT8 Reserved4[1]; // 49\r
-\r
- //\r
- // SIO Configuration Values\r
- //\r
- UINT8 DockedSioPresent; // 50 Dock SIO Present\r
- UINT8 DockComA; // 51 COM A Port\r
- UINT8 DockComB; // 52 COM B Port\r
- UINT8 LptP; // 53 LPT Port\r
- UINT8 DockFdc; // 54 FDC Port\r
- UINT8 OnboardCom; // 55 Onboard COM Port\r
- UINT8 OnboardComCir; // 56 Onboard COM CIR Port\r
-\r
- UINT8 WPCN381U; // 57\r
- UINT8 NPCE791x; // 58\r
- UINT8 Reserved5[1]; // 59\r
-\r
- //\r
- // Internal Graphics Device Values\r
- //\r
- UINT8 IgdState; // 60 IGD State (Primary Display = 1)\r
- UINT8 DisplayToggleList; // 61 Display Toggle List Selection\r
- UINT8 CurrentDeviceList; // 62 Current Attached Device List\r
- UINT8 PreviousDeviceList; // 63 Previous Attached Device List\r
- UINT16 CurrentDisplayState; // 64 Current Display State\r
- UINT16 NextDisplayState; // 66 Next Display State\r
- UINT16 SetDisplayState; // 68 Set Display State\r
- UINT8 NumberOfValidDeviceId; // 70 Number of Valid Device IDs\r
- UINT32 DeviceId1; // 71 Device ID 1\r
- UINT32 DeviceId2; // 75 Device ID 2\r
- UINT32 DeviceId3; // 79 Device ID 3\r
- UINT32 DeviceId4; // 83 Device ID 4\r
- UINT32 DeviceId5; // 87 Device ID 5\r
-\r
- UINT32 AKsv0; // 91:94 First four bytes of AKSV (manufacturing mode)\r
- UINT8 AKsv1; // 95 Fifth byte of AKSV (manufacturing mode\r
-\r
- UINT8 Reserved6[7]; // 96:102\r
-\r
- //\r
- // Backlight Control Values\r
- //\r
- UINT8 BacklightControlSupport; // 103 Backlight Control Support\r
- UINT8 BrightnessPercentage; // 104 Brightness Level Percentage\r
-\r
- //\r
- // Ambient Light Sensor Values\r
- //\r
- UINT8 AlsEnable; // 105 Ambient Light Sensor Enable\r
- UINT8 AlsAdjustmentFactor; // 106 Ambient Light Adjusment Factor\r
- UINT8 LuxLowValue; // 107 LUX Low Value\r
- UINT8 LuxHighValue; // 108 LUX High Value\r
-\r
- UINT8 Reserved7[1]; // 109\r
-\r
- //\r
- // Extended Mobile Access Values\r
- //\r
- UINT8 EmaEnable; // 110 EMA Enable\r
- UINT16 EmaPointer; // 111 EMA Pointer\r
- UINT16 EmaLength; // 113 EMA Length\r
-\r
- UINT8 Reserved8[1]; // 115\r
-\r
- //\r
- // Mobile East Fork Values\r
- //\r
- UINT8 MefEnable; // 116 Mobile East Fork Enable\r
-\r
- //\r
- // PCIe Dock Status\r
- //\r
- UINT8 PcieDockStatus; // 117 PCIe Dock Status\r
-\r
- UINT8 Reserved9[2]; // 118:119\r
-\r
- //\r
- // TPM Registers\r
- //\r
- UINT8 TpmPresent; // 120 TPM Present\r
- UINT8 TpmEnable; // 121 TPM Enable\r
-\r
- UINT8 MorData; // 122 Memory Overwrite Request Data\r
- UINT8 TcgParamter; // 123 Used for save the Mor and/or physical presence parameter\r
- UINT32 PPResponse; // 124 Physical Presence request operation response\r
- UINT8 PPRequest; // 128 Physical Presence request operation\r
- UINT8 LastPPRequest; // 129 Last Physical Presence request operation\r
-\r
- //\r
- // SATA Values\r
- //\r
- UINT8 GtfTaskFileBufferPort0[7]; // 130 GTF Task File Buffer for Port 0\r
- UINT8 GtfTaskFileBufferPort2[7]; // 137 GTF Task File Buffer for Port 2\r
- UINT8 IdeMode; // 144 IDE Mode (Compatible\Enhanced)\r
- UINT8 GtfTaskFileBufferPort1[7]; // 145:151 GTF Task File Buffer for Port 1\r
-\r
- UINT8 Reserved111[10]; // 152:161\r
- UINT64 BootTimeLogAddress; // 162:169 Boot Time Log Table Address\r
-\r
- UINT32 IgdOpRegionAddress; // 170 IGD OpRegion Starting Address\r
- UINT8 IgdBootType; // 174 IGD Boot Type CMOS option\r
- UINT8 IgdPanelType; // 175 IGD Panel Type CMOs option\r
- UINT8 IgdTvFormat; // 176 IGD TV Format CMOS option\r
- UINT8 IgdTvMinor; // 177 IGD TV Minor Format CMOS option\r
- UINT8 IgdPanelScaling; // 178 IGD Panel Scaling\r
- UINT8 IgdBlcConfig; // 179 IGD BLC Configuration\r
- UINT8 IgdBiaConfig; // 180 IGD BIA Configuration\r
- UINT8 IgdSscConfig; // 181 IGD SSC Configuration\r
- UINT8 Igd409; // 182 IGD 0409 Modified Settings Flag\r
- UINT8 Igd509; // 183 IGD 0509 Modified Settings Flag\r
- UINT8 Igd609; // 184 IGD 0609 Modified Settings Flag\r
- UINT8 Igd709; // 185 IGD 0709 Modified Settings Flag\r
- UINT8 IgdPowerConservation; // 186 IGD Power Conservation Feature Flag\r
- UINT8 IgdDvmtMemSize; // 187 IGD DVMT Memory Size\r
- UINT8 IgdFunc1Enable; // 188 IGD Function 1 Enable\r
- UINT8 IgdHpllVco; // 189 HPLL VCO\r
- UINT32 NextStateDid1; // 190 Next state DID1 for _DGS\r
- UINT32 NextStateDid2; // 194 Next state DID2 for _DGS\r
- UINT32 NextStateDid3; // 198 Next state DID3 for _DGS\r
- UINT32 NextStateDid4; // 202 Next state DID4 for _DGS\r
- UINT32 NextStateDid5; // 206 Next state DID5 for _DGS\r
- UINT32 NextStateDid6; // 210 Next state DID6 for _DGS\r
- UINT32 NextStateDid7; // 214 Next state DID7 for _DGS\r
- UINT32 NextStateDid8; // 218 Next state DID8 for _DGS\r
- UINT8 IgdSciSmiMode; // 222 GMCH SMI/SCI mode (0=SCI)\r
- UINT8 IgdPAVP; // 223 IGD PAVP data\r
- UINT8 IgdSelfRefresh; // 224 IGD Self Refresh\r
- UINT8 PcieOSCControl; // 225 PCIE OSC Control\r
- UINT8 NativePCIESupport; // 226 Native PCI Express Support\r
-\r
- //\r
- // USB Sideband Deferring Support\r
- //\r
- UINT8 HostAlertVector; // 227 GPE vector used for HOST_ALERT\r
- UINT8 HostAlertPio; // 228 PIO of USB device used for HOST_ALERT\r
-\r
- UINT8 Reserved112[27]; // 229\r
- UINT32 NvIgOpRegionAddress; // 256 NVIG support\r
- UINT32 NvHmOpRegionAddress; // 260 NVHM support\r
- UINT32 ApXmOpRegionAddress; // 264 AMDA support\r
- UINT32 DeviceId6; // 268 Device ID 6\r
- UINT32 DeviceId7; // 272 Device ID 7\r
- UINT32 DeviceId8; // 276 Device ID 8\r
- UINT32 EndpointBaseAddress; // 280 PEG Endpoint PCIe Base Address\r
- UINT32 CapStrPresence; // 284 PEG Endpoint Capability Structure Presence\r
- UINT32 EndpointPcieCapBaseAddress; // 288 PEG Endpoint PCIe Capability Structure Base Address\r
- UINT32 EndpointVcCapBaseAddress; // 292 PEG Endpoint Virtual Channel Capability Structure Base Address\r
- UINT32 XPcieCfgBaseAddress; // 296 Any Device's PCIe Config Space Base Address\r
- UINT32 OccupiedBuses1; // 300 Occupied Buses from 0 to 31\r
- UINT32 OccupiedBuses2; // 304 Occupied Buses from 32 to 63\r
- UINT32 OccupiedBuses3; // 308 Occupied Buses from 64 to 95\r
- UINT32 OccupiedBuses4; // 312 Occupied Buses from 96 to 127\r
- UINT32 OccupiedBuses5; // 316 Occupied Buses from 128 to 159\r
- UINT32 OccupiedBuses6; // 320 Occupied Buses from 160 to 191\r
- UINT32 OccupiedBuses7; // 324 Occupied Buses from 192 to 223\r
- UINT32 OccupiedBuses8; // 328 Occupied Buses from 224 to 255\r
- UINT8 UartSelection; // 332 UART Interface Selection 0: Internal; 1: SIO\r
- UINT8 PcuUart1Enable; // 333 PCU UART 1 Enabled\r
- UINT8 PcuUart2Enable; // 334 PCU UART 2 Enabled\r
-\r
- UINT32 LPEBar0; // 335~338 LPE Bar0\r
- UINT32 LPEBar1; // 339~342 LPE Bar1\r
-\r
- UINT32 LPEBar2; // 343~346 LPE Bar2\r
- UINT8 AcSetup; // 347 For Ac Powered Config option - IST applet\r
- UINT8 BatterySetup; // 348 For Battery Powered Config option - IST applet\r
- UINT8 PlatformFlavor; // 349 0:unknown 1: Mobile; 2: desktop\r
- UINT8 Reserved113[1]; // 350\r
-\r
- UINT8 IsctReserve; // 351 ISCT / AOAC Configuration\r
- UINT8 XhciMode; // 352 xHCI mode\r
- UINT8 PmicEnable; // 353 PMIC enable\r
-\r
- UINT8 LpeEnable; // 354 LPE enable\r
- UINT32 ISPAddr; // 355 ISP Base address\r
- UINT8 ISPDevSel; // 359 ISP device enabled selection 0: Disabled; 1: PCI Device 2; 2: PCI Device 3\r
-\r
- //\r
- // Lpss controllers\r
- //\r
- UINT32 PCIBottomAddress; //360 ((4+8+6)*4+2)*4=296\r
- UINT32 PCITopAddress; //364\r
-\r
- UINT32 LDMA1Addr; // 368\r
- UINT32 LDMA1Len; // 372\r
- UINT32 LDMA11Addr; // 376\r
- UINT32 LDMA11Len; // 380\r
- UINT32 PWM1Addr; // 384 PWM1\r
- UINT32 PWM1Len; // 388\r
- UINT32 PWM11Addr; // 392\r
- UINT32 PWM11Len; // 396\r
- UINT32 PWM2Addr; // 400 PWM2\r
- UINT32 PWM2Len; // 404\r
- UINT32 PWM21Addr; // 408\r
- UINT32 PWM21Len; // 412\r
- UINT32 UART1Addr; // 416 UART1\r
- UINT32 UART1Len; // 420\r
- UINT32 UART11Addr; // 424 UART1\r
- UINT32 UART11Len; // 428\r
- UINT32 UART2Addr; // 432 UART2\r
- UINT32 UART2Len; // 436\r
- UINT32 UART21Addr; // 440 UART2\r
- UINT32 UART21Len; // 444\r
- UINT32 SPIAddr; // 448 SPI\r
- UINT32 SPILen; // 452\r
- UINT32 SPI1Addr; // 456\r
- UINT32 SPI1Len; // 460\r
-\r
- UINT32 LDMA2Addr; // 464\r
- UINT32 LDMA2Len; // 468\r
- UINT32 LDMA21Addr; // 472\r
- UINT32 LDMA21Len; // 476\r
- UINT32 I2C1Addr; // 480 I2C1\r
- UINT32 I2C1Len; // 484\r
- UINT32 I2C11Addr; // 488 I2C1\r
- UINT32 I2C11Len; // 492\r
- UINT32 I2C2Addr; // 496 I2C2\r
- UINT32 I2C2Len; // 500\r
- UINT32 I2C21Addr; // 504 I2C2\r
- UINT32 I2C21Len; // 508\r
- UINT32 I2C3Addr; // 512 I2C3\r
- UINT32 I2C3Len; // 516\r
- UINT32 I2C31Addr; // 520 I2C3\r
- UINT32 I2C31Len; // 524\r
- UINT32 I2C4Addr; // 528 I2C4\r
- UINT32 I2C4Len; // 532\r
- UINT32 I2C41Addr; // 536 I2C4\r
- UINT32 I2C41Len; // 540\r
- UINT32 I2C5Addr; // 544 I2C5\r
- UINT32 I2C5Len; // 548\r
- UINT32 I2C51Addr; // 552 I2C5\r
- UINT32 I2C51Len; // 556\r
- UINT32 I2C6Addr; // 560 I2C6\r
- UINT32 I2C6Len; // 564\r
- UINT32 I2C61Addr; // 566 I2C6\r
- UINT32 I2C61Len; // 570\r
- UINT32 I2C7Addr; // 574 I2C7\r
- UINT32 I2C7Len; // 578\r
- UINT32 I2C71Addr; // 582 I2C7\r
- UINT32 I2C71Len; // 586\r
-\r
- //\r
- // Scc controllers\r
- //\r
- UINT32 eMMCAddr; // 590 EMMC\r
- UINT32 eMMCLen; // 594\r
- UINT32 eMMC1Addr; // 598\r
- UINT32 eMMC1Len; // 602\r
- UINT32 SDIOAddr; // 606 SDIO\r
- UINT32 SDIOLen; // 610\r
- UINT32 SDIO1Addr; // 614\r
- UINT32 SDIO1Len; // 618\r
- UINT32 SDCardAddr; // 622 SDCard\r
- UINT32 SDCardLen; // 626\r
- UINT32 SDCard1Addr; // 630\r
- UINT32 SDCard1Len; // 636\r
- UINT32 MipiHsiAddr; // 640 MIPI-HSI\r
- UINT32 MipiHsiLen; // 644\r
- UINT32 MipiHsi1Addr; // 648\r
- UINT32 MipiHsi1Len; // 652\r
-\r
- UINT8 SdCardRemovable; // 656 reserve offset upto 658\r
- UINT8 HideLPSSDevices; // 657 Hide unsupported LPSS devices when in ACPI mode\r
- UINT8 ReservedO; // 658 OS Selection\r
- UINT8 Reserved00; // 659\r
- UINT8 Reserved01; // 660\r
- UINT8 Reserved02; // 661\r
- UINT8 Reserved03; // 662\r
- UINT8 Reserved04; // 663\r
- UINT8 Reserved05; // 664\r
- UINT8 Reserved06; // 665\r
- UINT8 Reserved07; // 666\r
- UINT8 Reserved08; // 667\r
- UINT8 Reserved09; // 668\r
- UINT8 Reserved0A; // 669\r
- UINT32 Reserved0B; // 670\r
- UINT32 Reserved0C; // 674\r
- UINT32 Reserved0D; // 678\r
- UINT32 Reserved0E; // 682\r
- UINT32 Reserved0F; // 686\r
- UINT32 Reserved10; // 690\r
- UINT32 Reserved11; // 694\r
- UINT32 Reserved12; // 698\r
- UINT32 Reserved13; // 702\r
- UINT32 Reserved14; // 706\r
- UINT32 Reserved15; // 710\r
- UINT32 Reserved16; // 714\r
- UINT8 Reserved17;\r
- UINT32 Reserved18;\r
- UINT32 Reserved19;\r
- UINT32 Reserved1A;\r
- UINT32 Reserved1B;\r
- UINT32 Reserved1C;\r
- UINT8 Reserved1D;\r
- UINT32 Reserved1E;\r
- UINT32 Reserved1F;\r
- UINT32 Reserved20;\r
- UINT32 Reserved21;\r
- UINT32 Reserved22;\r
- UINT8 Reserved23;\r
- UINT8 BatteryChargingSolution; // 761 0-non ULPMC 1-ULPMC\r
-\r
- //\r
- //101 bytes\r
- //\r
- UINT8 NFCnSelect; // 762 NFCx Select 1: NFC1 2:NFC2\r
- UINT8 LpssSccMode; // 763 EMMC device 0-ACPI mode, 1-PCI mode\r
-\r
- UINT32 TPMAddress; // 764\r
- UINT32 TPMLength; // 768\r
-\r
- UINT8 I2CTouchAddress; // 772 I2C touch address, 0x4B:RVP 0x4A:FFRD\r
- UINT8 IdleReserve; // 773 0 - disabled 1 - enabled\r
- UINT8 SDIOMode; // 774 3 - Default 2 - DDR50\r
- UINT8 emmcVersion; // 775 0 - 4.41 1 - 4.5\r
- UINT32 BmBound; // 776 BM Bound\r
- UINT8 FsaStatus; // 780 0 - Fsa is off, 1- Fsa is on\r
-\r
- //\r
- // Board Id\r
- // This field is for the ASL code to know whether this board is Baylake or Bayley Bay etc\r
- //\r
- UINT8 BoardID; // 781\r
- UINT8 FabID; // 782\r
- UINT8 OtgMode; // 783 0- OTG disable 1- OTG PCI mode\r
- UINT8 Stepping; // 784 Stepping\r
- UINT8 WittEnable; // 785 WITT eanble 0 - disable 1 - enable\r
-\r
- UINT8 SocStepping; // 786 Soc Stepping infomation\r
- UINT8 AmbientTripPointChange; // 787 DPTF: Controls whether _ATI changes other participant's trip point(enabled/disabled)\r
- UINT8 UtsEnable; // 788 Uart Test eanble 0 - disable 1 - enable\r
- UINT8 DptfReserve; // 789\r
-\r
- UINT8 SarEnable; // 790\r
- UINT8 PssDeveice; // 791 PSS Deveice: 0 - None, 1 - Monzax 2K, 2 - Monzax 8K\r
- UINT8 EDPV; // 792 Check for eDP display device\r
- UINT32 DIDX; // 793 Device ID for eDP device\r
- UINT8 MicrosoftIoT; // (794)JP1 pins are for Microsoft IoT project.\r
- UINT8 RtcBattery; // (795) The Flag of RTC Battery Present.\r
- UINT8 LpeAudioReportedByDSDT; // (796)\r
-} EFI_GLOBAL_NVS_AREA;\r
-#pragma pack ()\r
-\r
-//\r
-// Global NVS Area Protocol\r
-//\r
-typedef struct _EFI_GLOBAL_NVS_AREA_PROTOCOL {\r
- EFI_GLOBAL_NVS_AREA *Area;\r
-} EFI_GLOBAL_NVS_AREA_PROTOCOL;\r
-\r
-#endif\r
-\r