]> git.proxmox.com Git - mirror_qemu.git/blame - hw/i386/pc.c
i386: Make unversioned CPU models be aliases
[mirror_qemu.git] / hw / i386 / pc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU PC System Emulator
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
e688df6b 24
b6a0aa05 25#include "qemu/osdep.h"
d471bf3e 26#include "qemu/units.h"
83c9f4ca 27#include "hw/hw.h"
0d09e41a
PB
28#include "hw/i386/pc.h"
29#include "hw/char/serial.h"
bb3d5ea8 30#include "hw/char/parallel.h"
0d09e41a 31#include "hw/i386/apic.h"
54a40293 32#include "hw/i386/topology.h"
87abaa5d 33#include "hw/i386/fw_cfg.h"
54a40293 34#include "sysemu/cpus.h"
0d09e41a 35#include "hw/block/fdc.h"
83c9f4ca
PB
36#include "hw/ide.h"
37#include "hw/pci/pci.h"
2118196b 38#include "hw/pci/pci_bus.h"
0d09e41a
PB
39#include "hw/nvram/fw_cfg.h"
40#include "hw/timer/hpet.h"
a2eb5c0c 41#include "hw/firmware/smbios.h"
83c9f4ca 42#include "hw/loader.h"
ca20cf32 43#include "elf.h"
47b43a1f 44#include "multiboot.h"
0d09e41a 45#include "hw/timer/mc146818rtc.h"
55f613ac 46#include "hw/dma/i8257.h"
0d09e41a 47#include "hw/timer/i8254.h"
47973a2d 48#include "hw/input/i8042.h"
0d09e41a 49#include "hw/audio/pcspk.h"
83c9f4ca
PB
50#include "hw/pci/msi.h"
51#include "hw/sysbus.h"
9c17d615 52#include "sysemu/sysemu.h"
14a48c1d 53#include "sysemu/tcg.h"
e35704ba 54#include "sysemu/numa.h"
9c17d615 55#include "sysemu/kvm.h"
b1c12027 56#include "sysemu/qtest.h"
1d31f66b 57#include "kvm_i386.h"
0d09e41a 58#include "hw/xen/xen.h"
ab969087 59#include "hw/xen/start_info.h"
a19cbfb3 60#include "ui/qemu-spice.h"
022c62cb
PB
61#include "exec/memory.h"
62#include "exec/address-spaces.h"
9c17d615 63#include "sysemu/arch_init.h"
1de7afc9 64#include "qemu/bitmap.h"
0c764a9d 65#include "qemu/config-file.h"
d49b6836 66#include "qemu/error-report.h"
922a01a0 67#include "qemu/option.h"
0445259b 68#include "hw/acpi/acpi.h"
5ff020b7 69#include "hw/acpi/cpu_hotplug.h"
c649983b 70#include "hw/boards.h"
72c194f7 71#include "acpi-build.h"
95bee274 72#include "hw/mem/pc-dimm.h"
e688df6b 73#include "qapi/error.h"
9af23989 74#include "qapi/qapi-visit-common.h"
bf1e8939 75#include "qapi/visitor.h"
15eafc2e 76#include "qom/cpu.h"
1255166b 77#include "hw/nmi.h"
a310e653 78#include "hw/usb.h"
60c5e104 79#include "hw/i386/intel_iommu.h"
489983d6 80#include "hw/net/ne2000-isa.h"
06e0259a 81#include "standard-headers/asm-x86/bootparam.h"
a0a49813
DH
82#include "hw/virtio/virtio-pmem-pci.h"
83#include "hw/mem/memory-device.h"
6f479566
LX
84#include "sysemu/replay.h"
85#include "qapi/qmp/qerror.h"
80cabfad 86
471fd342
BS
87/* debug PC/ISA interrupts */
88//#define DEBUG_IRQ
89
90#ifdef DEBUG_IRQ
91#define DPRINTF(fmt, ...) \
92 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
93#else
94#define DPRINTF(fmt, ...)
95#endif
96
4c5b10b7
JS
97#define E820_NR_ENTRIES 16
98
99struct e820_entry {
100 uint64_t address;
101 uint64_t length;
102 uint32_t type;
541dc0d4 103} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7
JS
104
105struct e820_table {
106 uint32_t count;
107 struct e820_entry entry[E820_NR_ENTRIES];
541dc0d4 108} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7 109
7d67110f
GH
110static struct e820_table e820_reserve;
111static struct e820_entry *e820_table;
112static unsigned e820_entries;
dd703b99 113struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
4c5b10b7 114
ab969087
LM
115/* Physical Address of PVH entry point read from kernel ELF NOTE */
116static size_t pvh_start_addr;
117
9bf2650b
CH
118GlobalProperty pc_compat_4_0[] = {};
119const size_t pc_compat_4_0_len = G_N_ELEMENTS(pc_compat_4_0);
120
abd93cc7 121GlobalProperty pc_compat_3_1[] = {
6c36bddf 122 { "intel-iommu", "dma-drain", "off" },
483c6ad4
BP
123 { "Opteron_G3" "-" TYPE_X86_CPU, "rdtscp", "off" },
124 { "Opteron_G4" "-" TYPE_X86_CPU, "rdtscp", "off" },
9fe8b7be
VK
125 { "Opteron_G4" "-" TYPE_X86_CPU, "npt", "off" },
126 { "Opteron_G4" "-" TYPE_X86_CPU, "nrip-save", "off" },
483c6ad4 127 { "Opteron_G5" "-" TYPE_X86_CPU, "rdtscp", "off" },
9fe8b7be
VK
128 { "Opteron_G5" "-" TYPE_X86_CPU, "npt", "off" },
129 { "Opteron_G5" "-" TYPE_X86_CPU, "nrip-save", "off" },
130 { "EPYC" "-" TYPE_X86_CPU, "npt", "off" },
131 { "EPYC" "-" TYPE_X86_CPU, "nrip-save", "off" },
132 { "EPYC-IBPB" "-" TYPE_X86_CPU, "npt", "off" },
133 { "EPYC-IBPB" "-" TYPE_X86_CPU, "nrip-save", "off" },
ecb85fe4
PB
134 { "Skylake-Client" "-" TYPE_X86_CPU, "mpx", "on" },
135 { "Skylake-Client-IBRS" "-" TYPE_X86_CPU, "mpx", "on" },
136 { "Skylake-Server" "-" TYPE_X86_CPU, "mpx", "on" },
137 { "Skylake-Server-IBRS" "-" TYPE_X86_CPU, "mpx", "on" },
138 { "Cascadelake-Server" "-" TYPE_X86_CPU, "mpx", "on" },
139 { "Icelake-Client" "-" TYPE_X86_CPU, "mpx", "on" },
140 { "Icelake-Server" "-" TYPE_X86_CPU, "mpx", "on" },
b0a19803 141 { "Cascadelake-Server" "-" TYPE_X86_CPU, "stepping", "5" },
f24c3a79 142 { TYPE_X86_CPU, "x-intel-pt-auto-level", "off" },
abd93cc7
MAL
143};
144const size_t pc_compat_3_1_len = G_N_ELEMENTS(pc_compat_3_1);
145
ddb3235d 146GlobalProperty pc_compat_3_0[] = {
6c36bddf
EH
147 { TYPE_X86_CPU, "x-hv-synic-kvm-only", "on" },
148 { "Skylake-Server" "-" TYPE_X86_CPU, "pku", "off" },
149 { "Skylake-Server-IBRS" "-" TYPE_X86_CPU, "pku", "off" },
ddb3235d
MAL
150};
151const size_t pc_compat_3_0_len = G_N_ELEMENTS(pc_compat_3_0);
152
0d47310b 153GlobalProperty pc_compat_2_12[] = {
6c36bddf
EH
154 { TYPE_X86_CPU, "legacy-cache", "on" },
155 { TYPE_X86_CPU, "topoext", "off" },
156 { "EPYC-" TYPE_X86_CPU, "xlevel", "0x8000000a" },
157 { "EPYC-IBPB-" TYPE_X86_CPU, "xlevel", "0x8000000a" },
0d47310b
MAL
158};
159const size_t pc_compat_2_12_len = G_N_ELEMENTS(pc_compat_2_12);
160
43df70a9 161GlobalProperty pc_compat_2_11[] = {
6c36bddf
EH
162 { TYPE_X86_CPU, "x-migrate-smi-count", "off" },
163 { "Skylake-Server" "-" TYPE_X86_CPU, "clflushopt", "off" },
43df70a9
MAL
164};
165const size_t pc_compat_2_11_len = G_N_ELEMENTS(pc_compat_2_11);
166
503224f4 167GlobalProperty pc_compat_2_10[] = {
6c36bddf
EH
168 { TYPE_X86_CPU, "x-hv-max-vps", "0x40" },
169 { "i440FX-pcihost", "x-pci-hole64-fix", "off" },
170 { "q35-pcihost", "x-pci-hole64-fix", "off" },
503224f4
MAL
171};
172const size_t pc_compat_2_10_len = G_N_ELEMENTS(pc_compat_2_10);
173
3e803152 174GlobalProperty pc_compat_2_9[] = {
6c36bddf 175 { "mch", "extended-tseg-mbytes", "0" },
3e803152
MAL
176};
177const size_t pc_compat_2_9_len = G_N_ELEMENTS(pc_compat_2_9);
178
edc24ccd 179GlobalProperty pc_compat_2_8[] = {
6c36bddf
EH
180 { TYPE_X86_CPU, "tcg-cpuid", "off" },
181 { "kvmclock", "x-mach-use-reliable-get-clock", "off" },
182 { "ICH9-LPC", "x-smi-broadcast", "off" },
183 { TYPE_X86_CPU, "vmware-cpuid-freq", "off" },
184 { "Haswell-" TYPE_X86_CPU, "stepping", "1" },
edc24ccd
MAL
185};
186const size_t pc_compat_2_8_len = G_N_ELEMENTS(pc_compat_2_8);
187
5a995064 188GlobalProperty pc_compat_2_7[] = {
6c36bddf
EH
189 { TYPE_X86_CPU, "l3-cache", "off" },
190 { TYPE_X86_CPU, "full-cpuid-auto-level", "off" },
191 { "Opteron_G3" "-" TYPE_X86_CPU, "family", "15" },
192 { "Opteron_G3" "-" TYPE_X86_CPU, "model", "6" },
193 { "Opteron_G3" "-" TYPE_X86_CPU, "stepping", "1" },
194 { "isa-pcspk", "migrate", "off" },
5a995064
MAL
195};
196const size_t pc_compat_2_7_len = G_N_ELEMENTS(pc_compat_2_7);
197
ff8f261f 198GlobalProperty pc_compat_2_6[] = {
6c36bddf
EH
199 { TYPE_X86_CPU, "cpuid-0xb", "off" },
200 { "vmxnet3", "romfile", "" },
201 { TYPE_X86_CPU, "fill-mtrr-mask", "off" },
202 { "apic-common", "legacy-instance-id", "on", }
ff8f261f
MAL
203};
204const size_t pc_compat_2_6_len = G_N_ELEMENTS(pc_compat_2_6);
205
fe759610
MAL
206GlobalProperty pc_compat_2_5[] = {};
207const size_t pc_compat_2_5_len = G_N_ELEMENTS(pc_compat_2_5);
208
2f99b9c2
MAL
209GlobalProperty pc_compat_2_4[] = {
210 PC_CPU_MODEL_IDS("2.4.0")
6c36bddf
EH
211 { "Haswell-" TYPE_X86_CPU, "abm", "off" },
212 { "Haswell-noTSX-" TYPE_X86_CPU, "abm", "off" },
213 { "Broadwell-" TYPE_X86_CPU, "abm", "off" },
214 { "Broadwell-noTSX-" TYPE_X86_CPU, "abm", "off" },
215 { "host" "-" TYPE_X86_CPU, "host-cache-info", "on" },
216 { TYPE_X86_CPU, "check", "off" },
217 { "qemu64" "-" TYPE_X86_CPU, "sse4a", "on" },
218 { "qemu64" "-" TYPE_X86_CPU, "abm", "on" },
219 { "qemu64" "-" TYPE_X86_CPU, "popcnt", "on" },
220 { "qemu32" "-" TYPE_X86_CPU, "popcnt", "on" },
221 { "Opteron_G2" "-" TYPE_X86_CPU, "rdtscp", "on" },
222 { "Opteron_G3" "-" TYPE_X86_CPU, "rdtscp", "on" },
223 { "Opteron_G4" "-" TYPE_X86_CPU, "rdtscp", "on" },
224 { "Opteron_G5" "-" TYPE_X86_CPU, "rdtscp", "on", }
2f99b9c2
MAL
225};
226const size_t pc_compat_2_4_len = G_N_ELEMENTS(pc_compat_2_4);
227
8995dd90
MAL
228GlobalProperty pc_compat_2_3[] = {
229 PC_CPU_MODEL_IDS("2.3.0")
6c36bddf
EH
230 { TYPE_X86_CPU, "arat", "off" },
231 { "qemu64" "-" TYPE_X86_CPU, "min-level", "4" },
232 { "kvm64" "-" TYPE_X86_CPU, "min-level", "5" },
233 { "pentium3" "-" TYPE_X86_CPU, "min-level", "2" },
234 { "n270" "-" TYPE_X86_CPU, "min-level", "5" },
235 { "Conroe" "-" TYPE_X86_CPU, "min-level", "4" },
236 { "Penryn" "-" TYPE_X86_CPU, "min-level", "4" },
237 { "Nehalem" "-" TYPE_X86_CPU, "min-level", "4" },
238 { "n270" "-" TYPE_X86_CPU, "min-xlevel", "0x8000000a" },
239 { "Penryn" "-" TYPE_X86_CPU, "min-xlevel", "0x8000000a" },
240 { "Conroe" "-" TYPE_X86_CPU, "min-xlevel", "0x8000000a" },
241 { "Nehalem" "-" TYPE_X86_CPU, "min-xlevel", "0x8000000a" },
242 { "Westmere" "-" TYPE_X86_CPU, "min-xlevel", "0x8000000a" },
243 { "SandyBridge" "-" TYPE_X86_CPU, "min-xlevel", "0x8000000a" },
244 { "IvyBridge" "-" TYPE_X86_CPU, "min-xlevel", "0x8000000a" },
245 { "Haswell" "-" TYPE_X86_CPU, "min-xlevel", "0x8000000a" },
246 { "Haswell-noTSX" "-" TYPE_X86_CPU, "min-xlevel", "0x8000000a" },
247 { "Broadwell" "-" TYPE_X86_CPU, "min-xlevel", "0x8000000a" },
248 { "Broadwell-noTSX" "-" TYPE_X86_CPU, "min-xlevel", "0x8000000a" },
249 { TYPE_X86_CPU, "kvm-no-smi-migration", "on" },
8995dd90
MAL
250};
251const size_t pc_compat_2_3_len = G_N_ELEMENTS(pc_compat_2_3);
252
1c30044e
MAL
253GlobalProperty pc_compat_2_2[] = {
254 PC_CPU_MODEL_IDS("2.2.0")
6c36bddf
EH
255 { "kvm64" "-" TYPE_X86_CPU, "vme", "off" },
256 { "kvm32" "-" TYPE_X86_CPU, "vme", "off" },
257 { "Conroe" "-" TYPE_X86_CPU, "vme", "off" },
258 { "Penryn" "-" TYPE_X86_CPU, "vme", "off" },
259 { "Nehalem" "-" TYPE_X86_CPU, "vme", "off" },
260 { "Westmere" "-" TYPE_X86_CPU, "vme", "off" },
261 { "SandyBridge" "-" TYPE_X86_CPU, "vme", "off" },
262 { "Haswell" "-" TYPE_X86_CPU, "vme", "off" },
263 { "Broadwell" "-" TYPE_X86_CPU, "vme", "off" },
264 { "Opteron_G1" "-" TYPE_X86_CPU, "vme", "off" },
265 { "Opteron_G2" "-" TYPE_X86_CPU, "vme", "off" },
266 { "Opteron_G3" "-" TYPE_X86_CPU, "vme", "off" },
267 { "Opteron_G4" "-" TYPE_X86_CPU, "vme", "off" },
268 { "Opteron_G5" "-" TYPE_X86_CPU, "vme", "off" },
269 { "Haswell" "-" TYPE_X86_CPU, "f16c", "off" },
270 { "Haswell" "-" TYPE_X86_CPU, "rdrand", "off" },
271 { "Broadwell" "-" TYPE_X86_CPU, "f16c", "off" },
272 { "Broadwell" "-" TYPE_X86_CPU, "rdrand", "off" },
1c30044e
MAL
273};
274const size_t pc_compat_2_2_len = G_N_ELEMENTS(pc_compat_2_2);
275
c4fc5695
MAL
276GlobalProperty pc_compat_2_1[] = {
277 PC_CPU_MODEL_IDS("2.1.0")
6c36bddf
EH
278 { "coreduo" "-" TYPE_X86_CPU, "vmx", "on" },
279 { "core2duo" "-" TYPE_X86_CPU, "vmx", "on" },
c4fc5695
MAL
280};
281const size_t pc_compat_2_1_len = G_N_ELEMENTS(pc_compat_2_1);
282
a310e653
MAL
283GlobalProperty pc_compat_2_0[] = {
284 PC_CPU_MODEL_IDS("2.0.0")
6c36bddf
EH
285 { "virtio-scsi-pci", "any_layout", "off" },
286 { "PIIX4_PM", "memory-hotplug-support", "off" },
287 { "apic", "version", "0x11" },
288 { "nec-usb-xhci", "superspeed-ports-first", "off" },
289 { "nec-usb-xhci", "force-pcie-endcap", "on" },
290 { "pci-serial", "prog_if", "0" },
291 { "pci-serial-2x", "prog_if", "0" },
292 { "pci-serial-4x", "prog_if", "0" },
293 { "virtio-net-pci", "guest_announce", "off" },
294 { "ICH9-LPC", "memory-hotplug-support", "off" },
295 { "xio3130-downstream", COMPAT_PROP_PCP, "off" },
296 { "ioh3420", COMPAT_PROP_PCP, "off" },
a310e653
MAL
297};
298const size_t pc_compat_2_0_len = G_N_ELEMENTS(pc_compat_2_0);
299
300GlobalProperty pc_compat_1_7[] = {
301 PC_CPU_MODEL_IDS("1.7.0")
6c36bddf
EH
302 { TYPE_USB_DEVICE, "msos-desc", "no" },
303 { "PIIX4_PM", "acpi-pci-hotplug-with-bridge-support", "off" },
304 { "hpet", HPET_INTCAP, "4" },
a310e653
MAL
305};
306const size_t pc_compat_1_7_len = G_N_ELEMENTS(pc_compat_1_7);
307
308GlobalProperty pc_compat_1_6[] = {
309 PC_CPU_MODEL_IDS("1.6.0")
6c36bddf
EH
310 { "e1000", "mitigation", "off" },
311 { "qemu64-" TYPE_X86_CPU, "model", "2" },
312 { "qemu32-" TYPE_X86_CPU, "model", "3" },
313 { "i440FX-pcihost", "short_root_bus", "1" },
314 { "q35-pcihost", "short_root_bus", "1" },
a310e653
MAL
315};
316const size_t pc_compat_1_6_len = G_N_ELEMENTS(pc_compat_1_6);
317
318GlobalProperty pc_compat_1_5[] = {
319 PC_CPU_MODEL_IDS("1.5.0")
6c36bddf
EH
320 { "Conroe-" TYPE_X86_CPU, "model", "2" },
321 { "Conroe-" TYPE_X86_CPU, "min-level", "2" },
322 { "Penryn-" TYPE_X86_CPU, "model", "2" },
323 { "Penryn-" TYPE_X86_CPU, "min-level", "2" },
324 { "Nehalem-" TYPE_X86_CPU, "model", "2" },
325 { "Nehalem-" TYPE_X86_CPU, "min-level", "2" },
326 { "virtio-net-pci", "any_layout", "off" },
327 { TYPE_X86_CPU, "pmu", "on" },
328 { "i440FX-pcihost", "short_root_bus", "0" },
329 { "q35-pcihost", "short_root_bus", "0" },
a310e653
MAL
330};
331const size_t pc_compat_1_5_len = G_N_ELEMENTS(pc_compat_1_5);
332
333GlobalProperty pc_compat_1_4[] = {
334 PC_CPU_MODEL_IDS("1.4.0")
6c36bddf
EH
335 { "scsi-hd", "discard_granularity", "0" },
336 { "scsi-cd", "discard_granularity", "0" },
337 { "scsi-disk", "discard_granularity", "0" },
338 { "ide-hd", "discard_granularity", "0" },
339 { "ide-cd", "discard_granularity", "0" },
340 { "ide-drive", "discard_granularity", "0" },
341 { "virtio-blk-pci", "discard_granularity", "0" },
342 /* DEV_NVECTORS_UNSPECIFIED as a uint32_t string: */
343 { "virtio-serial-pci", "vectors", "0xFFFFFFFF" },
344 { "virtio-net-pci", "ctrl_guest_offloads", "off" },
345 { "e1000", "romfile", "pxe-e1000.rom" },
346 { "ne2k_pci", "romfile", "pxe-ne2k_pci.rom" },
347 { "pcnet", "romfile", "pxe-pcnet.rom" },
348 { "rtl8139", "romfile", "pxe-rtl8139.rom" },
349 { "virtio-net-pci", "romfile", "pxe-virtio.rom" },
350 { "486-" TYPE_X86_CPU, "model", "0" },
351 { "n270" "-" TYPE_X86_CPU, "movbe", "off" },
352 { "Westmere" "-" TYPE_X86_CPU, "pclmulqdq", "off" },
a310e653
MAL
353};
354const size_t pc_compat_1_4_len = G_N_ELEMENTS(pc_compat_1_4);
355
b881fbe9 356void gsi_handler(void *opaque, int n, int level)
1452411b 357{
b881fbe9 358 GSIState *s = opaque;
1452411b 359
b881fbe9
JK
360 DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n);
361 if (n < ISA_NUM_IRQS) {
362 qemu_set_irq(s->i8259_irq[n], level);
1632dc6a 363 }
b881fbe9 364 qemu_set_irq(s->ioapic_irq[n], level);
2e9947d2 365}
1452411b 366
258711c6
JG
367static void ioport80_write(void *opaque, hwaddr addr, uint64_t data,
368 unsigned size)
80cabfad
FB
369{
370}
371
c02e1eac
JG
372static uint64_t ioport80_read(void *opaque, hwaddr addr, unsigned size)
373{
a6fc23e5 374 return 0xffffffffffffffffULL;
c02e1eac
JG
375}
376
f929aad6 377/* MSDOS compatibility mode FPU exception support */
d537cf6c 378static qemu_irq ferr_irq;
8e78eb28
IY
379
380void pc_register_ferr_irq(qemu_irq irq)
381{
382 ferr_irq = irq;
383}
384
f929aad6
FB
385/* XXX: add IGNNE support */
386void cpu_set_ferr(CPUX86State *s)
387{
d537cf6c 388 qemu_irq_raise(ferr_irq);
f929aad6
FB
389}
390
258711c6
JG
391static void ioportF0_write(void *opaque, hwaddr addr, uint64_t data,
392 unsigned size)
f929aad6 393{
d537cf6c 394 qemu_irq_lower(ferr_irq);
f929aad6
FB
395}
396
c02e1eac
JG
397static uint64_t ioportF0_read(void *opaque, hwaddr addr, unsigned size)
398{
a6fc23e5 399 return 0xffffffffffffffffULL;
c02e1eac
JG
400}
401
28ab0e2e 402/* TSC handling */
28ab0e2e
FB
403uint64_t cpu_get_tsc(CPUX86State *env)
404{
4a1418e0 405 return cpu_get_ticks();
28ab0e2e
FB
406}
407
3de388f6 408/* IRQ handling */
4a8fa5dc 409int cpu_get_pic_interrupt(CPUX86State *env)
3de388f6 410{
6aa9e42f 411 X86CPU *cpu = env_archcpu(env);
3de388f6
FB
412 int intno;
413
bb93e099
WL
414 if (!kvm_irqchip_in_kernel()) {
415 intno = apic_get_interrupt(cpu->apic_state);
416 if (intno >= 0) {
417 return intno;
418 }
419 /* read the irq from the PIC */
420 if (!apic_accept_pic_intr(cpu->apic_state)) {
421 return -1;
422 }
cf6d64bf 423 }
0e21e12b 424
3de388f6
FB
425 intno = pic_read_irq(isa_pic);
426 return intno;
427}
428
d537cf6c 429static void pic_irq_request(void *opaque, int irq, int level)
3de388f6 430{
182735ef
AF
431 CPUState *cs = first_cpu;
432 X86CPU *cpu = X86_CPU(cs);
a5b38b51 433
471fd342 434 DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
bb93e099 435 if (cpu->apic_state && !kvm_irqchip_in_kernel()) {
bdc44640 436 CPU_FOREACH(cs) {
182735ef 437 cpu = X86_CPU(cs);
02e51483
CF
438 if (apic_accept_pic_intr(cpu->apic_state)) {
439 apic_deliver_pic_intr(cpu->apic_state, level);
cf6d64bf 440 }
d5529471
AJ
441 }
442 } else {
d8ed887b 443 if (level) {
c3affe56 444 cpu_interrupt(cs, CPU_INTERRUPT_HARD);
d8ed887b
AF
445 } else {
446 cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
447 }
a5b38b51 448 }
3de388f6
FB
449}
450
b0a21b53
FB
451/* PC cmos mappings */
452
80cabfad
FB
453#define REG_EQUIPMENT_BYTE 0x14
454
bda05509 455int cmos_get_fd_drive_type(FloppyDriveType fd0)
777428f2
FB
456{
457 int val;
458
459 switch (fd0) {
2da44dd0 460 case FLOPPY_DRIVE_TYPE_144:
777428f2
FB
461 /* 1.44 Mb 3"5 drive */
462 val = 4;
463 break;
2da44dd0 464 case FLOPPY_DRIVE_TYPE_288:
777428f2
FB
465 /* 2.88 Mb 3"5 drive */
466 val = 5;
467 break;
2da44dd0 468 case FLOPPY_DRIVE_TYPE_120:
777428f2
FB
469 /* 1.2 Mb 5"5 drive */
470 val = 2;
471 break;
2da44dd0 472 case FLOPPY_DRIVE_TYPE_NONE:
777428f2
FB
473 default:
474 val = 0;
475 break;
476 }
477 return val;
478}
479
9139046c
MA
480static void cmos_init_hd(ISADevice *s, int type_ofs, int info_ofs,
481 int16_t cylinders, int8_t heads, int8_t sectors)
ba6c2377 482{
ba6c2377
FB
483 rtc_set_memory(s, type_ofs, 47);
484 rtc_set_memory(s, info_ofs, cylinders);
485 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
486 rtc_set_memory(s, info_ofs + 2, heads);
487 rtc_set_memory(s, info_ofs + 3, 0xff);
488 rtc_set_memory(s, info_ofs + 4, 0xff);
489 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
490 rtc_set_memory(s, info_ofs + 6, cylinders);
491 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
492 rtc_set_memory(s, info_ofs + 8, sectors);
493}
494
6ac0e82d
AZ
495/* convert boot_device letter to something recognizable by the bios */
496static int boot_device2nibble(char boot_device)
497{
498 switch(boot_device) {
499 case 'a':
500 case 'b':
501 return 0x01; /* floppy boot */
502 case 'c':
503 return 0x02; /* hard drive boot */
504 case 'd':
505 return 0x03; /* CD-ROM boot */
506 case 'n':
507 return 0x04; /* Network boot */
508 }
509 return 0;
510}
511
ddcd5531 512static void set_boot_dev(ISADevice *s, const char *boot_device, Error **errp)
0ecdffbb
AJ
513{
514#define PC_MAX_BOOT_DEVICES 3
0ecdffbb
AJ
515 int nbds, bds[3] = { 0, };
516 int i;
517
518 nbds = strlen(boot_device);
519 if (nbds > PC_MAX_BOOT_DEVICES) {
ddcd5531
GA
520 error_setg(errp, "Too many boot devices for PC");
521 return;
0ecdffbb
AJ
522 }
523 for (i = 0; i < nbds; i++) {
524 bds[i] = boot_device2nibble(boot_device[i]);
525 if (bds[i] == 0) {
ddcd5531
GA
526 error_setg(errp, "Invalid boot device for PC: '%c'",
527 boot_device[i]);
528 return;
0ecdffbb
AJ
529 }
530 }
531 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
d9346e81 532 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
0ecdffbb
AJ
533}
534
ddcd5531 535static void pc_boot_set(void *opaque, const char *boot_device, Error **errp)
d9346e81 536{
ddcd5531 537 set_boot_dev(opaque, boot_device, errp);
d9346e81
MA
538}
539
7444ca4e
LE
540static void pc_cmos_init_floppy(ISADevice *rtc_state, ISADevice *floppy)
541{
542 int val, nb, i;
2da44dd0
JS
543 FloppyDriveType fd_type[2] = { FLOPPY_DRIVE_TYPE_NONE,
544 FLOPPY_DRIVE_TYPE_NONE };
7444ca4e
LE
545
546 /* floppy type */
547 if (floppy) {
548 for (i = 0; i < 2; i++) {
549 fd_type[i] = isa_fdc_get_drive_type(floppy, i);
550 }
551 }
552 val = (cmos_get_fd_drive_type(fd_type[0]) << 4) |
553 cmos_get_fd_drive_type(fd_type[1]);
554 rtc_set_memory(rtc_state, 0x10, val);
555
556 val = rtc_get_memory(rtc_state, REG_EQUIPMENT_BYTE);
557 nb = 0;
2da44dd0 558 if (fd_type[0] != FLOPPY_DRIVE_TYPE_NONE) {
7444ca4e
LE
559 nb++;
560 }
2da44dd0 561 if (fd_type[1] != FLOPPY_DRIVE_TYPE_NONE) {
7444ca4e
LE
562 nb++;
563 }
564 switch (nb) {
565 case 0:
566 break;
567 case 1:
568 val |= 0x01; /* 1 drive, ready for boot */
569 break;
570 case 2:
571 val |= 0x41; /* 2 drives, ready for boot */
572 break;
573 }
574 rtc_set_memory(rtc_state, REG_EQUIPMENT_BYTE, val);
575}
576
c0897e0c
MA
577typedef struct pc_cmos_init_late_arg {
578 ISADevice *rtc_state;
9139046c 579 BusState *idebus[2];
c0897e0c
MA
580} pc_cmos_init_late_arg;
581
b86f4613
LE
582typedef struct check_fdc_state {
583 ISADevice *floppy;
584 bool multiple;
585} CheckFdcState;
586
587static int check_fdc(Object *obj, void *opaque)
588{
589 CheckFdcState *state = opaque;
590 Object *fdc;
591 uint32_t iobase;
592 Error *local_err = NULL;
593
594 fdc = object_dynamic_cast(obj, TYPE_ISA_FDC);
595 if (!fdc) {
596 return 0;
597 }
598
1ea1572a 599 iobase = object_property_get_uint(obj, "iobase", &local_err);
b86f4613
LE
600 if (local_err || iobase != 0x3f0) {
601 error_free(local_err);
602 return 0;
603 }
604
605 if (state->floppy) {
606 state->multiple = true;
607 } else {
608 state->floppy = ISA_DEVICE(obj);
609 }
610 return 0;
611}
612
613static const char * const fdc_container_path[] = {
614 "/unattached", "/peripheral", "/peripheral-anon"
615};
616
424e4a87
RK
617/*
618 * Locate the FDC at IO address 0x3f0, in order to configure the CMOS registers
619 * and ACPI objects.
620 */
621ISADevice *pc_find_fdc0(void)
622{
623 int i;
624 Object *container;
625 CheckFdcState state = { 0 };
626
627 for (i = 0; i < ARRAY_SIZE(fdc_container_path); i++) {
628 container = container_get(qdev_get_machine(), fdc_container_path[i]);
629 object_child_foreach(container, check_fdc, &state);
630 }
631
632 if (state.multiple) {
3dc6f869
AF
633 warn_report("multiple floppy disk controllers with "
634 "iobase=0x3f0 have been found");
433672b0 635 error_printf("the one being picked for CMOS setup might not reflect "
9e5d2c52 636 "your intent");
424e4a87
RK
637 }
638
639 return state.floppy;
640}
641
c0897e0c
MA
642static void pc_cmos_init_late(void *opaque)
643{
644 pc_cmos_init_late_arg *arg = opaque;
645 ISADevice *s = arg->rtc_state;
9139046c
MA
646 int16_t cylinders;
647 int8_t heads, sectors;
c0897e0c 648 int val;
2adc99b2 649 int i, trans;
c0897e0c 650
9139046c 651 val = 0;
272f0428
CP
652 if (arg->idebus[0] && ide_get_geometry(arg->idebus[0], 0,
653 &cylinders, &heads, &sectors) >= 0) {
9139046c
MA
654 cmos_init_hd(s, 0x19, 0x1b, cylinders, heads, sectors);
655 val |= 0xf0;
656 }
272f0428
CP
657 if (arg->idebus[0] && ide_get_geometry(arg->idebus[0], 1,
658 &cylinders, &heads, &sectors) >= 0) {
9139046c
MA
659 cmos_init_hd(s, 0x1a, 0x24, cylinders, heads, sectors);
660 val |= 0x0f;
661 }
662 rtc_set_memory(s, 0x12, val);
c0897e0c
MA
663
664 val = 0;
665 for (i = 0; i < 4; i++) {
9139046c
MA
666 /* NOTE: ide_get_geometry() returns the physical
667 geometry. It is always such that: 1 <= sects <= 63, 1
668 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
669 geometry can be different if a translation is done. */
272f0428
CP
670 if (arg->idebus[i / 2] &&
671 ide_get_geometry(arg->idebus[i / 2], i % 2,
9139046c 672 &cylinders, &heads, &sectors) >= 0) {
2adc99b2
MA
673 trans = ide_get_bios_chs_trans(arg->idebus[i / 2], i % 2) - 1;
674 assert((trans & ~3) == 0);
675 val |= trans << (i * 2);
c0897e0c
MA
676 }
677 }
678 rtc_set_memory(s, 0x39, val);
679
424e4a87 680 pc_cmos_init_floppy(s, pc_find_fdc0());
b86f4613 681
c0897e0c
MA
682 qemu_unregister_reset(pc_cmos_init_late, opaque);
683}
684
23d30407 685void pc_cmos_init(PCMachineState *pcms,
220a8846 686 BusState *idebus0, BusState *idebus1,
63ffb564 687 ISADevice *s)
80cabfad 688{
7444ca4e 689 int val;
c0897e0c 690 static pc_cmos_init_late_arg arg;
b0a21b53 691
b0a21b53 692 /* various important CMOS locations needed by PC/Bochs bios */
80cabfad
FB
693
694 /* memory size */
e89001f7 695 /* base memory (first MiB) */
d471bf3e 696 val = MIN(pcms->below_4g_mem_size / KiB, 640);
333190eb
FB
697 rtc_set_memory(s, 0x15, val);
698 rtc_set_memory(s, 0x16, val >> 8);
e89001f7 699 /* extended memory (next 64MiB) */
d471bf3e
PB
700 if (pcms->below_4g_mem_size > 1 * MiB) {
701 val = (pcms->below_4g_mem_size - 1 * MiB) / KiB;
e89001f7
MA
702 } else {
703 val = 0;
704 }
80cabfad
FB
705 if (val > 65535)
706 val = 65535;
b0a21b53
FB
707 rtc_set_memory(s, 0x17, val);
708 rtc_set_memory(s, 0x18, val >> 8);
709 rtc_set_memory(s, 0x30, val);
710 rtc_set_memory(s, 0x31, val >> 8);
e89001f7 711 /* memory between 16MiB and 4GiB */
d471bf3e
PB
712 if (pcms->below_4g_mem_size > 16 * MiB) {
713 val = (pcms->below_4g_mem_size - 16 * MiB) / (64 * KiB);
e89001f7 714 } else {
9da98861 715 val = 0;
e89001f7 716 }
80cabfad
FB
717 if (val > 65535)
718 val = 65535;
b0a21b53
FB
719 rtc_set_memory(s, 0x34, val);
720 rtc_set_memory(s, 0x35, val >> 8);
e89001f7 721 /* memory above 4GiB */
88076854 722 val = pcms->above_4g_mem_size / 65536;
e89001f7
MA
723 rtc_set_memory(s, 0x5b, val);
724 rtc_set_memory(s, 0x5c, val >> 8);
725 rtc_set_memory(s, 0x5d, val >> 16);
3b46e624 726
23d30407 727 object_property_add_link(OBJECT(pcms), "rtc_state",
2d996150 728 TYPE_ISA_DEVICE,
ec68007a 729 (Object **)&pcms->rtc,
2d996150 730 object_property_allow_set_link,
265b578c 731 OBJ_PROP_LINK_STRONG, &error_abort);
23d30407 732 object_property_set_link(OBJECT(pcms), OBJECT(s),
2d996150 733 "rtc_state", &error_abort);
298e01b6 734
007b0657 735 set_boot_dev(s, MACHINE(pcms)->boot_order, &error_fatal);
80cabfad 736
b0a21b53 737 val = 0;
b0a21b53
FB
738 val |= 0x02; /* FPU is there */
739 val |= 0x04; /* PS/2 mouse installed */
740 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
741
b86f4613 742 /* hard drives and FDC */
c0897e0c 743 arg.rtc_state = s;
9139046c
MA
744 arg.idebus[0] = idebus0;
745 arg.idebus[1] = idebus1;
c0897e0c 746 qemu_register_reset(pc_cmos_init_late, &arg);
80cabfad
FB
747}
748
a0881c64
AF
749#define TYPE_PORT92 "port92"
750#define PORT92(obj) OBJECT_CHECK(Port92State, (obj), TYPE_PORT92)
751
4b78a802
BS
752/* port 92 stuff: could be split off */
753typedef struct Port92State {
a0881c64
AF
754 ISADevice parent_obj;
755
23af670e 756 MemoryRegion io;
4b78a802 757 uint8_t outport;
d812b3d6 758 qemu_irq a20_out;
4b78a802
BS
759} Port92State;
760
93ef4192
AG
761static void port92_write(void *opaque, hwaddr addr, uint64_t val,
762 unsigned size)
4b78a802
BS
763{
764 Port92State *s = opaque;
4700a316 765 int oldval = s->outport;
4b78a802 766
c5539cb4 767 DPRINTF("port92: write 0x%02" PRIx64 "\n", val);
4b78a802 768 s->outport = val;
d812b3d6 769 qemu_set_irq(s->a20_out, (val >> 1) & 1);
4700a316 770 if ((val & 1) && !(oldval & 1)) {
cf83f140 771 qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
4b78a802
BS
772 }
773}
774
93ef4192
AG
775static uint64_t port92_read(void *opaque, hwaddr addr,
776 unsigned size)
4b78a802
BS
777{
778 Port92State *s = opaque;
779 uint32_t ret;
780
781 ret = s->outport;
782 DPRINTF("port92: read 0x%02x\n", ret);
783 return ret;
784}
785
d80fe99d 786static void port92_init(ISADevice *dev, qemu_irq a20_out)
4b78a802 787{
d80fe99d 788 qdev_connect_gpio_out_named(DEVICE(dev), PORT92_A20_LINE, 0, a20_out);
4b78a802
BS
789}
790
791static const VMStateDescription vmstate_port92_isa = {
792 .name = "port92",
793 .version_id = 1,
794 .minimum_version_id = 1,
d49805ae 795 .fields = (VMStateField[]) {
4b78a802
BS
796 VMSTATE_UINT8(outport, Port92State),
797 VMSTATE_END_OF_LIST()
798 }
799};
800
801static void port92_reset(DeviceState *d)
802{
a0881c64 803 Port92State *s = PORT92(d);
4b78a802
BS
804
805 s->outport &= ~1;
806}
807
23af670e 808static const MemoryRegionOps port92_ops = {
93ef4192
AG
809 .read = port92_read,
810 .write = port92_write,
811 .impl = {
812 .min_access_size = 1,
813 .max_access_size = 1,
814 },
815 .endianness = DEVICE_LITTLE_ENDIAN,
23af670e
RH
816};
817
db895a1e 818static void port92_initfn(Object *obj)
4b78a802 819{
db895a1e 820 Port92State *s = PORT92(obj);
4b78a802 821
1437c94b 822 memory_region_init_io(&s->io, OBJECT(s), &port92_ops, s, "port92", 1);
23af670e 823
4b78a802 824 s->outport = 0;
d812b3d6
EV
825
826 qdev_init_gpio_out_named(DEVICE(obj), &s->a20_out, PORT92_A20_LINE, 1);
db895a1e
AF
827}
828
829static void port92_realizefn(DeviceState *dev, Error **errp)
830{
831 ISADevice *isadev = ISA_DEVICE(dev);
832 Port92State *s = PORT92(dev);
833
834 isa_register_ioport(isadev, &s->io, 0x92);
4b78a802
BS
835}
836
8f04ee08
AL
837static void port92_class_initfn(ObjectClass *klass, void *data)
838{
39bffca2 839 DeviceClass *dc = DEVICE_CLASS(klass);
db895a1e 840
db895a1e 841 dc->realize = port92_realizefn;
39bffca2
AL
842 dc->reset = port92_reset;
843 dc->vmsd = &vmstate_port92_isa;
f3b17640
MA
844 /*
845 * Reason: unlike ordinary ISA devices, this one needs additional
846 * wiring: its A20 output line needs to be wired up by
847 * port92_init().
848 */
e90f2a8c 849 dc->user_creatable = false;
8f04ee08
AL
850}
851
8c43a6f0 852static const TypeInfo port92_info = {
a0881c64 853 .name = TYPE_PORT92,
39bffca2
AL
854 .parent = TYPE_ISA_DEVICE,
855 .instance_size = sizeof(Port92State),
db895a1e 856 .instance_init = port92_initfn,
39bffca2 857 .class_init = port92_class_initfn,
4b78a802
BS
858};
859
83f7d43a 860static void port92_register_types(void)
4b78a802 861{
39bffca2 862 type_register_static(&port92_info);
4b78a802 863}
83f7d43a
AF
864
865type_init(port92_register_types)
4b78a802 866
956a3e6b 867static void handle_a20_line_change(void *opaque, int irq, int level)
59b8ad81 868{
cc36a7a2 869 X86CPU *cpu = opaque;
e1a23744 870
956a3e6b 871 /* XXX: send to all CPUs ? */
4b78a802 872 /* XXX: add logic to handle multiple A20 line sources */
cc36a7a2 873 x86_cpu_set_a20(cpu, level);
e1a23744
FB
874}
875
4c5b10b7
JS
876int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
877{
7d67110f 878 int index = le32_to_cpu(e820_reserve.count);
4c5b10b7
JS
879 struct e820_entry *entry;
880
7d67110f
GH
881 if (type != E820_RAM) {
882 /* old FW_CFG_E820_TABLE entry -- reservations only */
883 if (index >= E820_NR_ENTRIES) {
884 return -EBUSY;
885 }
886 entry = &e820_reserve.entry[index++];
887
888 entry->address = cpu_to_le64(address);
889 entry->length = cpu_to_le64(length);
890 entry->type = cpu_to_le32(type);
891
892 e820_reserve.count = cpu_to_le32(index);
893 }
4c5b10b7 894
7d67110f 895 /* new "etc/e820" file -- include ram too */
ab3ad07f 896 e820_table = g_renew(struct e820_entry, e820_table, e820_entries + 1);
7d67110f
GH
897 e820_table[e820_entries].address = cpu_to_le64(address);
898 e820_table[e820_entries].length = cpu_to_le64(length);
899 e820_table[e820_entries].type = cpu_to_le32(type);
900 e820_entries++;
4c5b10b7 901
7d67110f 902 return e820_entries;
4c5b10b7
JS
903}
904
7bf8ef19
GS
905int e820_get_num_entries(void)
906{
907 return e820_entries;
908}
909
910bool e820_get_entry(int idx, uint32_t type, uint64_t *address, uint64_t *length)
911{
912 if (idx < e820_entries && e820_table[idx].type == cpu_to_le32(type)) {
913 *address = le64_to_cpu(e820_table[idx].address);
914 *length = le64_to_cpu(e820_table[idx].length);
915 return true;
916 }
917 return false;
918}
919
54a40293
EH
920/* Calculates initial APIC ID for a specific CPU index
921 *
922 * Currently we need to be able to calculate the APIC ID from the CPU index
923 * alone (without requiring a CPU object), as the QEMU<->Seabios interfaces have
924 * no concept of "CPU index", and the NUMA tables on fw_cfg need the APIC ID of
925 * all CPUs up to max_cpus.
926 */
457cfccc
EH
927static uint32_t x86_cpu_apic_id_from_index(PCMachineState *pcms,
928 unsigned int cpu_index)
54a40293 929{
0e11fc69 930 MachineState *ms = MACHINE(pcms);
457cfccc 931 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
54a40293
EH
932 uint32_t correct_id;
933 static bool warned;
934
d65af288 935 correct_id = x86_apicid_from_cpu_idx(pcms->smp_dies, ms->smp.cores,
0e11fc69 936 ms->smp.threads, cpu_index);
457cfccc 937 if (pcmc->compat_apic_id_mode) {
b1c12027 938 if (cpu_index != correct_id && !warned && !qtest_enabled()) {
54a40293
EH
939 error_report("APIC IDs set in compatibility mode, "
940 "CPU topology won't match the configuration");
941 warned = true;
942 }
943 return cpu_index;
944 } else {
945 return correct_id;
946 }
947}
948
f2098f48 949static void pc_build_smbios(PCMachineState *pcms)
80cabfad 950{
c97294ec
GS
951 uint8_t *smbios_tables, *smbios_anchor;
952 size_t smbios_tables_len, smbios_anchor_len;
89cc4a27
WH
953 struct smbios_phys_mem_area *mem_array;
954 unsigned i, array_count;
38690a1c
IM
955 MachineState *ms = MACHINE(pcms);
956 X86CPU *cpu = X86_CPU(ms->possible_cpus->cpus[0].cpu);
f2098f48
IM
957
958 /* tell smbios about cpuid version and features */
959 smbios_set_cpuid(cpu->env.cpuid_version, cpu->env.features[FEAT_1_EDX]);
5fd0a9d4 960
a0628599 961 smbios_tables = smbios_get_table_legacy(ms, &smbios_tables_len);
5fd0a9d4 962 if (smbios_tables) {
f2098f48 963 fw_cfg_add_bytes(pcms->fw_cfg, FW_CFG_SMBIOS_ENTRIES,
5fd0a9d4
WH
964 smbios_tables, smbios_tables_len);
965 }
966
89cc4a27
WH
967 /* build the array of physical mem area from e820 table */
968 mem_array = g_malloc0(sizeof(*mem_array) * e820_get_num_entries());
969 for (i = 0, array_count = 0; i < e820_get_num_entries(); i++) {
970 uint64_t addr, len;
971
972 if (e820_get_entry(i, E820_RAM, &addr, &len)) {
973 mem_array[array_count].address = addr;
974 mem_array[array_count].length = len;
975 array_count++;
976 }
977 }
a0628599 978 smbios_get_tables(ms, mem_array, array_count,
89cc4a27 979 &smbios_tables, &smbios_tables_len,
5fd0a9d4 980 &smbios_anchor, &smbios_anchor_len);
89cc4a27
WH
981 g_free(mem_array);
982
5fd0a9d4 983 if (smbios_anchor) {
f2098f48 984 fw_cfg_add_file(pcms->fw_cfg, "etc/smbios/smbios-tables",
5fd0a9d4 985 smbios_tables, smbios_tables_len);
f2098f48 986 fw_cfg_add_file(pcms->fw_cfg, "etc/smbios/smbios-anchor",
5fd0a9d4
WH
987 smbios_anchor, smbios_anchor_len);
988 }
989}
990
ebde2465 991static FWCfgState *bochs_bios_init(AddressSpace *as, PCMachineState *pcms)
5fd0a9d4
WH
992{
993 FWCfgState *fw_cfg;
11c2fd3e 994 uint64_t *numa_fw_cfg;
ea265072
IM
995 int i;
996 const CPUArchIdList *cpus;
997 MachineClass *mc = MACHINE_GET_CLASS(pcms);
3cce6243 998
305ae888 999 fw_cfg = fw_cfg_init_io_dma(FW_CFG_IO_BASE, FW_CFG_IO_BASE + 4, as);
e3cadac0 1000 fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, pcms->boot_cpus);
c886fc4c 1001
1d934e89
EH
1002 /* FW_CFG_MAX_CPUS is a bit confusing/problematic on x86:
1003 *
a3abd0f2
IM
1004 * For machine types prior to 1.8, SeaBIOS needs FW_CFG_MAX_CPUS for
1005 * building MPTable, ACPI MADT, ACPI CPU hotplug and ACPI SRAT table,
1006 * that tables are based on xAPIC ID and QEMU<->SeaBIOS interface
1007 * for CPU hotplug also uses APIC ID and not "CPU index".
1008 * This means that FW_CFG_MAX_CPUS is not the "maximum number of CPUs",
1009 * but the "limit to the APIC ID values SeaBIOS may see".
1d934e89 1010 *
a3abd0f2
IM
1011 * So for compatibility reasons with old BIOSes we are stuck with
1012 * "etc/max-cpus" actually being apic_id_limit
1d934e89 1013 */
ebde2465 1014 fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)pcms->apic_id_limit);
905fdcb5 1015 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
089da572
MA
1016 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES,
1017 acpi_tables, acpi_tables_len);
9b5b76d4 1018 fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override());
b6f6e3d3 1019
089da572 1020 fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE,
7d67110f
GH
1021 &e820_reserve, sizeof(e820_reserve));
1022 fw_cfg_add_file(fw_cfg, "etc/e820", e820_table,
1023 sizeof(struct e820_entry) * e820_entries);
11c2fd3e 1024
089da572 1025 fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, &hpet_cfg, sizeof(hpet_cfg));
11c2fd3e
AL
1026 /* allocate memory for the NUMA channel: one (64bit) word for the number
1027 * of nodes, one word for each VCPU->node and one word for each node to
1028 * hold the amount of memory.
1029 */
ebde2465 1030 numa_fw_cfg = g_new0(uint64_t, 1 + pcms->apic_id_limit + nb_numa_nodes);
11c2fd3e 1031 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
ea265072
IM
1032 cpus = mc->possible_cpu_arch_ids(MACHINE(pcms));
1033 for (i = 0; i < cpus->len; i++) {
1034 unsigned int apic_id = cpus->cpus[i].arch_id;
ebde2465 1035 assert(apic_id < pcms->apic_id_limit);
d41f3e75 1036 numa_fw_cfg[apic_id + 1] = cpu_to_le64(cpus->cpus[i].props.node_id);
11c2fd3e
AL
1037 }
1038 for (i = 0; i < nb_numa_nodes; i++) {
ebde2465
IM
1039 numa_fw_cfg[pcms->apic_id_limit + 1 + i] =
1040 cpu_to_le64(numa_info[i].node_mem);
11c2fd3e 1041 }
089da572 1042 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, numa_fw_cfg,
ebde2465 1043 (1 + pcms->apic_id_limit + nb_numa_nodes) *
1d934e89 1044 sizeof(*numa_fw_cfg));
bf483392
AG
1045
1046 return fw_cfg;
80cabfad
FB
1047}
1048
642a4f96
TS
1049static long get_file_size(FILE *f)
1050{
1051 long where, size;
1052
1053 /* XXX: on Unix systems, using fstat() probably makes more sense */
1054
1055 where = ftell(f);
1056 fseek(f, 0, SEEK_END);
1057 size = ftell(f);
1058 fseek(f, where, SEEK_SET);
1059
1060 return size;
1061}
1062
3cbeb524
AB
1063struct setup_data {
1064 uint64_t next;
1065 uint32_t type;
1066 uint32_t len;
1067 uint8_t data[0];
1068} __attribute__((packed));
1069
ab969087
LM
1070
1071/*
1072 * The entry point into the kernel for PVH boot is different from
1073 * the native entry point. The PVH entry is defined by the x86/HVM
1074 * direct boot ABI and is available in an ELFNOTE in the kernel binary.
1075 *
1076 * This function is passed to load_elf() when it is called from
1077 * load_elfboot() which then additionally checks for an ELF Note of
1078 * type XEN_ELFNOTE_PHYS32_ENTRY and passes it to this function to
1079 * parse the PVH entry address from the ELF Note.
1080 *
1081 * Due to trickery in elf_opts.h, load_elf() is actually available as
1082 * load_elf32() or load_elf64() and this routine needs to be able
1083 * to deal with being called as 32 or 64 bit.
1084 *
1085 * The address of the PVH entry point is saved to the 'pvh_start_addr'
1086 * global variable. (although the entry point is 32-bit, the kernel
1087 * binary can be either 32-bit or 64-bit).
1088 */
1089static uint64_t read_pvh_start_addr(void *arg1, void *arg2, bool is64)
1090{
1091 size_t *elf_note_data_addr;
1092
1093 /* Check if ELF Note header passed in is valid */
1094 if (arg1 == NULL) {
1095 return 0;
1096 }
1097
1098 if (is64) {
1099 struct elf64_note *nhdr64 = (struct elf64_note *)arg1;
1100 uint64_t nhdr_size64 = sizeof(struct elf64_note);
1101 uint64_t phdr_align = *(uint64_t *)arg2;
1102 uint64_t nhdr_namesz = nhdr64->n_namesz;
1103
1104 elf_note_data_addr =
1105 ((void *)nhdr64) + nhdr_size64 +
1106 QEMU_ALIGN_UP(nhdr_namesz, phdr_align);
1107 } else {
1108 struct elf32_note *nhdr32 = (struct elf32_note *)arg1;
1109 uint32_t nhdr_size32 = sizeof(struct elf32_note);
1110 uint32_t phdr_align = *(uint32_t *)arg2;
1111 uint32_t nhdr_namesz = nhdr32->n_namesz;
1112
1113 elf_note_data_addr =
1114 ((void *)nhdr32) + nhdr_size32 +
1115 QEMU_ALIGN_UP(nhdr_namesz, phdr_align);
1116 }
1117
1118 pvh_start_addr = *elf_note_data_addr;
1119
1120 return pvh_start_addr;
1121}
1122
1123static bool load_elfboot(const char *kernel_filename,
1124 int kernel_file_size,
1125 uint8_t *header,
1126 size_t pvh_xen_start_addr,
1127 FWCfgState *fw_cfg)
1128{
1129 uint32_t flags = 0;
1130 uint32_t mh_load_addr = 0;
1131 uint32_t elf_kernel_size = 0;
1132 uint64_t elf_entry;
1133 uint64_t elf_low, elf_high;
1134 int kernel_size;
1135
1136 if (ldl_p(header) != 0x464c457f) {
1137 return false; /* no elfboot */
1138 }
1139
1140 bool elf_is64 = header[EI_CLASS] == ELFCLASS64;
1141 flags = elf_is64 ?
1142 ((Elf64_Ehdr *)header)->e_flags : ((Elf32_Ehdr *)header)->e_flags;
1143
1144 if (flags & 0x00010004) { /* LOAD_ELF_HEADER_HAS_ADDR */
1145 error_report("elfboot unsupported flags = %x", flags);
1146 exit(1);
1147 }
1148
1149 uint64_t elf_note_type = XEN_ELFNOTE_PHYS32_ENTRY;
1150 kernel_size = load_elf(kernel_filename, read_pvh_start_addr,
1151 NULL, &elf_note_type, &elf_entry,
1152 &elf_low, &elf_high, 0, I386_ELF_MACHINE,
1153 0, 0);
1154
1155 if (kernel_size < 0) {
1156 error_report("Error while loading elf kernel");
1157 exit(1);
1158 }
1159 mh_load_addr = elf_low;
1160 elf_kernel_size = elf_high - elf_low;
1161
1162 if (pvh_start_addr == 0) {
1163 error_report("Error loading uncompressed kernel without PVH ELF Note");
1164 exit(1);
1165 }
1166 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ENTRY, pvh_start_addr);
1167 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, mh_load_addr);
1168 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, elf_kernel_size);
1169
1170 return true;
1171}
1172
df1f79fd
EH
1173static void load_linux(PCMachineState *pcms,
1174 FWCfgState *fw_cfg)
642a4f96
TS
1175{
1176 uint16_t protocol;
f3839fda 1177 int setup_size, kernel_size, cmdline_size;
3cbeb524 1178 int dtb_size, setup_data_offset;
642a4f96 1179 uint32_t initrd_max;
c24323dd 1180 uint8_t header[8192], *setup, *kernel;
a8170e5e 1181 hwaddr real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
45a50b16 1182 FILE *f;
bf4e5d92 1183 char *vmode;
df1f79fd 1184 MachineState *machine = MACHINE(pcms);
cd4040ec 1185 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
3cbeb524 1186 struct setup_data *setup_data;
df1f79fd
EH
1187 const char *kernel_filename = machine->kernel_filename;
1188 const char *initrd_filename = machine->initrd_filename;
3cbeb524 1189 const char *dtb_filename = machine->dtb;
df1f79fd 1190 const char *kernel_cmdline = machine->kernel_cmdline;
642a4f96
TS
1191
1192 /* Align to 16 bytes as a paranoia measure */
1193 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
1194
1195 /* load the kernel header */
1196 f = fopen(kernel_filename, "rb");
1197 if (!f || !(kernel_size = get_file_size(f)) ||
0f9d76e5
LG
1198 fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
1199 MIN(ARRAY_SIZE(header), kernel_size)) {
1200 fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
1201 kernel_filename, strerror(errno));
1202 exit(1);
642a4f96
TS
1203 }
1204
1205 /* kernel protocol version */
bc4edd79 1206#if 0
642a4f96 1207 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
bc4edd79 1208#endif
0f9d76e5
LG
1209 if (ldl_p(header+0x202) == 0x53726448) {
1210 protocol = lduw_p(header+0x206);
1211 } else {
5dc8ab36
SG
1212 /*
1213 * This could be a multiboot kernel. If it is, let's stop treating it
1214 * like a Linux kernel.
1215 * Note: some multiboot images could be in the ELF format (the same of
1216 * PVH), so we try multiboot first since we check the multiboot magic
1217 * header before to load it.
1218 */
1219 if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
1220 kernel_cmdline, kernel_size, header)) {
1221 return;
1222 }
ab969087
LM
1223 /*
1224 * Check if the file is an uncompressed kernel file (ELF) and load it,
1225 * saving the PVH entry point used by the x86/HVM direct boot ABI.
1226 * If load_elfboot() is successful, populate the fw_cfg info.
1227 */
fda672b5
SG
1228 if (pcmc->pvh_enabled &&
1229 load_elfboot(kernel_filename, kernel_size,
ab969087 1230 header, pvh_start_addr, fw_cfg)) {
ab969087
LM
1231 fclose(f);
1232
1233 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE,
1234 strlen(kernel_cmdline) + 1);
1235 fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, kernel_cmdline);
1236
ab969087
LM
1237 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, sizeof(header));
1238 fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA,
1239 header, sizeof(header));
1240
c5bf7847
SG
1241 /* load initrd */
1242 if (initrd_filename) {
1243 gsize initrd_size;
1244 gchar *initrd_data;
1245 GError *gerr = NULL;
1246
1247 if (!g_file_get_contents(initrd_filename, &initrd_data,
1248 &initrd_size, &gerr)) {
1249 fprintf(stderr, "qemu: error reading initrd %s: %s\n",
1250 initrd_filename, gerr->message);
1251 exit(1);
1252 }
1253
1254 initrd_max = pcms->below_4g_mem_size - pcmc->acpi_data_size - 1;
1255 if (initrd_size >= initrd_max) {
1256 fprintf(stderr, "qemu: initrd is too large, cannot support."
1257 "(max: %"PRIu32", need %"PRId64")\n",
1258 initrd_max, (uint64_t)initrd_size);
1259 exit(1);
1260 }
1261
1262 initrd_addr = (initrd_max - initrd_size) & ~4095;
1263
1264 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
1265 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
1266 fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data,
1267 initrd_size);
1268 }
1269
1fb0d709
SG
1270 option_rom[nb_option_roms].bootindex = 0;
1271 option_rom[nb_option_roms].name = "pvh.bin";
1272 nb_option_roms++;
1273
ab969087
LM
1274 return;
1275 }
0f9d76e5 1276 protocol = 0;
f16408df 1277 }
642a4f96
TS
1278
1279 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
0f9d76e5
LG
1280 /* Low kernel */
1281 real_addr = 0x90000;
1282 cmdline_addr = 0x9a000 - cmdline_size;
1283 prot_addr = 0x10000;
642a4f96 1284 } else if (protocol < 0x202) {
0f9d76e5
LG
1285 /* High but ancient kernel */
1286 real_addr = 0x90000;
1287 cmdline_addr = 0x9a000 - cmdline_size;
1288 prot_addr = 0x100000;
642a4f96 1289 } else {
0f9d76e5
LG
1290 /* High and recent kernel */
1291 real_addr = 0x10000;
1292 cmdline_addr = 0x20000;
1293 prot_addr = 0x100000;
642a4f96
TS
1294 }
1295
bc4edd79 1296#if 0
642a4f96 1297 fprintf(stderr,
0f9d76e5
LG
1298 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
1299 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
1300 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
1301 real_addr,
1302 cmdline_addr,
1303 prot_addr);
bc4edd79 1304#endif
642a4f96
TS
1305
1306 /* highest address for loading the initrd */
aab50e53
LZ
1307 if (protocol >= 0x20c &&
1308 lduw_p(header+0x236) & XLF_CAN_BE_LOADED_ABOVE_4G) {
1309 /*
1310 * Linux has supported initrd up to 4 GB for a very long time (2007,
1311 * long before XLF_CAN_BE_LOADED_ABOVE_4G which was added in 2013),
1312 * though it only sets initrd_max to 2 GB to "work around bootloader
1313 * bugs". Luckily, QEMU firmware(which does something like bootloader)
1314 * has supported this.
1315 *
1316 * It's believed that if XLF_CAN_BE_LOADED_ABOVE_4G is set, initrd can
1317 * be loaded into any address.
1318 *
1319 * In addition, initrd_max is uint32_t simply because QEMU doesn't
1320 * support the 64-bit boot protocol (specifically the ext_ramdisk_image
1321 * field).
1322 *
1323 * Therefore here just limit initrd_max to UINT32_MAX simply as well.
1324 */
1325 initrd_max = UINT32_MAX;
1326 } else if (protocol >= 0x203) {
0f9d76e5
LG
1327 initrd_max = ldl_p(header+0x22c);
1328 } else {
1329 initrd_max = 0x37ffffff;
1330 }
642a4f96 1331
cd4040ec
EH
1332 if (initrd_max >= pcms->below_4g_mem_size - pcmc->acpi_data_size) {
1333 initrd_max = pcms->below_4g_mem_size - pcmc->acpi_data_size - 1;
927766c7 1334 }
642a4f96 1335
57a46d05
AG
1336 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
1337 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
96f80586 1338 fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, kernel_cmdline);
642a4f96
TS
1339
1340 if (protocol >= 0x202) {
0f9d76e5 1341 stl_p(header+0x228, cmdline_addr);
642a4f96 1342 } else {
0f9d76e5
LG
1343 stw_p(header+0x20, 0xA33F);
1344 stw_p(header+0x22, cmdline_addr-real_addr);
642a4f96
TS
1345 }
1346
bf4e5d92
PT
1347 /* handle vga= parameter */
1348 vmode = strstr(kernel_cmdline, "vga=");
1349 if (vmode) {
1350 unsigned int video_mode;
1351 /* skip "vga=" */
1352 vmode += 4;
1353 if (!strncmp(vmode, "normal", 6)) {
1354 video_mode = 0xffff;
1355 } else if (!strncmp(vmode, "ext", 3)) {
1356 video_mode = 0xfffe;
1357 } else if (!strncmp(vmode, "ask", 3)) {
1358 video_mode = 0xfffd;
1359 } else {
1360 video_mode = strtol(vmode, NULL, 0);
1361 }
1362 stw_p(header+0x1fa, video_mode);
1363 }
1364
642a4f96 1365 /* loader type */
5cbdb3a3 1366 /* High nybble = B reserved for QEMU; low nybble is revision number.
642a4f96
TS
1367 If this code is substantially changed, you may want to consider
1368 incrementing the revision. */
0f9d76e5
LG
1369 if (protocol >= 0x200) {
1370 header[0x210] = 0xB0;
1371 }
642a4f96
TS
1372 /* heap */
1373 if (protocol >= 0x201) {
0f9d76e5
LG
1374 header[0x211] |= 0x80; /* CAN_USE_HEAP */
1375 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
642a4f96
TS
1376 }
1377
1378 /* load initrd */
1379 if (initrd_filename) {
c24323dd
PM
1380 gsize initrd_size;
1381 gchar *initrd_data;
1382 GError *gerr = NULL;
1383
0f9d76e5
LG
1384 if (protocol < 0x200) {
1385 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
1386 exit(1);
1387 }
642a4f96 1388
c24323dd
PM
1389 if (!g_file_get_contents(initrd_filename, &initrd_data,
1390 &initrd_size, &gerr)) {
7454e51d 1391 fprintf(stderr, "qemu: error reading initrd %s: %s\n",
c24323dd 1392 initrd_filename, gerr->message);
d6fa4b77 1393 exit(1);
c24323dd
PM
1394 }
1395 if (initrd_size >= initrd_max) {
f3839fda 1396 fprintf(stderr, "qemu: initrd is too large, cannot support."
c24323dd
PM
1397 "(max: %"PRIu32", need %"PRId64")\n",
1398 initrd_max, (uint64_t)initrd_size);
f3839fda 1399 exit(1);
d6fa4b77
MK
1400 }
1401
45a50b16 1402 initrd_addr = (initrd_max-initrd_size) & ~4095;
57a46d05 1403
57a46d05
AG
1404 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
1405 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
1406 fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
642a4f96 1407
0f9d76e5
LG
1408 stl_p(header+0x218, initrd_addr);
1409 stl_p(header+0x21c, initrd_size);
642a4f96
TS
1410 }
1411
45a50b16 1412 /* load kernel and setup */
642a4f96 1413 setup_size = header[0x1f1];
0f9d76e5
LG
1414 if (setup_size == 0) {
1415 setup_size = 4;
1416 }
642a4f96 1417 setup_size = (setup_size+1)*512;
ec5fd402
PB
1418 if (setup_size > kernel_size) {
1419 fprintf(stderr, "qemu: invalid kernel header\n");
1420 exit(1);
1421 }
45a50b16 1422 kernel_size -= setup_size;
642a4f96 1423
7267c094
AL
1424 setup = g_malloc(setup_size);
1425 kernel = g_malloc(kernel_size);
45a50b16 1426 fseek(f, 0, SEEK_SET);
5a41ecc5
KS
1427 if (fread(setup, 1, setup_size, f) != setup_size) {
1428 fprintf(stderr, "fread() failed\n");
1429 exit(1);
1430 }
1431 if (fread(kernel, 1, kernel_size, f) != kernel_size) {
1432 fprintf(stderr, "fread() failed\n");
1433 exit(1);
1434 }
642a4f96 1435 fclose(f);
3cbeb524
AB
1436
1437 /* append dtb to kernel */
1438 if (dtb_filename) {
1439 if (protocol < 0x209) {
1440 fprintf(stderr, "qemu: Linux kernel too old to load a dtb\n");
1441 exit(1);
1442 }
1443
1444 dtb_size = get_image_size(dtb_filename);
1445 if (dtb_size <= 0) {
1446 fprintf(stderr, "qemu: error reading dtb %s: %s\n",
1447 dtb_filename, strerror(errno));
1448 exit(1);
1449 }
1450
1451 setup_data_offset = QEMU_ALIGN_UP(kernel_size, 16);
1452 kernel_size = setup_data_offset + sizeof(struct setup_data) + dtb_size;
1453 kernel = g_realloc(kernel, kernel_size);
1454
1455 stq_p(header+0x250, prot_addr + setup_data_offset);
1456
1457 setup_data = (struct setup_data *)(kernel + setup_data_offset);
1458 setup_data->next = 0;
1459 setup_data->type = cpu_to_le32(SETUP_DTB);
1460 setup_data->len = cpu_to_le32(dtb_size);
1461
1462 load_image_size(dtb_filename, setup_data->data, dtb_size);
1463 }
1464
45a50b16 1465 memcpy(setup, header, MIN(sizeof(header), setup_size));
57a46d05
AG
1466
1467 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
1468 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
1469 fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
1470
1471 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
1472 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
1473 fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
1474
98e753a6
IM
1475 option_rom[nb_option_roms].bootindex = 0;
1476 option_rom[nb_option_roms].name = "linuxboot.bin";
1477 if (pcmc->linuxboot_dma_enabled && fw_cfg_dma_enabled(fw_cfg)) {
b2a575a1 1478 option_rom[nb_option_roms].name = "linuxboot_dma.bin";
b2a575a1 1479 }
57a46d05 1480 nb_option_roms++;
642a4f96
TS
1481}
1482
b41a2cd1
FB
1483#define NE2000_NB_MAX 6
1484
675d6f82
BS
1485static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
1486 0x280, 0x380 };
1487static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
b41a2cd1 1488
48a18b3c 1489void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd)
a41b2ff2
PB
1490{
1491 static int nb_ne2k = 0;
1492
1493 if (nb_ne2k == NE2000_NB_MAX)
1494 return;
48a18b3c 1495 isa_ne2000_init(bus, ne2000_io[nb_ne2k],
9453c5bc 1496 ne2000_irq[nb_ne2k], nd);
a41b2ff2
PB
1497 nb_ne2k++;
1498}
1499
92a16d7a 1500DeviceState *cpu_get_current_apic(void)
0e26b7b8 1501{
4917cf44
AF
1502 if (current_cpu) {
1503 X86CPU *cpu = X86_CPU(current_cpu);
02e51483 1504 return cpu->apic_state;
0e26b7b8
BS
1505 } else {
1506 return NULL;
1507 }
1508}
1509
845773ab 1510void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
53b67b30 1511{
c3affe56 1512 X86CPU *cpu = opaque;
53b67b30
BS
1513
1514 if (level) {
c3affe56 1515 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_SMI);
53b67b30
BS
1516 }
1517}
1518
cabea7dc 1519static void pc_new_cpu(PCMachineState *pcms, int64_t apic_id, Error **errp)
31050930 1520{
074281d6 1521 Object *cpu = NULL;
31050930 1522 Error *local_err = NULL;
cabea7dc 1523 CPUX86State *env = NULL;
31050930 1524
cabea7dc
LX
1525 cpu = object_new(MACHINE(pcms)->cpu_type);
1526
1527 env = &X86_CPU(cpu)->env;
1528 env->nr_dies = pcms->smp_dies;
31050930 1529
c7b4efb4 1530 object_property_set_uint(cpu, apic_id, "apic-id", &local_err);
074281d6 1531 object_property_set_bool(cpu, true, "realized", &local_err);
31050930 1532
074281d6 1533 object_unref(cpu);
021c9d25 1534 error_propagate(errp, local_err);
31050930
IM
1535}
1536
6f479566
LX
1537/*
1538 * This function is very similar to smp_parse()
1539 * in hw/core/machine.c but includes CPU die support.
1540 */
1541void pc_smp_parse(MachineState *ms, QemuOpts *opts)
1542{
1b458422
LX
1543 PCMachineState *pcms = PC_MACHINE(ms);
1544
6f479566
LX
1545 if (opts) {
1546 unsigned cpus = qemu_opt_get_number(opts, "cpus", 0);
1547 unsigned sockets = qemu_opt_get_number(opts, "sockets", 0);
1b458422 1548 unsigned dies = qemu_opt_get_number(opts, "dies", 1);
6f479566
LX
1549 unsigned cores = qemu_opt_get_number(opts, "cores", 0);
1550 unsigned threads = qemu_opt_get_number(opts, "threads", 0);
1551
1552 /* compute missing values, prefer sockets over cores over threads */
1553 if (cpus == 0 || sockets == 0) {
1554 cores = cores > 0 ? cores : 1;
1555 threads = threads > 0 ? threads : 1;
1556 if (cpus == 0) {
1557 sockets = sockets > 0 ? sockets : 1;
1b458422 1558 cpus = cores * threads * dies * sockets;
6f479566
LX
1559 } else {
1560 ms->smp.max_cpus =
1561 qemu_opt_get_number(opts, "maxcpus", cpus);
1b458422 1562 sockets = ms->smp.max_cpus / (cores * threads * dies);
6f479566
LX
1563 }
1564 } else if (cores == 0) {
1565 threads = threads > 0 ? threads : 1;
1b458422 1566 cores = cpus / (sockets * dies * threads);
6f479566
LX
1567 cores = cores > 0 ? cores : 1;
1568 } else if (threads == 0) {
1b458422 1569 threads = cpus / (cores * dies * sockets);
6f479566 1570 threads = threads > 0 ? threads : 1;
1b458422 1571 } else if (sockets * dies * cores * threads < cpus) {
6f479566 1572 error_report("cpu topology: "
1b458422 1573 "sockets (%u) * dies (%u) * cores (%u) * threads (%u) < "
6f479566 1574 "smp_cpus (%u)",
1b458422 1575 sockets, dies, cores, threads, cpus);
6f479566
LX
1576 exit(1);
1577 }
1578
1579 ms->smp.max_cpus =
1580 qemu_opt_get_number(opts, "maxcpus", cpus);
1581
1582 if (ms->smp.max_cpus < cpus) {
1583 error_report("maxcpus must be equal to or greater than smp");
1584 exit(1);
1585 }
1586
1b458422 1587 if (sockets * dies * cores * threads > ms->smp.max_cpus) {
6f479566 1588 error_report("cpu topology: "
1b458422 1589 "sockets (%u) * dies (%u) * cores (%u) * threads (%u) > "
6f479566 1590 "maxcpus (%u)",
1b458422 1591 sockets, dies, cores, threads,
6f479566
LX
1592 ms->smp.max_cpus);
1593 exit(1);
1594 }
1595
1b458422 1596 if (sockets * dies * cores * threads != ms->smp.max_cpus) {
6f479566 1597 warn_report("Invalid CPU topology deprecated: "
1b458422 1598 "sockets (%u) * dies (%u) * cores (%u) * threads (%u) "
6f479566 1599 "!= maxcpus (%u)",
1b458422 1600 sockets, dies, cores, threads,
6f479566
LX
1601 ms->smp.max_cpus);
1602 }
1603
1604 ms->smp.cpus = cpus;
1605 ms->smp.cores = cores;
1606 ms->smp.threads = threads;
1b458422 1607 pcms->smp_dies = dies;
6f479566
LX
1608 }
1609
1610 if (ms->smp.cpus > 1) {
1611 Error *blocker = NULL;
1612 error_setg(&blocker, QERR_REPLAY_NOT_SUPPORTED, "smp");
1613 replay_add_blocker(blocker);
1614 }
1615}
1616
a0628599 1617void pc_hot_add_cpu(MachineState *ms, const int64_t id, Error **errp)
c649983b 1618{
457cfccc
EH
1619 PCMachineState *pcms = PC_MACHINE(ms);
1620 int64_t apic_id = x86_cpu_apic_id_from_index(pcms, id);
0e3bd562 1621 Error *local_err = NULL;
c649983b 1622
8de433cb
IM
1623 if (id < 0) {
1624 error_setg(errp, "Invalid CPU id: %" PRIi64, id);
1625 return;
1626 }
1627
5ff020b7
EH
1628 if (apic_id >= ACPI_CPU_HOTPLUG_ID_LIMIT) {
1629 error_setg(errp, "Unable to add CPU: %" PRIi64
1630 ", resulting APIC ID (%" PRIi64 ") is too large",
1631 id, apic_id);
1632 return;
1633 }
1634
cabea7dc 1635 pc_new_cpu(PC_MACHINE(ms), apic_id, &local_err);
0e3bd562
AF
1636 if (local_err) {
1637 error_propagate(errp, local_err);
1638 return;
1639 }
c649983b
IM
1640}
1641
4884b7bf 1642void pc_cpus_init(PCMachineState *pcms)
70166477
IY
1643{
1644 int i;
c96a1c0b 1645 const CPUArchIdList *possible_cpus;
311ca98d 1646 MachineState *ms = MACHINE(pcms);
c96a1c0b 1647 MachineClass *mc = MACHINE_GET_CLASS(pcms);
0788a56b
EH
1648 PCMachineClass *pcmc = PC_MACHINE_CLASS(mc);
1649
1650 x86_cpu_set_default_version(pcmc->default_cpu_version);
70166477 1651
ebde2465
IM
1652 /* Calculates the limit to CPU APIC ID values
1653 *
1654 * Limit for the APIC ID value, so that all
1655 * CPU APIC IDs are < pcms->apic_id_limit.
1656 *
1657 * This is used for FW_CFG_MAX_CPUS. See comments on bochs_bios_init().
1658 */
0e11fc69
LX
1659 pcms->apic_id_limit = x86_cpu_apic_id_from_index(pcms,
1660 ms->smp.max_cpus - 1) + 1;
311ca98d 1661 possible_cpus = mc->possible_cpu_arch_ids(ms);
0e11fc69 1662 for (i = 0; i < ms->smp.cpus; i++) {
cabea7dc 1663 pc_new_cpu(pcms, possible_cpus->cpus[i].arch_id, &error_fatal);
70166477
IY
1664 }
1665}
1666
217f1b4a
HZ
1667static void pc_build_feature_control_file(PCMachineState *pcms)
1668{
38690a1c
IM
1669 MachineState *ms = MACHINE(pcms);
1670 X86CPU *cpu = X86_CPU(ms->possible_cpus->cpus[0].cpu);
217f1b4a
HZ
1671 CPUX86State *env = &cpu->env;
1672 uint32_t unused, ecx, edx;
1673 uint64_t feature_control_bits = 0;
1674 uint64_t *val;
1675
1676 cpu_x86_cpuid(env, 1, 0, &unused, &unused, &ecx, &edx);
1677 if (ecx & CPUID_EXT_VMX) {
1678 feature_control_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
1679 }
1680
1681 if ((edx & (CPUID_EXT2_MCE | CPUID_EXT2_MCA)) ==
1682 (CPUID_EXT2_MCE | CPUID_EXT2_MCA) &&
1683 (env->mcg_cap & MCG_LMCE_P)) {
1684 feature_control_bits |= FEATURE_CONTROL_LMCE;
1685 }
1686
1687 if (!feature_control_bits) {
1688 return;
1689 }
1690
1691 val = g_malloc(sizeof(*val));
1692 *val = cpu_to_le64(feature_control_bits | FEATURE_CONTROL_LOCKED);
1693 fw_cfg_add_file(pcms->fw_cfg, "etc/msr_feature_control", val, sizeof(*val));
1694}
1695
e3cadac0
IM
1696static void rtc_set_cpus_count(ISADevice *rtc, uint16_t cpus_count)
1697{
1698 if (cpus_count > 0xff) {
1699 /* If the number of CPUs can't be represented in 8 bits, the
1700 * BIOS must use "FW_CFG_NB_CPUS". Set RTC field to 0 just
1701 * to make old BIOSes fail more predictably.
1702 */
1703 rtc_set_memory(rtc, 0x5f, 0);
1704 } else {
1705 rtc_set_memory(rtc, 0x5f, cpus_count - 1);
1706 }
1707}
1708
3459a625 1709static
9ebeed0c 1710void pc_machine_done(Notifier *notifier, void *data)
3459a625 1711{
9ebeed0c
EH
1712 PCMachineState *pcms = container_of(notifier,
1713 PCMachineState, machine_done);
1714 PCIBus *bus = pcms->bus;
2118196b 1715
ba157b69 1716 /* set the number of CPUs */
e3cadac0 1717 rtc_set_cpus_count(pcms->rtc, pcms->boot_cpus);
ba157b69 1718
2118196b
MA
1719 if (bus) {
1720 int extra_hosts = 0;
1721
1722 QLIST_FOREACH(bus, &bus->child, sibling) {
1723 /* look for expander root buses */
1724 if (pci_bus_is_root(bus)) {
1725 extra_hosts++;
1726 }
1727 }
f264d360 1728 if (extra_hosts && pcms->fw_cfg) {
2118196b
MA
1729 uint64_t *val = g_malloc(sizeof(*val));
1730 *val = cpu_to_le64(extra_hosts);
f264d360 1731 fw_cfg_add_file(pcms->fw_cfg,
2118196b
MA
1732 "etc/extra-pci-roots", val, sizeof(*val));
1733 }
1734 }
1735
bb292f5a 1736 acpi_setup();
6d42eefa 1737 if (pcms->fw_cfg) {
f2098f48 1738 pc_build_smbios(pcms);
217f1b4a 1739 pc_build_feature_control_file(pcms);
e3cadac0
IM
1740 /* update FW_CFG_NB_CPUS to account for -device added CPUs */
1741 fw_cfg_modify_i16(pcms->fw_cfg, FW_CFG_NB_CPUS, pcms->boot_cpus);
6d42eefa 1742 }
60c5e104 1743
1a26f466 1744 if (pcms->apic_id_limit > 255 && !xen_enabled()) {
60c5e104
IM
1745 IntelIOMMUState *iommu = INTEL_IOMMU_DEVICE(x86_iommu_get_default());
1746
a924b3d8 1747 if (!iommu || !x86_iommu_ir_supported(X86_IOMMU_DEVICE(iommu)) ||
60c5e104
IM
1748 iommu->intr_eim != ON_OFF_AUTO_ON) {
1749 error_report("current -smp configuration requires "
1750 "Extended Interrupt Mode enabled. "
1751 "You can add an IOMMU using: "
1752 "-device intel-iommu,intremap=on,eim=on");
1753 exit(EXIT_FAILURE);
1754 }
1755 }
3459a625
MT
1756}
1757
e4e8ba04 1758void pc_guest_info_init(PCMachineState *pcms)
3459a625 1759{
1f3aba37 1760 int i;
b20c9bd5 1761
dd4c2f01
EH
1762 pcms->apic_xrupt_override = kvm_allows_irq0_override();
1763 pcms->numa_nodes = nb_numa_nodes;
1764 pcms->node_mem = g_malloc0(pcms->numa_nodes *
1765 sizeof *pcms->node_mem);
8c85901e 1766 for (i = 0; i < nb_numa_nodes; i++) {
dd4c2f01 1767 pcms->node_mem[i] = numa_info[i].node_mem;
8c85901e
WG
1768 }
1769
9ebeed0c
EH
1770 pcms->machine_done.notify = pc_machine_done;
1771 qemu_add_machine_init_done_notifier(&pcms->machine_done);
3459a625
MT
1772}
1773
83d08f26
MT
1774/* setup pci memory address space mapping into system address space */
1775void pc_pci_as_mapping_init(Object *owner, MemoryRegion *system_memory,
1776 MemoryRegion *pci_address_space)
39848901 1777{
83d08f26
MT
1778 /* Set to lower priority than RAM */
1779 memory_region_add_subregion_overlap(system_memory, 0x0,
1780 pci_address_space, -1);
39848901
IM
1781}
1782
7bc35e0f 1783void xen_load_linux(PCMachineState *pcms)
b33a5bbf
CL
1784{
1785 int i;
1786 FWCfgState *fw_cfg;
1787
df1f79fd 1788 assert(MACHINE(pcms)->kernel_filename != NULL);
b33a5bbf 1789
305ae888 1790 fw_cfg = fw_cfg_init_io(FW_CFG_IO_BASE);
e3cadac0 1791 fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, pcms->boot_cpus);
b33a5bbf
CL
1792 rom_set_fw(fw_cfg);
1793
df1f79fd 1794 load_linux(pcms, fw_cfg);
b33a5bbf
CL
1795 for (i = 0; i < nb_option_roms; i++) {
1796 assert(!strcmp(option_rom[i].name, "linuxboot.bin") ||
b2a575a1 1797 !strcmp(option_rom[i].name, "linuxboot_dma.bin") ||
1fb0d709 1798 !strcmp(option_rom[i].name, "pvh.bin") ||
b33a5bbf
CL
1799 !strcmp(option_rom[i].name, "multiboot.bin"));
1800 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
1801 }
f264d360 1802 pcms->fw_cfg = fw_cfg;
b33a5bbf
CL
1803}
1804
5934e216
EH
1805void pc_memory_init(PCMachineState *pcms,
1806 MemoryRegion *system_memory,
1807 MemoryRegion *rom_memory,
1808 MemoryRegion **ram_memory)
80cabfad 1809{
cbc5b5f3
JJ
1810 int linux_boot, i;
1811 MemoryRegion *ram, *option_rom_mr;
00cb2a99 1812 MemoryRegion *ram_below_4g, *ram_above_4g;
a88b362c 1813 FWCfgState *fw_cfg;
62b160c0 1814 MachineState *machine = MACHINE(pcms);
16a9e8a5 1815 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
d592d303 1816
c8d163bc
EH
1817 assert(machine->ram_size == pcms->below_4g_mem_size +
1818 pcms->above_4g_mem_size);
9521d42b
PB
1819
1820 linux_boot = (machine->kernel_filename != NULL);
80cabfad 1821
00cb2a99 1822 /* Allocate RAM. We allocate it as a single memory region and use
66a0a2cb 1823 * aliases to address portions of it, mostly for backwards compatibility
00cb2a99
AK
1824 * with older qemus that used qemu_ram_alloc().
1825 */
7267c094 1826 ram = g_malloc(sizeof(*ram));
9521d42b
PB
1827 memory_region_allocate_system_memory(ram, NULL, "pc.ram",
1828 machine->ram_size);
ae0a5466 1829 *ram_memory = ram;
7267c094 1830 ram_below_4g = g_malloc(sizeof(*ram_below_4g));
2c9b15ca 1831 memory_region_init_alias(ram_below_4g, NULL, "ram-below-4g", ram,
c8d163bc 1832 0, pcms->below_4g_mem_size);
00cb2a99 1833 memory_region_add_subregion(system_memory, 0, ram_below_4g);
c8d163bc
EH
1834 e820_add_entry(0, pcms->below_4g_mem_size, E820_RAM);
1835 if (pcms->above_4g_mem_size > 0) {
7267c094 1836 ram_above_4g = g_malloc(sizeof(*ram_above_4g));
2c9b15ca 1837 memory_region_init_alias(ram_above_4g, NULL, "ram-above-4g", ram,
c8d163bc
EH
1838 pcms->below_4g_mem_size,
1839 pcms->above_4g_mem_size);
00cb2a99
AK
1840 memory_region_add_subregion(system_memory, 0x100000000ULL,
1841 ram_above_4g);
c8d163bc 1842 e820_add_entry(0x100000000ULL, pcms->above_4g_mem_size, E820_RAM);
bbe80adf 1843 }
82b36dc3 1844
bb292f5a 1845 if (!pcmc->has_reserved_memory &&
ca8336f3 1846 (machine->ram_slots ||
9521d42b 1847 (machine->maxram_size > machine->ram_size))) {
ca8336f3
IM
1848 MachineClass *mc = MACHINE_GET_CLASS(machine);
1849
1850 error_report("\"-memory 'slots|maxmem'\" is not supported by: %s",
1851 mc->name);
1852 exit(EXIT_FAILURE);
1853 }
1854
b0c14ec4
DH
1855 /* always allocate the device memory information */
1856 machine->device_memory = g_malloc0(sizeof(*machine->device_memory));
1857
f2ffbe2b 1858 /* initialize device memory address space */
bb292f5a 1859 if (pcmc->has_reserved_memory &&
9521d42b 1860 (machine->ram_size < machine->maxram_size)) {
f2ffbe2b 1861 ram_addr_t device_mem_size = machine->maxram_size - machine->ram_size;
619d11e4 1862
a0cc8856
IM
1863 if (machine->ram_slots > ACPI_MAX_RAM_SLOTS) {
1864 error_report("unsupported amount of memory slots: %"PRIu64,
1865 machine->ram_slots);
1866 exit(EXIT_FAILURE);
1867 }
1868
f2c38522
PK
1869 if (QEMU_ALIGN_UP(machine->maxram_size,
1870 TARGET_PAGE_SIZE) != machine->maxram_size) {
1871 error_report("maximum memory size must by aligned to multiple of "
1872 "%d bytes", TARGET_PAGE_SIZE);
1873 exit(EXIT_FAILURE);
1874 }
1875
b0c14ec4 1876 machine->device_memory->base =
d471bf3e 1877 ROUND_UP(0x100000000ULL + pcms->above_4g_mem_size, 1 * GiB);
619d11e4 1878
16a9e8a5 1879 if (pcmc->enforce_aligned_dimm) {
f2ffbe2b 1880 /* size device region assuming 1G page max alignment per slot */
d471bf3e 1881 device_mem_size += (1 * GiB) * machine->ram_slots;
085f8e88
IM
1882 }
1883
f2ffbe2b
DH
1884 if ((machine->device_memory->base + device_mem_size) <
1885 device_mem_size) {
619d11e4
IM
1886 error_report("unsupported amount of maximum memory: " RAM_ADDR_FMT,
1887 machine->maxram_size);
1888 exit(EXIT_FAILURE);
1889 }
1890
b0c14ec4 1891 memory_region_init(&machine->device_memory->mr, OBJECT(pcms),
f2ffbe2b 1892 "device-memory", device_mem_size);
b0c14ec4
DH
1893 memory_region_add_subregion(system_memory, machine->device_memory->base,
1894 &machine->device_memory->mr);
619d11e4 1895 }
cbc5b5f3
JJ
1896
1897 /* Initialize PC system firmware */
5e640a9e 1898 pc_system_firmware_init(pcms, rom_memory);
00cb2a99 1899
7267c094 1900 option_rom_mr = g_malloc(sizeof(*option_rom_mr));
98a99ce0 1901 memory_region_init_ram(option_rom_mr, NULL, "pc.rom", PC_ROM_SIZE,
f8ed85ac 1902 &error_fatal);
208fa0e4
IM
1903 if (pcmc->pci_enabled) {
1904 memory_region_set_readonly(option_rom_mr, true);
1905 }
4463aee6 1906 memory_region_add_subregion_overlap(rom_memory,
00cb2a99
AK
1907 PC_ROM_MIN_VGA,
1908 option_rom_mr,
1909 1);
f753ff16 1910
ebde2465 1911 fw_cfg = bochs_bios_init(&address_space_memory, pcms);
c886fc4c 1912
8832cb80 1913 rom_set_fw(fw_cfg);
1d108d97 1914
b0c14ec4 1915 if (pcmc->has_reserved_memory && machine->device_memory->base) {
de268e13 1916 uint64_t *val = g_malloc(sizeof(*val));
2f8b5008 1917 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
b0c14ec4 1918 uint64_t res_mem_end = machine->device_memory->base;
2f8b5008
IM
1919
1920 if (!pcmc->broken_reserved_end) {
b0c14ec4 1921 res_mem_end += memory_region_size(&machine->device_memory->mr);
2f8b5008 1922 }
d471bf3e 1923 *val = cpu_to_le64(ROUND_UP(res_mem_end, 1 * GiB));
de268e13
IM
1924 fw_cfg_add_file(fw_cfg, "etc/reserved-memory-end", val, sizeof(*val));
1925 }
1926
f753ff16 1927 if (linux_boot) {
df1f79fd 1928 load_linux(pcms, fw_cfg);
f753ff16
PB
1929 }
1930
1931 for (i = 0; i < nb_option_roms; i++) {
2e55e842 1932 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
406c8df3 1933 }
f264d360 1934 pcms->fw_cfg = fw_cfg;
cb135f59
PX
1935
1936 /* Init default IOAPIC address space */
1937 pcms->ioapic_as = &address_space_memory;
3d53f5c3
IY
1938}
1939
9fa99d25
MA
1940/*
1941 * The 64bit pci hole starts after "above 4G RAM" and
1942 * potentially the space reserved for memory hotplug.
1943 */
1944uint64_t pc_pci_hole64_start(void)
1945{
1946 PCMachineState *pcms = PC_MACHINE(qdev_get_machine());
1947 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
b0c14ec4 1948 MachineState *ms = MACHINE(pcms);
9fa99d25
MA
1949 uint64_t hole64_start = 0;
1950
b0c14ec4
DH
1951 if (pcmc->has_reserved_memory && ms->device_memory->base) {
1952 hole64_start = ms->device_memory->base;
9fa99d25 1953 if (!pcmc->broken_reserved_end) {
b0c14ec4 1954 hole64_start += memory_region_size(&ms->device_memory->mr);
9fa99d25
MA
1955 }
1956 } else {
1957 hole64_start = 0x100000000ULL + pcms->above_4g_mem_size;
1958 }
1959
d471bf3e 1960 return ROUND_UP(hole64_start, 1 * GiB);
9fa99d25
MA
1961}
1962
0b0cc076 1963qemu_irq pc_allocate_cpu_irq(void)
845773ab 1964{
0b0cc076 1965 return qemu_allocate_irq(pic_irq_request, NULL, 0);
845773ab
IY
1966}
1967
48a18b3c 1968DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus)
765d7908 1969{
ad6d45fa
AL
1970 DeviceState *dev = NULL;
1971
bab47d9a 1972 rom_set_order_override(FW_CFG_ORDER_OVERRIDE_VGA);
16094b75
AJ
1973 if (pci_bus) {
1974 PCIDevice *pcidev = pci_vga_init(pci_bus);
1975 dev = pcidev ? &pcidev->qdev : NULL;
1976 } else if (isa_bus) {
1977 ISADevice *isadev = isa_vga_init(isa_bus);
4a17cc4f 1978 dev = isadev ? DEVICE(isadev) : NULL;
765d7908 1979 }
bab47d9a 1980 rom_reset_order_override();
ad6d45fa 1981 return dev;
765d7908
IY
1982}
1983
258711c6
JG
1984static const MemoryRegionOps ioport80_io_ops = {
1985 .write = ioport80_write,
c02e1eac 1986 .read = ioport80_read,
258711c6
JG
1987 .endianness = DEVICE_NATIVE_ENDIAN,
1988 .impl = {
1989 .min_access_size = 1,
1990 .max_access_size = 1,
1991 },
1992};
1993
1994static const MemoryRegionOps ioportF0_io_ops = {
1995 .write = ioportF0_write,
c02e1eac 1996 .read = ioportF0_read,
258711c6
JG
1997 .endianness = DEVICE_NATIVE_ENDIAN,
1998 .impl = {
1999 .min_access_size = 1,
2000 .max_access_size = 1,
2001 },
2002};
2003
ac64273c
PMD
2004static void pc_superio_init(ISABus *isa_bus, bool create_fdctrl, bool no_vmport)
2005{
2006 int i;
2007 DriveInfo *fd[MAX_FD];
2008 qemu_irq *a20_line;
2009 ISADevice *i8042, *port92, *vmmouse;
2010
def337ff 2011 serial_hds_isa_init(isa_bus, 0, MAX_ISA_SERIAL_PORTS);
ac64273c
PMD
2012 parallel_hds_isa_init(isa_bus, MAX_PARALLEL_PORTS);
2013
2014 for (i = 0; i < MAX_FD; i++) {
2015 fd[i] = drive_get(IF_FLOPPY, 0, i);
2016 create_fdctrl |= !!fd[i];
2017 }
2018 if (create_fdctrl) {
2019 fdctrl_init_isa(isa_bus, fd);
2020 }
2021
2022 i8042 = isa_create_simple(isa_bus, "i8042");
2023 if (!no_vmport) {
2024 vmport_init(isa_bus);
2025 vmmouse = isa_try_create(isa_bus, "vmmouse");
2026 } else {
2027 vmmouse = NULL;
2028 }
2029 if (vmmouse) {
2030 DeviceState *dev = DEVICE(vmmouse);
2031 qdev_prop_set_ptr(dev, "ps2_mouse", i8042);
2032 qdev_init_nofail(dev);
2033 }
2034 port92 = isa_create_simple(isa_bus, "port92");
2035
2036 a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2);
2037 i8042_setup_a20_line(i8042, a20_line[0]);
2038 port92_init(port92, a20_line[1]);
2039 g_free(a20_line);
2040}
2041
48a18b3c 2042void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi,
1611977c 2043 ISADevice **rtc_state,
fd53c87c 2044 bool create_fdctrl,
7a10ef51 2045 bool no_vmport,
feddd2fd 2046 bool has_pit,
3a87d009 2047 uint32_t hpet_irqs)
ffe513da
IY
2048{
2049 int i;
ce967e2f
JK
2050 DeviceState *hpet = NULL;
2051 int pit_isa_irq = 0;
2052 qemu_irq pit_alt_irq = NULL;
7d932dfd 2053 qemu_irq rtc_irq = NULL;
ac64273c 2054 ISADevice *pit = NULL;
258711c6
JG
2055 MemoryRegion *ioport80_io = g_new(MemoryRegion, 1);
2056 MemoryRegion *ioportF0_io = g_new(MemoryRegion, 1);
ffe513da 2057
2c9b15ca 2058 memory_region_init_io(ioport80_io, NULL, &ioport80_io_ops, NULL, "ioport80", 1);
258711c6 2059 memory_region_add_subregion(isa_bus->address_space_io, 0x80, ioport80_io);
ffe513da 2060
2c9b15ca 2061 memory_region_init_io(ioportF0_io, NULL, &ioportF0_io_ops, NULL, "ioportF0", 1);
258711c6 2062 memory_region_add_subregion(isa_bus->address_space_io, 0xf0, ioportF0_io);
ffe513da 2063
5d17c0d2
JK
2064 /*
2065 * Check if an HPET shall be created.
2066 *
2067 * Without KVM_CAP_PIT_STATE2, we cannot switch off the in-kernel PIT
2068 * when the HPET wants to take over. Thus we have to disable the latter.
2069 */
2070 if (!no_hpet && (!kvm_irqchip_in_kernel() || kvm_has_pit_state2())) {
7a10ef51 2071 /* In order to set property, here not using sysbus_try_create_simple */
51116102 2072 hpet = qdev_try_create(NULL, TYPE_HPET);
dd703b99 2073 if (hpet) {
7a10ef51
LPF
2074 /* For pc-piix-*, hpet's intcap is always IRQ2. For pc-q35-1.7
2075 * and earlier, use IRQ2 for compat. Otherwise, use IRQ16~23,
2076 * IRQ8 and IRQ2.
2077 */
5d7fb0f2 2078 uint8_t compat = object_property_get_uint(OBJECT(hpet),
7a10ef51
LPF
2079 HPET_INTCAP, NULL);
2080 if (!compat) {
2081 qdev_prop_set_uint32(hpet, HPET_INTCAP, hpet_irqs);
2082 }
2083 qdev_init_nofail(hpet);
2084 sysbus_mmio_map(SYS_BUS_DEVICE(hpet), 0, HPET_BASE);
2085
b881fbe9 2086 for (i = 0; i < GSI_NUM_PINS; i++) {
1356b98d 2087 sysbus_connect_irq(SYS_BUS_DEVICE(hpet), i, gsi[i]);
dd703b99 2088 }
ce967e2f
JK
2089 pit_isa_irq = -1;
2090 pit_alt_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_PIT_INT);
2091 rtc_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_RTC_INT);
822557eb 2092 }
ffe513da 2093 }
6c646a11 2094 *rtc_state = mc146818_rtc_init(isa_bus, 2000, rtc_irq);
7d932dfd
JK
2095
2096 qemu_register_boot_set(pc_boot_set, *rtc_state);
2097
feddd2fd 2098 if (!xen_enabled() && has_pit) {
15eafc2e 2099 if (kvm_pit_in_kernel()) {
c2d8d311
SS
2100 pit = kvm_pit_init(isa_bus, 0x40);
2101 } else {
acf695ec 2102 pit = i8254_pit_init(isa_bus, 0x40, pit_isa_irq, pit_alt_irq);
c2d8d311
SS
2103 }
2104 if (hpet) {
2105 /* connect PIT to output control line of the HPET */
4a17cc4f 2106 qdev_connect_gpio_out(hpet, 0, qdev_get_gpio_in(DEVICE(pit), 0));
c2d8d311
SS
2107 }
2108 pcspk_init(isa_bus, pit);
ce967e2f 2109 }
ffe513da 2110
55f613ac 2111 i8257_dma_init(isa_bus, 0);
ffe513da 2112
ac64273c
PMD
2113 /* Super I/O */
2114 pc_superio_init(isa_bus, create_fdctrl, no_vmport);
ffe513da
IY
2115}
2116
4b9c264b 2117void pc_nic_init(PCMachineClass *pcmc, ISABus *isa_bus, PCIBus *pci_bus)
9011a1a7
IY
2118{
2119 int i;
2120
bab47d9a 2121 rom_set_order_override(FW_CFG_ORDER_OVERRIDE_NIC);
9011a1a7
IY
2122 for (i = 0; i < nb_nics; i++) {
2123 NICInfo *nd = &nd_table[i];
4b9c264b 2124 const char *model = nd->model ? nd->model : pcmc->default_nic_model;
9011a1a7 2125
4b9c264b 2126 if (g_str_equal(model, "ne2k_isa")) {
9011a1a7
IY
2127 pc_init_ne2k_isa(isa_bus, nd);
2128 } else {
4b9c264b 2129 pci_nic_init_nofail(nd, pci_bus, model, NULL);
9011a1a7
IY
2130 }
2131 }
bab47d9a 2132 rom_reset_order_override();
9011a1a7
IY
2133}
2134
a39e3564
JB
2135void ioapic_init_gsi(GSIState *gsi_state, const char *parent_name)
2136{
2137 DeviceState *dev;
2138 SysBusDevice *d;
2139 unsigned int i;
2140
15eafc2e 2141 if (kvm_ioapic_in_kernel()) {
34bec7a8 2142 dev = qdev_create(NULL, TYPE_KVM_IOAPIC);
a39e3564 2143 } else {
34bec7a8 2144 dev = qdev_create(NULL, TYPE_IOAPIC);
a39e3564
JB
2145 }
2146 if (parent_name) {
2147 object_property_add_child(object_resolve_path(parent_name, NULL),
2148 "ioapic", OBJECT(dev), NULL);
2149 }
2150 qdev_init_nofail(dev);
1356b98d 2151 d = SYS_BUS_DEVICE(dev);
3a4a4697 2152 sysbus_mmio_map(d, 0, IO_APIC_DEFAULT_ADDRESS);
a39e3564
JB
2153
2154 for (i = 0; i < IOAPIC_NUM_PINS; i++) {
2155 gsi_state->ioapic_irq[i] = qdev_get_gpio_in(dev, i);
2156 }
2157}
d5747cac 2158
d468115b
DH
2159static void pc_memory_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
2160 Error **errp)
2161{
2162 const PCMachineState *pcms = PC_MACHINE(hotplug_dev);
b0e62443 2163 const PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
f6a0d06b 2164 const MachineState *ms = MACHINE(hotplug_dev);
d468115b 2165 const bool is_nvdimm = object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM);
b0e62443 2166 const uint64_t legacy_align = TARGET_PAGE_SIZE;
ae909496 2167 Error *local_err = NULL;
d468115b
DH
2168
2169 /*
2170 * When -no-acpi is used with Q35 machine type, no ACPI is built,
2171 * but pcms->acpi_dev is still created. Check !acpi_enabled in
2172 * addition to cover this case.
2173 */
2174 if (!pcms->acpi_dev || !acpi_enabled) {
2175 error_setg(errp,
2176 "memory hotplug is not enabled: missing acpi device or acpi disabled");
2177 return;
2178 }
2179
f6a0d06b 2180 if (is_nvdimm && !ms->nvdimms_state->is_enabled) {
d468115b
DH
2181 error_setg(errp, "nvdimm is not enabled: missing 'nvdimm' in '-M'");
2182 return;
2183 }
8f1ffe5b 2184
ae909496
TH
2185 hotplug_handler_pre_plug(pcms->acpi_dev, dev, &local_err);
2186 if (local_err) {
2187 error_propagate(errp, local_err);
2188 return;
2189 }
2190
fd3416f5 2191 pc_dimm_pre_plug(PC_DIMM(dev), MACHINE(hotplug_dev),
b0e62443 2192 pcmc->enforce_aligned_dimm ? NULL : &legacy_align, errp);
d468115b
DH
2193}
2194
bb6e2f7a
DH
2195static void pc_memory_plug(HotplugHandler *hotplug_dev,
2196 DeviceState *dev, Error **errp)
95bee274
IM
2197{
2198 Error *local_err = NULL;
2199 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
f6a0d06b 2200 MachineState *ms = MACHINE(hotplug_dev);
7f3cf2d6 2201 bool is_nvdimm = object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM);
95bee274 2202
fd3416f5 2203 pc_dimm_plug(PC_DIMM(dev), MACHINE(pcms), &local_err);
43bbb49e 2204 if (local_err) {
b8865591
IM
2205 goto out;
2206 }
2207
7f3cf2d6 2208 if (is_nvdimm) {
f6a0d06b 2209 nvdimm_plug(ms->nvdimms_state);
c7f8d0f3
XG
2210 }
2211
473ac567 2212 hotplug_handler_plug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &error_abort);
95bee274
IM
2213out:
2214 error_propagate(errp, local_err);
2215}
2216
bb6e2f7a
DH
2217static void pc_memory_unplug_request(HotplugHandler *hotplug_dev,
2218 DeviceState *dev, Error **errp)
64fec58e 2219{
64fec58e
TC
2220 Error *local_err = NULL;
2221 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
2222
8cd91ace
HZ
2223 /*
2224 * When -no-acpi is used with Q35 machine type, no ACPI is built,
2225 * but pcms->acpi_dev is still created. Check !acpi_enabled in
2226 * addition to cover this case.
2227 */
2228 if (!pcms->acpi_dev || !acpi_enabled) {
64fec58e 2229 error_setg(&local_err,
8cd91ace 2230 "memory hotplug is not enabled: missing acpi device or acpi disabled");
64fec58e
TC
2231 goto out;
2232 }
2233
b097cc52
XG
2234 if (object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM)) {
2235 error_setg(&local_err,
2236 "nvdimm device hot unplug is not supported yet.");
2237 goto out;
2238 }
2239
473ac567
DH
2240 hotplug_handler_unplug_request(HOTPLUG_HANDLER(pcms->acpi_dev), dev,
2241 &local_err);
64fec58e
TC
2242out:
2243 error_propagate(errp, local_err);
2244}
2245
bb6e2f7a
DH
2246static void pc_memory_unplug(HotplugHandler *hotplug_dev,
2247 DeviceState *dev, Error **errp)
f7d3e29d
TC
2248{
2249 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
f7d3e29d
TC
2250 Error *local_err = NULL;
2251
473ac567 2252 hotplug_handler_unplug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
f7d3e29d
TC
2253 if (local_err) {
2254 goto out;
2255 }
2256
fd3416f5 2257 pc_dimm_unplug(PC_DIMM(dev), MACHINE(pcms));
07578b0a 2258 object_property_set_bool(OBJECT(dev), false, "realized", NULL);
f7d3e29d
TC
2259 out:
2260 error_propagate(errp, local_err);
2261}
2262
3811ef14
IM
2263static int pc_apic_cmp(const void *a, const void *b)
2264{
2265 CPUArchId *apic_a = (CPUArchId *)a;
2266 CPUArchId *apic_b = (CPUArchId *)b;
2267
2268 return apic_a->arch_id - apic_b->arch_id;
2269}
2270
7baef5cf 2271/* returns pointer to CPUArchId descriptor that matches CPU's apic_id
38690a1c 2272 * in ms->possible_cpus->cpus, if ms->possible_cpus->cpus has no
b12227af 2273 * entry corresponding to CPU's apic_id returns NULL.
7baef5cf 2274 */
1ea69c0e 2275static CPUArchId *pc_find_cpu_slot(MachineState *ms, uint32_t id, int *idx)
7baef5cf 2276{
7baef5cf
IM
2277 CPUArchId apic_id, *found_cpu;
2278
1ea69c0e 2279 apic_id.arch_id = id;
38690a1c
IM
2280 found_cpu = bsearch(&apic_id, ms->possible_cpus->cpus,
2281 ms->possible_cpus->len, sizeof(*ms->possible_cpus->cpus),
7baef5cf
IM
2282 pc_apic_cmp);
2283 if (found_cpu && idx) {
38690a1c 2284 *idx = found_cpu - ms->possible_cpus->cpus;
7baef5cf
IM
2285 }
2286 return found_cpu;
2287}
2288
5279569e
GZ
2289static void pc_cpu_plug(HotplugHandler *hotplug_dev,
2290 DeviceState *dev, Error **errp)
2291{
7baef5cf 2292 CPUArchId *found_cpu;
5279569e 2293 Error *local_err = NULL;
1ea69c0e 2294 X86CPU *cpu = X86_CPU(dev);
5279569e
GZ
2295 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
2296
a44a49db 2297 if (pcms->acpi_dev) {
473ac567 2298 hotplug_handler_plug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
a44a49db
IM
2299 if (local_err) {
2300 goto out;
2301 }
5279569e
GZ
2302 }
2303
e3cadac0
IM
2304 /* increment the number of CPUs */
2305 pcms->boot_cpus++;
26ef65be 2306 if (pcms->rtc) {
e3cadac0 2307 rtc_set_cpus_count(pcms->rtc, pcms->boot_cpus);
26ef65be
IM
2308 }
2309 if (pcms->fw_cfg) {
e3cadac0 2310 fw_cfg_modify_i16(pcms->fw_cfg, FW_CFG_NB_CPUS, pcms->boot_cpus);
2d996150
GZ
2311 }
2312
1ea69c0e 2313 found_cpu = pc_find_cpu_slot(MACHINE(pcms), cpu->apic_id, NULL);
8aba3842 2314 found_cpu->cpu = OBJECT(dev);
5279569e
GZ
2315out:
2316 error_propagate(errp, local_err);
2317}
8872c25a
IM
2318static void pc_cpu_unplug_request_cb(HotplugHandler *hotplug_dev,
2319 DeviceState *dev, Error **errp)
2320{
73360e27 2321 int idx = -1;
8872c25a 2322 Error *local_err = NULL;
1ea69c0e 2323 X86CPU *cpu = X86_CPU(dev);
8872c25a
IM
2324 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
2325
75ba2ddb
IM
2326 if (!pcms->acpi_dev) {
2327 error_setg(&local_err, "CPU hot unplug not supported without ACPI");
2328 goto out;
2329 }
2330
1ea69c0e 2331 pc_find_cpu_slot(MACHINE(pcms), cpu->apic_id, &idx);
73360e27
IM
2332 assert(idx != -1);
2333 if (idx == 0) {
2334 error_setg(&local_err, "Boot CPU is unpluggable");
2335 goto out;
2336 }
2337
473ac567
DH
2338 hotplug_handler_unplug_request(HOTPLUG_HANDLER(pcms->acpi_dev), dev,
2339 &local_err);
8872c25a
IM
2340 if (local_err) {
2341 goto out;
2342 }
2343
2344 out:
2345 error_propagate(errp, local_err);
2346
2347}
2348
2349static void pc_cpu_unplug_cb(HotplugHandler *hotplug_dev,
2350 DeviceState *dev, Error **errp)
2351{
8fe6374e 2352 CPUArchId *found_cpu;
8872c25a 2353 Error *local_err = NULL;
1ea69c0e 2354 X86CPU *cpu = X86_CPU(dev);
8872c25a
IM
2355 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
2356
473ac567 2357 hotplug_handler_unplug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
8872c25a
IM
2358 if (local_err) {
2359 goto out;
2360 }
2361
1ea69c0e 2362 found_cpu = pc_find_cpu_slot(MACHINE(pcms), cpu->apic_id, NULL);
8fe6374e 2363 found_cpu->cpu = NULL;
07578b0a 2364 object_property_set_bool(OBJECT(dev), false, "realized", NULL);
8872c25a 2365
e3cadac0
IM
2366 /* decrement the number of CPUs */
2367 pcms->boot_cpus--;
2368 /* Update the number of CPUs in CMOS */
2369 rtc_set_cpus_count(pcms->rtc, pcms->boot_cpus);
2370 fw_cfg_modify_i16(pcms->fw_cfg, FW_CFG_NB_CPUS, pcms->boot_cpus);
8872c25a
IM
2371 out:
2372 error_propagate(errp, local_err);
2373}
5279569e 2374
4ec60c76
IM
2375static void pc_cpu_pre_plug(HotplugHandler *hotplug_dev,
2376 DeviceState *dev, Error **errp)
2377{
2378 int idx;
a15d2728 2379 CPUState *cs;
e8f7b83e 2380 CPUArchId *cpu_slot;
d89c2b8b 2381 X86CPUTopoInfo topo;
4ec60c76 2382 X86CPU *cpu = X86_CPU(dev);
cabea7dc 2383 CPUX86State *env = &cpu->env;
6970c5ff 2384 MachineState *ms = MACHINE(hotplug_dev);
4ec60c76 2385 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
0e11fc69
LX
2386 unsigned int smp_cores = ms->smp.cores;
2387 unsigned int smp_threads = ms->smp.threads;
4ec60c76 2388
6970c5ff
IM
2389 if(!object_dynamic_cast(OBJECT(cpu), ms->cpu_type)) {
2390 error_setg(errp, "Invalid CPU type, expected cpu type: '%s'",
2391 ms->cpu_type);
2392 return;
2393 }
2394
cabea7dc
LX
2395 env->nr_dies = pcms->smp_dies;
2396
c26ae610
LX
2397 /*
2398 * If APIC ID is not set,
2399 * set it based on socket/die/core/thread properties.
2400 */
e8f7b83e 2401 if (cpu->apic_id == UNASSIGNED_APIC_ID) {
c26ae610
LX
2402 int max_socket = (ms->smp.max_cpus - 1) /
2403 smp_threads / smp_cores / pcms->smp_dies;
e8f7b83e
IM
2404
2405 if (cpu->socket_id < 0) {
2406 error_setg(errp, "CPU socket-id is not set");
2407 return;
2408 } else if (cpu->socket_id > max_socket) {
2409 error_setg(errp, "Invalid CPU socket-id: %u must be in range 0:%u",
2410 cpu->socket_id, max_socket);
2411 return;
176d2cda
LX
2412 } else if (cpu->die_id > pcms->smp_dies - 1) {
2413 error_setg(errp, "Invalid CPU die-id: %u must be in range 0:%u",
2414 cpu->die_id, max_socket);
2415 return;
e8f7b83e
IM
2416 }
2417 if (cpu->core_id < 0) {
2418 error_setg(errp, "CPU core-id is not set");
2419 return;
2420 } else if (cpu->core_id > (smp_cores - 1)) {
2421 error_setg(errp, "Invalid CPU core-id: %u must be in range 0:%u",
2422 cpu->core_id, smp_cores - 1);
2423 return;
2424 }
2425 if (cpu->thread_id < 0) {
2426 error_setg(errp, "CPU thread-id is not set");
2427 return;
2428 } else if (cpu->thread_id > (smp_threads - 1)) {
2429 error_setg(errp, "Invalid CPU thread-id: %u must be in range 0:%u",
2430 cpu->thread_id, smp_threads - 1);
2431 return;
2432 }
2433
2434 topo.pkg_id = cpu->socket_id;
176d2cda 2435 topo.die_id = cpu->die_id;
e8f7b83e
IM
2436 topo.core_id = cpu->core_id;
2437 topo.smt_id = cpu->thread_id;
d65af288
LX
2438 cpu->apic_id = apicid_from_topo_ids(pcms->smp_dies, smp_cores,
2439 smp_threads, &topo);
e8f7b83e
IM
2440 }
2441
1ea69c0e 2442 cpu_slot = pc_find_cpu_slot(MACHINE(pcms), cpu->apic_id, &idx);
4ec60c76 2443 if (!cpu_slot) {
38690a1c
IM
2444 MachineState *ms = MACHINE(pcms);
2445
d65af288
LX
2446 x86_topo_ids_from_apicid(cpu->apic_id, pcms->smp_dies,
2447 smp_cores, smp_threads, &topo);
2448 error_setg(errp,
2449 "Invalid CPU [socket: %u, die: %u, core: %u, thread: %u] with"
2450 " APIC ID %" PRIu32 ", valid index range 0:%d",
2451 topo.pkg_id, topo.die_id, topo.core_id, topo.smt_id,
2452 cpu->apic_id, ms->possible_cpus->len - 1);
4ec60c76
IM
2453 return;
2454 }
2455
2456 if (cpu_slot->cpu) {
2457 error_setg(errp, "CPU[%d] with APIC ID %" PRIu32 " exists",
2458 idx, cpu->apic_id);
2459 return;
2460 }
d89c2b8b
IM
2461
2462 /* if 'address' properties socket-id/core-id/thread-id are not set, set them
c5514d0e 2463 * so that machine_query_hotpluggable_cpus would show correct values
d89c2b8b
IM
2464 */
2465 /* TODO: move socket_id/core_id/thread_id checks into x86_cpu_realizefn()
2466 * once -smp refactoring is complete and there will be CPU private
2467 * CPUState::nr_cores and CPUState::nr_threads fields instead of globals */
d65af288
LX
2468 x86_topo_ids_from_apicid(cpu->apic_id, pcms->smp_dies,
2469 smp_cores, smp_threads, &topo);
d89c2b8b
IM
2470 if (cpu->socket_id != -1 && cpu->socket_id != topo.pkg_id) {
2471 error_setg(errp, "property socket-id: %u doesn't match set apic-id:"
2472 " 0x%x (socket-id: %u)", cpu->socket_id, cpu->apic_id, topo.pkg_id);
2473 return;
2474 }
2475 cpu->socket_id = topo.pkg_id;
2476
176d2cda
LX
2477 if (cpu->die_id != -1 && cpu->die_id != topo.die_id) {
2478 error_setg(errp, "property die-id: %u doesn't match set apic-id:"
2479 " 0x%x (die-id: %u)", cpu->die_id, cpu->apic_id, topo.die_id);
2480 return;
2481 }
2482 cpu->die_id = topo.die_id;
2483
d89c2b8b
IM
2484 if (cpu->core_id != -1 && cpu->core_id != topo.core_id) {
2485 error_setg(errp, "property core-id: %u doesn't match set apic-id:"
2486 " 0x%x (core-id: %u)", cpu->core_id, cpu->apic_id, topo.core_id);
2487 return;
2488 }
2489 cpu->core_id = topo.core_id;
2490
2491 if (cpu->thread_id != -1 && cpu->thread_id != topo.smt_id) {
2492 error_setg(errp, "property thread-id: %u doesn't match set apic-id:"
2493 " 0x%x (thread-id: %u)", cpu->thread_id, cpu->apic_id, topo.smt_id);
2494 return;
2495 }
2496 cpu->thread_id = topo.smt_id;
a15d2728 2497
2d384d7c
VK
2498 if (hyperv_feat_enabled(cpu, HYPERV_FEAT_VPINDEX) &&
2499 !kvm_hv_vpindex_settable()) {
e9688fab
RK
2500 error_setg(errp, "kernel doesn't allow setting HyperV VP_INDEX");
2501 return;
2502 }
2503
a15d2728
IM
2504 cs = CPU(cpu);
2505 cs->cpu_index = idx;
93b2a8cb 2506
a0ceb640 2507 numa_cpu_pre_plug(cpu_slot, dev, errp);
4ec60c76
IM
2508}
2509
a0a49813
DH
2510static void pc_virtio_pmem_pci_pre_plug(HotplugHandler *hotplug_dev,
2511 DeviceState *dev, Error **errp)
2512{
2513 HotplugHandler *hotplug_dev2 = qdev_get_bus_hotplug_handler(dev);
2514 Error *local_err = NULL;
2515
2516 if (!hotplug_dev2) {
2517 /*
2518 * Without a bus hotplug handler, we cannot control the plug/unplug
2519 * order. This should never be the case on x86, however better add
2520 * a safety net.
2521 */
2522 error_setg(errp, "virtio-pmem-pci not supported on this bus.");
2523 return;
2524 }
2525 /*
2526 * First, see if we can plug this memory device at all. If that
2527 * succeeds, branch of to the actual hotplug handler.
2528 */
2529 memory_device_pre_plug(MEMORY_DEVICE(dev), MACHINE(hotplug_dev), NULL,
2530 &local_err);
2531 if (!local_err) {
2532 hotplug_handler_pre_plug(hotplug_dev2, dev, &local_err);
2533 }
2534 error_propagate(errp, local_err);
2535}
2536
2537static void pc_virtio_pmem_pci_plug(HotplugHandler *hotplug_dev,
2538 DeviceState *dev, Error **errp)
2539{
2540 HotplugHandler *hotplug_dev2 = qdev_get_bus_hotplug_handler(dev);
2541 Error *local_err = NULL;
2542
2543 /*
2544 * Plug the memory device first and then branch off to the actual
2545 * hotplug handler. If that one fails, we can easily undo the memory
2546 * device bits.
2547 */
2548 memory_device_plug(MEMORY_DEVICE(dev), MACHINE(hotplug_dev));
2549 hotplug_handler_plug(hotplug_dev2, dev, &local_err);
2550 if (local_err) {
2551 memory_device_unplug(MEMORY_DEVICE(dev), MACHINE(hotplug_dev));
2552 }
2553 error_propagate(errp, local_err);
2554}
2555
2556static void pc_virtio_pmem_pci_unplug_request(HotplugHandler *hotplug_dev,
2557 DeviceState *dev, Error **errp)
2558{
2559 /* We don't support virtio pmem hot unplug */
2560 error_setg(errp, "virtio pmem device unplug not supported.");
2561}
2562
2563static void pc_virtio_pmem_pci_unplug(HotplugHandler *hotplug_dev,
2564 DeviceState *dev, Error **errp)
2565{
2566 /* We don't support virtio pmem hot unplug */
2567}
2568
4ec60c76
IM
2569static void pc_machine_device_pre_plug_cb(HotplugHandler *hotplug_dev,
2570 DeviceState *dev, Error **errp)
2571{
d468115b
DH
2572 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
2573 pc_memory_pre_plug(hotplug_dev, dev, errp);
2574 } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
4ec60c76 2575 pc_cpu_pre_plug(hotplug_dev, dev, errp);
a0a49813
DH
2576 } else if (object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_PMEM_PCI)) {
2577 pc_virtio_pmem_pci_pre_plug(hotplug_dev, dev, errp);
4ec60c76
IM
2578 }
2579}
2580
95bee274
IM
2581static void pc_machine_device_plug_cb(HotplugHandler *hotplug_dev,
2582 DeviceState *dev, Error **errp)
2583{
2584 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
bb6e2f7a 2585 pc_memory_plug(hotplug_dev, dev, errp);
5279569e
GZ
2586 } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
2587 pc_cpu_plug(hotplug_dev, dev, errp);
a0a49813
DH
2588 } else if (object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_PMEM_PCI)) {
2589 pc_virtio_pmem_pci_plug(hotplug_dev, dev, errp);
95bee274
IM
2590 }
2591}
2592
d9c5c5b8
TC
2593static void pc_machine_device_unplug_request_cb(HotplugHandler *hotplug_dev,
2594 DeviceState *dev, Error **errp)
2595{
64fec58e 2596 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
bb6e2f7a 2597 pc_memory_unplug_request(hotplug_dev, dev, errp);
8872c25a
IM
2598 } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
2599 pc_cpu_unplug_request_cb(hotplug_dev, dev, errp);
a0a49813
DH
2600 } else if (object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_PMEM_PCI)) {
2601 pc_virtio_pmem_pci_unplug_request(hotplug_dev, dev, errp);
64fec58e
TC
2602 } else {
2603 error_setg(errp, "acpi: device unplug request for not supported device"
2604 " type: %s", object_get_typename(OBJECT(dev)));
2605 }
d9c5c5b8
TC
2606}
2607
232391c1
TC
2608static void pc_machine_device_unplug_cb(HotplugHandler *hotplug_dev,
2609 DeviceState *dev, Error **errp)
2610{
f7d3e29d 2611 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
bb6e2f7a 2612 pc_memory_unplug(hotplug_dev, dev, errp);
8872c25a
IM
2613 } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
2614 pc_cpu_unplug_cb(hotplug_dev, dev, errp);
a0a49813
DH
2615 } else if (object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_PMEM_PCI)) {
2616 pc_virtio_pmem_pci_unplug(hotplug_dev, dev, errp);
f7d3e29d
TC
2617 } else {
2618 error_setg(errp, "acpi: device unplug for not supported device"
2619 " type: %s", object_get_typename(OBJECT(dev)));
2620 }
232391c1
TC
2621}
2622
285816d7 2623static HotplugHandler *pc_get_hotplug_handler(MachineState *machine,
95bee274
IM
2624 DeviceState *dev)
2625{
5279569e 2626 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) ||
a0a49813
DH
2627 object_dynamic_cast(OBJECT(dev), TYPE_CPU) ||
2628 object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_PMEM_PCI)) {
95bee274
IM
2629 return HOTPLUG_HANDLER(machine);
2630 }
2631
38aefb57 2632 return NULL;
95bee274
IM
2633}
2634
bf1e8939 2635static void
f2ffbe2b
DH
2636pc_machine_get_device_memory_region_size(Object *obj, Visitor *v,
2637 const char *name, void *opaque,
2638 Error **errp)
bf1e8939 2639{
b0c14ec4 2640 MachineState *ms = MACHINE(obj);
fc3b77e2
IM
2641 int64_t value = 0;
2642
2643 if (ms->device_memory) {
2644 value = memory_region_size(&ms->device_memory->mr);
2645 }
bf1e8939 2646
51e72bc1 2647 visit_type_int(v, name, &value, errp);
bf1e8939
IM
2648}
2649
c87b1520 2650static void pc_machine_get_max_ram_below_4g(Object *obj, Visitor *v,
d7bce999
EB
2651 const char *name, void *opaque,
2652 Error **errp)
c87b1520
DS
2653{
2654 PCMachineState *pcms = PC_MACHINE(obj);
2655 uint64_t value = pcms->max_ram_below_4g;
2656
51e72bc1 2657 visit_type_size(v, name, &value, errp);
c87b1520
DS
2658}
2659
2660static void pc_machine_set_max_ram_below_4g(Object *obj, Visitor *v,
d7bce999
EB
2661 const char *name, void *opaque,
2662 Error **errp)
c87b1520
DS
2663{
2664 PCMachineState *pcms = PC_MACHINE(obj);
2665 Error *error = NULL;
2666 uint64_t value;
2667
51e72bc1 2668 visit_type_size(v, name, &value, &error);
c87b1520
DS
2669 if (error) {
2670 error_propagate(errp, error);
2671 return;
2672 }
d471bf3e 2673 if (value > 4 * GiB) {
455b0fde
EB
2674 error_setg(&error,
2675 "Machine option 'max-ram-below-4g=%"PRIu64
2676 "' expects size less than or equal to 4G", value);
c87b1520
DS
2677 error_propagate(errp, error);
2678 return;
2679 }
2680
d471bf3e 2681 if (value < 1 * MiB) {
9e5d2c52
AF
2682 warn_report("Only %" PRIu64 " bytes of RAM below the 4GiB boundary,"
2683 "BIOS may not work with less than 1MiB", value);
c87b1520
DS
2684 }
2685
2686 pcms->max_ram_below_4g = value;
2687}
2688
d7bce999
EB
2689static void pc_machine_get_vmport(Object *obj, Visitor *v, const char *name,
2690 void *opaque, Error **errp)
9b23cfb7
DDAG
2691{
2692 PCMachineState *pcms = PC_MACHINE(obj);
d1048bef 2693 OnOffAuto vmport = pcms->vmport;
9b23cfb7 2694
51e72bc1 2695 visit_type_OnOffAuto(v, name, &vmport, errp);
9b23cfb7
DDAG
2696}
2697
d7bce999
EB
2698static void pc_machine_set_vmport(Object *obj, Visitor *v, const char *name,
2699 void *opaque, Error **errp)
9b23cfb7
DDAG
2700{
2701 PCMachineState *pcms = PC_MACHINE(obj);
2702
51e72bc1 2703 visit_type_OnOffAuto(v, name, &pcms->vmport, errp);
9b23cfb7
DDAG
2704}
2705
355023f2
PB
2706bool pc_machine_is_smm_enabled(PCMachineState *pcms)
2707{
2708 bool smm_available = false;
2709
2710 if (pcms->smm == ON_OFF_AUTO_OFF) {
2711 return false;
2712 }
2713
2714 if (tcg_enabled() || qtest_enabled()) {
2715 smm_available = true;
2716 } else if (kvm_enabled()) {
2717 smm_available = kvm_has_smm();
2718 }
2719
2720 if (smm_available) {
2721 return true;
2722 }
2723
2724 if (pcms->smm == ON_OFF_AUTO_ON) {
2725 error_report("System Management Mode not supported by this hypervisor.");
2726 exit(1);
2727 }
2728 return false;
2729}
2730
d7bce999
EB
2731static void pc_machine_get_smm(Object *obj, Visitor *v, const char *name,
2732 void *opaque, Error **errp)
355023f2
PB
2733{
2734 PCMachineState *pcms = PC_MACHINE(obj);
2735 OnOffAuto smm = pcms->smm;
2736
51e72bc1 2737 visit_type_OnOffAuto(v, name, &smm, errp);
355023f2
PB
2738}
2739
d7bce999
EB
2740static void pc_machine_set_smm(Object *obj, Visitor *v, const char *name,
2741 void *opaque, Error **errp)
355023f2
PB
2742{
2743 PCMachineState *pcms = PC_MACHINE(obj);
2744
51e72bc1 2745 visit_type_OnOffAuto(v, name, &pcms->smm, errp);
355023f2
PB
2746}
2747
be232eb0
CP
2748static bool pc_machine_get_smbus(Object *obj, Error **errp)
2749{
2750 PCMachineState *pcms = PC_MACHINE(obj);
2751
f5878b03 2752 return pcms->smbus_enabled;
be232eb0
CP
2753}
2754
2755static void pc_machine_set_smbus(Object *obj, bool value, Error **errp)
2756{
2757 PCMachineState *pcms = PC_MACHINE(obj);
2758
f5878b03 2759 pcms->smbus_enabled = value;
be232eb0
CP
2760}
2761
272f0428
CP
2762static bool pc_machine_get_sata(Object *obj, Error **errp)
2763{
2764 PCMachineState *pcms = PC_MACHINE(obj);
2765
f5878b03 2766 return pcms->sata_enabled;
272f0428
CP
2767}
2768
2769static void pc_machine_set_sata(Object *obj, bool value, Error **errp)
2770{
2771 PCMachineState *pcms = PC_MACHINE(obj);
2772
f5878b03 2773 pcms->sata_enabled = value;
272f0428
CP
2774}
2775
feddd2fd
CP
2776static bool pc_machine_get_pit(Object *obj, Error **errp)
2777{
2778 PCMachineState *pcms = PC_MACHINE(obj);
2779
f5878b03 2780 return pcms->pit_enabled;
feddd2fd
CP
2781}
2782
2783static void pc_machine_set_pit(Object *obj, bool value, Error **errp)
2784{
2785 PCMachineState *pcms = PC_MACHINE(obj);
2786
f5878b03 2787 pcms->pit_enabled = value;
feddd2fd
CP
2788}
2789
bf1e8939
IM
2790static void pc_machine_initfn(Object *obj)
2791{
c87b1520
DS
2792 PCMachineState *pcms = PC_MACHINE(obj);
2793
5ec7d098 2794 pcms->max_ram_below_4g = 0; /* use default */
355023f2 2795 pcms->smm = ON_OFF_AUTO_AUTO;
d1048bef 2796 pcms->vmport = ON_OFF_AUTO_AUTO;
021746c1
WL
2797 /* acpi build is enabled by default if machine supports it */
2798 pcms->acpi_build_enabled = PC_MACHINE_GET_CLASS(pcms)->has_acpi_build;
f5878b03
CM
2799 pcms->smbus_enabled = true;
2800 pcms->sata_enabled = true;
2801 pcms->pit_enabled = true;
c26ae610 2802 pcms->smp_dies = 1;
ebc29e1b
MA
2803
2804 pc_system_flash_create(pcms);
bf1e8939
IM
2805}
2806
a0628599 2807static void pc_machine_reset(MachineState *machine)
ae50c55a
ZG
2808{
2809 CPUState *cs;
2810 X86CPU *cpu;
2811
2812 qemu_devices_reset();
2813
2814 /* Reset APIC after devices have been reset to cancel
2815 * any changes that qemu_devices_reset() might have done.
2816 */
2817 CPU_FOREACH(cs) {
2818 cpu = X86_CPU(cs);
2819
2820 if (cpu->apic_state) {
2821 device_reset(cpu->apic_state);
2822 }
2823 }
2824}
2825
ea089eeb
IM
2826static CpuInstanceProperties
2827pc_cpu_index_to_props(MachineState *ms, unsigned cpu_index)
fb43b73b 2828{
ea089eeb
IM
2829 MachineClass *mc = MACHINE_GET_CLASS(ms);
2830 const CPUArchIdList *possible_cpus = mc->possible_cpu_arch_ids(ms);
2831
2832 assert(cpu_index < possible_cpus->len);
2833 return possible_cpus->cpus[cpu_index].props;
fb43b73b
IM
2834}
2835
79e07936
IM
2836static int64_t pc_get_default_cpu_node_id(const MachineState *ms, int idx)
2837{
2838 X86CPUTopoInfo topo;
d65af288 2839 PCMachineState *pcms = PC_MACHINE(ms);
79e07936
IM
2840
2841 assert(idx < ms->possible_cpus->len);
2842 x86_topo_ids_from_apicid(ms->possible_cpus->cpus[idx].arch_id,
d65af288
LX
2843 pcms->smp_dies, ms->smp.cores,
2844 ms->smp.threads, &topo);
79e07936
IM
2845 return topo.pkg_id % nb_numa_nodes;
2846}
2847
c96a1c0b 2848static const CPUArchIdList *pc_possible_cpu_arch_ids(MachineState *ms)
3811ef14 2849{
457cfccc 2850 PCMachineState *pcms = PC_MACHINE(ms);
c96a1c0b 2851 int i;
0e11fc69 2852 unsigned int max_cpus = ms->smp.max_cpus;
c96a1c0b
IM
2853
2854 if (ms->possible_cpus) {
2855 /*
2856 * make sure that max_cpus hasn't changed since the first use, i.e.
2857 * -smp hasn't been parsed after it
2858 */
2859 assert(ms->possible_cpus->len == max_cpus);
2860 return ms->possible_cpus;
2861 }
2862
2863 ms->possible_cpus = g_malloc0(sizeof(CPUArchIdList) +
2864 sizeof(CPUArchId) * max_cpus);
2865 ms->possible_cpus->len = max_cpus;
2866 for (i = 0; i < ms->possible_cpus->len; i++) {
c67ae933
IM
2867 X86CPUTopoInfo topo;
2868
d342eb76 2869 ms->possible_cpus->cpus[i].type = ms->cpu_type;
f2d672c2 2870 ms->possible_cpus->cpus[i].vcpus_count = 1;
457cfccc 2871 ms->possible_cpus->cpus[i].arch_id = x86_cpu_apic_id_from_index(pcms, i);
c67ae933 2872 x86_topo_ids_from_apicid(ms->possible_cpus->cpus[i].arch_id,
d65af288
LX
2873 pcms->smp_dies, ms->smp.cores,
2874 ms->smp.threads, &topo);
c67ae933
IM
2875 ms->possible_cpus->cpus[i].props.has_socket_id = true;
2876 ms->possible_cpus->cpus[i].props.socket_id = topo.pkg_id;
176d2cda
LX
2877 ms->possible_cpus->cpus[i].props.has_die_id = true;
2878 ms->possible_cpus->cpus[i].props.die_id = topo.die_id;
c67ae933
IM
2879 ms->possible_cpus->cpus[i].props.has_core_id = true;
2880 ms->possible_cpus->cpus[i].props.core_id = topo.core_id;
2881 ms->possible_cpus->cpus[i].props.has_thread_id = true;
2882 ms->possible_cpus->cpus[i].props.thread_id = topo.smt_id;
c96a1c0b
IM
2883 }
2884 return ms->possible_cpus;
3811ef14
IM
2885}
2886
1255166b
BD
2887static void x86_nmi(NMIState *n, int cpu_index, Error **errp)
2888{
2889 /* cpu index isn't used */
2890 CPUState *cs;
2891
2892 CPU_FOREACH(cs) {
2893 X86CPU *cpu = X86_CPU(cs);
2894
2895 if (!cpu->apic_state) {
2896 cpu_interrupt(cs, CPU_INTERRUPT_NMI);
2897 } else {
2898 apic_deliver_nmi(cpu->apic_state);
2899 }
2900 }
2901}
2902
95bee274
IM
2903static void pc_machine_class_init(ObjectClass *oc, void *data)
2904{
2905 MachineClass *mc = MACHINE_CLASS(oc);
2906 PCMachineClass *pcmc = PC_MACHINE_CLASS(oc);
2907 HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1255166b 2908 NMIClass *nc = NMI_CLASS(oc);
95bee274 2909
7102fa70
EH
2910 pcmc->pci_enabled = true;
2911 pcmc->has_acpi_build = true;
2912 pcmc->rsdp_in_ram = true;
2913 pcmc->smbios_defaults = true;
2914 pcmc->smbios_uuid_encoded = true;
2915 pcmc->gigabyte_align = true;
2916 pcmc->has_reserved_memory = true;
2917 pcmc->kvmclock_enabled = true;
16a9e8a5 2918 pcmc->enforce_aligned_dimm = true;
cd4040ec
EH
2919 /* BIOS ACPI tables: 128K. Other BIOS datastructures: less than 4K reported
2920 * to be used at the moment, 32K should be enough for a while. */
2921 pcmc->acpi_data_size = 0x20000 + 0x8000;
36f96c4b 2922 pcmc->save_tsc_khz = true;
98e753a6 2923 pcmc->linuxboot_dma_enabled = true;
fda672b5 2924 pcmc->pvh_enabled = true;
debbdc00 2925 assert(!mc->get_hotplug_handler);
285816d7 2926 mc->get_hotplug_handler = pc_get_hotplug_handler;
ea089eeb 2927 mc->cpu_index_to_instance_props = pc_cpu_index_to_props;
79e07936 2928 mc->get_default_cpu_node_id = pc_get_default_cpu_node_id;
3811ef14 2929 mc->possible_cpu_arch_ids = pc_possible_cpu_arch_ids;
7b8be49d 2930 mc->auto_enable_numa_with_memhp = true;
c5514d0e 2931 mc->has_hotpluggable_cpus = true;
41742767 2932 mc->default_boot_order = "cad";
4458fb3a 2933 mc->hot_add_cpu = pc_hot_add_cpu;
6f479566 2934 mc->smp_parse = pc_smp_parse;
2059839b 2935 mc->block_default_type = IF_IDE;
4458fb3a 2936 mc->max_cpus = 255;
ae50c55a 2937 mc->reset = pc_machine_reset;
4ec60c76 2938 hc->pre_plug = pc_machine_device_pre_plug_cb;
95bee274 2939 hc->plug = pc_machine_device_plug_cb;
d9c5c5b8 2940 hc->unplug_request = pc_machine_device_unplug_request_cb;
232391c1 2941 hc->unplug = pc_machine_device_unplug_cb;
1255166b 2942 nc->nmi_monitor_handler = x86_nmi;
311ca98d 2943 mc->default_cpu_type = TARGET_DEFAULT_CPU_TYPE;
f6a0d06b 2944 mc->nvdimm_supported = true;
cd5ff833 2945 mc->numa_mem_supported = true;
0efc257d 2946
f2ffbe2b
DH
2947 object_class_property_add(oc, PC_MACHINE_DEVMEM_REGION_SIZE, "int",
2948 pc_machine_get_device_memory_region_size, NULL,
0efc257d
EH
2949 NULL, NULL, &error_abort);
2950
2951 object_class_property_add(oc, PC_MACHINE_MAX_RAM_BELOW_4G, "size",
2952 pc_machine_get_max_ram_below_4g, pc_machine_set_max_ram_below_4g,
2953 NULL, NULL, &error_abort);
2954
2955 object_class_property_set_description(oc, PC_MACHINE_MAX_RAM_BELOW_4G,
2956 "Maximum ram below the 4G boundary (32bit boundary)", &error_abort);
2957
2958 object_class_property_add(oc, PC_MACHINE_SMM, "OnOffAuto",
2959 pc_machine_get_smm, pc_machine_set_smm,
2960 NULL, NULL, &error_abort);
2961 object_class_property_set_description(oc, PC_MACHINE_SMM,
2962 "Enable SMM (pc & q35)", &error_abort);
2963
2964 object_class_property_add(oc, PC_MACHINE_VMPORT, "OnOffAuto",
2965 pc_machine_get_vmport, pc_machine_set_vmport,
2966 NULL, NULL, &error_abort);
2967 object_class_property_set_description(oc, PC_MACHINE_VMPORT,
2968 "Enable vmport (pc & q35)", &error_abort);
2969
be232eb0
CP
2970 object_class_property_add_bool(oc, PC_MACHINE_SMBUS,
2971 pc_machine_get_smbus, pc_machine_set_smbus, &error_abort);
272f0428
CP
2972
2973 object_class_property_add_bool(oc, PC_MACHINE_SATA,
2974 pc_machine_get_sata, pc_machine_set_sata, &error_abort);
feddd2fd
CP
2975
2976 object_class_property_add_bool(oc, PC_MACHINE_PIT,
2977 pc_machine_get_pit, pc_machine_set_pit, &error_abort);
95bee274
IM
2978}
2979
d5747cac
IM
2980static const TypeInfo pc_machine_info = {
2981 .name = TYPE_PC_MACHINE,
2982 .parent = TYPE_MACHINE,
2983 .abstract = true,
2984 .instance_size = sizeof(PCMachineState),
bf1e8939 2985 .instance_init = pc_machine_initfn,
d5747cac 2986 .class_size = sizeof(PCMachineClass),
95bee274
IM
2987 .class_init = pc_machine_class_init,
2988 .interfaces = (InterfaceInfo[]) {
2989 { TYPE_HOTPLUG_HANDLER },
1255166b 2990 { TYPE_NMI },
95bee274
IM
2991 { }
2992 },
d5747cac
IM
2993};
2994
2995static void pc_machine_register_types(void)
2996{
2997 type_register_static(&pc_machine_info);
2998}
2999
3000type_init(pc_machine_register_types)