]> git.proxmox.com Git - mirror_qemu.git/blame - hw/i386/pc_q35.c
qom: Put name parameter before value / visitor parameter
[mirror_qemu.git] / hw / i386 / pc_q35.c
CommitLineData
df2d8b3e
IY
1/*
2 * Q35 chipset based pc system emulator
3 *
4 * Copyright (c) 2003-2004 Fabrice Bellard
5 * Copyright (c) 2009, 2010
6 * Isaku Yamahata <yamahata at valinux co jp>
7 * VA Linux Systems Japan K.K.
8 * Copyright (C) 2012 Jason Baron <jbaron@redhat.com>
9 *
10 * This is based on pc.c, but heavily modified.
11 *
12 * Permission is hereby granted, free of charge, to any person obtaining a copy
13 * of this software and associated documentation files (the "Software"), to deal
14 * in the Software without restriction, including without limitation the rights
15 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
16 * copies of the Software, and to permit persons to whom the Software is
17 * furnished to do so, subject to the following conditions:
18 *
19 * The above copyright notice and this permission notice shall be included in
20 * all copies or substantial portions of the Software.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
27 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
28 * THE SOFTWARE.
29 */
e688df6b 30
b6a0aa05 31#include "qemu/osdep.h"
d471bf3e 32#include "qemu/units.h"
04920fc0 33#include "hw/loader.h"
9c17d615 34#include "sysemu/arch_init.h"
93198b6c 35#include "hw/i2c/smbus_eeprom.h"
bcdb9064 36#include "hw/rtc/mc146818rtc.h"
0d09e41a 37#include "hw/xen/xen.h"
9c17d615 38#include "sysemu/kvm.h"
da278d58 39#include "sysemu/xen.h"
83c9f4ca 40#include "hw/kvm/clock.h"
0d09e41a 41#include "hw/pci-host/q35.h"
a27bd6c7 42#include "hw/qdev-properties.h"
022c62cb 43#include "exec/address-spaces.h"
549e984e 44#include "hw/i386/x86.h"
b094f2e0 45#include "hw/i386/pc.h"
0d09e41a 46#include "hw/i386/ich9.h"
ef18310d
EH
47#include "hw/i386/amd_iommu.h"
48#include "hw/i386/intel_iommu.h"
94692dcd 49#include "hw/display/ramfb.h"
a2eb5c0c 50#include "hw/firmware/smbios.h"
df2d8b3e
IY
51#include "hw/ide/pci.h"
52#include "hw/ide/ahci.h"
53#include "hw/usb.h"
e688df6b 54#include "qapi/error.h"
c87b1520 55#include "qemu/error-report.h"
3bfe5716 56#include "sysemu/numa.h"
cab78e7c 57#include "hw/hyperv/vmbus-bridge.h"
4b997690 58#include "hw/mem/nvdimm.h"
5c94b826 59#include "hw/i386/acpi-build.h"
df2d8b3e
IY
60
61/* ICH9 AHCI has 6 ports */
62#define MAX_SATA_PORTS 6
63
efce3175
PB
64struct ehci_companions {
65 const char *name;
66 int func;
67 int port;
68};
69
70static const struct ehci_companions ich9_1d[] = {
71 { .name = "ich9-usb-uhci1", .func = 0, .port = 0 },
72 { .name = "ich9-usb-uhci2", .func = 1, .port = 2 },
73 { .name = "ich9-usb-uhci3", .func = 2, .port = 4 },
74};
75
76static const struct ehci_companions ich9_1a[] = {
77 { .name = "ich9-usb-uhci4", .func = 0, .port = 0 },
78 { .name = "ich9-usb-uhci5", .func = 1, .port = 2 },
79 { .name = "ich9-usb-uhci6", .func = 2, .port = 4 },
80};
81
82static int ehci_create_ich9_with_companions(PCIBus *bus, int slot)
83{
84 const struct ehci_companions *comp;
85 PCIDevice *ehci, *uhci;
86 BusState *usbbus;
87 const char *name;
88 int i;
89
90 switch (slot) {
91 case 0x1d:
92 name = "ich9-usb-ehci1";
93 comp = ich9_1d;
94 break;
95 case 0x1a:
96 name = "ich9-usb-ehci2";
97 comp = ich9_1a;
98 break;
99 default:
100 return -1;
101 }
102
9307d06d
MA
103 ehci = pci_new_multifunction(PCI_DEVFN(slot, 7), true, name);
104 pci_realize_and_unref(ehci, bus, &error_fatal);
efce3175
PB
105 usbbus = QLIST_FIRST(&ehci->qdev.child_bus);
106
107 for (i = 0; i < 3; i++) {
9307d06d
MA
108 uhci = pci_new_multifunction(PCI_DEVFN(slot, comp[i].func), true,
109 comp[i].name);
efce3175
PB
110 qdev_prop_set_string(&uhci->qdev, "masterbus", usbbus->name);
111 qdev_prop_set_uint32(&uhci->qdev, "firstport", comp[i].port);
9307d06d 112 pci_realize_and_unref(uhci, bus, &error_fatal);
efce3175
PB
113 }
114 return 0;
115}
116
df2d8b3e 117/* PC hardware initialisation */
3ef96221 118static void pc_q35_init(MachineState *machine)
df2d8b3e 119{
ec68007a 120 PCMachineState *pcms = PC_MACHINE(machine);
7102fa70 121 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
f0bb276b 122 X86MachineState *x86ms = X86_MACHINE(machine);
df2d8b3e 123 Q35PCIHost *q35_host;
ce88812f 124 PCIHostState *phb;
df2d8b3e
IY
125 PCIBus *host_bus;
126 PCIDevice *lpc;
f999c0de 127 DeviceState *lpc_dev;
df2d8b3e
IY
128 BusState *idebus[MAX_SATA_PORTS];
129 ISADevice *rtc_state;
5fe79386 130 MemoryRegion *system_io = get_system_io();
df2d8b3e
IY
131 MemoryRegion *pci_memory;
132 MemoryRegion *rom_memory;
133 MemoryRegion *ram_memory;
134 GSIState *gsi_state;
135 ISABus *isa_bus;
df2d8b3e
IY
136 int i;
137 ICH9LPCState *ich9_lpc;
138 PCIDevice *ahci;
c87b1520 139 ram_addr_t lowmem;
d93162e1 140 DriveInfo *hd[MAX_SATA_PORTS];
6cd2234c 141 MachineClass *mc = MACHINE_GET_CLASS(machine);
f0513d2c 142
4e17997d
MT
143 /* Check whether RAM fits below 4G (leaving 1/2 GByte for IO memory
144 * and 256 Mbytes for PCI Express Enhanced Configuration Access Mapping
145 * also known as MMCFG).
146 * If it doesn't, we need to split it in chunks below and above 4G.
147 * In any case, try to make sure that guest addresses aligned at
148 * 1G boundaries get mapped to host addresses aligned at 1G boundaries.
4e17997d 149 */
3ef96221 150 if (machine->ram_size >= 0xb0000000) {
533e8bbb 151 lowmem = 0x80000000;
c87b1520
DS
152 } else {
153 lowmem = 0xb0000000;
154 }
155
a9dd38db 156 /* Handle the machine opt max-ram-below-4g. It is basically doing
c87b1520
DS
157 * min(qemu limit, user limit).
158 */
9a45729d
GH
159 if (!pcms->max_ram_below_4g) {
160 pcms->max_ram_below_4g = 4 * GiB;
5ec7d098 161 }
9a45729d
GH
162 if (lowmem > pcms->max_ram_below_4g) {
163 lowmem = pcms->max_ram_below_4g;
c87b1520 164 if (machine->ram_size - lowmem > lowmem &&
d471bf3e 165 lowmem & (1 * GiB - 1)) {
9e5d2c52
AF
166 warn_report("There is possibly poor performance as the ram size "
167 " (0x%" PRIx64 ") is more then twice the size of"
168 " max-ram-below-4g (%"PRIu64") and"
169 " max-ram-below-4g is not a multiple of 1G.",
9a45729d 170 (uint64_t)machine->ram_size, pcms->max_ram_below_4g);
c87b1520
DS
171 }
172 }
173
174 if (machine->ram_size >= lowmem) {
f0bb276b
PB
175 x86ms->above_4g_mem_size = machine->ram_size - lowmem;
176 x86ms->below_4g_mem_size = lowmem;
df2d8b3e 177 } else {
f0bb276b
PB
178 x86ms->above_4g_mem_size = 0;
179 x86ms->below_4g_mem_size = machine->ram_size;
df2d8b3e
IY
180 }
181
dced4d2f
MA
182 if (xen_enabled()) {
183 xen_hvm_init(pcms, &ram_memory);
3c2a9669
DS
184 }
185
703a548a 186 x86_cpus_init(x86ms, pcmc->default_cpu_version);
3c2a9669
DS
187
188 kvmclock_create();
189
df2d8b3e 190 /* pci enabled */
7102fa70 191 if (pcmc->pci_enabled) {
df2d8b3e 192 pci_memory = g_new(MemoryRegion, 1);
286690e3 193 memory_region_init(pci_memory, NULL, "pci", UINT64_MAX);
df2d8b3e
IY
194 rom_memory = pci_memory;
195 } else {
196 pci_memory = NULL;
197 rom_memory = get_system_memory();
198 }
199
5db3f0de 200 pc_guest_info_init(pcms);
07fb6176 201
7102fa70 202 if (pcmc->smbios_defaults) {
b29ad07e 203 /* These values are guest ABI, do not change */
e6667f71 204 smbios_set_defaults("QEMU", "Standard PC (Q35 + ICH9, 2009)",
7102fa70
EH
205 mc->name, pcmc->smbios_legacy_mode,
206 pcmc->smbios_uuid_encoded,
86299120 207 SMBIOS_ENTRY_POINT_21);
b29ad07e
MA
208 }
209
df2d8b3e
IY
210 /* allocate ram and load rom/bios */
211 if (!xen_enabled()) {
62b160c0 212 pc_memory_init(pcms, get_system_memory(),
5934e216 213 rom_memory, &ram_memory);
df2d8b3e
IY
214 }
215
df2d8b3e 216 /* create pci host bus */
3e80f690 217 q35_host = Q35_HOST_DEVICE(qdev_new(TYPE_Q35_HOST_DEVICE));
df2d8b3e 218
d2623129 219 object_property_add_child(qdev_get_machine(), "q35", OBJECT(q35_host));
5325cc34
MA
220 object_property_set_link(OBJECT(q35_host), MCH_HOST_PROP_RAM_MEM,
221 OBJECT(ram_memory), NULL);
222 object_property_set_link(OBJECT(q35_host), MCH_HOST_PROP_PCI_MEM,
223 OBJECT(pci_memory), NULL);
224 object_property_set_link(OBJECT(q35_host), MCH_HOST_PROP_SYSTEM_MEM,
225 OBJECT(get_system_memory()), NULL);
226 object_property_set_link(OBJECT(q35_host), MCH_HOST_PROP_IO_MEM,
227 OBJECT(system_io), NULL);
228 object_property_set_int(OBJECT(q35_host), PCI_HOST_BELOW_4G_MEM_SIZE,
229 x86ms->below_4g_mem_size, NULL);
230 object_property_set_int(OBJECT(q35_host), PCI_HOST_ABOVE_4G_MEM_SIZE,
231 x86ms->above_4g_mem_size, NULL);
df2d8b3e 232 /* pci */
3c6ef471 233 sysbus_realize_and_unref(SYS_BUS_DEVICE(q35_host), &error_fatal);
ce88812f
HT
234 phb = PCI_HOST_BRIDGE(q35_host);
235 host_bus = phb->bus;
df2d8b3e
IY
236 /* create ISA bus */
237 lpc = pci_create_simple_multifunction(host_bus, PCI_DEVFN(ICH9_LPC_DEV,
238 ICH9_LPC_FUNC), true,
239 TYPE_ICH9_LPC_DEVICE);
781bbd6b
IM
240
241 object_property_add_link(OBJECT(machine), PC_MACHINE_ACPI_DEVICE_PROP,
242 TYPE_HOTPLUG_HANDLER,
ec68007a 243 (Object **)&pcms->acpi_dev,
781bbd6b 244 object_property_allow_set_link,
d2623129 245 OBJ_PROP_LINK_STRONG);
5325cc34
MA
246 object_property_set_link(OBJECT(machine), PC_MACHINE_ACPI_DEVICE_PROP,
247 OBJECT(lpc), &error_abort);
781bbd6b 248
b00c6f18
PMD
249 /* irq lines */
250 gsi_state = pc_gsi_create(&x86ms->gsi, pcmc->pci_enabled);
251
df2d8b3e 252 ich9_lpc = ICH9_LPC_DEVICE(lpc);
f999c0de
EV
253 lpc_dev = DEVICE(lpc);
254 for (i = 0; i < GSI_NUM_PINS; i++) {
f0bb276b 255 qdev_connect_gpio_out_named(lpc_dev, ICH9_GPIO_GSI, i, x86ms->gsi[i]);
f999c0de 256 }
df2d8b3e
IY
257 pci_bus_irqs(host_bus, ich9_lpc_set_irq, ich9_lpc_map_irq, ich9_lpc,
258 ICH9_LPC_NB_PIRQS);
91c3f2f0 259 pci_bus_set_route_irq_fn(host_bus, ich9_route_intx_pin_to_irq);
df2d8b3e
IY
260 isa_bus = ich9_lpc->isa_bus;
261
4501d317 262 pc_i8259_create(isa_bus, gsi_state->i8259_irq);
8197e24c 263
7102fa70 264 if (pcmc->pci_enabled) {
552b48f4 265 ioapic_init_gsi(gsi_state, "q35");
df2d8b3e
IY
266 }
267
6f529b75
PB
268 if (tcg_enabled()) {
269 x86_register_ferr_irq(x86ms->gsi[13]);
270 }
df2d8b3e 271
7fb1cf16 272 assert(pcms->vmport != ON_OFF_AUTO__MAX);
ec68007a
EH
273 if (pcms->vmport == ON_OFF_AUTO_AUTO) {
274 pcms->vmport = xen_enabled() ? ON_OFF_AUTO_OFF : ON_OFF_AUTO_ON;
d1048bef
DS
275 }
276
df2d8b3e 277 /* init basic PC hardware */
10e2483b 278 pc_basic_device_init(pcms, isa_bus, x86ms->gsi, &rtc_state, !mc->no_floppy,
feddd2fd 279 0xff0104);
df2d8b3e
IY
280
281 /* connect pm stuff to lpc */
ed9e923c 282 ich9_lpc_pm_init(lpc, x86_machine_is_smm_enabled(x86ms));
df2d8b3e 283
f5878b03 284 if (pcms->sata_enabled) {
272f0428
CP
285 /* ahci and SATA device, for q35 1 ahci controller is built-in */
286 ahci = pci_create_simple_multifunction(host_bus,
287 PCI_DEVFN(ICH9_SATA1_DEV,
288 ICH9_SATA1_FUNC),
289 true, "ich9-ahci");
290 idebus[0] = qdev_get_child_bus(&ahci->qdev, "ide.0");
291 idebus[1] = qdev_get_child_bus(&ahci->qdev, "ide.1");
bbe3179a
JS
292 g_assert(MAX_SATA_PORTS == ahci_get_num_ports(ahci));
293 ide_drive_get(hd, ahci_get_num_ports(ahci));
272f0428
CP
294 ahci_ide_create_devs(ahci, hd);
295 } else {
296 idebus[0] = idebus[1] = NULL;
297 }
df2d8b3e 298
4bcbe0b6 299 if (machine_usb(machine)) {
df2d8b3e
IY
300 /* Should we create 6 UHCI according to ich9 spec? */
301 ehci_create_ich9_with_companions(host_bus, 0x1d);
302 }
303
f5878b03 304 if (pcms->smbus_enabled) {
be232eb0 305 /* TODO: Populate SPD eeprom data. */
ebe15582
CM
306 pcms->smbus = ich9_smb_init(host_bus,
307 PCI_DEVFN(ICH9_SMB_DEV, ICH9_SMB_FUNC),
308 0xb100);
309 smbus_eeprom_init(pcms->smbus, 8, NULL, 0);
be232eb0 310 }
df2d8b3e 311
88076854 312 pc_cmos_init(pcms, idebus[0], idebus[1], rtc_state);
df2d8b3e
IY
313
314 /* the rest devices to which pci devfn is automatically assigned */
315 pc_vga_init(isa_bus, host_bus);
4b9c264b 316 pc_nic_init(pcmc, isa_bus, host_bus);
5fe79386 317
f6a0d06b
EA
318 if (machine->nvdimms_state->is_enabled) {
319 nvdimm_init_acpi_state(machine->nvdimms_state, system_io,
5c94b826 320 x86_nvdimm_acpi_dsmio,
f0bb276b 321 x86ms->fw_cfg, OBJECT(pcms));
5fe79386 322 }
df2d8b3e
IY
323}
324
99fbeafe
EH
325#define DEFINE_Q35_MACHINE(suffix, name, compatfn, optionfn) \
326 static void pc_init_##suffix(MachineState *machine) \
327 { \
328 void (*compat)(MachineState *m) = (compatfn); \
329 if (compat) { \
330 compat(machine); \
331 } \
332 pc_q35_init(machine); \
333 } \
334 DEFINE_PC_MACHINE(suffix, name, pc_init_##suffix, optionfn)
3458b2b0 335
9953f882 336
865906f7 337static void pc_q35_machine_options(MachineClass *m)
fddd179a 338{
4b9c264b
PB
339 PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
340 pcmc->default_nic_model = "e1000e";
341
fddd179a
EH
342 m->family = "pc_q35";
343 m->desc = "Standard PC (Q35 + ICH9, 2009)";
fddd179a 344 m->units_per_default_bus = 1;
0b7783a7
EH
345 m->default_machine_opts = "firmware=bios-256k.bin";
346 m->default_display = "std";
c87759ce 347 m->default_kernel_irqchip_split = false;
0b7783a7 348 m->no_floppy = 1;
ef18310d
EH
349 machine_class_allow_dynamic_sysbus_dev(m, TYPE_AMD_IOMMU_DEVICE);
350 machine_class_allow_dynamic_sysbus_dev(m, TYPE_INTEL_IOMMU_DEVICE);
94692dcd 351 machine_class_allow_dynamic_sysbus_dev(m, TYPE_RAMFB_DEVICE);
cab78e7c 352 machine_class_allow_dynamic_sysbus_dev(m, TYPE_VMBUS_BRIDGE);
00d0f9fd 353 m->max_cpus = 288;
fddd179a
EH
354}
355
541aaa1d 356static void pc_q35_5_1_machine_options(MachineClass *m)
87e896ab 357{
0788a56b 358 PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
87e896ab
EH
359 pc_q35_machine_options(m);
360 m->alias = "q35";
0788a56b 361 pcmc->default_cpu_version = 1;
a6fd5b0e
MA
362}
363
541aaa1d
CH
364DEFINE_Q35_MACHINE(v5_1, "pc-q35-5.1", NULL,
365 pc_q35_5_1_machine_options);
366
367static void pc_q35_5_0_machine_options(MachineClass *m)
368{
369 pc_q35_5_1_machine_options(m);
370 m->alias = NULL;
32a354dc 371 m->numa_mem_supported = true;
541aaa1d
CH
372 compat_props_add(m->compat_props, hw_compat_5_0, hw_compat_5_0_len);
373 compat_props_add(m->compat_props, pc_compat_5_0, pc_compat_5_0_len);
195784a0 374 m->auto_enable_numa_with_memhp = false;
541aaa1d
CH
375}
376
3eb74d20
CH
377DEFINE_Q35_MACHINE(v5_0, "pc-q35-5.0", NULL,
378 pc_q35_5_0_machine_options);
379
380static void pc_q35_4_2_machine_options(MachineClass *m)
381{
382 pc_q35_5_0_machine_options(m);
383 m->alias = NULL;
384 compat_props_add(m->compat_props, hw_compat_4_2, hw_compat_4_2_len);
385 compat_props_add(m->compat_props, pc_compat_4_2, pc_compat_4_2_len);
386}
387
9aec2e52
CH
388DEFINE_Q35_MACHINE(v4_2, "pc-q35-4.2", NULL,
389 pc_q35_4_2_machine_options);
390
391static void pc_q35_4_1_machine_options(MachineClass *m)
392{
393 pc_q35_4_2_machine_options(m);
394 m->alias = NULL;
395 compat_props_add(m->compat_props, hw_compat_4_1, hw_compat_4_1_len);
396 compat_props_add(m->compat_props, pc_compat_4_1, pc_compat_4_1_len);
397}
398
9bf2650b
CH
399DEFINE_Q35_MACHINE(v4_1, "pc-q35-4.1", NULL,
400 pc_q35_4_1_machine_options);
401
c87759ce 402static void pc_q35_4_0_1_machine_options(MachineClass *m)
9bf2650b 403{
0788a56b 404 PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
9bf2650b
CH
405 pc_q35_4_1_machine_options(m);
406 m->alias = NULL;
0788a56b 407 pcmc->default_cpu_version = CPU_VERSION_LEGACY;
8e8cbed0
GK
408 /*
409 * This is the default machine for the 4.0-stable branch. It is basically
410 * a 4.0 that doesn't use split irqchip by default. It MUST hence apply the
411 * 4.0 compat props.
412 */
413 compat_props_add(m->compat_props, hw_compat_4_0, hw_compat_4_0_len);
414 compat_props_add(m->compat_props, pc_compat_4_0, pc_compat_4_0_len);
c87759ce
AW
415}
416
417DEFINE_Q35_MACHINE(v4_0_1, "pc-q35-4.0.1", NULL,
418 pc_q35_4_0_1_machine_options);
419
420static void pc_q35_4_0_machine_options(MachineClass *m)
421{
422 pc_q35_4_0_1_machine_options(m);
423 m->default_kernel_irqchip_split = true;
424 m->alias = NULL;
8e8cbed0 425 /* Compat props are applied by the 4.0.1 machine */
9bf2650b
CH
426}
427
84e060bf
AW
428DEFINE_Q35_MACHINE(v4_0, "pc-q35-4.0", NULL,
429 pc_q35_4_0_machine_options);
430
431static void pc_q35_3_1_machine_options(MachineClass *m)
432{
fda672b5
SG
433 PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
434
84e060bf 435 pc_q35_4_0_machine_options(m);
b2fc91db 436 m->default_kernel_irqchip_split = false;
ebe15582 437 pcmc->do_not_add_smb_acpi = true;
7fccf2a0 438 m->smbus_no_migration_support = true;
84e060bf 439 m->alias = NULL;
fda672b5 440 pcmc->pvh_enabled = false;
abd93cc7
MAL
441 compat_props_add(m->compat_props, hw_compat_3_1, hw_compat_3_1_len);
442 compat_props_add(m->compat_props, pc_compat_3_1, pc_compat_3_1_len);
84e060bf
AW
443}
444
4a93722f
MAL
445DEFINE_Q35_MACHINE(v3_1, "pc-q35-3.1", NULL,
446 pc_q35_3_1_machine_options);
447
448static void pc_q35_3_0_machine_options(MachineClass *m)
449{
450 pc_q35_3_1_machine_options(m);
ddb3235d
MAL
451 compat_props_add(m->compat_props, hw_compat_3_0, hw_compat_3_0_len);
452 compat_props_add(m->compat_props, pc_compat_3_0, pc_compat_3_0_len);
4a93722f
MAL
453}
454
aa78a16d
PM
455DEFINE_Q35_MACHINE(v3_0, "pc-q35-3.0", NULL,
456 pc_q35_3_0_machine_options);
968ee4ad
BM
457
458static void pc_q35_2_12_machine_options(MachineClass *m)
459{
aa78a16d 460 pc_q35_3_0_machine_options(m);
0d47310b
MAL
461 compat_props_add(m->compat_props, hw_compat_2_12, hw_compat_2_12_len);
462 compat_props_add(m->compat_props, pc_compat_2_12, pc_compat_2_12_len);
968ee4ad
BM
463}
464
df47ce8a
HZ
465DEFINE_Q35_MACHINE(v2_12, "pc-q35-2.12", NULL,
466 pc_q35_2_12_machine_options);
467
468static void pc_q35_2_11_machine_options(MachineClass *m)
469{
4b9c264b
PB
470 PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
471
df47ce8a 472 pc_q35_2_12_machine_options(m);
4b9c264b 473 pcmc->default_nic_model = "e1000";
43df70a9
MAL
474 compat_props_add(m->compat_props, hw_compat_2_11, hw_compat_2_11_len);
475 compat_props_add(m->compat_props, pc_compat_2_11, pc_compat_2_11_len);
df47ce8a
HZ
476}
477
a6fd5b0e
MA
478DEFINE_Q35_MACHINE(v2_11, "pc-q35-2.11", NULL,
479 pc_q35_2_11_machine_options);
480
481static void pc_q35_2_10_machine_options(MachineClass *m)
482{
483 pc_q35_2_11_machine_options(m);
503224f4
MAL
484 compat_props_add(m->compat_props, hw_compat_2_10, hw_compat_2_10_len);
485 compat_props_add(m->compat_props, pc_compat_2_10, pc_compat_2_10_len);
3bfe5716 486 m->numa_auto_assign_ram = numa_legacy_auto_assign_ram;
7b8be49d 487 m->auto_enable_numa_with_memhp = false;
87e896ab
EH
488}
489
465238d9
PX
490DEFINE_Q35_MACHINE(v2_10, "pc-q35-2.10", NULL,
491 pc_q35_2_10_machine_options);
492
493static void pc_q35_2_9_machine_options(MachineClass *m)
494{
495 pc_q35_2_10_machine_options(m);
3e803152
MAL
496 compat_props_add(m->compat_props, hw_compat_2_9, hw_compat_2_9_len);
497 compat_props_add(m->compat_props, pc_compat_2_9, pc_compat_2_9_len);
465238d9
PX
498}
499
d580bd4b
EH
500DEFINE_Q35_MACHINE(v2_9, "pc-q35-2.9", NULL,
501 pc_q35_2_9_machine_options);
502
503static void pc_q35_2_8_machine_options(MachineClass *m)
504{
505 pc_q35_2_9_machine_options(m);
edc24ccd
MAL
506 compat_props_add(m->compat_props, hw_compat_2_8, hw_compat_2_8_len);
507 compat_props_add(m->compat_props, pc_compat_2_8, pc_compat_2_8_len);
d580bd4b
EH
508}
509
a4d3c834
LM
510DEFINE_Q35_MACHINE(v2_8, "pc-q35-2.8", NULL,
511 pc_q35_2_8_machine_options);
512
513static void pc_q35_2_7_machine_options(MachineClass *m)
514{
515 pc_q35_2_8_machine_options(m);
00d0f9fd 516 m->max_cpus = 255;
5a995064
MAL
517 compat_props_add(m->compat_props, hw_compat_2_7, hw_compat_2_7_len);
518 compat_props_add(m->compat_props, pc_compat_2_7, pc_compat_2_7_len);
a4d3c834
LM
519}
520
d86c1451
IM
521DEFINE_Q35_MACHINE(v2_7, "pc-q35-2.7", NULL,
522 pc_q35_2_7_machine_options);
523
524static void pc_q35_2_6_machine_options(MachineClass *m)
525{
679dd1a9 526 PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
88cbe073 527
d86c1451 528 pc_q35_2_7_machine_options(m);
679dd1a9 529 pcmc->legacy_cpu_hotplug = true;
98e753a6 530 pcmc->linuxboot_dma_enabled = false;
ff8f261f
MAL
531 compat_props_add(m->compat_props, hw_compat_2_6, hw_compat_2_6_len);
532 compat_props_add(m->compat_props, pc_compat_2_6, pc_compat_2_6_len);
d86c1451
IM
533}
534
240240d5
EH
535DEFINE_Q35_MACHINE(v2_6, "pc-q35-2.6", NULL,
536 pc_q35_2_6_machine_options);
537
538static void pc_q35_2_5_machine_options(MachineClass *m)
539{
2f34ebf2 540 X86MachineClass *x86mc = X86_MACHINE_CLASS(m);
88cbe073 541
240240d5 542 pc_q35_2_6_machine_options(m);
2f34ebf2 543 x86mc->save_tsc_khz = false;
bab47d9a 544 m->legacy_fw_cfg_order = 1;
fe759610
MAL
545 compat_props_add(m->compat_props, hw_compat_2_5, hw_compat_2_5_len);
546 compat_props_add(m->compat_props, pc_compat_2_5, pc_compat_2_5_len);
240240d5
EH
547}
548
87e896ab
EH
549DEFINE_Q35_MACHINE(v2_5, "pc-q35-2.5", NULL,
550 pc_q35_2_5_machine_options);
551
865906f7 552static void pc_q35_2_4_machine_options(MachineClass *m)
fddd179a 553{
2f8b5008 554 PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
88cbe073 555
87e896ab 556 pc_q35_2_5_machine_options(m);
de796d93 557 m->hw_version = "2.4.0";
2f8b5008 558 pcmc->broken_reserved_end = true;
2f99b9c2
MAL
559 compat_props_add(m->compat_props, hw_compat_2_4, hw_compat_2_4_len);
560 compat_props_add(m->compat_props, pc_compat_2_4, pc_compat_2_4_len);
fddd179a 561}
aeca6e8d 562
99fbeafe
EH
563DEFINE_Q35_MACHINE(v2_4, "pc-q35-2.4", NULL,
564 pc_q35_2_4_machine_options);