]> git.proxmox.com Git - mirror_qemu.git/blame - hw/sun4u.c
Fix APB
[mirror_qemu.git] / hw / sun4u.c
CommitLineData
3475187d 1/*
c7ba218d 2 * QEMU Sun4u/Sun4v System Emulator
5fafdf24 3 *
3475187d 4 * Copyright (c) 2005 Fabrice Bellard
5fafdf24 5 *
3475187d
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "pci.h"
26#include "pc.h"
27#include "nvram.h"
28#include "fdc.h"
29#include "net.h"
30#include "qemu-timer.h"
31#include "sysemu.h"
32#include "boards.h"
d2c63fc1 33#include "firmware_abi.h"
3cce6243 34#include "fw_cfg.h"
3475187d 35
9d926598
BS
36//#define DEBUG_IRQ
37
38#ifdef DEBUG_IRQ
39#define DPRINTF(fmt, args...) \
40 do { printf("CPUIRQ: " fmt , ##args); } while (0)
41#else
42#define DPRINTF(fmt, args...)
43#endif
44
83469015
FB
45#define KERNEL_LOAD_ADDR 0x00404000
46#define CMDLINE_ADDR 0x003ff000
47#define INITRD_LOAD_ADDR 0x00300000
ac2e9d66 48#define PROM_SIZE_MAX (4 * 1024 * 1024)
f930d07e 49#define PROM_VADDR 0x000ffd00000ULL
83469015 50#define APB_SPECIAL_BASE 0x1fe00000000ULL
f930d07e
BS
51#define APB_MEM_BASE 0x1ff00000000ULL
52#define VGA_BASE (APB_MEM_BASE + 0x400000ULL)
53#define PROM_FILENAME "openbios-sparc64"
83469015 54#define NVRAM_SIZE 0x2000
e4bcb14c 55#define MAX_IDE_BUS 2
3cce6243 56#define BIOS_CFG_IOPORT 0x510
3475187d 57
9d926598
BS
58#define MAX_PILS 16
59
8fa211e8
BS
60#define TICK_INT_DIS 0x8000000000000000ULL
61#define TICK_MAX 0x7fffffffffffffffULL
62
c7ba218d
BS
63struct hwdef {
64 const char * const default_cpu_model;
905fdcb5 65 uint16_t machine_id;
e87231d4
BS
66 uint64_t prom_addr;
67 uint64_t console_serial_base;
c7ba218d
BS
68};
69
3475187d
FB
70int DMA_get_channel_mode (int nchan)
71{
72 return 0;
73}
74int DMA_read_memory (int nchan, void *buf, int pos, int size)
75{
76 return 0;
77}
78int DMA_write_memory (int nchan, void *buf, int pos, int size)
79{
80 return 0;
81}
82void DMA_hold_DREQ (int nchan) {}
83void DMA_release_DREQ (int nchan) {}
84void DMA_schedule(int nchan) {}
3475187d
FB
85void DMA_init (int high_page_enable) {}
86void DMA_register_channel (int nchan,
87 DMA_transfer_handler transfer_handler,
88 void *opaque)
89{
90}
91
81864572
BS
92static int nvram_boot_set(void *opaque, const char *boot_device)
93{
94 unsigned int i;
95 uint8_t image[sizeof(ohwcfg_v3_t)];
96 ohwcfg_v3_t *header = (ohwcfg_v3_t *)ℑ
97 m48t59_t *nvram = (m48t59_t *)opaque;
98
99 for (i = 0; i < sizeof(image); i++)
100 image[i] = m48t59_read(nvram, i) & 0xff;
101
363a37d5
BS
102 pstrcpy((char *)header->boot_devices, sizeof(header->boot_devices),
103 boot_device);
81864572
BS
104 header->nboot_devices = strlen(boot_device) & 0xff;
105 header->crc = cpu_to_be16(OHW_compute_crc(header, 0x00, 0xF8));
106
107 for (i = 0; i < sizeof(image); i++)
108 m48t59_write(nvram, i, image[i]);
109
110 return 0;
111}
112
d2c63fc1 113static int sun4u_NVRAM_set_params (m48t59_t *nvram, uint16_t NVRAM_size,
e7fb1406 114 const char *arch,
77f193da
BS
115 ram_addr_t RAM_size,
116 const char *boot_devices,
d2c63fc1
BS
117 uint32_t kernel_image, uint32_t kernel_size,
118 const char *cmdline,
119 uint32_t initrd_image, uint32_t initrd_size,
120 uint32_t NVRAM_image,
0d31cb99
BS
121 int width, int height, int depth,
122 const uint8_t *macaddr)
83469015 123{
66508601
BS
124 unsigned int i;
125 uint32_t start, end;
d2c63fc1
BS
126 uint8_t image[0x1ff0];
127 ohwcfg_v3_t *header = (ohwcfg_v3_t *)&image;
128 struct sparc_arch_cfg *sparc_header;
129 struct OpenBIOS_nvpart_v1 *part_header;
130
131 memset(image, '\0', sizeof(image));
132
133 // Try to match PPC NVRAM
363a37d5
BS
134 pstrcpy((char *)header->struct_ident, sizeof(header->struct_ident),
135 "QEMU_BIOS");
d2c63fc1
BS
136 header->struct_version = cpu_to_be32(3); /* structure v3 */
137
138 header->nvram_size = cpu_to_be16(NVRAM_size);
139 header->nvram_arch_ptr = cpu_to_be16(sizeof(ohwcfg_v3_t));
140 header->nvram_arch_size = cpu_to_be16(sizeof(struct sparc_arch_cfg));
363a37d5 141 pstrcpy((char *)header->arch, sizeof(header->arch), arch);
d2c63fc1
BS
142 header->nb_cpus = smp_cpus & 0xff;
143 header->RAM0_base = 0;
144 header->RAM0_size = cpu_to_be64((uint64_t)RAM_size);
363a37d5
BS
145 pstrcpy((char *)header->boot_devices, sizeof(header->boot_devices),
146 boot_devices);
d2c63fc1
BS
147 header->nboot_devices = strlen(boot_devices) & 0xff;
148 header->kernel_image = cpu_to_be64((uint64_t)kernel_image);
149 header->kernel_size = cpu_to_be64((uint64_t)kernel_size);
3475187d 150 if (cmdline) {
293f78bc 151 pstrcpy_targphys(CMDLINE_ADDR, TARGET_PAGE_SIZE, cmdline);
d2c63fc1
BS
152 header->cmdline = cpu_to_be64((uint64_t)CMDLINE_ADDR);
153 header->cmdline_size = cpu_to_be64((uint64_t)strlen(cmdline));
3475187d 154 }
d2c63fc1
BS
155 header->initrd_image = cpu_to_be64((uint64_t)initrd_image);
156 header->initrd_size = cpu_to_be64((uint64_t)initrd_size);
157 header->NVRAM_image = cpu_to_be64((uint64_t)NVRAM_image);
158
159 header->width = cpu_to_be16(width);
160 header->height = cpu_to_be16(height);
161 header->depth = cpu_to_be16(depth);
162 if (nographic)
163 header->graphic_flags = cpu_to_be16(OHW_GF_NOGRAPHICS);
83469015 164
d2c63fc1
BS
165 header->crc = cpu_to_be16(OHW_compute_crc(header, 0x00, 0xF8));
166
167 // Architecture specific header
168 start = sizeof(ohwcfg_v3_t);
169 sparc_header = (struct sparc_arch_cfg *)&image[start];
170 sparc_header->valid = 0;
171 start += sizeof(struct sparc_arch_cfg);
83469015 172
66508601
BS
173 // OpenBIOS nvram variables
174 // Variable partition
d2c63fc1
BS
175 part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
176 part_header->signature = OPENBIOS_PART_SYSTEM;
363a37d5 177 pstrcpy(part_header->name, sizeof(part_header->name), "system");
66508601 178
d2c63fc1 179 end = start + sizeof(struct OpenBIOS_nvpart_v1);
66508601 180 for (i = 0; i < nb_prom_envs; i++)
d2c63fc1
BS
181 end = OpenBIOS_set_var(image, end, prom_envs[i]);
182
183 // End marker
184 image[end++] = '\0';
66508601 185
66508601 186 end = start + ((end - start + 15) & ~15);
d2c63fc1 187 OpenBIOS_finish_partition(part_header, end - start);
66508601
BS
188
189 // free partition
190 start = end;
d2c63fc1
BS
191 part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
192 part_header->signature = OPENBIOS_PART_FREE;
363a37d5 193 pstrcpy(part_header->name, sizeof(part_header->name), "free");
66508601
BS
194
195 end = 0x1fd0;
d2c63fc1
BS
196 OpenBIOS_finish_partition(part_header, end - start);
197
0d31cb99
BS
198 Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80);
199
d2c63fc1
BS
200 for (i = 0; i < sizeof(image); i++)
201 m48t59_write(nvram, i, image[i]);
66508601 202
81864572
BS
203 qemu_register_boot_set(nvram_boot_set, nvram);
204
83469015 205 return 0;
3475187d
FB
206}
207
22548760 208void pic_info(void)
3475187d
FB
209{
210}
211
22548760 212void irq_info(void)
3475187d
FB
213{
214}
215
9d926598
BS
216void cpu_check_irqs(CPUState *env)
217{
218 uint32_t pil = env->pil_in | (env->softint & ~SOFTINT_TIMER) |
219 ((env->softint & SOFTINT_TIMER) << 14);
220
221 if (pil && (env->interrupt_index == 0 ||
222 (env->interrupt_index & ~15) == TT_EXTINT)) {
223 unsigned int i;
224
225 for (i = 15; i > 0; i--) {
226 if (pil & (1 << i)) {
227 int old_interrupt = env->interrupt_index;
228
229 env->interrupt_index = TT_EXTINT | i;
230 if (old_interrupt != env->interrupt_index) {
231 DPRINTF("Set CPU IRQ %d\n", i);
232 cpu_interrupt(env, CPU_INTERRUPT_HARD);
233 }
234 break;
235 }
236 }
237 } else if (!pil && (env->interrupt_index & ~15) == TT_EXTINT) {
238 DPRINTF("Reset CPU IRQ %d\n", env->interrupt_index & 15);
239 env->interrupt_index = 0;
240 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
241 }
242}
243
244static void cpu_set_irq(void *opaque, int irq, int level)
245{
246 CPUState *env = opaque;
247
248 if (level) {
249 DPRINTF("Raise CPU IRQ %d\n", irq);
250 env->halted = 0;
251 env->pil_in |= 1 << irq;
252 cpu_check_irqs(env);
253 } else {
254 DPRINTF("Lower CPU IRQ %d\n", irq);
255 env->pil_in &= ~(1 << irq);
256 cpu_check_irqs(env);
257 }
258}
259
83469015 260void qemu_system_powerdown(void)
3475187d
FB
261{
262}
263
e87231d4
BS
264typedef struct ResetData {
265 CPUState *env;
266 uint64_t reset_addr;
267} ResetData;
268
c68ea704
FB
269static void main_cpu_reset(void *opaque)
270{
e87231d4
BS
271 ResetData *s = (ResetData *)opaque;
272 CPUState *env = s->env;
20c9f095 273
c68ea704 274 cpu_reset(env);
8fa211e8
BS
275 env->tick_cmpr = TICK_INT_DIS | 0;
276 ptimer_set_limit(env->tick, TICK_MAX, 1);
20c9f095 277 ptimer_run(env->tick, 0);
8fa211e8
BS
278 env->stick_cmpr = TICK_INT_DIS | 0;
279 ptimer_set_limit(env->stick, TICK_MAX, 1);
20c9f095 280 ptimer_run(env->stick, 0);
8fa211e8
BS
281 env->hstick_cmpr = TICK_INT_DIS | 0;
282 ptimer_set_limit(env->hstick, TICK_MAX, 1);
20c9f095 283 ptimer_run(env->hstick, 0);
e87231d4
BS
284 env->gregs[1] = 0; // Memory start
285 env->gregs[2] = ram_size; // Memory size
286 env->gregs[3] = 0; // Machine description XXX
287 env->pc = s->reset_addr;
288 env->npc = env->pc + 4;
20c9f095
BS
289}
290
22548760 291static void tick_irq(void *opaque)
20c9f095
BS
292{
293 CPUState *env = opaque;
294
8fa211e8
BS
295 if (!(env->tick_cmpr & TICK_INT_DIS)) {
296 env->softint |= SOFTINT_TIMER;
297 cpu_interrupt(env, CPU_INTERRUPT_TIMER);
298 }
20c9f095
BS
299}
300
22548760 301static void stick_irq(void *opaque)
20c9f095
BS
302{
303 CPUState *env = opaque;
304
8fa211e8
BS
305 if (!(env->stick_cmpr & TICK_INT_DIS)) {
306 env->softint |= SOFTINT_STIMER;
307 cpu_interrupt(env, CPU_INTERRUPT_TIMER);
308 }
20c9f095
BS
309}
310
22548760 311static void hstick_irq(void *opaque)
20c9f095
BS
312{
313 CPUState *env = opaque;
314
8fa211e8
BS
315 if (!(env->hstick_cmpr & TICK_INT_DIS)) {
316 cpu_interrupt(env, CPU_INTERRUPT_TIMER);
317 }
c68ea704
FB
318}
319
f4b1a842
BS
320void cpu_tick_set_count(void *opaque, uint64_t count)
321{
322 ptimer_set_count(opaque, -count);
323}
324
325uint64_t cpu_tick_get_count(void *opaque)
326{
327 return -ptimer_get_count(opaque);
328}
329
330void cpu_tick_set_limit(void *opaque, uint64_t limit)
331{
332 ptimer_set_limit(opaque, -limit, 0);
333}
334
83469015
FB
335static const int ide_iobase[2] = { 0x1f0, 0x170 };
336static const int ide_iobase2[2] = { 0x3f6, 0x376 };
337static const int ide_irq[2] = { 14, 15 };
3475187d 338
83469015
FB
339static const int serial_io[MAX_SERIAL_PORTS] = { 0x3f8, 0x2f8, 0x3e8, 0x2e8 };
340static const int serial_irq[MAX_SERIAL_PORTS] = { 4, 3, 4, 3 };
341
342static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
343static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
344
345static fdctrl_t *floppy_controller;
3475187d 346
c7ba218d
BS
347static void sun4uv_init(ram_addr_t RAM_size, int vga_ram_size,
348 const char *boot_devices, DisplayState *ds,
349 const char *kernel_filename, const char *kernel_cmdline,
350 const char *initrd_filename, const char *cpu_model,
351 const struct hwdef *hwdef)
3475187d 352{
c68ea704 353 CPUState *env;
3475187d 354 char buf[1024];
83469015 355 m48t59_t *nvram;
3475187d
FB
356 int ret, linux_boot;
357 unsigned int i;
5c6602c5
BS
358 ram_addr_t ram_offset, prom_offset, vga_ram_offset;
359 long initrd_size, kernel_size;
83469015 360 PCIBus *pci_bus;
20c9f095 361 QEMUBH *bh;
f19e918d 362 qemu_irq *irq;
22548760 363 int drive_index;
e4bcb14c
TS
364 BlockDriverState *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
365 BlockDriverState *fd[MAX_FD];
3cce6243 366 void *fw_cfg;
e87231d4 367 ResetData *reset_info;
3475187d
FB
368
369 linux_boot = (kernel_filename != NULL);
370
62724a37 371 /* init CPUs */
c7ba218d
BS
372 if (!cpu_model)
373 cpu_model = hwdef->default_cpu_model;
374
aaed909a
FB
375 env = cpu_init(cpu_model);
376 if (!env) {
62724a37
BS
377 fprintf(stderr, "Unable to find Sparc CPU definition\n");
378 exit(1);
379 }
20c9f095
BS
380 bh = qemu_bh_new(tick_irq, env);
381 env->tick = ptimer_init(bh);
382 ptimer_set_period(env->tick, 1ULL);
383
384 bh = qemu_bh_new(stick_irq, env);
385 env->stick = ptimer_init(bh);
386 ptimer_set_period(env->stick, 1ULL);
387
388 bh = qemu_bh_new(hstick_irq, env);
389 env->hstick = ptimer_init(bh);
390 ptimer_set_period(env->hstick, 1ULL);
e87231d4
BS
391
392 reset_info = qemu_mallocz(sizeof(ResetData));
393 reset_info->env = env;
394 reset_info->reset_addr = hwdef->prom_addr + 0x40ULL;
395 qemu_register_reset(main_cpu_reset, reset_info);
396 main_cpu_reset(reset_info);
397 // Override warm reset address with cold start address
398 env->pc = hwdef->prom_addr + 0x20ULL;
399 env->npc = env->pc + 4;
c68ea704 400
3475187d 401 /* allocate RAM */
5c6602c5
BS
402 ram_offset = qemu_ram_alloc(RAM_size);
403 cpu_register_physical_memory(0, RAM_size, ram_offset);
3475187d 404
5c6602c5 405 prom_offset = qemu_ram_alloc(PROM_SIZE_MAX);
e87231d4 406 cpu_register_physical_memory(hwdef->prom_addr,
77f193da
BS
407 (PROM_SIZE_MAX + TARGET_PAGE_SIZE) &
408 TARGET_PAGE_MASK,
b3783731 409 prom_offset | IO_MEM_ROM);
3475187d 410
1192dad8
JM
411 if (bios_name == NULL)
412 bios_name = PROM_FILENAME;
413 snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name);
e87231d4 414 ret = load_elf(buf, hwdef->prom_addr - PROM_VADDR, NULL, NULL, NULL);
3475187d 415 if (ret < 0) {
e87231d4
BS
416 ret = load_image_targphys(buf, hwdef->prom_addr,
417 (PROM_SIZE_MAX + TARGET_PAGE_SIZE) &
418 TARGET_PAGE_MASK);
419 if (ret < 0) {
420 fprintf(stderr, "qemu: could not load prom '%s'\n",
421 buf);
422 exit(1);
423 }
3475187d 424 }
3475187d
FB
425
426 kernel_size = 0;
83469015 427 initrd_size = 0;
3475187d 428 if (linux_boot) {
b3783731 429 /* XXX: put correct offset */
74287114 430 kernel_size = load_elf(kernel_filename, 0, NULL, NULL, NULL);
3475187d 431 if (kernel_size < 0)
293f78bc
BS
432 kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
433 ram_size - KERNEL_LOAD_ADDR);
f930d07e 434 if (kernel_size < 0)
293f78bc
BS
435 kernel_size = load_image_targphys(kernel_filename,
436 KERNEL_LOAD_ADDR,
437 ram_size - KERNEL_LOAD_ADDR);
3475187d 438 if (kernel_size < 0) {
5fafdf24 439 fprintf(stderr, "qemu: could not load kernel '%s'\n",
3475187d 440 kernel_filename);
f930d07e 441 exit(1);
3475187d
FB
442 }
443
444 /* load initrd */
3475187d 445 if (initrd_filename) {
293f78bc
BS
446 initrd_size = load_image_targphys(initrd_filename,
447 INITRD_LOAD_ADDR,
448 ram_size - INITRD_LOAD_ADDR);
3475187d 449 if (initrd_size < 0) {
5fafdf24 450 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
3475187d
FB
451 initrd_filename);
452 exit(1);
453 }
454 }
455 if (initrd_size > 0) {
f930d07e 456 for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
293f78bc
BS
457 if (ldl_phys(KERNEL_LOAD_ADDR + i) == 0x48647253) { // HdrS
458 stl_phys(KERNEL_LOAD_ADDR + i + 16, INITRD_LOAD_ADDR);
459 stl_phys(KERNEL_LOAD_ADDR + i + 20, initrd_size);
f930d07e
BS
460 break;
461 }
462 }
3475187d
FB
463 }
464 }
502a5395 465 pci_bus = pci_apb_init(APB_SPECIAL_BASE, APB_MEM_BASE, NULL);
83469015 466 isa_mem_base = VGA_BASE;
5c6602c5 467 vga_ram_offset = qemu_ram_alloc(vga_ram_size);
a94fd955
BS
468 pci_vga_init(pci_bus, ds, phys_ram_base + vga_ram_offset,
469 vga_ram_offset, vga_ram_size,
470 0, 0);
83469015 471
e87231d4
BS
472 i = 0;
473 if (hwdef->console_serial_base) {
474 serial_mm_init(hwdef->console_serial_base, 0, NULL, 115200,
475 serial_hds[i], 1);
476 i++;
477 }
478 for(; i < MAX_SERIAL_PORTS; i++) {
83469015 479 if (serial_hds[i]) {
cbf5c748
BS
480 serial_init(serial_io[i], NULL/*serial_irq[i]*/, 115200,
481 serial_hds[i]);
83469015
FB
482 }
483 }
484
485 for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
486 if (parallel_hds[i]) {
77f193da
BS
487 parallel_init(parallel_io[i], NULL/*parallel_irq[i]*/,
488 parallel_hds[i]);
83469015
FB
489 }
490 }
491
492 for(i = 0; i < nb_nics; i++) {
a41b2ff2
PB
493 if (!nd_table[i].model)
494 nd_table[i].model = "ne2k_pci";
f930d07e 495 pci_nic_init(pci_bus, &nd_table[i], -1);
83469015
FB
496 }
497
9d926598 498 irq = qemu_allocate_irqs(cpu_set_irq, env, MAX_PILS);
e4bcb14c
TS
499 if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) {
500 fprintf(stderr, "qemu: too many IDE bus\n");
501 exit(1);
502 }
503 for(i = 0; i < MAX_IDE_BUS * MAX_IDE_DEVS; i++) {
22548760
BS
504 drive_index = drive_get_index(IF_IDE, i / MAX_IDE_DEVS,
505 i % MAX_IDE_DEVS);
506 if (drive_index != -1)
507 hd[i] = drives_table[drive_index].bdrv;
e4bcb14c
TS
508 else
509 hd[i] = NULL;
510 }
511
512 // XXX pci_cmd646_ide_init(pci_bus, hd, 1);
513 pci_piix3_ide_init(pci_bus, hd, -1, irq);
d537cf6c
PB
514 /* FIXME: wire up interrupts. */
515 i8042_init(NULL/*1*/, NULL/*12*/, 0x60);
e4bcb14c 516 for(i = 0; i < MAX_FD; i++) {
22548760
BS
517 drive_index = drive_get_index(IF_FLOPPY, 0, i);
518 if (drive_index != -1)
519 fd[i] = drives_table[drive_index].bdrv;
e4bcb14c
TS
520 else
521 fd[i] = NULL;
522 }
523 floppy_controller = fdctrl_init(NULL/*6*/, 2, 0, 0x3f0, fd);
d537cf6c 524 nvram = m48t59_init(NULL/*8*/, 0, 0x0074, NVRAM_SIZE, 59);
22548760 525 sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", RAM_size, boot_devices,
0d31cb99
BS
526 KERNEL_LOAD_ADDR, kernel_size,
527 kernel_cmdline,
528 INITRD_LOAD_ADDR, initrd_size,
529 /* XXX: need an option to load a NVRAM image */
530 0,
531 graphic_width, graphic_height, graphic_depth,
532 (uint8_t *)&nd_table[0].macaddr);
83469015 533
3cce6243
BS
534 fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
535 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
905fdcb5
BS
536 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
537 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
3475187d
FB
538}
539
905fdcb5
BS
540enum {
541 sun4u_id = 0,
542 sun4v_id = 64,
e87231d4 543 niagara_id,
905fdcb5
BS
544};
545
c7ba218d
BS
546static const struct hwdef hwdefs[] = {
547 /* Sun4u generic PC-like machine */
548 {
549 .default_cpu_model = "TI UltraSparc II",
905fdcb5 550 .machine_id = sun4u_id,
e87231d4
BS
551 .prom_addr = 0x1fff0000000ULL,
552 .console_serial_base = 0,
c7ba218d
BS
553 },
554 /* Sun4v generic PC-like machine */
555 {
556 .default_cpu_model = "Sun UltraSparc T1",
905fdcb5 557 .machine_id = sun4v_id,
e87231d4
BS
558 .prom_addr = 0x1fff0000000ULL,
559 .console_serial_base = 0,
560 },
561 /* Sun4v generic Niagara machine */
562 {
563 .default_cpu_model = "Sun UltraSparc T1",
564 .machine_id = niagara_id,
565 .prom_addr = 0xfff0000000ULL,
566 .console_serial_base = 0xfff0c2c000ULL,
c7ba218d
BS
567 },
568};
569
570/* Sun4u hardware initialisation */
571static void sun4u_init(ram_addr_t RAM_size, int vga_ram_size,
572 const char *boot_devices, DisplayState *ds,
573 const char *kernel_filename, const char *kernel_cmdline,
574 const char *initrd_filename, const char *cpu_model)
575{
576 sun4uv_init(RAM_size, vga_ram_size, boot_devices, ds, kernel_filename,
577 kernel_cmdline, initrd_filename, cpu_model, &hwdefs[0]);
578}
579
580/* Sun4v hardware initialisation */
581static void sun4v_init(ram_addr_t RAM_size, int vga_ram_size,
582 const char *boot_devices, DisplayState *ds,
583 const char *kernel_filename, const char *kernel_cmdline,
584 const char *initrd_filename, const char *cpu_model)
585{
586 sun4uv_init(RAM_size, vga_ram_size, boot_devices, ds, kernel_filename,
587 kernel_cmdline, initrd_filename, cpu_model, &hwdefs[1]);
588}
589
e87231d4
BS
590/* Niagara hardware initialisation */
591static void niagara_init(ram_addr_t RAM_size, int vga_ram_size,
592 const char *boot_devices, DisplayState *ds,
593 const char *kernel_filename, const char *kernel_cmdline,
594 const char *initrd_filename, const char *cpu_model)
595{
596 sun4uv_init(RAM_size, vga_ram_size, boot_devices, ds, kernel_filename,
597 kernel_cmdline, initrd_filename, cpu_model, &hwdefs[2]);
598}
599
3475187d 600QEMUMachine sun4u_machine = {
66de733b
BS
601 .name = "sun4u",
602 .desc = "Sun4u platform",
603 .init = sun4u_init,
604 .ram_require = PROM_SIZE_MAX + VGA_RAM_SIZE,
f88e4b91 605 .nodisk_ok = 1,
1bcee014 606 .max_cpus = 1, // XXX for now
3475187d 607};
c7ba218d
BS
608
609QEMUMachine sun4v_machine = {
66de733b
BS
610 .name = "sun4v",
611 .desc = "Sun4v platform",
612 .init = sun4v_init,
613 .ram_require = PROM_SIZE_MAX + VGA_RAM_SIZE,
f88e4b91 614 .nodisk_ok = 1,
1bcee014 615 .max_cpus = 1, // XXX for now
c7ba218d 616};
e87231d4
BS
617
618QEMUMachine niagara_machine = {
619 .name = "Niagara",
620 .desc = "Sun4v platform, Niagara",
621 .init = niagara_init,
622 .ram_require = PROM_SIZE_MAX + VGA_RAM_SIZE,
623 .nodisk_ok = 1,
1bcee014 624 .max_cpus = 1, // XXX for now
e87231d4 625};