]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Cancel hangcheck before GPU is suspended
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
319c1d42 40#include <drm/drm_atomic.h>
c196e1d6 41#include <drm/drm_atomic_helper.h>
760285e7
DH
42#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
465c120c
MR
44#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
c0f372b3 46#include <linux/dma_remapping.h>
fd8e058a
AG
47#include <linux/reservation.h>
48#include <linux/dma-buf.h>
79e53945 49
465c120c 50/* Primary plane formats for gen <= 3 */
568db4f2 51static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
52 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
465c120c 54 DRM_FORMAT_XRGB1555,
67fe7dc5 55 DRM_FORMAT_XRGB8888,
465c120c
MR
56};
57
58/* Primary plane formats for gen >= 4 */
568db4f2 59static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
60 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
465c120c 72 DRM_FORMAT_XBGR8888,
67fe7dc5 73 DRM_FORMAT_ARGB8888,
465c120c
MR
74 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
465c120c 76 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
77 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
465c120c
MR
81};
82
3d7d6510
MR
83/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
6b383a7f 88static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 89
f1f644dc 90static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 91 struct intel_crtc_state *pipe_config);
18442d08 92static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 93 struct intel_crtc_state *pipe_config);
f1f644dc 94
eb1bfe80
JB
95static int intel_framebuffer_init(struct drm_device *dev,
96 struct intel_framebuffer *ifb,
97 struct drm_mode_fb_cmd2 *mode_cmd,
98 struct drm_i915_gem_object *obj);
5b18e57c
DV
99static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
100static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 101static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
102 struct intel_link_m_n *m_n,
103 struct intel_link_m_n *m2_n2);
29407aab 104static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
105static void haswell_set_pipeconf(struct drm_crtc *crtc);
106static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 107static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 108 const struct intel_crtc_state *pipe_config);
d288f65f 109static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 110 const struct intel_crtc_state *pipe_config);
613d2b27
ML
111static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
112static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
113static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
114 struct intel_crtc_state *crtc_state);
5ab7b0b7
ID
115static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
116 int num_connectors);
bfd16b2a
ML
117static void skylake_pfit_enable(struct intel_crtc *crtc);
118static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
119static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 120static void intel_modeset_setup_hw_state(struct drm_device *dev);
e7457a9a 121
79e53945 122typedef struct {
0206e353 123 int min, max;
79e53945
JB
124} intel_range_t;
125
126typedef struct {
0206e353
AJ
127 int dot_limit;
128 int p2_slow, p2_fast;
79e53945
JB
129} intel_p2_t;
130
d4906093
ML
131typedef struct intel_limit intel_limit_t;
132struct intel_limit {
0206e353
AJ
133 intel_range_t dot, vco, n, m, m1, m2, p, p1;
134 intel_p2_t p2;
d4906093 135};
79e53945 136
bfa7df01
VS
137/* returns HPLL frequency in kHz */
138static int valleyview_get_vco(struct drm_i915_private *dev_priv)
139{
140 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
141
142 /* Obtain SKU information */
143 mutex_lock(&dev_priv->sb_lock);
144 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
145 CCK_FUSE_HPLL_FREQ_MASK;
146 mutex_unlock(&dev_priv->sb_lock);
147
148 return vco_freq[hpll_freq] * 1000;
149}
150
151static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
152 const char *name, u32 reg)
153{
154 u32 val;
155 int divider;
156
157 if (dev_priv->hpll_freq == 0)
158 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
159
160 mutex_lock(&dev_priv->sb_lock);
161 val = vlv_cck_read(dev_priv, reg);
162 mutex_unlock(&dev_priv->sb_lock);
163
164 divider = val & CCK_FREQUENCY_VALUES;
165
166 WARN((val & CCK_FREQUENCY_STATUS) !=
167 (divider << CCK_FREQUENCY_STATUS_SHIFT),
168 "%s change in progress\n", name);
169
170 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
171}
172
d2acd215
DV
173int
174intel_pch_rawclk(struct drm_device *dev)
175{
176 struct drm_i915_private *dev_priv = dev->dev_private;
177
178 WARN_ON(!HAS_PCH_SPLIT(dev));
179
180 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
181}
182
79e50a4f
JN
183/* hrawclock is 1/4 the FSB frequency */
184int intel_hrawclk(struct drm_device *dev)
185{
186 struct drm_i915_private *dev_priv = dev->dev_private;
187 uint32_t clkcfg;
188
189 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
190 if (IS_VALLEYVIEW(dev))
191 return 200;
192
193 clkcfg = I915_READ(CLKCFG);
194 switch (clkcfg & CLKCFG_FSB_MASK) {
195 case CLKCFG_FSB_400:
196 return 100;
197 case CLKCFG_FSB_533:
198 return 133;
199 case CLKCFG_FSB_667:
200 return 166;
201 case CLKCFG_FSB_800:
202 return 200;
203 case CLKCFG_FSB_1067:
204 return 266;
205 case CLKCFG_FSB_1333:
206 return 333;
207 /* these two are just a guess; one of them might be right */
208 case CLKCFG_FSB_1600:
209 case CLKCFG_FSB_1600_ALT:
210 return 400;
211 default:
212 return 133;
213 }
214}
215
bfa7df01
VS
216static void intel_update_czclk(struct drm_i915_private *dev_priv)
217{
218 if (!IS_VALLEYVIEW(dev_priv))
219 return;
220
221 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
222 CCK_CZ_CLOCK_CONTROL);
223
224 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
225}
226
021357ac
CW
227static inline u32 /* units of 100MHz */
228intel_fdi_link_freq(struct drm_device *dev)
229{
8b99e68c
CW
230 if (IS_GEN5(dev)) {
231 struct drm_i915_private *dev_priv = dev->dev_private;
232 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
233 } else
234 return 27;
021357ac
CW
235}
236
5d536e28 237static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 238 .dot = { .min = 25000, .max = 350000 },
9c333719 239 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 240 .n = { .min = 2, .max = 16 },
0206e353
AJ
241 .m = { .min = 96, .max = 140 },
242 .m1 = { .min = 18, .max = 26 },
243 .m2 = { .min = 6, .max = 16 },
244 .p = { .min = 4, .max = 128 },
245 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
246 .p2 = { .dot_limit = 165000,
247 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
248};
249
5d536e28
DV
250static const intel_limit_t intel_limits_i8xx_dvo = {
251 .dot = { .min = 25000, .max = 350000 },
9c333719 252 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 253 .n = { .min = 2, .max = 16 },
5d536e28
DV
254 .m = { .min = 96, .max = 140 },
255 .m1 = { .min = 18, .max = 26 },
256 .m2 = { .min = 6, .max = 16 },
257 .p = { .min = 4, .max = 128 },
258 .p1 = { .min = 2, .max = 33 },
259 .p2 = { .dot_limit = 165000,
260 .p2_slow = 4, .p2_fast = 4 },
261};
262
e4b36699 263static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 264 .dot = { .min = 25000, .max = 350000 },
9c333719 265 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 266 .n = { .min = 2, .max = 16 },
0206e353
AJ
267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 14, .p2_fast = 7 },
e4b36699 274};
273e27ca 275
e4b36699 276static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
277 .dot = { .min = 20000, .max = 400000 },
278 .vco = { .min = 1400000, .max = 2800000 },
279 .n = { .min = 1, .max = 6 },
280 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
281 .m1 = { .min = 8, .max = 18 },
282 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
283 .p = { .min = 5, .max = 80 },
284 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
285 .p2 = { .dot_limit = 200000,
286 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
287};
288
289static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
290 .dot = { .min = 20000, .max = 400000 },
291 .vco = { .min = 1400000, .max = 2800000 },
292 .n = { .min = 1, .max = 6 },
293 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
294 .m1 = { .min = 8, .max = 18 },
295 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
296 .p = { .min = 7, .max = 98 },
297 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
298 .p2 = { .dot_limit = 112000,
299 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
300};
301
273e27ca 302
e4b36699 303static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
304 .dot = { .min = 25000, .max = 270000 },
305 .vco = { .min = 1750000, .max = 3500000},
306 .n = { .min = 1, .max = 4 },
307 .m = { .min = 104, .max = 138 },
308 .m1 = { .min = 17, .max = 23 },
309 .m2 = { .min = 5, .max = 11 },
310 .p = { .min = 10, .max = 30 },
311 .p1 = { .min = 1, .max = 3},
312 .p2 = { .dot_limit = 270000,
313 .p2_slow = 10,
314 .p2_fast = 10
044c7c41 315 },
e4b36699
KP
316};
317
318static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
319 .dot = { .min = 22000, .max = 400000 },
320 .vco = { .min = 1750000, .max = 3500000},
321 .n = { .min = 1, .max = 4 },
322 .m = { .min = 104, .max = 138 },
323 .m1 = { .min = 16, .max = 23 },
324 .m2 = { .min = 5, .max = 11 },
325 .p = { .min = 5, .max = 80 },
326 .p1 = { .min = 1, .max = 8},
327 .p2 = { .dot_limit = 165000,
328 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
329};
330
331static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
332 .dot = { .min = 20000, .max = 115000 },
333 .vco = { .min = 1750000, .max = 3500000 },
334 .n = { .min = 1, .max = 3 },
335 .m = { .min = 104, .max = 138 },
336 .m1 = { .min = 17, .max = 23 },
337 .m2 = { .min = 5, .max = 11 },
338 .p = { .min = 28, .max = 112 },
339 .p1 = { .min = 2, .max = 8 },
340 .p2 = { .dot_limit = 0,
341 .p2_slow = 14, .p2_fast = 14
044c7c41 342 },
e4b36699
KP
343};
344
345static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
346 .dot = { .min = 80000, .max = 224000 },
347 .vco = { .min = 1750000, .max = 3500000 },
348 .n = { .min = 1, .max = 3 },
349 .m = { .min = 104, .max = 138 },
350 .m1 = { .min = 17, .max = 23 },
351 .m2 = { .min = 5, .max = 11 },
352 .p = { .min = 14, .max = 42 },
353 .p1 = { .min = 2, .max = 6 },
354 .p2 = { .dot_limit = 0,
355 .p2_slow = 7, .p2_fast = 7
044c7c41 356 },
e4b36699
KP
357};
358
f2b115e6 359static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
360 .dot = { .min = 20000, .max = 400000},
361 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 362 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
363 .n = { .min = 3, .max = 6 },
364 .m = { .min = 2, .max = 256 },
273e27ca 365 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
366 .m1 = { .min = 0, .max = 0 },
367 .m2 = { .min = 0, .max = 254 },
368 .p = { .min = 5, .max = 80 },
369 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
370 .p2 = { .dot_limit = 200000,
371 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
372};
373
f2b115e6 374static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
375 .dot = { .min = 20000, .max = 400000 },
376 .vco = { .min = 1700000, .max = 3500000 },
377 .n = { .min = 3, .max = 6 },
378 .m = { .min = 2, .max = 256 },
379 .m1 = { .min = 0, .max = 0 },
380 .m2 = { .min = 0, .max = 254 },
381 .p = { .min = 7, .max = 112 },
382 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
383 .p2 = { .dot_limit = 112000,
384 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
385};
386
273e27ca
EA
387/* Ironlake / Sandybridge
388 *
389 * We calculate clock using (register_value + 2) for N/M1/M2, so here
390 * the range value for them is (actual_value - 2).
391 */
b91ad0ec 392static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
393 .dot = { .min = 25000, .max = 350000 },
394 .vco = { .min = 1760000, .max = 3510000 },
395 .n = { .min = 1, .max = 5 },
396 .m = { .min = 79, .max = 127 },
397 .m1 = { .min = 12, .max = 22 },
398 .m2 = { .min = 5, .max = 9 },
399 .p = { .min = 5, .max = 80 },
400 .p1 = { .min = 1, .max = 8 },
401 .p2 = { .dot_limit = 225000,
402 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
403};
404
b91ad0ec 405static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
406 .dot = { .min = 25000, .max = 350000 },
407 .vco = { .min = 1760000, .max = 3510000 },
408 .n = { .min = 1, .max = 3 },
409 .m = { .min = 79, .max = 118 },
410 .m1 = { .min = 12, .max = 22 },
411 .m2 = { .min = 5, .max = 9 },
412 .p = { .min = 28, .max = 112 },
413 .p1 = { .min = 2, .max = 8 },
414 .p2 = { .dot_limit = 225000,
415 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
416};
417
418static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 3 },
422 .m = { .min = 79, .max = 127 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 14, .max = 56 },
426 .p1 = { .min = 2, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
429};
430
273e27ca 431/* LVDS 100mhz refclk limits. */
b91ad0ec 432static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
433 .dot = { .min = 25000, .max = 350000 },
434 .vco = { .min = 1760000, .max = 3510000 },
435 .n = { .min = 1, .max = 2 },
436 .m = { .min = 79, .max = 126 },
437 .m1 = { .min = 12, .max = 22 },
438 .m2 = { .min = 5, .max = 9 },
439 .p = { .min = 28, .max = 112 },
0206e353 440 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
441 .p2 = { .dot_limit = 225000,
442 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
443};
444
445static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
446 .dot = { .min = 25000, .max = 350000 },
447 .vco = { .min = 1760000, .max = 3510000 },
448 .n = { .min = 1, .max = 3 },
449 .m = { .min = 79, .max = 126 },
450 .m1 = { .min = 12, .max = 22 },
451 .m2 = { .min = 5, .max = 9 },
452 .p = { .min = 14, .max = 42 },
0206e353 453 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
454 .p2 = { .dot_limit = 225000,
455 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
456};
457
dc730512 458static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
459 /*
460 * These are the data rate limits (measured in fast clocks)
461 * since those are the strictest limits we have. The fast
462 * clock and actual rate limits are more relaxed, so checking
463 * them would make no difference.
464 */
465 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 466 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 467 .n = { .min = 1, .max = 7 },
a0c4da24
JB
468 .m1 = { .min = 2, .max = 3 },
469 .m2 = { .min = 11, .max = 156 },
b99ab663 470 .p1 = { .min = 2, .max = 3 },
5fdc9c49 471 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
472};
473
ef9348c8
CML
474static const intel_limit_t intel_limits_chv = {
475 /*
476 * These are the data rate limits (measured in fast clocks)
477 * since those are the strictest limits we have. The fast
478 * clock and actual rate limits are more relaxed, so checking
479 * them would make no difference.
480 */
481 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 482 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
483 .n = { .min = 1, .max = 1 },
484 .m1 = { .min = 2, .max = 2 },
485 .m2 = { .min = 24 << 22, .max = 175 << 22 },
486 .p1 = { .min = 2, .max = 4 },
487 .p2 = { .p2_slow = 1, .p2_fast = 14 },
488};
489
5ab7b0b7
ID
490static const intel_limit_t intel_limits_bxt = {
491 /* FIXME: find real dot limits */
492 .dot = { .min = 0, .max = INT_MAX },
e6292556 493 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
494 .n = { .min = 1, .max = 1 },
495 .m1 = { .min = 2, .max = 2 },
496 /* FIXME: find real m2 limits */
497 .m2 = { .min = 2 << 22, .max = 255 << 22 },
498 .p1 = { .min = 2, .max = 4 },
499 .p2 = { .p2_slow = 1, .p2_fast = 20 },
500};
501
cdba954e
ACO
502static bool
503needs_modeset(struct drm_crtc_state *state)
504{
fc596660 505 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
506}
507
e0638cdf
PZ
508/**
509 * Returns whether any output on the specified pipe is of the specified type
510 */
4093561b 511bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 512{
409ee761 513 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
514 struct intel_encoder *encoder;
515
409ee761 516 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
517 if (encoder->type == type)
518 return true;
519
520 return false;
521}
522
d0737e1d
ACO
523/**
524 * Returns whether any output on the specified pipe will have the specified
525 * type after a staged modeset is complete, i.e., the same as
526 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
527 * encoder->crtc.
528 */
a93e255f
ACO
529static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
530 int type)
d0737e1d 531{
a93e255f 532 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 533 struct drm_connector *connector;
a93e255f 534 struct drm_connector_state *connector_state;
d0737e1d 535 struct intel_encoder *encoder;
a93e255f
ACO
536 int i, num_connectors = 0;
537
da3ced29 538 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
539 if (connector_state->crtc != crtc_state->base.crtc)
540 continue;
541
542 num_connectors++;
d0737e1d 543
a93e255f
ACO
544 encoder = to_intel_encoder(connector_state->best_encoder);
545 if (encoder->type == type)
d0737e1d 546 return true;
a93e255f
ACO
547 }
548
549 WARN_ON(num_connectors == 0);
d0737e1d
ACO
550
551 return false;
552}
553
a93e255f
ACO
554static const intel_limit_t *
555intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
2c07245f 556{
a93e255f 557 struct drm_device *dev = crtc_state->base.crtc->dev;
2c07245f 558 const intel_limit_t *limit;
b91ad0ec 559
a93e255f 560 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 561 if (intel_is_dual_link_lvds(dev)) {
1b894b59 562 if (refclk == 100000)
b91ad0ec
ZW
563 limit = &intel_limits_ironlake_dual_lvds_100m;
564 else
565 limit = &intel_limits_ironlake_dual_lvds;
566 } else {
1b894b59 567 if (refclk == 100000)
b91ad0ec
ZW
568 limit = &intel_limits_ironlake_single_lvds_100m;
569 else
570 limit = &intel_limits_ironlake_single_lvds;
571 }
c6bb3538 572 } else
b91ad0ec 573 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
574
575 return limit;
576}
577
a93e255f
ACO
578static const intel_limit_t *
579intel_g4x_limit(struct intel_crtc_state *crtc_state)
044c7c41 580{
a93e255f 581 struct drm_device *dev = crtc_state->base.crtc->dev;
044c7c41
ML
582 const intel_limit_t *limit;
583
a93e255f 584 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 585 if (intel_is_dual_link_lvds(dev))
e4b36699 586 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 587 else
e4b36699 588 limit = &intel_limits_g4x_single_channel_lvds;
a93e255f
ACO
589 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
590 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
e4b36699 591 limit = &intel_limits_g4x_hdmi;
a93e255f 592 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
e4b36699 593 limit = &intel_limits_g4x_sdvo;
044c7c41 594 } else /* The option is for other outputs */
e4b36699 595 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
596
597 return limit;
598}
599
a93e255f
ACO
600static const intel_limit_t *
601intel_limit(struct intel_crtc_state *crtc_state, int refclk)
79e53945 602{
a93e255f 603 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945
JB
604 const intel_limit_t *limit;
605
5ab7b0b7
ID
606 if (IS_BROXTON(dev))
607 limit = &intel_limits_bxt;
608 else if (HAS_PCH_SPLIT(dev))
a93e255f 609 limit = intel_ironlake_limit(crtc_state, refclk);
2c07245f 610 else if (IS_G4X(dev)) {
a93e255f 611 limit = intel_g4x_limit(crtc_state);
f2b115e6 612 } else if (IS_PINEVIEW(dev)) {
a93e255f 613 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
f2b115e6 614 limit = &intel_limits_pineview_lvds;
2177832f 615 else
f2b115e6 616 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
617 } else if (IS_CHERRYVIEW(dev)) {
618 limit = &intel_limits_chv;
a0c4da24 619 } else if (IS_VALLEYVIEW(dev)) {
dc730512 620 limit = &intel_limits_vlv;
a6c45cf0 621 } else if (!IS_GEN2(dev)) {
a93e255f 622 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
623 limit = &intel_limits_i9xx_lvds;
624 else
625 limit = &intel_limits_i9xx_sdvo;
79e53945 626 } else {
a93e255f 627 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
e4b36699 628 limit = &intel_limits_i8xx_lvds;
a93e255f 629 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
e4b36699 630 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
631 else
632 limit = &intel_limits_i8xx_dac;
79e53945
JB
633 }
634 return limit;
635}
636
dccbea3b
ID
637/*
638 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
639 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
640 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
641 * The helpers' return value is the rate of the clock that is fed to the
642 * display engine's pipe which can be the above fast dot clock rate or a
643 * divided-down version of it.
644 */
f2b115e6 645/* m1 is reserved as 0 in Pineview, n is a ring counter */
dccbea3b 646static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
79e53945 647{
2177832f
SL
648 clock->m = clock->m2 + 2;
649 clock->p = clock->p1 * clock->p2;
ed5ca77e 650 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 651 return 0;
fb03ac01
VS
652 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
653 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
654
655 return clock->dot;
2177832f
SL
656}
657
7429e9d4
DV
658static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
659{
660 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
661}
662
dccbea3b 663static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
2177832f 664{
7429e9d4 665 clock->m = i9xx_dpll_compute_m(clock);
79e53945 666 clock->p = clock->p1 * clock->p2;
ed5ca77e 667 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 668 return 0;
fb03ac01
VS
669 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
670 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
671
672 return clock->dot;
79e53945
JB
673}
674
dccbea3b 675static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
589eca67
ID
676{
677 clock->m = clock->m1 * clock->m2;
678 clock->p = clock->p1 * clock->p2;
679 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 680 return 0;
589eca67
ID
681 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
682 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
683
684 return clock->dot / 5;
589eca67
ID
685}
686
dccbea3b 687int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
ef9348c8
CML
688{
689 clock->m = clock->m1 * clock->m2;
690 clock->p = clock->p1 * clock->p2;
691 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 692 return 0;
ef9348c8
CML
693 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
694 clock->n << 22);
695 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
696
697 return clock->dot / 5;
ef9348c8
CML
698}
699
7c04d1d9 700#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
701/**
702 * Returns whether the given set of divisors are valid for a given refclk with
703 * the given connectors.
704 */
705
1b894b59
CW
706static bool intel_PLL_is_valid(struct drm_device *dev,
707 const intel_limit_t *limit,
708 const intel_clock_t *clock)
79e53945 709{
f01b7962
VS
710 if (clock->n < limit->n.min || limit->n.max < clock->n)
711 INTELPllInvalid("n out of range\n");
79e53945 712 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 713 INTELPllInvalid("p1 out of range\n");
79e53945 714 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 715 INTELPllInvalid("m2 out of range\n");
79e53945 716 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 717 INTELPllInvalid("m1 out of range\n");
f01b7962 718
5ab7b0b7 719 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
720 if (clock->m1 <= clock->m2)
721 INTELPllInvalid("m1 <= m2\n");
722
5ab7b0b7 723 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
724 if (clock->p < limit->p.min || limit->p.max < clock->p)
725 INTELPllInvalid("p out of range\n");
726 if (clock->m < limit->m.min || limit->m.max < clock->m)
727 INTELPllInvalid("m out of range\n");
728 }
729
79e53945 730 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 731 INTELPllInvalid("vco out of range\n");
79e53945
JB
732 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
733 * connector, etc., rather than just a single range.
734 */
735 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 736 INTELPllInvalid("dot out of range\n");
79e53945
JB
737
738 return true;
739}
740
3b1429d9
VS
741static int
742i9xx_select_p2_div(const intel_limit_t *limit,
743 const struct intel_crtc_state *crtc_state,
744 int target)
79e53945 745{
3b1429d9 746 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 747
a93e255f 748 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 749 /*
a210b028
DV
750 * For LVDS just rely on its current settings for dual-channel.
751 * We haven't figured out how to reliably set up different
752 * single/dual channel state, if we even can.
79e53945 753 */
1974cad0 754 if (intel_is_dual_link_lvds(dev))
3b1429d9 755 return limit->p2.p2_fast;
79e53945 756 else
3b1429d9 757 return limit->p2.p2_slow;
79e53945
JB
758 } else {
759 if (target < limit->p2.dot_limit)
3b1429d9 760 return limit->p2.p2_slow;
79e53945 761 else
3b1429d9 762 return limit->p2.p2_fast;
79e53945 763 }
3b1429d9
VS
764}
765
766static bool
767i9xx_find_best_dpll(const intel_limit_t *limit,
768 struct intel_crtc_state *crtc_state,
769 int target, int refclk, intel_clock_t *match_clock,
770 intel_clock_t *best_clock)
771{
772 struct drm_device *dev = crtc_state->base.crtc->dev;
773 intel_clock_t clock;
774 int err = target;
79e53945 775
0206e353 776 memset(best_clock, 0, sizeof(*best_clock));
79e53945 777
3b1429d9
VS
778 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
779
42158660
ZY
780 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
781 clock.m1++) {
782 for (clock.m2 = limit->m2.min;
783 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 784 if (clock.m2 >= clock.m1)
42158660
ZY
785 break;
786 for (clock.n = limit->n.min;
787 clock.n <= limit->n.max; clock.n++) {
788 for (clock.p1 = limit->p1.min;
789 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
790 int this_err;
791
dccbea3b 792 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
793 if (!intel_PLL_is_valid(dev, limit,
794 &clock))
795 continue;
796 if (match_clock &&
797 clock.p != match_clock->p)
798 continue;
799
800 this_err = abs(clock.dot - target);
801 if (this_err < err) {
802 *best_clock = clock;
803 err = this_err;
804 }
805 }
806 }
807 }
808 }
809
810 return (err != target);
811}
812
813static bool
a93e255f
ACO
814pnv_find_best_dpll(const intel_limit_t *limit,
815 struct intel_crtc_state *crtc_state,
ee9300bb
DV
816 int target, int refclk, intel_clock_t *match_clock,
817 intel_clock_t *best_clock)
79e53945 818{
3b1429d9 819 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 820 intel_clock_t clock;
79e53945
JB
821 int err = target;
822
0206e353 823 memset(best_clock, 0, sizeof(*best_clock));
79e53945 824
3b1429d9
VS
825 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
826
42158660
ZY
827 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
828 clock.m1++) {
829 for (clock.m2 = limit->m2.min;
830 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
831 for (clock.n = limit->n.min;
832 clock.n <= limit->n.max; clock.n++) {
833 for (clock.p1 = limit->p1.min;
834 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
835 int this_err;
836
dccbea3b 837 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
838 if (!intel_PLL_is_valid(dev, limit,
839 &clock))
79e53945 840 continue;
cec2f356
SP
841 if (match_clock &&
842 clock.p != match_clock->p)
843 continue;
79e53945
JB
844
845 this_err = abs(clock.dot - target);
846 if (this_err < err) {
847 *best_clock = clock;
848 err = this_err;
849 }
850 }
851 }
852 }
853 }
854
855 return (err != target);
856}
857
d4906093 858static bool
a93e255f
ACO
859g4x_find_best_dpll(const intel_limit_t *limit,
860 struct intel_crtc_state *crtc_state,
ee9300bb
DV
861 int target, int refclk, intel_clock_t *match_clock,
862 intel_clock_t *best_clock)
d4906093 863{
3b1429d9 864 struct drm_device *dev = crtc_state->base.crtc->dev;
d4906093
ML
865 intel_clock_t clock;
866 int max_n;
3b1429d9 867 bool found = false;
6ba770dc
AJ
868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
870
871 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
872
873 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
874
d4906093 875 max_n = limit->n.max;
f77f13e2 876 /* based on hardware requirement, prefer smaller n to precision */
d4906093 877 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 878 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
879 for (clock.m1 = limit->m1.max;
880 clock.m1 >= limit->m1.min; clock.m1--) {
881 for (clock.m2 = limit->m2.max;
882 clock.m2 >= limit->m2.min; clock.m2--) {
883 for (clock.p1 = limit->p1.max;
884 clock.p1 >= limit->p1.min; clock.p1--) {
885 int this_err;
886
dccbea3b 887 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
888 if (!intel_PLL_is_valid(dev, limit,
889 &clock))
d4906093 890 continue;
1b894b59
CW
891
892 this_err = abs(clock.dot - target);
d4906093
ML
893 if (this_err < err_most) {
894 *best_clock = clock;
895 err_most = this_err;
896 max_n = clock.n;
897 found = true;
898 }
899 }
900 }
901 }
902 }
2c07245f
ZW
903 return found;
904}
905
d5dd62bd
ID
906/*
907 * Check if the calculated PLL configuration is more optimal compared to the
908 * best configuration and error found so far. Return the calculated error.
909 */
910static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
911 const intel_clock_t *calculated_clock,
912 const intel_clock_t *best_clock,
913 unsigned int best_error_ppm,
914 unsigned int *error_ppm)
915{
9ca3ba01
ID
916 /*
917 * For CHV ignore the error and consider only the P value.
918 * Prefer a bigger P value based on HW requirements.
919 */
920 if (IS_CHERRYVIEW(dev)) {
921 *error_ppm = 0;
922
923 return calculated_clock->p > best_clock->p;
924 }
925
24be4e46
ID
926 if (WARN_ON_ONCE(!target_freq))
927 return false;
928
d5dd62bd
ID
929 *error_ppm = div_u64(1000000ULL *
930 abs(target_freq - calculated_clock->dot),
931 target_freq);
932 /*
933 * Prefer a better P value over a better (smaller) error if the error
934 * is small. Ensure this preference for future configurations too by
935 * setting the error to 0.
936 */
937 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
938 *error_ppm = 0;
939
940 return true;
941 }
942
943 return *error_ppm + 10 < best_error_ppm;
944}
945
a0c4da24 946static bool
a93e255f
ACO
947vlv_find_best_dpll(const intel_limit_t *limit,
948 struct intel_crtc_state *crtc_state,
ee9300bb
DV
949 int target, int refclk, intel_clock_t *match_clock,
950 intel_clock_t *best_clock)
a0c4da24 951{
a93e255f 952 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 953 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 954 intel_clock_t clock;
69e4f900 955 unsigned int bestppm = 1000000;
27e639bf
VS
956 /* min update 19.2 MHz */
957 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 958 bool found = false;
a0c4da24 959
6b4bf1c4
VS
960 target *= 5; /* fast clock */
961
962 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
963
964 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 965 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 966 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 967 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 968 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 969 clock.p = clock.p1 * clock.p2;
a0c4da24 970 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 971 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 972 unsigned int ppm;
69e4f900 973
6b4bf1c4
VS
974 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
975 refclk * clock.m1);
976
dccbea3b 977 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 978
f01b7962
VS
979 if (!intel_PLL_is_valid(dev, limit,
980 &clock))
43b0ac53
VS
981 continue;
982
d5dd62bd
ID
983 if (!vlv_PLL_is_optimal(dev, target,
984 &clock,
985 best_clock,
986 bestppm, &ppm))
987 continue;
6b4bf1c4 988
d5dd62bd
ID
989 *best_clock = clock;
990 bestppm = ppm;
991 found = true;
a0c4da24
JB
992 }
993 }
994 }
995 }
a0c4da24 996
49e497ef 997 return found;
a0c4da24 998}
a4fc5ed6 999
ef9348c8 1000static bool
a93e255f
ACO
1001chv_find_best_dpll(const intel_limit_t *limit,
1002 struct intel_crtc_state *crtc_state,
ef9348c8
CML
1003 int target, int refclk, intel_clock_t *match_clock,
1004 intel_clock_t *best_clock)
1005{
a93e255f 1006 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 1007 struct drm_device *dev = crtc->base.dev;
9ca3ba01 1008 unsigned int best_error_ppm;
ef9348c8
CML
1009 intel_clock_t clock;
1010 uint64_t m2;
1011 int found = false;
1012
1013 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 1014 best_error_ppm = 1000000;
ef9348c8
CML
1015
1016 /*
1017 * Based on hardware doc, the n always set to 1, and m1 always
1018 * set to 2. If requires to support 200Mhz refclk, we need to
1019 * revisit this because n may not 1 anymore.
1020 */
1021 clock.n = 1, clock.m1 = 2;
1022 target *= 5; /* fast clock */
1023
1024 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1025 for (clock.p2 = limit->p2.p2_fast;
1026 clock.p2 >= limit->p2.p2_slow;
1027 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 1028 unsigned int error_ppm;
ef9348c8
CML
1029
1030 clock.p = clock.p1 * clock.p2;
1031
1032 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1033 clock.n) << 22, refclk * clock.m1);
1034
1035 if (m2 > INT_MAX/clock.m1)
1036 continue;
1037
1038 clock.m2 = m2;
1039
dccbea3b 1040 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
1041
1042 if (!intel_PLL_is_valid(dev, limit, &clock))
1043 continue;
1044
9ca3ba01
ID
1045 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1046 best_error_ppm, &error_ppm))
1047 continue;
1048
1049 *best_clock = clock;
1050 best_error_ppm = error_ppm;
1051 found = true;
ef9348c8
CML
1052 }
1053 }
1054
1055 return found;
1056}
1057
5ab7b0b7
ID
1058bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1059 intel_clock_t *best_clock)
1060{
1061 int refclk = i9xx_get_refclk(crtc_state, 0);
1062
1063 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1064 target_clock, refclk, NULL, best_clock);
1065}
1066
20ddf665
VS
1067bool intel_crtc_active(struct drm_crtc *crtc)
1068{
1069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1070
1071 /* Be paranoid as we can arrive here with only partial
1072 * state retrieved from the hardware during setup.
1073 *
241bfc38 1074 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1075 * as Haswell has gained clock readout/fastboot support.
1076 *
66e514c1 1077 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1078 * properly reconstruct framebuffers.
c3d1f436
MR
1079 *
1080 * FIXME: The intel_crtc->active here should be switched to
1081 * crtc->state->active once we have proper CRTC states wired up
1082 * for atomic.
20ddf665 1083 */
c3d1f436 1084 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1085 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1086}
1087
a5c961d1
PZ
1088enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1089 enum pipe pipe)
1090{
1091 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1093
6e3c9717 1094 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1095}
1096
fbf49ea2
VS
1097static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1098{
1099 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1100 i915_reg_t reg = PIPEDSL(pipe);
fbf49ea2
VS
1101 u32 line1, line2;
1102 u32 line_mask;
1103
1104 if (IS_GEN2(dev))
1105 line_mask = DSL_LINEMASK_GEN2;
1106 else
1107 line_mask = DSL_LINEMASK_GEN3;
1108
1109 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1110 msleep(5);
fbf49ea2
VS
1111 line2 = I915_READ(reg) & line_mask;
1112
1113 return line1 == line2;
1114}
1115
ab7ad7f6
KP
1116/*
1117 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1118 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1119 *
1120 * After disabling a pipe, we can't wait for vblank in the usual way,
1121 * spinning on the vblank interrupt status bit, since we won't actually
1122 * see an interrupt when the pipe is disabled.
1123 *
ab7ad7f6
KP
1124 * On Gen4 and above:
1125 * wait for the pipe register state bit to turn off
1126 *
1127 * Otherwise:
1128 * wait for the display line value to settle (it usually
1129 * ends up stopping at the start of the next frame).
58e10eb9 1130 *
9d0498a2 1131 */
575f7ab7 1132static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1133{
575f7ab7 1134 struct drm_device *dev = crtc->base.dev;
9d0498a2 1135 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1136 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1137 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1138
1139 if (INTEL_INFO(dev)->gen >= 4) {
f0f59a00 1140 i915_reg_t reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1141
1142 /* Wait for the Pipe State to go off */
58e10eb9
CW
1143 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1144 100))
284637d9 1145 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1146 } else {
ab7ad7f6 1147 /* Wait for the display line to settle */
fbf49ea2 1148 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1149 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1150 }
79e53945
JB
1151}
1152
b24e7179
JB
1153static const char *state_string(bool enabled)
1154{
1155 return enabled ? "on" : "off";
1156}
1157
1158/* Only for pre-ILK configs */
55607e8a
DV
1159void assert_pll(struct drm_i915_private *dev_priv,
1160 enum pipe pipe, bool state)
b24e7179 1161{
b24e7179
JB
1162 u32 val;
1163 bool cur_state;
1164
649636ef 1165 val = I915_READ(DPLL(pipe));
b24e7179 1166 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1167 I915_STATE_WARN(cur_state != state,
b24e7179
JB
1168 "PLL state assertion failure (expected %s, current %s)\n",
1169 state_string(state), state_string(cur_state));
1170}
b24e7179 1171
23538ef1
JN
1172/* XXX: the dsi pll is shared between MIPI DSI ports */
1173static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1174{
1175 u32 val;
1176 bool cur_state;
1177
a580516d 1178 mutex_lock(&dev_priv->sb_lock);
23538ef1 1179 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1180 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1181
1182 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1183 I915_STATE_WARN(cur_state != state,
23538ef1
JN
1184 "DSI PLL state assertion failure (expected %s, current %s)\n",
1185 state_string(state), state_string(cur_state));
1186}
1187#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1188#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1189
55607e8a 1190struct intel_shared_dpll *
e2b78267
DV
1191intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1192{
1193 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1194
6e3c9717 1195 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1196 return NULL;
1197
6e3c9717 1198 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1199}
1200
040484af 1201/* For ILK+ */
55607e8a
DV
1202void assert_shared_dpll(struct drm_i915_private *dev_priv,
1203 struct intel_shared_dpll *pll,
1204 bool state)
040484af 1205{
040484af 1206 bool cur_state;
5358901f 1207 struct intel_dpll_hw_state hw_state;
040484af 1208
92b27b08 1209 if (WARN (!pll,
46edb027 1210 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1211 return;
ee7b9f93 1212
5358901f 1213 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1214 I915_STATE_WARN(cur_state != state,
5358901f
DV
1215 "%s assertion failure (expected %s, current %s)\n",
1216 pll->name, state_string(state), state_string(cur_state));
040484af 1217}
040484af
JB
1218
1219static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1220 enum pipe pipe, bool state)
1221{
040484af 1222 bool cur_state;
ad80a810
PZ
1223 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1224 pipe);
040484af 1225
affa9354
PZ
1226 if (HAS_DDI(dev_priv->dev)) {
1227 /* DDI does not have a specific FDI_TX register */
649636ef 1228 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1229 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1230 } else {
649636ef 1231 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1232 cur_state = !!(val & FDI_TX_ENABLE);
1233 }
e2c719b7 1234 I915_STATE_WARN(cur_state != state,
040484af
JB
1235 "FDI TX state assertion failure (expected %s, current %s)\n",
1236 state_string(state), state_string(cur_state));
1237}
1238#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1239#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1240
1241static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1242 enum pipe pipe, bool state)
1243{
040484af
JB
1244 u32 val;
1245 bool cur_state;
1246
649636ef 1247 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1248 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1249 I915_STATE_WARN(cur_state != state,
040484af
JB
1250 "FDI RX state assertion failure (expected %s, current %s)\n",
1251 state_string(state), state_string(cur_state));
1252}
1253#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1254#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1255
1256static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1257 enum pipe pipe)
1258{
040484af
JB
1259 u32 val;
1260
1261 /* ILK FDI PLL is always enabled */
3d13ef2e 1262 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1263 return;
1264
bf507ef7 1265 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1266 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1267 return;
1268
649636ef 1269 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1270 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1271}
1272
55607e8a
DV
1273void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1274 enum pipe pipe, bool state)
040484af 1275{
040484af 1276 u32 val;
55607e8a 1277 bool cur_state;
040484af 1278
649636ef 1279 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1280 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1281 I915_STATE_WARN(cur_state != state,
55607e8a
DV
1282 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1283 state_string(state), state_string(cur_state));
040484af
JB
1284}
1285
b680c37a
DV
1286void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1287 enum pipe pipe)
ea0760cf 1288{
bedd4dba 1289 struct drm_device *dev = dev_priv->dev;
f0f59a00 1290 i915_reg_t pp_reg;
ea0760cf
JB
1291 u32 val;
1292 enum pipe panel_pipe = PIPE_A;
0de3b485 1293 bool locked = true;
ea0760cf 1294
bedd4dba
JN
1295 if (WARN_ON(HAS_DDI(dev)))
1296 return;
1297
1298 if (HAS_PCH_SPLIT(dev)) {
1299 u32 port_sel;
1300
ea0760cf 1301 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1302 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1303
1304 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1305 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1306 panel_pipe = PIPE_B;
1307 /* XXX: else fix for eDP */
1308 } else if (IS_VALLEYVIEW(dev)) {
1309 /* presumably write lock depends on pipe, not port select */
1310 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1311 panel_pipe = pipe;
ea0760cf
JB
1312 } else {
1313 pp_reg = PP_CONTROL;
bedd4dba
JN
1314 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1315 panel_pipe = PIPE_B;
ea0760cf
JB
1316 }
1317
1318 val = I915_READ(pp_reg);
1319 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1320 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1321 locked = false;
1322
e2c719b7 1323 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1324 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1325 pipe_name(pipe));
ea0760cf
JB
1326}
1327
93ce0ba6
JN
1328static void assert_cursor(struct drm_i915_private *dev_priv,
1329 enum pipe pipe, bool state)
1330{
1331 struct drm_device *dev = dev_priv->dev;
1332 bool cur_state;
1333
d9d82081 1334 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 1335 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1336 else
5efb3e28 1337 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1338
e2c719b7 1339 I915_STATE_WARN(cur_state != state,
93ce0ba6
JN
1340 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1341 pipe_name(pipe), state_string(state), state_string(cur_state));
1342}
1343#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1344#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1345
b840d907
JB
1346void assert_pipe(struct drm_i915_private *dev_priv,
1347 enum pipe pipe, bool state)
b24e7179 1348{
63d7bbe9 1349 bool cur_state;
702e7a56
PZ
1350 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1351 pipe);
b24e7179 1352
b6b5d049
VS
1353 /* if we need the pipe quirk it must be always on */
1354 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1355 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1356 state = true;
1357
f458ebbc 1358 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1359 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1360 cur_state = false;
1361 } else {
649636ef 1362 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161
PZ
1363 cur_state = !!(val & PIPECONF_ENABLE);
1364 }
1365
e2c719b7 1366 I915_STATE_WARN(cur_state != state,
63d7bbe9 1367 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1368 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1369}
1370
931872fc
CW
1371static void assert_plane(struct drm_i915_private *dev_priv,
1372 enum plane plane, bool state)
b24e7179 1373{
b24e7179 1374 u32 val;
931872fc 1375 bool cur_state;
b24e7179 1376
649636ef 1377 val = I915_READ(DSPCNTR(plane));
931872fc 1378 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1379 I915_STATE_WARN(cur_state != state,
931872fc
CW
1380 "plane %c assertion failure (expected %s, current %s)\n",
1381 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1382}
1383
931872fc
CW
1384#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1385#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1386
b24e7179
JB
1387static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe)
1389{
653e1026 1390 struct drm_device *dev = dev_priv->dev;
649636ef 1391 int i;
b24e7179 1392
653e1026
VS
1393 /* Primary planes are fixed to pipes on gen4+ */
1394 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1395 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1396 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1397 "plane %c assertion failure, should be disabled but not\n",
1398 plane_name(pipe));
19ec1358 1399 return;
28c05794 1400 }
19ec1358 1401
b24e7179 1402 /* Need to check both planes against the pipe */
055e393f 1403 for_each_pipe(dev_priv, i) {
649636ef
VS
1404 u32 val = I915_READ(DSPCNTR(i));
1405 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1406 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1407 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1408 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1409 plane_name(i), pipe_name(pipe));
b24e7179
JB
1410 }
1411}
1412
19332d7a
JB
1413static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe)
1415{
20674eef 1416 struct drm_device *dev = dev_priv->dev;
649636ef 1417 int sprite;
19332d7a 1418
7feb8b88 1419 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1420 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1421 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1422 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1423 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1424 sprite, pipe_name(pipe));
1425 }
1426 } else if (IS_VALLEYVIEW(dev)) {
3bdcfc0c 1427 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1428 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1429 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1430 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1431 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1432 }
1433 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1434 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1435 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1436 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1437 plane_name(pipe), pipe_name(pipe));
1438 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1439 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1440 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1441 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1442 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1443 }
1444}
1445
08c71e5e
VS
1446static void assert_vblank_disabled(struct drm_crtc *crtc)
1447{
e2c719b7 1448 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1449 drm_crtc_vblank_put(crtc);
1450}
1451
89eff4be 1452static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1453{
1454 u32 val;
1455 bool enabled;
1456
e2c719b7 1457 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1458
92f2584a
JB
1459 val = I915_READ(PCH_DREF_CONTROL);
1460 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1461 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1462 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1463}
1464
ab9412ba
DV
1465static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1466 enum pipe pipe)
92f2584a 1467{
92f2584a
JB
1468 u32 val;
1469 bool enabled;
1470
649636ef 1471 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1472 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1473 I915_STATE_WARN(enabled,
9db4a9c7
JB
1474 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1475 pipe_name(pipe));
92f2584a
JB
1476}
1477
4e634389
KP
1478static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1479 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1480{
1481 if ((val & DP_PORT_EN) == 0)
1482 return false;
1483
1484 if (HAS_PCH_CPT(dev_priv->dev)) {
f0f59a00 1485 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
f0575e92
KP
1486 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1487 return false;
44f37d1f
CML
1488 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1489 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1490 return false;
f0575e92
KP
1491 } else {
1492 if ((val & DP_PIPE_MASK) != (pipe << 30))
1493 return false;
1494 }
1495 return true;
1496}
1497
1519b995
KP
1498static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1499 enum pipe pipe, u32 val)
1500{
dc0fa718 1501 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1502 return false;
1503
1504 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1505 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1506 return false;
44f37d1f
CML
1507 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1508 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1509 return false;
1519b995 1510 } else {
dc0fa718 1511 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1512 return false;
1513 }
1514 return true;
1515}
1516
1517static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1518 enum pipe pipe, u32 val)
1519{
1520 if ((val & LVDS_PORT_EN) == 0)
1521 return false;
1522
1523 if (HAS_PCH_CPT(dev_priv->dev)) {
1524 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1525 return false;
1526 } else {
1527 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1528 return false;
1529 }
1530 return true;
1531}
1532
1533static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1534 enum pipe pipe, u32 val)
1535{
1536 if ((val & ADPA_DAC_ENABLE) == 0)
1537 return false;
1538 if (HAS_PCH_CPT(dev_priv->dev)) {
1539 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1540 return false;
1541 } else {
1542 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1543 return false;
1544 }
1545 return true;
1546}
1547
291906f1 1548static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0f59a00
VS
1549 enum pipe pipe, i915_reg_t reg,
1550 u32 port_sel)
291906f1 1551{
47a05eca 1552 u32 val = I915_READ(reg);
e2c719b7 1553 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1554 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1555 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1556
e2c719b7 1557 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1558 && (val & DP_PIPEB_SELECT),
de9a35ab 1559 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1560}
1561
1562static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
f0f59a00 1563 enum pipe pipe, i915_reg_t reg)
291906f1 1564{
47a05eca 1565 u32 val = I915_READ(reg);
e2c719b7 1566 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1567 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1568 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1569
e2c719b7 1570 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1571 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1572 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1573}
1574
1575static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1576 enum pipe pipe)
1577{
291906f1 1578 u32 val;
291906f1 1579
f0575e92
KP
1580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1581 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1582 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1583
649636ef 1584 val = I915_READ(PCH_ADPA);
e2c719b7 1585 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1586 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1587 pipe_name(pipe));
291906f1 1588
649636ef 1589 val = I915_READ(PCH_LVDS);
e2c719b7 1590 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1591 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1592 pipe_name(pipe));
291906f1 1593
e2debe91
PZ
1594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1595 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1596 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1597}
1598
d288f65f 1599static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1600 const struct intel_crtc_state *pipe_config)
87442f73 1601{
426115cf
DV
1602 struct drm_device *dev = crtc->base.dev;
1603 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1604 i915_reg_t reg = DPLL(crtc->pipe);
d288f65f 1605 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1606
426115cf 1607 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1608
1609 /* No really, not for ILK+ */
1610 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1611
1612 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1613 if (IS_MOBILE(dev_priv->dev))
426115cf 1614 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1615
426115cf
DV
1616 I915_WRITE(reg, dpll);
1617 POSTING_READ(reg);
1618 udelay(150);
1619
1620 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1621 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1622
d288f65f 1623 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1624 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1625
1626 /* We do this three times for luck */
426115cf 1627 I915_WRITE(reg, dpll);
87442f73
DV
1628 POSTING_READ(reg);
1629 udelay(150); /* wait for warmup */
426115cf 1630 I915_WRITE(reg, dpll);
87442f73
DV
1631 POSTING_READ(reg);
1632 udelay(150); /* wait for warmup */
426115cf 1633 I915_WRITE(reg, dpll);
87442f73
DV
1634 POSTING_READ(reg);
1635 udelay(150); /* wait for warmup */
1636}
1637
d288f65f 1638static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1639 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1640{
1641 struct drm_device *dev = crtc->base.dev;
1642 struct drm_i915_private *dev_priv = dev->dev_private;
1643 int pipe = crtc->pipe;
1644 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1645 u32 tmp;
1646
1647 assert_pipe_disabled(dev_priv, crtc->pipe);
1648
1649 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1650
a580516d 1651 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1652
1653 /* Enable back the 10bit clock to display controller */
1654 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1655 tmp |= DPIO_DCLKP_EN;
1656 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1657
54433e91
VS
1658 mutex_unlock(&dev_priv->sb_lock);
1659
9d556c99
CML
1660 /*
1661 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1662 */
1663 udelay(1);
1664
1665 /* Enable PLL */
d288f65f 1666 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1667
1668 /* Check PLL is locked */
a11b0703 1669 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1670 DRM_ERROR("PLL %d failed to lock\n", pipe);
1671
a11b0703 1672 /* not sure when this should be written */
d288f65f 1673 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703 1674 POSTING_READ(DPLL_MD(pipe));
9d556c99
CML
1675}
1676
1c4e0274
VS
1677static int intel_num_dvo_pipes(struct drm_device *dev)
1678{
1679 struct intel_crtc *crtc;
1680 int count = 0;
1681
1682 for_each_intel_crtc(dev, crtc)
3538b9df 1683 count += crtc->base.state->active &&
409ee761 1684 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1685
1686 return count;
1687}
1688
66e3d5c0 1689static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1690{
66e3d5c0
DV
1691 struct drm_device *dev = crtc->base.dev;
1692 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1693 i915_reg_t reg = DPLL(crtc->pipe);
6e3c9717 1694 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1695
66e3d5c0 1696 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1697
63d7bbe9 1698 /* No really, not for ILK+ */
3d13ef2e 1699 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1700
1701 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1702 if (IS_MOBILE(dev) && !IS_I830(dev))
1703 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1704
1c4e0274
VS
1705 /* Enable DVO 2x clock on both PLLs if necessary */
1706 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1707 /*
1708 * It appears to be important that we don't enable this
1709 * for the current pipe before otherwise configuring the
1710 * PLL. No idea how this should be handled if multiple
1711 * DVO outputs are enabled simultaneosly.
1712 */
1713 dpll |= DPLL_DVO_2X_MODE;
1714 I915_WRITE(DPLL(!crtc->pipe),
1715 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1716 }
66e3d5c0 1717
c2b63374
VS
1718 /*
1719 * Apparently we need to have VGA mode enabled prior to changing
1720 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1721 * dividers, even though the register value does change.
1722 */
1723 I915_WRITE(reg, 0);
1724
8e7a65aa
VS
1725 I915_WRITE(reg, dpll);
1726
66e3d5c0
DV
1727 /* Wait for the clocks to stabilize. */
1728 POSTING_READ(reg);
1729 udelay(150);
1730
1731 if (INTEL_INFO(dev)->gen >= 4) {
1732 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1733 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1734 } else {
1735 /* The pixel multiplier can only be updated once the
1736 * DPLL is enabled and the clocks are stable.
1737 *
1738 * So write it again.
1739 */
1740 I915_WRITE(reg, dpll);
1741 }
63d7bbe9
JB
1742
1743 /* We do this three times for luck */
66e3d5c0 1744 I915_WRITE(reg, dpll);
63d7bbe9
JB
1745 POSTING_READ(reg);
1746 udelay(150); /* wait for warmup */
66e3d5c0 1747 I915_WRITE(reg, dpll);
63d7bbe9
JB
1748 POSTING_READ(reg);
1749 udelay(150); /* wait for warmup */
66e3d5c0 1750 I915_WRITE(reg, dpll);
63d7bbe9
JB
1751 POSTING_READ(reg);
1752 udelay(150); /* wait for warmup */
1753}
1754
1755/**
50b44a44 1756 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1757 * @dev_priv: i915 private structure
1758 * @pipe: pipe PLL to disable
1759 *
1760 * Disable the PLL for @pipe, making sure the pipe is off first.
1761 *
1762 * Note! This is for pre-ILK only.
1763 */
1c4e0274 1764static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1765{
1c4e0274
VS
1766 struct drm_device *dev = crtc->base.dev;
1767 struct drm_i915_private *dev_priv = dev->dev_private;
1768 enum pipe pipe = crtc->pipe;
1769
1770 /* Disable DVO 2x clock on both PLLs if necessary */
1771 if (IS_I830(dev) &&
409ee761 1772 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1773 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1774 I915_WRITE(DPLL(PIPE_B),
1775 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1776 I915_WRITE(DPLL(PIPE_A),
1777 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1778 }
1779
b6b5d049
VS
1780 /* Don't disable pipe or pipe PLLs if needed */
1781 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1782 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1783 return;
1784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
b8afb911 1788 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1789 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1790}
1791
f6071166
JB
1792static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1793{
b8afb911 1794 u32 val;
f6071166
JB
1795
1796 /* Make sure the pipe isn't still relying on us */
1797 assert_pipe_disabled(dev_priv, pipe);
1798
e5cbfbfb
ID
1799 /*
1800 * Leave integrated clock source and reference clock enabled for pipe B.
1801 * The latter is needed for VGA hotplug / manual detection.
1802 */
b8afb911 1803 val = DPLL_VGA_MODE_DIS;
f6071166 1804 if (pipe == PIPE_B)
60bfe44f 1805 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
f6071166
JB
1806 I915_WRITE(DPLL(pipe), val);
1807 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1808
1809}
1810
1811static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1812{
d752048d 1813 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1814 u32 val;
1815
a11b0703
VS
1816 /* Make sure the pipe isn't still relying on us */
1817 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1818
a11b0703 1819 /* Set PLL en = 0 */
60bfe44f
VS
1820 val = DPLL_SSC_REF_CLK_CHV |
1821 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1822 if (pipe != PIPE_A)
1823 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1824 I915_WRITE(DPLL(pipe), val);
1825 POSTING_READ(DPLL(pipe));
d752048d 1826
a580516d 1827 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1828
1829 /* Disable 10bit clock to display controller */
1830 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1831 val &= ~DPIO_DCLKP_EN;
1832 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1833
a580516d 1834 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1835}
1836
e4607fcf 1837void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1838 struct intel_digital_port *dport,
1839 unsigned int expected_mask)
89b667f8
JB
1840{
1841 u32 port_mask;
f0f59a00 1842 i915_reg_t dpll_reg;
89b667f8 1843
e4607fcf
CML
1844 switch (dport->port) {
1845 case PORT_B:
89b667f8 1846 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1847 dpll_reg = DPLL(0);
e4607fcf
CML
1848 break;
1849 case PORT_C:
89b667f8 1850 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1851 dpll_reg = DPLL(0);
9b6de0a1 1852 expected_mask <<= 4;
00fc31b7
CML
1853 break;
1854 case PORT_D:
1855 port_mask = DPLL_PORTD_READY_MASK;
1856 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1857 break;
1858 default:
1859 BUG();
1860 }
89b667f8 1861
9b6de0a1
VS
1862 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1863 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1864 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1865}
1866
b14b1055
DV
1867static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1868{
1869 struct drm_device *dev = crtc->base.dev;
1870 struct drm_i915_private *dev_priv = dev->dev_private;
1871 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1872
be19f0ff
CW
1873 if (WARN_ON(pll == NULL))
1874 return;
1875
3e369b76 1876 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1877 if (pll->active == 0) {
1878 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1879 WARN_ON(pll->on);
1880 assert_shared_dpll_disabled(dev_priv, pll);
1881
1882 pll->mode_set(dev_priv, pll);
1883 }
1884}
1885
92f2584a 1886/**
85b3894f 1887 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1888 * @dev_priv: i915 private structure
1889 * @pipe: pipe PLL to enable
1890 *
1891 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1892 * drives the transcoder clock.
1893 */
85b3894f 1894static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1895{
3d13ef2e
DL
1896 struct drm_device *dev = crtc->base.dev;
1897 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1898 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1899
87a875bb 1900 if (WARN_ON(pll == NULL))
48da64a8
CW
1901 return;
1902
3e369b76 1903 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1904 return;
ee7b9f93 1905
74dd6928 1906 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1907 pll->name, pll->active, pll->on,
e2b78267 1908 crtc->base.base.id);
92f2584a 1909
cdbd2316
DV
1910 if (pll->active++) {
1911 WARN_ON(!pll->on);
e9d6944e 1912 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1913 return;
1914 }
f4a091c7 1915 WARN_ON(pll->on);
ee7b9f93 1916
bd2bb1b9
PZ
1917 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1918
46edb027 1919 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1920 pll->enable(dev_priv, pll);
ee7b9f93 1921 pll->on = true;
92f2584a
JB
1922}
1923
f6daaec2 1924static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1925{
3d13ef2e
DL
1926 struct drm_device *dev = crtc->base.dev;
1927 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1928 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1929
92f2584a 1930 /* PCH only available on ILK+ */
80aa9312
JB
1931 if (INTEL_INFO(dev)->gen < 5)
1932 return;
1933
eddfcbcd
ML
1934 if (pll == NULL)
1935 return;
92f2584a 1936
eddfcbcd 1937 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
48da64a8 1938 return;
7a419866 1939
46edb027
DV
1940 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1941 pll->name, pll->active, pll->on,
e2b78267 1942 crtc->base.base.id);
7a419866 1943
48da64a8 1944 if (WARN_ON(pll->active == 0)) {
e9d6944e 1945 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1946 return;
1947 }
1948
e9d6944e 1949 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1950 WARN_ON(!pll->on);
cdbd2316 1951 if (--pll->active)
7a419866 1952 return;
ee7b9f93 1953
46edb027 1954 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1955 pll->disable(dev_priv, pll);
ee7b9f93 1956 pll->on = false;
bd2bb1b9
PZ
1957
1958 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1959}
1960
b8a4f404
PZ
1961static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1962 enum pipe pipe)
040484af 1963{
23670b32 1964 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1965 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1966 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f0f59a00
VS
1967 i915_reg_t reg;
1968 uint32_t val, pipeconf_val;
040484af
JB
1969
1970 /* PCH only available on ILK+ */
55522f37 1971 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1972
1973 /* Make sure PCH DPLL is enabled */
e72f9fbf 1974 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1975 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1976
1977 /* FDI must be feeding us bits for PCH ports */
1978 assert_fdi_tx_enabled(dev_priv, pipe);
1979 assert_fdi_rx_enabled(dev_priv, pipe);
1980
23670b32
DV
1981 if (HAS_PCH_CPT(dev)) {
1982 /* Workaround: Set the timing override bit before enabling the
1983 * pch transcoder. */
1984 reg = TRANS_CHICKEN2(pipe);
1985 val = I915_READ(reg);
1986 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1987 I915_WRITE(reg, val);
59c859d6 1988 }
23670b32 1989
ab9412ba 1990 reg = PCH_TRANSCONF(pipe);
040484af 1991 val = I915_READ(reg);
5f7f726d 1992 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1993
1994 if (HAS_PCH_IBX(dev_priv->dev)) {
1995 /*
c5de7c6f
VS
1996 * Make the BPC in transcoder be consistent with
1997 * that in pipeconf reg. For HDMI we must use 8bpc
1998 * here for both 8bpc and 12bpc.
e9bcff5c 1999 */
dfd07d72 2000 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
2001 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2002 val |= PIPECONF_8BPC;
2003 else
2004 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 2005 }
5f7f726d
PZ
2006
2007 val &= ~TRANS_INTERLACE_MASK;
2008 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 2009 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 2010 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
2011 val |= TRANS_LEGACY_INTERLACED_ILK;
2012 else
2013 val |= TRANS_INTERLACED;
5f7f726d
PZ
2014 else
2015 val |= TRANS_PROGRESSIVE;
2016
040484af
JB
2017 I915_WRITE(reg, val | TRANS_ENABLE);
2018 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 2019 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
2020}
2021
8fb033d7 2022static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 2023 enum transcoder cpu_transcoder)
040484af 2024{
8fb033d7 2025 u32 val, pipeconf_val;
8fb033d7
PZ
2026
2027 /* PCH only available on ILK+ */
55522f37 2028 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 2029
8fb033d7 2030 /* FDI must be feeding us bits for PCH ports */
1a240d4d 2031 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 2032 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 2033
223a6fdf 2034 /* Workaround: set timing override bit. */
36c0d0cf 2035 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2036 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2037 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 2038
25f3ef11 2039 val = TRANS_ENABLE;
937bb610 2040 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 2041
9a76b1c6
PZ
2042 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2043 PIPECONF_INTERLACED_ILK)
a35f2679 2044 val |= TRANS_INTERLACED;
8fb033d7
PZ
2045 else
2046 val |= TRANS_PROGRESSIVE;
2047
ab9412ba
DV
2048 I915_WRITE(LPT_TRANSCONF, val);
2049 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 2050 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
2051}
2052
b8a4f404
PZ
2053static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2054 enum pipe pipe)
040484af 2055{
23670b32 2056 struct drm_device *dev = dev_priv->dev;
f0f59a00
VS
2057 i915_reg_t reg;
2058 uint32_t val;
040484af
JB
2059
2060 /* FDI relies on the transcoder */
2061 assert_fdi_tx_disabled(dev_priv, pipe);
2062 assert_fdi_rx_disabled(dev_priv, pipe);
2063
291906f1
JB
2064 /* Ports must be off as well */
2065 assert_pch_ports_disabled(dev_priv, pipe);
2066
ab9412ba 2067 reg = PCH_TRANSCONF(pipe);
040484af
JB
2068 val = I915_READ(reg);
2069 val &= ~TRANS_ENABLE;
2070 I915_WRITE(reg, val);
2071 /* wait for PCH transcoder off, transcoder state */
2072 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 2073 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32 2074
c465613b 2075 if (HAS_PCH_CPT(dev)) {
23670b32
DV
2076 /* Workaround: Clear the timing override chicken bit again. */
2077 reg = TRANS_CHICKEN2(pipe);
2078 val = I915_READ(reg);
2079 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2080 I915_WRITE(reg, val);
2081 }
040484af
JB
2082}
2083
ab4d966c 2084static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 2085{
8fb033d7
PZ
2086 u32 val;
2087
ab9412ba 2088 val = I915_READ(LPT_TRANSCONF);
8fb033d7 2089 val &= ~TRANS_ENABLE;
ab9412ba 2090 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 2091 /* wait for PCH transcoder off, transcoder state */
ab9412ba 2092 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 2093 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
2094
2095 /* Workaround: clear timing override bit. */
36c0d0cf 2096 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2097 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2098 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
2099}
2100
b24e7179 2101/**
309cfea8 2102 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2103 * @crtc: crtc responsible for the pipe
b24e7179 2104 *
0372264a 2105 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2106 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2107 */
e1fdc473 2108static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2109{
0372264a
PZ
2110 struct drm_device *dev = crtc->base.dev;
2111 struct drm_i915_private *dev_priv = dev->dev_private;
2112 enum pipe pipe = crtc->pipe;
1a70a728 2113 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
1a240d4d 2114 enum pipe pch_transcoder;
f0f59a00 2115 i915_reg_t reg;
b24e7179
JB
2116 u32 val;
2117
9e2ee2dd
VS
2118 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2119
58c6eaa2 2120 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2121 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2122 assert_sprites_disabled(dev_priv, pipe);
2123
681e5811 2124 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2125 pch_transcoder = TRANSCODER_A;
2126 else
2127 pch_transcoder = pipe;
2128
b24e7179
JB
2129 /*
2130 * A pipe without a PLL won't actually be able to drive bits from
2131 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2132 * need the check.
2133 */
50360403 2134 if (HAS_GMCH_DISPLAY(dev_priv->dev))
a65347ba 2135 if (crtc->config->has_dsi_encoder)
23538ef1
JN
2136 assert_dsi_pll_enabled(dev_priv);
2137 else
2138 assert_pll_enabled(dev_priv, pipe);
040484af 2139 else {
6e3c9717 2140 if (crtc->config->has_pch_encoder) {
040484af 2141 /* if driving the PCH, we need FDI enabled */
cc391bbb 2142 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2143 assert_fdi_tx_pll_enabled(dev_priv,
2144 (enum pipe) cpu_transcoder);
040484af
JB
2145 }
2146 /* FIXME: assert CPU port conditions for SNB+ */
2147 }
b24e7179 2148
702e7a56 2149 reg = PIPECONF(cpu_transcoder);
b24e7179 2150 val = I915_READ(reg);
7ad25d48 2151 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2152 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2153 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2154 return;
7ad25d48 2155 }
00d70b15
CW
2156
2157 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2158 POSTING_READ(reg);
b24e7179
JB
2159}
2160
2161/**
309cfea8 2162 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2163 * @crtc: crtc whose pipes is to be disabled
b24e7179 2164 *
575f7ab7
VS
2165 * Disable the pipe of @crtc, making sure that various hardware
2166 * specific requirements are met, if applicable, e.g. plane
2167 * disabled, panel fitter off, etc.
b24e7179
JB
2168 *
2169 * Will wait until the pipe has shut down before returning.
2170 */
575f7ab7 2171static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2172{
575f7ab7 2173 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2174 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2175 enum pipe pipe = crtc->pipe;
f0f59a00 2176 i915_reg_t reg;
b24e7179
JB
2177 u32 val;
2178
9e2ee2dd
VS
2179 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2180
b24e7179
JB
2181 /*
2182 * Make sure planes won't keep trying to pump pixels to us,
2183 * or we might hang the display.
2184 */
2185 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2186 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2187 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2188
702e7a56 2189 reg = PIPECONF(cpu_transcoder);
b24e7179 2190 val = I915_READ(reg);
00d70b15
CW
2191 if ((val & PIPECONF_ENABLE) == 0)
2192 return;
2193
67adc644
VS
2194 /*
2195 * Double wide has implications for planes
2196 * so best keep it disabled when not needed.
2197 */
6e3c9717 2198 if (crtc->config->double_wide)
67adc644
VS
2199 val &= ~PIPECONF_DOUBLE_WIDE;
2200
2201 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2202 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2203 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2204 val &= ~PIPECONF_ENABLE;
2205
2206 I915_WRITE(reg, val);
2207 if ((val & PIPECONF_ENABLE) == 0)
2208 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2209}
2210
693db184
CW
2211static bool need_vtd_wa(struct drm_device *dev)
2212{
2213#ifdef CONFIG_INTEL_IOMMU
2214 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2215 return true;
2216#endif
2217 return false;
2218}
2219
50470bb0 2220unsigned int
6761dd31 2221intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
fe47ea0c 2222 uint64_t fb_format_modifier, unsigned int plane)
a57ce0b2 2223{
6761dd31
TU
2224 unsigned int tile_height;
2225 uint32_t pixel_bytes;
a57ce0b2 2226
b5d0e9bf
DL
2227 switch (fb_format_modifier) {
2228 case DRM_FORMAT_MOD_NONE:
2229 tile_height = 1;
2230 break;
2231 case I915_FORMAT_MOD_X_TILED:
2232 tile_height = IS_GEN2(dev) ? 16 : 8;
2233 break;
2234 case I915_FORMAT_MOD_Y_TILED:
2235 tile_height = 32;
2236 break;
2237 case I915_FORMAT_MOD_Yf_TILED:
fe47ea0c 2238 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
6761dd31 2239 switch (pixel_bytes) {
b5d0e9bf 2240 default:
6761dd31 2241 case 1:
b5d0e9bf
DL
2242 tile_height = 64;
2243 break;
6761dd31
TU
2244 case 2:
2245 case 4:
b5d0e9bf
DL
2246 tile_height = 32;
2247 break;
6761dd31 2248 case 8:
b5d0e9bf
DL
2249 tile_height = 16;
2250 break;
6761dd31 2251 case 16:
b5d0e9bf
DL
2252 WARN_ONCE(1,
2253 "128-bit pixels are not supported for display!");
2254 tile_height = 16;
2255 break;
2256 }
2257 break;
2258 default:
2259 MISSING_CASE(fb_format_modifier);
2260 tile_height = 1;
2261 break;
2262 }
091df6cb 2263
6761dd31
TU
2264 return tile_height;
2265}
2266
2267unsigned int
2268intel_fb_align_height(struct drm_device *dev, unsigned int height,
2269 uint32_t pixel_format, uint64_t fb_format_modifier)
2270{
2271 return ALIGN(height, intel_tile_height(dev, pixel_format,
fe47ea0c 2272 fb_format_modifier, 0));
a57ce0b2
JB
2273}
2274
75c82a53 2275static void
f64b98cd
TU
2276intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2277 const struct drm_plane_state *plane_state)
2278{
a6d09186 2279 struct intel_rotation_info *info = &view->params.rotation_info;
84fe03f7 2280 unsigned int tile_height, tile_pitch;
50470bb0 2281
f64b98cd
TU
2282 *view = i915_ggtt_view_normal;
2283
50470bb0 2284 if (!plane_state)
75c82a53 2285 return;
50470bb0 2286
121920fa 2287 if (!intel_rotation_90_or_270(plane_state->rotation))
75c82a53 2288 return;
50470bb0 2289
9abc4648 2290 *view = i915_ggtt_view_rotated;
50470bb0
TU
2291
2292 info->height = fb->height;
2293 info->pixel_format = fb->pixel_format;
2294 info->pitch = fb->pitches[0];
89e3e142 2295 info->uv_offset = fb->offsets[1];
50470bb0
TU
2296 info->fb_modifier = fb->modifier[0];
2297
84fe03f7 2298 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
fe47ea0c 2299 fb->modifier[0], 0);
84fe03f7
TU
2300 tile_pitch = PAGE_SIZE / tile_height;
2301 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2302 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2303 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2304
89e3e142
TU
2305 if (info->pixel_format == DRM_FORMAT_NV12) {
2306 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2307 fb->modifier[0], 1);
2308 tile_pitch = PAGE_SIZE / tile_height;
2309 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2310 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2311 tile_height);
2312 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2313 PAGE_SIZE;
2314 }
f64b98cd
TU
2315}
2316
4e9a86b6
VS
2317static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2318{
2319 if (INTEL_INFO(dev_priv)->gen >= 9)
2320 return 256 * 1024;
985b8bb4
VS
2321 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2322 IS_VALLEYVIEW(dev_priv))
4e9a86b6
VS
2323 return 128 * 1024;
2324 else if (INTEL_INFO(dev_priv)->gen >= 4)
2325 return 4 * 1024;
2326 else
44c5905e 2327 return 0;
4e9a86b6
VS
2328}
2329
127bd2ac 2330int
850c4cdc
TU
2331intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2332 struct drm_framebuffer *fb,
7580d774 2333 const struct drm_plane_state *plane_state)
6b95a207 2334{
850c4cdc 2335 struct drm_device *dev = fb->dev;
ce453d81 2336 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2337 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2338 struct i915_ggtt_view view;
6b95a207
KH
2339 u32 alignment;
2340 int ret;
2341
ebcdd39e
MR
2342 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2343
7b911adc
TU
2344 switch (fb->modifier[0]) {
2345 case DRM_FORMAT_MOD_NONE:
4e9a86b6 2346 alignment = intel_linear_alignment(dev_priv);
6b95a207 2347 break;
7b911adc 2348 case I915_FORMAT_MOD_X_TILED:
1fada4cc
DL
2349 if (INTEL_INFO(dev)->gen >= 9)
2350 alignment = 256 * 1024;
2351 else {
2352 /* pin() will align the object as required by fence */
2353 alignment = 0;
2354 }
6b95a207 2355 break;
7b911adc 2356 case I915_FORMAT_MOD_Y_TILED:
1327b9a1
DL
2357 case I915_FORMAT_MOD_Yf_TILED:
2358 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2359 "Y tiling bo slipped through, driver bug!\n"))
2360 return -EINVAL;
2361 alignment = 1 * 1024 * 1024;
2362 break;
6b95a207 2363 default:
7b911adc
TU
2364 MISSING_CASE(fb->modifier[0]);
2365 return -EINVAL;
6b95a207
KH
2366 }
2367
75c82a53 2368 intel_fill_fb_ggtt_view(&view, fb, plane_state);
f64b98cd 2369
693db184
CW
2370 /* Note that the w/a also requires 64 PTE of padding following the
2371 * bo. We currently fill all unused PTE with the shadow page and so
2372 * we should always have valid PTE following the scanout preventing
2373 * the VT-d warning.
2374 */
2375 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2376 alignment = 256 * 1024;
2377
d6dd6843
PZ
2378 /*
2379 * Global gtt pte registers are special registers which actually forward
2380 * writes to a chunk of system memory. Which means that there is no risk
2381 * that the register values disappear as soon as we call
2382 * intel_runtime_pm_put(), so it is correct to wrap only the
2383 * pin/unpin/fence and not more.
2384 */
2385 intel_runtime_pm_get(dev_priv);
2386
7580d774
ML
2387 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2388 &view);
48b956c5 2389 if (ret)
b26a6b35 2390 goto err_pm;
6b95a207
KH
2391
2392 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2393 * fence, whereas 965+ only requires a fence if using
2394 * framebuffer compression. For simplicity, we always install
2395 * a fence as the cost is not that onerous.
2396 */
9807216f
VK
2397 if (view.type == I915_GGTT_VIEW_NORMAL) {
2398 ret = i915_gem_object_get_fence(obj);
2399 if (ret == -EDEADLK) {
2400 /*
2401 * -EDEADLK means there are no free fences
2402 * no pending flips.
2403 *
2404 * This is propagated to atomic, but it uses
2405 * -EDEADLK to force a locking recovery, so
2406 * change the returned error to -EBUSY.
2407 */
2408 ret = -EBUSY;
2409 goto err_unpin;
2410 } else if (ret)
2411 goto err_unpin;
1690e1eb 2412
9807216f
VK
2413 i915_gem_object_pin_fence(obj);
2414 }
6b95a207 2415
d6dd6843 2416 intel_runtime_pm_put(dev_priv);
6b95a207 2417 return 0;
48b956c5
CW
2418
2419err_unpin:
f64b98cd 2420 i915_gem_object_unpin_from_display_plane(obj, &view);
b26a6b35 2421err_pm:
d6dd6843 2422 intel_runtime_pm_put(dev_priv);
48b956c5 2423 return ret;
6b95a207
KH
2424}
2425
82bc3b2d
TU
2426static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2427 const struct drm_plane_state *plane_state)
1690e1eb 2428{
82bc3b2d 2429 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2430 struct i915_ggtt_view view;
82bc3b2d 2431
ebcdd39e
MR
2432 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2433
75c82a53 2434 intel_fill_fb_ggtt_view(&view, fb, plane_state);
f64b98cd 2435
9807216f
VK
2436 if (view.type == I915_GGTT_VIEW_NORMAL)
2437 i915_gem_object_unpin_fence(obj);
2438
f64b98cd 2439 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2440}
2441
c2c75131
DV
2442/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2443 * is assumed to be a power-of-two. */
4e9a86b6
VS
2444unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2445 int *x, int *y,
bc752862
CW
2446 unsigned int tiling_mode,
2447 unsigned int cpp,
2448 unsigned int pitch)
c2c75131 2449{
bc752862
CW
2450 if (tiling_mode != I915_TILING_NONE) {
2451 unsigned int tile_rows, tiles;
c2c75131 2452
bc752862
CW
2453 tile_rows = *y / 8;
2454 *y %= 8;
c2c75131 2455
bc752862
CW
2456 tiles = *x / (512/cpp);
2457 *x %= 512/cpp;
2458
2459 return tile_rows * pitch * 8 + tiles * 4096;
2460 } else {
4e9a86b6 2461 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
bc752862
CW
2462 unsigned int offset;
2463
2464 offset = *y * pitch + *x * cpp;
4e9a86b6
VS
2465 *y = (offset & alignment) / pitch;
2466 *x = ((offset & alignment) - *y * pitch) / cpp;
2467 return offset & ~alignment;
bc752862 2468 }
c2c75131
DV
2469}
2470
b35d63fa 2471static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2472{
2473 switch (format) {
2474 case DISPPLANE_8BPP:
2475 return DRM_FORMAT_C8;
2476 case DISPPLANE_BGRX555:
2477 return DRM_FORMAT_XRGB1555;
2478 case DISPPLANE_BGRX565:
2479 return DRM_FORMAT_RGB565;
2480 default:
2481 case DISPPLANE_BGRX888:
2482 return DRM_FORMAT_XRGB8888;
2483 case DISPPLANE_RGBX888:
2484 return DRM_FORMAT_XBGR8888;
2485 case DISPPLANE_BGRX101010:
2486 return DRM_FORMAT_XRGB2101010;
2487 case DISPPLANE_RGBX101010:
2488 return DRM_FORMAT_XBGR2101010;
2489 }
2490}
2491
bc8d7dff
DL
2492static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2493{
2494 switch (format) {
2495 case PLANE_CTL_FORMAT_RGB_565:
2496 return DRM_FORMAT_RGB565;
2497 default:
2498 case PLANE_CTL_FORMAT_XRGB_8888:
2499 if (rgb_order) {
2500 if (alpha)
2501 return DRM_FORMAT_ABGR8888;
2502 else
2503 return DRM_FORMAT_XBGR8888;
2504 } else {
2505 if (alpha)
2506 return DRM_FORMAT_ARGB8888;
2507 else
2508 return DRM_FORMAT_XRGB8888;
2509 }
2510 case PLANE_CTL_FORMAT_XRGB_2101010:
2511 if (rgb_order)
2512 return DRM_FORMAT_XBGR2101010;
2513 else
2514 return DRM_FORMAT_XRGB2101010;
2515 }
2516}
2517
5724dbd1 2518static bool
f6936e29
DV
2519intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2520 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2521{
2522 struct drm_device *dev = crtc->base.dev;
3badb49f 2523 struct drm_i915_private *dev_priv = to_i915(dev);
46f297fb
JB
2524 struct drm_i915_gem_object *obj = NULL;
2525 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2526 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2527 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2528 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2529 PAGE_SIZE);
2530
2531 size_aligned -= base_aligned;
46f297fb 2532
ff2652ea
CW
2533 if (plane_config->size == 0)
2534 return false;
2535
3badb49f
PZ
2536 /* If the FB is too big, just don't use it since fbdev is not very
2537 * important and we should probably use that space with FBC or other
2538 * features. */
2539 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2540 return false;
2541
f37b5c2b
DV
2542 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2543 base_aligned,
2544 base_aligned,
2545 size_aligned);
46f297fb 2546 if (!obj)
484b41dd 2547 return false;
46f297fb 2548
49af449b
DL
2549 obj->tiling_mode = plane_config->tiling;
2550 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2551 obj->stride = fb->pitches[0];
46f297fb 2552
6bf129df
DL
2553 mode_cmd.pixel_format = fb->pixel_format;
2554 mode_cmd.width = fb->width;
2555 mode_cmd.height = fb->height;
2556 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2557 mode_cmd.modifier[0] = fb->modifier[0];
2558 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb
JB
2559
2560 mutex_lock(&dev->struct_mutex);
6bf129df 2561 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2562 &mode_cmd, obj)) {
46f297fb
JB
2563 DRM_DEBUG_KMS("intel fb init failed\n");
2564 goto out_unref_obj;
2565 }
46f297fb 2566 mutex_unlock(&dev->struct_mutex);
484b41dd 2567
f6936e29 2568 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2569 return true;
46f297fb
JB
2570
2571out_unref_obj:
2572 drm_gem_object_unreference(&obj->base);
2573 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2574 return false;
2575}
2576
afd65eb4
MR
2577/* Update plane->state->fb to match plane->fb after driver-internal updates */
2578static void
2579update_state_fb(struct drm_plane *plane)
2580{
2581 if (plane->fb == plane->state->fb)
2582 return;
2583
2584 if (plane->state->fb)
2585 drm_framebuffer_unreference(plane->state->fb);
2586 plane->state->fb = plane->fb;
2587 if (plane->state->fb)
2588 drm_framebuffer_reference(plane->state->fb);
2589}
2590
5724dbd1 2591static void
f6936e29
DV
2592intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2593 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2594{
2595 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2596 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2597 struct drm_crtc *c;
2598 struct intel_crtc *i;
2ff8fde1 2599 struct drm_i915_gem_object *obj;
88595ac9 2600 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2601 struct drm_plane_state *plane_state = primary->state;
88595ac9 2602 struct drm_framebuffer *fb;
484b41dd 2603
2d14030b 2604 if (!plane_config->fb)
484b41dd
JB
2605 return;
2606
f6936e29 2607 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2608 fb = &plane_config->fb->base;
2609 goto valid_fb;
f55548b5 2610 }
484b41dd 2611
2d14030b 2612 kfree(plane_config->fb);
484b41dd
JB
2613
2614 /*
2615 * Failed to alloc the obj, check to see if we should share
2616 * an fb with another CRTC instead
2617 */
70e1e0ec 2618 for_each_crtc(dev, c) {
484b41dd
JB
2619 i = to_intel_crtc(c);
2620
2621 if (c == &intel_crtc->base)
2622 continue;
2623
2ff8fde1
MR
2624 if (!i->active)
2625 continue;
2626
88595ac9
DV
2627 fb = c->primary->fb;
2628 if (!fb)
484b41dd
JB
2629 continue;
2630
88595ac9 2631 obj = intel_fb_obj(fb);
2ff8fde1 2632 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2633 drm_framebuffer_reference(fb);
2634 goto valid_fb;
484b41dd
JB
2635 }
2636 }
88595ac9
DV
2637
2638 return;
2639
2640valid_fb:
f44e2659
VS
2641 plane_state->src_x = 0;
2642 plane_state->src_y = 0;
be5651f2
ML
2643 plane_state->src_w = fb->width << 16;
2644 plane_state->src_h = fb->height << 16;
2645
f44e2659
VS
2646 plane_state->crtc_x = 0;
2647 plane_state->crtc_y = 0;
be5651f2
ML
2648 plane_state->crtc_w = fb->width;
2649 plane_state->crtc_h = fb->height;
2650
88595ac9
DV
2651 obj = intel_fb_obj(fb);
2652 if (obj->tiling_mode != I915_TILING_NONE)
2653 dev_priv->preserve_bios_swizzle = true;
2654
be5651f2
ML
2655 drm_framebuffer_reference(fb);
2656 primary->fb = primary->state->fb = fb;
36750f28 2657 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2658 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2659 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2660}
2661
29b9bde6
DV
2662static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2663 struct drm_framebuffer *fb,
2664 int x, int y)
81255565
JB
2665{
2666 struct drm_device *dev = crtc->dev;
2667 struct drm_i915_private *dev_priv = dev->dev_private;
2668 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2669 struct drm_plane *primary = crtc->primary;
2670 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2671 struct drm_i915_gem_object *obj;
81255565 2672 int plane = intel_crtc->plane;
e506a0c6 2673 unsigned long linear_offset;
81255565 2674 u32 dspcntr;
f0f59a00 2675 i915_reg_t reg = DSPCNTR(plane);
48404c1e 2676 int pixel_size;
f45651ba 2677
b70709a6 2678 if (!visible || !fb) {
fdd508a6
VS
2679 I915_WRITE(reg, 0);
2680 if (INTEL_INFO(dev)->gen >= 4)
2681 I915_WRITE(DSPSURF(plane), 0);
2682 else
2683 I915_WRITE(DSPADDR(plane), 0);
2684 POSTING_READ(reg);
2685 return;
2686 }
2687
c9ba6fad
VS
2688 obj = intel_fb_obj(fb);
2689 if (WARN_ON(obj == NULL))
2690 return;
2691
2692 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2693
f45651ba
VS
2694 dspcntr = DISPPLANE_GAMMA_ENABLE;
2695
fdd508a6 2696 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2697
2698 if (INTEL_INFO(dev)->gen < 4) {
2699 if (intel_crtc->pipe == PIPE_B)
2700 dspcntr |= DISPPLANE_SEL_PIPE_B;
2701
2702 /* pipesrc and dspsize control the size that is scaled from,
2703 * which should always be the user's requested size.
2704 */
2705 I915_WRITE(DSPSIZE(plane),
6e3c9717
ACO
2706 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2707 (intel_crtc->config->pipe_src_w - 1));
f45651ba 2708 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2709 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2710 I915_WRITE(PRIMSIZE(plane),
6e3c9717
ACO
2711 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2712 (intel_crtc->config->pipe_src_w - 1));
c14b0485
VS
2713 I915_WRITE(PRIMPOS(plane), 0);
2714 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2715 }
81255565 2716
57779d06
VS
2717 switch (fb->pixel_format) {
2718 case DRM_FORMAT_C8:
81255565
JB
2719 dspcntr |= DISPPLANE_8BPP;
2720 break;
57779d06 2721 case DRM_FORMAT_XRGB1555:
57779d06 2722 dspcntr |= DISPPLANE_BGRX555;
81255565 2723 break;
57779d06
VS
2724 case DRM_FORMAT_RGB565:
2725 dspcntr |= DISPPLANE_BGRX565;
2726 break;
2727 case DRM_FORMAT_XRGB8888:
57779d06
VS
2728 dspcntr |= DISPPLANE_BGRX888;
2729 break;
2730 case DRM_FORMAT_XBGR8888:
57779d06
VS
2731 dspcntr |= DISPPLANE_RGBX888;
2732 break;
2733 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2734 dspcntr |= DISPPLANE_BGRX101010;
2735 break;
2736 case DRM_FORMAT_XBGR2101010:
57779d06 2737 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2738 break;
2739 default:
baba133a 2740 BUG();
81255565 2741 }
57779d06 2742
f45651ba
VS
2743 if (INTEL_INFO(dev)->gen >= 4 &&
2744 obj->tiling_mode != I915_TILING_NONE)
2745 dspcntr |= DISPPLANE_TILED;
81255565 2746
de1aa629
VS
2747 if (IS_G4X(dev))
2748 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2749
b9897127 2750 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2751
c2c75131
DV
2752 if (INTEL_INFO(dev)->gen >= 4) {
2753 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2754 intel_gen4_compute_page_offset(dev_priv,
2755 &x, &y, obj->tiling_mode,
b9897127 2756 pixel_size,
bc752862 2757 fb->pitches[0]);
c2c75131
DV
2758 linear_offset -= intel_crtc->dspaddr_offset;
2759 } else {
e506a0c6 2760 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2761 }
e506a0c6 2762
8e7d688b 2763 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2764 dspcntr |= DISPPLANE_ROTATE_180;
2765
6e3c9717
ACO
2766 x += (intel_crtc->config->pipe_src_w - 1);
2767 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2768
2769 /* Finding the last pixel of the last line of the display
2770 data and adding to linear_offset*/
2771 linear_offset +=
6e3c9717
ACO
2772 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2773 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2774 }
2775
2db3366b
PZ
2776 intel_crtc->adjusted_x = x;
2777 intel_crtc->adjusted_y = y;
2778
48404c1e
SJ
2779 I915_WRITE(reg, dspcntr);
2780
01f2c773 2781 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2782 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2783 I915_WRITE(DSPSURF(plane),
2784 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2785 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2786 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2787 } else
f343c5f6 2788 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2789 POSTING_READ(reg);
17638cd6
JB
2790}
2791
29b9bde6
DV
2792static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2793 struct drm_framebuffer *fb,
2794 int x, int y)
17638cd6
JB
2795{
2796 struct drm_device *dev = crtc->dev;
2797 struct drm_i915_private *dev_priv = dev->dev_private;
2798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2799 struct drm_plane *primary = crtc->primary;
2800 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2801 struct drm_i915_gem_object *obj;
17638cd6 2802 int plane = intel_crtc->plane;
e506a0c6 2803 unsigned long linear_offset;
17638cd6 2804 u32 dspcntr;
f0f59a00 2805 i915_reg_t reg = DSPCNTR(plane);
48404c1e 2806 int pixel_size;
f45651ba 2807
b70709a6 2808 if (!visible || !fb) {
fdd508a6
VS
2809 I915_WRITE(reg, 0);
2810 I915_WRITE(DSPSURF(plane), 0);
2811 POSTING_READ(reg);
2812 return;
2813 }
2814
c9ba6fad
VS
2815 obj = intel_fb_obj(fb);
2816 if (WARN_ON(obj == NULL))
2817 return;
2818
2819 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2820
f45651ba
VS
2821 dspcntr = DISPPLANE_GAMMA_ENABLE;
2822
fdd508a6 2823 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2824
2825 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2826 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2827
57779d06
VS
2828 switch (fb->pixel_format) {
2829 case DRM_FORMAT_C8:
17638cd6
JB
2830 dspcntr |= DISPPLANE_8BPP;
2831 break;
57779d06
VS
2832 case DRM_FORMAT_RGB565:
2833 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2834 break;
57779d06 2835 case DRM_FORMAT_XRGB8888:
57779d06
VS
2836 dspcntr |= DISPPLANE_BGRX888;
2837 break;
2838 case DRM_FORMAT_XBGR8888:
57779d06
VS
2839 dspcntr |= DISPPLANE_RGBX888;
2840 break;
2841 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2842 dspcntr |= DISPPLANE_BGRX101010;
2843 break;
2844 case DRM_FORMAT_XBGR2101010:
57779d06 2845 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2846 break;
2847 default:
baba133a 2848 BUG();
17638cd6
JB
2849 }
2850
2851 if (obj->tiling_mode != I915_TILING_NONE)
2852 dspcntr |= DISPPLANE_TILED;
17638cd6 2853
f45651ba 2854 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2855 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2856
b9897127 2857 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2858 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2859 intel_gen4_compute_page_offset(dev_priv,
2860 &x, &y, obj->tiling_mode,
b9897127 2861 pixel_size,
bc752862 2862 fb->pitches[0]);
c2c75131 2863 linear_offset -= intel_crtc->dspaddr_offset;
8e7d688b 2864 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2865 dspcntr |= DISPPLANE_ROTATE_180;
2866
2867 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
6e3c9717
ACO
2868 x += (intel_crtc->config->pipe_src_w - 1);
2869 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2870
2871 /* Finding the last pixel of the last line of the display
2872 data and adding to linear_offset*/
2873 linear_offset +=
6e3c9717
ACO
2874 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2875 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2876 }
2877 }
2878
2db3366b
PZ
2879 intel_crtc->adjusted_x = x;
2880 intel_crtc->adjusted_y = y;
2881
48404c1e 2882 I915_WRITE(reg, dspcntr);
17638cd6 2883
01f2c773 2884 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2885 I915_WRITE(DSPSURF(plane),
2886 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2887 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2888 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2889 } else {
2890 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2891 I915_WRITE(DSPLINOFF(plane), linear_offset);
2892 }
17638cd6 2893 POSTING_READ(reg);
17638cd6
JB
2894}
2895
b321803d
DL
2896u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2897 uint32_t pixel_format)
2898{
2899 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2900
2901 /*
2902 * The stride is either expressed as a multiple of 64 bytes
2903 * chunks for linear buffers or in number of tiles for tiled
2904 * buffers.
2905 */
2906 switch (fb_modifier) {
2907 case DRM_FORMAT_MOD_NONE:
2908 return 64;
2909 case I915_FORMAT_MOD_X_TILED:
2910 if (INTEL_INFO(dev)->gen == 2)
2911 return 128;
2912 return 512;
2913 case I915_FORMAT_MOD_Y_TILED:
2914 /* No need to check for old gens and Y tiling since this is
2915 * about the display engine and those will be blocked before
2916 * we get here.
2917 */
2918 return 128;
2919 case I915_FORMAT_MOD_Yf_TILED:
2920 if (bits_per_pixel == 8)
2921 return 64;
2922 else
2923 return 128;
2924 default:
2925 MISSING_CASE(fb_modifier);
2926 return 64;
2927 }
2928}
2929
44eb0cb9
MK
2930u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2931 struct drm_i915_gem_object *obj,
2932 unsigned int plane)
121920fa 2933{
ce7f1728 2934 struct i915_ggtt_view view;
dedf278c 2935 struct i915_vma *vma;
44eb0cb9 2936 u64 offset;
121920fa 2937
ce7f1728
DV
2938 intel_fill_fb_ggtt_view(&view, intel_plane->base.fb,
2939 intel_plane->base.state);
121920fa 2940
ce7f1728 2941 vma = i915_gem_obj_to_ggtt_view(obj, &view);
dedf278c 2942 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
ce7f1728 2943 view.type))
dedf278c
TU
2944 return -1;
2945
44eb0cb9 2946 offset = vma->node.start;
dedf278c
TU
2947
2948 if (plane == 1) {
a6d09186 2949 offset += vma->ggtt_view.params.rotation_info.uv_start_page *
dedf278c
TU
2950 PAGE_SIZE;
2951 }
2952
44eb0cb9
MK
2953 WARN_ON(upper_32_bits(offset));
2954
2955 return lower_32_bits(offset);
121920fa
TU
2956}
2957
e435d6e5
ML
2958static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2959{
2960 struct drm_device *dev = intel_crtc->base.dev;
2961 struct drm_i915_private *dev_priv = dev->dev_private;
2962
2963 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2964 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2965 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
2966}
2967
a1b2278e
CK
2968/*
2969 * This function detaches (aka. unbinds) unused scalers in hardware
2970 */
0583236e 2971static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 2972{
a1b2278e
CK
2973 struct intel_crtc_scaler_state *scaler_state;
2974 int i;
2975
a1b2278e
CK
2976 scaler_state = &intel_crtc->config->scaler_state;
2977
2978 /* loop through and disable scalers that aren't in use */
2979 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
2980 if (!scaler_state->scalers[i].in_use)
2981 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
2982 }
2983}
2984
6156a456 2985u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2986{
6156a456 2987 switch (pixel_format) {
d161cf7a 2988 case DRM_FORMAT_C8:
c34ce3d1 2989 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 2990 case DRM_FORMAT_RGB565:
c34ce3d1 2991 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 2992 case DRM_FORMAT_XBGR8888:
c34ce3d1 2993 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 2994 case DRM_FORMAT_XRGB8888:
c34ce3d1 2995 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
2996 /*
2997 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2998 * to be already pre-multiplied. We need to add a knob (or a different
2999 * DRM_FORMAT) for user-space to configure that.
3000 */
f75fb42a 3001 case DRM_FORMAT_ABGR8888:
c34ce3d1 3002 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 3003 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 3004 case DRM_FORMAT_ARGB8888:
c34ce3d1 3005 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 3006 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 3007 case DRM_FORMAT_XRGB2101010:
c34ce3d1 3008 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 3009 case DRM_FORMAT_XBGR2101010:
c34ce3d1 3010 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 3011 case DRM_FORMAT_YUYV:
c34ce3d1 3012 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 3013 case DRM_FORMAT_YVYU:
c34ce3d1 3014 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 3015 case DRM_FORMAT_UYVY:
c34ce3d1 3016 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 3017 case DRM_FORMAT_VYUY:
c34ce3d1 3018 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 3019 default:
4249eeef 3020 MISSING_CASE(pixel_format);
70d21f0e 3021 }
8cfcba41 3022
c34ce3d1 3023 return 0;
6156a456 3024}
70d21f0e 3025
6156a456
CK
3026u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3027{
6156a456 3028 switch (fb_modifier) {
30af77c4 3029 case DRM_FORMAT_MOD_NONE:
70d21f0e 3030 break;
30af77c4 3031 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3032 return PLANE_CTL_TILED_X;
b321803d 3033 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3034 return PLANE_CTL_TILED_Y;
b321803d 3035 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3036 return PLANE_CTL_TILED_YF;
70d21f0e 3037 default:
6156a456 3038 MISSING_CASE(fb_modifier);
70d21f0e 3039 }
8cfcba41 3040
c34ce3d1 3041 return 0;
6156a456 3042}
70d21f0e 3043
6156a456
CK
3044u32 skl_plane_ctl_rotation(unsigned int rotation)
3045{
3b7a5119 3046 switch (rotation) {
6156a456
CK
3047 case BIT(DRM_ROTATE_0):
3048 break;
1e8df167
SJ
3049 /*
3050 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3051 * while i915 HW rotation is clockwise, thats why this swapping.
3052 */
3b7a5119 3053 case BIT(DRM_ROTATE_90):
1e8df167 3054 return PLANE_CTL_ROTATE_270;
3b7a5119 3055 case BIT(DRM_ROTATE_180):
c34ce3d1 3056 return PLANE_CTL_ROTATE_180;
3b7a5119 3057 case BIT(DRM_ROTATE_270):
1e8df167 3058 return PLANE_CTL_ROTATE_90;
6156a456
CK
3059 default:
3060 MISSING_CASE(rotation);
3061 }
3062
c34ce3d1 3063 return 0;
6156a456
CK
3064}
3065
3066static void skylake_update_primary_plane(struct drm_crtc *crtc,
3067 struct drm_framebuffer *fb,
3068 int x, int y)
3069{
3070 struct drm_device *dev = crtc->dev;
3071 struct drm_i915_private *dev_priv = dev->dev_private;
3072 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
3073 struct drm_plane *plane = crtc->primary;
3074 bool visible = to_intel_plane_state(plane->state)->visible;
6156a456
CK
3075 struct drm_i915_gem_object *obj;
3076 int pipe = intel_crtc->pipe;
3077 u32 plane_ctl, stride_div, stride;
3078 u32 tile_height, plane_offset, plane_size;
3079 unsigned int rotation;
3080 int x_offset, y_offset;
44eb0cb9 3081 u32 surf_addr;
6156a456
CK
3082 struct intel_crtc_state *crtc_state = intel_crtc->config;
3083 struct intel_plane_state *plane_state;
3084 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3085 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3086 int scaler_id = -1;
3087
6156a456
CK
3088 plane_state = to_intel_plane_state(plane->state);
3089
b70709a6 3090 if (!visible || !fb) {
6156a456
CK
3091 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3092 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3093 POSTING_READ(PLANE_CTL(pipe, 0));
3094 return;
3b7a5119 3095 }
70d21f0e 3096
6156a456
CK
3097 plane_ctl = PLANE_CTL_ENABLE |
3098 PLANE_CTL_PIPE_GAMMA_ENABLE |
3099 PLANE_CTL_PIPE_CSC_ENABLE;
3100
3101 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3102 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3103 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
3104
3105 rotation = plane->state->rotation;
3106 plane_ctl |= skl_plane_ctl_rotation(rotation);
3107
b321803d
DL
3108 obj = intel_fb_obj(fb);
3109 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3110 fb->pixel_format);
dedf278c 3111 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
3b7a5119 3112
a42e5a23
PZ
3113 WARN_ON(drm_rect_width(&plane_state->src) == 0);
3114
3115 scaler_id = plane_state->scaler_id;
3116 src_x = plane_state->src.x1 >> 16;
3117 src_y = plane_state->src.y1 >> 16;
3118 src_w = drm_rect_width(&plane_state->src) >> 16;
3119 src_h = drm_rect_height(&plane_state->src) >> 16;
3120 dst_x = plane_state->dst.x1;
3121 dst_y = plane_state->dst.y1;
3122 dst_w = drm_rect_width(&plane_state->dst);
3123 dst_h = drm_rect_height(&plane_state->dst);
3124
3125 WARN_ON(x != src_x || y != src_y);
6156a456 3126
3b7a5119
SJ
3127 if (intel_rotation_90_or_270(rotation)) {
3128 /* stride = Surface height in tiles */
2614f17d 3129 tile_height = intel_tile_height(dev, fb->pixel_format,
fe47ea0c 3130 fb->modifier[0], 0);
3b7a5119 3131 stride = DIV_ROUND_UP(fb->height, tile_height);
6156a456 3132 x_offset = stride * tile_height - y - src_h;
3b7a5119 3133 y_offset = x;
6156a456 3134 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3135 } else {
3136 stride = fb->pitches[0] / stride_div;
3137 x_offset = x;
3138 y_offset = y;
6156a456 3139 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3140 }
3141 plane_offset = y_offset << 16 | x_offset;
b321803d 3142
2db3366b
PZ
3143 intel_crtc->adjusted_x = x_offset;
3144 intel_crtc->adjusted_y = y_offset;
3145
70d21f0e 3146 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3147 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3148 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3149 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3150
3151 if (scaler_id >= 0) {
3152 uint32_t ps_ctrl = 0;
3153
3154 WARN_ON(!dst_w || !dst_h);
3155 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3156 crtc_state->scaler_state.scalers[scaler_id].mode;
3157 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3158 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3159 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3160 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3161 I915_WRITE(PLANE_POS(pipe, 0), 0);
3162 } else {
3163 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3164 }
3165
121920fa 3166 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3167
3168 POSTING_READ(PLANE_SURF(pipe, 0));
3169}
3170
17638cd6
JB
3171/* Assume fb object is pinned & idle & fenced and just update base pointers */
3172static int
3173intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3174 int x, int y, enum mode_set_atomic state)
3175{
3176 struct drm_device *dev = crtc->dev;
3177 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 3178
0e631adc
PZ
3179 if (dev_priv->fbc.deactivate)
3180 dev_priv->fbc.deactivate(dev_priv);
81255565 3181
29b9bde6
DV
3182 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3183
3184 return 0;
81255565
JB
3185}
3186
7514747d 3187static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3188{
96a02917
VS
3189 struct drm_crtc *crtc;
3190
70e1e0ec 3191 for_each_crtc(dev, crtc) {
96a02917
VS
3192 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3193 enum plane plane = intel_crtc->plane;
3194
3195 intel_prepare_page_flip(dev, plane);
3196 intel_finish_page_flip_plane(dev, plane);
3197 }
7514747d
VS
3198}
3199
3200static void intel_update_primary_planes(struct drm_device *dev)
3201{
7514747d 3202 struct drm_crtc *crtc;
96a02917 3203
70e1e0ec 3204 for_each_crtc(dev, crtc) {
11c22da6
ML
3205 struct intel_plane *plane = to_intel_plane(crtc->primary);
3206 struct intel_plane_state *plane_state;
96a02917 3207
11c22da6 3208 drm_modeset_lock_crtc(crtc, &plane->base);
11c22da6
ML
3209 plane_state = to_intel_plane_state(plane->base.state);
3210
f029ee82 3211 if (crtc->state->active && plane_state->base.fb)
11c22da6
ML
3212 plane->commit_plane(&plane->base, plane_state);
3213
3214 drm_modeset_unlock_crtc(crtc);
96a02917
VS
3215 }
3216}
3217
7514747d
VS
3218void intel_prepare_reset(struct drm_device *dev)
3219{
3220 /* no reset support for gen2 */
3221 if (IS_GEN2(dev))
3222 return;
3223
3224 /* reset doesn't touch the display */
3225 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3226 return;
3227
3228 drm_modeset_lock_all(dev);
f98ce92f
VS
3229 /*
3230 * Disabling the crtcs gracefully seems nicer. Also the
3231 * g33 docs say we should at least disable all the planes.
3232 */
6b72d486 3233 intel_display_suspend(dev);
7514747d
VS
3234}
3235
3236void intel_finish_reset(struct drm_device *dev)
3237{
3238 struct drm_i915_private *dev_priv = to_i915(dev);
3239
3240 /*
3241 * Flips in the rings will be nuked by the reset,
3242 * so complete all pending flips so that user space
3243 * will get its events and not get stuck.
3244 */
3245 intel_complete_page_flips(dev);
3246
3247 /* no reset support for gen2 */
3248 if (IS_GEN2(dev))
3249 return;
3250
3251 /* reset doesn't touch the display */
3252 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3253 /*
3254 * Flips in the rings have been nuked by the reset,
3255 * so update the base address of all primary
3256 * planes to the the last fb to make sure we're
3257 * showing the correct fb after a reset.
11c22da6
ML
3258 *
3259 * FIXME: Atomic will make this obsolete since we won't schedule
3260 * CS-based flips (which might get lost in gpu resets) any more.
7514747d
VS
3261 */
3262 intel_update_primary_planes(dev);
3263 return;
3264 }
3265
3266 /*
3267 * The display has been reset as well,
3268 * so need a full re-initialization.
3269 */
3270 intel_runtime_pm_disable_interrupts(dev_priv);
3271 intel_runtime_pm_enable_interrupts(dev_priv);
3272
3273 intel_modeset_init_hw(dev);
3274
3275 spin_lock_irq(&dev_priv->irq_lock);
3276 if (dev_priv->display.hpd_irq_setup)
3277 dev_priv->display.hpd_irq_setup(dev);
3278 spin_unlock_irq(&dev_priv->irq_lock);
3279
043e9bda 3280 intel_display_resume(dev);
7514747d
VS
3281
3282 intel_hpd_init(dev_priv);
3283
3284 drm_modeset_unlock_all(dev);
3285}
3286
7d5e3799
CW
3287static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3288{
3289 struct drm_device *dev = crtc->dev;
3290 struct drm_i915_private *dev_priv = dev->dev_private;
3291 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3292 bool pending;
3293
3294 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3295 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3296 return false;
3297
5e2d7afc 3298 spin_lock_irq(&dev->event_lock);
7d5e3799 3299 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3300 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3301
3302 return pending;
3303}
3304
bfd16b2a
ML
3305static void intel_update_pipe_config(struct intel_crtc *crtc,
3306 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3307{
3308 struct drm_device *dev = crtc->base.dev;
3309 struct drm_i915_private *dev_priv = dev->dev_private;
bfd16b2a
ML
3310 struct intel_crtc_state *pipe_config =
3311 to_intel_crtc_state(crtc->base.state);
e30e8f75 3312
bfd16b2a
ML
3313 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3314 crtc->base.mode = crtc->base.state->mode;
3315
3316 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3317 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3318 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75 3319
44522d85
ML
3320 if (HAS_DDI(dev))
3321 intel_set_pipe_csc(&crtc->base);
3322
e30e8f75
GP
3323 /*
3324 * Update pipe size and adjust fitter if needed: the reason for this is
3325 * that in compute_mode_changes we check the native mode (not the pfit
3326 * mode) to see if we can flip rather than do a full mode set. In the
3327 * fastboot case, we'll flip, but if we don't update the pipesrc and
3328 * pfit state, we'll end up with a big fb scanned out into the wrong
3329 * sized surface.
e30e8f75
GP
3330 */
3331
e30e8f75 3332 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3333 ((pipe_config->pipe_src_w - 1) << 16) |
3334 (pipe_config->pipe_src_h - 1));
3335
3336 /* on skylake this is done by detaching scalers */
3337 if (INTEL_INFO(dev)->gen >= 9) {
3338 skl_detach_scalers(crtc);
3339
3340 if (pipe_config->pch_pfit.enabled)
3341 skylake_pfit_enable(crtc);
3342 } else if (HAS_PCH_SPLIT(dev)) {
3343 if (pipe_config->pch_pfit.enabled)
3344 ironlake_pfit_enable(crtc);
3345 else if (old_crtc_state->pch_pfit.enabled)
3346 ironlake_pfit_disable(crtc, true);
e30e8f75 3347 }
e30e8f75
GP
3348}
3349
5e84e1a4
ZW
3350static void intel_fdi_normal_train(struct drm_crtc *crtc)
3351{
3352 struct drm_device *dev = crtc->dev;
3353 struct drm_i915_private *dev_priv = dev->dev_private;
3354 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3355 int pipe = intel_crtc->pipe;
f0f59a00
VS
3356 i915_reg_t reg;
3357 u32 temp;
5e84e1a4
ZW
3358
3359 /* enable normal train */
3360 reg = FDI_TX_CTL(pipe);
3361 temp = I915_READ(reg);
61e499bf 3362 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3363 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3364 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3365 } else {
3366 temp &= ~FDI_LINK_TRAIN_NONE;
3367 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3368 }
5e84e1a4
ZW
3369 I915_WRITE(reg, temp);
3370
3371 reg = FDI_RX_CTL(pipe);
3372 temp = I915_READ(reg);
3373 if (HAS_PCH_CPT(dev)) {
3374 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3375 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3376 } else {
3377 temp &= ~FDI_LINK_TRAIN_NONE;
3378 temp |= FDI_LINK_TRAIN_NONE;
3379 }
3380 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3381
3382 /* wait one idle pattern time */
3383 POSTING_READ(reg);
3384 udelay(1000);
357555c0
JB
3385
3386 /* IVB wants error correction enabled */
3387 if (IS_IVYBRIDGE(dev))
3388 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3389 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3390}
3391
8db9d77b
ZW
3392/* The FDI link training functions for ILK/Ibexpeak. */
3393static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3394{
3395 struct drm_device *dev = crtc->dev;
3396 struct drm_i915_private *dev_priv = dev->dev_private;
3397 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3398 int pipe = intel_crtc->pipe;
f0f59a00
VS
3399 i915_reg_t reg;
3400 u32 temp, tries;
8db9d77b 3401
1c8562f6 3402 /* FDI needs bits from pipe first */
0fc932b8 3403 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3404
e1a44743
AJ
3405 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3406 for train result */
5eddb70b
CW
3407 reg = FDI_RX_IMR(pipe);
3408 temp = I915_READ(reg);
e1a44743
AJ
3409 temp &= ~FDI_RX_SYMBOL_LOCK;
3410 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3411 I915_WRITE(reg, temp);
3412 I915_READ(reg);
e1a44743
AJ
3413 udelay(150);
3414
8db9d77b 3415 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3416 reg = FDI_TX_CTL(pipe);
3417 temp = I915_READ(reg);
627eb5a3 3418 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3419 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3420 temp &= ~FDI_LINK_TRAIN_NONE;
3421 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3422 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3423
5eddb70b
CW
3424 reg = FDI_RX_CTL(pipe);
3425 temp = I915_READ(reg);
8db9d77b
ZW
3426 temp &= ~FDI_LINK_TRAIN_NONE;
3427 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3428 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3429
3430 POSTING_READ(reg);
8db9d77b
ZW
3431 udelay(150);
3432
5b2adf89 3433 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3434 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3435 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3436 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3437
5eddb70b 3438 reg = FDI_RX_IIR(pipe);
e1a44743 3439 for (tries = 0; tries < 5; tries++) {
5eddb70b 3440 temp = I915_READ(reg);
8db9d77b
ZW
3441 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3442
3443 if ((temp & FDI_RX_BIT_LOCK)) {
3444 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3445 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3446 break;
3447 }
8db9d77b 3448 }
e1a44743 3449 if (tries == 5)
5eddb70b 3450 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3451
3452 /* Train 2 */
5eddb70b
CW
3453 reg = FDI_TX_CTL(pipe);
3454 temp = I915_READ(reg);
8db9d77b
ZW
3455 temp &= ~FDI_LINK_TRAIN_NONE;
3456 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3457 I915_WRITE(reg, temp);
8db9d77b 3458
5eddb70b
CW
3459 reg = FDI_RX_CTL(pipe);
3460 temp = I915_READ(reg);
8db9d77b
ZW
3461 temp &= ~FDI_LINK_TRAIN_NONE;
3462 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3463 I915_WRITE(reg, temp);
8db9d77b 3464
5eddb70b
CW
3465 POSTING_READ(reg);
3466 udelay(150);
8db9d77b 3467
5eddb70b 3468 reg = FDI_RX_IIR(pipe);
e1a44743 3469 for (tries = 0; tries < 5; tries++) {
5eddb70b 3470 temp = I915_READ(reg);
8db9d77b
ZW
3471 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3472
3473 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3474 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3475 DRM_DEBUG_KMS("FDI train 2 done.\n");
3476 break;
3477 }
8db9d77b 3478 }
e1a44743 3479 if (tries == 5)
5eddb70b 3480 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3481
3482 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3483
8db9d77b
ZW
3484}
3485
0206e353 3486static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3487 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3488 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3489 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3490 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3491};
3492
3493/* The FDI link training functions for SNB/Cougarpoint. */
3494static void gen6_fdi_link_train(struct drm_crtc *crtc)
3495{
3496 struct drm_device *dev = crtc->dev;
3497 struct drm_i915_private *dev_priv = dev->dev_private;
3498 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3499 int pipe = intel_crtc->pipe;
f0f59a00
VS
3500 i915_reg_t reg;
3501 u32 temp, i, retry;
8db9d77b 3502
e1a44743
AJ
3503 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3504 for train result */
5eddb70b
CW
3505 reg = FDI_RX_IMR(pipe);
3506 temp = I915_READ(reg);
e1a44743
AJ
3507 temp &= ~FDI_RX_SYMBOL_LOCK;
3508 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3509 I915_WRITE(reg, temp);
3510
3511 POSTING_READ(reg);
e1a44743
AJ
3512 udelay(150);
3513
8db9d77b 3514 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3515 reg = FDI_TX_CTL(pipe);
3516 temp = I915_READ(reg);
627eb5a3 3517 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3518 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3519 temp &= ~FDI_LINK_TRAIN_NONE;
3520 temp |= FDI_LINK_TRAIN_PATTERN_1;
3521 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3522 /* SNB-B */
3523 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3524 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3525
d74cf324
DV
3526 I915_WRITE(FDI_RX_MISC(pipe),
3527 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3528
5eddb70b
CW
3529 reg = FDI_RX_CTL(pipe);
3530 temp = I915_READ(reg);
8db9d77b
ZW
3531 if (HAS_PCH_CPT(dev)) {
3532 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3533 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3534 } else {
3535 temp &= ~FDI_LINK_TRAIN_NONE;
3536 temp |= FDI_LINK_TRAIN_PATTERN_1;
3537 }
5eddb70b
CW
3538 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3539
3540 POSTING_READ(reg);
8db9d77b
ZW
3541 udelay(150);
3542
0206e353 3543 for (i = 0; i < 4; i++) {
5eddb70b
CW
3544 reg = FDI_TX_CTL(pipe);
3545 temp = I915_READ(reg);
8db9d77b
ZW
3546 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3547 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3548 I915_WRITE(reg, temp);
3549
3550 POSTING_READ(reg);
8db9d77b
ZW
3551 udelay(500);
3552
fa37d39e
SP
3553 for (retry = 0; retry < 5; retry++) {
3554 reg = FDI_RX_IIR(pipe);
3555 temp = I915_READ(reg);
3556 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3557 if (temp & FDI_RX_BIT_LOCK) {
3558 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3559 DRM_DEBUG_KMS("FDI train 1 done.\n");
3560 break;
3561 }
3562 udelay(50);
8db9d77b 3563 }
fa37d39e
SP
3564 if (retry < 5)
3565 break;
8db9d77b
ZW
3566 }
3567 if (i == 4)
5eddb70b 3568 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3569
3570 /* Train 2 */
5eddb70b
CW
3571 reg = FDI_TX_CTL(pipe);
3572 temp = I915_READ(reg);
8db9d77b
ZW
3573 temp &= ~FDI_LINK_TRAIN_NONE;
3574 temp |= FDI_LINK_TRAIN_PATTERN_2;
3575 if (IS_GEN6(dev)) {
3576 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3577 /* SNB-B */
3578 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3579 }
5eddb70b 3580 I915_WRITE(reg, temp);
8db9d77b 3581
5eddb70b
CW
3582 reg = FDI_RX_CTL(pipe);
3583 temp = I915_READ(reg);
8db9d77b
ZW
3584 if (HAS_PCH_CPT(dev)) {
3585 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3586 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3587 } else {
3588 temp &= ~FDI_LINK_TRAIN_NONE;
3589 temp |= FDI_LINK_TRAIN_PATTERN_2;
3590 }
5eddb70b
CW
3591 I915_WRITE(reg, temp);
3592
3593 POSTING_READ(reg);
8db9d77b
ZW
3594 udelay(150);
3595
0206e353 3596 for (i = 0; i < 4; i++) {
5eddb70b
CW
3597 reg = FDI_TX_CTL(pipe);
3598 temp = I915_READ(reg);
8db9d77b
ZW
3599 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3600 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3601 I915_WRITE(reg, temp);
3602
3603 POSTING_READ(reg);
8db9d77b
ZW
3604 udelay(500);
3605
fa37d39e
SP
3606 for (retry = 0; retry < 5; retry++) {
3607 reg = FDI_RX_IIR(pipe);
3608 temp = I915_READ(reg);
3609 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3610 if (temp & FDI_RX_SYMBOL_LOCK) {
3611 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3612 DRM_DEBUG_KMS("FDI train 2 done.\n");
3613 break;
3614 }
3615 udelay(50);
8db9d77b 3616 }
fa37d39e
SP
3617 if (retry < 5)
3618 break;
8db9d77b
ZW
3619 }
3620 if (i == 4)
5eddb70b 3621 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3622
3623 DRM_DEBUG_KMS("FDI train done.\n");
3624}
3625
357555c0
JB
3626/* Manual link training for Ivy Bridge A0 parts */
3627static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3628{
3629 struct drm_device *dev = crtc->dev;
3630 struct drm_i915_private *dev_priv = dev->dev_private;
3631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3632 int pipe = intel_crtc->pipe;
f0f59a00
VS
3633 i915_reg_t reg;
3634 u32 temp, i, j;
357555c0
JB
3635
3636 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3637 for train result */
3638 reg = FDI_RX_IMR(pipe);
3639 temp = I915_READ(reg);
3640 temp &= ~FDI_RX_SYMBOL_LOCK;
3641 temp &= ~FDI_RX_BIT_LOCK;
3642 I915_WRITE(reg, temp);
3643
3644 POSTING_READ(reg);
3645 udelay(150);
3646
01a415fd
DV
3647 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3648 I915_READ(FDI_RX_IIR(pipe)));
3649
139ccd3f
JB
3650 /* Try each vswing and preemphasis setting twice before moving on */
3651 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3652 /* disable first in case we need to retry */
3653 reg = FDI_TX_CTL(pipe);
3654 temp = I915_READ(reg);
3655 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3656 temp &= ~FDI_TX_ENABLE;
3657 I915_WRITE(reg, temp);
357555c0 3658
139ccd3f
JB
3659 reg = FDI_RX_CTL(pipe);
3660 temp = I915_READ(reg);
3661 temp &= ~FDI_LINK_TRAIN_AUTO;
3662 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3663 temp &= ~FDI_RX_ENABLE;
3664 I915_WRITE(reg, temp);
357555c0 3665
139ccd3f 3666 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3667 reg = FDI_TX_CTL(pipe);
3668 temp = I915_READ(reg);
139ccd3f 3669 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3670 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3671 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3672 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3673 temp |= snb_b_fdi_train_param[j/2];
3674 temp |= FDI_COMPOSITE_SYNC;
3675 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3676
139ccd3f
JB
3677 I915_WRITE(FDI_RX_MISC(pipe),
3678 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3679
139ccd3f 3680 reg = FDI_RX_CTL(pipe);
357555c0 3681 temp = I915_READ(reg);
139ccd3f
JB
3682 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3683 temp |= FDI_COMPOSITE_SYNC;
3684 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3685
139ccd3f
JB
3686 POSTING_READ(reg);
3687 udelay(1); /* should be 0.5us */
357555c0 3688
139ccd3f
JB
3689 for (i = 0; i < 4; i++) {
3690 reg = FDI_RX_IIR(pipe);
3691 temp = I915_READ(reg);
3692 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3693
139ccd3f
JB
3694 if (temp & FDI_RX_BIT_LOCK ||
3695 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3696 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3697 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3698 i);
3699 break;
3700 }
3701 udelay(1); /* should be 0.5us */
3702 }
3703 if (i == 4) {
3704 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3705 continue;
3706 }
357555c0 3707
139ccd3f 3708 /* Train 2 */
357555c0
JB
3709 reg = FDI_TX_CTL(pipe);
3710 temp = I915_READ(reg);
139ccd3f
JB
3711 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3712 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3713 I915_WRITE(reg, temp);
3714
3715 reg = FDI_RX_CTL(pipe);
3716 temp = I915_READ(reg);
3717 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3718 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3719 I915_WRITE(reg, temp);
3720
3721 POSTING_READ(reg);
139ccd3f 3722 udelay(2); /* should be 1.5us */
357555c0 3723
139ccd3f
JB
3724 for (i = 0; i < 4; i++) {
3725 reg = FDI_RX_IIR(pipe);
3726 temp = I915_READ(reg);
3727 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3728
139ccd3f
JB
3729 if (temp & FDI_RX_SYMBOL_LOCK ||
3730 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3731 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3732 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3733 i);
3734 goto train_done;
3735 }
3736 udelay(2); /* should be 1.5us */
357555c0 3737 }
139ccd3f
JB
3738 if (i == 4)
3739 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3740 }
357555c0 3741
139ccd3f 3742train_done:
357555c0
JB
3743 DRM_DEBUG_KMS("FDI train done.\n");
3744}
3745
88cefb6c 3746static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3747{
88cefb6c 3748 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3749 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3750 int pipe = intel_crtc->pipe;
f0f59a00
VS
3751 i915_reg_t reg;
3752 u32 temp;
c64e311e 3753
c98e9dcf 3754 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3755 reg = FDI_RX_CTL(pipe);
3756 temp = I915_READ(reg);
627eb5a3 3757 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3758 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3759 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3760 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3761
3762 POSTING_READ(reg);
c98e9dcf
JB
3763 udelay(200);
3764
3765 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3766 temp = I915_READ(reg);
3767 I915_WRITE(reg, temp | FDI_PCDCLK);
3768
3769 POSTING_READ(reg);
c98e9dcf
JB
3770 udelay(200);
3771
20749730
PZ
3772 /* Enable CPU FDI TX PLL, always on for Ironlake */
3773 reg = FDI_TX_CTL(pipe);
3774 temp = I915_READ(reg);
3775 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3776 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3777
20749730
PZ
3778 POSTING_READ(reg);
3779 udelay(100);
6be4a607 3780 }
0e23b99d
JB
3781}
3782
88cefb6c
DV
3783static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3784{
3785 struct drm_device *dev = intel_crtc->base.dev;
3786 struct drm_i915_private *dev_priv = dev->dev_private;
3787 int pipe = intel_crtc->pipe;
f0f59a00
VS
3788 i915_reg_t reg;
3789 u32 temp;
88cefb6c
DV
3790
3791 /* Switch from PCDclk to Rawclk */
3792 reg = FDI_RX_CTL(pipe);
3793 temp = I915_READ(reg);
3794 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3795
3796 /* Disable CPU FDI TX PLL */
3797 reg = FDI_TX_CTL(pipe);
3798 temp = I915_READ(reg);
3799 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3800
3801 POSTING_READ(reg);
3802 udelay(100);
3803
3804 reg = FDI_RX_CTL(pipe);
3805 temp = I915_READ(reg);
3806 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3807
3808 /* Wait for the clocks to turn off. */
3809 POSTING_READ(reg);
3810 udelay(100);
3811}
3812
0fc932b8
JB
3813static void ironlake_fdi_disable(struct drm_crtc *crtc)
3814{
3815 struct drm_device *dev = crtc->dev;
3816 struct drm_i915_private *dev_priv = dev->dev_private;
3817 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3818 int pipe = intel_crtc->pipe;
f0f59a00
VS
3819 i915_reg_t reg;
3820 u32 temp;
0fc932b8
JB
3821
3822 /* disable CPU FDI tx and PCH FDI rx */
3823 reg = FDI_TX_CTL(pipe);
3824 temp = I915_READ(reg);
3825 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3826 POSTING_READ(reg);
3827
3828 reg = FDI_RX_CTL(pipe);
3829 temp = I915_READ(reg);
3830 temp &= ~(0x7 << 16);
dfd07d72 3831 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3832 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3833
3834 POSTING_READ(reg);
3835 udelay(100);
3836
3837 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3838 if (HAS_PCH_IBX(dev))
6f06ce18 3839 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3840
3841 /* still set train pattern 1 */
3842 reg = FDI_TX_CTL(pipe);
3843 temp = I915_READ(reg);
3844 temp &= ~FDI_LINK_TRAIN_NONE;
3845 temp |= FDI_LINK_TRAIN_PATTERN_1;
3846 I915_WRITE(reg, temp);
3847
3848 reg = FDI_RX_CTL(pipe);
3849 temp = I915_READ(reg);
3850 if (HAS_PCH_CPT(dev)) {
3851 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3852 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3853 } else {
3854 temp &= ~FDI_LINK_TRAIN_NONE;
3855 temp |= FDI_LINK_TRAIN_PATTERN_1;
3856 }
3857 /* BPC in FDI rx is consistent with that in PIPECONF */
3858 temp &= ~(0x07 << 16);
dfd07d72 3859 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3860 I915_WRITE(reg, temp);
3861
3862 POSTING_READ(reg);
3863 udelay(100);
3864}
3865
5dce5b93
CW
3866bool intel_has_pending_fb_unpin(struct drm_device *dev)
3867{
3868 struct intel_crtc *crtc;
3869
3870 /* Note that we don't need to be called with mode_config.lock here
3871 * as our list of CRTC objects is static for the lifetime of the
3872 * device and so cannot disappear as we iterate. Similarly, we can
3873 * happily treat the predicates as racy, atomic checks as userspace
3874 * cannot claim and pin a new fb without at least acquring the
3875 * struct_mutex and so serialising with us.
3876 */
d3fcc808 3877 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3878 if (atomic_read(&crtc->unpin_work_count) == 0)
3879 continue;
3880
3881 if (crtc->unpin_work)
3882 intel_wait_for_vblank(dev, crtc->pipe);
3883
3884 return true;
3885 }
3886
3887 return false;
3888}
3889
d6bbafa1
CW
3890static void page_flip_completed(struct intel_crtc *intel_crtc)
3891{
3892 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3893 struct intel_unpin_work *work = intel_crtc->unpin_work;
3894
3895 /* ensure that the unpin work is consistent wrt ->pending. */
3896 smp_rmb();
3897 intel_crtc->unpin_work = NULL;
3898
3899 if (work->event)
3900 drm_send_vblank_event(intel_crtc->base.dev,
3901 intel_crtc->pipe,
3902 work->event);
3903
3904 drm_crtc_vblank_put(&intel_crtc->base);
3905
3906 wake_up_all(&dev_priv->pending_flip_queue);
3907 queue_work(dev_priv->wq, &work->work);
3908
3909 trace_i915_flip_complete(intel_crtc->plane,
3910 work->pending_flip_obj);
3911}
3912
5008e874 3913static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3914{
0f91128d 3915 struct drm_device *dev = crtc->dev;
5bb61643 3916 struct drm_i915_private *dev_priv = dev->dev_private;
5008e874 3917 long ret;
e6c3a2a6 3918
2c10d571 3919 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
5008e874
ML
3920
3921 ret = wait_event_interruptible_timeout(
3922 dev_priv->pending_flip_queue,
3923 !intel_crtc_has_pending_flip(crtc),
3924 60*HZ);
3925
3926 if (ret < 0)
3927 return ret;
3928
3929 if (ret == 0) {
9c787942 3930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3931
5e2d7afc 3932 spin_lock_irq(&dev->event_lock);
9c787942
CW
3933 if (intel_crtc->unpin_work) {
3934 WARN_ONCE(1, "Removing stuck page flip\n");
3935 page_flip_completed(intel_crtc);
3936 }
5e2d7afc 3937 spin_unlock_irq(&dev->event_lock);
9c787942 3938 }
5bb61643 3939
5008e874 3940 return 0;
e6c3a2a6
CW
3941}
3942
060f02d8
VS
3943static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3944{
3945 u32 temp;
3946
3947 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3948
3949 mutex_lock(&dev_priv->sb_lock);
3950
3951 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3952 temp |= SBI_SSCCTL_DISABLE;
3953 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3954
3955 mutex_unlock(&dev_priv->sb_lock);
3956}
3957
e615efe4
ED
3958/* Program iCLKIP clock to the desired frequency */
3959static void lpt_program_iclkip(struct drm_crtc *crtc)
3960{
3961 struct drm_device *dev = crtc->dev;
3962 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3963 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3964 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3965 u32 temp;
3966
060f02d8 3967 lpt_disable_iclkip(dev_priv);
e615efe4
ED
3968
3969 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3970 if (clock == 20000) {
e615efe4
ED
3971 auxdiv = 1;
3972 divsel = 0x41;
3973 phaseinc = 0x20;
3974 } else {
3975 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3976 * but the adjusted_mode->crtc_clock in in KHz. To get the
3977 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3978 * convert the virtual clock precision to KHz here for higher
3979 * precision.
3980 */
3981 u32 iclk_virtual_root_freq = 172800 * 1000;
3982 u32 iclk_pi_range = 64;
3983 u32 desired_divisor, msb_divisor_value, pi_value;
3984
a2572f5c 3985 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq, clock);
e615efe4
ED
3986 msb_divisor_value = desired_divisor / iclk_pi_range;
3987 pi_value = desired_divisor % iclk_pi_range;
3988
3989 auxdiv = 0;
3990 divsel = msb_divisor_value - 2;
3991 phaseinc = pi_value;
3992 }
3993
3994 /* This should not happen with any sane values */
3995 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3996 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3997 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3998 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3999
4000 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 4001 clock,
e615efe4
ED
4002 auxdiv,
4003 divsel,
4004 phasedir,
4005 phaseinc);
4006
060f02d8
VS
4007 mutex_lock(&dev_priv->sb_lock);
4008
e615efe4 4009 /* Program SSCDIVINTPHASE6 */
988d6ee8 4010 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
4011 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4012 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4013 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4014 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4015 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4016 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4017 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4018
4019 /* Program SSCAUXDIV */
988d6ee8 4020 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4021 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4022 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4023 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4024
4025 /* Enable modulator and associated divider */
988d6ee8 4026 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4027 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4028 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4 4029
060f02d8
VS
4030 mutex_unlock(&dev_priv->sb_lock);
4031
e615efe4
ED
4032 /* Wait for initialization time */
4033 udelay(24);
4034
4035 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4036}
4037
275f01b2
DV
4038static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4039 enum pipe pch_transcoder)
4040{
4041 struct drm_device *dev = crtc->base.dev;
4042 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4043 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4044
4045 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4046 I915_READ(HTOTAL(cpu_transcoder)));
4047 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4048 I915_READ(HBLANK(cpu_transcoder)));
4049 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4050 I915_READ(HSYNC(cpu_transcoder)));
4051
4052 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4053 I915_READ(VTOTAL(cpu_transcoder)));
4054 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4055 I915_READ(VBLANK(cpu_transcoder)));
4056 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4057 I915_READ(VSYNC(cpu_transcoder)));
4058 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4059 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4060}
4061
003632d9 4062static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4063{
4064 struct drm_i915_private *dev_priv = dev->dev_private;
4065 uint32_t temp;
4066
4067 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4068 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4069 return;
4070
4071 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4072 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4073
003632d9
ACO
4074 temp &= ~FDI_BC_BIFURCATION_SELECT;
4075 if (enable)
4076 temp |= FDI_BC_BIFURCATION_SELECT;
4077
4078 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4079 I915_WRITE(SOUTH_CHICKEN1, temp);
4080 POSTING_READ(SOUTH_CHICKEN1);
4081}
4082
4083static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4084{
4085 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4086
4087 switch (intel_crtc->pipe) {
4088 case PIPE_A:
4089 break;
4090 case PIPE_B:
6e3c9717 4091 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4092 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4093 else
003632d9 4094 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4095
4096 break;
4097 case PIPE_C:
003632d9 4098 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4099
4100 break;
4101 default:
4102 BUG();
4103 }
4104}
4105
c48b5305
VS
4106/* Return which DP Port should be selected for Transcoder DP control */
4107static enum port
4108intel_trans_dp_port_sel(struct drm_crtc *crtc)
4109{
4110 struct drm_device *dev = crtc->dev;
4111 struct intel_encoder *encoder;
4112
4113 for_each_encoder_on_crtc(dev, crtc, encoder) {
4114 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4115 encoder->type == INTEL_OUTPUT_EDP)
4116 return enc_to_dig_port(&encoder->base)->port;
4117 }
4118
4119 return -1;
4120}
4121
f67a559d
JB
4122/*
4123 * Enable PCH resources required for PCH ports:
4124 * - PCH PLLs
4125 * - FDI training & RX/TX
4126 * - update transcoder timings
4127 * - DP transcoding bits
4128 * - transcoder
4129 */
4130static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4131{
4132 struct drm_device *dev = crtc->dev;
4133 struct drm_i915_private *dev_priv = dev->dev_private;
4134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4135 int pipe = intel_crtc->pipe;
f0f59a00 4136 u32 temp;
2c07245f 4137
ab9412ba 4138 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4139
1fbc0d78
DV
4140 if (IS_IVYBRIDGE(dev))
4141 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4142
cd986abb
DV
4143 /* Write the TU size bits before fdi link training, so that error
4144 * detection works. */
4145 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4146 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4147
3860b2ec
VS
4148 /*
4149 * Sometimes spurious CPU pipe underruns happen during FDI
4150 * training, at least with VGA+HDMI cloning. Suppress them.
4151 */
4152 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4153
c98e9dcf 4154 /* For PCH output, training FDI link */
674cf967 4155 dev_priv->display.fdi_link_train(crtc);
2c07245f 4156
3ad8a208
DV
4157 /* We need to program the right clock selection before writing the pixel
4158 * mutliplier into the DPLL. */
303b81e0 4159 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4160 u32 sel;
4b645f14 4161
c98e9dcf 4162 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4163 temp |= TRANS_DPLL_ENABLE(pipe);
4164 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 4165 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
4166 temp |= sel;
4167 else
4168 temp &= ~sel;
c98e9dcf 4169 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4170 }
5eddb70b 4171
3ad8a208
DV
4172 /* XXX: pch pll's can be enabled any time before we enable the PCH
4173 * transcoder, and we actually should do this to not upset any PCH
4174 * transcoder that already use the clock when we share it.
4175 *
4176 * Note that enable_shared_dpll tries to do the right thing, but
4177 * get_shared_dpll unconditionally resets the pll - we need that to have
4178 * the right LVDS enable sequence. */
85b3894f 4179 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4180
d9b6cb56
JB
4181 /* set transcoder timing, panel must allow it */
4182 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4183 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4184
303b81e0 4185 intel_fdi_normal_train(crtc);
5e84e1a4 4186
3860b2ec
VS
4187 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4188
c98e9dcf 4189 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4190 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
9c4edaee
VS
4191 const struct drm_display_mode *adjusted_mode =
4192 &intel_crtc->config->base.adjusted_mode;
dfd07d72 4193 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
f0f59a00 4194 i915_reg_t reg = TRANS_DP_CTL(pipe);
5eddb70b
CW
4195 temp = I915_READ(reg);
4196 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4197 TRANS_DP_SYNC_MASK |
4198 TRANS_DP_BPC_MASK);
e3ef4479 4199 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4200 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf 4201
9c4edaee 4202 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4203 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
9c4edaee 4204 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4205 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4206
4207 switch (intel_trans_dp_port_sel(crtc)) {
c48b5305 4208 case PORT_B:
5eddb70b 4209 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 4210 break;
c48b5305 4211 case PORT_C:
5eddb70b 4212 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf 4213 break;
c48b5305 4214 case PORT_D:
5eddb70b 4215 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4216 break;
4217 default:
e95d41e1 4218 BUG();
32f9d658 4219 }
2c07245f 4220
5eddb70b 4221 I915_WRITE(reg, temp);
6be4a607 4222 }
b52eb4dc 4223
b8a4f404 4224 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4225}
4226
1507e5bd
PZ
4227static void lpt_pch_enable(struct drm_crtc *crtc)
4228{
4229 struct drm_device *dev = crtc->dev;
4230 struct drm_i915_private *dev_priv = dev->dev_private;
4231 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4232 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4233
ab9412ba 4234 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4235
8c52b5e8 4236 lpt_program_iclkip(crtc);
1507e5bd 4237
0540e488 4238 /* Set transcoder timing. */
275f01b2 4239 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4240
937bb610 4241 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4242}
4243
190f68c5
ACO
4244struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4245 struct intel_crtc_state *crtc_state)
ee7b9f93 4246{
e2b78267 4247 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 4248 struct intel_shared_dpll *pll;
de419ab6 4249 struct intel_shared_dpll_config *shared_dpll;
e2b78267 4250 enum intel_dpll_id i;
00490c22 4251 int max = dev_priv->num_shared_dpll;
ee7b9f93 4252
de419ab6
ML
4253 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4254
98b6bd99
DV
4255 if (HAS_PCH_IBX(dev_priv->dev)) {
4256 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 4257 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 4258 pll = &dev_priv->shared_dplls[i];
98b6bd99 4259
46edb027
DV
4260 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4261 crtc->base.base.id, pll->name);
98b6bd99 4262
de419ab6 4263 WARN_ON(shared_dpll[i].crtc_mask);
f2a69f44 4264
98b6bd99
DV
4265 goto found;
4266 }
4267
bcddf610
S
4268 if (IS_BROXTON(dev_priv->dev)) {
4269 /* PLL is attached to port in bxt */
4270 struct intel_encoder *encoder;
4271 struct intel_digital_port *intel_dig_port;
4272
4273 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4274 if (WARN_ON(!encoder))
4275 return NULL;
4276
4277 intel_dig_port = enc_to_dig_port(&encoder->base);
4278 /* 1:1 mapping between ports and PLLs */
4279 i = (enum intel_dpll_id)intel_dig_port->port;
4280 pll = &dev_priv->shared_dplls[i];
4281 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4282 crtc->base.base.id, pll->name);
de419ab6 4283 WARN_ON(shared_dpll[i].crtc_mask);
bcddf610
S
4284
4285 goto found;
00490c22
ML
4286 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4287 /* Do not consider SPLL */
4288 max = 2;
bcddf610 4289
00490c22 4290 for (i = 0; i < max; i++) {
e72f9fbf 4291 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
4292
4293 /* Only want to check enabled timings first */
de419ab6 4294 if (shared_dpll[i].crtc_mask == 0)
ee7b9f93
JB
4295 continue;
4296
190f68c5 4297 if (memcmp(&crtc_state->dpll_hw_state,
de419ab6
ML
4298 &shared_dpll[i].hw_state,
4299 sizeof(crtc_state->dpll_hw_state)) == 0) {
8bd31e67 4300 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 4301 crtc->base.base.id, pll->name,
de419ab6 4302 shared_dpll[i].crtc_mask,
8bd31e67 4303 pll->active);
ee7b9f93
JB
4304 goto found;
4305 }
4306 }
4307
4308 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
4309 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4310 pll = &dev_priv->shared_dplls[i];
de419ab6 4311 if (shared_dpll[i].crtc_mask == 0) {
46edb027
DV
4312 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4313 crtc->base.base.id, pll->name);
ee7b9f93
JB
4314 goto found;
4315 }
4316 }
4317
4318 return NULL;
4319
4320found:
de419ab6
ML
4321 if (shared_dpll[i].crtc_mask == 0)
4322 shared_dpll[i].hw_state =
4323 crtc_state->dpll_hw_state;
f2a69f44 4324
190f68c5 4325 crtc_state->shared_dpll = i;
46edb027
DV
4326 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4327 pipe_name(crtc->pipe));
ee7b9f93 4328
de419ab6 4329 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
e04c7350 4330
ee7b9f93
JB
4331 return pll;
4332}
4333
de419ab6 4334static void intel_shared_dpll_commit(struct drm_atomic_state *state)
8bd31e67 4335{
de419ab6
ML
4336 struct drm_i915_private *dev_priv = to_i915(state->dev);
4337 struct intel_shared_dpll_config *shared_dpll;
8bd31e67
ACO
4338 struct intel_shared_dpll *pll;
4339 enum intel_dpll_id i;
4340
de419ab6
ML
4341 if (!to_intel_atomic_state(state)->dpll_set)
4342 return;
8bd31e67 4343
de419ab6 4344 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
8bd31e67
ACO
4345 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4346 pll = &dev_priv->shared_dplls[i];
de419ab6 4347 pll->config = shared_dpll[i];
8bd31e67
ACO
4348 }
4349}
4350
a1520318 4351static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4352{
4353 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 4354 i915_reg_t dslreg = PIPEDSL(pipe);
d4270e57
JB
4355 u32 temp;
4356
4357 temp = I915_READ(dslreg);
4358 udelay(500);
4359 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4360 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4361 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4362 }
4363}
4364
86adf9d7
ML
4365static int
4366skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4367 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4368 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4369{
86adf9d7
ML
4370 struct intel_crtc_scaler_state *scaler_state =
4371 &crtc_state->scaler_state;
4372 struct intel_crtc *intel_crtc =
4373 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4374 int need_scaling;
6156a456
CK
4375
4376 need_scaling = intel_rotation_90_or_270(rotation) ?
4377 (src_h != dst_w || src_w != dst_h):
4378 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4379
4380 /*
4381 * if plane is being disabled or scaler is no more required or force detach
4382 * - free scaler binded to this plane/crtc
4383 * - in order to do this, update crtc->scaler_usage
4384 *
4385 * Here scaler state in crtc_state is set free so that
4386 * scaler can be assigned to other user. Actual register
4387 * update to free the scaler is done in plane/panel-fit programming.
4388 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4389 */
86adf9d7 4390 if (force_detach || !need_scaling) {
a1b2278e 4391 if (*scaler_id >= 0) {
86adf9d7 4392 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4393 scaler_state->scalers[*scaler_id].in_use = 0;
4394
86adf9d7
ML
4395 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4396 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4397 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4398 scaler_state->scaler_users);
4399 *scaler_id = -1;
4400 }
4401 return 0;
4402 }
4403
4404 /* range checks */
4405 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4406 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4407
4408 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4409 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4410 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4411 "size is out of scaler range\n",
86adf9d7 4412 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4413 return -EINVAL;
4414 }
4415
86adf9d7
ML
4416 /* mark this plane as a scaler user in crtc_state */
4417 scaler_state->scaler_users |= (1 << scaler_user);
4418 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4419 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4420 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4421 scaler_state->scaler_users);
4422
4423 return 0;
4424}
4425
4426/**
4427 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4428 *
4429 * @state: crtc's scaler state
86adf9d7
ML
4430 *
4431 * Return
4432 * 0 - scaler_usage updated successfully
4433 * error - requested scaling cannot be supported or other error condition
4434 */
e435d6e5 4435int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4436{
4437 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4438 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7
ML
4439
4440 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4441 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4442
e435d6e5 4443 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
86adf9d7
ML
4444 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4445 state->pipe_src_w, state->pipe_src_h,
aad941d5 4446 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4447}
4448
4449/**
4450 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4451 *
4452 * @state: crtc's scaler state
86adf9d7
ML
4453 * @plane_state: atomic plane state to update
4454 *
4455 * Return
4456 * 0 - scaler_usage updated successfully
4457 * error - requested scaling cannot be supported or other error condition
4458 */
da20eabd
ML
4459static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4460 struct intel_plane_state *plane_state)
86adf9d7
ML
4461{
4462
4463 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4464 struct intel_plane *intel_plane =
4465 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4466 struct drm_framebuffer *fb = plane_state->base.fb;
4467 int ret;
4468
4469 bool force_detach = !fb || !plane_state->visible;
4470
4471 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4472 intel_plane->base.base.id, intel_crtc->pipe,
4473 drm_plane_index(&intel_plane->base));
4474
4475 ret = skl_update_scaler(crtc_state, force_detach,
4476 drm_plane_index(&intel_plane->base),
4477 &plane_state->scaler_id,
4478 plane_state->base.rotation,
4479 drm_rect_width(&plane_state->src) >> 16,
4480 drm_rect_height(&plane_state->src) >> 16,
4481 drm_rect_width(&plane_state->dst),
4482 drm_rect_height(&plane_state->dst));
4483
4484 if (ret || plane_state->scaler_id < 0)
4485 return ret;
4486
a1b2278e 4487 /* check colorkey */
818ed961 4488 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4489 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4490 intel_plane->base.base.id);
a1b2278e
CK
4491 return -EINVAL;
4492 }
4493
4494 /* Check src format */
86adf9d7
ML
4495 switch (fb->pixel_format) {
4496 case DRM_FORMAT_RGB565:
4497 case DRM_FORMAT_XBGR8888:
4498 case DRM_FORMAT_XRGB8888:
4499 case DRM_FORMAT_ABGR8888:
4500 case DRM_FORMAT_ARGB8888:
4501 case DRM_FORMAT_XRGB2101010:
4502 case DRM_FORMAT_XBGR2101010:
4503 case DRM_FORMAT_YUYV:
4504 case DRM_FORMAT_YVYU:
4505 case DRM_FORMAT_UYVY:
4506 case DRM_FORMAT_VYUY:
4507 break;
4508 default:
4509 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4510 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4511 return -EINVAL;
a1b2278e
CK
4512 }
4513
a1b2278e
CK
4514 return 0;
4515}
4516
e435d6e5
ML
4517static void skylake_scaler_disable(struct intel_crtc *crtc)
4518{
4519 int i;
4520
4521 for (i = 0; i < crtc->num_scalers; i++)
4522 skl_detach_scaler(crtc, i);
4523}
4524
4525static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4526{
4527 struct drm_device *dev = crtc->base.dev;
4528 struct drm_i915_private *dev_priv = dev->dev_private;
4529 int pipe = crtc->pipe;
a1b2278e
CK
4530 struct intel_crtc_scaler_state *scaler_state =
4531 &crtc->config->scaler_state;
4532
4533 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4534
6e3c9717 4535 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4536 int id;
4537
4538 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4539 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4540 return;
4541 }
4542
4543 id = scaler_state->scaler_id;
4544 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4545 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4546 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4547 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4548
4549 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4550 }
4551}
4552
b074cec8
JB
4553static void ironlake_pfit_enable(struct intel_crtc *crtc)
4554{
4555 struct drm_device *dev = crtc->base.dev;
4556 struct drm_i915_private *dev_priv = dev->dev_private;
4557 int pipe = crtc->pipe;
4558
6e3c9717 4559 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4560 /* Force use of hard-coded filter coefficients
4561 * as some pre-programmed values are broken,
4562 * e.g. x201.
4563 */
4564 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4565 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4566 PF_PIPE_SEL_IVB(pipe));
4567 else
4568 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4569 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4570 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4571 }
4572}
4573
20bc8673 4574void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4575{
cea165c3
VS
4576 struct drm_device *dev = crtc->base.dev;
4577 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4578
6e3c9717 4579 if (!crtc->config->ips_enabled)
d77e4531
PZ
4580 return;
4581
cea165c3
VS
4582 /* We can only enable IPS after we enable a plane and wait for a vblank */
4583 intel_wait_for_vblank(dev, crtc->pipe);
4584
d77e4531 4585 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4586 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4587 mutex_lock(&dev_priv->rps.hw_lock);
4588 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4589 mutex_unlock(&dev_priv->rps.hw_lock);
4590 /* Quoting Art Runyan: "its not safe to expect any particular
4591 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4592 * mailbox." Moreover, the mailbox may return a bogus state,
4593 * so we need to just enable it and continue on.
2a114cc1
BW
4594 */
4595 } else {
4596 I915_WRITE(IPS_CTL, IPS_ENABLE);
4597 /* The bit only becomes 1 in the next vblank, so this wait here
4598 * is essentially intel_wait_for_vblank. If we don't have this
4599 * and don't wait for vblanks until the end of crtc_enable, then
4600 * the HW state readout code will complain that the expected
4601 * IPS_CTL value is not the one we read. */
4602 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4603 DRM_ERROR("Timed out waiting for IPS enable\n");
4604 }
d77e4531
PZ
4605}
4606
20bc8673 4607void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4608{
4609 struct drm_device *dev = crtc->base.dev;
4610 struct drm_i915_private *dev_priv = dev->dev_private;
4611
6e3c9717 4612 if (!crtc->config->ips_enabled)
d77e4531
PZ
4613 return;
4614
4615 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4616 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4617 mutex_lock(&dev_priv->rps.hw_lock);
4618 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4619 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4620 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4621 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4622 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4623 } else {
2a114cc1 4624 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4625 POSTING_READ(IPS_CTL);
4626 }
d77e4531
PZ
4627
4628 /* We need to wait for a vblank before we can disable the plane. */
4629 intel_wait_for_vblank(dev, crtc->pipe);
4630}
4631
4632/** Loads the palette/gamma unit for the CRTC with the prepared values */
4633static void intel_crtc_load_lut(struct drm_crtc *crtc)
4634{
4635 struct drm_device *dev = crtc->dev;
4636 struct drm_i915_private *dev_priv = dev->dev_private;
4637 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4638 enum pipe pipe = intel_crtc->pipe;
d77e4531
PZ
4639 int i;
4640 bool reenable_ips = false;
4641
4642 /* The clocks have to be on to load the palette. */
53d9f4e9 4643 if (!crtc->state->active)
d77e4531
PZ
4644 return;
4645
50360403 4646 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
a65347ba 4647 if (intel_crtc->config->has_dsi_encoder)
d77e4531
PZ
4648 assert_dsi_pll_enabled(dev_priv);
4649 else
4650 assert_pll_enabled(dev_priv, pipe);
4651 }
4652
d77e4531
PZ
4653 /* Workaround : Do not read or write the pipe palette/gamma data while
4654 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4655 */
6e3c9717 4656 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4657 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4658 GAMMA_MODE_MODE_SPLIT)) {
4659 hsw_disable_ips(intel_crtc);
4660 reenable_ips = true;
4661 }
4662
4663 for (i = 0; i < 256; i++) {
f0f59a00 4664 i915_reg_t palreg;
f65a9c5b
VS
4665
4666 if (HAS_GMCH_DISPLAY(dev))
4667 palreg = PALETTE(pipe, i);
4668 else
4669 palreg = LGC_PALETTE(pipe, i);
4670
4671 I915_WRITE(palreg,
d77e4531
PZ
4672 (intel_crtc->lut_r[i] << 16) |
4673 (intel_crtc->lut_g[i] << 8) |
4674 intel_crtc->lut_b[i]);
4675 }
4676
4677 if (reenable_ips)
4678 hsw_enable_ips(intel_crtc);
4679}
4680
7cac945f 4681static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4682{
7cac945f 4683 if (intel_crtc->overlay) {
d3eedb1a
VS
4684 struct drm_device *dev = intel_crtc->base.dev;
4685 struct drm_i915_private *dev_priv = dev->dev_private;
4686
4687 mutex_lock(&dev->struct_mutex);
4688 dev_priv->mm.interruptible = false;
4689 (void) intel_overlay_switch_off(intel_crtc->overlay);
4690 dev_priv->mm.interruptible = true;
4691 mutex_unlock(&dev->struct_mutex);
4692 }
4693
4694 /* Let userspace switch the overlay on again. In most cases userspace
4695 * has to recompute where to put it anyway.
4696 */
4697}
4698
87d4300a
ML
4699/**
4700 * intel_post_enable_primary - Perform operations after enabling primary plane
4701 * @crtc: the CRTC whose primary plane was just enabled
4702 *
4703 * Performs potentially sleeping operations that must be done after the primary
4704 * plane is enabled, such as updating FBC and IPS. Note that this may be
4705 * called due to an explicit primary plane update, or due to an implicit
4706 * re-enable that is caused when a sprite plane is updated to no longer
4707 * completely hide the primary plane.
4708 */
4709static void
4710intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4711{
4712 struct drm_device *dev = crtc->dev;
87d4300a 4713 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4714 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4715 int pipe = intel_crtc->pipe;
a5c4d7bc 4716
87d4300a
ML
4717 /*
4718 * FIXME IPS should be fine as long as one plane is
4719 * enabled, but in practice it seems to have problems
4720 * when going from primary only to sprite only and vice
4721 * versa.
4722 */
a5c4d7bc
VS
4723 hsw_enable_ips(intel_crtc);
4724
f99d7069 4725 /*
87d4300a
ML
4726 * Gen2 reports pipe underruns whenever all planes are disabled.
4727 * So don't enable underrun reporting before at least some planes
4728 * are enabled.
4729 * FIXME: Need to fix the logic to work when we turn off all planes
4730 * but leave the pipe running.
f99d7069 4731 */
87d4300a
ML
4732 if (IS_GEN2(dev))
4733 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4734
aca7b684
VS
4735 /* Underruns don't always raise interrupts, so check manually. */
4736 intel_check_cpu_fifo_underruns(dev_priv);
4737 intel_check_pch_fifo_underruns(dev_priv);
a5c4d7bc
VS
4738}
4739
87d4300a
ML
4740/**
4741 * intel_pre_disable_primary - Perform operations before disabling primary plane
4742 * @crtc: the CRTC whose primary plane is to be disabled
4743 *
4744 * Performs potentially sleeping operations that must be done before the
4745 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4746 * be called due to an explicit primary plane update, or due to an implicit
4747 * disable that is caused when a sprite plane completely hides the primary
4748 * plane.
4749 */
4750static void
4751intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4752{
4753 struct drm_device *dev = crtc->dev;
4754 struct drm_i915_private *dev_priv = dev->dev_private;
4755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4756 int pipe = intel_crtc->pipe;
a5c4d7bc 4757
87d4300a
ML
4758 /*
4759 * Gen2 reports pipe underruns whenever all planes are disabled.
4760 * So diasble underrun reporting before all the planes get disabled.
4761 * FIXME: Need to fix the logic to work when we turn off all planes
4762 * but leave the pipe running.
4763 */
4764 if (IS_GEN2(dev))
4765 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4766
87d4300a
ML
4767 /*
4768 * Vblank time updates from the shadow to live plane control register
4769 * are blocked if the memory self-refresh mode is active at that
4770 * moment. So to make sure the plane gets truly disabled, disable
4771 * first the self-refresh mode. The self-refresh enable bit in turn
4772 * will be checked/applied by the HW only at the next frame start
4773 * event which is after the vblank start event, so we need to have a
4774 * wait-for-vblank between disabling the plane and the pipe.
4775 */
262cd2e1 4776 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4777 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4778 dev_priv->wm.vlv.cxsr = false;
4779 intel_wait_for_vblank(dev, pipe);
4780 }
87d4300a 4781
87d4300a
ML
4782 /*
4783 * FIXME IPS should be fine as long as one plane is
4784 * enabled, but in practice it seems to have problems
4785 * when going from primary only to sprite only and vice
4786 * versa.
4787 */
a5c4d7bc 4788 hsw_disable_ips(intel_crtc);
87d4300a
ML
4789}
4790
ac21b225
ML
4791static void intel_post_plane_update(struct intel_crtc *crtc)
4792{
4793 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
92826fcd
ML
4794 struct intel_crtc_state *pipe_config =
4795 to_intel_crtc_state(crtc->base.state);
ac21b225 4796 struct drm_device *dev = crtc->base.dev;
ac21b225
ML
4797
4798 if (atomic->wait_vblank)
4799 intel_wait_for_vblank(dev, crtc->pipe);
4800
4801 intel_frontbuffer_flip(dev, atomic->fb_bits);
4802
ab1d3a0e 4803 crtc->wm.cxsr_allowed = true;
852eb00d 4804
b9001114 4805 if (pipe_config->wm_changed && pipe_config->base.active)
f015c551
VS
4806 intel_update_watermarks(&crtc->base);
4807
c80ac854 4808 if (atomic->update_fbc)
754d1133 4809 intel_fbc_update(crtc);
ac21b225
ML
4810
4811 if (atomic->post_enable_primary)
4812 intel_post_enable_primary(&crtc->base);
4813
ac21b225
ML
4814 memset(atomic, 0, sizeof(*atomic));
4815}
4816
4817static void intel_pre_plane_update(struct intel_crtc *crtc)
4818{
4819 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4820 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225 4821 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
ab1d3a0e
ML
4822 struct intel_crtc_state *pipe_config =
4823 to_intel_crtc_state(crtc->base.state);
ac21b225 4824
c80ac854 4825 if (atomic->disable_fbc)
d029bcad 4826 intel_fbc_deactivate(crtc);
ac21b225 4827
066cf55b
RV
4828 if (crtc->atomic.disable_ips)
4829 hsw_disable_ips(crtc);
4830
ac21b225
ML
4831 if (atomic->pre_disable_primary)
4832 intel_pre_disable_primary(&crtc->base);
852eb00d 4833
ab1d3a0e 4834 if (pipe_config->disable_cxsr) {
852eb00d
VS
4835 crtc->wm.cxsr_allowed = false;
4836 intel_set_memory_cxsr(dev_priv, false);
4837 }
92826fcd
ML
4838
4839 if (!needs_modeset(&pipe_config->base) && pipe_config->wm_changed)
4840 intel_update_watermarks(&crtc->base);
ac21b225
ML
4841}
4842
d032ffa0 4843static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4844{
4845 struct drm_device *dev = crtc->dev;
4846 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4847 struct drm_plane *p;
87d4300a
ML
4848 int pipe = intel_crtc->pipe;
4849
7cac945f 4850 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4851
d032ffa0
ML
4852 drm_for_each_plane_mask(p, dev, plane_mask)
4853 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4854
f99d7069
DV
4855 /*
4856 * FIXME: Once we grow proper nuclear flip support out of this we need
4857 * to compute the mask of flip planes precisely. For the time being
4858 * consider this a flip to a NULL plane.
4859 */
4860 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4861}
4862
f67a559d
JB
4863static void ironlake_crtc_enable(struct drm_crtc *crtc)
4864{
4865 struct drm_device *dev = crtc->dev;
4866 struct drm_i915_private *dev_priv = dev->dev_private;
4867 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4868 struct intel_encoder *encoder;
f67a559d 4869 int pipe = intel_crtc->pipe;
f67a559d 4870
53d9f4e9 4871 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4872 return;
4873
81b088ca
VS
4874 if (intel_crtc->config->has_pch_encoder)
4875 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4876
6e3c9717 4877 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4878 intel_prepare_shared_dpll(intel_crtc);
4879
6e3c9717 4880 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4881 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4882
4883 intel_set_pipe_timings(intel_crtc);
4884
6e3c9717 4885 if (intel_crtc->config->has_pch_encoder) {
29407aab 4886 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4887 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4888 }
4889
4890 ironlake_set_pipeconf(crtc);
4891
f67a559d 4892 intel_crtc->active = true;
8664281b 4893
a72e4c9f 4894 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4895
f6736a1a 4896 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4897 if (encoder->pre_enable)
4898 encoder->pre_enable(encoder);
f67a559d 4899
6e3c9717 4900 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4901 /* Note: FDI PLL enabling _must_ be done before we enable the
4902 * cpu pipes, hence this is separate from all the other fdi/pch
4903 * enabling. */
88cefb6c 4904 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4905 } else {
4906 assert_fdi_tx_disabled(dev_priv, pipe);
4907 assert_fdi_rx_disabled(dev_priv, pipe);
4908 }
f67a559d 4909
b074cec8 4910 ironlake_pfit_enable(intel_crtc);
f67a559d 4911
9c54c0dd
JB
4912 /*
4913 * On ILK+ LUT must be loaded before the pipe is running but with
4914 * clocks enabled
4915 */
4916 intel_crtc_load_lut(crtc);
4917
f37fcc2a 4918 intel_update_watermarks(crtc);
e1fdc473 4919 intel_enable_pipe(intel_crtc);
f67a559d 4920
6e3c9717 4921 if (intel_crtc->config->has_pch_encoder)
f67a559d 4922 ironlake_pch_enable(crtc);
c98e9dcf 4923
f9b61ff6
DV
4924 assert_vblank_disabled(crtc);
4925 drm_crtc_vblank_on(crtc);
4926
fa5c73b1
DV
4927 for_each_encoder_on_crtc(dev, crtc, encoder)
4928 encoder->enable(encoder);
61b77ddd
DV
4929
4930 if (HAS_PCH_CPT(dev))
a1520318 4931 cpt_verify_modeset(dev, intel_crtc->pipe);
37ca8d4c
VS
4932
4933 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4934 if (intel_crtc->config->has_pch_encoder)
4935 intel_wait_for_vblank(dev, pipe);
4936 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
d029bcad
PZ
4937
4938 intel_fbc_enable(intel_crtc);
6be4a607
JB
4939}
4940
42db64ef
PZ
4941/* IPS only exists on ULT machines and is tied to pipe A. */
4942static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4943{
f5adf94e 4944 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4945}
4946
4f771f10
PZ
4947static void haswell_crtc_enable(struct drm_crtc *crtc)
4948{
4949 struct drm_device *dev = crtc->dev;
4950 struct drm_i915_private *dev_priv = dev->dev_private;
4951 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4952 struct intel_encoder *encoder;
99d736a2
ML
4953 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4954 struct intel_crtc_state *pipe_config =
4955 to_intel_crtc_state(crtc->state);
4f771f10 4956
53d9f4e9 4957 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
4958 return;
4959
81b088ca
VS
4960 if (intel_crtc->config->has_pch_encoder)
4961 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4962 false);
4963
df8ad70c
DV
4964 if (intel_crtc_to_shared_dpll(intel_crtc))
4965 intel_enable_shared_dpll(intel_crtc);
4966
6e3c9717 4967 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4968 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97
DV
4969
4970 intel_set_pipe_timings(intel_crtc);
4971
6e3c9717
ACO
4972 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4973 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4974 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4975 }
4976
6e3c9717 4977 if (intel_crtc->config->has_pch_encoder) {
229fca97 4978 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4979 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4980 }
4981
4982 haswell_set_pipeconf(crtc);
4983
4984 intel_set_pipe_csc(crtc);
4985
4f771f10 4986 intel_crtc->active = true;
8664281b 4987
6b698516
DV
4988 if (intel_crtc->config->has_pch_encoder)
4989 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4990 else
4991 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4992
7d4aefd0 4993 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10
PZ
4994 if (encoder->pre_enable)
4995 encoder->pre_enable(encoder);
7d4aefd0 4996 }
4f771f10 4997
d2d65408 4998 if (intel_crtc->config->has_pch_encoder)
4fe9467d 4999 dev_priv->display.fdi_link_train(crtc);
4fe9467d 5000
a65347ba 5001 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5002 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 5003
1c132b44 5004 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5005 skylake_pfit_enable(intel_crtc);
ff6d9f55 5006 else
1c132b44 5007 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
5008
5009 /*
5010 * On ILK+ LUT must be loaded before the pipe is running but with
5011 * clocks enabled
5012 */
5013 intel_crtc_load_lut(crtc);
5014
1f544388 5015 intel_ddi_set_pipe_settings(crtc);
a65347ba 5016 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5017 intel_ddi_enable_transcoder_func(crtc);
4f771f10 5018
f37fcc2a 5019 intel_update_watermarks(crtc);
e1fdc473 5020 intel_enable_pipe(intel_crtc);
42db64ef 5021
6e3c9717 5022 if (intel_crtc->config->has_pch_encoder)
1507e5bd 5023 lpt_pch_enable(crtc);
4f771f10 5024
a65347ba 5025 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
5026 intel_ddi_set_vc_payload_alloc(crtc, true);
5027
f9b61ff6
DV
5028 assert_vblank_disabled(crtc);
5029 drm_crtc_vblank_on(crtc);
5030
8807e55b 5031 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 5032 encoder->enable(encoder);
8807e55b
JN
5033 intel_opregion_notify_encoder(encoder, true);
5034 }
4f771f10 5035
6b698516
DV
5036 if (intel_crtc->config->has_pch_encoder) {
5037 intel_wait_for_vblank(dev, pipe);
5038 intel_wait_for_vblank(dev, pipe);
5039 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
d2d65408
VS
5040 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5041 true);
6b698516 5042 }
d2d65408 5043
e4916946
PZ
5044 /* If we change the relative order between pipe/planes enabling, we need
5045 * to change the workaround. */
99d736a2
ML
5046 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5047 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5048 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5049 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5050 }
d029bcad
PZ
5051
5052 intel_fbc_enable(intel_crtc);
4f771f10
PZ
5053}
5054
bfd16b2a 5055static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
5056{
5057 struct drm_device *dev = crtc->base.dev;
5058 struct drm_i915_private *dev_priv = dev->dev_private;
5059 int pipe = crtc->pipe;
5060
5061 /* To avoid upsetting the power well on haswell only disable the pfit if
5062 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 5063 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5064 I915_WRITE(PF_CTL(pipe), 0);
5065 I915_WRITE(PF_WIN_POS(pipe), 0);
5066 I915_WRITE(PF_WIN_SZ(pipe), 0);
5067 }
5068}
5069
6be4a607
JB
5070static void ironlake_crtc_disable(struct drm_crtc *crtc)
5071{
5072 struct drm_device *dev = crtc->dev;
5073 struct drm_i915_private *dev_priv = dev->dev_private;
5074 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5075 struct intel_encoder *encoder;
6be4a607 5076 int pipe = intel_crtc->pipe;
b52eb4dc 5077
37ca8d4c
VS
5078 if (intel_crtc->config->has_pch_encoder)
5079 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5080
ea9d758d
DV
5081 for_each_encoder_on_crtc(dev, crtc, encoder)
5082 encoder->disable(encoder);
5083
f9b61ff6
DV
5084 drm_crtc_vblank_off(crtc);
5085 assert_vblank_disabled(crtc);
5086
3860b2ec
VS
5087 /*
5088 * Sometimes spurious CPU pipe underruns happen when the
5089 * pipe is already disabled, but FDI RX/TX is still enabled.
5090 * Happens at least with VGA+HDMI cloning. Suppress them.
5091 */
5092 if (intel_crtc->config->has_pch_encoder)
5093 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5094
575f7ab7 5095 intel_disable_pipe(intel_crtc);
32f9d658 5096
bfd16b2a 5097 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5098
3860b2ec 5099 if (intel_crtc->config->has_pch_encoder) {
5a74f70a 5100 ironlake_fdi_disable(crtc);
3860b2ec
VS
5101 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5102 }
5a74f70a 5103
bf49ec8c
DV
5104 for_each_encoder_on_crtc(dev, crtc, encoder)
5105 if (encoder->post_disable)
5106 encoder->post_disable(encoder);
2c07245f 5107
6e3c9717 5108 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5109 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5110
d925c59a 5111 if (HAS_PCH_CPT(dev)) {
f0f59a00
VS
5112 i915_reg_t reg;
5113 u32 temp;
5114
d925c59a
DV
5115 /* disable TRANS_DP_CTL */
5116 reg = TRANS_DP_CTL(pipe);
5117 temp = I915_READ(reg);
5118 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5119 TRANS_DP_PORT_SEL_MASK);
5120 temp |= TRANS_DP_PORT_SEL_NONE;
5121 I915_WRITE(reg, temp);
5122
5123 /* disable DPLL_SEL */
5124 temp = I915_READ(PCH_DPLL_SEL);
11887397 5125 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5126 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5127 }
e3421a18 5128
d925c59a
DV
5129 ironlake_fdi_pll_disable(intel_crtc);
5130 }
81b088ca
VS
5131
5132 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
d029bcad
PZ
5133
5134 intel_fbc_disable_crtc(intel_crtc);
6be4a607 5135}
1b3c7a47 5136
4f771f10 5137static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5138{
4f771f10
PZ
5139 struct drm_device *dev = crtc->dev;
5140 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5141 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5142 struct intel_encoder *encoder;
6e3c9717 5143 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5144
d2d65408
VS
5145 if (intel_crtc->config->has_pch_encoder)
5146 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5147 false);
5148
8807e55b
JN
5149 for_each_encoder_on_crtc(dev, crtc, encoder) {
5150 intel_opregion_notify_encoder(encoder, false);
4f771f10 5151 encoder->disable(encoder);
8807e55b 5152 }
4f771f10 5153
f9b61ff6
DV
5154 drm_crtc_vblank_off(crtc);
5155 assert_vblank_disabled(crtc);
5156
575f7ab7 5157 intel_disable_pipe(intel_crtc);
4f771f10 5158
6e3c9717 5159 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5160 intel_ddi_set_vc_payload_alloc(crtc, false);
5161
a65347ba 5162 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5163 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5164
1c132b44 5165 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5166 skylake_scaler_disable(intel_crtc);
ff6d9f55 5167 else
bfd16b2a 5168 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5169
a65347ba 5170 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5171 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5172
97b040aa
ID
5173 for_each_encoder_on_crtc(dev, crtc, encoder)
5174 if (encoder->post_disable)
5175 encoder->post_disable(encoder);
81b088ca 5176
92966a37
VS
5177 if (intel_crtc->config->has_pch_encoder) {
5178 lpt_disable_pch_transcoder(dev_priv);
503a74e9 5179 lpt_disable_iclkip(dev_priv);
92966a37
VS
5180 intel_ddi_fdi_disable(crtc);
5181
81b088ca
VS
5182 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5183 true);
92966a37 5184 }
d029bcad
PZ
5185
5186 intel_fbc_disable_crtc(intel_crtc);
4f771f10
PZ
5187}
5188
2dd24552
JB
5189static void i9xx_pfit_enable(struct intel_crtc *crtc)
5190{
5191 struct drm_device *dev = crtc->base.dev;
5192 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5193 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5194
681a8504 5195 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5196 return;
5197
2dd24552 5198 /*
c0b03411
DV
5199 * The panel fitter should only be adjusted whilst the pipe is disabled,
5200 * according to register description and PRM.
2dd24552 5201 */
c0b03411
DV
5202 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5203 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5204
b074cec8
JB
5205 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5206 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5207
5208 /* Border color in case we don't scale up to the full screen. Black by
5209 * default, change to something else for debugging. */
5210 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5211}
5212
d05410f9
DA
5213static enum intel_display_power_domain port_to_power_domain(enum port port)
5214{
5215 switch (port) {
5216 case PORT_A:
6331a704 5217 return POWER_DOMAIN_PORT_DDI_A_LANES;
d05410f9 5218 case PORT_B:
6331a704 5219 return POWER_DOMAIN_PORT_DDI_B_LANES;
d05410f9 5220 case PORT_C:
6331a704 5221 return POWER_DOMAIN_PORT_DDI_C_LANES;
d05410f9 5222 case PORT_D:
6331a704 5223 return POWER_DOMAIN_PORT_DDI_D_LANES;
d8e19f99 5224 case PORT_E:
6331a704 5225 return POWER_DOMAIN_PORT_DDI_E_LANES;
d05410f9 5226 default:
b9fec167 5227 MISSING_CASE(port);
d05410f9
DA
5228 return POWER_DOMAIN_PORT_OTHER;
5229 }
5230}
5231
25f78f58
VS
5232static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5233{
5234 switch (port) {
5235 case PORT_A:
5236 return POWER_DOMAIN_AUX_A;
5237 case PORT_B:
5238 return POWER_DOMAIN_AUX_B;
5239 case PORT_C:
5240 return POWER_DOMAIN_AUX_C;
5241 case PORT_D:
5242 return POWER_DOMAIN_AUX_D;
5243 case PORT_E:
5244 /* FIXME: Check VBT for actual wiring of PORT E */
5245 return POWER_DOMAIN_AUX_D;
5246 default:
b9fec167 5247 MISSING_CASE(port);
25f78f58
VS
5248 return POWER_DOMAIN_AUX_A;
5249 }
5250}
5251
319be8ae
ID
5252enum intel_display_power_domain
5253intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5254{
5255 struct drm_device *dev = intel_encoder->base.dev;
5256 struct intel_digital_port *intel_dig_port;
5257
5258 switch (intel_encoder->type) {
5259 case INTEL_OUTPUT_UNKNOWN:
5260 /* Only DDI platforms should ever use this output type */
5261 WARN_ON_ONCE(!HAS_DDI(dev));
5262 case INTEL_OUTPUT_DISPLAYPORT:
5263 case INTEL_OUTPUT_HDMI:
5264 case INTEL_OUTPUT_EDP:
5265 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5266 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5267 case INTEL_OUTPUT_DP_MST:
5268 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5269 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5270 case INTEL_OUTPUT_ANALOG:
5271 return POWER_DOMAIN_PORT_CRT;
5272 case INTEL_OUTPUT_DSI:
5273 return POWER_DOMAIN_PORT_DSI;
5274 default:
5275 return POWER_DOMAIN_PORT_OTHER;
5276 }
5277}
5278
25f78f58
VS
5279enum intel_display_power_domain
5280intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5281{
5282 struct drm_device *dev = intel_encoder->base.dev;
5283 struct intel_digital_port *intel_dig_port;
5284
5285 switch (intel_encoder->type) {
5286 case INTEL_OUTPUT_UNKNOWN:
651174a4
ID
5287 case INTEL_OUTPUT_HDMI:
5288 /*
5289 * Only DDI platforms should ever use these output types.
5290 * We can get here after the HDMI detect code has already set
5291 * the type of the shared encoder. Since we can't be sure
5292 * what's the status of the given connectors, play safe and
5293 * run the DP detection too.
5294 */
25f78f58
VS
5295 WARN_ON_ONCE(!HAS_DDI(dev));
5296 case INTEL_OUTPUT_DISPLAYPORT:
5297 case INTEL_OUTPUT_EDP:
5298 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5299 return port_to_aux_power_domain(intel_dig_port->port);
5300 case INTEL_OUTPUT_DP_MST:
5301 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5302 return port_to_aux_power_domain(intel_dig_port->port);
5303 default:
b9fec167 5304 MISSING_CASE(intel_encoder->type);
25f78f58
VS
5305 return POWER_DOMAIN_AUX_A;
5306 }
5307}
5308
319be8ae 5309static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5310{
319be8ae
ID
5311 struct drm_device *dev = crtc->dev;
5312 struct intel_encoder *intel_encoder;
5313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5314 enum pipe pipe = intel_crtc->pipe;
77d22dca 5315 unsigned long mask;
1a70a728 5316 enum transcoder transcoder = intel_crtc->config->cpu_transcoder;
77d22dca 5317
292b990e
ML
5318 if (!crtc->state->active)
5319 return 0;
5320
77d22dca
ID
5321 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5322 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6e3c9717
ACO
5323 if (intel_crtc->config->pch_pfit.enabled ||
5324 intel_crtc->config->pch_pfit.force_thru)
77d22dca
ID
5325 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5326
319be8ae
ID
5327 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5328 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5329
77d22dca
ID
5330 return mask;
5331}
5332
292b990e 5333static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5334{
292b990e
ML
5335 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5337 enum intel_display_power_domain domain;
5338 unsigned long domains, new_domains, old_domains;
77d22dca 5339
292b990e
ML
5340 old_domains = intel_crtc->enabled_power_domains;
5341 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
77d22dca 5342
292b990e
ML
5343 domains = new_domains & ~old_domains;
5344
5345 for_each_power_domain(domain, domains)
5346 intel_display_power_get(dev_priv, domain);
5347
5348 return old_domains & ~new_domains;
5349}
5350
5351static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5352 unsigned long domains)
5353{
5354 enum intel_display_power_domain domain;
5355
5356 for_each_power_domain(domain, domains)
5357 intel_display_power_put(dev_priv, domain);
5358}
77d22dca 5359
292b990e
ML
5360static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
5361{
5362 struct drm_device *dev = state->dev;
5363 struct drm_i915_private *dev_priv = dev->dev_private;
5364 unsigned long put_domains[I915_MAX_PIPES] = {};
5365 struct drm_crtc_state *crtc_state;
5366 struct drm_crtc *crtc;
5367 int i;
77d22dca 5368
292b990e
ML
5369 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5370 if (needs_modeset(crtc->state))
5371 put_domains[to_intel_crtc(crtc)->pipe] =
5372 modeset_get_crtc_power_domains(crtc);
77d22dca
ID
5373 }
5374
27c329ed
ML
5375 if (dev_priv->display.modeset_commit_cdclk) {
5376 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5377
5378 if (cdclk != dev_priv->cdclk_freq &&
5379 !WARN_ON(!state->allow_modeset))
5380 dev_priv->display.modeset_commit_cdclk(state);
5381 }
50f6e502 5382
292b990e
ML
5383 for (i = 0; i < I915_MAX_PIPES; i++)
5384 if (put_domains[i])
5385 modeset_put_power_domains(dev_priv, put_domains[i]);
77d22dca
ID
5386}
5387
adafdc6f
MK
5388static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5389{
5390 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5391
5392 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5393 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5394 return max_cdclk_freq;
5395 else if (IS_CHERRYVIEW(dev_priv))
5396 return max_cdclk_freq*95/100;
5397 else if (INTEL_INFO(dev_priv)->gen < 4)
5398 return 2*max_cdclk_freq*90/100;
5399 else
5400 return max_cdclk_freq*90/100;
5401}
5402
560a7ae4
DL
5403static void intel_update_max_cdclk(struct drm_device *dev)
5404{
5405 struct drm_i915_private *dev_priv = dev->dev_private;
5406
ef11bdb3 5407 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
560a7ae4
DL
5408 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5409
5410 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5411 dev_priv->max_cdclk_freq = 675000;
5412 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5413 dev_priv->max_cdclk_freq = 540000;
5414 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5415 dev_priv->max_cdclk_freq = 450000;
5416 else
5417 dev_priv->max_cdclk_freq = 337500;
5418 } else if (IS_BROADWELL(dev)) {
5419 /*
5420 * FIXME with extra cooling we can allow
5421 * 540 MHz for ULX and 675 Mhz for ULT.
5422 * How can we know if extra cooling is
5423 * available? PCI ID, VTB, something else?
5424 */
5425 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5426 dev_priv->max_cdclk_freq = 450000;
5427 else if (IS_BDW_ULX(dev))
5428 dev_priv->max_cdclk_freq = 450000;
5429 else if (IS_BDW_ULT(dev))
5430 dev_priv->max_cdclk_freq = 540000;
5431 else
5432 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5433 } else if (IS_CHERRYVIEW(dev)) {
5434 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5435 } else if (IS_VALLEYVIEW(dev)) {
5436 dev_priv->max_cdclk_freq = 400000;
5437 } else {
5438 /* otherwise assume cdclk is fixed */
5439 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5440 }
5441
adafdc6f
MK
5442 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5443
560a7ae4
DL
5444 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5445 dev_priv->max_cdclk_freq);
adafdc6f
MK
5446
5447 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5448 dev_priv->max_dotclk_freq);
560a7ae4
DL
5449}
5450
5451static void intel_update_cdclk(struct drm_device *dev)
5452{
5453 struct drm_i915_private *dev_priv = dev->dev_private;
5454
5455 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5456 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5457 dev_priv->cdclk_freq);
5458
5459 /*
5460 * Program the gmbus_freq based on the cdclk frequency.
5461 * BSpec erroneously claims we should aim for 4MHz, but
5462 * in fact 1MHz is the correct frequency.
5463 */
5464 if (IS_VALLEYVIEW(dev)) {
5465 /*
5466 * Program the gmbus_freq based on the cdclk frequency.
5467 * BSpec erroneously claims we should aim for 4MHz, but
5468 * in fact 1MHz is the correct frequency.
5469 */
5470 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5471 }
5472
5473 if (dev_priv->max_cdclk_freq == 0)
5474 intel_update_max_cdclk(dev);
5475}
5476
70d0c574 5477static void broxton_set_cdclk(struct drm_device *dev, int frequency)
f8437dd1
VK
5478{
5479 struct drm_i915_private *dev_priv = dev->dev_private;
5480 uint32_t divider;
5481 uint32_t ratio;
5482 uint32_t current_freq;
5483 int ret;
5484
5485 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5486 switch (frequency) {
5487 case 144000:
5488 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5489 ratio = BXT_DE_PLL_RATIO(60);
5490 break;
5491 case 288000:
5492 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5493 ratio = BXT_DE_PLL_RATIO(60);
5494 break;
5495 case 384000:
5496 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5497 ratio = BXT_DE_PLL_RATIO(60);
5498 break;
5499 case 576000:
5500 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5501 ratio = BXT_DE_PLL_RATIO(60);
5502 break;
5503 case 624000:
5504 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5505 ratio = BXT_DE_PLL_RATIO(65);
5506 break;
5507 case 19200:
5508 /*
5509 * Bypass frequency with DE PLL disabled. Init ratio, divider
5510 * to suppress GCC warning.
5511 */
5512 ratio = 0;
5513 divider = 0;
5514 break;
5515 default:
5516 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5517
5518 return;
5519 }
5520
5521 mutex_lock(&dev_priv->rps.hw_lock);
5522 /* Inform power controller of upcoming frequency change */
5523 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5524 0x80000000);
5525 mutex_unlock(&dev_priv->rps.hw_lock);
5526
5527 if (ret) {
5528 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5529 ret, frequency);
5530 return;
5531 }
5532
5533 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5534 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5535 current_freq = current_freq * 500 + 1000;
5536
5537 /*
5538 * DE PLL has to be disabled when
5539 * - setting to 19.2MHz (bypass, PLL isn't used)
5540 * - before setting to 624MHz (PLL needs toggling)
5541 * - before setting to any frequency from 624MHz (PLL needs toggling)
5542 */
5543 if (frequency == 19200 || frequency == 624000 ||
5544 current_freq == 624000) {
5545 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5546 /* Timeout 200us */
5547 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5548 1))
5549 DRM_ERROR("timout waiting for DE PLL unlock\n");
5550 }
5551
5552 if (frequency != 19200) {
5553 uint32_t val;
5554
5555 val = I915_READ(BXT_DE_PLL_CTL);
5556 val &= ~BXT_DE_PLL_RATIO_MASK;
5557 val |= ratio;
5558 I915_WRITE(BXT_DE_PLL_CTL, val);
5559
5560 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5561 /* Timeout 200us */
5562 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5563 DRM_ERROR("timeout waiting for DE PLL lock\n");
5564
5565 val = I915_READ(CDCLK_CTL);
5566 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5567 val |= divider;
5568 /*
5569 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5570 * enable otherwise.
5571 */
5572 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5573 if (frequency >= 500000)
5574 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5575
5576 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5577 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5578 val |= (frequency - 1000) / 500;
5579 I915_WRITE(CDCLK_CTL, val);
5580 }
5581
5582 mutex_lock(&dev_priv->rps.hw_lock);
5583 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5584 DIV_ROUND_UP(frequency, 25000));
5585 mutex_unlock(&dev_priv->rps.hw_lock);
5586
5587 if (ret) {
5588 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5589 ret, frequency);
5590 return;
5591 }
5592
a47871bd 5593 intel_update_cdclk(dev);
f8437dd1
VK
5594}
5595
5596void broxton_init_cdclk(struct drm_device *dev)
5597{
5598 struct drm_i915_private *dev_priv = dev->dev_private;
5599 uint32_t val;
5600
5601 /*
5602 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5603 * or else the reset will hang because there is no PCH to respond.
5604 * Move the handshake programming to initialization sequence.
5605 * Previously was left up to BIOS.
5606 */
5607 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5608 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5609 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5610
5611 /* Enable PG1 for cdclk */
5612 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5613
5614 /* check if cd clock is enabled */
5615 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5616 DRM_DEBUG_KMS("Display already initialized\n");
5617 return;
5618 }
5619
5620 /*
5621 * FIXME:
5622 * - The initial CDCLK needs to be read from VBT.
5623 * Need to make this change after VBT has changes for BXT.
5624 * - check if setting the max (or any) cdclk freq is really necessary
5625 * here, it belongs to modeset time
5626 */
5627 broxton_set_cdclk(dev, 624000);
5628
5629 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5630 POSTING_READ(DBUF_CTL);
5631
f8437dd1
VK
5632 udelay(10);
5633
5634 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5635 DRM_ERROR("DBuf power enable timeout!\n");
5636}
5637
5638void broxton_uninit_cdclk(struct drm_device *dev)
5639{
5640 struct drm_i915_private *dev_priv = dev->dev_private;
5641
5642 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5643 POSTING_READ(DBUF_CTL);
5644
f8437dd1
VK
5645 udelay(10);
5646
5647 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5648 DRM_ERROR("DBuf power disable timeout!\n");
5649
5650 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5651 broxton_set_cdclk(dev, 19200);
5652
5653 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5654}
5655
5d96d8af
DL
5656static const struct skl_cdclk_entry {
5657 unsigned int freq;
5658 unsigned int vco;
5659} skl_cdclk_frequencies[] = {
5660 { .freq = 308570, .vco = 8640 },
5661 { .freq = 337500, .vco = 8100 },
5662 { .freq = 432000, .vco = 8640 },
5663 { .freq = 450000, .vco = 8100 },
5664 { .freq = 540000, .vco = 8100 },
5665 { .freq = 617140, .vco = 8640 },
5666 { .freq = 675000, .vco = 8100 },
5667};
5668
5669static unsigned int skl_cdclk_decimal(unsigned int freq)
5670{
5671 return (freq - 1000) / 500;
5672}
5673
5674static unsigned int skl_cdclk_get_vco(unsigned int freq)
5675{
5676 unsigned int i;
5677
5678 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5679 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5680
5681 if (e->freq == freq)
5682 return e->vco;
5683 }
5684
5685 return 8100;
5686}
5687
5688static void
5689skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5690{
5691 unsigned int min_freq;
5692 u32 val;
5693
5694 /* select the minimum CDCLK before enabling DPLL 0 */
5695 val = I915_READ(CDCLK_CTL);
5696 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5697 val |= CDCLK_FREQ_337_308;
5698
5699 if (required_vco == 8640)
5700 min_freq = 308570;
5701 else
5702 min_freq = 337500;
5703
5704 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5705
5706 I915_WRITE(CDCLK_CTL, val);
5707 POSTING_READ(CDCLK_CTL);
5708
5709 /*
5710 * We always enable DPLL0 with the lowest link rate possible, but still
5711 * taking into account the VCO required to operate the eDP panel at the
5712 * desired frequency. The usual DP link rates operate with a VCO of
5713 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5714 * The modeset code is responsible for the selection of the exact link
5715 * rate later on, with the constraint of choosing a frequency that
5716 * works with required_vco.
5717 */
5718 val = I915_READ(DPLL_CTRL1);
5719
5720 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5721 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5722 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5723 if (required_vco == 8640)
5724 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5725 SKL_DPLL0);
5726 else
5727 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5728 SKL_DPLL0);
5729
5730 I915_WRITE(DPLL_CTRL1, val);
5731 POSTING_READ(DPLL_CTRL1);
5732
5733 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5734
5735 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5736 DRM_ERROR("DPLL0 not locked\n");
5737}
5738
5739static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5740{
5741 int ret;
5742 u32 val;
5743
5744 /* inform PCU we want to change CDCLK */
5745 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5746 mutex_lock(&dev_priv->rps.hw_lock);
5747 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5748 mutex_unlock(&dev_priv->rps.hw_lock);
5749
5750 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5751}
5752
5753static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5754{
5755 unsigned int i;
5756
5757 for (i = 0; i < 15; i++) {
5758 if (skl_cdclk_pcu_ready(dev_priv))
5759 return true;
5760 udelay(10);
5761 }
5762
5763 return false;
5764}
5765
5766static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5767{
560a7ae4 5768 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5769 u32 freq_select, pcu_ack;
5770
5771 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5772
5773 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5774 DRM_ERROR("failed to inform PCU about cdclk change\n");
5775 return;
5776 }
5777
5778 /* set CDCLK_CTL */
5779 switch(freq) {
5780 case 450000:
5781 case 432000:
5782 freq_select = CDCLK_FREQ_450_432;
5783 pcu_ack = 1;
5784 break;
5785 case 540000:
5786 freq_select = CDCLK_FREQ_540;
5787 pcu_ack = 2;
5788 break;
5789 case 308570:
5790 case 337500:
5791 default:
5792 freq_select = CDCLK_FREQ_337_308;
5793 pcu_ack = 0;
5794 break;
5795 case 617140:
5796 case 675000:
5797 freq_select = CDCLK_FREQ_675_617;
5798 pcu_ack = 3;
5799 break;
5800 }
5801
5802 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5803 POSTING_READ(CDCLK_CTL);
5804
5805 /* inform PCU of the change */
5806 mutex_lock(&dev_priv->rps.hw_lock);
5807 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5808 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5809
5810 intel_update_cdclk(dev);
5d96d8af
DL
5811}
5812
5813void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5814{
5815 /* disable DBUF power */
5816 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5817 POSTING_READ(DBUF_CTL);
5818
5819 udelay(10);
5820
5821 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5822 DRM_ERROR("DBuf power disable timeout\n");
5823
ab96c1ee
ID
5824 /* disable DPLL0 */
5825 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5826 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5827 DRM_ERROR("Couldn't disable DPLL0\n");
5d96d8af
DL
5828}
5829
5830void skl_init_cdclk(struct drm_i915_private *dev_priv)
5831{
5d96d8af
DL
5832 unsigned int required_vco;
5833
39d9b85a
GW
5834 /* DPLL0 not enabled (happens on early BIOS versions) */
5835 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5836 /* enable DPLL0 */
5837 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5838 skl_dpll0_enable(dev_priv, required_vco);
5d96d8af
DL
5839 }
5840
5d96d8af
DL
5841 /* set CDCLK to the frequency the BIOS chose */
5842 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5843
5844 /* enable DBUF power */
5845 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5846 POSTING_READ(DBUF_CTL);
5847
5848 udelay(10);
5849
5850 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5851 DRM_ERROR("DBuf power enable timeout\n");
5852}
5853
c73666f3
SK
5854int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5855{
5856 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5857 uint32_t cdctl = I915_READ(CDCLK_CTL);
5858 int freq = dev_priv->skl_boot_cdclk;
5859
f1b391a5
SK
5860 /*
5861 * check if the pre-os intialized the display
5862 * There is SWF18 scratchpad register defined which is set by the
5863 * pre-os which can be used by the OS drivers to check the status
5864 */
5865 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5866 goto sanitize;
5867
c73666f3
SK
5868 /* Is PLL enabled and locked ? */
5869 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5870 goto sanitize;
5871
5872 /* DPLL okay; verify the cdclock
5873 *
5874 * Noticed in some instances that the freq selection is correct but
5875 * decimal part is programmed wrong from BIOS where pre-os does not
5876 * enable display. Verify the same as well.
5877 */
5878 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5879 /* All well; nothing to sanitize */
5880 return false;
5881sanitize:
5882 /*
5883 * As of now initialize with max cdclk till
5884 * we get dynamic cdclk support
5885 * */
5886 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5887 skl_init_cdclk(dev_priv);
5888
5889 /* we did have to sanitize */
5890 return true;
5891}
5892
30a970c6
JB
5893/* Adjust CDclk dividers to allow high res or save power if possible */
5894static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5895{
5896 struct drm_i915_private *dev_priv = dev->dev_private;
5897 u32 val, cmd;
5898
164dfd28
VK
5899 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5900 != dev_priv->cdclk_freq);
d60c4473 5901
dfcab17e 5902 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5903 cmd = 2;
dfcab17e 5904 else if (cdclk == 266667)
30a970c6
JB
5905 cmd = 1;
5906 else
5907 cmd = 0;
5908
5909 mutex_lock(&dev_priv->rps.hw_lock);
5910 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5911 val &= ~DSPFREQGUAR_MASK;
5912 val |= (cmd << DSPFREQGUAR_SHIFT);
5913 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5914 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5915 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5916 50)) {
5917 DRM_ERROR("timed out waiting for CDclk change\n");
5918 }
5919 mutex_unlock(&dev_priv->rps.hw_lock);
5920
54433e91
VS
5921 mutex_lock(&dev_priv->sb_lock);
5922
dfcab17e 5923 if (cdclk == 400000) {
6bcda4f0 5924 u32 divider;
30a970c6 5925
6bcda4f0 5926 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5927
30a970c6
JB
5928 /* adjust cdclk divider */
5929 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 5930 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
5931 val |= divider;
5932 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5933
5934 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 5935 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
5936 50))
5937 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5938 }
5939
30a970c6
JB
5940 /* adjust self-refresh exit latency value */
5941 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5942 val &= ~0x7f;
5943
5944 /*
5945 * For high bandwidth configs, we set a higher latency in the bunit
5946 * so that the core display fetch happens in time to avoid underruns.
5947 */
dfcab17e 5948 if (cdclk == 400000)
30a970c6
JB
5949 val |= 4500 / 250; /* 4.5 usec */
5950 else
5951 val |= 3000 / 250; /* 3.0 usec */
5952 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5953
a580516d 5954 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5955
b6283055 5956 intel_update_cdclk(dev);
30a970c6
JB
5957}
5958
383c5a6a
VS
5959static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5960{
5961 struct drm_i915_private *dev_priv = dev->dev_private;
5962 u32 val, cmd;
5963
164dfd28
VK
5964 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5965 != dev_priv->cdclk_freq);
383c5a6a
VS
5966
5967 switch (cdclk) {
383c5a6a
VS
5968 case 333333:
5969 case 320000:
383c5a6a 5970 case 266667:
383c5a6a 5971 case 200000:
383c5a6a
VS
5972 break;
5973 default:
5f77eeb0 5974 MISSING_CASE(cdclk);
383c5a6a
VS
5975 return;
5976 }
5977
9d0d3fda
VS
5978 /*
5979 * Specs are full of misinformation, but testing on actual
5980 * hardware has shown that we just need to write the desired
5981 * CCK divider into the Punit register.
5982 */
5983 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5984
383c5a6a
VS
5985 mutex_lock(&dev_priv->rps.hw_lock);
5986 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5987 val &= ~DSPFREQGUAR_MASK_CHV;
5988 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5989 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5990 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5991 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5992 50)) {
5993 DRM_ERROR("timed out waiting for CDclk change\n");
5994 }
5995 mutex_unlock(&dev_priv->rps.hw_lock);
5996
b6283055 5997 intel_update_cdclk(dev);
383c5a6a
VS
5998}
5999
30a970c6
JB
6000static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6001 int max_pixclk)
6002{
6bcda4f0 6003 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 6004 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 6005
30a970c6
JB
6006 /*
6007 * Really only a few cases to deal with, as only 4 CDclks are supported:
6008 * 200MHz
6009 * 267MHz
29dc7ef3 6010 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
6011 * 400MHz (VLV only)
6012 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6013 * of the lower bin and adjust if needed.
e37c67a1
VS
6014 *
6015 * We seem to get an unstable or solid color picture at 200MHz.
6016 * Not sure what's wrong. For now use 200MHz only when all pipes
6017 * are off.
30a970c6 6018 */
6cca3195
VS
6019 if (!IS_CHERRYVIEW(dev_priv) &&
6020 max_pixclk > freq_320*limit/100)
dfcab17e 6021 return 400000;
6cca3195 6022 else if (max_pixclk > 266667*limit/100)
29dc7ef3 6023 return freq_320;
e37c67a1 6024 else if (max_pixclk > 0)
dfcab17e 6025 return 266667;
e37c67a1
VS
6026 else
6027 return 200000;
30a970c6
JB
6028}
6029
f8437dd1
VK
6030static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6031 int max_pixclk)
6032{
6033 /*
6034 * FIXME:
6035 * - remove the guardband, it's not needed on BXT
6036 * - set 19.2MHz bypass frequency if there are no active pipes
6037 */
6038 if (max_pixclk > 576000*9/10)
6039 return 624000;
6040 else if (max_pixclk > 384000*9/10)
6041 return 576000;
6042 else if (max_pixclk > 288000*9/10)
6043 return 384000;
6044 else if (max_pixclk > 144000*9/10)
6045 return 288000;
6046 else
6047 return 144000;
6048}
6049
a821fc46
ACO
6050/* Compute the max pixel clock for new configuration. Uses atomic state if
6051 * that's non-NULL, look at current state otherwise. */
6052static int intel_mode_max_pixclk(struct drm_device *dev,
6053 struct drm_atomic_state *state)
30a970c6 6054{
30a970c6 6055 struct intel_crtc *intel_crtc;
304603f4 6056 struct intel_crtc_state *crtc_state;
30a970c6
JB
6057 int max_pixclk = 0;
6058
d3fcc808 6059 for_each_intel_crtc(dev, intel_crtc) {
27c329ed 6060 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
304603f4
ACO
6061 if (IS_ERR(crtc_state))
6062 return PTR_ERR(crtc_state);
6063
6064 if (!crtc_state->base.enable)
6065 continue;
6066
6067 max_pixclk = max(max_pixclk,
6068 crtc_state->base.adjusted_mode.crtc_clock);
30a970c6
JB
6069 }
6070
6071 return max_pixclk;
6072}
6073
27c329ed 6074static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 6075{
27c329ed
ML
6076 struct drm_device *dev = state->dev;
6077 struct drm_i915_private *dev_priv = dev->dev_private;
6078 int max_pixclk = intel_mode_max_pixclk(dev, state);
30a970c6 6079
304603f4
ACO
6080 if (max_pixclk < 0)
6081 return max_pixclk;
30a970c6 6082
27c329ed
ML
6083 to_intel_atomic_state(state)->cdclk =
6084 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 6085
27c329ed
ML
6086 return 0;
6087}
304603f4 6088
27c329ed
ML
6089static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6090{
6091 struct drm_device *dev = state->dev;
6092 struct drm_i915_private *dev_priv = dev->dev_private;
6093 int max_pixclk = intel_mode_max_pixclk(dev, state);
85a96e7a 6094
27c329ed
ML
6095 if (max_pixclk < 0)
6096 return max_pixclk;
85a96e7a 6097
27c329ed
ML
6098 to_intel_atomic_state(state)->cdclk =
6099 broxton_calc_cdclk(dev_priv, max_pixclk);
85a96e7a 6100
27c329ed 6101 return 0;
30a970c6
JB
6102}
6103
1e69cd74
VS
6104static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6105{
6106 unsigned int credits, default_credits;
6107
6108 if (IS_CHERRYVIEW(dev_priv))
6109 default_credits = PFI_CREDIT(12);
6110 else
6111 default_credits = PFI_CREDIT(8);
6112
bfa7df01 6113 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
6114 /* CHV suggested value is 31 or 63 */
6115 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 6116 credits = PFI_CREDIT_63;
1e69cd74
VS
6117 else
6118 credits = PFI_CREDIT(15);
6119 } else {
6120 credits = default_credits;
6121 }
6122
6123 /*
6124 * WA - write default credits before re-programming
6125 * FIXME: should we also set the resend bit here?
6126 */
6127 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6128 default_credits);
6129
6130 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6131 credits | PFI_CREDIT_RESEND);
6132
6133 /*
6134 * FIXME is this guaranteed to clear
6135 * immediately or should we poll for it?
6136 */
6137 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6138}
6139
27c329ed 6140static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6141{
a821fc46 6142 struct drm_device *dev = old_state->dev;
27c329ed 6143 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
30a970c6 6144 struct drm_i915_private *dev_priv = dev->dev_private;
30a970c6 6145
27c329ed
ML
6146 /*
6147 * FIXME: We can end up here with all power domains off, yet
6148 * with a CDCLK frequency other than the minimum. To account
6149 * for this take the PIPE-A power domain, which covers the HW
6150 * blocks needed for the following programming. This can be
6151 * removed once it's guaranteed that we get here either with
6152 * the minimum CDCLK set, or the required power domains
6153 * enabled.
6154 */
6155 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6156
27c329ed
ML
6157 if (IS_CHERRYVIEW(dev))
6158 cherryview_set_cdclk(dev, req_cdclk);
6159 else
6160 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6161
27c329ed 6162 vlv_program_pfi_credits(dev_priv);
1e69cd74 6163
27c329ed 6164 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6165}
6166
89b667f8
JB
6167static void valleyview_crtc_enable(struct drm_crtc *crtc)
6168{
6169 struct drm_device *dev = crtc->dev;
a72e4c9f 6170 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6172 struct intel_encoder *encoder;
6173 int pipe = intel_crtc->pipe;
89b667f8 6174
53d9f4e9 6175 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6176 return;
6177
6e3c9717 6178 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6179 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6180
6181 intel_set_pipe_timings(intel_crtc);
6182
c14b0485
VS
6183 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6184 struct drm_i915_private *dev_priv = dev->dev_private;
6185
6186 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6187 I915_WRITE(CHV_CANVAS(pipe), 0);
6188 }
6189
5b18e57c
DV
6190 i9xx_set_pipeconf(intel_crtc);
6191
89b667f8 6192 intel_crtc->active = true;
89b667f8 6193
a72e4c9f 6194 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6195
89b667f8
JB
6196 for_each_encoder_on_crtc(dev, crtc, encoder)
6197 if (encoder->pre_pll_enable)
6198 encoder->pre_pll_enable(encoder);
6199
a65347ba 6200 if (!intel_crtc->config->has_dsi_encoder) {
c0b4c660
VS
6201 if (IS_CHERRYVIEW(dev)) {
6202 chv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6203 chv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660
VS
6204 } else {
6205 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6206 vlv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660 6207 }
9d556c99 6208 }
89b667f8
JB
6209
6210 for_each_encoder_on_crtc(dev, crtc, encoder)
6211 if (encoder->pre_enable)
6212 encoder->pre_enable(encoder);
6213
2dd24552
JB
6214 i9xx_pfit_enable(intel_crtc);
6215
63cbb074
VS
6216 intel_crtc_load_lut(crtc);
6217
e1fdc473 6218 intel_enable_pipe(intel_crtc);
be6a6f8e 6219
4b3a9526
VS
6220 assert_vblank_disabled(crtc);
6221 drm_crtc_vblank_on(crtc);
6222
f9b61ff6
DV
6223 for_each_encoder_on_crtc(dev, crtc, encoder)
6224 encoder->enable(encoder);
89b667f8
JB
6225}
6226
f13c2ef3
DV
6227static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6228{
6229 struct drm_device *dev = crtc->base.dev;
6230 struct drm_i915_private *dev_priv = dev->dev_private;
6231
6e3c9717
ACO
6232 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6233 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6234}
6235
0b8765c6 6236static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6237{
6238 struct drm_device *dev = crtc->dev;
a72e4c9f 6239 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6240 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6241 struct intel_encoder *encoder;
79e53945 6242 int pipe = intel_crtc->pipe;
79e53945 6243
53d9f4e9 6244 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6245 return;
6246
f13c2ef3
DV
6247 i9xx_set_pll_dividers(intel_crtc);
6248
6e3c9717 6249 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6250 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6251
6252 intel_set_pipe_timings(intel_crtc);
6253
5b18e57c
DV
6254 i9xx_set_pipeconf(intel_crtc);
6255
f7abfe8b 6256 intel_crtc->active = true;
6b383a7f 6257
4a3436e8 6258 if (!IS_GEN2(dev))
a72e4c9f 6259 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6260
9d6d9f19
MK
6261 for_each_encoder_on_crtc(dev, crtc, encoder)
6262 if (encoder->pre_enable)
6263 encoder->pre_enable(encoder);
6264
f6736a1a
DV
6265 i9xx_enable_pll(intel_crtc);
6266
2dd24552
JB
6267 i9xx_pfit_enable(intel_crtc);
6268
63cbb074
VS
6269 intel_crtc_load_lut(crtc);
6270
f37fcc2a 6271 intel_update_watermarks(crtc);
e1fdc473 6272 intel_enable_pipe(intel_crtc);
be6a6f8e 6273
4b3a9526
VS
6274 assert_vblank_disabled(crtc);
6275 drm_crtc_vblank_on(crtc);
6276
f9b61ff6
DV
6277 for_each_encoder_on_crtc(dev, crtc, encoder)
6278 encoder->enable(encoder);
d029bcad
PZ
6279
6280 intel_fbc_enable(intel_crtc);
0b8765c6 6281}
79e53945 6282
87476d63
DV
6283static void i9xx_pfit_disable(struct intel_crtc *crtc)
6284{
6285 struct drm_device *dev = crtc->base.dev;
6286 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6287
6e3c9717 6288 if (!crtc->config->gmch_pfit.control)
328d8e82 6289 return;
87476d63 6290
328d8e82 6291 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6292
328d8e82
DV
6293 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6294 I915_READ(PFIT_CONTROL));
6295 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6296}
6297
0b8765c6
JB
6298static void i9xx_crtc_disable(struct drm_crtc *crtc)
6299{
6300 struct drm_device *dev = crtc->dev;
6301 struct drm_i915_private *dev_priv = dev->dev_private;
6302 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6303 struct intel_encoder *encoder;
0b8765c6 6304 int pipe = intel_crtc->pipe;
ef9c3aee 6305
6304cd91
VS
6306 /*
6307 * On gen2 planes are double buffered but the pipe isn't, so we must
6308 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
6309 * We also need to wait on all gmch platforms because of the
6310 * self-refresh mode constraint explained above.
6304cd91 6311 */
564ed191 6312 intel_wait_for_vblank(dev, pipe);
6304cd91 6313
4b3a9526
VS
6314 for_each_encoder_on_crtc(dev, crtc, encoder)
6315 encoder->disable(encoder);
6316
f9b61ff6
DV
6317 drm_crtc_vblank_off(crtc);
6318 assert_vblank_disabled(crtc);
6319
575f7ab7 6320 intel_disable_pipe(intel_crtc);
24a1f16d 6321
87476d63 6322 i9xx_pfit_disable(intel_crtc);
24a1f16d 6323
89b667f8
JB
6324 for_each_encoder_on_crtc(dev, crtc, encoder)
6325 if (encoder->post_disable)
6326 encoder->post_disable(encoder);
6327
a65347ba 6328 if (!intel_crtc->config->has_dsi_encoder) {
076ed3b2
CML
6329 if (IS_CHERRYVIEW(dev))
6330 chv_disable_pll(dev_priv, pipe);
6331 else if (IS_VALLEYVIEW(dev))
6332 vlv_disable_pll(dev_priv, pipe);
6333 else
1c4e0274 6334 i9xx_disable_pll(intel_crtc);
076ed3b2 6335 }
0b8765c6 6336
d6db995f
VS
6337 for_each_encoder_on_crtc(dev, crtc, encoder)
6338 if (encoder->post_pll_disable)
6339 encoder->post_pll_disable(encoder);
6340
4a3436e8 6341 if (!IS_GEN2(dev))
a72e4c9f 6342 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
d029bcad
PZ
6343
6344 intel_fbc_disable_crtc(intel_crtc);
0b8765c6
JB
6345}
6346
b17d48e2
ML
6347static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6348{
6349 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6350 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6351 enum intel_display_power_domain domain;
6352 unsigned long domains;
6353
6354 if (!intel_crtc->active)
6355 return;
6356
a539205a 6357 if (to_intel_plane_state(crtc->primary->state)->visible) {
fc32b1fd
ML
6358 WARN_ON(intel_crtc->unpin_work);
6359
a539205a
ML
6360 intel_pre_disable_primary(crtc);
6361 }
6362
d032ffa0 6363 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
b17d48e2 6364 dev_priv->display.crtc_disable(crtc);
37d9078b
MR
6365 intel_crtc->active = false;
6366 intel_update_watermarks(crtc);
1f7457b1 6367 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6368
6369 domains = intel_crtc->enabled_power_domains;
6370 for_each_power_domain(domain, domains)
6371 intel_display_power_put(dev_priv, domain);
6372 intel_crtc->enabled_power_domains = 0;
6373}
6374
6b72d486
ML
6375/*
6376 * turn all crtc's off, but do not adjust state
6377 * This has to be paired with a call to intel_modeset_setup_hw_state.
6378 */
70e0bd74 6379int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6380{
70e0bd74
ML
6381 struct drm_mode_config *config = &dev->mode_config;
6382 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6383 struct drm_atomic_state *state;
6b72d486 6384 struct drm_crtc *crtc;
70e0bd74
ML
6385 unsigned crtc_mask = 0;
6386 int ret = 0;
6387
6388 if (WARN_ON(!ctx))
6389 return 0;
6390
6391 lockdep_assert_held(&ctx->ww_ctx);
6392 state = drm_atomic_state_alloc(dev);
6393 if (WARN_ON(!state))
6394 return -ENOMEM;
6395
6396 state->acquire_ctx = ctx;
6397 state->allow_modeset = true;
6398
6399 for_each_crtc(dev, crtc) {
6400 struct drm_crtc_state *crtc_state =
6401 drm_atomic_get_crtc_state(state, crtc);
6b72d486 6402
70e0bd74
ML
6403 ret = PTR_ERR_OR_ZERO(crtc_state);
6404 if (ret)
6405 goto free;
6406
6407 if (!crtc_state->active)
6408 continue;
6409
6410 crtc_state->active = false;
6411 crtc_mask |= 1 << drm_crtc_index(crtc);
6412 }
6413
6414 if (crtc_mask) {
74c090b1 6415 ret = drm_atomic_commit(state);
70e0bd74
ML
6416
6417 if (!ret) {
6418 for_each_crtc(dev, crtc)
6419 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6420 crtc->state->active = true;
6421
6422 return ret;
6423 }
6424 }
6425
6426free:
6427 if (ret)
6428 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6429 drm_atomic_state_free(state);
6430 return ret;
ee7b9f93
JB
6431}
6432
ea5b213a 6433void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6434{
4ef69c7a 6435 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6436
ea5b213a
CW
6437 drm_encoder_cleanup(encoder);
6438 kfree(intel_encoder);
7e7d76c3
JB
6439}
6440
0a91ca29
DV
6441/* Cross check the actual hw state with our own modeset state tracking (and it's
6442 * internal consistency). */
b980514c 6443static void intel_connector_check_state(struct intel_connector *connector)
79e53945 6444{
35dd3c64
ML
6445 struct drm_crtc *crtc = connector->base.state->crtc;
6446
6447 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6448 connector->base.base.id,
6449 connector->base.name);
6450
0a91ca29 6451 if (connector->get_hw_state(connector)) {
e85376cb 6452 struct intel_encoder *encoder = connector->encoder;
35dd3c64 6453 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6454
35dd3c64
ML
6455 I915_STATE_WARN(!crtc,
6456 "connector enabled without attached crtc\n");
0a91ca29 6457
35dd3c64
ML
6458 if (!crtc)
6459 return;
6460
6461 I915_STATE_WARN(!crtc->state->active,
6462 "connector is active, but attached crtc isn't\n");
6463
e85376cb 6464 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6465 return;
6466
e85376cb 6467 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6468 "atomic encoder doesn't match attached encoder\n");
6469
e85376cb 6470 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6471 "attached encoder crtc differs from connector crtc\n");
6472 } else {
4d688a2a
ML
6473 I915_STATE_WARN(crtc && crtc->state->active,
6474 "attached crtc is active, but connector isn't\n");
35dd3c64
ML
6475 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6476 "best encoder set without crtc!\n");
0a91ca29 6477 }
79e53945
JB
6478}
6479
08d9bc92
ACO
6480int intel_connector_init(struct intel_connector *connector)
6481{
6482 struct drm_connector_state *connector_state;
6483
6484 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6485 if (!connector_state)
6486 return -ENOMEM;
6487
6488 connector->base.state = connector_state;
6489 return 0;
6490}
6491
6492struct intel_connector *intel_connector_alloc(void)
6493{
6494 struct intel_connector *connector;
6495
6496 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6497 if (!connector)
6498 return NULL;
6499
6500 if (intel_connector_init(connector) < 0) {
6501 kfree(connector);
6502 return NULL;
6503 }
6504
6505 return connector;
6506}
6507
f0947c37
DV
6508/* Simple connector->get_hw_state implementation for encoders that support only
6509 * one connector and no cloning and hence the encoder state determines the state
6510 * of the connector. */
6511bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6512{
24929352 6513 enum pipe pipe = 0;
f0947c37 6514 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6515
f0947c37 6516 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6517}
6518
6d293983 6519static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6520{
6d293983
ACO
6521 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6522 return crtc_state->fdi_lanes;
d272ddfa
VS
6523
6524 return 0;
6525}
6526
6d293983 6527static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6528 struct intel_crtc_state *pipe_config)
1857e1da 6529{
6d293983
ACO
6530 struct drm_atomic_state *state = pipe_config->base.state;
6531 struct intel_crtc *other_crtc;
6532 struct intel_crtc_state *other_crtc_state;
6533
1857e1da
DV
6534 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6535 pipe_name(pipe), pipe_config->fdi_lanes);
6536 if (pipe_config->fdi_lanes > 4) {
6537 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6538 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6539 return -EINVAL;
1857e1da
DV
6540 }
6541
bafb6553 6542 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6543 if (pipe_config->fdi_lanes > 2) {
6544 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6545 pipe_config->fdi_lanes);
6d293983 6546 return -EINVAL;
1857e1da 6547 } else {
6d293983 6548 return 0;
1857e1da
DV
6549 }
6550 }
6551
6552 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6553 return 0;
1857e1da
DV
6554
6555 /* Ivybridge 3 pipe is really complicated */
6556 switch (pipe) {
6557 case PIPE_A:
6d293983 6558 return 0;
1857e1da 6559 case PIPE_B:
6d293983
ACO
6560 if (pipe_config->fdi_lanes <= 2)
6561 return 0;
6562
6563 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6564 other_crtc_state =
6565 intel_atomic_get_crtc_state(state, other_crtc);
6566 if (IS_ERR(other_crtc_state))
6567 return PTR_ERR(other_crtc_state);
6568
6569 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6570 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6571 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6572 return -EINVAL;
1857e1da 6573 }
6d293983 6574 return 0;
1857e1da 6575 case PIPE_C:
251cc67c
VS
6576 if (pipe_config->fdi_lanes > 2) {
6577 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6578 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6579 return -EINVAL;
251cc67c 6580 }
6d293983
ACO
6581
6582 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6583 other_crtc_state =
6584 intel_atomic_get_crtc_state(state, other_crtc);
6585 if (IS_ERR(other_crtc_state))
6586 return PTR_ERR(other_crtc_state);
6587
6588 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6589 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6590 return -EINVAL;
1857e1da 6591 }
6d293983 6592 return 0;
1857e1da
DV
6593 default:
6594 BUG();
6595 }
6596}
6597
e29c22c0
DV
6598#define RETRY 1
6599static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6600 struct intel_crtc_state *pipe_config)
877d48d5 6601{
1857e1da 6602 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6603 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6604 int lane, link_bw, fdi_dotclock, ret;
6605 bool needs_recompute = false;
877d48d5 6606
e29c22c0 6607retry:
877d48d5
DV
6608 /* FDI is a binary signal running at ~2.7GHz, encoding
6609 * each output octet as 10 bits. The actual frequency
6610 * is stored as a divider into a 100MHz clock, and the
6611 * mode pixel clock is stored in units of 1KHz.
6612 * Hence the bw of each lane in terms of the mode signal
6613 * is:
6614 */
6615 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6616
241bfc38 6617 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6618
2bd89a07 6619 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6620 pipe_config->pipe_bpp);
6621
6622 pipe_config->fdi_lanes = lane;
6623
2bd89a07 6624 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6625 link_bw, &pipe_config->fdi_m_n);
1857e1da 6626
6d293983
ACO
6627 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6628 intel_crtc->pipe, pipe_config);
6629 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6630 pipe_config->pipe_bpp -= 2*3;
6631 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6632 pipe_config->pipe_bpp);
6633 needs_recompute = true;
6634 pipe_config->bw_constrained = true;
6635
6636 goto retry;
6637 }
6638
6639 if (needs_recompute)
6640 return RETRY;
6641
6d293983 6642 return ret;
877d48d5
DV
6643}
6644
8cfb3407
VS
6645static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6646 struct intel_crtc_state *pipe_config)
6647{
6648 if (pipe_config->pipe_bpp > 24)
6649 return false;
6650
6651 /* HSW can handle pixel rate up to cdclk? */
6652 if (IS_HASWELL(dev_priv->dev))
6653 return true;
6654
6655 /*
b432e5cf
VS
6656 * We compare against max which means we must take
6657 * the increased cdclk requirement into account when
6658 * calculating the new cdclk.
6659 *
6660 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6661 */
6662 return ilk_pipe_pixel_rate(pipe_config) <=
6663 dev_priv->max_cdclk_freq * 95 / 100;
6664}
6665
42db64ef 6666static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6667 struct intel_crtc_state *pipe_config)
42db64ef 6668{
8cfb3407
VS
6669 struct drm_device *dev = crtc->base.dev;
6670 struct drm_i915_private *dev_priv = dev->dev_private;
6671
d330a953 6672 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6673 hsw_crtc_supports_ips(crtc) &&
6674 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6675}
6676
39acb4aa
VS
6677static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6678{
6679 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6680
6681 /* GDG double wide on either pipe, otherwise pipe A only */
6682 return INTEL_INFO(dev_priv)->gen < 4 &&
6683 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6684}
6685
a43f6e0f 6686static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6687 struct intel_crtc_state *pipe_config)
79e53945 6688{
a43f6e0f 6689 struct drm_device *dev = crtc->base.dev;
8bd31e67 6690 struct drm_i915_private *dev_priv = dev->dev_private;
7c5f93b0 6691 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6692
ad3a4479 6693 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6694 if (INTEL_INFO(dev)->gen < 4) {
39acb4aa 6695 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
cf532bb2
VS
6696
6697 /*
39acb4aa 6698 * Enable double wide mode when the dot clock
cf532bb2 6699 * is > 90% of the (display) core speed.
cf532bb2 6700 */
39acb4aa
VS
6701 if (intel_crtc_supports_double_wide(crtc) &&
6702 adjusted_mode->crtc_clock > clock_limit) {
ad3a4479 6703 clock_limit *= 2;
cf532bb2 6704 pipe_config->double_wide = true;
ad3a4479
VS
6705 }
6706
39acb4aa
VS
6707 if (adjusted_mode->crtc_clock > clock_limit) {
6708 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6709 adjusted_mode->crtc_clock, clock_limit,
6710 yesno(pipe_config->double_wide));
e29c22c0 6711 return -EINVAL;
39acb4aa 6712 }
2c07245f 6713 }
89749350 6714
1d1d0e27
VS
6715 /*
6716 * Pipe horizontal size must be even in:
6717 * - DVO ganged mode
6718 * - LVDS dual channel mode
6719 * - Double wide pipe
6720 */
a93e255f 6721 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6722 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6723 pipe_config->pipe_src_w &= ~1;
6724
8693a824
DL
6725 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6726 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6727 */
6728 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
aad941d5 6729 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 6730 return -EINVAL;
44f46b42 6731
f5adf94e 6732 if (HAS_IPS(dev))
a43f6e0f
DV
6733 hsw_compute_ips_config(crtc, pipe_config);
6734
877d48d5 6735 if (pipe_config->has_pch_encoder)
a43f6e0f 6736 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6737
cf5a15be 6738 return 0;
79e53945
JB
6739}
6740
1652d19e
VS
6741static int skylake_get_display_clock_speed(struct drm_device *dev)
6742{
6743 struct drm_i915_private *dev_priv = to_i915(dev);
6744 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6745 uint32_t cdctl = I915_READ(CDCLK_CTL);
6746 uint32_t linkrate;
6747
414355a7 6748 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6749 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6750
6751 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6752 return 540000;
6753
6754 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6755 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6756
71cd8423
DL
6757 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6758 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6759 /* vco 8640 */
6760 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6761 case CDCLK_FREQ_450_432:
6762 return 432000;
6763 case CDCLK_FREQ_337_308:
6764 return 308570;
6765 case CDCLK_FREQ_675_617:
6766 return 617140;
6767 default:
6768 WARN(1, "Unknown cd freq selection\n");
6769 }
6770 } else {
6771 /* vco 8100 */
6772 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6773 case CDCLK_FREQ_450_432:
6774 return 450000;
6775 case CDCLK_FREQ_337_308:
6776 return 337500;
6777 case CDCLK_FREQ_675_617:
6778 return 675000;
6779 default:
6780 WARN(1, "Unknown cd freq selection\n");
6781 }
6782 }
6783
6784 /* error case, do as if DPLL0 isn't enabled */
6785 return 24000;
6786}
6787
acd3f3d3
BP
6788static int broxton_get_display_clock_speed(struct drm_device *dev)
6789{
6790 struct drm_i915_private *dev_priv = to_i915(dev);
6791 uint32_t cdctl = I915_READ(CDCLK_CTL);
6792 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6793 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6794 int cdclk;
6795
6796 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6797 return 19200;
6798
6799 cdclk = 19200 * pll_ratio / 2;
6800
6801 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6802 case BXT_CDCLK_CD2X_DIV_SEL_1:
6803 return cdclk; /* 576MHz or 624MHz */
6804 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6805 return cdclk * 2 / 3; /* 384MHz */
6806 case BXT_CDCLK_CD2X_DIV_SEL_2:
6807 return cdclk / 2; /* 288MHz */
6808 case BXT_CDCLK_CD2X_DIV_SEL_4:
6809 return cdclk / 4; /* 144MHz */
6810 }
6811
6812 /* error case, do as if DE PLL isn't enabled */
6813 return 19200;
6814}
6815
1652d19e
VS
6816static int broadwell_get_display_clock_speed(struct drm_device *dev)
6817{
6818 struct drm_i915_private *dev_priv = dev->dev_private;
6819 uint32_t lcpll = I915_READ(LCPLL_CTL);
6820 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6821
6822 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6823 return 800000;
6824 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6825 return 450000;
6826 else if (freq == LCPLL_CLK_FREQ_450)
6827 return 450000;
6828 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6829 return 540000;
6830 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6831 return 337500;
6832 else
6833 return 675000;
6834}
6835
6836static int haswell_get_display_clock_speed(struct drm_device *dev)
6837{
6838 struct drm_i915_private *dev_priv = dev->dev_private;
6839 uint32_t lcpll = I915_READ(LCPLL_CTL);
6840 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6841
6842 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6843 return 800000;
6844 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6845 return 450000;
6846 else if (freq == LCPLL_CLK_FREQ_450)
6847 return 450000;
6848 else if (IS_HSW_ULT(dev))
6849 return 337500;
6850 else
6851 return 540000;
79e53945
JB
6852}
6853
25eb05fc
JB
6854static int valleyview_get_display_clock_speed(struct drm_device *dev)
6855{
bfa7df01
VS
6856 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6857 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
6858}
6859
b37a6434
VS
6860static int ilk_get_display_clock_speed(struct drm_device *dev)
6861{
6862 return 450000;
6863}
6864
e70236a8
JB
6865static int i945_get_display_clock_speed(struct drm_device *dev)
6866{
6867 return 400000;
6868}
79e53945 6869
e70236a8 6870static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6871{
e907f170 6872 return 333333;
e70236a8 6873}
79e53945 6874
e70236a8
JB
6875static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6876{
6877 return 200000;
6878}
79e53945 6879
257a7ffc
DV
6880static int pnv_get_display_clock_speed(struct drm_device *dev)
6881{
6882 u16 gcfgc = 0;
6883
6884 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6885
6886 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6887 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6888 return 266667;
257a7ffc 6889 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6890 return 333333;
257a7ffc 6891 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6892 return 444444;
257a7ffc
DV
6893 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6894 return 200000;
6895 default:
6896 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6897 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6898 return 133333;
257a7ffc 6899 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6900 return 166667;
257a7ffc
DV
6901 }
6902}
6903
e70236a8
JB
6904static int i915gm_get_display_clock_speed(struct drm_device *dev)
6905{
6906 u16 gcfgc = 0;
79e53945 6907
e70236a8
JB
6908 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6909
6910 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6911 return 133333;
e70236a8
JB
6912 else {
6913 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6914 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6915 return 333333;
e70236a8
JB
6916 default:
6917 case GC_DISPLAY_CLOCK_190_200_MHZ:
6918 return 190000;
79e53945 6919 }
e70236a8
JB
6920 }
6921}
6922
6923static int i865_get_display_clock_speed(struct drm_device *dev)
6924{
e907f170 6925 return 266667;
e70236a8
JB
6926}
6927
1b1d2716 6928static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6929{
6930 u16 hpllcc = 0;
1b1d2716 6931
65cd2b3f
VS
6932 /*
6933 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6934 * encoding is different :(
6935 * FIXME is this the right way to detect 852GM/852GMV?
6936 */
6937 if (dev->pdev->revision == 0x1)
6938 return 133333;
6939
1b1d2716
VS
6940 pci_bus_read_config_word(dev->pdev->bus,
6941 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6942
e70236a8
JB
6943 /* Assume that the hardware is in the high speed state. This
6944 * should be the default.
6945 */
6946 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6947 case GC_CLOCK_133_200:
1b1d2716 6948 case GC_CLOCK_133_200_2:
e70236a8
JB
6949 case GC_CLOCK_100_200:
6950 return 200000;
6951 case GC_CLOCK_166_250:
6952 return 250000;
6953 case GC_CLOCK_100_133:
e907f170 6954 return 133333;
1b1d2716
VS
6955 case GC_CLOCK_133_266:
6956 case GC_CLOCK_133_266_2:
6957 case GC_CLOCK_166_266:
6958 return 266667;
e70236a8 6959 }
79e53945 6960
e70236a8
JB
6961 /* Shouldn't happen */
6962 return 0;
6963}
79e53945 6964
e70236a8
JB
6965static int i830_get_display_clock_speed(struct drm_device *dev)
6966{
e907f170 6967 return 133333;
79e53945
JB
6968}
6969
34edce2f
VS
6970static unsigned int intel_hpll_vco(struct drm_device *dev)
6971{
6972 struct drm_i915_private *dev_priv = dev->dev_private;
6973 static const unsigned int blb_vco[8] = {
6974 [0] = 3200000,
6975 [1] = 4000000,
6976 [2] = 5333333,
6977 [3] = 4800000,
6978 [4] = 6400000,
6979 };
6980 static const unsigned int pnv_vco[8] = {
6981 [0] = 3200000,
6982 [1] = 4000000,
6983 [2] = 5333333,
6984 [3] = 4800000,
6985 [4] = 2666667,
6986 };
6987 static const unsigned int cl_vco[8] = {
6988 [0] = 3200000,
6989 [1] = 4000000,
6990 [2] = 5333333,
6991 [3] = 6400000,
6992 [4] = 3333333,
6993 [5] = 3566667,
6994 [6] = 4266667,
6995 };
6996 static const unsigned int elk_vco[8] = {
6997 [0] = 3200000,
6998 [1] = 4000000,
6999 [2] = 5333333,
7000 [3] = 4800000,
7001 };
7002 static const unsigned int ctg_vco[8] = {
7003 [0] = 3200000,
7004 [1] = 4000000,
7005 [2] = 5333333,
7006 [3] = 6400000,
7007 [4] = 2666667,
7008 [5] = 4266667,
7009 };
7010 const unsigned int *vco_table;
7011 unsigned int vco;
7012 uint8_t tmp = 0;
7013
7014 /* FIXME other chipsets? */
7015 if (IS_GM45(dev))
7016 vco_table = ctg_vco;
7017 else if (IS_G4X(dev))
7018 vco_table = elk_vco;
7019 else if (IS_CRESTLINE(dev))
7020 vco_table = cl_vco;
7021 else if (IS_PINEVIEW(dev))
7022 vco_table = pnv_vco;
7023 else if (IS_G33(dev))
7024 vco_table = blb_vco;
7025 else
7026 return 0;
7027
7028 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7029
7030 vco = vco_table[tmp & 0x7];
7031 if (vco == 0)
7032 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7033 else
7034 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7035
7036 return vco;
7037}
7038
7039static int gm45_get_display_clock_speed(struct drm_device *dev)
7040{
7041 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7042 uint16_t tmp = 0;
7043
7044 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7045
7046 cdclk_sel = (tmp >> 12) & 0x1;
7047
7048 switch (vco) {
7049 case 2666667:
7050 case 4000000:
7051 case 5333333:
7052 return cdclk_sel ? 333333 : 222222;
7053 case 3200000:
7054 return cdclk_sel ? 320000 : 228571;
7055 default:
7056 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7057 return 222222;
7058 }
7059}
7060
7061static int i965gm_get_display_clock_speed(struct drm_device *dev)
7062{
7063 static const uint8_t div_3200[] = { 16, 10, 8 };
7064 static const uint8_t div_4000[] = { 20, 12, 10 };
7065 static const uint8_t div_5333[] = { 24, 16, 14 };
7066 const uint8_t *div_table;
7067 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7068 uint16_t tmp = 0;
7069
7070 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7071
7072 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7073
7074 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7075 goto fail;
7076
7077 switch (vco) {
7078 case 3200000:
7079 div_table = div_3200;
7080 break;
7081 case 4000000:
7082 div_table = div_4000;
7083 break;
7084 case 5333333:
7085 div_table = div_5333;
7086 break;
7087 default:
7088 goto fail;
7089 }
7090
7091 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7092
caf4e252 7093fail:
34edce2f
VS
7094 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7095 return 200000;
7096}
7097
7098static int g33_get_display_clock_speed(struct drm_device *dev)
7099{
7100 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7101 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7102 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7103 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7104 const uint8_t *div_table;
7105 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7106 uint16_t tmp = 0;
7107
7108 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7109
7110 cdclk_sel = (tmp >> 4) & 0x7;
7111
7112 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7113 goto fail;
7114
7115 switch (vco) {
7116 case 3200000:
7117 div_table = div_3200;
7118 break;
7119 case 4000000:
7120 div_table = div_4000;
7121 break;
7122 case 4800000:
7123 div_table = div_4800;
7124 break;
7125 case 5333333:
7126 div_table = div_5333;
7127 break;
7128 default:
7129 goto fail;
7130 }
7131
7132 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7133
caf4e252 7134fail:
34edce2f
VS
7135 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7136 return 190476;
7137}
7138
2c07245f 7139static void
a65851af 7140intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7141{
a65851af
VS
7142 while (*num > DATA_LINK_M_N_MASK ||
7143 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7144 *num >>= 1;
7145 *den >>= 1;
7146 }
7147}
7148
a65851af
VS
7149static void compute_m_n(unsigned int m, unsigned int n,
7150 uint32_t *ret_m, uint32_t *ret_n)
7151{
7152 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7153 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7154 intel_reduce_m_n_ratio(ret_m, ret_n);
7155}
7156
e69d0bc1
DV
7157void
7158intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7159 int pixel_clock, int link_clock,
7160 struct intel_link_m_n *m_n)
2c07245f 7161{
e69d0bc1 7162 m_n->tu = 64;
a65851af
VS
7163
7164 compute_m_n(bits_per_pixel * pixel_clock,
7165 link_clock * nlanes * 8,
7166 &m_n->gmch_m, &m_n->gmch_n);
7167
7168 compute_m_n(pixel_clock, link_clock,
7169 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7170}
7171
a7615030
CW
7172static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7173{
d330a953
JN
7174 if (i915.panel_use_ssc >= 0)
7175 return i915.panel_use_ssc != 0;
41aa3448 7176 return dev_priv->vbt.lvds_use_ssc
435793df 7177 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7178}
7179
a93e255f
ACO
7180static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7181 int num_connectors)
c65d77d8 7182{
a93e255f 7183 struct drm_device *dev = crtc_state->base.crtc->dev;
c65d77d8
JB
7184 struct drm_i915_private *dev_priv = dev->dev_private;
7185 int refclk;
7186
a93e255f
ACO
7187 WARN_ON(!crtc_state->base.state);
7188
5ab7b0b7 7189 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
9a0ea498 7190 refclk = 100000;
a93e255f 7191 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
c65d77d8 7192 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
7193 refclk = dev_priv->vbt.lvds_ssc_freq;
7194 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
7195 } else if (!IS_GEN2(dev)) {
7196 refclk = 96000;
7197 } else {
7198 refclk = 48000;
7199 }
7200
7201 return refclk;
7202}
7203
7429e9d4 7204static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7205{
7df00d7a 7206 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7207}
f47709a9 7208
7429e9d4
DV
7209static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7210{
7211 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7212}
7213
f47709a9 7214static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7215 struct intel_crtc_state *crtc_state,
a7516a05
JB
7216 intel_clock_t *reduced_clock)
7217{
f47709a9 7218 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7219 u32 fp, fp2 = 0;
7220
7221 if (IS_PINEVIEW(dev)) {
190f68c5 7222 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7223 if (reduced_clock)
7429e9d4 7224 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7225 } else {
190f68c5 7226 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7227 if (reduced_clock)
7429e9d4 7228 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7229 }
7230
190f68c5 7231 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7232
f47709a9 7233 crtc->lowfreq_avail = false;
a93e255f 7234 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7235 reduced_clock) {
190f68c5 7236 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7237 crtc->lowfreq_avail = true;
a7516a05 7238 } else {
190f68c5 7239 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7240 }
7241}
7242
5e69f97f
CML
7243static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7244 pipe)
89b667f8
JB
7245{
7246 u32 reg_val;
7247
7248 /*
7249 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7250 * and set it to a reasonable value instead.
7251 */
ab3c759a 7252 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7253 reg_val &= 0xffffff00;
7254 reg_val |= 0x00000030;
ab3c759a 7255 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7256
ab3c759a 7257 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7258 reg_val &= 0x8cffffff;
7259 reg_val = 0x8c000000;
ab3c759a 7260 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7261
ab3c759a 7262 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7263 reg_val &= 0xffffff00;
ab3c759a 7264 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7265
ab3c759a 7266 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7267 reg_val &= 0x00ffffff;
7268 reg_val |= 0xb0000000;
ab3c759a 7269 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7270}
7271
b551842d
DV
7272static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7273 struct intel_link_m_n *m_n)
7274{
7275 struct drm_device *dev = crtc->base.dev;
7276 struct drm_i915_private *dev_priv = dev->dev_private;
7277 int pipe = crtc->pipe;
7278
e3b95f1e
DV
7279 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7280 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7281 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7282 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7283}
7284
7285static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7286 struct intel_link_m_n *m_n,
7287 struct intel_link_m_n *m2_n2)
b551842d
DV
7288{
7289 struct drm_device *dev = crtc->base.dev;
7290 struct drm_i915_private *dev_priv = dev->dev_private;
7291 int pipe = crtc->pipe;
6e3c9717 7292 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7293
7294 if (INTEL_INFO(dev)->gen >= 5) {
7295 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7296 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7297 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7298 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7299 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7300 * for gen < 8) and if DRRS is supported (to make sure the
7301 * registers are not unnecessarily accessed).
7302 */
44395bfe 7303 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7304 crtc->config->has_drrs) {
f769cd24
VK
7305 I915_WRITE(PIPE_DATA_M2(transcoder),
7306 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7307 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7308 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7309 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7310 }
b551842d 7311 } else {
e3b95f1e
DV
7312 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7313 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7314 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7315 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7316 }
7317}
7318
fe3cd48d 7319void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7320{
fe3cd48d
R
7321 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7322
7323 if (m_n == M1_N1) {
7324 dp_m_n = &crtc->config->dp_m_n;
7325 dp_m2_n2 = &crtc->config->dp_m2_n2;
7326 } else if (m_n == M2_N2) {
7327
7328 /*
7329 * M2_N2 registers are not supported. Hence m2_n2 divider value
7330 * needs to be programmed into M1_N1.
7331 */
7332 dp_m_n = &crtc->config->dp_m2_n2;
7333 } else {
7334 DRM_ERROR("Unsupported divider value\n");
7335 return;
7336 }
7337
6e3c9717
ACO
7338 if (crtc->config->has_pch_encoder)
7339 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7340 else
fe3cd48d 7341 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7342}
7343
251ac862
DV
7344static void vlv_compute_dpll(struct intel_crtc *crtc,
7345 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
7346{
7347 u32 dpll, dpll_md;
7348
7349 /*
7350 * Enable DPIO clock input. We should never disable the reference
7351 * clock for pipe B, since VGA hotplug / manual detection depends
7352 * on it.
7353 */
60bfe44f
VS
7354 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7355 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
bdd4b6a6
DV
7356 /* We should never disable this, set it here for state tracking */
7357 if (crtc->pipe == PIPE_B)
7358 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7359 dpll |= DPLL_VCO_ENABLE;
d288f65f 7360 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 7361
d288f65f 7362 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 7363 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 7364 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
7365}
7366
d288f65f 7367static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7368 const struct intel_crtc_state *pipe_config)
a0c4da24 7369{
f47709a9 7370 struct drm_device *dev = crtc->base.dev;
a0c4da24 7371 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7372 int pipe = crtc->pipe;
bdd4b6a6 7373 u32 mdiv;
a0c4da24 7374 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7375 u32 coreclk, reg_val;
a0c4da24 7376
a580516d 7377 mutex_lock(&dev_priv->sb_lock);
09153000 7378
d288f65f
VS
7379 bestn = pipe_config->dpll.n;
7380 bestm1 = pipe_config->dpll.m1;
7381 bestm2 = pipe_config->dpll.m2;
7382 bestp1 = pipe_config->dpll.p1;
7383 bestp2 = pipe_config->dpll.p2;
a0c4da24 7384
89b667f8
JB
7385 /* See eDP HDMI DPIO driver vbios notes doc */
7386
7387 /* PLL B needs special handling */
bdd4b6a6 7388 if (pipe == PIPE_B)
5e69f97f 7389 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7390
7391 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7392 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7393
7394 /* Disable target IRef on PLL */
ab3c759a 7395 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7396 reg_val &= 0x00ffffff;
ab3c759a 7397 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7398
7399 /* Disable fast lock */
ab3c759a 7400 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7401
7402 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7403 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7404 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7405 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7406 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7407
7408 /*
7409 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7410 * but we don't support that).
7411 * Note: don't use the DAC post divider as it seems unstable.
7412 */
7413 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7414 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7415
a0c4da24 7416 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7417 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7418
89b667f8 7419 /* Set HBR and RBR LPF coefficients */
d288f65f 7420 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7421 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7422 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7423 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7424 0x009f0003);
89b667f8 7425 else
ab3c759a 7426 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7427 0x00d0000f);
7428
681a8504 7429 if (pipe_config->has_dp_encoder) {
89b667f8 7430 /* Use SSC source */
bdd4b6a6 7431 if (pipe == PIPE_A)
ab3c759a 7432 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7433 0x0df40000);
7434 else
ab3c759a 7435 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7436 0x0df70000);
7437 } else { /* HDMI or VGA */
7438 /* Use bend source */
bdd4b6a6 7439 if (pipe == PIPE_A)
ab3c759a 7440 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7441 0x0df70000);
7442 else
ab3c759a 7443 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7444 0x0df40000);
7445 }
a0c4da24 7446
ab3c759a 7447 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7448 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7449 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7450 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7451 coreclk |= 0x01000000;
ab3c759a 7452 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7453
ab3c759a 7454 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7455 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7456}
7457
251ac862
DV
7458static void chv_compute_dpll(struct intel_crtc *crtc,
7459 struct intel_crtc_state *pipe_config)
1ae0d137 7460{
60bfe44f
VS
7461 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7462 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
1ae0d137
VS
7463 DPLL_VCO_ENABLE;
7464 if (crtc->pipe != PIPE_A)
d288f65f 7465 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 7466
d288f65f
VS
7467 pipe_config->dpll_hw_state.dpll_md =
7468 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
7469}
7470
d288f65f 7471static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7472 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7473{
7474 struct drm_device *dev = crtc->base.dev;
7475 struct drm_i915_private *dev_priv = dev->dev_private;
7476 int pipe = crtc->pipe;
f0f59a00 7477 i915_reg_t dpll_reg = DPLL(crtc->pipe);
9d556c99 7478 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7479 u32 loopfilter, tribuf_calcntr;
9d556c99 7480 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7481 u32 dpio_val;
9cbe40c1 7482 int vco;
9d556c99 7483
d288f65f
VS
7484 bestn = pipe_config->dpll.n;
7485 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7486 bestm1 = pipe_config->dpll.m1;
7487 bestm2 = pipe_config->dpll.m2 >> 22;
7488 bestp1 = pipe_config->dpll.p1;
7489 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7490 vco = pipe_config->dpll.vco;
a945ce7e 7491 dpio_val = 0;
9cbe40c1 7492 loopfilter = 0;
9d556c99
CML
7493
7494 /*
7495 * Enable Refclk and SSC
7496 */
a11b0703 7497 I915_WRITE(dpll_reg,
d288f65f 7498 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7499
a580516d 7500 mutex_lock(&dev_priv->sb_lock);
9d556c99 7501
9d556c99
CML
7502 /* p1 and p2 divider */
7503 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7504 5 << DPIO_CHV_S1_DIV_SHIFT |
7505 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7506 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7507 1 << DPIO_CHV_K_DIV_SHIFT);
7508
7509 /* Feedback post-divider - m2 */
7510 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7511
7512 /* Feedback refclk divider - n and m1 */
7513 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7514 DPIO_CHV_M1_DIV_BY_2 |
7515 1 << DPIO_CHV_N_DIV_SHIFT);
7516
7517 /* M2 fraction division */
25a25dfc 7518 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7519
7520 /* M2 fraction division enable */
a945ce7e
VP
7521 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7522 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7523 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7524 if (bestm2_frac)
7525 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7526 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7527
de3a0fde
VP
7528 /* Program digital lock detect threshold */
7529 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7530 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7531 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7532 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7533 if (!bestm2_frac)
7534 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7535 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7536
9d556c99 7537 /* Loop filter */
9cbe40c1
VP
7538 if (vco == 5400000) {
7539 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7540 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7541 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7542 tribuf_calcntr = 0x9;
7543 } else if (vco <= 6200000) {
7544 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7545 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7546 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7547 tribuf_calcntr = 0x9;
7548 } else if (vco <= 6480000) {
7549 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7550 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7551 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7552 tribuf_calcntr = 0x8;
7553 } else {
7554 /* Not supported. Apply the same limits as in the max case */
7555 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7556 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7557 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7558 tribuf_calcntr = 0;
7559 }
9d556c99
CML
7560 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7561
968040b2 7562 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7563 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7564 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7565 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7566
9d556c99
CML
7567 /* AFC Recal */
7568 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7569 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7570 DPIO_AFC_RECAL);
7571
a580516d 7572 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7573}
7574
d288f65f
VS
7575/**
7576 * vlv_force_pll_on - forcibly enable just the PLL
7577 * @dev_priv: i915 private structure
7578 * @pipe: pipe PLL to enable
7579 * @dpll: PLL configuration
7580 *
7581 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7582 * in cases where we need the PLL enabled even when @pipe is not going to
7583 * be enabled.
7584 */
7585void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7586 const struct dpll *dpll)
7587{
7588 struct intel_crtc *crtc =
7589 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5cec258b 7590 struct intel_crtc_state pipe_config = {
a93e255f 7591 .base.crtc = &crtc->base,
d288f65f
VS
7592 .pixel_multiplier = 1,
7593 .dpll = *dpll,
7594 };
7595
7596 if (IS_CHERRYVIEW(dev)) {
251ac862 7597 chv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7598 chv_prepare_pll(crtc, &pipe_config);
7599 chv_enable_pll(crtc, &pipe_config);
7600 } else {
251ac862 7601 vlv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7602 vlv_prepare_pll(crtc, &pipe_config);
7603 vlv_enable_pll(crtc, &pipe_config);
7604 }
7605}
7606
7607/**
7608 * vlv_force_pll_off - forcibly disable just the PLL
7609 * @dev_priv: i915 private structure
7610 * @pipe: pipe PLL to disable
7611 *
7612 * Disable the PLL for @pipe. To be used in cases where we need
7613 * the PLL enabled even when @pipe is not going to be enabled.
7614 */
7615void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7616{
7617 if (IS_CHERRYVIEW(dev))
7618 chv_disable_pll(to_i915(dev), pipe);
7619 else
7620 vlv_disable_pll(to_i915(dev), pipe);
7621}
7622
251ac862
DV
7623static void i9xx_compute_dpll(struct intel_crtc *crtc,
7624 struct intel_crtc_state *crtc_state,
7625 intel_clock_t *reduced_clock,
7626 int num_connectors)
eb1cbe48 7627{
f47709a9 7628 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7629 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7630 u32 dpll;
7631 bool is_sdvo;
190f68c5 7632 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7633
190f68c5 7634 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7635
a93e255f
ACO
7636 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7637 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7638
7639 dpll = DPLL_VGA_MODE_DIS;
7640
a93e255f 7641 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7642 dpll |= DPLLB_MODE_LVDS;
7643 else
7644 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7645
ef1b460d 7646 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7647 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7648 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7649 }
198a037f
DV
7650
7651 if (is_sdvo)
4a33e48d 7652 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7653
190f68c5 7654 if (crtc_state->has_dp_encoder)
4a33e48d 7655 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7656
7657 /* compute bitmask from p1 value */
7658 if (IS_PINEVIEW(dev))
7659 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7660 else {
7661 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7662 if (IS_G4X(dev) && reduced_clock)
7663 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7664 }
7665 switch (clock->p2) {
7666 case 5:
7667 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7668 break;
7669 case 7:
7670 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7671 break;
7672 case 10:
7673 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7674 break;
7675 case 14:
7676 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7677 break;
7678 }
7679 if (INTEL_INFO(dev)->gen >= 4)
7680 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7681
190f68c5 7682 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7683 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7684 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7685 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7686 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7687 else
7688 dpll |= PLL_REF_INPUT_DREFCLK;
7689
7690 dpll |= DPLL_VCO_ENABLE;
190f68c5 7691 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7692
eb1cbe48 7693 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7694 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7695 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7696 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7697 }
7698}
7699
251ac862
DV
7700static void i8xx_compute_dpll(struct intel_crtc *crtc,
7701 struct intel_crtc_state *crtc_state,
7702 intel_clock_t *reduced_clock,
7703 int num_connectors)
eb1cbe48 7704{
f47709a9 7705 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7706 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7707 u32 dpll;
190f68c5 7708 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7709
190f68c5 7710 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7711
eb1cbe48
DV
7712 dpll = DPLL_VGA_MODE_DIS;
7713
a93e255f 7714 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7715 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7716 } else {
7717 if (clock->p1 == 2)
7718 dpll |= PLL_P1_DIVIDE_BY_TWO;
7719 else
7720 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7721 if (clock->p2 == 4)
7722 dpll |= PLL_P2_DIVIDE_BY_4;
7723 }
7724
a93e255f 7725 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7726 dpll |= DPLL_DVO_2X_MODE;
7727
a93e255f 7728 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7729 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7730 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7731 else
7732 dpll |= PLL_REF_INPUT_DREFCLK;
7733
7734 dpll |= DPLL_VCO_ENABLE;
190f68c5 7735 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7736}
7737
8a654f3b 7738static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7739{
7740 struct drm_device *dev = intel_crtc->base.dev;
7741 struct drm_i915_private *dev_priv = dev->dev_private;
7742 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7743 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 7744 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7745 uint32_t crtc_vtotal, crtc_vblank_end;
7746 int vsyncshift = 0;
4d8a62ea
DV
7747
7748 /* We need to be careful not to changed the adjusted mode, for otherwise
7749 * the hw state checker will get angry at the mismatch. */
7750 crtc_vtotal = adjusted_mode->crtc_vtotal;
7751 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7752
609aeaca 7753 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7754 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7755 crtc_vtotal -= 1;
7756 crtc_vblank_end -= 1;
609aeaca 7757
409ee761 7758 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7759 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7760 else
7761 vsyncshift = adjusted_mode->crtc_hsync_start -
7762 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7763 if (vsyncshift < 0)
7764 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7765 }
7766
7767 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7768 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7769
fe2b8f9d 7770 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7771 (adjusted_mode->crtc_hdisplay - 1) |
7772 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7773 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7774 (adjusted_mode->crtc_hblank_start - 1) |
7775 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7776 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7777 (adjusted_mode->crtc_hsync_start - 1) |
7778 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7779
fe2b8f9d 7780 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7781 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7782 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7783 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7784 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7785 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7786 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7787 (adjusted_mode->crtc_vsync_start - 1) |
7788 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7789
b5e508d4
PZ
7790 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7791 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7792 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7793 * bits. */
7794 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7795 (pipe == PIPE_B || pipe == PIPE_C))
7796 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7797
b0e77b9c
PZ
7798 /* pipesrc controls the size that is scaled from, which should
7799 * always be the user's requested size.
7800 */
7801 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7802 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7803 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7804}
7805
1bd1bd80 7806static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7807 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7808{
7809 struct drm_device *dev = crtc->base.dev;
7810 struct drm_i915_private *dev_priv = dev->dev_private;
7811 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7812 uint32_t tmp;
7813
7814 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7815 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7816 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7817 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7818 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7819 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7820 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7821 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7822 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7823
7824 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7825 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7826 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7827 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7828 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7829 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7830 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7831 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7832 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7833
7834 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7835 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7836 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7837 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
7838 }
7839
7840 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7841 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7842 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7843
2d112de7
ACO
7844 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7845 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7846}
7847
f6a83288 7848void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7849 struct intel_crtc_state *pipe_config)
babea61d 7850{
2d112de7
ACO
7851 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7852 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7853 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7854 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7855
2d112de7
ACO
7856 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7857 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7858 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7859 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7860
2d112de7 7861 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7862 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7863
2d112de7
ACO
7864 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7865 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7866
7867 mode->hsync = drm_mode_hsync(mode);
7868 mode->vrefresh = drm_mode_vrefresh(mode);
7869 drm_mode_set_name(mode);
babea61d
JB
7870}
7871
84b046f3
DV
7872static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7873{
7874 struct drm_device *dev = intel_crtc->base.dev;
7875 struct drm_i915_private *dev_priv = dev->dev_private;
7876 uint32_t pipeconf;
7877
9f11a9e4 7878 pipeconf = 0;
84b046f3 7879
b6b5d049
VS
7880 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7881 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7882 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7883
6e3c9717 7884 if (intel_crtc->config->double_wide)
cf532bb2 7885 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7886
ff9ce46e
DV
7887 /* only g4x and later have fancy bpc/dither controls */
7888 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e 7889 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7890 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7891 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7892 PIPECONF_DITHER_TYPE_SP;
84b046f3 7893
6e3c9717 7894 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7895 case 18:
7896 pipeconf |= PIPECONF_6BPC;
7897 break;
7898 case 24:
7899 pipeconf |= PIPECONF_8BPC;
7900 break;
7901 case 30:
7902 pipeconf |= PIPECONF_10BPC;
7903 break;
7904 default:
7905 /* Case prevented by intel_choose_pipe_bpp_dither. */
7906 BUG();
84b046f3
DV
7907 }
7908 }
7909
7910 if (HAS_PIPE_CXSR(dev)) {
7911 if (intel_crtc->lowfreq_avail) {
7912 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7913 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7914 } else {
7915 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7916 }
7917 }
7918
6e3c9717 7919 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7920 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7921 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7922 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7923 else
7924 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7925 } else
84b046f3
DV
7926 pipeconf |= PIPECONF_PROGRESSIVE;
7927
6e3c9717 7928 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
9f11a9e4 7929 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7930
84b046f3
DV
7931 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7932 POSTING_READ(PIPECONF(intel_crtc->pipe));
7933}
7934
190f68c5
ACO
7935static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7936 struct intel_crtc_state *crtc_state)
79e53945 7937{
c7653199 7938 struct drm_device *dev = crtc->base.dev;
79e53945 7939 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 7940 int refclk, num_connectors = 0;
c329a4ec
DV
7941 intel_clock_t clock;
7942 bool ok;
d4906093 7943 const intel_limit_t *limit;
55bb9992 7944 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 7945 struct drm_connector *connector;
55bb9992
ACO
7946 struct drm_connector_state *connector_state;
7947 int i;
79e53945 7948
dd3cd74a
ACO
7949 memset(&crtc_state->dpll_hw_state, 0,
7950 sizeof(crtc_state->dpll_hw_state));
7951
a65347ba
JN
7952 if (crtc_state->has_dsi_encoder)
7953 return 0;
43565a06 7954
a65347ba
JN
7955 for_each_connector_in_state(state, connector, connector_state, i) {
7956 if (connector_state->crtc == &crtc->base)
7957 num_connectors++;
79e53945
JB
7958 }
7959
190f68c5 7960 if (!crtc_state->clock_set) {
a93e255f 7961 refclk = i9xx_get_refclk(crtc_state, num_connectors);
79e53945 7962
e9fd1c02
JN
7963 /*
7964 * Returns a set of divisors for the desired target clock with
7965 * the given refclk, or FALSE. The returned values represent
7966 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7967 * 2) / p1 / p2.
7968 */
a93e255f
ACO
7969 limit = intel_limit(crtc_state, refclk);
7970 ok = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 7971 crtc_state->port_clock,
e9fd1c02 7972 refclk, NULL, &clock);
f2335330 7973 if (!ok) {
e9fd1c02
JN
7974 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7975 return -EINVAL;
7976 }
79e53945 7977
f2335330 7978 /* Compat-code for transition, will disappear. */
190f68c5
ACO
7979 crtc_state->dpll.n = clock.n;
7980 crtc_state->dpll.m1 = clock.m1;
7981 crtc_state->dpll.m2 = clock.m2;
7982 crtc_state->dpll.p1 = clock.p1;
7983 crtc_state->dpll.p2 = clock.p2;
f47709a9 7984 }
7026d4ac 7985
e9fd1c02 7986 if (IS_GEN2(dev)) {
c329a4ec 7987 i8xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7988 num_connectors);
9d556c99 7989 } else if (IS_CHERRYVIEW(dev)) {
251ac862 7990 chv_compute_dpll(crtc, crtc_state);
e9fd1c02 7991 } else if (IS_VALLEYVIEW(dev)) {
251ac862 7992 vlv_compute_dpll(crtc, crtc_state);
e9fd1c02 7993 } else {
c329a4ec 7994 i9xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7995 num_connectors);
e9fd1c02 7996 }
79e53945 7997
c8f7a0db 7998 return 0;
f564048e
EA
7999}
8000
2fa2fe9a 8001static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8002 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
8003{
8004 struct drm_device *dev = crtc->base.dev;
8005 struct drm_i915_private *dev_priv = dev->dev_private;
8006 uint32_t tmp;
8007
dc9e7dec
VS
8008 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8009 return;
8010
2fa2fe9a 8011 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
8012 if (!(tmp & PFIT_ENABLE))
8013 return;
2fa2fe9a 8014
06922821 8015 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
8016 if (INTEL_INFO(dev)->gen < 4) {
8017 if (crtc->pipe != PIPE_B)
8018 return;
2fa2fe9a
DV
8019 } else {
8020 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8021 return;
8022 }
8023
06922821 8024 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
8025 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8026 if (INTEL_INFO(dev)->gen < 5)
8027 pipe_config->gmch_pfit.lvds_border_bits =
8028 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8029}
8030
acbec814 8031static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8032 struct intel_crtc_state *pipe_config)
acbec814
JB
8033{
8034 struct drm_device *dev = crtc->base.dev;
8035 struct drm_i915_private *dev_priv = dev->dev_private;
8036 int pipe = pipe_config->cpu_transcoder;
8037 intel_clock_t clock;
8038 u32 mdiv;
662c6ecb 8039 int refclk = 100000;
acbec814 8040
f573de5a
SK
8041 /* In case of MIPI DPLL will not even be used */
8042 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8043 return;
8044
a580516d 8045 mutex_lock(&dev_priv->sb_lock);
ab3c759a 8046 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 8047 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
8048
8049 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8050 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8051 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8052 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8053 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8054
dccbea3b 8055 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
8056}
8057
5724dbd1
DL
8058static void
8059i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8060 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8061{
8062 struct drm_device *dev = crtc->base.dev;
8063 struct drm_i915_private *dev_priv = dev->dev_private;
8064 u32 val, base, offset;
8065 int pipe = crtc->pipe, plane = crtc->plane;
8066 int fourcc, pixel_format;
6761dd31 8067 unsigned int aligned_height;
b113d5ee 8068 struct drm_framebuffer *fb;
1b842c89 8069 struct intel_framebuffer *intel_fb;
1ad292b5 8070
42a7b088
DL
8071 val = I915_READ(DSPCNTR(plane));
8072 if (!(val & DISPLAY_PLANE_ENABLE))
8073 return;
8074
d9806c9f 8075 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8076 if (!intel_fb) {
1ad292b5
JB
8077 DRM_DEBUG_KMS("failed to alloc fb\n");
8078 return;
8079 }
8080
1b842c89
DL
8081 fb = &intel_fb->base;
8082
18c5247e
DV
8083 if (INTEL_INFO(dev)->gen >= 4) {
8084 if (val & DISPPLANE_TILED) {
49af449b 8085 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8086 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8087 }
8088 }
1ad292b5
JB
8089
8090 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8091 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8092 fb->pixel_format = fourcc;
8093 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
8094
8095 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8096 if (plane_config->tiling)
1ad292b5
JB
8097 offset = I915_READ(DSPTILEOFF(plane));
8098 else
8099 offset = I915_READ(DSPLINOFF(plane));
8100 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8101 } else {
8102 base = I915_READ(DSPADDR(plane));
8103 }
8104 plane_config->base = base;
8105
8106 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8107 fb->width = ((val >> 16) & 0xfff) + 1;
8108 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8109
8110 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8111 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8112
b113d5ee 8113 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8114 fb->pixel_format,
8115 fb->modifier[0]);
1ad292b5 8116
f37b5c2b 8117 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8118
2844a921
DL
8119 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8120 pipe_name(pipe), plane, fb->width, fb->height,
8121 fb->bits_per_pixel, base, fb->pitches[0],
8122 plane_config->size);
1ad292b5 8123
2d14030b 8124 plane_config->fb = intel_fb;
1ad292b5
JB
8125}
8126
70b23a98 8127static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8128 struct intel_crtc_state *pipe_config)
70b23a98
VS
8129{
8130 struct drm_device *dev = crtc->base.dev;
8131 struct drm_i915_private *dev_priv = dev->dev_private;
8132 int pipe = pipe_config->cpu_transcoder;
8133 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8134 intel_clock_t clock;
0d7b6b11 8135 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8136 int refclk = 100000;
8137
a580516d 8138 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8139 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8140 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8141 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8142 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8143 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8144 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8145
8146 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8147 clock.m2 = (pll_dw0 & 0xff) << 22;
8148 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8149 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8150 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8151 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8152 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8153
dccbea3b 8154 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8155}
8156
0e8ffe1b 8157static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8158 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8159{
8160 struct drm_device *dev = crtc->base.dev;
8161 struct drm_i915_private *dev_priv = dev->dev_private;
8162 uint32_t tmp;
8163
f458ebbc
DV
8164 if (!intel_display_power_is_enabled(dev_priv,
8165 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
8166 return false;
8167
e143a21c 8168 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 8169 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 8170
0e8ffe1b
DV
8171 tmp = I915_READ(PIPECONF(crtc->pipe));
8172 if (!(tmp & PIPECONF_ENABLE))
8173 return false;
8174
42571aef
VS
8175 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8176 switch (tmp & PIPECONF_BPC_MASK) {
8177 case PIPECONF_6BPC:
8178 pipe_config->pipe_bpp = 18;
8179 break;
8180 case PIPECONF_8BPC:
8181 pipe_config->pipe_bpp = 24;
8182 break;
8183 case PIPECONF_10BPC:
8184 pipe_config->pipe_bpp = 30;
8185 break;
8186 default:
8187 break;
8188 }
8189 }
8190
b5a9fa09
DV
8191 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8192 pipe_config->limited_color_range = true;
8193
282740f7
VS
8194 if (INTEL_INFO(dev)->gen < 4)
8195 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8196
1bd1bd80
DV
8197 intel_get_pipe_timings(crtc, pipe_config);
8198
2fa2fe9a
DV
8199 i9xx_get_pfit_config(crtc, pipe_config);
8200
6c49f241
DV
8201 if (INTEL_INFO(dev)->gen >= 4) {
8202 tmp = I915_READ(DPLL_MD(crtc->pipe));
8203 pipe_config->pixel_multiplier =
8204 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8205 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8206 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8207 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8208 tmp = I915_READ(DPLL(crtc->pipe));
8209 pipe_config->pixel_multiplier =
8210 ((tmp & SDVO_MULTIPLIER_MASK)
8211 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8212 } else {
8213 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8214 * port and will be fixed up in the encoder->get_config
8215 * function. */
8216 pipe_config->pixel_multiplier = 1;
8217 }
8bcc2795
DV
8218 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8219 if (!IS_VALLEYVIEW(dev)) {
1c4e0274
VS
8220 /*
8221 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8222 * on 830. Filter it out here so that we don't
8223 * report errors due to that.
8224 */
8225 if (IS_I830(dev))
8226 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8227
8bcc2795
DV
8228 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8229 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8230 } else {
8231 /* Mask out read-only status bits. */
8232 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8233 DPLL_PORTC_READY_MASK |
8234 DPLL_PORTB_READY_MASK);
8bcc2795 8235 }
6c49f241 8236
70b23a98
VS
8237 if (IS_CHERRYVIEW(dev))
8238 chv_crtc_clock_get(crtc, pipe_config);
8239 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8240 vlv_crtc_clock_get(crtc, pipe_config);
8241 else
8242 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8243
0f64614d
VS
8244 /*
8245 * Normally the dotclock is filled in by the encoder .get_config()
8246 * but in case the pipe is enabled w/o any ports we need a sane
8247 * default.
8248 */
8249 pipe_config->base.adjusted_mode.crtc_clock =
8250 pipe_config->port_clock / pipe_config->pixel_multiplier;
8251
0e8ffe1b
DV
8252 return true;
8253}
8254
dde86e2d 8255static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8256{
8257 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8258 struct intel_encoder *encoder;
74cfd7ac 8259 u32 val, final;
13d83a67 8260 bool has_lvds = false;
199e5d79 8261 bool has_cpu_edp = false;
199e5d79 8262 bool has_panel = false;
99eb6a01
KP
8263 bool has_ck505 = false;
8264 bool can_ssc = false;
13d83a67
JB
8265
8266 /* We need to take the global config into account */
b2784e15 8267 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8268 switch (encoder->type) {
8269 case INTEL_OUTPUT_LVDS:
8270 has_panel = true;
8271 has_lvds = true;
8272 break;
8273 case INTEL_OUTPUT_EDP:
8274 has_panel = true;
2de6905f 8275 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8276 has_cpu_edp = true;
8277 break;
6847d71b
PZ
8278 default:
8279 break;
13d83a67
JB
8280 }
8281 }
8282
99eb6a01 8283 if (HAS_PCH_IBX(dev)) {
41aa3448 8284 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8285 can_ssc = has_ck505;
8286 } else {
8287 has_ck505 = false;
8288 can_ssc = true;
8289 }
8290
2de6905f
ID
8291 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8292 has_panel, has_lvds, has_ck505);
13d83a67
JB
8293
8294 /* Ironlake: try to setup display ref clock before DPLL
8295 * enabling. This is only under driver's control after
8296 * PCH B stepping, previous chipset stepping should be
8297 * ignoring this setting.
8298 */
74cfd7ac
CW
8299 val = I915_READ(PCH_DREF_CONTROL);
8300
8301 /* As we must carefully and slowly disable/enable each source in turn,
8302 * compute the final state we want first and check if we need to
8303 * make any changes at all.
8304 */
8305 final = val;
8306 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8307 if (has_ck505)
8308 final |= DREF_NONSPREAD_CK505_ENABLE;
8309 else
8310 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8311
8312 final &= ~DREF_SSC_SOURCE_MASK;
8313 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8314 final &= ~DREF_SSC1_ENABLE;
8315
8316 if (has_panel) {
8317 final |= DREF_SSC_SOURCE_ENABLE;
8318
8319 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8320 final |= DREF_SSC1_ENABLE;
8321
8322 if (has_cpu_edp) {
8323 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8324 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8325 else
8326 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8327 } else
8328 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8329 } else {
8330 final |= DREF_SSC_SOURCE_DISABLE;
8331 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8332 }
8333
8334 if (final == val)
8335 return;
8336
13d83a67 8337 /* Always enable nonspread source */
74cfd7ac 8338 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8339
99eb6a01 8340 if (has_ck505)
74cfd7ac 8341 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8342 else
74cfd7ac 8343 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8344
199e5d79 8345 if (has_panel) {
74cfd7ac
CW
8346 val &= ~DREF_SSC_SOURCE_MASK;
8347 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8348
199e5d79 8349 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8350 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8351 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8352 val |= DREF_SSC1_ENABLE;
e77166b5 8353 } else
74cfd7ac 8354 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8355
8356 /* Get SSC going before enabling the outputs */
74cfd7ac 8357 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8358 POSTING_READ(PCH_DREF_CONTROL);
8359 udelay(200);
8360
74cfd7ac 8361 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8362
8363 /* Enable CPU source on CPU attached eDP */
199e5d79 8364 if (has_cpu_edp) {
99eb6a01 8365 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8366 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8367 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8368 } else
74cfd7ac 8369 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8370 } else
74cfd7ac 8371 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8372
74cfd7ac 8373 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8374 POSTING_READ(PCH_DREF_CONTROL);
8375 udelay(200);
8376 } else {
8377 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8378
74cfd7ac 8379 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8380
8381 /* Turn off CPU output */
74cfd7ac 8382 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8383
74cfd7ac 8384 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8385 POSTING_READ(PCH_DREF_CONTROL);
8386 udelay(200);
8387
8388 /* Turn off the SSC source */
74cfd7ac
CW
8389 val &= ~DREF_SSC_SOURCE_MASK;
8390 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8391
8392 /* Turn off SSC1 */
74cfd7ac 8393 val &= ~DREF_SSC1_ENABLE;
199e5d79 8394
74cfd7ac 8395 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8396 POSTING_READ(PCH_DREF_CONTROL);
8397 udelay(200);
8398 }
74cfd7ac
CW
8399
8400 BUG_ON(val != final);
13d83a67
JB
8401}
8402
f31f2d55 8403static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8404{
f31f2d55 8405 uint32_t tmp;
dde86e2d 8406
0ff066a9
PZ
8407 tmp = I915_READ(SOUTH_CHICKEN2);
8408 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8409 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8410
0ff066a9
PZ
8411 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8412 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8413 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8414
0ff066a9
PZ
8415 tmp = I915_READ(SOUTH_CHICKEN2);
8416 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8417 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8418
0ff066a9
PZ
8419 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8420 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8421 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8422}
8423
8424/* WaMPhyProgramming:hsw */
8425static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8426{
8427 uint32_t tmp;
dde86e2d
PZ
8428
8429 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8430 tmp &= ~(0xFF << 24);
8431 tmp |= (0x12 << 24);
8432 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8433
dde86e2d
PZ
8434 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8435 tmp |= (1 << 11);
8436 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8437
8438 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8439 tmp |= (1 << 11);
8440 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8441
dde86e2d
PZ
8442 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8443 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8444 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8445
8446 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8447 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8448 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8449
0ff066a9
PZ
8450 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8451 tmp &= ~(7 << 13);
8452 tmp |= (5 << 13);
8453 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8454
0ff066a9
PZ
8455 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8456 tmp &= ~(7 << 13);
8457 tmp |= (5 << 13);
8458 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8459
8460 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8461 tmp &= ~0xFF;
8462 tmp |= 0x1C;
8463 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8464
8465 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8466 tmp &= ~0xFF;
8467 tmp |= 0x1C;
8468 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8469
8470 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8471 tmp &= ~(0xFF << 16);
8472 tmp |= (0x1C << 16);
8473 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8474
8475 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8476 tmp &= ~(0xFF << 16);
8477 tmp |= (0x1C << 16);
8478 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8479
0ff066a9
PZ
8480 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8481 tmp |= (1 << 27);
8482 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8483
0ff066a9
PZ
8484 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8485 tmp |= (1 << 27);
8486 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8487
0ff066a9
PZ
8488 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8489 tmp &= ~(0xF << 28);
8490 tmp |= (4 << 28);
8491 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8492
0ff066a9
PZ
8493 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8494 tmp &= ~(0xF << 28);
8495 tmp |= (4 << 28);
8496 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8497}
8498
2fa86a1f
PZ
8499/* Implements 3 different sequences from BSpec chapter "Display iCLK
8500 * Programming" based on the parameters passed:
8501 * - Sequence to enable CLKOUT_DP
8502 * - Sequence to enable CLKOUT_DP without spread
8503 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8504 */
8505static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8506 bool with_fdi)
f31f2d55
PZ
8507{
8508 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8509 uint32_t reg, tmp;
8510
8511 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8512 with_spread = true;
c2699524 8513 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 8514 with_fdi = false;
f31f2d55 8515
a580516d 8516 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8517
8518 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8519 tmp &= ~SBI_SSCCTL_DISABLE;
8520 tmp |= SBI_SSCCTL_PATHALT;
8521 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8522
8523 udelay(24);
8524
2fa86a1f
PZ
8525 if (with_spread) {
8526 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8527 tmp &= ~SBI_SSCCTL_PATHALT;
8528 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8529
2fa86a1f
PZ
8530 if (with_fdi) {
8531 lpt_reset_fdi_mphy(dev_priv);
8532 lpt_program_fdi_mphy(dev_priv);
8533 }
8534 }
dde86e2d 8535
c2699524 8536 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
8537 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8538 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8539 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8540
a580516d 8541 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8542}
8543
47701c3b
PZ
8544/* Sequence to disable CLKOUT_DP */
8545static void lpt_disable_clkout_dp(struct drm_device *dev)
8546{
8547 struct drm_i915_private *dev_priv = dev->dev_private;
8548 uint32_t reg, tmp;
8549
a580516d 8550 mutex_lock(&dev_priv->sb_lock);
47701c3b 8551
c2699524 8552 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
8553 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8554 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8555 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8556
8557 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8558 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8559 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8560 tmp |= SBI_SSCCTL_PATHALT;
8561 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8562 udelay(32);
8563 }
8564 tmp |= SBI_SSCCTL_DISABLE;
8565 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8566 }
8567
a580516d 8568 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8569}
8570
f7be2c21
VS
8571#define BEND_IDX(steps) ((50 + (steps)) / 5)
8572
8573static const uint16_t sscdivintphase[] = {
8574 [BEND_IDX( 50)] = 0x3B23,
8575 [BEND_IDX( 45)] = 0x3B23,
8576 [BEND_IDX( 40)] = 0x3C23,
8577 [BEND_IDX( 35)] = 0x3C23,
8578 [BEND_IDX( 30)] = 0x3D23,
8579 [BEND_IDX( 25)] = 0x3D23,
8580 [BEND_IDX( 20)] = 0x3E23,
8581 [BEND_IDX( 15)] = 0x3E23,
8582 [BEND_IDX( 10)] = 0x3F23,
8583 [BEND_IDX( 5)] = 0x3F23,
8584 [BEND_IDX( 0)] = 0x0025,
8585 [BEND_IDX( -5)] = 0x0025,
8586 [BEND_IDX(-10)] = 0x0125,
8587 [BEND_IDX(-15)] = 0x0125,
8588 [BEND_IDX(-20)] = 0x0225,
8589 [BEND_IDX(-25)] = 0x0225,
8590 [BEND_IDX(-30)] = 0x0325,
8591 [BEND_IDX(-35)] = 0x0325,
8592 [BEND_IDX(-40)] = 0x0425,
8593 [BEND_IDX(-45)] = 0x0425,
8594 [BEND_IDX(-50)] = 0x0525,
8595};
8596
8597/*
8598 * Bend CLKOUT_DP
8599 * steps -50 to 50 inclusive, in steps of 5
8600 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8601 * change in clock period = -(steps / 10) * 5.787 ps
8602 */
8603static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8604{
8605 uint32_t tmp;
8606 int idx = BEND_IDX(steps);
8607
8608 if (WARN_ON(steps % 5 != 0))
8609 return;
8610
8611 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8612 return;
8613
8614 mutex_lock(&dev_priv->sb_lock);
8615
8616 if (steps % 10 != 0)
8617 tmp = 0xAAAAAAAB;
8618 else
8619 tmp = 0x00000000;
8620 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8621
8622 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8623 tmp &= 0xffff0000;
8624 tmp |= sscdivintphase[idx];
8625 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8626
8627 mutex_unlock(&dev_priv->sb_lock);
8628}
8629
8630#undef BEND_IDX
8631
bf8fa3d3
PZ
8632static void lpt_init_pch_refclk(struct drm_device *dev)
8633{
bf8fa3d3
PZ
8634 struct intel_encoder *encoder;
8635 bool has_vga = false;
8636
b2784e15 8637 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8638 switch (encoder->type) {
8639 case INTEL_OUTPUT_ANALOG:
8640 has_vga = true;
8641 break;
6847d71b
PZ
8642 default:
8643 break;
bf8fa3d3
PZ
8644 }
8645 }
8646
f7be2c21
VS
8647 if (has_vga) {
8648 lpt_bend_clkout_dp(to_i915(dev), 0);
47701c3b 8649 lpt_enable_clkout_dp(dev, true, true);
f7be2c21 8650 } else {
47701c3b 8651 lpt_disable_clkout_dp(dev);
f7be2c21 8652 }
bf8fa3d3
PZ
8653}
8654
dde86e2d
PZ
8655/*
8656 * Initialize reference clocks when the driver loads
8657 */
8658void intel_init_pch_refclk(struct drm_device *dev)
8659{
8660 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8661 ironlake_init_pch_refclk(dev);
8662 else if (HAS_PCH_LPT(dev))
8663 lpt_init_pch_refclk(dev);
8664}
8665
55bb9992 8666static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
d9d444cb 8667{
55bb9992 8668 struct drm_device *dev = crtc_state->base.crtc->dev;
d9d444cb 8669 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8670 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8671 struct drm_connector *connector;
55bb9992 8672 struct drm_connector_state *connector_state;
d9d444cb 8673 struct intel_encoder *encoder;
55bb9992 8674 int num_connectors = 0, i;
d9d444cb
JB
8675 bool is_lvds = false;
8676
da3ced29 8677 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8678 if (connector_state->crtc != crtc_state->base.crtc)
8679 continue;
8680
8681 encoder = to_intel_encoder(connector_state->best_encoder);
8682
d9d444cb
JB
8683 switch (encoder->type) {
8684 case INTEL_OUTPUT_LVDS:
8685 is_lvds = true;
8686 break;
6847d71b
PZ
8687 default:
8688 break;
d9d444cb
JB
8689 }
8690 num_connectors++;
8691 }
8692
8693 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 8694 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 8695 dev_priv->vbt.lvds_ssc_freq);
e91e941b 8696 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
8697 }
8698
8699 return 120000;
8700}
8701
6ff93609 8702static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8703{
c8203565 8704 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8706 int pipe = intel_crtc->pipe;
c8203565
PZ
8707 uint32_t val;
8708
78114071 8709 val = 0;
c8203565 8710
6e3c9717 8711 switch (intel_crtc->config->pipe_bpp) {
c8203565 8712 case 18:
dfd07d72 8713 val |= PIPECONF_6BPC;
c8203565
PZ
8714 break;
8715 case 24:
dfd07d72 8716 val |= PIPECONF_8BPC;
c8203565
PZ
8717 break;
8718 case 30:
dfd07d72 8719 val |= PIPECONF_10BPC;
c8203565
PZ
8720 break;
8721 case 36:
dfd07d72 8722 val |= PIPECONF_12BPC;
c8203565
PZ
8723 break;
8724 default:
cc769b62
PZ
8725 /* Case prevented by intel_choose_pipe_bpp_dither. */
8726 BUG();
c8203565
PZ
8727 }
8728
6e3c9717 8729 if (intel_crtc->config->dither)
c8203565
PZ
8730 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8731
6e3c9717 8732 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8733 val |= PIPECONF_INTERLACED_ILK;
8734 else
8735 val |= PIPECONF_PROGRESSIVE;
8736
6e3c9717 8737 if (intel_crtc->config->limited_color_range)
3685a8f3 8738 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8739
c8203565
PZ
8740 I915_WRITE(PIPECONF(pipe), val);
8741 POSTING_READ(PIPECONF(pipe));
8742}
8743
86d3efce
VS
8744/*
8745 * Set up the pipe CSC unit.
8746 *
8747 * Currently only full range RGB to limited range RGB conversion
8748 * is supported, but eventually this should handle various
8749 * RGB<->YCbCr scenarios as well.
8750 */
50f3b016 8751static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
8752{
8753 struct drm_device *dev = crtc->dev;
8754 struct drm_i915_private *dev_priv = dev->dev_private;
8755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8756 int pipe = intel_crtc->pipe;
8757 uint16_t coeff = 0x7800; /* 1.0 */
8758
8759 /*
8760 * TODO: Check what kind of values actually come out of the pipe
8761 * with these coeff/postoff values and adjust to get the best
8762 * accuracy. Perhaps we even need to take the bpc value into
8763 * consideration.
8764 */
8765
6e3c9717 8766 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8767 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8768
8769 /*
8770 * GY/GU and RY/RU should be the other way around according
8771 * to BSpec, but reality doesn't agree. Just set them up in
8772 * a way that results in the correct picture.
8773 */
8774 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8775 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8776
8777 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8778 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8779
8780 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8781 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8782
8783 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8784 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8785 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8786
8787 if (INTEL_INFO(dev)->gen > 6) {
8788 uint16_t postoff = 0;
8789
6e3c9717 8790 if (intel_crtc->config->limited_color_range)
32cf0cb0 8791 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
8792
8793 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8794 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8795 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8796
8797 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8798 } else {
8799 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8800
6e3c9717 8801 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8802 mode |= CSC_BLACK_SCREEN_OFFSET;
8803
8804 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8805 }
8806}
8807
6ff93609 8808static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8809{
756f85cf
PZ
8810 struct drm_device *dev = crtc->dev;
8811 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 8812 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8813 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8814 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
8815 uint32_t val;
8816
3eff4faa 8817 val = 0;
ee2b0b38 8818
6e3c9717 8819 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
8820 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8821
6e3c9717 8822 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8823 val |= PIPECONF_INTERLACED_ILK;
8824 else
8825 val |= PIPECONF_PROGRESSIVE;
8826
702e7a56
PZ
8827 I915_WRITE(PIPECONF(cpu_transcoder), val);
8828 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
8829
8830 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8831 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 8832
3cdf122c 8833 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
8834 val = 0;
8835
6e3c9717 8836 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8837 case 18:
8838 val |= PIPEMISC_DITHER_6_BPC;
8839 break;
8840 case 24:
8841 val |= PIPEMISC_DITHER_8_BPC;
8842 break;
8843 case 30:
8844 val |= PIPEMISC_DITHER_10_BPC;
8845 break;
8846 case 36:
8847 val |= PIPEMISC_DITHER_12_BPC;
8848 break;
8849 default:
8850 /* Case prevented by pipe_config_set_bpp. */
8851 BUG();
8852 }
8853
6e3c9717 8854 if (intel_crtc->config->dither)
756f85cf
PZ
8855 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8856
8857 I915_WRITE(PIPEMISC(pipe), val);
8858 }
ee2b0b38
PZ
8859}
8860
6591c6e4 8861static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 8862 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
8863 intel_clock_t *clock,
8864 bool *has_reduced_clock,
8865 intel_clock_t *reduced_clock)
8866{
8867 struct drm_device *dev = crtc->dev;
8868 struct drm_i915_private *dev_priv = dev->dev_private;
6591c6e4 8869 int refclk;
d4906093 8870 const intel_limit_t *limit;
c329a4ec 8871 bool ret;
79e53945 8872
55bb9992 8873 refclk = ironlake_get_refclk(crtc_state);
79e53945 8874
d4906093
ML
8875 /*
8876 * Returns a set of divisors for the desired target clock with the given
8877 * refclk, or FALSE. The returned values represent the clock equation:
8878 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8879 */
a93e255f
ACO
8880 limit = intel_limit(crtc_state, refclk);
8881 ret = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8882 crtc_state->port_clock,
ee9300bb 8883 refclk, NULL, clock);
6591c6e4
PZ
8884 if (!ret)
8885 return false;
cda4b7d3 8886
6591c6e4
PZ
8887 return true;
8888}
8889
d4b1931c
PZ
8890int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8891{
8892 /*
8893 * Account for spread spectrum to avoid
8894 * oversubscribing the link. Max center spread
8895 * is 2.5%; use 5% for safety's sake.
8896 */
8897 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8898 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8899}
8900
7429e9d4 8901static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8902{
7429e9d4 8903 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8904}
8905
de13a2e3 8906static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 8907 struct intel_crtc_state *crtc_state,
7429e9d4 8908 u32 *fp,
9a7c7890 8909 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 8910{
de13a2e3 8911 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8912 struct drm_device *dev = crtc->dev;
8913 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8914 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8915 struct drm_connector *connector;
55bb9992
ACO
8916 struct drm_connector_state *connector_state;
8917 struct intel_encoder *encoder;
de13a2e3 8918 uint32_t dpll;
55bb9992 8919 int factor, num_connectors = 0, i;
09ede541 8920 bool is_lvds = false, is_sdvo = false;
79e53945 8921
da3ced29 8922 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8923 if (connector_state->crtc != crtc_state->base.crtc)
8924 continue;
8925
8926 encoder = to_intel_encoder(connector_state->best_encoder);
8927
8928 switch (encoder->type) {
79e53945
JB
8929 case INTEL_OUTPUT_LVDS:
8930 is_lvds = true;
8931 break;
8932 case INTEL_OUTPUT_SDVO:
7d57382e 8933 case INTEL_OUTPUT_HDMI:
79e53945 8934 is_sdvo = true;
79e53945 8935 break;
6847d71b
PZ
8936 default:
8937 break;
79e53945 8938 }
43565a06 8939
c751ce4f 8940 num_connectors++;
79e53945 8941 }
79e53945 8942
c1858123 8943 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8944 factor = 21;
8945 if (is_lvds) {
8946 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8947 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8948 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8949 factor = 25;
190f68c5 8950 } else if (crtc_state->sdvo_tv_clock)
8febb297 8951 factor = 20;
c1858123 8952
190f68c5 8953 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 8954 *fp |= FP_CB_TUNE;
2c07245f 8955
9a7c7890
DV
8956 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8957 *fp2 |= FP_CB_TUNE;
8958
5eddb70b 8959 dpll = 0;
2c07245f 8960
a07d6787
EA
8961 if (is_lvds)
8962 dpll |= DPLLB_MODE_LVDS;
8963 else
8964 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8965
190f68c5 8966 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8967 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8968
8969 if (is_sdvo)
4a33e48d 8970 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8971 if (crtc_state->has_dp_encoder)
4a33e48d 8972 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8973
a07d6787 8974 /* compute bitmask from p1 value */
190f68c5 8975 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8976 /* also FPA1 */
190f68c5 8977 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8978
190f68c5 8979 switch (crtc_state->dpll.p2) {
a07d6787
EA
8980 case 5:
8981 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8982 break;
8983 case 7:
8984 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8985 break;
8986 case 10:
8987 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8988 break;
8989 case 14:
8990 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8991 break;
79e53945
JB
8992 }
8993
b4c09f3b 8994 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 8995 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
8996 else
8997 dpll |= PLL_REF_INPUT_DREFCLK;
8998
959e16d6 8999 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
9000}
9001
190f68c5
ACO
9002static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9003 struct intel_crtc_state *crtc_state)
de13a2e3 9004{
c7653199 9005 struct drm_device *dev = crtc->base.dev;
de13a2e3 9006 intel_clock_t clock, reduced_clock;
cbbab5bd 9007 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 9008 bool ok, has_reduced_clock = false;
8b47047b 9009 bool is_lvds = false;
e2b78267 9010 struct intel_shared_dpll *pll;
de13a2e3 9011
dd3cd74a
ACO
9012 memset(&crtc_state->dpll_hw_state, 0,
9013 sizeof(crtc_state->dpll_hw_state));
9014
7905df29 9015 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
79e53945 9016
5dc5298b
PZ
9017 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
9018 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 9019
190f68c5 9020 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 9021 &has_reduced_clock, &reduced_clock);
190f68c5 9022 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
9023 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9024 return -EINVAL;
79e53945 9025 }
f47709a9 9026 /* Compat-code for transition, will disappear. */
190f68c5
ACO
9027 if (!crtc_state->clock_set) {
9028 crtc_state->dpll.n = clock.n;
9029 crtc_state->dpll.m1 = clock.m1;
9030 crtc_state->dpll.m2 = clock.m2;
9031 crtc_state->dpll.p1 = clock.p1;
9032 crtc_state->dpll.p2 = clock.p2;
f47709a9 9033 }
79e53945 9034
5dc5298b 9035 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
9036 if (crtc_state->has_pch_encoder) {
9037 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 9038 if (has_reduced_clock)
7429e9d4 9039 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 9040
190f68c5 9041 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
9042 &fp, &reduced_clock,
9043 has_reduced_clock ? &fp2 : NULL);
9044
190f68c5
ACO
9045 crtc_state->dpll_hw_state.dpll = dpll;
9046 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 9047 if (has_reduced_clock)
190f68c5 9048 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 9049 else
190f68c5 9050 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 9051
190f68c5 9052 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 9053 if (pll == NULL) {
84f44ce7 9054 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 9055 pipe_name(crtc->pipe));
4b645f14
JB
9056 return -EINVAL;
9057 }
3fb37703 9058 }
79e53945 9059
ab585dea 9060 if (is_lvds && has_reduced_clock)
c7653199 9061 crtc->lowfreq_avail = true;
bcd644e0 9062 else
c7653199 9063 crtc->lowfreq_avail = false;
e2b78267 9064
c8f7a0db 9065 return 0;
79e53945
JB
9066}
9067
eb14cb74
VS
9068static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9069 struct intel_link_m_n *m_n)
9070{
9071 struct drm_device *dev = crtc->base.dev;
9072 struct drm_i915_private *dev_priv = dev->dev_private;
9073 enum pipe pipe = crtc->pipe;
9074
9075 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9076 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9077 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9078 & ~TU_SIZE_MASK;
9079 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9080 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9081 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9082}
9083
9084static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9085 enum transcoder transcoder,
b95af8be
VK
9086 struct intel_link_m_n *m_n,
9087 struct intel_link_m_n *m2_n2)
72419203
DV
9088{
9089 struct drm_device *dev = crtc->base.dev;
9090 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 9091 enum pipe pipe = crtc->pipe;
72419203 9092
eb14cb74
VS
9093 if (INTEL_INFO(dev)->gen >= 5) {
9094 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9095 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9096 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9097 & ~TU_SIZE_MASK;
9098 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9099 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9100 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
9101 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9102 * gen < 8) and if DRRS is supported (to make sure the
9103 * registers are not unnecessarily read).
9104 */
9105 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 9106 crtc->config->has_drrs) {
b95af8be
VK
9107 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9108 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9109 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9110 & ~TU_SIZE_MASK;
9111 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9112 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9113 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9114 }
eb14cb74
VS
9115 } else {
9116 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9117 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9118 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9119 & ~TU_SIZE_MASK;
9120 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9121 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9122 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9123 }
9124}
9125
9126void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 9127 struct intel_crtc_state *pipe_config)
eb14cb74 9128{
681a8504 9129 if (pipe_config->has_pch_encoder)
eb14cb74
VS
9130 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9131 else
9132 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
9133 &pipe_config->dp_m_n,
9134 &pipe_config->dp_m2_n2);
eb14cb74 9135}
72419203 9136
eb14cb74 9137static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9138 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9139{
9140 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9141 &pipe_config->fdi_m_n, NULL);
72419203
DV
9142}
9143
bd2e244f 9144static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9145 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9146{
9147 struct drm_device *dev = crtc->base.dev;
9148 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
9149 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9150 uint32_t ps_ctrl = 0;
9151 int id = -1;
9152 int i;
bd2e244f 9153
a1b2278e
CK
9154 /* find scaler attached to this pipe */
9155 for (i = 0; i < crtc->num_scalers; i++) {
9156 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9157 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9158 id = i;
9159 pipe_config->pch_pfit.enabled = true;
9160 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9161 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9162 break;
9163 }
9164 }
bd2e244f 9165
a1b2278e
CK
9166 scaler_state->scaler_id = id;
9167 if (id >= 0) {
9168 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9169 } else {
9170 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9171 }
9172}
9173
5724dbd1
DL
9174static void
9175skylake_get_initial_plane_config(struct intel_crtc *crtc,
9176 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9177{
9178 struct drm_device *dev = crtc->base.dev;
9179 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9180 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9181 int pipe = crtc->pipe;
9182 int fourcc, pixel_format;
6761dd31 9183 unsigned int aligned_height;
bc8d7dff 9184 struct drm_framebuffer *fb;
1b842c89 9185 struct intel_framebuffer *intel_fb;
bc8d7dff 9186
d9806c9f 9187 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9188 if (!intel_fb) {
bc8d7dff
DL
9189 DRM_DEBUG_KMS("failed to alloc fb\n");
9190 return;
9191 }
9192
1b842c89
DL
9193 fb = &intel_fb->base;
9194
bc8d7dff 9195 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9196 if (!(val & PLANE_CTL_ENABLE))
9197 goto error;
9198
bc8d7dff
DL
9199 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9200 fourcc = skl_format_to_fourcc(pixel_format,
9201 val & PLANE_CTL_ORDER_RGBX,
9202 val & PLANE_CTL_ALPHA_MASK);
9203 fb->pixel_format = fourcc;
9204 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9205
40f46283
DL
9206 tiling = val & PLANE_CTL_TILED_MASK;
9207 switch (tiling) {
9208 case PLANE_CTL_TILED_LINEAR:
9209 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9210 break;
9211 case PLANE_CTL_TILED_X:
9212 plane_config->tiling = I915_TILING_X;
9213 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9214 break;
9215 case PLANE_CTL_TILED_Y:
9216 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9217 break;
9218 case PLANE_CTL_TILED_YF:
9219 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9220 break;
9221 default:
9222 MISSING_CASE(tiling);
9223 goto error;
9224 }
9225
bc8d7dff
DL
9226 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9227 plane_config->base = base;
9228
9229 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9230
9231 val = I915_READ(PLANE_SIZE(pipe, 0));
9232 fb->height = ((val >> 16) & 0xfff) + 1;
9233 fb->width = ((val >> 0) & 0x1fff) + 1;
9234
9235 val = I915_READ(PLANE_STRIDE(pipe, 0));
40f46283
DL
9236 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9237 fb->pixel_format);
bc8d7dff
DL
9238 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9239
9240 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9241 fb->pixel_format,
9242 fb->modifier[0]);
bc8d7dff 9243
f37b5c2b 9244 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9245
9246 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9247 pipe_name(pipe), fb->width, fb->height,
9248 fb->bits_per_pixel, base, fb->pitches[0],
9249 plane_config->size);
9250
2d14030b 9251 plane_config->fb = intel_fb;
bc8d7dff
DL
9252 return;
9253
9254error:
9255 kfree(fb);
9256}
9257
2fa2fe9a 9258static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9259 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9260{
9261 struct drm_device *dev = crtc->base.dev;
9262 struct drm_i915_private *dev_priv = dev->dev_private;
9263 uint32_t tmp;
9264
9265 tmp = I915_READ(PF_CTL(crtc->pipe));
9266
9267 if (tmp & PF_ENABLE) {
fd4daa9c 9268 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9269 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9270 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9271
9272 /* We currently do not free assignements of panel fitters on
9273 * ivb/hsw (since we don't use the higher upscaling modes which
9274 * differentiates them) so just WARN about this case for now. */
9275 if (IS_GEN7(dev)) {
9276 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9277 PF_PIPE_SEL_IVB(crtc->pipe));
9278 }
2fa2fe9a 9279 }
79e53945
JB
9280}
9281
5724dbd1
DL
9282static void
9283ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9284 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9285{
9286 struct drm_device *dev = crtc->base.dev;
9287 struct drm_i915_private *dev_priv = dev->dev_private;
9288 u32 val, base, offset;
aeee5a49 9289 int pipe = crtc->pipe;
4c6baa59 9290 int fourcc, pixel_format;
6761dd31 9291 unsigned int aligned_height;
b113d5ee 9292 struct drm_framebuffer *fb;
1b842c89 9293 struct intel_framebuffer *intel_fb;
4c6baa59 9294
42a7b088
DL
9295 val = I915_READ(DSPCNTR(pipe));
9296 if (!(val & DISPLAY_PLANE_ENABLE))
9297 return;
9298
d9806c9f 9299 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9300 if (!intel_fb) {
4c6baa59
JB
9301 DRM_DEBUG_KMS("failed to alloc fb\n");
9302 return;
9303 }
9304
1b842c89
DL
9305 fb = &intel_fb->base;
9306
18c5247e
DV
9307 if (INTEL_INFO(dev)->gen >= 4) {
9308 if (val & DISPPLANE_TILED) {
49af449b 9309 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9310 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9311 }
9312 }
4c6baa59
JB
9313
9314 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9315 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9316 fb->pixel_format = fourcc;
9317 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9318
aeee5a49 9319 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9320 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9321 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9322 } else {
49af449b 9323 if (plane_config->tiling)
aeee5a49 9324 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9325 else
aeee5a49 9326 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9327 }
9328 plane_config->base = base;
9329
9330 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9331 fb->width = ((val >> 16) & 0xfff) + 1;
9332 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9333
9334 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9335 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9336
b113d5ee 9337 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9338 fb->pixel_format,
9339 fb->modifier[0]);
4c6baa59 9340
f37b5c2b 9341 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9342
2844a921
DL
9343 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9344 pipe_name(pipe), fb->width, fb->height,
9345 fb->bits_per_pixel, base, fb->pitches[0],
9346 plane_config->size);
b113d5ee 9347
2d14030b 9348 plane_config->fb = intel_fb;
4c6baa59
JB
9349}
9350
0e8ffe1b 9351static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9352 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9353{
9354 struct drm_device *dev = crtc->base.dev;
9355 struct drm_i915_private *dev_priv = dev->dev_private;
9356 uint32_t tmp;
9357
f458ebbc
DV
9358 if (!intel_display_power_is_enabled(dev_priv,
9359 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
9360 return false;
9361
e143a21c 9362 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 9363 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 9364
0e8ffe1b
DV
9365 tmp = I915_READ(PIPECONF(crtc->pipe));
9366 if (!(tmp & PIPECONF_ENABLE))
9367 return false;
9368
42571aef
VS
9369 switch (tmp & PIPECONF_BPC_MASK) {
9370 case PIPECONF_6BPC:
9371 pipe_config->pipe_bpp = 18;
9372 break;
9373 case PIPECONF_8BPC:
9374 pipe_config->pipe_bpp = 24;
9375 break;
9376 case PIPECONF_10BPC:
9377 pipe_config->pipe_bpp = 30;
9378 break;
9379 case PIPECONF_12BPC:
9380 pipe_config->pipe_bpp = 36;
9381 break;
9382 default:
9383 break;
9384 }
9385
b5a9fa09
DV
9386 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9387 pipe_config->limited_color_range = true;
9388
ab9412ba 9389 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
9390 struct intel_shared_dpll *pll;
9391
88adfff1
DV
9392 pipe_config->has_pch_encoder = true;
9393
627eb5a3
DV
9394 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9395 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9396 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9397
9398 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9399
c0d43d62 9400 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
9401 pipe_config->shared_dpll =
9402 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9403 } else {
9404 tmp = I915_READ(PCH_DPLL_SEL);
9405 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9406 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9407 else
9408 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9409 }
66e985c0
DV
9410
9411 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9412
9413 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9414 &pipe_config->dpll_hw_state));
c93f54cf
DV
9415
9416 tmp = pipe_config->dpll_hw_state.dpll;
9417 pipe_config->pixel_multiplier =
9418 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9419 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9420
9421 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9422 } else {
9423 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9424 }
9425
1bd1bd80
DV
9426 intel_get_pipe_timings(crtc, pipe_config);
9427
2fa2fe9a
DV
9428 ironlake_get_pfit_config(crtc, pipe_config);
9429
0e8ffe1b
DV
9430 return true;
9431}
9432
be256dc7
PZ
9433static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9434{
9435 struct drm_device *dev = dev_priv->dev;
be256dc7 9436 struct intel_crtc *crtc;
be256dc7 9437
d3fcc808 9438 for_each_intel_crtc(dev, crtc)
e2c719b7 9439 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9440 pipe_name(crtc->pipe));
9441
e2c719b7
RC
9442 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9443 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
9444 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9445 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
e2c719b7
RC
9446 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9447 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9448 "CPU PWM1 enabled\n");
c5107b87 9449 if (IS_HASWELL(dev))
e2c719b7 9450 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9451 "CPU PWM2 enabled\n");
e2c719b7 9452 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9453 "PCH PWM1 enabled\n");
e2c719b7 9454 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9455 "Utility pin enabled\n");
e2c719b7 9456 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9457
9926ada1
PZ
9458 /*
9459 * In theory we can still leave IRQs enabled, as long as only the HPD
9460 * interrupts remain enabled. We used to check for that, but since it's
9461 * gen-specific and since we only disable LCPLL after we fully disable
9462 * the interrupts, the check below should be enough.
9463 */
e2c719b7 9464 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9465}
9466
9ccd5aeb
PZ
9467static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9468{
9469 struct drm_device *dev = dev_priv->dev;
9470
9471 if (IS_HASWELL(dev))
9472 return I915_READ(D_COMP_HSW);
9473 else
9474 return I915_READ(D_COMP_BDW);
9475}
9476
3c4c9b81
PZ
9477static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9478{
9479 struct drm_device *dev = dev_priv->dev;
9480
9481 if (IS_HASWELL(dev)) {
9482 mutex_lock(&dev_priv->rps.hw_lock);
9483 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9484 val))
f475dadf 9485 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9486 mutex_unlock(&dev_priv->rps.hw_lock);
9487 } else {
9ccd5aeb
PZ
9488 I915_WRITE(D_COMP_BDW, val);
9489 POSTING_READ(D_COMP_BDW);
3c4c9b81 9490 }
be256dc7
PZ
9491}
9492
9493/*
9494 * This function implements pieces of two sequences from BSpec:
9495 * - Sequence for display software to disable LCPLL
9496 * - Sequence for display software to allow package C8+
9497 * The steps implemented here are just the steps that actually touch the LCPLL
9498 * register. Callers should take care of disabling all the display engine
9499 * functions, doing the mode unset, fixing interrupts, etc.
9500 */
6ff58d53
PZ
9501static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9502 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9503{
9504 uint32_t val;
9505
9506 assert_can_disable_lcpll(dev_priv);
9507
9508 val = I915_READ(LCPLL_CTL);
9509
9510 if (switch_to_fclk) {
9511 val |= LCPLL_CD_SOURCE_FCLK;
9512 I915_WRITE(LCPLL_CTL, val);
9513
9514 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9515 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9516 DRM_ERROR("Switching to FCLK failed\n");
9517
9518 val = I915_READ(LCPLL_CTL);
9519 }
9520
9521 val |= LCPLL_PLL_DISABLE;
9522 I915_WRITE(LCPLL_CTL, val);
9523 POSTING_READ(LCPLL_CTL);
9524
9525 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9526 DRM_ERROR("LCPLL still locked\n");
9527
9ccd5aeb 9528 val = hsw_read_dcomp(dev_priv);
be256dc7 9529 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9530 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9531 ndelay(100);
9532
9ccd5aeb
PZ
9533 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9534 1))
be256dc7
PZ
9535 DRM_ERROR("D_COMP RCOMP still in progress\n");
9536
9537 if (allow_power_down) {
9538 val = I915_READ(LCPLL_CTL);
9539 val |= LCPLL_POWER_DOWN_ALLOW;
9540 I915_WRITE(LCPLL_CTL, val);
9541 POSTING_READ(LCPLL_CTL);
9542 }
9543}
9544
9545/*
9546 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9547 * source.
9548 */
6ff58d53 9549static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9550{
9551 uint32_t val;
9552
9553 val = I915_READ(LCPLL_CTL);
9554
9555 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9556 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9557 return;
9558
a8a8bd54
PZ
9559 /*
9560 * Make sure we're not on PC8 state before disabling PC8, otherwise
9561 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9562 */
59bad947 9563 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9564
be256dc7
PZ
9565 if (val & LCPLL_POWER_DOWN_ALLOW) {
9566 val &= ~LCPLL_POWER_DOWN_ALLOW;
9567 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9568 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9569 }
9570
9ccd5aeb 9571 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9572 val |= D_COMP_COMP_FORCE;
9573 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9574 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9575
9576 val = I915_READ(LCPLL_CTL);
9577 val &= ~LCPLL_PLL_DISABLE;
9578 I915_WRITE(LCPLL_CTL, val);
9579
9580 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9581 DRM_ERROR("LCPLL not locked yet\n");
9582
9583 if (val & LCPLL_CD_SOURCE_FCLK) {
9584 val = I915_READ(LCPLL_CTL);
9585 val &= ~LCPLL_CD_SOURCE_FCLK;
9586 I915_WRITE(LCPLL_CTL, val);
9587
9588 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9589 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9590 DRM_ERROR("Switching back to LCPLL failed\n");
9591 }
215733fa 9592
59bad947 9593 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9594 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9595}
9596
765dab67
PZ
9597/*
9598 * Package states C8 and deeper are really deep PC states that can only be
9599 * reached when all the devices on the system allow it, so even if the graphics
9600 * device allows PC8+, it doesn't mean the system will actually get to these
9601 * states. Our driver only allows PC8+ when going into runtime PM.
9602 *
9603 * The requirements for PC8+ are that all the outputs are disabled, the power
9604 * well is disabled and most interrupts are disabled, and these are also
9605 * requirements for runtime PM. When these conditions are met, we manually do
9606 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9607 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9608 * hang the machine.
9609 *
9610 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9611 * the state of some registers, so when we come back from PC8+ we need to
9612 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9613 * need to take care of the registers kept by RC6. Notice that this happens even
9614 * if we don't put the device in PCI D3 state (which is what currently happens
9615 * because of the runtime PM support).
9616 *
9617 * For more, read "Display Sequences for Package C8" on the hardware
9618 * documentation.
9619 */
a14cb6fc 9620void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9621{
c67a470b
PZ
9622 struct drm_device *dev = dev_priv->dev;
9623 uint32_t val;
9624
c67a470b
PZ
9625 DRM_DEBUG_KMS("Enabling package C8+\n");
9626
c2699524 9627 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9628 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9629 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9630 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9631 }
9632
9633 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9634 hsw_disable_lcpll(dev_priv, true, true);
9635}
9636
a14cb6fc 9637void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9638{
9639 struct drm_device *dev = dev_priv->dev;
9640 uint32_t val;
9641
c67a470b
PZ
9642 DRM_DEBUG_KMS("Disabling package C8+\n");
9643
9644 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9645 lpt_init_pch_refclk(dev);
9646
c2699524 9647 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9648 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9649 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9650 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9651 }
9652
9653 intel_prepare_ddi(dev);
c67a470b
PZ
9654}
9655
27c329ed 9656static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9657{
a821fc46 9658 struct drm_device *dev = old_state->dev;
27c329ed 9659 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
f8437dd1 9660
27c329ed 9661 broxton_set_cdclk(dev, req_cdclk);
f8437dd1
VK
9662}
9663
b432e5cf 9664/* compute the max rate for new configuration */
27c329ed 9665static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9666{
b432e5cf 9667 struct intel_crtc *intel_crtc;
27c329ed 9668 struct intel_crtc_state *crtc_state;
b432e5cf 9669 int max_pixel_rate = 0;
b432e5cf 9670
27c329ed
ML
9671 for_each_intel_crtc(state->dev, intel_crtc) {
9672 int pixel_rate;
9673
9674 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9675 if (IS_ERR(crtc_state))
9676 return PTR_ERR(crtc_state);
9677
9678 if (!crtc_state->base.enable)
b432e5cf
VS
9679 continue;
9680
27c329ed 9681 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9682
9683 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
27c329ed 9684 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
b432e5cf
VS
9685 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9686
9687 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9688 }
9689
9690 return max_pixel_rate;
9691}
9692
9693static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9694{
9695 struct drm_i915_private *dev_priv = dev->dev_private;
9696 uint32_t val, data;
9697 int ret;
9698
9699 if (WARN((I915_READ(LCPLL_CTL) &
9700 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9701 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9702 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9703 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9704 "trying to change cdclk frequency with cdclk not enabled\n"))
9705 return;
9706
9707 mutex_lock(&dev_priv->rps.hw_lock);
9708 ret = sandybridge_pcode_write(dev_priv,
9709 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9710 mutex_unlock(&dev_priv->rps.hw_lock);
9711 if (ret) {
9712 DRM_ERROR("failed to inform pcode about cdclk change\n");
9713 return;
9714 }
9715
9716 val = I915_READ(LCPLL_CTL);
9717 val |= LCPLL_CD_SOURCE_FCLK;
9718 I915_WRITE(LCPLL_CTL, val);
9719
9720 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9721 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9722 DRM_ERROR("Switching to FCLK failed\n");
9723
9724 val = I915_READ(LCPLL_CTL);
9725 val &= ~LCPLL_CLK_FREQ_MASK;
9726
9727 switch (cdclk) {
9728 case 450000:
9729 val |= LCPLL_CLK_FREQ_450;
9730 data = 0;
9731 break;
9732 case 540000:
9733 val |= LCPLL_CLK_FREQ_54O_BDW;
9734 data = 1;
9735 break;
9736 case 337500:
9737 val |= LCPLL_CLK_FREQ_337_5_BDW;
9738 data = 2;
9739 break;
9740 case 675000:
9741 val |= LCPLL_CLK_FREQ_675_BDW;
9742 data = 3;
9743 break;
9744 default:
9745 WARN(1, "invalid cdclk frequency\n");
9746 return;
9747 }
9748
9749 I915_WRITE(LCPLL_CTL, val);
9750
9751 val = I915_READ(LCPLL_CTL);
9752 val &= ~LCPLL_CD_SOURCE_FCLK;
9753 I915_WRITE(LCPLL_CTL, val);
9754
9755 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9756 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9757 DRM_ERROR("Switching back to LCPLL failed\n");
9758
9759 mutex_lock(&dev_priv->rps.hw_lock);
9760 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9761 mutex_unlock(&dev_priv->rps.hw_lock);
9762
9763 intel_update_cdclk(dev);
9764
9765 WARN(cdclk != dev_priv->cdclk_freq,
9766 "cdclk requested %d kHz but got %d kHz\n",
9767 cdclk, dev_priv->cdclk_freq);
9768}
9769
27c329ed 9770static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9771{
27c329ed
ML
9772 struct drm_i915_private *dev_priv = to_i915(state->dev);
9773 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9774 int cdclk;
9775
9776 /*
9777 * FIXME should also account for plane ratio
9778 * once 64bpp pixel formats are supported.
9779 */
27c329ed 9780 if (max_pixclk > 540000)
b432e5cf 9781 cdclk = 675000;
27c329ed 9782 else if (max_pixclk > 450000)
b432e5cf 9783 cdclk = 540000;
27c329ed 9784 else if (max_pixclk > 337500)
b432e5cf
VS
9785 cdclk = 450000;
9786 else
9787 cdclk = 337500;
9788
b432e5cf 9789 if (cdclk > dev_priv->max_cdclk_freq) {
63ba534e
ML
9790 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9791 cdclk, dev_priv->max_cdclk_freq);
9792 return -EINVAL;
b432e5cf
VS
9793 }
9794
27c329ed 9795 to_intel_atomic_state(state)->cdclk = cdclk;
b432e5cf
VS
9796
9797 return 0;
9798}
9799
27c329ed 9800static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9801{
27c329ed
ML
9802 struct drm_device *dev = old_state->dev;
9803 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
b432e5cf 9804
27c329ed 9805 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9806}
9807
190f68c5
ACO
9808static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9809 struct intel_crtc_state *crtc_state)
09b4ddf9 9810{
190f68c5 9811 if (!intel_ddi_pll_select(crtc, crtc_state))
6441ab5f 9812 return -EINVAL;
716c2e55 9813
c7653199 9814 crtc->lowfreq_avail = false;
644cef34 9815
c8f7a0db 9816 return 0;
79e53945
JB
9817}
9818
3760b59c
S
9819static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9820 enum port port,
9821 struct intel_crtc_state *pipe_config)
9822{
9823 switch (port) {
9824 case PORT_A:
9825 pipe_config->ddi_pll_sel = SKL_DPLL0;
9826 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9827 break;
9828 case PORT_B:
9829 pipe_config->ddi_pll_sel = SKL_DPLL1;
9830 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9831 break;
9832 case PORT_C:
9833 pipe_config->ddi_pll_sel = SKL_DPLL2;
9834 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9835 break;
9836 default:
9837 DRM_ERROR("Incorrect port type\n");
9838 }
9839}
9840
96b7dfb7
S
9841static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9842 enum port port,
5cec258b 9843 struct intel_crtc_state *pipe_config)
96b7dfb7 9844{
3148ade7 9845 u32 temp, dpll_ctl1;
96b7dfb7
S
9846
9847 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9848 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9849
9850 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
9851 case SKL_DPLL0:
9852 /*
9853 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9854 * of the shared DPLL framework and thus needs to be read out
9855 * separately
9856 */
9857 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9858 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9859 break;
96b7dfb7
S
9860 case SKL_DPLL1:
9861 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9862 break;
9863 case SKL_DPLL2:
9864 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9865 break;
9866 case SKL_DPLL3:
9867 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9868 break;
96b7dfb7
S
9869 }
9870}
9871
7d2c8175
DL
9872static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9873 enum port port,
5cec258b 9874 struct intel_crtc_state *pipe_config)
7d2c8175
DL
9875{
9876 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9877
9878 switch (pipe_config->ddi_pll_sel) {
9879 case PORT_CLK_SEL_WRPLL1:
9880 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9881 break;
9882 case PORT_CLK_SEL_WRPLL2:
9883 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9884 break;
00490c22
ML
9885 case PORT_CLK_SEL_SPLL:
9886 pipe_config->shared_dpll = DPLL_ID_SPLL;
79bd23da 9887 break;
7d2c8175
DL
9888 }
9889}
9890
26804afd 9891static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9892 struct intel_crtc_state *pipe_config)
26804afd
DV
9893{
9894 struct drm_device *dev = crtc->base.dev;
9895 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9896 struct intel_shared_dpll *pll;
26804afd
DV
9897 enum port port;
9898 uint32_t tmp;
9899
9900 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9901
9902 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9903
ef11bdb3 9904 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
96b7dfb7 9905 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
9906 else if (IS_BROXTON(dev))
9907 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9908 else
9909 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9910
d452c5b6
DV
9911 if (pipe_config->shared_dpll >= 0) {
9912 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9913
9914 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9915 &pipe_config->dpll_hw_state));
9916 }
9917
26804afd
DV
9918 /*
9919 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9920 * DDI E. So just check whether this pipe is wired to DDI E and whether
9921 * the PCH transcoder is on.
9922 */
ca370455
DL
9923 if (INTEL_INFO(dev)->gen < 9 &&
9924 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9925 pipe_config->has_pch_encoder = true;
9926
9927 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9928 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9929 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9930
9931 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9932 }
9933}
9934
0e8ffe1b 9935static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9936 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9937{
9938 struct drm_device *dev = crtc->base.dev;
9939 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 9940 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
9941 uint32_t tmp;
9942
f458ebbc 9943 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
9944 POWER_DOMAIN_PIPE(crtc->pipe)))
9945 return false;
9946
e143a21c 9947 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
9948 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9949
eccb140b
DV
9950 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9951 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9952 enum pipe trans_edp_pipe;
9953 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9954 default:
9955 WARN(1, "unknown pipe linked to edp transcoder\n");
9956 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9957 case TRANS_DDI_EDP_INPUT_A_ON:
9958 trans_edp_pipe = PIPE_A;
9959 break;
9960 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9961 trans_edp_pipe = PIPE_B;
9962 break;
9963 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9964 trans_edp_pipe = PIPE_C;
9965 break;
9966 }
9967
9968 if (trans_edp_pipe == crtc->pipe)
9969 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9970 }
9971
f458ebbc 9972 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 9973 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
9974 return false;
9975
eccb140b 9976 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
9977 if (!(tmp & PIPECONF_ENABLE))
9978 return false;
9979
26804afd 9980 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 9981
1bd1bd80
DV
9982 intel_get_pipe_timings(crtc, pipe_config);
9983
a1b2278e
CK
9984 if (INTEL_INFO(dev)->gen >= 9) {
9985 skl_init_scalers(dev, crtc, pipe_config);
9986 }
9987
2fa2fe9a 9988 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
af99ceda
CK
9989
9990 if (INTEL_INFO(dev)->gen >= 9) {
9991 pipe_config->scaler_state.scaler_id = -1;
9992 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9993 }
9994
bd2e244f 9995 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
1c132b44 9996 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 9997 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 9998 else
1c132b44 9999 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 10000 }
88adfff1 10001
e59150dc
JB
10002 if (IS_HASWELL(dev))
10003 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10004 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 10005
ebb69c95
CT
10006 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
10007 pipe_config->pixel_multiplier =
10008 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10009 } else {
10010 pipe_config->pixel_multiplier = 1;
10011 }
6c49f241 10012
0e8ffe1b
DV
10013 return true;
10014}
10015
560b85bb
CW
10016static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
10017{
10018 struct drm_device *dev = crtc->dev;
10019 struct drm_i915_private *dev_priv = dev->dev_private;
10020 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 10021 uint32_t cntl = 0, size = 0;
560b85bb 10022
dc41c154 10023 if (base) {
3dd512fb
MR
10024 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
10025 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
dc41c154
VS
10026 unsigned int stride = roundup_pow_of_two(width) * 4;
10027
10028 switch (stride) {
10029 default:
10030 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10031 width, stride);
10032 stride = 256;
10033 /* fallthrough */
10034 case 256:
10035 case 512:
10036 case 1024:
10037 case 2048:
10038 break;
4b0e333e
CW
10039 }
10040
dc41c154
VS
10041 cntl |= CURSOR_ENABLE |
10042 CURSOR_GAMMA_ENABLE |
10043 CURSOR_FORMAT_ARGB |
10044 CURSOR_STRIDE(stride);
10045
10046 size = (height << 12) | width;
4b0e333e 10047 }
560b85bb 10048
dc41c154
VS
10049 if (intel_crtc->cursor_cntl != 0 &&
10050 (intel_crtc->cursor_base != base ||
10051 intel_crtc->cursor_size != size ||
10052 intel_crtc->cursor_cntl != cntl)) {
10053 /* On these chipsets we can only modify the base/size/stride
10054 * whilst the cursor is disabled.
10055 */
0b87c24e
VS
10056 I915_WRITE(CURCNTR(PIPE_A), 0);
10057 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 10058 intel_crtc->cursor_cntl = 0;
4b0e333e 10059 }
560b85bb 10060
99d1f387 10061 if (intel_crtc->cursor_base != base) {
0b87c24e 10062 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
10063 intel_crtc->cursor_base = base;
10064 }
4726e0b0 10065
dc41c154
VS
10066 if (intel_crtc->cursor_size != size) {
10067 I915_WRITE(CURSIZE, size);
10068 intel_crtc->cursor_size = size;
4b0e333e 10069 }
560b85bb 10070
4b0e333e 10071 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
10072 I915_WRITE(CURCNTR(PIPE_A), cntl);
10073 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 10074 intel_crtc->cursor_cntl = cntl;
560b85bb 10075 }
560b85bb
CW
10076}
10077
560b85bb 10078static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
65a21cd6
JB
10079{
10080 struct drm_device *dev = crtc->dev;
10081 struct drm_i915_private *dev_priv = dev->dev_private;
10082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10083 int pipe = intel_crtc->pipe;
4b0e333e
CW
10084 uint32_t cntl;
10085
10086 cntl = 0;
10087 if (base) {
10088 cntl = MCURSOR_GAMMA_ENABLE;
3dd512fb 10089 switch (intel_crtc->base.cursor->state->crtc_w) {
4726e0b0
SK
10090 case 64:
10091 cntl |= CURSOR_MODE_64_ARGB_AX;
10092 break;
10093 case 128:
10094 cntl |= CURSOR_MODE_128_ARGB_AX;
10095 break;
10096 case 256:
10097 cntl |= CURSOR_MODE_256_ARGB_AX;
10098 break;
10099 default:
3dd512fb 10100 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
4726e0b0 10101 return;
65a21cd6 10102 }
4b0e333e 10103 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 10104
fc6f93bc 10105 if (HAS_DDI(dev))
47bf17a7 10106 cntl |= CURSOR_PIPE_CSC_ENABLE;
4b0e333e 10107 }
65a21cd6 10108
8e7d688b 10109 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
4398ad45
VS
10110 cntl |= CURSOR_ROTATE_180;
10111
4b0e333e
CW
10112 if (intel_crtc->cursor_cntl != cntl) {
10113 I915_WRITE(CURCNTR(pipe), cntl);
10114 POSTING_READ(CURCNTR(pipe));
10115 intel_crtc->cursor_cntl = cntl;
65a21cd6 10116 }
4b0e333e 10117
65a21cd6 10118 /* and commit changes on next vblank */
5efb3e28
VS
10119 I915_WRITE(CURBASE(pipe), base);
10120 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10121
10122 intel_crtc->cursor_base = base;
65a21cd6
JB
10123}
10124
cda4b7d3 10125/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
10126static void intel_crtc_update_cursor(struct drm_crtc *crtc,
10127 bool on)
cda4b7d3
CW
10128{
10129 struct drm_device *dev = crtc->dev;
10130 struct drm_i915_private *dev_priv = dev->dev_private;
10131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10132 int pipe = intel_crtc->pipe;
9b4101be
ML
10133 struct drm_plane_state *cursor_state = crtc->cursor->state;
10134 int x = cursor_state->crtc_x;
10135 int y = cursor_state->crtc_y;
d6e4db15 10136 u32 base = 0, pos = 0;
cda4b7d3 10137
d6e4db15 10138 if (on)
cda4b7d3 10139 base = intel_crtc->cursor_addr;
cda4b7d3 10140
6e3c9717 10141 if (x >= intel_crtc->config->pipe_src_w)
d6e4db15
VS
10142 base = 0;
10143
6e3c9717 10144 if (y >= intel_crtc->config->pipe_src_h)
cda4b7d3
CW
10145 base = 0;
10146
10147 if (x < 0) {
9b4101be 10148 if (x + cursor_state->crtc_w <= 0)
cda4b7d3
CW
10149 base = 0;
10150
10151 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10152 x = -x;
10153 }
10154 pos |= x << CURSOR_X_SHIFT;
10155
10156 if (y < 0) {
9b4101be 10157 if (y + cursor_state->crtc_h <= 0)
cda4b7d3
CW
10158 base = 0;
10159
10160 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10161 y = -y;
10162 }
10163 pos |= y << CURSOR_Y_SHIFT;
10164
4b0e333e 10165 if (base == 0 && intel_crtc->cursor_base == 0)
cda4b7d3
CW
10166 return;
10167
5efb3e28
VS
10168 I915_WRITE(CURPOS(pipe), pos);
10169
4398ad45
VS
10170 /* ILK+ do this automagically */
10171 if (HAS_GMCH_DISPLAY(dev) &&
8e7d688b 10172 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
9b4101be
ML
10173 base += (cursor_state->crtc_h *
10174 cursor_state->crtc_w - 1) * 4;
4398ad45
VS
10175 }
10176
8ac54669 10177 if (IS_845G(dev) || IS_I865G(dev))
5efb3e28
VS
10178 i845_update_cursor(crtc, base);
10179 else
10180 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
10181}
10182
dc41c154
VS
10183static bool cursor_size_ok(struct drm_device *dev,
10184 uint32_t width, uint32_t height)
10185{
10186 if (width == 0 || height == 0)
10187 return false;
10188
10189 /*
10190 * 845g/865g are special in that they are only limited by
10191 * the width of their cursors, the height is arbitrary up to
10192 * the precision of the register. Everything else requires
10193 * square cursors, limited to a few power-of-two sizes.
10194 */
10195 if (IS_845G(dev) || IS_I865G(dev)) {
10196 if ((width & 63) != 0)
10197 return false;
10198
10199 if (width > (IS_845G(dev) ? 64 : 512))
10200 return false;
10201
10202 if (height > 1023)
10203 return false;
10204 } else {
10205 switch (width | height) {
10206 case 256:
10207 case 128:
10208 if (IS_GEN2(dev))
10209 return false;
10210 case 64:
10211 break;
10212 default:
10213 return false;
10214 }
10215 }
10216
10217 return true;
10218}
10219
79e53945 10220static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 10221 u16 *blue, uint32_t start, uint32_t size)
79e53945 10222{
7203425a 10223 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 10224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 10225
7203425a 10226 for (i = start; i < end; i++) {
79e53945
JB
10227 intel_crtc->lut_r[i] = red[i] >> 8;
10228 intel_crtc->lut_g[i] = green[i] >> 8;
10229 intel_crtc->lut_b[i] = blue[i] >> 8;
10230 }
10231
10232 intel_crtc_load_lut(crtc);
10233}
10234
79e53945
JB
10235/* VESA 640x480x72Hz mode to set on the pipe */
10236static struct drm_display_mode load_detect_mode = {
10237 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10238 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10239};
10240
a8bb6818
DV
10241struct drm_framebuffer *
10242__intel_framebuffer_create(struct drm_device *dev,
10243 struct drm_mode_fb_cmd2 *mode_cmd,
10244 struct drm_i915_gem_object *obj)
d2dff872
CW
10245{
10246 struct intel_framebuffer *intel_fb;
10247 int ret;
10248
10249 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 10250 if (!intel_fb)
d2dff872 10251 return ERR_PTR(-ENOMEM);
d2dff872
CW
10252
10253 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10254 if (ret)
10255 goto err;
d2dff872
CW
10256
10257 return &intel_fb->base;
dcb1394e 10258
dd4916c5 10259err:
dd4916c5 10260 kfree(intel_fb);
dd4916c5 10261 return ERR_PTR(ret);
d2dff872
CW
10262}
10263
b5ea642a 10264static struct drm_framebuffer *
a8bb6818
DV
10265intel_framebuffer_create(struct drm_device *dev,
10266 struct drm_mode_fb_cmd2 *mode_cmd,
10267 struct drm_i915_gem_object *obj)
10268{
10269 struct drm_framebuffer *fb;
10270 int ret;
10271
10272 ret = i915_mutex_lock_interruptible(dev);
10273 if (ret)
10274 return ERR_PTR(ret);
10275 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10276 mutex_unlock(&dev->struct_mutex);
10277
10278 return fb;
10279}
10280
d2dff872
CW
10281static u32
10282intel_framebuffer_pitch_for_width(int width, int bpp)
10283{
10284 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10285 return ALIGN(pitch, 64);
10286}
10287
10288static u32
10289intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10290{
10291 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10292 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10293}
10294
10295static struct drm_framebuffer *
10296intel_framebuffer_create_for_mode(struct drm_device *dev,
10297 struct drm_display_mode *mode,
10298 int depth, int bpp)
10299{
dcb1394e 10300 struct drm_framebuffer *fb;
d2dff872 10301 struct drm_i915_gem_object *obj;
0fed39bd 10302 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10303
10304 obj = i915_gem_alloc_object(dev,
10305 intel_framebuffer_size_for_mode(mode, bpp));
10306 if (obj == NULL)
10307 return ERR_PTR(-ENOMEM);
10308
10309 mode_cmd.width = mode->hdisplay;
10310 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10311 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10312 bpp);
5ca0c34a 10313 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 10314
dcb1394e
LW
10315 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10316 if (IS_ERR(fb))
10317 drm_gem_object_unreference_unlocked(&obj->base);
10318
10319 return fb;
d2dff872
CW
10320}
10321
10322static struct drm_framebuffer *
10323mode_fits_in_fbdev(struct drm_device *dev,
10324 struct drm_display_mode *mode)
10325{
0695726e 10326#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10327 struct drm_i915_private *dev_priv = dev->dev_private;
10328 struct drm_i915_gem_object *obj;
10329 struct drm_framebuffer *fb;
10330
4c0e5528 10331 if (!dev_priv->fbdev)
d2dff872
CW
10332 return NULL;
10333
4c0e5528 10334 if (!dev_priv->fbdev->fb)
d2dff872
CW
10335 return NULL;
10336
4c0e5528
DV
10337 obj = dev_priv->fbdev->fb->obj;
10338 BUG_ON(!obj);
10339
8bcd4553 10340 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10341 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10342 fb->bits_per_pixel))
d2dff872
CW
10343 return NULL;
10344
01f2c773 10345 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10346 return NULL;
10347
10348 return fb;
4520f53a
DV
10349#else
10350 return NULL;
10351#endif
d2dff872
CW
10352}
10353
d3a40d1b
ACO
10354static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10355 struct drm_crtc *crtc,
10356 struct drm_display_mode *mode,
10357 struct drm_framebuffer *fb,
10358 int x, int y)
10359{
10360 struct drm_plane_state *plane_state;
10361 int hdisplay, vdisplay;
10362 int ret;
10363
10364 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10365 if (IS_ERR(plane_state))
10366 return PTR_ERR(plane_state);
10367
10368 if (mode)
10369 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10370 else
10371 hdisplay = vdisplay = 0;
10372
10373 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10374 if (ret)
10375 return ret;
10376 drm_atomic_set_fb_for_plane(plane_state, fb);
10377 plane_state->crtc_x = 0;
10378 plane_state->crtc_y = 0;
10379 plane_state->crtc_w = hdisplay;
10380 plane_state->crtc_h = vdisplay;
10381 plane_state->src_x = x << 16;
10382 plane_state->src_y = y << 16;
10383 plane_state->src_w = hdisplay << 16;
10384 plane_state->src_h = vdisplay << 16;
10385
10386 return 0;
10387}
10388
d2434ab7 10389bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10390 struct drm_display_mode *mode,
51fd371b
RC
10391 struct intel_load_detect_pipe *old,
10392 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10393{
10394 struct intel_crtc *intel_crtc;
d2434ab7
DV
10395 struct intel_encoder *intel_encoder =
10396 intel_attached_encoder(connector);
79e53945 10397 struct drm_crtc *possible_crtc;
4ef69c7a 10398 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10399 struct drm_crtc *crtc = NULL;
10400 struct drm_device *dev = encoder->dev;
94352cf9 10401 struct drm_framebuffer *fb;
51fd371b 10402 struct drm_mode_config *config = &dev->mode_config;
83a57153 10403 struct drm_atomic_state *state = NULL;
944b0c76 10404 struct drm_connector_state *connector_state;
4be07317 10405 struct intel_crtc_state *crtc_state;
51fd371b 10406 int ret, i = -1;
79e53945 10407
d2dff872 10408 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10409 connector->base.id, connector->name,
8e329a03 10410 encoder->base.id, encoder->name);
d2dff872 10411
51fd371b
RC
10412retry:
10413 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10414 if (ret)
ad3c558f 10415 goto fail;
6e9f798d 10416
79e53945
JB
10417 /*
10418 * Algorithm gets a little messy:
7a5e4805 10419 *
79e53945
JB
10420 * - if the connector already has an assigned crtc, use it (but make
10421 * sure it's on first)
7a5e4805 10422 *
79e53945
JB
10423 * - try to find the first unused crtc that can drive this connector,
10424 * and use that if we find one
79e53945
JB
10425 */
10426
10427 /* See if we already have a CRTC for this connector */
10428 if (encoder->crtc) {
10429 crtc = encoder->crtc;
8261b191 10430
51fd371b 10431 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10432 if (ret)
ad3c558f 10433 goto fail;
4d02e2de 10434 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
51fd371b 10435 if (ret)
ad3c558f 10436 goto fail;
7b24056b 10437
24218aac 10438 old->dpms_mode = connector->dpms;
8261b191
CW
10439 old->load_detect_temp = false;
10440
10441 /* Make sure the crtc and connector are running */
24218aac
DV
10442 if (connector->dpms != DRM_MODE_DPMS_ON)
10443 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 10444
7173188d 10445 return true;
79e53945
JB
10446 }
10447
10448 /* Find an unused one (if possible) */
70e1e0ec 10449 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10450 i++;
10451 if (!(encoder->possible_crtcs & (1 << i)))
10452 continue;
83d65738 10453 if (possible_crtc->state->enable)
a459249c 10454 continue;
a459249c
VS
10455
10456 crtc = possible_crtc;
10457 break;
79e53945
JB
10458 }
10459
10460 /*
10461 * If we didn't find an unused CRTC, don't use any.
10462 */
10463 if (!crtc) {
7173188d 10464 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10465 goto fail;
79e53945
JB
10466 }
10467
51fd371b
RC
10468 ret = drm_modeset_lock(&crtc->mutex, ctx);
10469 if (ret)
ad3c558f 10470 goto fail;
4d02e2de
DV
10471 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10472 if (ret)
ad3c558f 10473 goto fail;
79e53945
JB
10474
10475 intel_crtc = to_intel_crtc(crtc);
24218aac 10476 old->dpms_mode = connector->dpms;
8261b191 10477 old->load_detect_temp = true;
d2dff872 10478 old->release_fb = NULL;
79e53945 10479
83a57153
ACO
10480 state = drm_atomic_state_alloc(dev);
10481 if (!state)
10482 return false;
10483
10484 state->acquire_ctx = ctx;
10485
944b0c76
ACO
10486 connector_state = drm_atomic_get_connector_state(state, connector);
10487 if (IS_ERR(connector_state)) {
10488 ret = PTR_ERR(connector_state);
10489 goto fail;
10490 }
10491
10492 connector_state->crtc = crtc;
10493 connector_state->best_encoder = &intel_encoder->base;
10494
4be07317
ACO
10495 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10496 if (IS_ERR(crtc_state)) {
10497 ret = PTR_ERR(crtc_state);
10498 goto fail;
10499 }
10500
49d6fa21 10501 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10502
6492711d
CW
10503 if (!mode)
10504 mode = &load_detect_mode;
79e53945 10505
d2dff872
CW
10506 /* We need a framebuffer large enough to accommodate all accesses
10507 * that the plane may generate whilst we perform load detection.
10508 * We can not rely on the fbcon either being present (we get called
10509 * during its initialisation to detect all boot displays, or it may
10510 * not even exist) or that it is large enough to satisfy the
10511 * requested mode.
10512 */
94352cf9
DV
10513 fb = mode_fits_in_fbdev(dev, mode);
10514 if (fb == NULL) {
d2dff872 10515 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
10516 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10517 old->release_fb = fb;
d2dff872
CW
10518 } else
10519 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10520 if (IS_ERR(fb)) {
d2dff872 10521 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10522 goto fail;
79e53945 10523 }
79e53945 10524
d3a40d1b
ACO
10525 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10526 if (ret)
10527 goto fail;
10528
8c7b5ccb
ACO
10529 drm_mode_copy(&crtc_state->base.mode, mode);
10530
74c090b1 10531 if (drm_atomic_commit(state)) {
6492711d 10532 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
10533 if (old->release_fb)
10534 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 10535 goto fail;
79e53945 10536 }
9128b040 10537 crtc->primary->crtc = crtc;
7173188d 10538
79e53945 10539 /* let the connector get through one full cycle before testing */
9d0498a2 10540 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10541 return true;
412b61d8 10542
ad3c558f 10543fail:
e5d958ef
ACO
10544 drm_atomic_state_free(state);
10545 state = NULL;
83a57153 10546
51fd371b
RC
10547 if (ret == -EDEADLK) {
10548 drm_modeset_backoff(ctx);
10549 goto retry;
10550 }
10551
412b61d8 10552 return false;
79e53945
JB
10553}
10554
d2434ab7 10555void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10556 struct intel_load_detect_pipe *old,
10557 struct drm_modeset_acquire_ctx *ctx)
79e53945 10558{
83a57153 10559 struct drm_device *dev = connector->dev;
d2434ab7
DV
10560 struct intel_encoder *intel_encoder =
10561 intel_attached_encoder(connector);
4ef69c7a 10562 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 10563 struct drm_crtc *crtc = encoder->crtc;
412b61d8 10564 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83a57153 10565 struct drm_atomic_state *state;
944b0c76 10566 struct drm_connector_state *connector_state;
4be07317 10567 struct intel_crtc_state *crtc_state;
d3a40d1b 10568 int ret;
79e53945 10569
d2dff872 10570 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10571 connector->base.id, connector->name,
8e329a03 10572 encoder->base.id, encoder->name);
d2dff872 10573
8261b191 10574 if (old->load_detect_temp) {
83a57153 10575 state = drm_atomic_state_alloc(dev);
944b0c76
ACO
10576 if (!state)
10577 goto fail;
83a57153
ACO
10578
10579 state->acquire_ctx = ctx;
10580
944b0c76
ACO
10581 connector_state = drm_atomic_get_connector_state(state, connector);
10582 if (IS_ERR(connector_state))
10583 goto fail;
10584
4be07317
ACO
10585 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10586 if (IS_ERR(crtc_state))
10587 goto fail;
10588
944b0c76
ACO
10589 connector_state->best_encoder = NULL;
10590 connector_state->crtc = NULL;
10591
49d6fa21 10592 crtc_state->base.enable = crtc_state->base.active = false;
4be07317 10593
d3a40d1b
ACO
10594 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10595 0, 0);
10596 if (ret)
10597 goto fail;
10598
74c090b1 10599 ret = drm_atomic_commit(state);
2bfb4627
ACO
10600 if (ret)
10601 goto fail;
d2dff872 10602
36206361
DV
10603 if (old->release_fb) {
10604 drm_framebuffer_unregister_private(old->release_fb);
10605 drm_framebuffer_unreference(old->release_fb);
10606 }
d2dff872 10607
0622a53c 10608 return;
79e53945
JB
10609 }
10610
c751ce4f 10611 /* Switch crtc and encoder back off if necessary */
24218aac
DV
10612 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10613 connector->funcs->dpms(connector, old->dpms_mode);
944b0c76
ACO
10614
10615 return;
10616fail:
10617 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10618 drm_atomic_state_free(state);
79e53945
JB
10619}
10620
da4a1efa 10621static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10622 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10623{
10624 struct drm_i915_private *dev_priv = dev->dev_private;
10625 u32 dpll = pipe_config->dpll_hw_state.dpll;
10626
10627 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10628 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10629 else if (HAS_PCH_SPLIT(dev))
10630 return 120000;
10631 else if (!IS_GEN2(dev))
10632 return 96000;
10633 else
10634 return 48000;
10635}
10636
79e53945 10637/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10638static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10639 struct intel_crtc_state *pipe_config)
79e53945 10640{
f1f644dc 10641 struct drm_device *dev = crtc->base.dev;
79e53945 10642 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10643 int pipe = pipe_config->cpu_transcoder;
293623f7 10644 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10645 u32 fp;
10646 intel_clock_t clock;
dccbea3b 10647 int port_clock;
da4a1efa 10648 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10649
10650 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10651 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10652 else
293623f7 10653 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10654
10655 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10656 if (IS_PINEVIEW(dev)) {
10657 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10658 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10659 } else {
10660 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10661 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10662 }
10663
a6c45cf0 10664 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10665 if (IS_PINEVIEW(dev))
10666 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10667 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10668 else
10669 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10670 DPLL_FPA01_P1_POST_DIV_SHIFT);
10671
10672 switch (dpll & DPLL_MODE_MASK) {
10673 case DPLLB_MODE_DAC_SERIAL:
10674 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10675 5 : 10;
10676 break;
10677 case DPLLB_MODE_LVDS:
10678 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10679 7 : 14;
10680 break;
10681 default:
28c97730 10682 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10683 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10684 return;
79e53945
JB
10685 }
10686
ac58c3f0 10687 if (IS_PINEVIEW(dev))
dccbea3b 10688 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10689 else
dccbea3b 10690 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10691 } else {
0fb58223 10692 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10693 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10694
10695 if (is_lvds) {
10696 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10697 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10698
10699 if (lvds & LVDS_CLKB_POWER_UP)
10700 clock.p2 = 7;
10701 else
10702 clock.p2 = 14;
79e53945
JB
10703 } else {
10704 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10705 clock.p1 = 2;
10706 else {
10707 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10708 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10709 }
10710 if (dpll & PLL_P2_DIVIDE_BY_4)
10711 clock.p2 = 4;
10712 else
10713 clock.p2 = 2;
79e53945 10714 }
da4a1efa 10715
dccbea3b 10716 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10717 }
10718
18442d08
VS
10719 /*
10720 * This value includes pixel_multiplier. We will use
241bfc38 10721 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10722 * encoder's get_config() function.
10723 */
dccbea3b 10724 pipe_config->port_clock = port_clock;
f1f644dc
JB
10725}
10726
6878da05
VS
10727int intel_dotclock_calculate(int link_freq,
10728 const struct intel_link_m_n *m_n)
f1f644dc 10729{
f1f644dc
JB
10730 /*
10731 * The calculation for the data clock is:
1041a02f 10732 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10733 * But we want to avoid losing precison if possible, so:
1041a02f 10734 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10735 *
10736 * and the link clock is simpler:
1041a02f 10737 * link_clock = (m * link_clock) / n
f1f644dc
JB
10738 */
10739
6878da05
VS
10740 if (!m_n->link_n)
10741 return 0;
f1f644dc 10742
6878da05
VS
10743 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10744}
f1f644dc 10745
18442d08 10746static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10747 struct intel_crtc_state *pipe_config)
6878da05
VS
10748{
10749 struct drm_device *dev = crtc->base.dev;
79e53945 10750
18442d08
VS
10751 /* read out port_clock from the DPLL */
10752 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10753
f1f644dc 10754 /*
18442d08 10755 * This value does not include pixel_multiplier.
241bfc38 10756 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
10757 * agree once we know their relationship in the encoder's
10758 * get_config() function.
79e53945 10759 */
2d112de7 10760 pipe_config->base.adjusted_mode.crtc_clock =
18442d08
VS
10761 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10762 &pipe_config->fdi_m_n);
79e53945
JB
10763}
10764
10765/** Returns the currently programmed mode of the given pipe. */
10766struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10767 struct drm_crtc *crtc)
10768{
548f245b 10769 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10771 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10772 struct drm_display_mode *mode;
5cec258b 10773 struct intel_crtc_state pipe_config;
fe2b8f9d
PZ
10774 int htot = I915_READ(HTOTAL(cpu_transcoder));
10775 int hsync = I915_READ(HSYNC(cpu_transcoder));
10776 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10777 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10778 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10779
10780 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10781 if (!mode)
10782 return NULL;
10783
f1f644dc
JB
10784 /*
10785 * Construct a pipe_config sufficient for getting the clock info
10786 * back out of crtc_clock_get.
10787 *
10788 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10789 * to use a real value here instead.
10790 */
293623f7 10791 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 10792 pipe_config.pixel_multiplier = 1;
293623f7
VS
10793 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10794 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10795 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
10796 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10797
773ae034 10798 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
10799 mode->hdisplay = (htot & 0xffff) + 1;
10800 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10801 mode->hsync_start = (hsync & 0xffff) + 1;
10802 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10803 mode->vdisplay = (vtot & 0xffff) + 1;
10804 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10805 mode->vsync_start = (vsync & 0xffff) + 1;
10806 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10807
10808 drm_mode_set_name(mode);
79e53945
JB
10809
10810 return mode;
10811}
10812
f047e395
CW
10813void intel_mark_busy(struct drm_device *dev)
10814{
c67a470b
PZ
10815 struct drm_i915_private *dev_priv = dev->dev_private;
10816
f62a0076
CW
10817 if (dev_priv->mm.busy)
10818 return;
10819
43694d69 10820 intel_runtime_pm_get(dev_priv);
c67a470b 10821 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10822 if (INTEL_INFO(dev)->gen >= 6)
10823 gen6_rps_busy(dev_priv);
f62a0076 10824 dev_priv->mm.busy = true;
f047e395
CW
10825}
10826
10827void intel_mark_idle(struct drm_device *dev)
652c393a 10828{
c67a470b 10829 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10830
f62a0076
CW
10831 if (!dev_priv->mm.busy)
10832 return;
10833
10834 dev_priv->mm.busy = false;
10835
3d13ef2e 10836 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10837 gen6_rps_idle(dev->dev_private);
bb4cdd53 10838
43694d69 10839 intel_runtime_pm_put(dev_priv);
652c393a
JB
10840}
10841
79e53945
JB
10842static void intel_crtc_destroy(struct drm_crtc *crtc)
10843{
10844 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10845 struct drm_device *dev = crtc->dev;
10846 struct intel_unpin_work *work;
67e77c5a 10847
5e2d7afc 10848 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10849 work = intel_crtc->unpin_work;
10850 intel_crtc->unpin_work = NULL;
5e2d7afc 10851 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10852
10853 if (work) {
10854 cancel_work_sync(&work->work);
10855 kfree(work);
10856 }
79e53945
JB
10857
10858 drm_crtc_cleanup(crtc);
67e77c5a 10859
79e53945
JB
10860 kfree(intel_crtc);
10861}
10862
6b95a207
KH
10863static void intel_unpin_work_fn(struct work_struct *__work)
10864{
10865 struct intel_unpin_work *work =
10866 container_of(__work, struct intel_unpin_work, work);
a9ff8714
VS
10867 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10868 struct drm_device *dev = crtc->base.dev;
10869 struct drm_plane *primary = crtc->base.primary;
6b95a207 10870
b4a98e57 10871 mutex_lock(&dev->struct_mutex);
a9ff8714 10872 intel_unpin_fb_obj(work->old_fb, primary->state);
05394f39 10873 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10874
f06cc1b9 10875 if (work->flip_queued_req)
146d84f0 10876 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10877 mutex_unlock(&dev->struct_mutex);
10878
a9ff8714 10879 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
89ed88ba 10880 drm_framebuffer_unreference(work->old_fb);
f99d7069 10881
a9ff8714
VS
10882 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10883 atomic_dec(&crtc->unpin_work_count);
b4a98e57 10884
6b95a207
KH
10885 kfree(work);
10886}
10887
1afe3e9d 10888static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10889 struct drm_crtc *crtc)
6b95a207 10890{
6b95a207
KH
10891 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10892 struct intel_unpin_work *work;
6b95a207
KH
10893 unsigned long flags;
10894
10895 /* Ignore early vblank irqs */
10896 if (intel_crtc == NULL)
10897 return;
10898
f326038a
DV
10899 /*
10900 * This is called both by irq handlers and the reset code (to complete
10901 * lost pageflips) so needs the full irqsave spinlocks.
10902 */
6b95a207
KH
10903 spin_lock_irqsave(&dev->event_lock, flags);
10904 work = intel_crtc->unpin_work;
e7d841ca
CW
10905
10906 /* Ensure we don't miss a work->pending update ... */
10907 smp_rmb();
10908
10909 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10910 spin_unlock_irqrestore(&dev->event_lock, flags);
10911 return;
10912 }
10913
d6bbafa1 10914 page_flip_completed(intel_crtc);
0af7e4df 10915
6b95a207 10916 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
10917}
10918
1afe3e9d
JB
10919void intel_finish_page_flip(struct drm_device *dev, int pipe)
10920{
fbee40df 10921 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10922 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10923
49b14a5c 10924 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10925}
10926
10927void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10928{
fbee40df 10929 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10930 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10931
49b14a5c 10932 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10933}
10934
75f7f3ec
VS
10935/* Is 'a' after or equal to 'b'? */
10936static bool g4x_flip_count_after_eq(u32 a, u32 b)
10937{
10938 return !((a - b) & 0x80000000);
10939}
10940
10941static bool page_flip_finished(struct intel_crtc *crtc)
10942{
10943 struct drm_device *dev = crtc->base.dev;
10944 struct drm_i915_private *dev_priv = dev->dev_private;
10945
bdfa7542
VS
10946 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10947 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10948 return true;
10949
75f7f3ec
VS
10950 /*
10951 * The relevant registers doen't exist on pre-ctg.
10952 * As the flip done interrupt doesn't trigger for mmio
10953 * flips on gmch platforms, a flip count check isn't
10954 * really needed there. But since ctg has the registers,
10955 * include it in the check anyway.
10956 */
10957 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10958 return true;
10959
10960 /*
10961 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10962 * used the same base address. In that case the mmio flip might
10963 * have completed, but the CS hasn't even executed the flip yet.
10964 *
10965 * A flip count check isn't enough as the CS might have updated
10966 * the base address just after start of vblank, but before we
10967 * managed to process the interrupt. This means we'd complete the
10968 * CS flip too soon.
10969 *
10970 * Combining both checks should get us a good enough result. It may
10971 * still happen that the CS flip has been executed, but has not
10972 * yet actually completed. But in case the base address is the same
10973 * anyway, we don't really care.
10974 */
10975 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10976 crtc->unpin_work->gtt_offset &&
fd8f507c 10977 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
75f7f3ec
VS
10978 crtc->unpin_work->flip_count);
10979}
10980
6b95a207
KH
10981void intel_prepare_page_flip(struct drm_device *dev, int plane)
10982{
fbee40df 10983 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
10984 struct intel_crtc *intel_crtc =
10985 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10986 unsigned long flags;
10987
f326038a
DV
10988
10989 /*
10990 * This is called both by irq handlers and the reset code (to complete
10991 * lost pageflips) so needs the full irqsave spinlocks.
10992 *
10993 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
10994 * generate a page-flip completion irq, i.e. every modeset
10995 * is also accompanied by a spurious intel_prepare_page_flip().
10996 */
6b95a207 10997 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 10998 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 10999 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
11000 spin_unlock_irqrestore(&dev->event_lock, flags);
11001}
11002
6042639c 11003static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
e7d841ca
CW
11004{
11005 /* Ensure that the work item is consistent when activating it ... */
11006 smp_wmb();
6042639c 11007 atomic_set(&work->pending, INTEL_FLIP_PENDING);
e7d841ca
CW
11008 /* and that it is marked active as soon as the irq could fire. */
11009 smp_wmb();
11010}
11011
8c9f3aaf
JB
11012static int intel_gen2_queue_flip(struct drm_device *dev,
11013 struct drm_crtc *crtc,
11014 struct drm_framebuffer *fb,
ed8d1975 11015 struct drm_i915_gem_object *obj,
6258fbe2 11016 struct drm_i915_gem_request *req,
ed8d1975 11017 uint32_t flags)
8c9f3aaf 11018{
6258fbe2 11019 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 11020 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11021 u32 flip_mask;
11022 int ret;
11023
5fb9de1a 11024 ret = intel_ring_begin(req, 6);
8c9f3aaf 11025 if (ret)
4fa62c89 11026 return ret;
8c9f3aaf
JB
11027
11028 /* Can't queue multiple flips, so wait for the previous
11029 * one to finish before executing the next.
11030 */
11031 if (intel_crtc->plane)
11032 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11033 else
11034 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
11035 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11036 intel_ring_emit(ring, MI_NOOP);
11037 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11038 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11039 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11040 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 11041 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca 11042
6042639c 11043 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11044 return 0;
8c9f3aaf
JB
11045}
11046
11047static int intel_gen3_queue_flip(struct drm_device *dev,
11048 struct drm_crtc *crtc,
11049 struct drm_framebuffer *fb,
ed8d1975 11050 struct drm_i915_gem_object *obj,
6258fbe2 11051 struct drm_i915_gem_request *req,
ed8d1975 11052 uint32_t flags)
8c9f3aaf 11053{
6258fbe2 11054 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 11055 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11056 u32 flip_mask;
11057 int ret;
11058
5fb9de1a 11059 ret = intel_ring_begin(req, 6);
8c9f3aaf 11060 if (ret)
4fa62c89 11061 return ret;
8c9f3aaf
JB
11062
11063 if (intel_crtc->plane)
11064 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11065 else
11066 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
11067 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11068 intel_ring_emit(ring, MI_NOOP);
11069 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11070 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11071 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11072 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
11073 intel_ring_emit(ring, MI_NOOP);
11074
6042639c 11075 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11076 return 0;
8c9f3aaf
JB
11077}
11078
11079static int intel_gen4_queue_flip(struct drm_device *dev,
11080 struct drm_crtc *crtc,
11081 struct drm_framebuffer *fb,
ed8d1975 11082 struct drm_i915_gem_object *obj,
6258fbe2 11083 struct drm_i915_gem_request *req,
ed8d1975 11084 uint32_t flags)
8c9f3aaf 11085{
6258fbe2 11086 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
11087 struct drm_i915_private *dev_priv = dev->dev_private;
11088 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11089 uint32_t pf, pipesrc;
11090 int ret;
11091
5fb9de1a 11092 ret = intel_ring_begin(req, 4);
8c9f3aaf 11093 if (ret)
4fa62c89 11094 return ret;
8c9f3aaf
JB
11095
11096 /* i965+ uses the linear or tiled offsets from the
11097 * Display Registers (which do not change across a page-flip)
11098 * so we need only reprogram the base address.
11099 */
6d90c952
DV
11100 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11101 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11102 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11103 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 11104 obj->tiling_mode);
8c9f3aaf
JB
11105
11106 /* XXX Enabling the panel-fitter across page-flip is so far
11107 * untested on non-native modes, so ignore it for now.
11108 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11109 */
11110 pf = 0;
11111 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11112 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 11113
6042639c 11114 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11115 return 0;
8c9f3aaf
JB
11116}
11117
11118static int intel_gen6_queue_flip(struct drm_device *dev,
11119 struct drm_crtc *crtc,
11120 struct drm_framebuffer *fb,
ed8d1975 11121 struct drm_i915_gem_object *obj,
6258fbe2 11122 struct drm_i915_gem_request *req,
ed8d1975 11123 uint32_t flags)
8c9f3aaf 11124{
6258fbe2 11125 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
11126 struct drm_i915_private *dev_priv = dev->dev_private;
11127 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11128 uint32_t pf, pipesrc;
11129 int ret;
11130
5fb9de1a 11131 ret = intel_ring_begin(req, 4);
8c9f3aaf 11132 if (ret)
4fa62c89 11133 return ret;
8c9f3aaf 11134
6d90c952
DV
11135 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11136 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11137 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 11138 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 11139
dc257cf1
DV
11140 /* Contrary to the suggestions in the documentation,
11141 * "Enable Panel Fitter" does not seem to be required when page
11142 * flipping with a non-native mode, and worse causes a normal
11143 * modeset to fail.
11144 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11145 */
11146 pf = 0;
8c9f3aaf 11147 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11148 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 11149
6042639c 11150 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11151 return 0;
8c9f3aaf
JB
11152}
11153
7c9017e5
JB
11154static int intel_gen7_queue_flip(struct drm_device *dev,
11155 struct drm_crtc *crtc,
11156 struct drm_framebuffer *fb,
ed8d1975 11157 struct drm_i915_gem_object *obj,
6258fbe2 11158 struct drm_i915_gem_request *req,
ed8d1975 11159 uint32_t flags)
7c9017e5 11160{
6258fbe2 11161 struct intel_engine_cs *ring = req->ring;
7c9017e5 11162 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 11163 uint32_t plane_bit = 0;
ffe74d75
CW
11164 int len, ret;
11165
eba905b2 11166 switch (intel_crtc->plane) {
cb05d8de
DV
11167 case PLANE_A:
11168 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11169 break;
11170 case PLANE_B:
11171 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11172 break;
11173 case PLANE_C:
11174 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11175 break;
11176 default:
11177 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 11178 return -ENODEV;
cb05d8de
DV
11179 }
11180
ffe74d75 11181 len = 4;
f476828a 11182 if (ring->id == RCS) {
ffe74d75 11183 len += 6;
f476828a
DL
11184 /*
11185 * On Gen 8, SRM is now taking an extra dword to accommodate
11186 * 48bits addresses, and we need a NOOP for the batch size to
11187 * stay even.
11188 */
11189 if (IS_GEN8(dev))
11190 len += 2;
11191 }
ffe74d75 11192
f66fab8e
VS
11193 /*
11194 * BSpec MI_DISPLAY_FLIP for IVB:
11195 * "The full packet must be contained within the same cache line."
11196 *
11197 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11198 * cacheline, if we ever start emitting more commands before
11199 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11200 * then do the cacheline alignment, and finally emit the
11201 * MI_DISPLAY_FLIP.
11202 */
bba09b12 11203 ret = intel_ring_cacheline_align(req);
f66fab8e 11204 if (ret)
4fa62c89 11205 return ret;
f66fab8e 11206
5fb9de1a 11207 ret = intel_ring_begin(req, len);
7c9017e5 11208 if (ret)
4fa62c89 11209 return ret;
7c9017e5 11210
ffe74d75
CW
11211 /* Unmask the flip-done completion message. Note that the bspec says that
11212 * we should do this for both the BCS and RCS, and that we must not unmask
11213 * more than one flip event at any time (or ensure that one flip message
11214 * can be sent by waiting for flip-done prior to queueing new flips).
11215 * Experimentation says that BCS works despite DERRMR masking all
11216 * flip-done completion events and that unmasking all planes at once
11217 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11218 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11219 */
11220 if (ring->id == RCS) {
11221 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
f92a9162 11222 intel_ring_emit_reg(ring, DERRMR);
ffe74d75
CW
11223 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11224 DERRMR_PIPEB_PRI_FLIP_DONE |
11225 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a 11226 if (IS_GEN8(dev))
f1afe24f 11227 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
f476828a
DL
11228 MI_SRM_LRM_GLOBAL_GTT);
11229 else
f1afe24f 11230 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
f476828a 11231 MI_SRM_LRM_GLOBAL_GTT);
f92a9162 11232 intel_ring_emit_reg(ring, DERRMR);
ffe74d75 11233 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
11234 if (IS_GEN8(dev)) {
11235 intel_ring_emit(ring, 0);
11236 intel_ring_emit(ring, MI_NOOP);
11237 }
ffe74d75
CW
11238 }
11239
cb05d8de 11240 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 11241 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 11242 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 11243 intel_ring_emit(ring, (MI_NOOP));
e7d841ca 11244
6042639c 11245 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11246 return 0;
7c9017e5
JB
11247}
11248
84c33a64
SG
11249static bool use_mmio_flip(struct intel_engine_cs *ring,
11250 struct drm_i915_gem_object *obj)
11251{
11252 /*
11253 * This is not being used for older platforms, because
11254 * non-availability of flip done interrupt forces us to use
11255 * CS flips. Older platforms derive flip done using some clever
11256 * tricks involving the flip_pending status bits and vblank irqs.
11257 * So using MMIO flips there would disrupt this mechanism.
11258 */
11259
8e09bf83
CW
11260 if (ring == NULL)
11261 return true;
11262
84c33a64
SG
11263 if (INTEL_INFO(ring->dev)->gen < 5)
11264 return false;
11265
11266 if (i915.use_mmio_flip < 0)
11267 return false;
11268 else if (i915.use_mmio_flip > 0)
11269 return true;
14bf993e
OM
11270 else if (i915.enable_execlists)
11271 return true;
fd8e058a
AG
11272 else if (obj->base.dma_buf &&
11273 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11274 false))
11275 return true;
84c33a64 11276 else
b4716185 11277 return ring != i915_gem_request_get_ring(obj->last_write_req);
84c33a64
SG
11278}
11279
6042639c 11280static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
86efe24a 11281 unsigned int rotation,
6042639c 11282 struct intel_unpin_work *work)
ff944564
DL
11283{
11284 struct drm_device *dev = intel_crtc->base.dev;
11285 struct drm_i915_private *dev_priv = dev->dev_private;
11286 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564 11287 const enum pipe pipe = intel_crtc->pipe;
86efe24a 11288 u32 ctl, stride, tile_height;
ff944564
DL
11289
11290 ctl = I915_READ(PLANE_CTL(pipe, 0));
11291 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11292 switch (fb->modifier[0]) {
11293 case DRM_FORMAT_MOD_NONE:
11294 break;
11295 case I915_FORMAT_MOD_X_TILED:
ff944564 11296 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11297 break;
11298 case I915_FORMAT_MOD_Y_TILED:
11299 ctl |= PLANE_CTL_TILED_Y;
11300 break;
11301 case I915_FORMAT_MOD_Yf_TILED:
11302 ctl |= PLANE_CTL_TILED_YF;
11303 break;
11304 default:
11305 MISSING_CASE(fb->modifier[0]);
11306 }
ff944564
DL
11307
11308 /*
11309 * The stride is either expressed as a multiple of 64 bytes chunks for
11310 * linear buffers or in number of tiles for tiled buffers.
11311 */
86efe24a
TU
11312 if (intel_rotation_90_or_270(rotation)) {
11313 /* stride = Surface height in tiles */
11314 tile_height = intel_tile_height(dev, fb->pixel_format,
11315 fb->modifier[0], 0);
11316 stride = DIV_ROUND_UP(fb->height, tile_height);
11317 } else {
11318 stride = fb->pitches[0] /
11319 intel_fb_stride_alignment(dev, fb->modifier[0],
11320 fb->pixel_format);
11321 }
ff944564
DL
11322
11323 /*
11324 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11325 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11326 */
11327 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11328 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11329
6042639c 11330 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
ff944564
DL
11331 POSTING_READ(PLANE_SURF(pipe, 0));
11332}
11333
6042639c
CW
11334static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11335 struct intel_unpin_work *work)
84c33a64
SG
11336{
11337 struct drm_device *dev = intel_crtc->base.dev;
11338 struct drm_i915_private *dev_priv = dev->dev_private;
11339 struct intel_framebuffer *intel_fb =
11340 to_intel_framebuffer(intel_crtc->base.primary->fb);
11341 struct drm_i915_gem_object *obj = intel_fb->obj;
f0f59a00 11342 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
84c33a64 11343 u32 dspcntr;
84c33a64 11344
84c33a64
SG
11345 dspcntr = I915_READ(reg);
11346
c5d97472
DL
11347 if (obj->tiling_mode != I915_TILING_NONE)
11348 dspcntr |= DISPPLANE_TILED;
11349 else
11350 dspcntr &= ~DISPPLANE_TILED;
11351
84c33a64
SG
11352 I915_WRITE(reg, dspcntr);
11353
6042639c 11354 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
84c33a64 11355 POSTING_READ(DSPSURF(intel_crtc->plane));
ff944564
DL
11356}
11357
11358/*
11359 * XXX: This is the temporary way to update the plane registers until we get
11360 * around to using the usual plane update functions for MMIO flips
11361 */
6042639c 11362static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
ff944564 11363{
6042639c
CW
11364 struct intel_crtc *crtc = mmio_flip->crtc;
11365 struct intel_unpin_work *work;
11366
11367 spin_lock_irq(&crtc->base.dev->event_lock);
11368 work = crtc->unpin_work;
11369 spin_unlock_irq(&crtc->base.dev->event_lock);
11370 if (work == NULL)
11371 return;
ff944564 11372
6042639c 11373 intel_mark_page_flip_active(work);
ff944564 11374
6042639c 11375 intel_pipe_update_start(crtc);
ff944564 11376
6042639c 11377 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
86efe24a 11378 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
ff944564
DL
11379 else
11380 /* use_mmio_flip() retricts MMIO flips to ilk+ */
6042639c 11381 ilk_do_mmio_flip(crtc, work);
ff944564 11382
6042639c 11383 intel_pipe_update_end(crtc);
84c33a64
SG
11384}
11385
9362c7c5 11386static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11387{
b2cfe0ab
CW
11388 struct intel_mmio_flip *mmio_flip =
11389 container_of(work, struct intel_mmio_flip, work);
fd8e058a
AG
11390 struct intel_framebuffer *intel_fb =
11391 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11392 struct drm_i915_gem_object *obj = intel_fb->obj;
84c33a64 11393
6042639c 11394 if (mmio_flip->req) {
eed29a5b 11395 WARN_ON(__i915_wait_request(mmio_flip->req,
b2cfe0ab 11396 mmio_flip->crtc->reset_counter,
bcafc4e3
CW
11397 false, NULL,
11398 &mmio_flip->i915->rps.mmioflips));
6042639c
CW
11399 i915_gem_request_unreference__unlocked(mmio_flip->req);
11400 }
84c33a64 11401
fd8e058a
AG
11402 /* For framebuffer backed by dmabuf, wait for fence */
11403 if (obj->base.dma_buf)
11404 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11405 false, false,
11406 MAX_SCHEDULE_TIMEOUT) < 0);
11407
6042639c 11408 intel_do_mmio_flip(mmio_flip);
b2cfe0ab 11409 kfree(mmio_flip);
84c33a64
SG
11410}
11411
11412static int intel_queue_mmio_flip(struct drm_device *dev,
11413 struct drm_crtc *crtc,
86efe24a 11414 struct drm_i915_gem_object *obj)
84c33a64 11415{
b2cfe0ab
CW
11416 struct intel_mmio_flip *mmio_flip;
11417
11418 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11419 if (mmio_flip == NULL)
11420 return -ENOMEM;
84c33a64 11421
bcafc4e3 11422 mmio_flip->i915 = to_i915(dev);
eed29a5b 11423 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11424 mmio_flip->crtc = to_intel_crtc(crtc);
86efe24a 11425 mmio_flip->rotation = crtc->primary->state->rotation;
536f5b5e 11426
b2cfe0ab
CW
11427 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11428 schedule_work(&mmio_flip->work);
84c33a64 11429
84c33a64
SG
11430 return 0;
11431}
11432
8c9f3aaf
JB
11433static int intel_default_queue_flip(struct drm_device *dev,
11434 struct drm_crtc *crtc,
11435 struct drm_framebuffer *fb,
ed8d1975 11436 struct drm_i915_gem_object *obj,
6258fbe2 11437 struct drm_i915_gem_request *req,
ed8d1975 11438 uint32_t flags)
8c9f3aaf
JB
11439{
11440 return -ENODEV;
11441}
11442
d6bbafa1
CW
11443static bool __intel_pageflip_stall_check(struct drm_device *dev,
11444 struct drm_crtc *crtc)
11445{
11446 struct drm_i915_private *dev_priv = dev->dev_private;
11447 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11448 struct intel_unpin_work *work = intel_crtc->unpin_work;
11449 u32 addr;
11450
11451 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11452 return true;
11453
908565c2
CW
11454 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11455 return false;
11456
d6bbafa1
CW
11457 if (!work->enable_stall_check)
11458 return false;
11459
11460 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11461 if (work->flip_queued_req &&
11462 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11463 return false;
11464
1e3feefd 11465 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11466 }
11467
1e3feefd 11468 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11469 return false;
11470
11471 /* Potential stall - if we see that the flip has happened,
11472 * assume a missed interrupt. */
11473 if (INTEL_INFO(dev)->gen >= 4)
11474 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11475 else
11476 addr = I915_READ(DSPADDR(intel_crtc->plane));
11477
11478 /* There is a potential issue here with a false positive after a flip
11479 * to the same address. We could address this by checking for a
11480 * non-incrementing frame counter.
11481 */
11482 return addr == work->gtt_offset;
11483}
11484
11485void intel_check_page_flip(struct drm_device *dev, int pipe)
11486{
11487 struct drm_i915_private *dev_priv = dev->dev_private;
11488 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11489 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11490 struct intel_unpin_work *work;
f326038a 11491
6c51d46f 11492 WARN_ON(!in_interrupt());
d6bbafa1
CW
11493
11494 if (crtc == NULL)
11495 return;
11496
f326038a 11497 spin_lock(&dev->event_lock);
6ad790c0
CW
11498 work = intel_crtc->unpin_work;
11499 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11500 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11501 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11502 page_flip_completed(intel_crtc);
6ad790c0 11503 work = NULL;
d6bbafa1 11504 }
6ad790c0
CW
11505 if (work != NULL &&
11506 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11507 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11508 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11509}
11510
6b95a207
KH
11511static int intel_crtc_page_flip(struct drm_crtc *crtc,
11512 struct drm_framebuffer *fb,
ed8d1975
KP
11513 struct drm_pending_vblank_event *event,
11514 uint32_t page_flip_flags)
6b95a207
KH
11515{
11516 struct drm_device *dev = crtc->dev;
11517 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11518 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11519 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11520 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11521 struct drm_plane *primary = crtc->primary;
a071fa00 11522 enum pipe pipe = intel_crtc->pipe;
6b95a207 11523 struct intel_unpin_work *work;
a4872ba6 11524 struct intel_engine_cs *ring;
cf5d8a46 11525 bool mmio_flip;
91af127f 11526 struct drm_i915_gem_request *request = NULL;
52e68630 11527 int ret;
6b95a207 11528
2ff8fde1
MR
11529 /*
11530 * drm_mode_page_flip_ioctl() should already catch this, but double
11531 * check to be safe. In the future we may enable pageflipping from
11532 * a disabled primary plane.
11533 */
11534 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11535 return -EBUSY;
11536
e6a595d2 11537 /* Can't change pixel format via MI display flips. */
f4510a27 11538 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11539 return -EINVAL;
11540
11541 /*
11542 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11543 * Note that pitch changes could also affect these register.
11544 */
11545 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11546 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11547 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11548 return -EINVAL;
11549
f900db47
CW
11550 if (i915_terminally_wedged(&dev_priv->gpu_error))
11551 goto out_hang;
11552
b14c5679 11553 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11554 if (work == NULL)
11555 return -ENOMEM;
11556
6b95a207 11557 work->event = event;
b4a98e57 11558 work->crtc = crtc;
ab8d6675 11559 work->old_fb = old_fb;
6b95a207
KH
11560 INIT_WORK(&work->work, intel_unpin_work_fn);
11561
87b6b101 11562 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11563 if (ret)
11564 goto free_work;
11565
6b95a207 11566 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11567 spin_lock_irq(&dev->event_lock);
6b95a207 11568 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11569 /* Before declaring the flip queue wedged, check if
11570 * the hardware completed the operation behind our backs.
11571 */
11572 if (__intel_pageflip_stall_check(dev, crtc)) {
11573 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11574 page_flip_completed(intel_crtc);
11575 } else {
11576 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11577 spin_unlock_irq(&dev->event_lock);
468f0b44 11578
d6bbafa1
CW
11579 drm_crtc_vblank_put(crtc);
11580 kfree(work);
11581 return -EBUSY;
11582 }
6b95a207
KH
11583 }
11584 intel_crtc->unpin_work = work;
5e2d7afc 11585 spin_unlock_irq(&dev->event_lock);
6b95a207 11586
b4a98e57
CW
11587 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11588 flush_workqueue(dev_priv->wq);
11589
75dfca80 11590 /* Reference the objects for the scheduled work. */
ab8d6675 11591 drm_framebuffer_reference(work->old_fb);
05394f39 11592 drm_gem_object_reference(&obj->base);
6b95a207 11593
f4510a27 11594 crtc->primary->fb = fb;
afd65eb4 11595 update_state_fb(crtc->primary);
1ed1f968 11596
e1f99ce6 11597 work->pending_flip_obj = obj;
e1f99ce6 11598
89ed88ba
CW
11599 ret = i915_mutex_lock_interruptible(dev);
11600 if (ret)
11601 goto cleanup;
11602
b4a98e57 11603 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 11604 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 11605
75f7f3ec 11606 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
fd8f507c 11607 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
75f7f3ec 11608
4fa62c89
VS
11609 if (IS_VALLEYVIEW(dev)) {
11610 ring = &dev_priv->ring[BCS];
ab8d6675 11611 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83
CW
11612 /* vlv: DISPLAY_FLIP fails to change tiling */
11613 ring = NULL;
48bf5b2d 11614 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 11615 ring = &dev_priv->ring[BCS];
4fa62c89 11616 } else if (INTEL_INFO(dev)->gen >= 7) {
b4716185 11617 ring = i915_gem_request_get_ring(obj->last_write_req);
4fa62c89
VS
11618 if (ring == NULL || ring->id != RCS)
11619 ring = &dev_priv->ring[BCS];
11620 } else {
11621 ring = &dev_priv->ring[RCS];
11622 }
11623
cf5d8a46
CW
11624 mmio_flip = use_mmio_flip(ring, obj);
11625
11626 /* When using CS flips, we want to emit semaphores between rings.
11627 * However, when using mmio flips we will create a task to do the
11628 * synchronisation, so all we want here is to pin the framebuffer
11629 * into the display plane and skip any waits.
11630 */
7580d774
ML
11631 if (!mmio_flip) {
11632 ret = i915_gem_object_sync(obj, ring, &request);
11633 if (ret)
11634 goto cleanup_pending;
11635 }
11636
82bc3b2d 11637 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
7580d774 11638 crtc->primary->state);
8c9f3aaf
JB
11639 if (ret)
11640 goto cleanup_pending;
6b95a207 11641
dedf278c
TU
11642 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11643 obj, 0);
11644 work->gtt_offset += intel_crtc->dspaddr_offset;
4fa62c89 11645
cf5d8a46 11646 if (mmio_flip) {
86efe24a 11647 ret = intel_queue_mmio_flip(dev, crtc, obj);
d6bbafa1
CW
11648 if (ret)
11649 goto cleanup_unpin;
11650
f06cc1b9
JH
11651 i915_gem_request_assign(&work->flip_queued_req,
11652 obj->last_write_req);
d6bbafa1 11653 } else {
6258fbe2
JH
11654 if (!request) {
11655 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11656 if (ret)
11657 goto cleanup_unpin;
11658 }
11659
11660 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
d6bbafa1
CW
11661 page_flip_flags);
11662 if (ret)
11663 goto cleanup_unpin;
11664
6258fbe2 11665 i915_gem_request_assign(&work->flip_queued_req, request);
d6bbafa1
CW
11666 }
11667
91af127f 11668 if (request)
75289874 11669 i915_add_request_no_flush(request);
91af127f 11670
1e3feefd 11671 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11672 work->enable_stall_check = true;
4fa62c89 11673
ab8d6675 11674 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a9ff8714 11675 to_intel_plane(primary)->frontbuffer_bit);
c80ac854 11676 mutex_unlock(&dev->struct_mutex);
a071fa00 11677
d029bcad 11678 intel_fbc_deactivate(intel_crtc);
a9ff8714
VS
11679 intel_frontbuffer_flip_prepare(dev,
11680 to_intel_plane(primary)->frontbuffer_bit);
6b95a207 11681
e5510fac
JB
11682 trace_i915_flip_request(intel_crtc->plane, obj);
11683
6b95a207 11684 return 0;
96b099fd 11685
4fa62c89 11686cleanup_unpin:
82bc3b2d 11687 intel_unpin_fb_obj(fb, crtc->primary->state);
8c9f3aaf 11688cleanup_pending:
91af127f
JH
11689 if (request)
11690 i915_gem_request_cancel(request);
b4a98e57 11691 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11692 mutex_unlock(&dev->struct_mutex);
11693cleanup:
f4510a27 11694 crtc->primary->fb = old_fb;
afd65eb4 11695 update_state_fb(crtc->primary);
89ed88ba
CW
11696
11697 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11698 drm_framebuffer_unreference(work->old_fb);
96b099fd 11699
5e2d7afc 11700 spin_lock_irq(&dev->event_lock);
96b099fd 11701 intel_crtc->unpin_work = NULL;
5e2d7afc 11702 spin_unlock_irq(&dev->event_lock);
96b099fd 11703
87b6b101 11704 drm_crtc_vblank_put(crtc);
7317c75e 11705free_work:
96b099fd
CW
11706 kfree(work);
11707
f900db47 11708 if (ret == -EIO) {
02e0efb5
ML
11709 struct drm_atomic_state *state;
11710 struct drm_plane_state *plane_state;
11711
f900db47 11712out_hang:
02e0efb5
ML
11713 state = drm_atomic_state_alloc(dev);
11714 if (!state)
11715 return -ENOMEM;
11716 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11717
11718retry:
11719 plane_state = drm_atomic_get_plane_state(state, primary);
11720 ret = PTR_ERR_OR_ZERO(plane_state);
11721 if (!ret) {
11722 drm_atomic_set_fb_for_plane(plane_state, fb);
11723
11724 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11725 if (!ret)
11726 ret = drm_atomic_commit(state);
11727 }
11728
11729 if (ret == -EDEADLK) {
11730 drm_modeset_backoff(state->acquire_ctx);
11731 drm_atomic_state_clear(state);
11732 goto retry;
11733 }
11734
11735 if (ret)
11736 drm_atomic_state_free(state);
11737
f0d3dad3 11738 if (ret == 0 && event) {
5e2d7afc 11739 spin_lock_irq(&dev->event_lock);
a071fa00 11740 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11741 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11742 }
f900db47 11743 }
96b099fd 11744 return ret;
6b95a207
KH
11745}
11746
da20eabd
ML
11747
11748/**
11749 * intel_wm_need_update - Check whether watermarks need updating
11750 * @plane: drm plane
11751 * @state: new plane state
11752 *
11753 * Check current plane state versus the new one to determine whether
11754 * watermarks need to be recalculated.
11755 *
11756 * Returns true or false.
11757 */
11758static bool intel_wm_need_update(struct drm_plane *plane,
11759 struct drm_plane_state *state)
11760{
d21fbe87
MR
11761 struct intel_plane_state *new = to_intel_plane_state(state);
11762 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11763
11764 /* Update watermarks on tiling or size changes. */
92826fcd
ML
11765 if (new->visible != cur->visible)
11766 return true;
11767
11768 if (!cur->base.fb || !new->base.fb)
11769 return false;
11770
11771 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11772 cur->base.rotation != new->base.rotation ||
d21fbe87
MR
11773 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11774 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11775 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11776 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
2791a16c 11777 return true;
7809e5ae 11778
2791a16c 11779 return false;
7809e5ae
MR
11780}
11781
d21fbe87
MR
11782static bool needs_scaling(struct intel_plane_state *state)
11783{
11784 int src_w = drm_rect_width(&state->src) >> 16;
11785 int src_h = drm_rect_height(&state->src) >> 16;
11786 int dst_w = drm_rect_width(&state->dst);
11787 int dst_h = drm_rect_height(&state->dst);
11788
11789 return (src_w != dst_w || src_h != dst_h);
11790}
11791
da20eabd
ML
11792int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11793 struct drm_plane_state *plane_state)
11794{
ab1d3a0e 11795 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
da20eabd
ML
11796 struct drm_crtc *crtc = crtc_state->crtc;
11797 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11798 struct drm_plane *plane = plane_state->plane;
11799 struct drm_device *dev = crtc->dev;
11800 struct drm_i915_private *dev_priv = dev->dev_private;
11801 struct intel_plane_state *old_plane_state =
11802 to_intel_plane_state(plane->state);
11803 int idx = intel_crtc->base.base.id, ret;
11804 int i = drm_plane_index(plane);
11805 bool mode_changed = needs_modeset(crtc_state);
11806 bool was_crtc_enabled = crtc->state->active;
11807 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
11808 bool turn_off, turn_on, visible, was_visible;
11809 struct drm_framebuffer *fb = plane_state->fb;
11810
11811 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11812 plane->type != DRM_PLANE_TYPE_CURSOR) {
11813 ret = skl_update_scaler_plane(
11814 to_intel_crtc_state(crtc_state),
11815 to_intel_plane_state(plane_state));
11816 if (ret)
11817 return ret;
11818 }
11819
da20eabd
ML
11820 was_visible = old_plane_state->visible;
11821 visible = to_intel_plane_state(plane_state)->visible;
11822
11823 if (!was_crtc_enabled && WARN_ON(was_visible))
11824 was_visible = false;
11825
11826 if (!is_crtc_enabled && WARN_ON(visible))
11827 visible = false;
11828
11829 if (!was_visible && !visible)
11830 return 0;
11831
11832 turn_off = was_visible && (!visible || mode_changed);
11833 turn_on = visible && (!was_visible || mode_changed);
11834
11835 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11836 plane->base.id, fb ? fb->base.id : -1);
11837
11838 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11839 plane->base.id, was_visible, visible,
11840 turn_off, turn_on, mode_changed);
11841
92826fcd
ML
11842 if (turn_on || turn_off) {
11843 pipe_config->wm_changed = true;
11844
852eb00d
VS
11845 /* must disable cxsr around plane enable/disable */
11846 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11847 if (is_crtc_enabled)
11848 intel_crtc->atomic.wait_vblank = true;
ab1d3a0e 11849 pipe_config->disable_cxsr = true;
852eb00d
VS
11850 }
11851 } else if (intel_wm_need_update(plane, plane_state)) {
92826fcd 11852 pipe_config->wm_changed = true;
852eb00d 11853 }
da20eabd 11854
8be6ca85 11855 if (visible || was_visible)
a9ff8714
VS
11856 intel_crtc->atomic.fb_bits |=
11857 to_intel_plane(plane)->frontbuffer_bit;
11858
da20eabd
ML
11859 switch (plane->type) {
11860 case DRM_PLANE_TYPE_PRIMARY:
da20eabd
ML
11861 intel_crtc->atomic.pre_disable_primary = turn_off;
11862 intel_crtc->atomic.post_enable_primary = turn_on;
11863
066cf55b
RV
11864 if (turn_off) {
11865 /*
11866 * FIXME: Actually if we will still have any other
11867 * plane enabled on the pipe we could let IPS enabled
11868 * still, but for now lets consider that when we make
11869 * primary invisible by setting DSPCNTR to 0 on
11870 * update_primary_plane function IPS needs to be
11871 * disable.
11872 */
11873 intel_crtc->atomic.disable_ips = true;
11874
da20eabd 11875 intel_crtc->atomic.disable_fbc = true;
066cf55b 11876 }
da20eabd
ML
11877
11878 /*
11879 * FBC does not work on some platforms for rotated
11880 * planes, so disable it when rotation is not 0 and
11881 * update it when rotation is set back to 0.
11882 *
11883 * FIXME: This is redundant with the fbc update done in
11884 * the primary plane enable function except that that
11885 * one is done too late. We eventually need to unify
11886 * this.
11887 */
11888
11889 if (visible &&
11890 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11891 dev_priv->fbc.crtc == intel_crtc &&
11892 plane_state->rotation != BIT(DRM_ROTATE_0))
11893 intel_crtc->atomic.disable_fbc = true;
11894
11895 /*
11896 * BDW signals flip done immediately if the plane
11897 * is disabled, even if the plane enable is already
11898 * armed to occur at the next vblank :(
11899 */
11900 if (turn_on && IS_BROADWELL(dev))
11901 intel_crtc->atomic.wait_vblank = true;
11902
11903 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11904 break;
11905 case DRM_PLANE_TYPE_CURSOR:
da20eabd
ML
11906 break;
11907 case DRM_PLANE_TYPE_OVERLAY:
d21fbe87
MR
11908 /*
11909 * WaCxSRDisabledForSpriteScaling:ivb
11910 *
11911 * cstate->update_wm was already set above, so this flag will
11912 * take effect when we commit and program watermarks.
11913 */
11914 if (IS_IVYBRIDGE(dev) &&
11915 needs_scaling(to_intel_plane_state(plane_state)) &&
11916 !needs_scaling(old_plane_state)) {
11917 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11918 } else if (turn_off && !mode_changed) {
da20eabd
ML
11919 intel_crtc->atomic.wait_vblank = true;
11920 intel_crtc->atomic.update_sprite_watermarks |=
11921 1 << i;
11922 }
d21fbe87
MR
11923
11924 break;
da20eabd
ML
11925 }
11926 return 0;
11927}
11928
6d3a1ce7
ML
11929static bool encoders_cloneable(const struct intel_encoder *a,
11930 const struct intel_encoder *b)
11931{
11932 /* masks could be asymmetric, so check both ways */
11933 return a == b || (a->cloneable & (1 << b->type) &&
11934 b->cloneable & (1 << a->type));
11935}
11936
11937static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11938 struct intel_crtc *crtc,
11939 struct intel_encoder *encoder)
11940{
11941 struct intel_encoder *source_encoder;
11942 struct drm_connector *connector;
11943 struct drm_connector_state *connector_state;
11944 int i;
11945
11946 for_each_connector_in_state(state, connector, connector_state, i) {
11947 if (connector_state->crtc != &crtc->base)
11948 continue;
11949
11950 source_encoder =
11951 to_intel_encoder(connector_state->best_encoder);
11952 if (!encoders_cloneable(encoder, source_encoder))
11953 return false;
11954 }
11955
11956 return true;
11957}
11958
11959static bool check_encoder_cloning(struct drm_atomic_state *state,
11960 struct intel_crtc *crtc)
11961{
11962 struct intel_encoder *encoder;
11963 struct drm_connector *connector;
11964 struct drm_connector_state *connector_state;
11965 int i;
11966
11967 for_each_connector_in_state(state, connector, connector_state, i) {
11968 if (connector_state->crtc != &crtc->base)
11969 continue;
11970
11971 encoder = to_intel_encoder(connector_state->best_encoder);
11972 if (!check_single_encoder_cloning(state, crtc, encoder))
11973 return false;
11974 }
11975
11976 return true;
11977}
11978
11979static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11980 struct drm_crtc_state *crtc_state)
11981{
cf5a15be 11982 struct drm_device *dev = crtc->dev;
ad421372 11983 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 11984 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
11985 struct intel_crtc_state *pipe_config =
11986 to_intel_crtc_state(crtc_state);
6d3a1ce7 11987 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 11988 int ret;
6d3a1ce7
ML
11989 bool mode_changed = needs_modeset(crtc_state);
11990
11991 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11992 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11993 return -EINVAL;
11994 }
11995
852eb00d 11996 if (mode_changed && !crtc_state->active)
92826fcd 11997 pipe_config->wm_changed = true;
eddfcbcd 11998
ad421372
ML
11999 if (mode_changed && crtc_state->enable &&
12000 dev_priv->display.crtc_compute_clock &&
12001 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
12002 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12003 pipe_config);
12004 if (ret)
12005 return ret;
12006 }
12007
e435d6e5 12008 ret = 0;
86c8bbbe
MR
12009 if (dev_priv->display.compute_pipe_wm) {
12010 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
12011 if (ret)
12012 return ret;
12013 }
12014
e435d6e5
ML
12015 if (INTEL_INFO(dev)->gen >= 9) {
12016 if (mode_changed)
12017 ret = skl_update_scaler_crtc(pipe_config);
12018
12019 if (!ret)
12020 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12021 pipe_config);
12022 }
12023
12024 return ret;
6d3a1ce7
ML
12025}
12026
65b38e0d 12027static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
12028 .mode_set_base_atomic = intel_pipe_set_base_atomic,
12029 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
12030 .atomic_begin = intel_begin_crtc_commit,
12031 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 12032 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
12033};
12034
d29b2f9d
ACO
12035static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12036{
12037 struct intel_connector *connector;
12038
12039 for_each_intel_connector(dev, connector) {
12040 if (connector->base.encoder) {
12041 connector->base.state->best_encoder =
12042 connector->base.encoder;
12043 connector->base.state->crtc =
12044 connector->base.encoder->crtc;
12045 } else {
12046 connector->base.state->best_encoder = NULL;
12047 connector->base.state->crtc = NULL;
12048 }
12049 }
12050}
12051
050f7aeb 12052static void
eba905b2 12053connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 12054 struct intel_crtc_state *pipe_config)
050f7aeb
DV
12055{
12056 int bpp = pipe_config->pipe_bpp;
12057
12058 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12059 connector->base.base.id,
c23cc417 12060 connector->base.name);
050f7aeb
DV
12061
12062 /* Don't use an invalid EDID bpc value */
12063 if (connector->base.display_info.bpc &&
12064 connector->base.display_info.bpc * 3 < bpp) {
12065 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12066 bpp, connector->base.display_info.bpc*3);
12067 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12068 }
12069
12070 /* Clamp bpp to 8 on screens without EDID 1.4 */
12071 if (connector->base.display_info.bpc == 0 && bpp > 24) {
12072 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12073 bpp);
12074 pipe_config->pipe_bpp = 24;
12075 }
12076}
12077
4e53c2e0 12078static int
050f7aeb 12079compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 12080 struct intel_crtc_state *pipe_config)
4e53c2e0 12081{
050f7aeb 12082 struct drm_device *dev = crtc->base.dev;
1486017f 12083 struct drm_atomic_state *state;
da3ced29
ACO
12084 struct drm_connector *connector;
12085 struct drm_connector_state *connector_state;
1486017f 12086 int bpp, i;
4e53c2e0 12087
d328c9d7 12088 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
4e53c2e0 12089 bpp = 10*3;
d328c9d7
DV
12090 else if (INTEL_INFO(dev)->gen >= 5)
12091 bpp = 12*3;
12092 else
12093 bpp = 8*3;
12094
4e53c2e0 12095
4e53c2e0
DV
12096 pipe_config->pipe_bpp = bpp;
12097
1486017f
ACO
12098 state = pipe_config->base.state;
12099
4e53c2e0 12100 /* Clamp display bpp to EDID value */
da3ced29
ACO
12101 for_each_connector_in_state(state, connector, connector_state, i) {
12102 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
12103 continue;
12104
da3ced29
ACO
12105 connected_sink_compute_bpp(to_intel_connector(connector),
12106 pipe_config);
4e53c2e0
DV
12107 }
12108
12109 return bpp;
12110}
12111
644db711
DV
12112static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12113{
12114 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12115 "type: 0x%x flags: 0x%x\n",
1342830c 12116 mode->crtc_clock,
644db711
DV
12117 mode->crtc_hdisplay, mode->crtc_hsync_start,
12118 mode->crtc_hsync_end, mode->crtc_htotal,
12119 mode->crtc_vdisplay, mode->crtc_vsync_start,
12120 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12121}
12122
c0b03411 12123static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 12124 struct intel_crtc_state *pipe_config,
c0b03411
DV
12125 const char *context)
12126{
6a60cd87
CK
12127 struct drm_device *dev = crtc->base.dev;
12128 struct drm_plane *plane;
12129 struct intel_plane *intel_plane;
12130 struct intel_plane_state *state;
12131 struct drm_framebuffer *fb;
12132
12133 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12134 context, pipe_config, pipe_name(crtc->pipe));
c0b03411
DV
12135
12136 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12137 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12138 pipe_config->pipe_bpp, pipe_config->dither);
12139 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12140 pipe_config->has_pch_encoder,
12141 pipe_config->fdi_lanes,
12142 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12143 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12144 pipe_config->fdi_m_n.tu);
90a6b7b0 12145 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
eb14cb74 12146 pipe_config->has_dp_encoder,
90a6b7b0 12147 pipe_config->lane_count,
eb14cb74
VS
12148 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12149 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12150 pipe_config->dp_m_n.tu);
b95af8be 12151
90a6b7b0 12152 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
b95af8be 12153 pipe_config->has_dp_encoder,
90a6b7b0 12154 pipe_config->lane_count,
b95af8be
VK
12155 pipe_config->dp_m2_n2.gmch_m,
12156 pipe_config->dp_m2_n2.gmch_n,
12157 pipe_config->dp_m2_n2.link_m,
12158 pipe_config->dp_m2_n2.link_n,
12159 pipe_config->dp_m2_n2.tu);
12160
55072d19
DV
12161 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12162 pipe_config->has_audio,
12163 pipe_config->has_infoframe);
12164
c0b03411 12165 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 12166 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 12167 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
12168 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12169 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 12170 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
12171 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12172 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
12173 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12174 crtc->num_scalers,
12175 pipe_config->scaler_state.scaler_users,
12176 pipe_config->scaler_state.scaler_id);
c0b03411
DV
12177 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12178 pipe_config->gmch_pfit.control,
12179 pipe_config->gmch_pfit.pgm_ratios,
12180 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 12181 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 12182 pipe_config->pch_pfit.pos,
fd4daa9c
CW
12183 pipe_config->pch_pfit.size,
12184 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 12185 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 12186 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 12187
415ff0f6 12188 if (IS_BROXTON(dev)) {
05712c15 12189 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12190 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12191 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
12192 pipe_config->ddi_pll_sel,
12193 pipe_config->dpll_hw_state.ebb0,
05712c15 12194 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12195 pipe_config->dpll_hw_state.pll0,
12196 pipe_config->dpll_hw_state.pll1,
12197 pipe_config->dpll_hw_state.pll2,
12198 pipe_config->dpll_hw_state.pll3,
12199 pipe_config->dpll_hw_state.pll6,
12200 pipe_config->dpll_hw_state.pll8,
05712c15 12201 pipe_config->dpll_hw_state.pll9,
c8453338 12202 pipe_config->dpll_hw_state.pll10,
415ff0f6 12203 pipe_config->dpll_hw_state.pcsdw12);
ef11bdb3 12204 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
415ff0f6
TU
12205 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12206 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12207 pipe_config->ddi_pll_sel,
12208 pipe_config->dpll_hw_state.ctrl1,
12209 pipe_config->dpll_hw_state.cfgcr1,
12210 pipe_config->dpll_hw_state.cfgcr2);
12211 } else if (HAS_DDI(dev)) {
00490c22 12212 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
415ff0f6 12213 pipe_config->ddi_pll_sel,
00490c22
ML
12214 pipe_config->dpll_hw_state.wrpll,
12215 pipe_config->dpll_hw_state.spll);
415ff0f6
TU
12216 } else {
12217 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12218 "fp0: 0x%x, fp1: 0x%x\n",
12219 pipe_config->dpll_hw_state.dpll,
12220 pipe_config->dpll_hw_state.dpll_md,
12221 pipe_config->dpll_hw_state.fp0,
12222 pipe_config->dpll_hw_state.fp1);
12223 }
12224
6a60cd87
CK
12225 DRM_DEBUG_KMS("planes on this crtc\n");
12226 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12227 intel_plane = to_intel_plane(plane);
12228 if (intel_plane->pipe != crtc->pipe)
12229 continue;
12230
12231 state = to_intel_plane_state(plane->state);
12232 fb = state->base.fb;
12233 if (!fb) {
12234 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12235 "disabled, scaler_id = %d\n",
12236 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12237 plane->base.id, intel_plane->pipe,
12238 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12239 drm_plane_index(plane), state->scaler_id);
12240 continue;
12241 }
12242
12243 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12244 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12245 plane->base.id, intel_plane->pipe,
12246 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12247 drm_plane_index(plane));
12248 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12249 fb->base.id, fb->width, fb->height, fb->pixel_format);
12250 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12251 state->scaler_id,
12252 state->src.x1 >> 16, state->src.y1 >> 16,
12253 drm_rect_width(&state->src) >> 16,
12254 drm_rect_height(&state->src) >> 16,
12255 state->dst.x1, state->dst.y1,
12256 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12257 }
c0b03411
DV
12258}
12259
5448a00d 12260static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12261{
5448a00d
ACO
12262 struct drm_device *dev = state->dev;
12263 struct intel_encoder *encoder;
da3ced29 12264 struct drm_connector *connector;
5448a00d 12265 struct drm_connector_state *connector_state;
00f0b378 12266 unsigned int used_ports = 0;
5448a00d 12267 int i;
00f0b378
VS
12268
12269 /*
12270 * Walk the connector list instead of the encoder
12271 * list to detect the problem on ddi platforms
12272 * where there's just one encoder per digital port.
12273 */
da3ced29 12274 for_each_connector_in_state(state, connector, connector_state, i) {
5448a00d 12275 if (!connector_state->best_encoder)
00f0b378
VS
12276 continue;
12277
5448a00d
ACO
12278 encoder = to_intel_encoder(connector_state->best_encoder);
12279
12280 WARN_ON(!connector_state->crtc);
00f0b378
VS
12281
12282 switch (encoder->type) {
12283 unsigned int port_mask;
12284 case INTEL_OUTPUT_UNKNOWN:
12285 if (WARN_ON(!HAS_DDI(dev)))
12286 break;
12287 case INTEL_OUTPUT_DISPLAYPORT:
12288 case INTEL_OUTPUT_HDMI:
12289 case INTEL_OUTPUT_EDP:
12290 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12291
12292 /* the same port mustn't appear more than once */
12293 if (used_ports & port_mask)
12294 return false;
12295
12296 used_ports |= port_mask;
12297 default:
12298 break;
12299 }
12300 }
12301
12302 return true;
12303}
12304
83a57153
ACO
12305static void
12306clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12307{
12308 struct drm_crtc_state tmp_state;
663a3640 12309 struct intel_crtc_scaler_state scaler_state;
4978cc93
ACO
12310 struct intel_dpll_hw_state dpll_hw_state;
12311 enum intel_dpll_id shared_dpll;
8504c74c 12312 uint32_t ddi_pll_sel;
c4e2d043 12313 bool force_thru;
83a57153 12314
7546a384
ACO
12315 /* FIXME: before the switch to atomic started, a new pipe_config was
12316 * kzalloc'd. Code that depends on any field being zero should be
12317 * fixed, so that the crtc_state can be safely duplicated. For now,
12318 * only fields that are know to not cause problems are preserved. */
12319
83a57153 12320 tmp_state = crtc_state->base;
663a3640 12321 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12322 shared_dpll = crtc_state->shared_dpll;
12323 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12324 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 12325 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12326
83a57153 12327 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12328
83a57153 12329 crtc_state->base = tmp_state;
663a3640 12330 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12331 crtc_state->shared_dpll = shared_dpll;
12332 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12333 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 12334 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12335}
12336
548ee15b 12337static int
b8cecdf5 12338intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12339 struct intel_crtc_state *pipe_config)
ee7b9f93 12340{
b359283a 12341 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12342 struct intel_encoder *encoder;
da3ced29 12343 struct drm_connector *connector;
0b901879 12344 struct drm_connector_state *connector_state;
d328c9d7 12345 int base_bpp, ret = -EINVAL;
0b901879 12346 int i;
e29c22c0 12347 bool retry = true;
ee7b9f93 12348
83a57153 12349 clear_intel_crtc_state(pipe_config);
7758a113 12350
e143a21c
DV
12351 pipe_config->cpu_transcoder =
12352 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12353
2960bc9c
ID
12354 /*
12355 * Sanitize sync polarity flags based on requested ones. If neither
12356 * positive or negative polarity is requested, treat this as meaning
12357 * negative polarity.
12358 */
2d112de7 12359 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12360 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12361 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12362
2d112de7 12363 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12364 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12365 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12366
d328c9d7
DV
12367 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12368 pipe_config);
12369 if (base_bpp < 0)
4e53c2e0
DV
12370 goto fail;
12371
e41a56be
VS
12372 /*
12373 * Determine the real pipe dimensions. Note that stereo modes can
12374 * increase the actual pipe size due to the frame doubling and
12375 * insertion of additional space for blanks between the frame. This
12376 * is stored in the crtc timings. We use the requested mode to do this
12377 * computation to clearly distinguish it from the adjusted mode, which
12378 * can be changed by the connectors in the below retry loop.
12379 */
2d112de7 12380 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12381 &pipe_config->pipe_src_w,
12382 &pipe_config->pipe_src_h);
e41a56be 12383
e29c22c0 12384encoder_retry:
ef1b460d 12385 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12386 pipe_config->port_clock = 0;
ef1b460d 12387 pipe_config->pixel_multiplier = 1;
ff9a6750 12388
135c81b8 12389 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12390 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12391 CRTC_STEREO_DOUBLE);
135c81b8 12392
7758a113
DV
12393 /* Pass our mode to the connectors and the CRTC to give them a chance to
12394 * adjust it according to limitations or connector properties, and also
12395 * a chance to reject the mode entirely.
47f1c6c9 12396 */
da3ced29 12397 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12398 if (connector_state->crtc != crtc)
7758a113 12399 continue;
7ae89233 12400
0b901879
ACO
12401 encoder = to_intel_encoder(connector_state->best_encoder);
12402
efea6e8e
DV
12403 if (!(encoder->compute_config(encoder, pipe_config))) {
12404 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12405 goto fail;
12406 }
ee7b9f93 12407 }
47f1c6c9 12408
ff9a6750
DV
12409 /* Set default port clock if not overwritten by the encoder. Needs to be
12410 * done afterwards in case the encoder adjusts the mode. */
12411 if (!pipe_config->port_clock)
2d112de7 12412 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12413 * pipe_config->pixel_multiplier;
ff9a6750 12414
a43f6e0f 12415 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12416 if (ret < 0) {
7758a113
DV
12417 DRM_DEBUG_KMS("CRTC fixup failed\n");
12418 goto fail;
ee7b9f93 12419 }
e29c22c0
DV
12420
12421 if (ret == RETRY) {
12422 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12423 ret = -EINVAL;
12424 goto fail;
12425 }
12426
12427 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12428 retry = false;
12429 goto encoder_retry;
12430 }
12431
e8fa4270
DV
12432 /* Dithering seems to not pass-through bits correctly when it should, so
12433 * only enable it on 6bpc panels. */
12434 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 12435 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12436 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12437
7758a113 12438fail:
548ee15b 12439 return ret;
ee7b9f93 12440}
47f1c6c9 12441
ea9d758d 12442static void
4740b0f2 12443intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 12444{
0a9ab303
ACO
12445 struct drm_crtc *crtc;
12446 struct drm_crtc_state *crtc_state;
8a75d157 12447 int i;
ea9d758d 12448
7668851f 12449 /* Double check state. */
8a75d157 12450 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 12451 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12452
12453 /* Update hwmode for vblank functions */
12454 if (crtc->state->active)
12455 crtc->hwmode = crtc->state->adjusted_mode;
12456 else
12457 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
12458
12459 /*
12460 * Update legacy state to satisfy fbc code. This can
12461 * be removed when fbc uses the atomic state.
12462 */
12463 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12464 struct drm_plane_state *plane_state = crtc->primary->state;
12465
12466 crtc->primary->fb = plane_state->fb;
12467 crtc->x = plane_state->src_x >> 16;
12468 crtc->y = plane_state->src_y >> 16;
12469 }
ea9d758d 12470 }
ea9d758d
DV
12471}
12472
3bd26263 12473static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12474{
3bd26263 12475 int diff;
f1f644dc
JB
12476
12477 if (clock1 == clock2)
12478 return true;
12479
12480 if (!clock1 || !clock2)
12481 return false;
12482
12483 diff = abs(clock1 - clock2);
12484
12485 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12486 return true;
12487
12488 return false;
12489}
12490
25c5b266
DV
12491#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12492 list_for_each_entry((intel_crtc), \
12493 &(dev)->mode_config.crtc_list, \
12494 base.head) \
0973f18f 12495 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12496
cfb23ed6
ML
12497static bool
12498intel_compare_m_n(unsigned int m, unsigned int n,
12499 unsigned int m2, unsigned int n2,
12500 bool exact)
12501{
12502 if (m == m2 && n == n2)
12503 return true;
12504
12505 if (exact || !m || !n || !m2 || !n2)
12506 return false;
12507
12508 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12509
12510 if (m > m2) {
12511 while (m > m2) {
12512 m2 <<= 1;
12513 n2 <<= 1;
12514 }
12515 } else if (m < m2) {
12516 while (m < m2) {
12517 m <<= 1;
12518 n <<= 1;
12519 }
12520 }
12521
12522 return m == m2 && n == n2;
12523}
12524
12525static bool
12526intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12527 struct intel_link_m_n *m2_n2,
12528 bool adjust)
12529{
12530 if (m_n->tu == m2_n2->tu &&
12531 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12532 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12533 intel_compare_m_n(m_n->link_m, m_n->link_n,
12534 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12535 if (adjust)
12536 *m2_n2 = *m_n;
12537
12538 return true;
12539 }
12540
12541 return false;
12542}
12543
0e8ffe1b 12544static bool
2fa2fe9a 12545intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12546 struct intel_crtc_state *current_config,
cfb23ed6
ML
12547 struct intel_crtc_state *pipe_config,
12548 bool adjust)
0e8ffe1b 12549{
cfb23ed6
ML
12550 bool ret = true;
12551
12552#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12553 do { \
12554 if (!adjust) \
12555 DRM_ERROR(fmt, ##__VA_ARGS__); \
12556 else \
12557 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12558 } while (0)
12559
66e985c0
DV
12560#define PIPE_CONF_CHECK_X(name) \
12561 if (current_config->name != pipe_config->name) { \
cfb23ed6 12562 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12563 "(expected 0x%08x, found 0x%08x)\n", \
12564 current_config->name, \
12565 pipe_config->name); \
cfb23ed6 12566 ret = false; \
66e985c0
DV
12567 }
12568
08a24034
DV
12569#define PIPE_CONF_CHECK_I(name) \
12570 if (current_config->name != pipe_config->name) { \
cfb23ed6 12571 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12572 "(expected %i, found %i)\n", \
12573 current_config->name, \
12574 pipe_config->name); \
cfb23ed6
ML
12575 ret = false; \
12576 }
12577
12578#define PIPE_CONF_CHECK_M_N(name) \
12579 if (!intel_compare_link_m_n(&current_config->name, \
12580 &pipe_config->name,\
12581 adjust)) { \
12582 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12583 "(expected tu %i gmch %i/%i link %i/%i, " \
12584 "found tu %i, gmch %i/%i link %i/%i)\n", \
12585 current_config->name.tu, \
12586 current_config->name.gmch_m, \
12587 current_config->name.gmch_n, \
12588 current_config->name.link_m, \
12589 current_config->name.link_n, \
12590 pipe_config->name.tu, \
12591 pipe_config->name.gmch_m, \
12592 pipe_config->name.gmch_n, \
12593 pipe_config->name.link_m, \
12594 pipe_config->name.link_n); \
12595 ret = false; \
12596 }
12597
12598#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12599 if (!intel_compare_link_m_n(&current_config->name, \
12600 &pipe_config->name, adjust) && \
12601 !intel_compare_link_m_n(&current_config->alt_name, \
12602 &pipe_config->name, adjust)) { \
12603 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12604 "(expected tu %i gmch %i/%i link %i/%i, " \
12605 "or tu %i gmch %i/%i link %i/%i, " \
12606 "found tu %i, gmch %i/%i link %i/%i)\n", \
12607 current_config->name.tu, \
12608 current_config->name.gmch_m, \
12609 current_config->name.gmch_n, \
12610 current_config->name.link_m, \
12611 current_config->name.link_n, \
12612 current_config->alt_name.tu, \
12613 current_config->alt_name.gmch_m, \
12614 current_config->alt_name.gmch_n, \
12615 current_config->alt_name.link_m, \
12616 current_config->alt_name.link_n, \
12617 pipe_config->name.tu, \
12618 pipe_config->name.gmch_m, \
12619 pipe_config->name.gmch_n, \
12620 pipe_config->name.link_m, \
12621 pipe_config->name.link_n); \
12622 ret = false; \
88adfff1
DV
12623 }
12624
b95af8be
VK
12625/* This is required for BDW+ where there is only one set of registers for
12626 * switching between high and low RR.
12627 * This macro can be used whenever a comparison has to be made between one
12628 * hw state and multiple sw state variables.
12629 */
12630#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12631 if ((current_config->name != pipe_config->name) && \
12632 (current_config->alt_name != pipe_config->name)) { \
cfb23ed6 12633 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
b95af8be
VK
12634 "(expected %i or %i, found %i)\n", \
12635 current_config->name, \
12636 current_config->alt_name, \
12637 pipe_config->name); \
cfb23ed6 12638 ret = false; \
b95af8be
VK
12639 }
12640
1bd1bd80
DV
12641#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12642 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12643 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12644 "(expected %i, found %i)\n", \
12645 current_config->name & (mask), \
12646 pipe_config->name & (mask)); \
cfb23ed6 12647 ret = false; \
1bd1bd80
DV
12648 }
12649
5e550656
VS
12650#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12651 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12652 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12653 "(expected %i, found %i)\n", \
12654 current_config->name, \
12655 pipe_config->name); \
cfb23ed6 12656 ret = false; \
5e550656
VS
12657 }
12658
bb760063
DV
12659#define PIPE_CONF_QUIRK(quirk) \
12660 ((current_config->quirks | pipe_config->quirks) & (quirk))
12661
eccb140b
DV
12662 PIPE_CONF_CHECK_I(cpu_transcoder);
12663
08a24034
DV
12664 PIPE_CONF_CHECK_I(has_pch_encoder);
12665 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12666 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12667
eb14cb74 12668 PIPE_CONF_CHECK_I(has_dp_encoder);
90a6b7b0 12669 PIPE_CONF_CHECK_I(lane_count);
b95af8be
VK
12670
12671 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12672 PIPE_CONF_CHECK_M_N(dp_m_n);
12673
12674 PIPE_CONF_CHECK_I(has_drrs);
12675 if (current_config->has_drrs)
12676 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12677 } else
12678 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12679
a65347ba
JN
12680 PIPE_CONF_CHECK_I(has_dsi_encoder);
12681
2d112de7
ACO
12682 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12683 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12684 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12685 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12686 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12687 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12688
2d112de7
ACO
12689 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12690 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12691 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12692 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12693 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12694 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12695
c93f54cf 12696 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12697 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
12698 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12699 IS_VALLEYVIEW(dev))
12700 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12701 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12702
9ed109a7
DV
12703 PIPE_CONF_CHECK_I(has_audio);
12704
2d112de7 12705 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12706 DRM_MODE_FLAG_INTERLACE);
12707
bb760063 12708 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12709 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12710 DRM_MODE_FLAG_PHSYNC);
2d112de7 12711 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12712 DRM_MODE_FLAG_NHSYNC);
2d112de7 12713 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12714 DRM_MODE_FLAG_PVSYNC);
2d112de7 12715 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12716 DRM_MODE_FLAG_NVSYNC);
12717 }
045ac3b5 12718
333b8ca8 12719 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
12720 /* pfit ratios are autocomputed by the hw on gen4+ */
12721 if (INTEL_INFO(dev)->gen < 4)
12722 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
333b8ca8 12723 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 12724
bfd16b2a
ML
12725 if (!adjust) {
12726 PIPE_CONF_CHECK_I(pipe_src_w);
12727 PIPE_CONF_CHECK_I(pipe_src_h);
12728
12729 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12730 if (current_config->pch_pfit.enabled) {
12731 PIPE_CONF_CHECK_X(pch_pfit.pos);
12732 PIPE_CONF_CHECK_X(pch_pfit.size);
12733 }
2fa2fe9a 12734
7aefe2b5
ML
12735 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12736 }
a1b2278e 12737
e59150dc
JB
12738 /* BDW+ don't expose a synchronous way to read the state */
12739 if (IS_HASWELL(dev))
12740 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12741
282740f7
VS
12742 PIPE_CONF_CHECK_I(double_wide);
12743
26804afd
DV
12744 PIPE_CONF_CHECK_X(ddi_pll_sel);
12745
c0d43d62 12746 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 12747 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12748 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12749 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12750 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12751 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 12752 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
12753 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12754 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12755 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12756
42571aef
VS
12757 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12758 PIPE_CONF_CHECK_I(pipe_bpp);
12759
2d112de7 12760 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12761 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12762
66e985c0 12763#undef PIPE_CONF_CHECK_X
08a24034 12764#undef PIPE_CONF_CHECK_I
b95af8be 12765#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 12766#undef PIPE_CONF_CHECK_FLAGS
5e550656 12767#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12768#undef PIPE_CONF_QUIRK
cfb23ed6 12769#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12770
cfb23ed6 12771 return ret;
0e8ffe1b
DV
12772}
12773
08db6652
DL
12774static void check_wm_state(struct drm_device *dev)
12775{
12776 struct drm_i915_private *dev_priv = dev->dev_private;
12777 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12778 struct intel_crtc *intel_crtc;
12779 int plane;
12780
12781 if (INTEL_INFO(dev)->gen < 9)
12782 return;
12783
12784 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12785 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12786
12787 for_each_intel_crtc(dev, intel_crtc) {
12788 struct skl_ddb_entry *hw_entry, *sw_entry;
12789 const enum pipe pipe = intel_crtc->pipe;
12790
12791 if (!intel_crtc->active)
12792 continue;
12793
12794 /* planes */
dd740780 12795 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
12796 hw_entry = &hw_ddb.plane[pipe][plane];
12797 sw_entry = &sw_ddb->plane[pipe][plane];
12798
12799 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12800 continue;
12801
12802 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12803 "(expected (%u,%u), found (%u,%u))\n",
12804 pipe_name(pipe), plane + 1,
12805 sw_entry->start, sw_entry->end,
12806 hw_entry->start, hw_entry->end);
12807 }
12808
12809 /* cursor */
4969d33e
MR
12810 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12811 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
08db6652
DL
12812
12813 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12814 continue;
12815
12816 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12817 "(expected (%u,%u), found (%u,%u))\n",
12818 pipe_name(pipe),
12819 sw_entry->start, sw_entry->end,
12820 hw_entry->start, hw_entry->end);
12821 }
12822}
12823
91d1b4bd 12824static void
35dd3c64
ML
12825check_connector_state(struct drm_device *dev,
12826 struct drm_atomic_state *old_state)
8af6cf88 12827{
35dd3c64
ML
12828 struct drm_connector_state *old_conn_state;
12829 struct drm_connector *connector;
12830 int i;
8af6cf88 12831
35dd3c64
ML
12832 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12833 struct drm_encoder *encoder = connector->encoder;
12834 struct drm_connector_state *state = connector->state;
ad3c558f 12835
8af6cf88
DV
12836 /* This also checks the encoder/connector hw state with the
12837 * ->get_hw_state callbacks. */
35dd3c64 12838 intel_connector_check_state(to_intel_connector(connector));
8af6cf88 12839
ad3c558f 12840 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 12841 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 12842 }
91d1b4bd
DV
12843}
12844
12845static void
12846check_encoder_state(struct drm_device *dev)
12847{
12848 struct intel_encoder *encoder;
12849 struct intel_connector *connector;
8af6cf88 12850
b2784e15 12851 for_each_intel_encoder(dev, encoder) {
8af6cf88 12852 bool enabled = false;
4d20cd86 12853 enum pipe pipe;
8af6cf88
DV
12854
12855 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12856 encoder->base.base.id,
8e329a03 12857 encoder->base.name);
8af6cf88 12858
3a3371ff 12859 for_each_intel_connector(dev, connector) {
4d20cd86 12860 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
12861 continue;
12862 enabled = true;
ad3c558f
ML
12863
12864 I915_STATE_WARN(connector->base.state->crtc !=
12865 encoder->base.crtc,
12866 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 12867 }
0e32b39c 12868
e2c719b7 12869 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12870 "encoder's enabled state mismatch "
12871 "(expected %i, found %i)\n",
12872 !!encoder->base.crtc, enabled);
7c60d198
ML
12873
12874 if (!encoder->base.crtc) {
4d20cd86 12875 bool active;
7c60d198 12876
4d20cd86
ML
12877 active = encoder->get_hw_state(encoder, &pipe);
12878 I915_STATE_WARN(active,
12879 "encoder detached but still enabled on pipe %c.\n",
12880 pipe_name(pipe));
7c60d198 12881 }
8af6cf88 12882 }
91d1b4bd
DV
12883}
12884
12885static void
4d20cd86 12886check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
91d1b4bd 12887{
fbee40df 12888 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 12889 struct intel_encoder *encoder;
4d20cd86
ML
12890 struct drm_crtc_state *old_crtc_state;
12891 struct drm_crtc *crtc;
12892 int i;
8af6cf88 12893
4d20cd86
ML
12894 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12895 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12896 struct intel_crtc_state *pipe_config, *sw_config;
7b89b8de 12897 bool active;
8af6cf88 12898
bfd16b2a
ML
12899 if (!needs_modeset(crtc->state) &&
12900 !to_intel_crtc_state(crtc->state)->update_pipe)
4d20cd86 12901 continue;
045ac3b5 12902
4d20cd86
ML
12903 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12904 pipe_config = to_intel_crtc_state(old_crtc_state);
12905 memset(pipe_config, 0, sizeof(*pipe_config));
12906 pipe_config->base.crtc = crtc;
12907 pipe_config->base.state = old_state;
8af6cf88 12908
4d20cd86
ML
12909 DRM_DEBUG_KMS("[CRTC:%d]\n",
12910 crtc->base.id);
8af6cf88 12911
4d20cd86
ML
12912 active = dev_priv->display.get_pipe_config(intel_crtc,
12913 pipe_config);
d62cf62a 12914
b6b5d049 12915 /* hw state is inconsistent with the pipe quirk */
4d20cd86
ML
12916 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12917 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12918 active = crtc->state->active;
6c49f241 12919
4d20cd86 12920 I915_STATE_WARN(crtc->state->active != active,
0e8ffe1b 12921 "crtc active state doesn't match with hw state "
4d20cd86 12922 "(expected %i, found %i)\n", crtc->state->active, active);
0e8ffe1b 12923
4d20cd86 12924 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
53d9f4e9 12925 "transitional active state does not match atomic hw state "
4d20cd86
ML
12926 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12927
12928 for_each_encoder_on_crtc(dev, crtc, encoder) {
12929 enum pipe pipe;
12930
12931 active = encoder->get_hw_state(encoder, &pipe);
12932 I915_STATE_WARN(active != crtc->state->active,
12933 "[ENCODER:%i] active %i with crtc active %i\n",
12934 encoder->base.base.id, active, crtc->state->active);
12935
12936 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12937 "Encoder connected to wrong pipe %c\n",
12938 pipe_name(pipe));
12939
12940 if (active)
12941 encoder->get_config(encoder, pipe_config);
12942 }
53d9f4e9 12943
4d20cd86 12944 if (!crtc->state->active)
cfb23ed6
ML
12945 continue;
12946
4d20cd86
ML
12947 sw_config = to_intel_crtc_state(crtc->state);
12948 if (!intel_pipe_config_compare(dev, sw_config,
12949 pipe_config, false)) {
e2c719b7 12950 I915_STATE_WARN(1, "pipe state doesn't match!\n");
4d20cd86 12951 intel_dump_pipe_config(intel_crtc, pipe_config,
c0b03411 12952 "[hw state]");
4d20cd86 12953 intel_dump_pipe_config(intel_crtc, sw_config,
c0b03411
DV
12954 "[sw state]");
12955 }
8af6cf88
DV
12956 }
12957}
12958
91d1b4bd
DV
12959static void
12960check_shared_dpll_state(struct drm_device *dev)
12961{
fbee40df 12962 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
12963 struct intel_crtc *crtc;
12964 struct intel_dpll_hw_state dpll_hw_state;
12965 int i;
5358901f
DV
12966
12967 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12968 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12969 int enabled_crtcs = 0, active_crtcs = 0;
12970 bool active;
12971
12972 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12973
12974 DRM_DEBUG_KMS("%s\n", pll->name);
12975
12976 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12977
e2c719b7 12978 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 12979 "more active pll users than references: %i vs %i\n",
3e369b76 12980 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 12981 I915_STATE_WARN(pll->active && !pll->on,
5358901f 12982 "pll in active use but not on in sw tracking\n");
e2c719b7 12983 I915_STATE_WARN(pll->on && !pll->active,
35c95375 12984 "pll in on but not on in use in sw tracking\n");
e2c719b7 12985 I915_STATE_WARN(pll->on != active,
5358901f
DV
12986 "pll on state mismatch (expected %i, found %i)\n",
12987 pll->on, active);
12988
d3fcc808 12989 for_each_intel_crtc(dev, crtc) {
83d65738 12990 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
5358901f
DV
12991 enabled_crtcs++;
12992 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12993 active_crtcs++;
12994 }
e2c719b7 12995 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
12996 "pll active crtcs mismatch (expected %i, found %i)\n",
12997 pll->active, active_crtcs);
e2c719b7 12998 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 12999 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 13000 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 13001
e2c719b7 13002 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
13003 sizeof(dpll_hw_state)),
13004 "pll hw state mismatch\n");
5358901f 13005 }
8af6cf88
DV
13006}
13007
ee165b1a
ML
13008static void
13009intel_modeset_check_state(struct drm_device *dev,
13010 struct drm_atomic_state *old_state)
91d1b4bd 13011{
08db6652 13012 check_wm_state(dev);
35dd3c64 13013 check_connector_state(dev, old_state);
91d1b4bd 13014 check_encoder_state(dev);
4d20cd86 13015 check_crtc_state(dev, old_state);
91d1b4bd
DV
13016 check_shared_dpll_state(dev);
13017}
13018
5cec258b 13019void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
18442d08
VS
13020 int dotclock)
13021{
13022 /*
13023 * FDI already provided one idea for the dotclock.
13024 * Yell if the encoder disagrees.
13025 */
2d112de7 13026 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
18442d08 13027 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
2d112de7 13028 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
18442d08
VS
13029}
13030
80715b2f
VS
13031static void update_scanline_offset(struct intel_crtc *crtc)
13032{
13033 struct drm_device *dev = crtc->base.dev;
13034
13035 /*
13036 * The scanline counter increments at the leading edge of hsync.
13037 *
13038 * On most platforms it starts counting from vtotal-1 on the
13039 * first active line. That means the scanline counter value is
13040 * always one less than what we would expect. Ie. just after
13041 * start of vblank, which also occurs at start of hsync (on the
13042 * last active line), the scanline counter will read vblank_start-1.
13043 *
13044 * On gen2 the scanline counter starts counting from 1 instead
13045 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13046 * to keep the value positive), instead of adding one.
13047 *
13048 * On HSW+ the behaviour of the scanline counter depends on the output
13049 * type. For DP ports it behaves like most other platforms, but on HDMI
13050 * there's an extra 1 line difference. So we need to add two instead of
13051 * one to the value.
13052 */
13053 if (IS_GEN2(dev)) {
124abe07 13054 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
13055 int vtotal;
13056
124abe07
VS
13057 vtotal = adjusted_mode->crtc_vtotal;
13058 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
13059 vtotal /= 2;
13060
13061 crtc->scanline_offset = vtotal - 1;
13062 } else if (HAS_DDI(dev) &&
409ee761 13063 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
13064 crtc->scanline_offset = 2;
13065 } else
13066 crtc->scanline_offset = 1;
13067}
13068
ad421372 13069static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 13070{
225da59b 13071 struct drm_device *dev = state->dev;
ed6739ef 13072 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 13073 struct intel_shared_dpll_config *shared_dpll = NULL;
ed6739ef 13074 struct intel_crtc *intel_crtc;
0a9ab303
ACO
13075 struct intel_crtc_state *intel_crtc_state;
13076 struct drm_crtc *crtc;
13077 struct drm_crtc_state *crtc_state;
0a9ab303 13078 int i;
ed6739ef
ACO
13079
13080 if (!dev_priv->display.crtc_compute_clock)
ad421372 13081 return;
ed6739ef 13082
0a9ab303 13083 for_each_crtc_in_state(state, crtc, crtc_state, i) {
ad421372
ML
13084 int dpll;
13085
0a9ab303 13086 intel_crtc = to_intel_crtc(crtc);
4978cc93 13087 intel_crtc_state = to_intel_crtc_state(crtc_state);
ad421372 13088 dpll = intel_crtc_state->shared_dpll;
0a9ab303 13089
ad421372 13090 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
225da59b
ACO
13091 continue;
13092
ad421372 13093 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
0a9ab303 13094
ad421372
ML
13095 if (!shared_dpll)
13096 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 13097
ad421372
ML
13098 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
13099 }
ed6739ef
ACO
13100}
13101
99d736a2
ML
13102/*
13103 * This implements the workaround described in the "notes" section of the mode
13104 * set sequence documentation. When going from no pipes or single pipe to
13105 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13106 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13107 */
13108static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13109{
13110 struct drm_crtc_state *crtc_state;
13111 struct intel_crtc *intel_crtc;
13112 struct drm_crtc *crtc;
13113 struct intel_crtc_state *first_crtc_state = NULL;
13114 struct intel_crtc_state *other_crtc_state = NULL;
13115 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13116 int i;
13117
13118 /* look at all crtc's that are going to be enabled in during modeset */
13119 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13120 intel_crtc = to_intel_crtc(crtc);
13121
13122 if (!crtc_state->active || !needs_modeset(crtc_state))
13123 continue;
13124
13125 if (first_crtc_state) {
13126 other_crtc_state = to_intel_crtc_state(crtc_state);
13127 break;
13128 } else {
13129 first_crtc_state = to_intel_crtc_state(crtc_state);
13130 first_pipe = intel_crtc->pipe;
13131 }
13132 }
13133
13134 /* No workaround needed? */
13135 if (!first_crtc_state)
13136 return 0;
13137
13138 /* w/a possibly needed, check how many crtc's are already enabled. */
13139 for_each_intel_crtc(state->dev, intel_crtc) {
13140 struct intel_crtc_state *pipe_config;
13141
13142 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13143 if (IS_ERR(pipe_config))
13144 return PTR_ERR(pipe_config);
13145
13146 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13147
13148 if (!pipe_config->base.active ||
13149 needs_modeset(&pipe_config->base))
13150 continue;
13151
13152 /* 2 or more enabled crtcs means no need for w/a */
13153 if (enabled_pipe != INVALID_PIPE)
13154 return 0;
13155
13156 enabled_pipe = intel_crtc->pipe;
13157 }
13158
13159 if (enabled_pipe != INVALID_PIPE)
13160 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13161 else if (other_crtc_state)
13162 other_crtc_state->hsw_workaround_pipe = first_pipe;
13163
13164 return 0;
13165}
13166
27c329ed
ML
13167static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13168{
13169 struct drm_crtc *crtc;
13170 struct drm_crtc_state *crtc_state;
13171 int ret = 0;
13172
13173 /* add all active pipes to the state */
13174 for_each_crtc(state->dev, crtc) {
13175 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13176 if (IS_ERR(crtc_state))
13177 return PTR_ERR(crtc_state);
13178
13179 if (!crtc_state->active || needs_modeset(crtc_state))
13180 continue;
13181
13182 crtc_state->mode_changed = true;
13183
13184 ret = drm_atomic_add_affected_connectors(state, crtc);
13185 if (ret)
13186 break;
13187
13188 ret = drm_atomic_add_affected_planes(state, crtc);
13189 if (ret)
13190 break;
13191 }
13192
13193 return ret;
13194}
13195
c347a676 13196static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd
ACO
13197{
13198 struct drm_device *dev = state->dev;
27c329ed 13199 struct drm_i915_private *dev_priv = dev->dev_private;
054518dd
ACO
13200 int ret;
13201
b359283a
ML
13202 if (!check_digital_port_conflicts(state)) {
13203 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13204 return -EINVAL;
13205 }
13206
054518dd
ACO
13207 /*
13208 * See if the config requires any additional preparation, e.g.
13209 * to adjust global state with pipes off. We need to do this
13210 * here so we can get the modeset_pipe updated config for the new
13211 * mode set on this crtc. For other crtcs we need to use the
13212 * adjusted_mode bits in the crtc directly.
13213 */
27c329ed
ML
13214 if (dev_priv->display.modeset_calc_cdclk) {
13215 unsigned int cdclk;
b432e5cf 13216
27c329ed
ML
13217 ret = dev_priv->display.modeset_calc_cdclk(state);
13218
13219 cdclk = to_intel_atomic_state(state)->cdclk;
13220 if (!ret && cdclk != dev_priv->cdclk_freq)
13221 ret = intel_modeset_all_pipes(state);
13222
13223 if (ret < 0)
054518dd 13224 return ret;
27c329ed
ML
13225 } else
13226 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
054518dd 13227
ad421372 13228 intel_modeset_clear_plls(state);
054518dd 13229
99d736a2 13230 if (IS_HASWELL(dev))
ad421372 13231 return haswell_mode_set_planes_workaround(state);
99d736a2 13232
ad421372 13233 return 0;
c347a676
ACO
13234}
13235
aa363136
MR
13236/*
13237 * Handle calculation of various watermark data at the end of the atomic check
13238 * phase. The code here should be run after the per-crtc and per-plane 'check'
13239 * handlers to ensure that all derived state has been updated.
13240 */
13241static void calc_watermark_data(struct drm_atomic_state *state)
13242{
13243 struct drm_device *dev = state->dev;
13244 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13245 struct drm_crtc *crtc;
13246 struct drm_crtc_state *cstate;
13247 struct drm_plane *plane;
13248 struct drm_plane_state *pstate;
13249
13250 /*
13251 * Calculate watermark configuration details now that derived
13252 * plane/crtc state is all properly updated.
13253 */
13254 drm_for_each_crtc(crtc, dev) {
13255 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13256 crtc->state;
13257
13258 if (cstate->active)
13259 intel_state->wm_config.num_pipes_active++;
13260 }
13261 drm_for_each_legacy_plane(plane, dev) {
13262 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13263 plane->state;
13264
13265 if (!to_intel_plane_state(pstate)->visible)
13266 continue;
13267
13268 intel_state->wm_config.sprites_enabled = true;
13269 if (pstate->crtc_w != pstate->src_w >> 16 ||
13270 pstate->crtc_h != pstate->src_h >> 16)
13271 intel_state->wm_config.sprites_scaled = true;
13272 }
13273}
13274
74c090b1
ML
13275/**
13276 * intel_atomic_check - validate state object
13277 * @dev: drm device
13278 * @state: state to validate
13279 */
13280static int intel_atomic_check(struct drm_device *dev,
13281 struct drm_atomic_state *state)
c347a676 13282{
aa363136 13283 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
13284 struct drm_crtc *crtc;
13285 struct drm_crtc_state *crtc_state;
13286 int ret, i;
61333b60 13287 bool any_ms = false;
c347a676 13288
74c090b1 13289 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13290 if (ret)
13291 return ret;
13292
c347a676 13293 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
13294 struct intel_crtc_state *pipe_config =
13295 to_intel_crtc_state(crtc_state);
1ed51de9 13296
ba8af3e5
ML
13297 memset(&to_intel_crtc(crtc)->atomic, 0,
13298 sizeof(struct intel_crtc_atomic_commit));
13299
1ed51de9
DV
13300 /* Catch I915_MODE_FLAG_INHERITED */
13301 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13302 crtc_state->mode_changed = true;
cfb23ed6 13303
61333b60
ML
13304 if (!crtc_state->enable) {
13305 if (needs_modeset(crtc_state))
13306 any_ms = true;
c347a676 13307 continue;
61333b60 13308 }
c347a676 13309
26495481 13310 if (!needs_modeset(crtc_state))
cfb23ed6
ML
13311 continue;
13312
26495481
DV
13313 /* FIXME: For only active_changed we shouldn't need to do any
13314 * state recomputation at all. */
13315
1ed51de9
DV
13316 ret = drm_atomic_add_affected_connectors(state, crtc);
13317 if (ret)
13318 return ret;
b359283a 13319
cfb23ed6 13320 ret = intel_modeset_pipe_config(crtc, pipe_config);
c347a676
ACO
13321 if (ret)
13322 return ret;
13323
73831236
JN
13324 if (i915.fastboot &&
13325 intel_pipe_config_compare(state->dev,
cfb23ed6 13326 to_intel_crtc_state(crtc->state),
1ed51de9 13327 pipe_config, true)) {
26495481 13328 crtc_state->mode_changed = false;
bfd16b2a 13329 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
13330 }
13331
13332 if (needs_modeset(crtc_state)) {
13333 any_ms = true;
cfb23ed6
ML
13334
13335 ret = drm_atomic_add_affected_planes(state, crtc);
13336 if (ret)
13337 return ret;
13338 }
61333b60 13339
26495481
DV
13340 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13341 needs_modeset(crtc_state) ?
13342 "[modeset]" : "[fastset]");
c347a676
ACO
13343 }
13344
61333b60
ML
13345 if (any_ms) {
13346 ret = intel_modeset_checks(state);
13347
13348 if (ret)
13349 return ret;
27c329ed 13350 } else
aa363136 13351 intel_state->cdclk = to_i915(state->dev)->cdclk_freq;
76305b1a 13352
aa363136
MR
13353 ret = drm_atomic_helper_check_planes(state->dev, state);
13354 if (ret)
13355 return ret;
13356
13357 calc_watermark_data(state);
13358
13359 return 0;
054518dd
ACO
13360}
13361
5008e874
ML
13362static int intel_atomic_prepare_commit(struct drm_device *dev,
13363 struct drm_atomic_state *state,
13364 bool async)
13365{
7580d774
ML
13366 struct drm_i915_private *dev_priv = dev->dev_private;
13367 struct drm_plane_state *plane_state;
5008e874 13368 struct drm_crtc_state *crtc_state;
7580d774 13369 struct drm_plane *plane;
5008e874
ML
13370 struct drm_crtc *crtc;
13371 int i, ret;
13372
13373 if (async) {
13374 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13375 return -EINVAL;
13376 }
13377
13378 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13379 ret = intel_crtc_wait_for_pending_flips(crtc);
13380 if (ret)
13381 return ret;
7580d774
ML
13382
13383 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13384 flush_workqueue(dev_priv->wq);
5008e874
ML
13385 }
13386
f935675f
ML
13387 ret = mutex_lock_interruptible(&dev->struct_mutex);
13388 if (ret)
13389 return ret;
13390
5008e874 13391 ret = drm_atomic_helper_prepare_planes(dev, state);
7580d774
ML
13392 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13393 u32 reset_counter;
13394
13395 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13396 mutex_unlock(&dev->struct_mutex);
13397
13398 for_each_plane_in_state(state, plane, plane_state, i) {
13399 struct intel_plane_state *intel_plane_state =
13400 to_intel_plane_state(plane_state);
13401
13402 if (!intel_plane_state->wait_req)
13403 continue;
13404
13405 ret = __i915_wait_request(intel_plane_state->wait_req,
13406 reset_counter, true,
13407 NULL, NULL);
13408
13409 /* Swallow -EIO errors to allow updates during hw lockup. */
13410 if (ret == -EIO)
13411 ret = 0;
13412
13413 if (ret)
13414 break;
13415 }
13416
13417 if (!ret)
13418 return 0;
13419
13420 mutex_lock(&dev->struct_mutex);
13421 drm_atomic_helper_cleanup_planes(dev, state);
13422 }
5008e874 13423
f935675f 13424 mutex_unlock(&dev->struct_mutex);
5008e874
ML
13425 return ret;
13426}
13427
74c090b1
ML
13428/**
13429 * intel_atomic_commit - commit validated state object
13430 * @dev: DRM device
13431 * @state: the top-level driver state object
13432 * @async: asynchronous commit
13433 *
13434 * This function commits a top-level state object that has been validated
13435 * with drm_atomic_helper_check().
13436 *
13437 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13438 * we can only handle plane-related operations and do not yet support
13439 * asynchronous commit.
13440 *
13441 * RETURNS
13442 * Zero for success or -errno.
13443 */
13444static int intel_atomic_commit(struct drm_device *dev,
13445 struct drm_atomic_state *state,
13446 bool async)
a6778b3c 13447{
fbee40df 13448 struct drm_i915_private *dev_priv = dev->dev_private;
0a9ab303 13449 struct drm_crtc_state *crtc_state;
7580d774 13450 struct drm_crtc *crtc;
c0c36b94 13451 int ret = 0;
0a9ab303 13452 int i;
61333b60 13453 bool any_ms = false;
a6778b3c 13454
5008e874 13455 ret = intel_atomic_prepare_commit(dev, state, async);
7580d774
ML
13456 if (ret) {
13457 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
d4afb8cc 13458 return ret;
7580d774 13459 }
d4afb8cc 13460
1c5e19f8 13461 drm_atomic_helper_swap_state(dev, state);
aa363136 13462 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
1c5e19f8 13463
0a9ab303 13464 for_each_crtc_in_state(state, crtc, crtc_state, i) {
a539205a
ML
13465 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13466
61333b60
ML
13467 if (!needs_modeset(crtc->state))
13468 continue;
13469
13470 any_ms = true;
a539205a 13471 intel_pre_plane_update(intel_crtc);
460da916 13472
a539205a
ML
13473 if (crtc_state->active) {
13474 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13475 dev_priv->display.crtc_disable(crtc);
eddfcbcd
ML
13476 intel_crtc->active = false;
13477 intel_disable_shared_dpll(intel_crtc);
9bbc8258
VS
13478
13479 /*
13480 * Underruns don't always raise
13481 * interrupts, so check manually.
13482 */
13483 intel_check_cpu_fifo_underruns(dev_priv);
13484 intel_check_pch_fifo_underruns(dev_priv);
b9001114
ML
13485
13486 if (!crtc->state->active)
13487 intel_update_watermarks(crtc);
a539205a 13488 }
b8cecdf5 13489 }
7758a113 13490
ea9d758d
DV
13491 /* Only after disabling all output pipelines that will be changed can we
13492 * update the the output configuration. */
4740b0f2 13493 intel_modeset_update_crtc_state(state);
f6e5b160 13494
4740b0f2
ML
13495 if (any_ms) {
13496 intel_shared_dpll_commit(state);
13497
13498 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
61333b60 13499 modeset_update_crtc_power_domains(state);
4740b0f2 13500 }
47fab737 13501
a6778b3c 13502 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
0a9ab303 13503 for_each_crtc_in_state(state, crtc, crtc_state, i) {
f6ac4b2a
ML
13504 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13505 bool modeset = needs_modeset(crtc->state);
bfd16b2a
ML
13506 bool update_pipe = !modeset &&
13507 to_intel_crtc_state(crtc->state)->update_pipe;
13508 unsigned long put_domains = 0;
f6ac4b2a 13509
9f836f90
PJ
13510 if (modeset)
13511 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
13512
f6ac4b2a 13513 if (modeset && crtc->state->active) {
a539205a
ML
13514 update_scanline_offset(to_intel_crtc(crtc));
13515 dev_priv->display.crtc_enable(crtc);
13516 }
80715b2f 13517
bfd16b2a
ML
13518 if (update_pipe) {
13519 put_domains = modeset_get_crtc_power_domains(crtc);
13520
13521 /* make sure intel_modeset_check_state runs */
13522 any_ms = true;
13523 }
13524
f6ac4b2a
ML
13525 if (!modeset)
13526 intel_pre_plane_update(intel_crtc);
13527
6173ee28
ML
13528 if (crtc->state->active &&
13529 (crtc->state->planes_changed || update_pipe))
62852622 13530 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
bfd16b2a
ML
13531
13532 if (put_domains)
13533 modeset_put_power_domains(dev_priv, put_domains);
13534
f6ac4b2a 13535 intel_post_plane_update(intel_crtc);
9f836f90
PJ
13536
13537 if (modeset)
13538 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
80715b2f 13539 }
a6778b3c 13540
a6778b3c 13541 /* FIXME: add subpixel order */
83a57153 13542
74c090b1 13543 drm_atomic_helper_wait_for_vblanks(dev, state);
f935675f
ML
13544
13545 mutex_lock(&dev->struct_mutex);
d4afb8cc 13546 drm_atomic_helper_cleanup_planes(dev, state);
f935675f 13547 mutex_unlock(&dev->struct_mutex);
2bfb4627 13548
74c090b1 13549 if (any_ms)
ee165b1a
ML
13550 intel_modeset_check_state(dev, state);
13551
13552 drm_atomic_state_free(state);
f30da187 13553
74c090b1 13554 return 0;
7f27126e
JB
13555}
13556
c0c36b94
CW
13557void intel_crtc_restore_mode(struct drm_crtc *crtc)
13558{
83a57153
ACO
13559 struct drm_device *dev = crtc->dev;
13560 struct drm_atomic_state *state;
e694eb02 13561 struct drm_crtc_state *crtc_state;
2bfb4627 13562 int ret;
83a57153
ACO
13563
13564 state = drm_atomic_state_alloc(dev);
13565 if (!state) {
e694eb02 13566 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
83a57153
ACO
13567 crtc->base.id);
13568 return;
13569 }
13570
e694eb02 13571 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13572
e694eb02
ML
13573retry:
13574 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13575 ret = PTR_ERR_OR_ZERO(crtc_state);
13576 if (!ret) {
13577 if (!crtc_state->active)
13578 goto out;
83a57153 13579
e694eb02 13580 crtc_state->mode_changed = true;
74c090b1 13581 ret = drm_atomic_commit(state);
83a57153
ACO
13582 }
13583
e694eb02
ML
13584 if (ret == -EDEADLK) {
13585 drm_atomic_state_clear(state);
13586 drm_modeset_backoff(state->acquire_ctx);
13587 goto retry;
4ed9fb37 13588 }
4be07317 13589
2bfb4627 13590 if (ret)
e694eb02 13591out:
2bfb4627 13592 drm_atomic_state_free(state);
c0c36b94
CW
13593}
13594
25c5b266
DV
13595#undef for_each_intel_crtc_masked
13596
f6e5b160 13597static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 13598 .gamma_set = intel_crtc_gamma_set,
74c090b1 13599 .set_config = drm_atomic_helper_set_config,
f6e5b160
CW
13600 .destroy = intel_crtc_destroy,
13601 .page_flip = intel_crtc_page_flip,
1356837e
MR
13602 .atomic_duplicate_state = intel_crtc_duplicate_state,
13603 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13604};
13605
5358901f
DV
13606static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13607 struct intel_shared_dpll *pll,
13608 struct intel_dpll_hw_state *hw_state)
ee7b9f93 13609{
5358901f 13610 uint32_t val;
ee7b9f93 13611
f458ebbc 13612 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
13613 return false;
13614
5358901f 13615 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
13616 hw_state->dpll = val;
13617 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13618 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
13619
13620 return val & DPLL_VCO_ENABLE;
13621}
13622
15bdd4cf
DV
13623static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13624 struct intel_shared_dpll *pll)
13625{
3e369b76
ACO
13626 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13627 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
13628}
13629
e7b903d2
DV
13630static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13631 struct intel_shared_dpll *pll)
13632{
e7b903d2 13633 /* PCH refclock must be enabled first */
89eff4be 13634 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 13635
3e369b76 13636 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
13637
13638 /* Wait for the clocks to stabilize. */
13639 POSTING_READ(PCH_DPLL(pll->id));
13640 udelay(150);
13641
13642 /* The pixel multiplier can only be updated once the
13643 * DPLL is enabled and the clocks are stable.
13644 *
13645 * So write it again.
13646 */
3e369b76 13647 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 13648 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13649 udelay(200);
13650}
13651
13652static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13653 struct intel_shared_dpll *pll)
13654{
13655 struct drm_device *dev = dev_priv->dev;
13656 struct intel_crtc *crtc;
e7b903d2
DV
13657
13658 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 13659 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
13660 if (intel_crtc_to_shared_dpll(crtc) == pll)
13661 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
13662 }
13663
15bdd4cf
DV
13664 I915_WRITE(PCH_DPLL(pll->id), 0);
13665 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13666 udelay(200);
13667}
13668
46edb027
DV
13669static char *ibx_pch_dpll_names[] = {
13670 "PCH DPLL A",
13671 "PCH DPLL B",
13672};
13673
7c74ade1 13674static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 13675{
e7b903d2 13676 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
13677 int i;
13678
7c74ade1 13679 dev_priv->num_shared_dpll = 2;
ee7b9f93 13680
e72f9fbf 13681 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
13682 dev_priv->shared_dplls[i].id = i;
13683 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 13684 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
13685 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13686 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
13687 dev_priv->shared_dplls[i].get_hw_state =
13688 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
13689 }
13690}
13691
7c74ade1
DV
13692static void intel_shared_dpll_init(struct drm_device *dev)
13693{
e7b903d2 13694 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 13695
9cd86933
DV
13696 if (HAS_DDI(dev))
13697 intel_ddi_pll_init(dev);
13698 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
13699 ibx_pch_dpll_init(dev);
13700 else
13701 dev_priv->num_shared_dpll = 0;
13702
13703 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
13704}
13705
6beb8c23
MR
13706/**
13707 * intel_prepare_plane_fb - Prepare fb for usage on plane
13708 * @plane: drm plane to prepare for
13709 * @fb: framebuffer to prepare for presentation
13710 *
13711 * Prepares a framebuffer for usage on a display plane. Generally this
13712 * involves pinning the underlying object and updating the frontbuffer tracking
13713 * bits. Some older platforms need special physical address handling for
13714 * cursor planes.
13715 *
f935675f
ML
13716 * Must be called with struct_mutex held.
13717 *
6beb8c23
MR
13718 * Returns 0 on success, negative error code on failure.
13719 */
13720int
13721intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 13722 const struct drm_plane_state *new_state)
465c120c
MR
13723{
13724 struct drm_device *dev = plane->dev;
844f9111 13725 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 13726 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23 13727 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 13728 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
6beb8c23 13729 int ret = 0;
465c120c 13730
1ee49399 13731 if (!obj && !old_obj)
465c120c
MR
13732 return 0;
13733
5008e874
ML
13734 if (old_obj) {
13735 struct drm_crtc_state *crtc_state =
13736 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13737
13738 /* Big Hammer, we also need to ensure that any pending
13739 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13740 * current scanout is retired before unpinning the old
13741 * framebuffer. Note that we rely on userspace rendering
13742 * into the buffer attached to the pipe they are waiting
13743 * on. If not, userspace generates a GPU hang with IPEHR
13744 * point to the MI_WAIT_FOR_EVENT.
13745 *
13746 * This should only fail upon a hung GPU, in which case we
13747 * can safely continue.
13748 */
13749 if (needs_modeset(crtc_state))
13750 ret = i915_gem_object_wait_rendering(old_obj, true);
13751
13752 /* Swallow -EIO errors to allow updates during hw lockup. */
13753 if (ret && ret != -EIO)
f935675f 13754 return ret;
5008e874
ML
13755 }
13756
3c28ff22
AG
13757 /* For framebuffer backed by dmabuf, wait for fence */
13758 if (obj && obj->base.dma_buf) {
13759 ret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13760 false, true,
13761 MAX_SCHEDULE_TIMEOUT);
13762 if (ret == -ERESTARTSYS)
13763 return ret;
13764
13765 WARN_ON(ret < 0);
13766 }
13767
1ee49399
ML
13768 if (!obj) {
13769 ret = 0;
13770 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
6beb8c23
MR
13771 INTEL_INFO(dev)->cursor_needs_physical) {
13772 int align = IS_I830(dev) ? 16 * 1024 : 256;
13773 ret = i915_gem_object_attach_phys(obj, align);
13774 if (ret)
13775 DRM_DEBUG_KMS("failed to attach phys object\n");
13776 } else {
7580d774 13777 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
6beb8c23 13778 }
465c120c 13779
7580d774
ML
13780 if (ret == 0) {
13781 if (obj) {
13782 struct intel_plane_state *plane_state =
13783 to_intel_plane_state(new_state);
13784
13785 i915_gem_request_assign(&plane_state->wait_req,
13786 obj->last_write_req);
13787 }
13788
a9ff8714 13789 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774 13790 }
fdd508a6 13791
6beb8c23
MR
13792 return ret;
13793}
13794
38f3ce3a
MR
13795/**
13796 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13797 * @plane: drm plane to clean up for
13798 * @fb: old framebuffer that was on plane
13799 *
13800 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
13801 *
13802 * Must be called with struct_mutex held.
38f3ce3a
MR
13803 */
13804void
13805intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 13806 const struct drm_plane_state *old_state)
38f3ce3a
MR
13807{
13808 struct drm_device *dev = plane->dev;
1ee49399 13809 struct intel_plane *intel_plane = to_intel_plane(plane);
7580d774 13810 struct intel_plane_state *old_intel_state;
1ee49399
ML
13811 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13812 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 13813
7580d774
ML
13814 old_intel_state = to_intel_plane_state(old_state);
13815
1ee49399 13816 if (!obj && !old_obj)
38f3ce3a
MR
13817 return;
13818
1ee49399
ML
13819 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13820 !INTEL_INFO(dev)->cursor_needs_physical))
844f9111 13821 intel_unpin_fb_obj(old_state->fb, old_state);
1ee49399
ML
13822
13823 /* prepare_fb aborted? */
13824 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13825 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13826 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774
ML
13827
13828 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13829
465c120c
MR
13830}
13831
6156a456
CK
13832int
13833skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13834{
13835 int max_scale;
13836 struct drm_device *dev;
13837 struct drm_i915_private *dev_priv;
13838 int crtc_clock, cdclk;
13839
13840 if (!intel_crtc || !crtc_state)
13841 return DRM_PLANE_HELPER_NO_SCALING;
13842
13843 dev = intel_crtc->base.dev;
13844 dev_priv = dev->dev_private;
13845 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 13846 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 13847
54bf1ce6 13848 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
13849 return DRM_PLANE_HELPER_NO_SCALING;
13850
13851 /*
13852 * skl max scale is lower of:
13853 * close to 3 but not 3, -1 is for that purpose
13854 * or
13855 * cdclk/crtc_clock
13856 */
13857 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13858
13859 return max_scale;
13860}
13861
465c120c 13862static int
3c692a41 13863intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 13864 struct intel_crtc_state *crtc_state,
3c692a41
GP
13865 struct intel_plane_state *state)
13866{
2b875c22
MR
13867 struct drm_crtc *crtc = state->base.crtc;
13868 struct drm_framebuffer *fb = state->base.fb;
6156a456 13869 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
13870 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13871 bool can_position = false;
465c120c 13872
061e4b8d
ML
13873 /* use scaler when colorkey is not required */
13874 if (INTEL_INFO(plane->dev)->gen >= 9 &&
818ed961 13875 state->ckey.flags == I915_SET_COLORKEY_NONE) {
061e4b8d
ML
13876 min_scale = 1;
13877 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
d8106366 13878 can_position = true;
6156a456 13879 }
d8106366 13880
061e4b8d
ML
13881 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13882 &state->dst, &state->clip,
da20eabd
ML
13883 min_scale, max_scale,
13884 can_position, true,
13885 &state->visible);
14af293f
GP
13886}
13887
13888static void
13889intel_commit_primary_plane(struct drm_plane *plane,
13890 struct intel_plane_state *state)
13891{
2b875c22
MR
13892 struct drm_crtc *crtc = state->base.crtc;
13893 struct drm_framebuffer *fb = state->base.fb;
13894 struct drm_device *dev = plane->dev;
14af293f 13895 struct drm_i915_private *dev_priv = dev->dev_private;
14af293f 13896
ea2c67bb 13897 crtc = crtc ? crtc : plane->crtc;
ccc759dc 13898
d4b08630
ML
13899 dev_priv->display.update_primary_plane(crtc, fb,
13900 state->src.x1 >> 16,
13901 state->src.y1 >> 16);
465c120c
MR
13902}
13903
a8ad0d8e
ML
13904static void
13905intel_disable_primary_plane(struct drm_plane *plane,
7fabf5ef 13906 struct drm_crtc *crtc)
a8ad0d8e
ML
13907{
13908 struct drm_device *dev = plane->dev;
13909 struct drm_i915_private *dev_priv = dev->dev_private;
13910
a8ad0d8e
ML
13911 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13912}
13913
613d2b27
ML
13914static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13915 struct drm_crtc_state *old_crtc_state)
3c692a41 13916{
32b7eeec 13917 struct drm_device *dev = crtc->dev;
3c692a41 13918 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
bfd16b2a
ML
13919 struct intel_crtc_state *old_intel_state =
13920 to_intel_crtc_state(old_crtc_state);
13921 bool modeset = needs_modeset(crtc->state);
3c692a41 13922
c34c9ee4 13923 /* Perform vblank evasion around commit operation */
62852622 13924 intel_pipe_update_start(intel_crtc);
0583236e 13925
bfd16b2a
ML
13926 if (modeset)
13927 return;
13928
13929 if (to_intel_crtc_state(crtc->state)->update_pipe)
13930 intel_update_pipe_config(intel_crtc, old_intel_state);
13931 else if (INTEL_INFO(dev)->gen >= 9)
0583236e 13932 skl_detach_scalers(intel_crtc);
32b7eeec
MR
13933}
13934
613d2b27
ML
13935static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13936 struct drm_crtc_state *old_crtc_state)
32b7eeec 13937{
32b7eeec 13938 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
32b7eeec 13939
62852622 13940 intel_pipe_update_end(intel_crtc);
3c692a41
GP
13941}
13942
cf4c7c12 13943/**
4a3b8769
MR
13944 * intel_plane_destroy - destroy a plane
13945 * @plane: plane to destroy
cf4c7c12 13946 *
4a3b8769
MR
13947 * Common destruction function for all types of planes (primary, cursor,
13948 * sprite).
cf4c7c12 13949 */
4a3b8769 13950void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
13951{
13952 struct intel_plane *intel_plane = to_intel_plane(plane);
13953 drm_plane_cleanup(plane);
13954 kfree(intel_plane);
13955}
13956
65a3fea0 13957const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
13958 .update_plane = drm_atomic_helper_update_plane,
13959 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 13960 .destroy = intel_plane_destroy,
c196e1d6 13961 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
13962 .atomic_get_property = intel_plane_atomic_get_property,
13963 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
13964 .atomic_duplicate_state = intel_plane_duplicate_state,
13965 .atomic_destroy_state = intel_plane_destroy_state,
13966
465c120c
MR
13967};
13968
13969static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13970 int pipe)
13971{
13972 struct intel_plane *primary;
8e7d688b 13973 struct intel_plane_state *state;
465c120c 13974 const uint32_t *intel_primary_formats;
45e3743a 13975 unsigned int num_formats;
465c120c
MR
13976
13977 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13978 if (primary == NULL)
13979 return NULL;
13980
8e7d688b
MR
13981 state = intel_create_plane_state(&primary->base);
13982 if (!state) {
ea2c67bb
MR
13983 kfree(primary);
13984 return NULL;
13985 }
8e7d688b 13986 primary->base.state = &state->base;
ea2c67bb 13987
465c120c
MR
13988 primary->can_scale = false;
13989 primary->max_downscale = 1;
6156a456
CK
13990 if (INTEL_INFO(dev)->gen >= 9) {
13991 primary->can_scale = true;
af99ceda 13992 state->scaler_id = -1;
6156a456 13993 }
465c120c
MR
13994 primary->pipe = pipe;
13995 primary->plane = pipe;
a9ff8714 13996 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179
MR
13997 primary->check_plane = intel_check_primary_plane;
13998 primary->commit_plane = intel_commit_primary_plane;
a8ad0d8e 13999 primary->disable_plane = intel_disable_primary_plane;
465c120c
MR
14000 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14001 primary->plane = !pipe;
14002
6c0fd451
DL
14003 if (INTEL_INFO(dev)->gen >= 9) {
14004 intel_primary_formats = skl_primary_formats;
14005 num_formats = ARRAY_SIZE(skl_primary_formats);
14006 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
14007 intel_primary_formats = i965_primary_formats;
14008 num_formats = ARRAY_SIZE(i965_primary_formats);
6c0fd451
DL
14009 } else {
14010 intel_primary_formats = i8xx_primary_formats;
14011 num_formats = ARRAY_SIZE(i8xx_primary_formats);
465c120c
MR
14012 }
14013
14014 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 14015 &intel_plane_funcs,
465c120c
MR
14016 intel_primary_formats, num_formats,
14017 DRM_PLANE_TYPE_PRIMARY);
48404c1e 14018
3b7a5119
SJ
14019 if (INTEL_INFO(dev)->gen >= 4)
14020 intel_create_rotation_property(dev, primary);
48404c1e 14021
ea2c67bb
MR
14022 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14023
465c120c
MR
14024 return &primary->base;
14025}
14026
3b7a5119
SJ
14027void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14028{
14029 if (!dev->mode_config.rotation_property) {
14030 unsigned long flags = BIT(DRM_ROTATE_0) |
14031 BIT(DRM_ROTATE_180);
14032
14033 if (INTEL_INFO(dev)->gen >= 9)
14034 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14035
14036 dev->mode_config.rotation_property =
14037 drm_mode_create_rotation_property(dev, flags);
14038 }
14039 if (dev->mode_config.rotation_property)
14040 drm_object_attach_property(&plane->base.base,
14041 dev->mode_config.rotation_property,
14042 plane->base.state->rotation);
14043}
14044
3d7d6510 14045static int
852e787c 14046intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 14047 struct intel_crtc_state *crtc_state,
852e787c 14048 struct intel_plane_state *state)
3d7d6510 14049{
061e4b8d 14050 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 14051 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 14052 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
757f9a3e
GP
14053 unsigned stride;
14054 int ret;
3d7d6510 14055
061e4b8d
ML
14056 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14057 &state->dst, &state->clip,
3d7d6510
MR
14058 DRM_PLANE_HELPER_NO_SCALING,
14059 DRM_PLANE_HELPER_NO_SCALING,
852e787c 14060 true, true, &state->visible);
757f9a3e
GP
14061 if (ret)
14062 return ret;
14063
757f9a3e
GP
14064 /* if we want to turn off the cursor ignore width and height */
14065 if (!obj)
da20eabd 14066 return 0;
757f9a3e 14067
757f9a3e 14068 /* Check for which cursor types we support */
061e4b8d 14069 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
14070 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14071 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
14072 return -EINVAL;
14073 }
14074
ea2c67bb
MR
14075 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14076 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
14077 DRM_DEBUG_KMS("buffer is too small\n");
14078 return -ENOMEM;
14079 }
14080
3a656b54 14081 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 14082 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 14083 return -EINVAL;
32b7eeec
MR
14084 }
14085
da20eabd 14086 return 0;
852e787c 14087}
3d7d6510 14088
a8ad0d8e
ML
14089static void
14090intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 14091 struct drm_crtc *crtc)
a8ad0d8e 14092{
a8ad0d8e
ML
14093 intel_crtc_update_cursor(crtc, false);
14094}
14095
f4a2cf29 14096static void
852e787c
GP
14097intel_commit_cursor_plane(struct drm_plane *plane,
14098 struct intel_plane_state *state)
14099{
2b875c22 14100 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb
MR
14101 struct drm_device *dev = plane->dev;
14102 struct intel_crtc *intel_crtc;
2b875c22 14103 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 14104 uint32_t addr;
852e787c 14105
ea2c67bb
MR
14106 crtc = crtc ? crtc : plane->crtc;
14107 intel_crtc = to_intel_crtc(crtc);
14108
a912f12f
GP
14109 if (intel_crtc->cursor_bo == obj)
14110 goto update;
4ed91096 14111
f4a2cf29 14112 if (!obj)
a912f12f 14113 addr = 0;
f4a2cf29 14114 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 14115 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 14116 else
a912f12f 14117 addr = obj->phys_handle->busaddr;
852e787c 14118
a912f12f
GP
14119 intel_crtc->cursor_addr = addr;
14120 intel_crtc->cursor_bo = obj;
852e787c 14121
302d19ac 14122update:
62852622 14123 intel_crtc_update_cursor(crtc, state->visible);
852e787c
GP
14124}
14125
3d7d6510
MR
14126static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14127 int pipe)
14128{
14129 struct intel_plane *cursor;
8e7d688b 14130 struct intel_plane_state *state;
3d7d6510
MR
14131
14132 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14133 if (cursor == NULL)
14134 return NULL;
14135
8e7d688b
MR
14136 state = intel_create_plane_state(&cursor->base);
14137 if (!state) {
ea2c67bb
MR
14138 kfree(cursor);
14139 return NULL;
14140 }
8e7d688b 14141 cursor->base.state = &state->base;
ea2c67bb 14142
3d7d6510
MR
14143 cursor->can_scale = false;
14144 cursor->max_downscale = 1;
14145 cursor->pipe = pipe;
14146 cursor->plane = pipe;
a9ff8714 14147 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179
MR
14148 cursor->check_plane = intel_check_cursor_plane;
14149 cursor->commit_plane = intel_commit_cursor_plane;
a8ad0d8e 14150 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510
MR
14151
14152 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 14153 &intel_plane_funcs,
3d7d6510
MR
14154 intel_cursor_formats,
14155 ARRAY_SIZE(intel_cursor_formats),
14156 DRM_PLANE_TYPE_CURSOR);
4398ad45
VS
14157
14158 if (INTEL_INFO(dev)->gen >= 4) {
14159 if (!dev->mode_config.rotation_property)
14160 dev->mode_config.rotation_property =
14161 drm_mode_create_rotation_property(dev,
14162 BIT(DRM_ROTATE_0) |
14163 BIT(DRM_ROTATE_180));
14164 if (dev->mode_config.rotation_property)
14165 drm_object_attach_property(&cursor->base.base,
14166 dev->mode_config.rotation_property,
8e7d688b 14167 state->base.rotation);
4398ad45
VS
14168 }
14169
af99ceda
CK
14170 if (INTEL_INFO(dev)->gen >=9)
14171 state->scaler_id = -1;
14172
ea2c67bb
MR
14173 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14174
3d7d6510
MR
14175 return &cursor->base;
14176}
14177
549e2bfb
CK
14178static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14179 struct intel_crtc_state *crtc_state)
14180{
14181 int i;
14182 struct intel_scaler *intel_scaler;
14183 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14184
14185 for (i = 0; i < intel_crtc->num_scalers; i++) {
14186 intel_scaler = &scaler_state->scalers[i];
14187 intel_scaler->in_use = 0;
549e2bfb
CK
14188 intel_scaler->mode = PS_SCALER_MODE_DYN;
14189 }
14190
14191 scaler_state->scaler_id = -1;
14192}
14193
b358d0a6 14194static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 14195{
fbee40df 14196 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 14197 struct intel_crtc *intel_crtc;
f5de6e07 14198 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
14199 struct drm_plane *primary = NULL;
14200 struct drm_plane *cursor = NULL;
465c120c 14201 int i, ret;
79e53945 14202
955382f3 14203 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
14204 if (intel_crtc == NULL)
14205 return;
14206
f5de6e07
ACO
14207 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14208 if (!crtc_state)
14209 goto fail;
550acefd
ACO
14210 intel_crtc->config = crtc_state;
14211 intel_crtc->base.state = &crtc_state->base;
07878248 14212 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 14213
549e2bfb
CK
14214 /* initialize shared scalers */
14215 if (INTEL_INFO(dev)->gen >= 9) {
14216 if (pipe == PIPE_C)
14217 intel_crtc->num_scalers = 1;
14218 else
14219 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14220
14221 skl_init_scalers(dev, intel_crtc, crtc_state);
14222 }
14223
465c120c 14224 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
14225 if (!primary)
14226 goto fail;
14227
14228 cursor = intel_cursor_plane_create(dev, pipe);
14229 if (!cursor)
14230 goto fail;
14231
465c120c 14232 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
3d7d6510
MR
14233 cursor, &intel_crtc_funcs);
14234 if (ret)
14235 goto fail;
79e53945
JB
14236
14237 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
14238 for (i = 0; i < 256; i++) {
14239 intel_crtc->lut_r[i] = i;
14240 intel_crtc->lut_g[i] = i;
14241 intel_crtc->lut_b[i] = i;
14242 }
14243
1f1c2e24
VS
14244 /*
14245 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 14246 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 14247 */
80824003
JB
14248 intel_crtc->pipe = pipe;
14249 intel_crtc->plane = pipe;
3a77c4c4 14250 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 14251 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 14252 intel_crtc->plane = !pipe;
80824003
JB
14253 }
14254
4b0e333e
CW
14255 intel_crtc->cursor_base = ~0;
14256 intel_crtc->cursor_cntl = ~0;
dc41c154 14257 intel_crtc->cursor_size = ~0;
8d7849db 14258
852eb00d
VS
14259 intel_crtc->wm.cxsr_allowed = true;
14260
22fd0fab
JB
14261 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14262 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14263 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14264 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14265
79e53945 14266 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
14267
14268 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
14269 return;
14270
14271fail:
14272 if (primary)
14273 drm_plane_cleanup(primary);
14274 if (cursor)
14275 drm_plane_cleanup(cursor);
f5de6e07 14276 kfree(crtc_state);
3d7d6510 14277 kfree(intel_crtc);
79e53945
JB
14278}
14279
752aa88a
JB
14280enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14281{
14282 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 14283 struct drm_device *dev = connector->base.dev;
752aa88a 14284
51fd371b 14285 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 14286
d3babd3f 14287 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
14288 return INVALID_PIPE;
14289
14290 return to_intel_crtc(encoder->crtc)->pipe;
14291}
14292
08d7b3d1 14293int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 14294 struct drm_file *file)
08d7b3d1 14295{
08d7b3d1 14296 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 14297 struct drm_crtc *drmmode_crtc;
c05422d5 14298 struct intel_crtc *crtc;
08d7b3d1 14299
7707e653 14300 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 14301
7707e653 14302 if (!drmmode_crtc) {
08d7b3d1 14303 DRM_ERROR("no such CRTC id\n");
3f2c2057 14304 return -ENOENT;
08d7b3d1
CW
14305 }
14306
7707e653 14307 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 14308 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 14309
c05422d5 14310 return 0;
08d7b3d1
CW
14311}
14312
66a9278e 14313static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 14314{
66a9278e
DV
14315 struct drm_device *dev = encoder->base.dev;
14316 struct intel_encoder *source_encoder;
79e53945 14317 int index_mask = 0;
79e53945
JB
14318 int entry = 0;
14319
b2784e15 14320 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 14321 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
14322 index_mask |= (1 << entry);
14323
79e53945
JB
14324 entry++;
14325 }
4ef69c7a 14326
79e53945
JB
14327 return index_mask;
14328}
14329
4d302442
CW
14330static bool has_edp_a(struct drm_device *dev)
14331{
14332 struct drm_i915_private *dev_priv = dev->dev_private;
14333
14334 if (!IS_MOBILE(dev))
14335 return false;
14336
14337 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14338 return false;
14339
e3589908 14340 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
14341 return false;
14342
14343 return true;
14344}
14345
84b4e042
JB
14346static bool intel_crt_present(struct drm_device *dev)
14347{
14348 struct drm_i915_private *dev_priv = dev->dev_private;
14349
884497ed
DL
14350 if (INTEL_INFO(dev)->gen >= 9)
14351 return false;
14352
cf404ce4 14353 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
14354 return false;
14355
14356 if (IS_CHERRYVIEW(dev))
14357 return false;
14358
65e472e4
VS
14359 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14360 return false;
14361
70ac54d0
VS
14362 /* DDI E can't be used if DDI A requires 4 lanes */
14363 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14364 return false;
14365
e4abb733 14366 if (!dev_priv->vbt.int_crt_support)
84b4e042
JB
14367 return false;
14368
14369 return true;
14370}
14371
79e53945
JB
14372static void intel_setup_outputs(struct drm_device *dev)
14373{
725e30ad 14374 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 14375 struct intel_encoder *encoder;
cb0953d7 14376 bool dpd_is_edp = false;
79e53945 14377
c9093354 14378 intel_lvds_init(dev);
79e53945 14379
84b4e042 14380 if (intel_crt_present(dev))
79935fca 14381 intel_crt_init(dev);
cb0953d7 14382
c776eb2e
VK
14383 if (IS_BROXTON(dev)) {
14384 /*
14385 * FIXME: Broxton doesn't support port detection via the
14386 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14387 * detect the ports.
14388 */
14389 intel_ddi_init(dev, PORT_A);
14390 intel_ddi_init(dev, PORT_B);
14391 intel_ddi_init(dev, PORT_C);
14392 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14393 int found;
14394
de31facd
JB
14395 /*
14396 * Haswell uses DDI functions to detect digital outputs.
14397 * On SKL pre-D0 the strap isn't connected, so we assume
14398 * it's there.
14399 */
77179400 14400 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 14401 /* WaIgnoreDDIAStrap: skl */
ef11bdb3 14402 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
0e72a5b5
ED
14403 intel_ddi_init(dev, PORT_A);
14404
14405 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14406 * register */
14407 found = I915_READ(SFUSE_STRAP);
14408
14409 if (found & SFUSE_STRAP_DDIB_DETECTED)
14410 intel_ddi_init(dev, PORT_B);
14411 if (found & SFUSE_STRAP_DDIC_DETECTED)
14412 intel_ddi_init(dev, PORT_C);
14413 if (found & SFUSE_STRAP_DDID_DETECTED)
14414 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
14415 /*
14416 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14417 */
ef11bdb3 14418 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
2800e4c2
RV
14419 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14420 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14421 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14422 intel_ddi_init(dev, PORT_E);
14423
0e72a5b5 14424 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14425 int found;
5d8a7752 14426 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14427
14428 if (has_edp_a(dev))
14429 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14430
dc0fa718 14431 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14432 /* PCH SDVOB multiplex with HDMIB */
2a5c0832 14433 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
30ad48b7 14434 if (!found)
e2debe91 14435 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14436 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14437 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14438 }
14439
dc0fa718 14440 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14441 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14442
dc0fa718 14443 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14444 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14445
5eb08b69 14446 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14447 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14448
270b3042 14449 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14450 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 14451 } else if (IS_VALLEYVIEW(dev)) {
e17ac6db
VS
14452 /*
14453 * The DP_DETECTED bit is the latched state of the DDC
14454 * SDA pin at boot. However since eDP doesn't require DDC
14455 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14456 * eDP ports may have been muxed to an alternate function.
14457 * Thus we can't rely on the DP_DETECTED bit alone to detect
14458 * eDP ports. Consult the VBT as well as DP_DETECTED to
14459 * detect eDP ports.
14460 */
e66eb81d 14461 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
d2182a66 14462 !intel_dp_is_edp(dev, PORT_B))
e66eb81d
VS
14463 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14464 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
e17ac6db 14465 intel_dp_is_edp(dev, PORT_B))
e66eb81d 14466 intel_dp_init(dev, VLV_DP_B, PORT_B);
585a94b8 14467
e66eb81d 14468 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
d2182a66 14469 !intel_dp_is_edp(dev, PORT_C))
e66eb81d
VS
14470 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14471 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
e17ac6db 14472 intel_dp_is_edp(dev, PORT_C))
e66eb81d 14473 intel_dp_init(dev, VLV_DP_C, PORT_C);
19c03924 14474
9418c1f1 14475 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14476 /* eDP not supported on port D, so don't check VBT */
e66eb81d
VS
14477 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14478 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14479 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14480 intel_dp_init(dev, CHV_DP_D, PORT_D);
9418c1f1
VS
14481 }
14482
3cfca973 14483 intel_dsi_init(dev);
09da55dc 14484 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14485 bool found = false;
7d57382e 14486
e2debe91 14487 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14488 DRM_DEBUG_KMS("probing SDVOB\n");
2a5c0832 14489 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
3fec3d2f 14490 if (!found && IS_G4X(dev)) {
b01f2c3a 14491 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14492 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14493 }
27185ae1 14494
3fec3d2f 14495 if (!found && IS_G4X(dev))
ab9d7c30 14496 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14497 }
13520b05
KH
14498
14499 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14500
e2debe91 14501 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14502 DRM_DEBUG_KMS("probing SDVOC\n");
2a5c0832 14503 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
b01f2c3a 14504 }
27185ae1 14505
e2debe91 14506 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14507
3fec3d2f 14508 if (IS_G4X(dev)) {
b01f2c3a 14509 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14510 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14511 }
3fec3d2f 14512 if (IS_G4X(dev))
ab9d7c30 14513 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14514 }
27185ae1 14515
3fec3d2f 14516 if (IS_G4X(dev) &&
e7281eab 14517 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14518 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14519 } else if (IS_GEN2(dev))
79e53945
JB
14520 intel_dvo_init(dev);
14521
103a196f 14522 if (SUPPORTS_TV(dev))
79e53945
JB
14523 intel_tv_init(dev);
14524
0bc12bcb 14525 intel_psr_init(dev);
7c8f8a70 14526
b2784e15 14527 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14528 encoder->base.possible_crtcs = encoder->crtc_mask;
14529 encoder->base.possible_clones =
66a9278e 14530 intel_encoder_clones(encoder);
79e53945 14531 }
47356eb6 14532
dde86e2d 14533 intel_init_pch_refclk(dev);
270b3042
DV
14534
14535 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14536}
14537
14538static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14539{
60a5ca01 14540 struct drm_device *dev = fb->dev;
79e53945 14541 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14542
ef2d633e 14543 drm_framebuffer_cleanup(fb);
60a5ca01 14544 mutex_lock(&dev->struct_mutex);
ef2d633e 14545 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14546 drm_gem_object_unreference(&intel_fb->obj->base);
14547 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14548 kfree(intel_fb);
14549}
14550
14551static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14552 struct drm_file *file,
79e53945
JB
14553 unsigned int *handle)
14554{
14555 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14556 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14557
cc917ab4
CW
14558 if (obj->userptr.mm) {
14559 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14560 return -EINVAL;
14561 }
14562
05394f39 14563 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14564}
14565
86c98588
RV
14566static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14567 struct drm_file *file,
14568 unsigned flags, unsigned color,
14569 struct drm_clip_rect *clips,
14570 unsigned num_clips)
14571{
14572 struct drm_device *dev = fb->dev;
14573 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14574 struct drm_i915_gem_object *obj = intel_fb->obj;
14575
14576 mutex_lock(&dev->struct_mutex);
74b4ea1e 14577 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14578 mutex_unlock(&dev->struct_mutex);
14579
14580 return 0;
14581}
14582
79e53945
JB
14583static const struct drm_framebuffer_funcs intel_fb_funcs = {
14584 .destroy = intel_user_framebuffer_destroy,
14585 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14586 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14587};
14588
b321803d
DL
14589static
14590u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14591 uint32_t pixel_format)
14592{
14593 u32 gen = INTEL_INFO(dev)->gen;
14594
14595 if (gen >= 9) {
14596 /* "The stride in bytes must not exceed the of the size of 8K
14597 * pixels and 32K bytes."
14598 */
14599 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14600 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14601 return 32*1024;
14602 } else if (gen >= 4) {
14603 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14604 return 16*1024;
14605 else
14606 return 32*1024;
14607 } else if (gen >= 3) {
14608 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14609 return 8*1024;
14610 else
14611 return 16*1024;
14612 } else {
14613 /* XXX DSPC is limited to 4k tiled */
14614 return 8*1024;
14615 }
14616}
14617
b5ea642a
DV
14618static int intel_framebuffer_init(struct drm_device *dev,
14619 struct intel_framebuffer *intel_fb,
14620 struct drm_mode_fb_cmd2 *mode_cmd,
14621 struct drm_i915_gem_object *obj)
79e53945 14622{
6761dd31 14623 unsigned int aligned_height;
79e53945 14624 int ret;
b321803d 14625 u32 pitch_limit, stride_alignment;
79e53945 14626
dd4916c5
DV
14627 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14628
2a80eada
DV
14629 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14630 /* Enforce that fb modifier and tiling mode match, but only for
14631 * X-tiled. This is needed for FBC. */
14632 if (!!(obj->tiling_mode == I915_TILING_X) !=
14633 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14634 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14635 return -EINVAL;
14636 }
14637 } else {
14638 if (obj->tiling_mode == I915_TILING_X)
14639 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14640 else if (obj->tiling_mode == I915_TILING_Y) {
14641 DRM_DEBUG("No Y tiling for legacy addfb\n");
14642 return -EINVAL;
14643 }
14644 }
14645
9a8f0a12
TU
14646 /* Passed in modifier sanity checking. */
14647 switch (mode_cmd->modifier[0]) {
14648 case I915_FORMAT_MOD_Y_TILED:
14649 case I915_FORMAT_MOD_Yf_TILED:
14650 if (INTEL_INFO(dev)->gen < 9) {
14651 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14652 mode_cmd->modifier[0]);
14653 return -EINVAL;
14654 }
14655 case DRM_FORMAT_MOD_NONE:
14656 case I915_FORMAT_MOD_X_TILED:
14657 break;
14658 default:
c0f40428
JB
14659 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14660 mode_cmd->modifier[0]);
57cd6508 14661 return -EINVAL;
c16ed4be 14662 }
57cd6508 14663
b321803d
DL
14664 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14665 mode_cmd->pixel_format);
14666 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14667 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14668 mode_cmd->pitches[0], stride_alignment);
57cd6508 14669 return -EINVAL;
c16ed4be 14670 }
57cd6508 14671
b321803d
DL
14672 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14673 mode_cmd->pixel_format);
a35cdaa0 14674 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14675 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14676 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14677 "tiled" : "linear",
a35cdaa0 14678 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14679 return -EINVAL;
c16ed4be 14680 }
5d7bd705 14681
2a80eada 14682 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14683 mode_cmd->pitches[0] != obj->stride) {
14684 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14685 mode_cmd->pitches[0], obj->stride);
5d7bd705 14686 return -EINVAL;
c16ed4be 14687 }
5d7bd705 14688
57779d06 14689 /* Reject formats not supported by any plane early. */
308e5bcb 14690 switch (mode_cmd->pixel_format) {
57779d06 14691 case DRM_FORMAT_C8:
04b3924d
VS
14692 case DRM_FORMAT_RGB565:
14693 case DRM_FORMAT_XRGB8888:
14694 case DRM_FORMAT_ARGB8888:
57779d06
VS
14695 break;
14696 case DRM_FORMAT_XRGB1555:
c16ed4be 14697 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14698 DRM_DEBUG("unsupported pixel format: %s\n",
14699 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14700 return -EINVAL;
c16ed4be 14701 }
57779d06 14702 break;
57779d06 14703 case DRM_FORMAT_ABGR8888:
6c0fd451
DL
14704 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14705 DRM_DEBUG("unsupported pixel format: %s\n",
14706 drm_get_format_name(mode_cmd->pixel_format));
14707 return -EINVAL;
14708 }
14709 break;
14710 case DRM_FORMAT_XBGR8888:
04b3924d 14711 case DRM_FORMAT_XRGB2101010:
57779d06 14712 case DRM_FORMAT_XBGR2101010:
c16ed4be 14713 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14714 DRM_DEBUG("unsupported pixel format: %s\n",
14715 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14716 return -EINVAL;
c16ed4be 14717 }
b5626747 14718 break;
7531208b
DL
14719 case DRM_FORMAT_ABGR2101010:
14720 if (!IS_VALLEYVIEW(dev)) {
14721 DRM_DEBUG("unsupported pixel format: %s\n",
14722 drm_get_format_name(mode_cmd->pixel_format));
14723 return -EINVAL;
14724 }
14725 break;
04b3924d
VS
14726 case DRM_FORMAT_YUYV:
14727 case DRM_FORMAT_UYVY:
14728 case DRM_FORMAT_YVYU:
14729 case DRM_FORMAT_VYUY:
c16ed4be 14730 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14731 DRM_DEBUG("unsupported pixel format: %s\n",
14732 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14733 return -EINVAL;
c16ed4be 14734 }
57cd6508
CW
14735 break;
14736 default:
4ee62c76
VS
14737 DRM_DEBUG("unsupported pixel format: %s\n",
14738 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14739 return -EINVAL;
14740 }
14741
90f9a336
VS
14742 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14743 if (mode_cmd->offsets[0] != 0)
14744 return -EINVAL;
14745
ec2c981e 14746 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14747 mode_cmd->pixel_format,
14748 mode_cmd->modifier[0]);
53155c0a
DV
14749 /* FIXME drm helper for size checks (especially planar formats)? */
14750 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14751 return -EINVAL;
14752
c7d73f6a
DV
14753 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14754 intel_fb->obj = obj;
80075d49 14755 intel_fb->obj->framebuffer_references++;
c7d73f6a 14756
79e53945
JB
14757 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14758 if (ret) {
14759 DRM_ERROR("framebuffer init failed %d\n", ret);
14760 return ret;
14761 }
14762
79e53945
JB
14763 return 0;
14764}
14765
79e53945
JB
14766static struct drm_framebuffer *
14767intel_user_framebuffer_create(struct drm_device *dev,
14768 struct drm_file *filp,
76dc3769 14769 struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 14770{
dcb1394e 14771 struct drm_framebuffer *fb;
05394f39 14772 struct drm_i915_gem_object *obj;
76dc3769 14773 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 14774
308e5bcb 14775 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
76dc3769 14776 mode_cmd.handles[0]));
c8725226 14777 if (&obj->base == NULL)
cce13ff7 14778 return ERR_PTR(-ENOENT);
79e53945 14779
92907cbb 14780 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
dcb1394e
LW
14781 if (IS_ERR(fb))
14782 drm_gem_object_unreference_unlocked(&obj->base);
14783
14784 return fb;
79e53945
JB
14785}
14786
0695726e 14787#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 14788static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14789{
14790}
14791#endif
14792
79e53945 14793static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14794 .fb_create = intel_user_framebuffer_create,
0632fef6 14795 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14796 .atomic_check = intel_atomic_check,
14797 .atomic_commit = intel_atomic_commit,
de419ab6
ML
14798 .atomic_state_alloc = intel_atomic_state_alloc,
14799 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
14800};
14801
e70236a8
JB
14802/* Set up chip specific display functions */
14803static void intel_init_display(struct drm_device *dev)
14804{
14805 struct drm_i915_private *dev_priv = dev->dev_private;
14806
ee9300bb
DV
14807 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14808 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
14809 else if (IS_CHERRYVIEW(dev))
14810 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
14811 else if (IS_VALLEYVIEW(dev))
14812 dev_priv->display.find_dpll = vlv_find_best_dpll;
14813 else if (IS_PINEVIEW(dev))
14814 dev_priv->display.find_dpll = pnv_find_best_dpll;
14815 else
14816 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14817
bc8d7dff
DL
14818 if (INTEL_INFO(dev)->gen >= 9) {
14819 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14820 dev_priv->display.get_initial_plane_config =
14821 skylake_get_initial_plane_config;
bc8d7dff
DL
14822 dev_priv->display.crtc_compute_clock =
14823 haswell_crtc_compute_clock;
14824 dev_priv->display.crtc_enable = haswell_crtc_enable;
14825 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14826 dev_priv->display.update_primary_plane =
14827 skylake_update_primary_plane;
14828 } else if (HAS_DDI(dev)) {
0e8ffe1b 14829 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14830 dev_priv->display.get_initial_plane_config =
14831 ironlake_get_initial_plane_config;
797d0259
ACO
14832 dev_priv->display.crtc_compute_clock =
14833 haswell_crtc_compute_clock;
4f771f10
PZ
14834 dev_priv->display.crtc_enable = haswell_crtc_enable;
14835 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14836 dev_priv->display.update_primary_plane =
14837 ironlake_update_primary_plane;
09b4ddf9 14838 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 14839 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14840 dev_priv->display.get_initial_plane_config =
14841 ironlake_get_initial_plane_config;
3fb37703
ACO
14842 dev_priv->display.crtc_compute_clock =
14843 ironlake_crtc_compute_clock;
76e5a89c
DV
14844 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14845 dev_priv->display.crtc_disable = ironlake_crtc_disable;
262ca2b0
MR
14846 dev_priv->display.update_primary_plane =
14847 ironlake_update_primary_plane;
89b667f8
JB
14848 } else if (IS_VALLEYVIEW(dev)) {
14849 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14850 dev_priv->display.get_initial_plane_config =
14851 i9xx_get_initial_plane_config;
d6dfee7a 14852 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
14853 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14854 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14855 dev_priv->display.update_primary_plane =
14856 i9xx_update_primary_plane;
f564048e 14857 } else {
0e8ffe1b 14858 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14859 dev_priv->display.get_initial_plane_config =
14860 i9xx_get_initial_plane_config;
d6dfee7a 14861 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14862 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14863 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14864 dev_priv->display.update_primary_plane =
14865 i9xx_update_primary_plane;
f564048e 14866 }
e70236a8 14867
e70236a8 14868 /* Returns the core display clock speed */
ef11bdb3 14869 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1652d19e
VS
14870 dev_priv->display.get_display_clock_speed =
14871 skylake_get_display_clock_speed;
acd3f3d3
BP
14872 else if (IS_BROXTON(dev))
14873 dev_priv->display.get_display_clock_speed =
14874 broxton_get_display_clock_speed;
1652d19e
VS
14875 else if (IS_BROADWELL(dev))
14876 dev_priv->display.get_display_clock_speed =
14877 broadwell_get_display_clock_speed;
14878 else if (IS_HASWELL(dev))
14879 dev_priv->display.get_display_clock_speed =
14880 haswell_get_display_clock_speed;
14881 else if (IS_VALLEYVIEW(dev))
25eb05fc
JB
14882 dev_priv->display.get_display_clock_speed =
14883 valleyview_get_display_clock_speed;
b37a6434
VS
14884 else if (IS_GEN5(dev))
14885 dev_priv->display.get_display_clock_speed =
14886 ilk_get_display_clock_speed;
a7c66cd8 14887 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
34edce2f 14888 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
e70236a8
JB
14889 dev_priv->display.get_display_clock_speed =
14890 i945_get_display_clock_speed;
34edce2f
VS
14891 else if (IS_GM45(dev))
14892 dev_priv->display.get_display_clock_speed =
14893 gm45_get_display_clock_speed;
14894 else if (IS_CRESTLINE(dev))
14895 dev_priv->display.get_display_clock_speed =
14896 i965gm_get_display_clock_speed;
14897 else if (IS_PINEVIEW(dev))
14898 dev_priv->display.get_display_clock_speed =
14899 pnv_get_display_clock_speed;
14900 else if (IS_G33(dev) || IS_G4X(dev))
14901 dev_priv->display.get_display_clock_speed =
14902 g33_get_display_clock_speed;
e70236a8
JB
14903 else if (IS_I915G(dev))
14904 dev_priv->display.get_display_clock_speed =
14905 i915_get_display_clock_speed;
257a7ffc 14906 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
14907 dev_priv->display.get_display_clock_speed =
14908 i9xx_misc_get_display_clock_speed;
14909 else if (IS_I915GM(dev))
14910 dev_priv->display.get_display_clock_speed =
14911 i915gm_get_display_clock_speed;
14912 else if (IS_I865G(dev))
14913 dev_priv->display.get_display_clock_speed =
14914 i865_get_display_clock_speed;
f0f8a9ce 14915 else if (IS_I85X(dev))
e70236a8 14916 dev_priv->display.get_display_clock_speed =
1b1d2716 14917 i85x_get_display_clock_speed;
623e01e5
VS
14918 else { /* 830 */
14919 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
14920 dev_priv->display.get_display_clock_speed =
14921 i830_get_display_clock_speed;
623e01e5 14922 }
e70236a8 14923
7c10a2b5 14924 if (IS_GEN5(dev)) {
3bb11b53 14925 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
14926 } else if (IS_GEN6(dev)) {
14927 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
14928 } else if (IS_IVYBRIDGE(dev)) {
14929 /* FIXME: detect B0+ stepping and use auto training */
14930 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
059b2fe9 14931 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 14932 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
27c329ed
ML
14933 if (IS_BROADWELL(dev)) {
14934 dev_priv->display.modeset_commit_cdclk =
14935 broadwell_modeset_commit_cdclk;
14936 dev_priv->display.modeset_calc_cdclk =
14937 broadwell_modeset_calc_cdclk;
14938 }
30a970c6 14939 } else if (IS_VALLEYVIEW(dev)) {
27c329ed
ML
14940 dev_priv->display.modeset_commit_cdclk =
14941 valleyview_modeset_commit_cdclk;
14942 dev_priv->display.modeset_calc_cdclk =
14943 valleyview_modeset_calc_cdclk;
f8437dd1 14944 } else if (IS_BROXTON(dev)) {
27c329ed
ML
14945 dev_priv->display.modeset_commit_cdclk =
14946 broxton_modeset_commit_cdclk;
14947 dev_priv->display.modeset_calc_cdclk =
14948 broxton_modeset_calc_cdclk;
e70236a8 14949 }
8c9f3aaf 14950
8c9f3aaf
JB
14951 switch (INTEL_INFO(dev)->gen) {
14952 case 2:
14953 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14954 break;
14955
14956 case 3:
14957 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14958 break;
14959
14960 case 4:
14961 case 5:
14962 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14963 break;
14964
14965 case 6:
14966 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14967 break;
7c9017e5 14968 case 7:
4e0bbc31 14969 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
14970 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14971 break;
830c81db 14972 case 9:
ba343e02
TU
14973 /* Drop through - unsupported since execlist only. */
14974 default:
14975 /* Default just returns -ENODEV to indicate unsupported */
14976 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 14977 }
7bd688cd 14978
e39b999a 14979 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
14980}
14981
b690e96c
JB
14982/*
14983 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14984 * resume, or other times. This quirk makes sure that's the case for
14985 * affected systems.
14986 */
0206e353 14987static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
14988{
14989 struct drm_i915_private *dev_priv = dev->dev_private;
14990
14991 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 14992 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
14993}
14994
b6b5d049
VS
14995static void quirk_pipeb_force(struct drm_device *dev)
14996{
14997 struct drm_i915_private *dev_priv = dev->dev_private;
14998
14999 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15000 DRM_INFO("applying pipe b force quirk\n");
15001}
15002
435793df
KP
15003/*
15004 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15005 */
15006static void quirk_ssc_force_disable(struct drm_device *dev)
15007{
15008 struct drm_i915_private *dev_priv = dev->dev_private;
15009 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 15010 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
15011}
15012
4dca20ef 15013/*
5a15ab5b
CE
15014 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15015 * brightness value
4dca20ef
CE
15016 */
15017static void quirk_invert_brightness(struct drm_device *dev)
15018{
15019 struct drm_i915_private *dev_priv = dev->dev_private;
15020 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 15021 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
15022}
15023
9c72cc6f
SD
15024/* Some VBT's incorrectly indicate no backlight is present */
15025static void quirk_backlight_present(struct drm_device *dev)
15026{
15027 struct drm_i915_private *dev_priv = dev->dev_private;
15028 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15029 DRM_INFO("applying backlight present quirk\n");
15030}
15031
b690e96c
JB
15032struct intel_quirk {
15033 int device;
15034 int subsystem_vendor;
15035 int subsystem_device;
15036 void (*hook)(struct drm_device *dev);
15037};
15038
5f85f176
EE
15039/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15040struct intel_dmi_quirk {
15041 void (*hook)(struct drm_device *dev);
15042 const struct dmi_system_id (*dmi_id_list)[];
15043};
15044
15045static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15046{
15047 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15048 return 1;
15049}
15050
15051static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15052 {
15053 .dmi_id_list = &(const struct dmi_system_id[]) {
15054 {
15055 .callback = intel_dmi_reverse_brightness,
15056 .ident = "NCR Corporation",
15057 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15058 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15059 },
15060 },
15061 { } /* terminating entry */
15062 },
15063 .hook = quirk_invert_brightness,
15064 },
15065};
15066
c43b5634 15067static struct intel_quirk intel_quirks[] = {
b690e96c
JB
15068 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15069 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15070
b690e96c
JB
15071 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15072 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15073
5f080c0f
VS
15074 /* 830 needs to leave pipe A & dpll A up */
15075 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15076
b6b5d049
VS
15077 /* 830 needs to leave pipe B & dpll B up */
15078 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15079
435793df
KP
15080 /* Lenovo U160 cannot use SSC on LVDS */
15081 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
15082
15083 /* Sony Vaio Y cannot use SSC on LVDS */
15084 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 15085
be505f64
AH
15086 /* Acer Aspire 5734Z must invert backlight brightness */
15087 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15088
15089 /* Acer/eMachines G725 */
15090 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15091
15092 /* Acer/eMachines e725 */
15093 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15094
15095 /* Acer/Packard Bell NCL20 */
15096 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15097
15098 /* Acer Aspire 4736Z */
15099 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
15100
15101 /* Acer Aspire 5336 */
15102 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
15103
15104 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15105 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 15106
dfb3d47b
SD
15107 /* Acer C720 Chromebook (Core i3 4005U) */
15108 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15109
b2a9601c 15110 /* Apple Macbook 2,1 (Core 2 T7400) */
15111 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15112
1b9448b0
JN
15113 /* Apple Macbook 4,1 */
15114 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15115
d4967d8c
SD
15116 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15117 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
15118
15119 /* HP Chromebook 14 (Celeron 2955U) */
15120 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
15121
15122 /* Dell Chromebook 11 */
15123 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
15124
15125 /* Dell Chromebook 11 (2015 version) */
15126 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
15127};
15128
15129static void intel_init_quirks(struct drm_device *dev)
15130{
15131 struct pci_dev *d = dev->pdev;
15132 int i;
15133
15134 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15135 struct intel_quirk *q = &intel_quirks[i];
15136
15137 if (d->device == q->device &&
15138 (d->subsystem_vendor == q->subsystem_vendor ||
15139 q->subsystem_vendor == PCI_ANY_ID) &&
15140 (d->subsystem_device == q->subsystem_device ||
15141 q->subsystem_device == PCI_ANY_ID))
15142 q->hook(dev);
15143 }
5f85f176
EE
15144 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15145 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15146 intel_dmi_quirks[i].hook(dev);
15147 }
b690e96c
JB
15148}
15149
9cce37f4
JB
15150/* Disable the VGA plane that we never use */
15151static void i915_disable_vga(struct drm_device *dev)
15152{
15153 struct drm_i915_private *dev_priv = dev->dev_private;
15154 u8 sr1;
f0f59a00 15155 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 15156
2b37c616 15157 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 15158 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 15159 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
15160 sr1 = inb(VGA_SR_DATA);
15161 outb(sr1 | 1<<5, VGA_SR_DATA);
15162 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15163 udelay(300);
15164
01f5a626 15165 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
15166 POSTING_READ(vga_reg);
15167}
15168
f817586c
DV
15169void intel_modeset_init_hw(struct drm_device *dev)
15170{
b6283055 15171 intel_update_cdclk(dev);
a8f78b58 15172 intel_prepare_ddi(dev);
f817586c 15173 intel_init_clock_gating(dev);
8090c6b9 15174 intel_enable_gt_powersave(dev);
f817586c
DV
15175}
15176
79e53945
JB
15177void intel_modeset_init(struct drm_device *dev)
15178{
652c393a 15179 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 15180 int sprite, ret;
8cc87b75 15181 enum pipe pipe;
46f297fb 15182 struct intel_crtc *crtc;
79e53945
JB
15183
15184 drm_mode_config_init(dev);
15185
15186 dev->mode_config.min_width = 0;
15187 dev->mode_config.min_height = 0;
15188
019d96cb
DA
15189 dev->mode_config.preferred_depth = 24;
15190 dev->mode_config.prefer_shadow = 1;
15191
25bab385
TU
15192 dev->mode_config.allow_fb_modifiers = true;
15193
e6ecefaa 15194 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 15195
b690e96c
JB
15196 intel_init_quirks(dev);
15197
1fa61106
ED
15198 intel_init_pm(dev);
15199
e3c74757
BW
15200 if (INTEL_INFO(dev)->num_pipes == 0)
15201 return;
15202
69f92f67
LW
15203 /*
15204 * There may be no VBT; and if the BIOS enabled SSC we can
15205 * just keep using it to avoid unnecessary flicker. Whereas if the
15206 * BIOS isn't using it, don't assume it will work even if the VBT
15207 * indicates as much.
15208 */
15209 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15210 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15211 DREF_SSC1_ENABLE);
15212
15213 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15214 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15215 bios_lvds_use_ssc ? "en" : "dis",
15216 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15217 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15218 }
15219 }
15220
e70236a8 15221 intel_init_display(dev);
7c10a2b5 15222 intel_init_audio(dev);
e70236a8 15223
a6c45cf0
CW
15224 if (IS_GEN2(dev)) {
15225 dev->mode_config.max_width = 2048;
15226 dev->mode_config.max_height = 2048;
15227 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
15228 dev->mode_config.max_width = 4096;
15229 dev->mode_config.max_height = 4096;
79e53945 15230 } else {
a6c45cf0
CW
15231 dev->mode_config.max_width = 8192;
15232 dev->mode_config.max_height = 8192;
79e53945 15233 }
068be561 15234
dc41c154
VS
15235 if (IS_845G(dev) || IS_I865G(dev)) {
15236 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15237 dev->mode_config.cursor_height = 1023;
15238 } else if (IS_GEN2(dev)) {
068be561
DL
15239 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15240 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15241 } else {
15242 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15243 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15244 }
15245
5d4545ae 15246 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 15247
28c97730 15248 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
15249 INTEL_INFO(dev)->num_pipes,
15250 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 15251
055e393f 15252 for_each_pipe(dev_priv, pipe) {
8cc87b75 15253 intel_crtc_init(dev, pipe);
3bdcfc0c 15254 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 15255 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 15256 if (ret)
06da8da2 15257 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 15258 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 15259 }
79e53945
JB
15260 }
15261
bfa7df01
VS
15262 intel_update_czclk(dev_priv);
15263 intel_update_cdclk(dev);
15264
e72f9fbf 15265 intel_shared_dpll_init(dev);
ee7b9f93 15266
9cce37f4
JB
15267 /* Just disable it once at startup */
15268 i915_disable_vga(dev);
79e53945 15269 intel_setup_outputs(dev);
11be49eb 15270
6e9f798d 15271 drm_modeset_lock_all(dev);
043e9bda 15272 intel_modeset_setup_hw_state(dev);
6e9f798d 15273 drm_modeset_unlock_all(dev);
46f297fb 15274
d3fcc808 15275 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
15276 struct intel_initial_plane_config plane_config = {};
15277
46f297fb
JB
15278 if (!crtc->active)
15279 continue;
15280
46f297fb 15281 /*
46f297fb
JB
15282 * Note that reserving the BIOS fb up front prevents us
15283 * from stuffing other stolen allocations like the ring
15284 * on top. This prevents some ugliness at boot time, and
15285 * can even allow for smooth boot transitions if the BIOS
15286 * fb is large enough for the active pipe configuration.
15287 */
eeebeac5
ML
15288 dev_priv->display.get_initial_plane_config(crtc,
15289 &plane_config);
15290
15291 /*
15292 * If the fb is shared between multiple heads, we'll
15293 * just get the first one.
15294 */
15295 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 15296 }
2c7111db
CW
15297}
15298
7fad798e
DV
15299static void intel_enable_pipe_a(struct drm_device *dev)
15300{
15301 struct intel_connector *connector;
15302 struct drm_connector *crt = NULL;
15303 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 15304 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
15305
15306 /* We can't just switch on the pipe A, we need to set things up with a
15307 * proper mode and output configuration. As a gross hack, enable pipe A
15308 * by enabling the load detect pipe once. */
3a3371ff 15309 for_each_intel_connector(dev, connector) {
7fad798e
DV
15310 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15311 crt = &connector->base;
15312 break;
15313 }
15314 }
15315
15316 if (!crt)
15317 return;
15318
208bf9fd 15319 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 15320 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
15321}
15322
fa555837
DV
15323static bool
15324intel_check_plane_mapping(struct intel_crtc *crtc)
15325{
7eb552ae
BW
15326 struct drm_device *dev = crtc->base.dev;
15327 struct drm_i915_private *dev_priv = dev->dev_private;
649636ef 15328 u32 val;
fa555837 15329
7eb552ae 15330 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
15331 return true;
15332
649636ef 15333 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
15334
15335 if ((val & DISPLAY_PLANE_ENABLE) &&
15336 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15337 return false;
15338
15339 return true;
15340}
15341
02e93c35
VS
15342static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15343{
15344 struct drm_device *dev = crtc->base.dev;
15345 struct intel_encoder *encoder;
15346
15347 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15348 return true;
15349
15350 return false;
15351}
15352
24929352
DV
15353static void intel_sanitize_crtc(struct intel_crtc *crtc)
15354{
15355 struct drm_device *dev = crtc->base.dev;
15356 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15357 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
24929352 15358
24929352 15359 /* Clear any frame start delays used for debugging left by the BIOS */
24929352
DV
15360 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15361
d3eaf884 15362 /* restore vblank interrupts to correct state */
9625604c 15363 drm_crtc_vblank_reset(&crtc->base);
d297e103 15364 if (crtc->active) {
f9cd7b88
VS
15365 struct intel_plane *plane;
15366
9625604c 15367 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
15368
15369 /* Disable everything but the primary plane */
15370 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15371 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15372 continue;
15373
15374 plane->disable_plane(&plane->base, &crtc->base);
15375 }
9625604c 15376 }
d3eaf884 15377
24929352 15378 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
15379 * disable the crtc (and hence change the state) if it is wrong. Note
15380 * that gen4+ has a fixed plane -> pipe mapping. */
15381 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
15382 bool plane;
15383
24929352
DV
15384 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15385 crtc->base.base.id);
15386
15387 /* Pipe has the wrong plane attached and the plane is active.
15388 * Temporarily change the plane mapping and disable everything
15389 * ... */
15390 plane = crtc->plane;
b70709a6 15391 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 15392 crtc->plane = !plane;
b17d48e2 15393 intel_crtc_disable_noatomic(&crtc->base);
24929352 15394 crtc->plane = plane;
24929352 15395 }
24929352 15396
7fad798e
DV
15397 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15398 crtc->pipe == PIPE_A && !crtc->active) {
15399 /* BIOS forgot to enable pipe A, this mostly happens after
15400 * resume. Force-enable the pipe to fix this, the update_dpms
15401 * call below we restore the pipe to the right state, but leave
15402 * the required bits on. */
15403 intel_enable_pipe_a(dev);
15404 }
15405
24929352
DV
15406 /* Adjust the state of the output pipe according to whether we
15407 * have active connectors/encoders. */
02e93c35 15408 if (!intel_crtc_has_encoders(crtc))
b17d48e2 15409 intel_crtc_disable_noatomic(&crtc->base);
24929352 15410
53d9f4e9 15411 if (crtc->active != crtc->base.state->active) {
02e93c35 15412 struct intel_encoder *encoder;
24929352
DV
15413
15414 /* This can happen either due to bugs in the get_hw_state
b17d48e2
ML
15415 * functions or because of calls to intel_crtc_disable_noatomic,
15416 * or because the pipe is force-enabled due to the
24929352
DV
15417 * pipe A quirk. */
15418 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15419 crtc->base.base.id,
83d65738 15420 crtc->base.state->enable ? "enabled" : "disabled",
24929352
DV
15421 crtc->active ? "enabled" : "disabled");
15422
4be40c98 15423 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
49d6fa21 15424 crtc->base.state->active = crtc->active;
24929352
DV
15425 crtc->base.enabled = crtc->active;
15426
15427 /* Because we only establish the connector -> encoder ->
15428 * crtc links if something is active, this means the
15429 * crtc is now deactivated. Break the links. connector
15430 * -> encoder links are only establish when things are
15431 * actually up, hence no need to break them. */
15432 WARN_ON(crtc->active);
15433
2d406bb0 15434 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
24929352 15435 encoder->base.crtc = NULL;
24929352 15436 }
c5ab3bc0 15437
a3ed6aad 15438 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15439 /*
15440 * We start out with underrun reporting disabled to avoid races.
15441 * For correct bookkeeping mark this on active crtcs.
15442 *
c5ab3bc0
DV
15443 * Also on gmch platforms we dont have any hardware bits to
15444 * disable the underrun reporting. Which means we need to start
15445 * out with underrun reporting disabled also on inactive pipes,
15446 * since otherwise we'll complain about the garbage we read when
15447 * e.g. coming up after runtime pm.
15448 *
4cc31489
DV
15449 * No protection against concurrent access is required - at
15450 * worst a fifo underrun happens which also sets this to false.
15451 */
15452 crtc->cpu_fifo_underrun_disabled = true;
15453 crtc->pch_fifo_underrun_disabled = true;
15454 }
24929352
DV
15455}
15456
15457static void intel_sanitize_encoder(struct intel_encoder *encoder)
15458{
15459 struct intel_connector *connector;
15460 struct drm_device *dev = encoder->base.dev;
873ffe69 15461 bool active = false;
24929352
DV
15462
15463 /* We need to check both for a crtc link (meaning that the
15464 * encoder is active and trying to read from a pipe) and the
15465 * pipe itself being active. */
15466 bool has_active_crtc = encoder->base.crtc &&
15467 to_intel_crtc(encoder->base.crtc)->active;
15468
873ffe69
ML
15469 for_each_intel_connector(dev, connector) {
15470 if (connector->base.encoder != &encoder->base)
15471 continue;
15472
15473 active = true;
15474 break;
15475 }
15476
15477 if (active && !has_active_crtc) {
24929352
DV
15478 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15479 encoder->base.base.id,
8e329a03 15480 encoder->base.name);
24929352
DV
15481
15482 /* Connector is active, but has no active pipe. This is
15483 * fallout from our resume register restoring. Disable
15484 * the encoder manually again. */
15485 if (encoder->base.crtc) {
15486 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15487 encoder->base.base.id,
8e329a03 15488 encoder->base.name);
24929352 15489 encoder->disable(encoder);
a62d1497
VS
15490 if (encoder->post_disable)
15491 encoder->post_disable(encoder);
24929352 15492 }
7f1950fb 15493 encoder->base.crtc = NULL;
24929352
DV
15494
15495 /* Inconsistent output/port/pipe state happens presumably due to
15496 * a bug in one of the get_hw_state functions. Or someplace else
15497 * in our code, like the register restore mess on resume. Clamp
15498 * things to off as a safer default. */
3a3371ff 15499 for_each_intel_connector(dev, connector) {
24929352
DV
15500 if (connector->encoder != encoder)
15501 continue;
7f1950fb
EE
15502 connector->base.dpms = DRM_MODE_DPMS_OFF;
15503 connector->base.encoder = NULL;
24929352
DV
15504 }
15505 }
15506 /* Enabled encoders without active connectors will be fixed in
15507 * the crtc fixup. */
15508}
15509
04098753 15510void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15511{
15512 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15513 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15514
04098753
ID
15515 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15516 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15517 i915_disable_vga(dev);
15518 }
15519}
15520
15521void i915_redisable_vga(struct drm_device *dev)
15522{
15523 struct drm_i915_private *dev_priv = dev->dev_private;
15524
8dc8a27c
PZ
15525 /* This function can be called both from intel_modeset_setup_hw_state or
15526 * at a very early point in our resume sequence, where the power well
15527 * structures are not yet restored. Since this function is at a very
15528 * paranoid "someone might have enabled VGA while we were not looking"
15529 * level, just check if the power well is enabled instead of trying to
15530 * follow the "don't touch the power well if we don't need it" policy
15531 * the rest of the driver uses. */
f458ebbc 15532 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15533 return;
15534
04098753 15535 i915_redisable_vga_power_on(dev);
0fde901f
KM
15536}
15537
f9cd7b88 15538static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15539{
f9cd7b88 15540 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15541
f9cd7b88 15542 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15543}
15544
f9cd7b88
VS
15545/* FIXME read out full plane state for all planes */
15546static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15547{
b26d3ea3 15548 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 15549 struct intel_plane_state *plane_state =
b26d3ea3 15550 to_intel_plane_state(primary->state);
d032ffa0 15551
19b8d387 15552 plane_state->visible = crtc->active &&
b26d3ea3
ML
15553 primary_get_hw_state(to_intel_plane(primary));
15554
15555 if (plane_state->visible)
15556 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
15557}
15558
30e984df 15559static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15560{
15561 struct drm_i915_private *dev_priv = dev->dev_private;
15562 enum pipe pipe;
24929352
DV
15563 struct intel_crtc *crtc;
15564 struct intel_encoder *encoder;
15565 struct intel_connector *connector;
5358901f 15566 int i;
24929352 15567
d3fcc808 15568 for_each_intel_crtc(dev, crtc) {
b06f8b0d 15569 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
6e3c9717 15570 memset(crtc->config, 0, sizeof(*crtc->config));
f7217905 15571 crtc->config->base.crtc = &crtc->base;
3b117c8f 15572
0e8ffe1b 15573 crtc->active = dev_priv->display.get_pipe_config(crtc,
6e3c9717 15574 crtc->config);
24929352 15575
49d6fa21 15576 crtc->base.state->active = crtc->active;
24929352 15577 crtc->base.enabled = crtc->active;
b70709a6 15578
f9cd7b88 15579 readout_plane_state(crtc);
24929352
DV
15580
15581 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15582 crtc->base.base.id,
15583 crtc->active ? "enabled" : "disabled");
15584 }
15585
5358901f
DV
15586 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15587 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15588
3e369b76
ACO
15589 pll->on = pll->get_hw_state(dev_priv, pll,
15590 &pll->config.hw_state);
5358901f 15591 pll->active = 0;
3e369b76 15592 pll->config.crtc_mask = 0;
d3fcc808 15593 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 15594 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 15595 pll->active++;
3e369b76 15596 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 15597 }
5358901f 15598 }
5358901f 15599
1e6f2ddc 15600 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15601 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 15602
3e369b76 15603 if (pll->config.crtc_mask)
bd2bb1b9 15604 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
15605 }
15606
b2784e15 15607 for_each_intel_encoder(dev, encoder) {
24929352
DV
15608 pipe = 0;
15609
15610 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15611 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15612 encoder->base.crtc = &crtc->base;
6e3c9717 15613 encoder->get_config(encoder, crtc->config);
24929352
DV
15614 } else {
15615 encoder->base.crtc = NULL;
15616 }
15617
6f2bcceb 15618 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15619 encoder->base.base.id,
8e329a03 15620 encoder->base.name,
24929352 15621 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15622 pipe_name(pipe));
24929352
DV
15623 }
15624
3a3371ff 15625 for_each_intel_connector(dev, connector) {
24929352
DV
15626 if (connector->get_hw_state(connector)) {
15627 connector->base.dpms = DRM_MODE_DPMS_ON;
24929352
DV
15628 connector->base.encoder = &connector->encoder->base;
15629 } else {
15630 connector->base.dpms = DRM_MODE_DPMS_OFF;
15631 connector->base.encoder = NULL;
15632 }
15633 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15634 connector->base.base.id,
c23cc417 15635 connector->base.name,
24929352
DV
15636 connector->base.encoder ? "enabled" : "disabled");
15637 }
7f4c6284
VS
15638
15639 for_each_intel_crtc(dev, crtc) {
15640 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15641
15642 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15643 if (crtc->base.state->active) {
15644 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15645 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15646 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15647
15648 /*
15649 * The initial mode needs to be set in order to keep
15650 * the atomic core happy. It wants a valid mode if the
15651 * crtc's enabled, so we do the above call.
15652 *
15653 * At this point some state updated by the connectors
15654 * in their ->detect() callback has not run yet, so
15655 * no recalculation can be done yet.
15656 *
15657 * Even if we could do a recalculation and modeset
15658 * right now it would cause a double modeset if
15659 * fbdev or userspace chooses a different initial mode.
15660 *
15661 * If that happens, someone indicated they wanted a
15662 * mode change, which means it's safe to do a full
15663 * recalculation.
15664 */
15665 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
15666
15667 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15668 update_scanline_offset(crtc);
7f4c6284
VS
15669 }
15670 }
30e984df
DV
15671}
15672
043e9bda
ML
15673/* Scan out the current hw modeset state,
15674 * and sanitizes it to the current state
15675 */
15676static void
15677intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
15678{
15679 struct drm_i915_private *dev_priv = dev->dev_private;
15680 enum pipe pipe;
30e984df
DV
15681 struct intel_crtc *crtc;
15682 struct intel_encoder *encoder;
35c95375 15683 int i;
30e984df
DV
15684
15685 intel_modeset_readout_hw_state(dev);
24929352
DV
15686
15687 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15688 for_each_intel_encoder(dev, encoder) {
24929352
DV
15689 intel_sanitize_encoder(encoder);
15690 }
15691
055e393f 15692 for_each_pipe(dev_priv, pipe) {
24929352
DV
15693 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15694 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15695 intel_dump_pipe_config(crtc, crtc->config,
15696 "[setup_hw_state]");
24929352 15697 }
9a935856 15698
d29b2f9d
ACO
15699 intel_modeset_update_connector_atomic_state(dev);
15700
35c95375
DV
15701 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15702 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15703
15704 if (!pll->on || pll->active)
15705 continue;
15706
15707 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15708
15709 pll->disable(dev_priv, pll);
15710 pll->on = false;
15711 }
15712
26e1fe4f 15713 if (IS_VALLEYVIEW(dev))
6eb1a681
VS
15714 vlv_wm_get_hw_state(dev);
15715 else if (IS_GEN9(dev))
3078999f
PB
15716 skl_wm_get_hw_state(dev);
15717 else if (HAS_PCH_SPLIT(dev))
243e6a44 15718 ilk_wm_get_hw_state(dev);
292b990e
ML
15719
15720 for_each_intel_crtc(dev, crtc) {
15721 unsigned long put_domains;
15722
15723 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15724 if (WARN_ON(put_domains))
15725 modeset_put_power_domains(dev_priv, put_domains);
15726 }
15727 intel_display_set_init_power(dev_priv, false);
043e9bda 15728}
7d0bc1ea 15729
043e9bda
ML
15730void intel_display_resume(struct drm_device *dev)
15731{
15732 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15733 struct intel_connector *conn;
15734 struct intel_plane *plane;
15735 struct drm_crtc *crtc;
15736 int ret;
f30da187 15737
043e9bda
ML
15738 if (!state)
15739 return;
15740
15741 state->acquire_ctx = dev->mode_config.acquire_ctx;
15742
15743 /* preserve complete old state, including dpll */
15744 intel_atomic_get_shared_dpll_state(state);
15745
15746 for_each_crtc(dev, crtc) {
15747 struct drm_crtc_state *crtc_state =
15748 drm_atomic_get_crtc_state(state, crtc);
15749
15750 ret = PTR_ERR_OR_ZERO(crtc_state);
15751 if (ret)
15752 goto err;
15753
15754 /* force a restore */
15755 crtc_state->mode_changed = true;
45e2b5f6 15756 }
8af6cf88 15757
043e9bda
ML
15758 for_each_intel_plane(dev, plane) {
15759 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15760 if (ret)
15761 goto err;
15762 }
15763
15764 for_each_intel_connector(dev, conn) {
15765 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15766 if (ret)
15767 goto err;
15768 }
15769
15770 intel_modeset_setup_hw_state(dev);
15771
15772 i915_redisable_vga(dev);
74c090b1 15773 ret = drm_atomic_commit(state);
043e9bda
ML
15774 if (!ret)
15775 return;
15776
15777err:
15778 DRM_ERROR("Restoring old state failed with %i\n", ret);
15779 drm_atomic_state_free(state);
2c7111db
CW
15780}
15781
15782void intel_modeset_gem_init(struct drm_device *dev)
15783{
484b41dd 15784 struct drm_crtc *c;
2ff8fde1 15785 struct drm_i915_gem_object *obj;
e0d6149b 15786 int ret;
484b41dd 15787
ae48434c
ID
15788 mutex_lock(&dev->struct_mutex);
15789 intel_init_gt_powersave(dev);
15790 mutex_unlock(&dev->struct_mutex);
15791
1833b134 15792 intel_modeset_init_hw(dev);
02e792fb
DV
15793
15794 intel_setup_overlay(dev);
484b41dd
JB
15795
15796 /*
15797 * Make sure any fbs we allocated at startup are properly
15798 * pinned & fenced. When we do the allocation it's too early
15799 * for this.
15800 */
70e1e0ec 15801 for_each_crtc(dev, c) {
2ff8fde1
MR
15802 obj = intel_fb_obj(c->primary->fb);
15803 if (obj == NULL)
484b41dd
JB
15804 continue;
15805
e0d6149b
TU
15806 mutex_lock(&dev->struct_mutex);
15807 ret = intel_pin_and_fence_fb_obj(c->primary,
15808 c->primary->fb,
7580d774 15809 c->primary->state);
e0d6149b
TU
15810 mutex_unlock(&dev->struct_mutex);
15811 if (ret) {
484b41dd
JB
15812 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15813 to_intel_crtc(c)->pipe);
66e514c1
DA
15814 drm_framebuffer_unreference(c->primary->fb);
15815 c->primary->fb = NULL;
36750f28 15816 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 15817 update_state_fb(c->primary);
36750f28 15818 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
15819 }
15820 }
0962c3c9
VS
15821
15822 intel_backlight_register(dev);
79e53945
JB
15823}
15824
4932e2c3
ID
15825void intel_connector_unregister(struct intel_connector *intel_connector)
15826{
15827 struct drm_connector *connector = &intel_connector->base;
15828
15829 intel_panel_destroy_backlight(connector);
34ea3d38 15830 drm_connector_unregister(connector);
4932e2c3
ID
15831}
15832
79e53945
JB
15833void intel_modeset_cleanup(struct drm_device *dev)
15834{
652c393a 15835 struct drm_i915_private *dev_priv = dev->dev_private;
d9255d57 15836 struct drm_connector *connector;
652c393a 15837
2eb5252e
ID
15838 intel_disable_gt_powersave(dev);
15839
0962c3c9
VS
15840 intel_backlight_unregister(dev);
15841
fd0c0642
DV
15842 /*
15843 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 15844 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
15845 * experience fancy races otherwise.
15846 */
2aeb7d3a 15847 intel_irq_uninstall(dev_priv);
eb21b92b 15848
fd0c0642
DV
15849 /*
15850 * Due to the hpd irq storm handling the hotplug work can re-arm the
15851 * poll handlers. Hence disable polling after hpd handling is shut down.
15852 */
f87ea761 15853 drm_kms_helper_poll_fini(dev);
fd0c0642 15854
723bfd70
JB
15855 intel_unregister_dsm_handler();
15856
7733b49b 15857 intel_fbc_disable(dev_priv);
69341a5e 15858
1630fe75
CW
15859 /* flush any delayed tasks or pending work */
15860 flush_scheduled_work();
15861
db31af1d
JN
15862 /* destroy the backlight and sysfs files before encoders/connectors */
15863 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
15864 struct intel_connector *intel_connector;
15865
15866 intel_connector = to_intel_connector(connector);
15867 intel_connector->unregister(intel_connector);
db31af1d 15868 }
d9255d57 15869
79e53945 15870 drm_mode_config_cleanup(dev);
4d7bb011
DV
15871
15872 intel_cleanup_overlay(dev);
ae48434c
ID
15873
15874 mutex_lock(&dev->struct_mutex);
15875 intel_cleanup_gt_powersave(dev);
15876 mutex_unlock(&dev->struct_mutex);
79e53945
JB
15877}
15878
f1c79df3
ZW
15879/*
15880 * Return which encoder is currently attached for connector.
15881 */
df0e9248 15882struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 15883{
df0e9248
CW
15884 return &intel_attached_encoder(connector)->base;
15885}
f1c79df3 15886
df0e9248
CW
15887void intel_connector_attach_encoder(struct intel_connector *connector,
15888 struct intel_encoder *encoder)
15889{
15890 connector->encoder = encoder;
15891 drm_mode_connector_attach_encoder(&connector->base,
15892 &encoder->base);
79e53945 15893}
28d52043
DA
15894
15895/*
15896 * set vga decode state - true == enable VGA decode
15897 */
15898int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15899{
15900 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 15901 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
15902 u16 gmch_ctrl;
15903
75fa041d
CW
15904 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15905 DRM_ERROR("failed to read control word\n");
15906 return -EIO;
15907 }
15908
c0cc8a55
CW
15909 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15910 return 0;
15911
28d52043
DA
15912 if (state)
15913 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15914 else
15915 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
15916
15917 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15918 DRM_ERROR("failed to write control word\n");
15919 return -EIO;
15920 }
15921
28d52043
DA
15922 return 0;
15923}
c4a1d9e4 15924
c4a1d9e4 15925struct intel_display_error_state {
ff57f1b0
PZ
15926
15927 u32 power_well_driver;
15928
63b66e5b
CW
15929 int num_transcoders;
15930
c4a1d9e4
CW
15931 struct intel_cursor_error_state {
15932 u32 control;
15933 u32 position;
15934 u32 base;
15935 u32 size;
52331309 15936 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
15937
15938 struct intel_pipe_error_state {
ddf9c536 15939 bool power_domain_on;
c4a1d9e4 15940 u32 source;
f301b1e1 15941 u32 stat;
52331309 15942 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
15943
15944 struct intel_plane_error_state {
15945 u32 control;
15946 u32 stride;
15947 u32 size;
15948 u32 pos;
15949 u32 addr;
15950 u32 surface;
15951 u32 tile_offset;
52331309 15952 } plane[I915_MAX_PIPES];
63b66e5b
CW
15953
15954 struct intel_transcoder_error_state {
ddf9c536 15955 bool power_domain_on;
63b66e5b
CW
15956 enum transcoder cpu_transcoder;
15957
15958 u32 conf;
15959
15960 u32 htotal;
15961 u32 hblank;
15962 u32 hsync;
15963 u32 vtotal;
15964 u32 vblank;
15965 u32 vsync;
15966 } transcoder[4];
c4a1d9e4
CW
15967};
15968
15969struct intel_display_error_state *
15970intel_display_capture_error_state(struct drm_device *dev)
15971{
fbee40df 15972 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 15973 struct intel_display_error_state *error;
63b66e5b
CW
15974 int transcoders[] = {
15975 TRANSCODER_A,
15976 TRANSCODER_B,
15977 TRANSCODER_C,
15978 TRANSCODER_EDP,
15979 };
c4a1d9e4
CW
15980 int i;
15981
63b66e5b
CW
15982 if (INTEL_INFO(dev)->num_pipes == 0)
15983 return NULL;
15984
9d1cb914 15985 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
15986 if (error == NULL)
15987 return NULL;
15988
190be112 15989 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
15990 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15991
055e393f 15992 for_each_pipe(dev_priv, i) {
ddf9c536 15993 error->pipe[i].power_domain_on =
f458ebbc
DV
15994 __intel_display_power_is_enabled(dev_priv,
15995 POWER_DOMAIN_PIPE(i));
ddf9c536 15996 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
15997 continue;
15998
5efb3e28
VS
15999 error->cursor[i].control = I915_READ(CURCNTR(i));
16000 error->cursor[i].position = I915_READ(CURPOS(i));
16001 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
16002
16003 error->plane[i].control = I915_READ(DSPCNTR(i));
16004 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 16005 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 16006 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
16007 error->plane[i].pos = I915_READ(DSPPOS(i));
16008 }
ca291363
PZ
16009 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16010 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
16011 if (INTEL_INFO(dev)->gen >= 4) {
16012 error->plane[i].surface = I915_READ(DSPSURF(i));
16013 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16014 }
16015
c4a1d9e4 16016 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 16017
3abfce77 16018 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 16019 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
16020 }
16021
16022 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16023 if (HAS_DDI(dev_priv->dev))
16024 error->num_transcoders++; /* Account for eDP. */
16025
16026 for (i = 0; i < error->num_transcoders; i++) {
16027 enum transcoder cpu_transcoder = transcoders[i];
16028
ddf9c536 16029 error->transcoder[i].power_domain_on =
f458ebbc 16030 __intel_display_power_is_enabled(dev_priv,
38cc1daf 16031 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 16032 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
16033 continue;
16034
63b66e5b
CW
16035 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16036
16037 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16038 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16039 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16040 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16041 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16042 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16043 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
16044 }
16045
16046 return error;
16047}
16048
edc3d884
MK
16049#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16050
c4a1d9e4 16051void
edc3d884 16052intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
16053 struct drm_device *dev,
16054 struct intel_display_error_state *error)
16055{
055e393f 16056 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
16057 int i;
16058
63b66e5b
CW
16059 if (!error)
16060 return;
16061
edc3d884 16062 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 16063 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 16064 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 16065 error->power_well_driver);
055e393f 16066 for_each_pipe(dev_priv, i) {
edc3d884 16067 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
16068 err_printf(m, " Power: %s\n",
16069 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 16070 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 16071 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
16072
16073 err_printf(m, "Plane [%d]:\n", i);
16074 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16075 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 16076 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
16077 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16078 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 16079 }
4b71a570 16080 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 16081 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 16082 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
16083 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16084 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
16085 }
16086
edc3d884
MK
16087 err_printf(m, "Cursor [%d]:\n", i);
16088 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16089 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16090 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 16091 }
63b66e5b
CW
16092
16093 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 16094 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 16095 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
16096 err_printf(m, " Power: %s\n",
16097 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
16098 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16099 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16100 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16101 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16102 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16103 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16104 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16105 }
c4a1d9e4 16106}
e2fcdaa9
VS
16107
16108void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
16109{
16110 struct intel_crtc *crtc;
16111
16112 for_each_intel_crtc(dev, crtc) {
16113 struct intel_unpin_work *work;
e2fcdaa9 16114
5e2d7afc 16115 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
16116
16117 work = crtc->unpin_work;
16118
16119 if (work && work->event &&
16120 work->event->base.file_priv == file) {
16121 kfree(work->event);
16122 work->event = NULL;
16123 }
16124
5e2d7afc 16125 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
16126 }
16127}