]> git.proxmox.com Git - mirror_ubuntu-disco-kernel.git/blob - arch/s390/kernel/perf_cpum_cf_events.c
s390/cpum_cf: Add support for CPU-MF SVN 6
[mirror_ubuntu-disco-kernel.git] / arch / s390 / kernel / perf_cpum_cf_events.c
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3 * Perf PMU sysfs events attributes for available CPU-measurement counters
4 *
5 */
6
7 #include <linux/slab.h>
8 #include <linux/perf_event.h>
9
10
11 /* BEGIN: CPUM_CF COUNTER DEFINITIONS =================================== */
12
13 CPUMF_EVENT_ATTR(cf_fvn1, CPU_CYCLES, 0x0000);
14 CPUMF_EVENT_ATTR(cf_fvn1, INSTRUCTIONS, 0x0001);
15 CPUMF_EVENT_ATTR(cf_fvn1, L1I_DIR_WRITES, 0x0002);
16 CPUMF_EVENT_ATTR(cf_fvn1, L1I_PENALTY_CYCLES, 0x0003);
17 CPUMF_EVENT_ATTR(cf_fvn1, PROBLEM_STATE_CPU_CYCLES, 0x0020);
18 CPUMF_EVENT_ATTR(cf_fvn1, PROBLEM_STATE_INSTRUCTIONS, 0x0021);
19 CPUMF_EVENT_ATTR(cf_fvn1, PROBLEM_STATE_L1I_DIR_WRITES, 0x0022);
20 CPUMF_EVENT_ATTR(cf_fvn1, PROBLEM_STATE_L1I_PENALTY_CYCLES, 0x0023);
21 CPUMF_EVENT_ATTR(cf_fvn1, PROBLEM_STATE_L1D_DIR_WRITES, 0x0024);
22 CPUMF_EVENT_ATTR(cf_fvn1, PROBLEM_STATE_L1D_PENALTY_CYCLES, 0x0025);
23 CPUMF_EVENT_ATTR(cf_fvn1, L1D_DIR_WRITES, 0x0004);
24 CPUMF_EVENT_ATTR(cf_fvn1, L1D_PENALTY_CYCLES, 0x0005);
25 CPUMF_EVENT_ATTR(cf_fvn3, CPU_CYCLES, 0x0000);
26 CPUMF_EVENT_ATTR(cf_fvn3, INSTRUCTIONS, 0x0001);
27 CPUMF_EVENT_ATTR(cf_fvn3, L1I_DIR_WRITES, 0x0002);
28 CPUMF_EVENT_ATTR(cf_fvn3, L1I_PENALTY_CYCLES, 0x0003);
29 CPUMF_EVENT_ATTR(cf_fvn3, PROBLEM_STATE_CPU_CYCLES, 0x0020);
30 CPUMF_EVENT_ATTR(cf_fvn3, PROBLEM_STATE_INSTRUCTIONS, 0x0021);
31 CPUMF_EVENT_ATTR(cf_fvn3, L1D_DIR_WRITES, 0x0004);
32 CPUMF_EVENT_ATTR(cf_fvn3, L1D_PENALTY_CYCLES, 0x0005);
33 CPUMF_EVENT_ATTR(cf_svn_12345, PRNG_FUNCTIONS, 0x0040);
34 CPUMF_EVENT_ATTR(cf_svn_12345, PRNG_CYCLES, 0x0041);
35 CPUMF_EVENT_ATTR(cf_svn_12345, PRNG_BLOCKED_FUNCTIONS, 0x0042);
36 CPUMF_EVENT_ATTR(cf_svn_12345, PRNG_BLOCKED_CYCLES, 0x0043);
37 CPUMF_EVENT_ATTR(cf_svn_12345, SHA_FUNCTIONS, 0x0044);
38 CPUMF_EVENT_ATTR(cf_svn_12345, SHA_CYCLES, 0x0045);
39 CPUMF_EVENT_ATTR(cf_svn_12345, SHA_BLOCKED_FUNCTIONS, 0x0046);
40 CPUMF_EVENT_ATTR(cf_svn_12345, SHA_BLOCKED_CYCLES, 0x0047);
41 CPUMF_EVENT_ATTR(cf_svn_12345, DEA_FUNCTIONS, 0x0048);
42 CPUMF_EVENT_ATTR(cf_svn_12345, DEA_CYCLES, 0x0049);
43 CPUMF_EVENT_ATTR(cf_svn_12345, DEA_BLOCKED_FUNCTIONS, 0x004a);
44 CPUMF_EVENT_ATTR(cf_svn_12345, DEA_BLOCKED_CYCLES, 0x004b);
45 CPUMF_EVENT_ATTR(cf_svn_12345, AES_FUNCTIONS, 0x004c);
46 CPUMF_EVENT_ATTR(cf_svn_12345, AES_CYCLES, 0x004d);
47 CPUMF_EVENT_ATTR(cf_svn_12345, AES_BLOCKED_FUNCTIONS, 0x004e);
48 CPUMF_EVENT_ATTR(cf_svn_12345, AES_BLOCKED_CYCLES, 0x004f);
49 CPUMF_EVENT_ATTR(cf_svn_6, ECC_FUNCTION_COUNT, 0x0050);
50 CPUMF_EVENT_ATTR(cf_svn_6, ECC_CYCLES_COUNT, 0x0051);
51 CPUMF_EVENT_ATTR(cf_svn_6, ECC_BLOCKED_FUNCTION_COUNT, 0x0052);
52 CPUMF_EVENT_ATTR(cf_svn_6, ECC_BLOCKED_CYCLES_COUNT, 0x0053);
53 CPUMF_EVENT_ATTR(cf_z10, L1I_L2_SOURCED_WRITES, 0x0080);
54 CPUMF_EVENT_ATTR(cf_z10, L1D_L2_SOURCED_WRITES, 0x0081);
55 CPUMF_EVENT_ATTR(cf_z10, L1I_L3_LOCAL_WRITES, 0x0082);
56 CPUMF_EVENT_ATTR(cf_z10, L1D_L3_LOCAL_WRITES, 0x0083);
57 CPUMF_EVENT_ATTR(cf_z10, L1I_L3_REMOTE_WRITES, 0x0084);
58 CPUMF_EVENT_ATTR(cf_z10, L1D_L3_REMOTE_WRITES, 0x0085);
59 CPUMF_EVENT_ATTR(cf_z10, L1D_LMEM_SOURCED_WRITES, 0x0086);
60 CPUMF_EVENT_ATTR(cf_z10, L1I_LMEM_SOURCED_WRITES, 0x0087);
61 CPUMF_EVENT_ATTR(cf_z10, L1D_RO_EXCL_WRITES, 0x0088);
62 CPUMF_EVENT_ATTR(cf_z10, L1I_CACHELINE_INVALIDATES, 0x0089);
63 CPUMF_EVENT_ATTR(cf_z10, ITLB1_WRITES, 0x008a);
64 CPUMF_EVENT_ATTR(cf_z10, DTLB1_WRITES, 0x008b);
65 CPUMF_EVENT_ATTR(cf_z10, TLB2_PTE_WRITES, 0x008c);
66 CPUMF_EVENT_ATTR(cf_z10, TLB2_CRSTE_WRITES, 0x008d);
67 CPUMF_EVENT_ATTR(cf_z10, TLB2_CRSTE_HPAGE_WRITES, 0x008e);
68 CPUMF_EVENT_ATTR(cf_z10, ITLB1_MISSES, 0x0091);
69 CPUMF_EVENT_ATTR(cf_z10, DTLB1_MISSES, 0x0092);
70 CPUMF_EVENT_ATTR(cf_z10, L2C_STORES_SENT, 0x0093);
71 CPUMF_EVENT_ATTR(cf_z196, L1D_L2_SOURCED_WRITES, 0x0080);
72 CPUMF_EVENT_ATTR(cf_z196, L1I_L2_SOURCED_WRITES, 0x0081);
73 CPUMF_EVENT_ATTR(cf_z196, DTLB1_MISSES, 0x0082);
74 CPUMF_EVENT_ATTR(cf_z196, ITLB1_MISSES, 0x0083);
75 CPUMF_EVENT_ATTR(cf_z196, L2C_STORES_SENT, 0x0085);
76 CPUMF_EVENT_ATTR(cf_z196, L1D_OFFBOOK_L3_SOURCED_WRITES, 0x0086);
77 CPUMF_EVENT_ATTR(cf_z196, L1D_ONBOOK_L4_SOURCED_WRITES, 0x0087);
78 CPUMF_EVENT_ATTR(cf_z196, L1I_ONBOOK_L4_SOURCED_WRITES, 0x0088);
79 CPUMF_EVENT_ATTR(cf_z196, L1D_RO_EXCL_WRITES, 0x0089);
80 CPUMF_EVENT_ATTR(cf_z196, L1D_OFFBOOK_L4_SOURCED_WRITES, 0x008a);
81 CPUMF_EVENT_ATTR(cf_z196, L1I_OFFBOOK_L4_SOURCED_WRITES, 0x008b);
82 CPUMF_EVENT_ATTR(cf_z196, DTLB1_HPAGE_WRITES, 0x008c);
83 CPUMF_EVENT_ATTR(cf_z196, L1D_LMEM_SOURCED_WRITES, 0x008d);
84 CPUMF_EVENT_ATTR(cf_z196, L1I_LMEM_SOURCED_WRITES, 0x008e);
85 CPUMF_EVENT_ATTR(cf_z196, L1I_OFFBOOK_L3_SOURCED_WRITES, 0x008f);
86 CPUMF_EVENT_ATTR(cf_z196, DTLB1_WRITES, 0x0090);
87 CPUMF_EVENT_ATTR(cf_z196, ITLB1_WRITES, 0x0091);
88 CPUMF_EVENT_ATTR(cf_z196, TLB2_PTE_WRITES, 0x0092);
89 CPUMF_EVENT_ATTR(cf_z196, TLB2_CRSTE_HPAGE_WRITES, 0x0093);
90 CPUMF_EVENT_ATTR(cf_z196, TLB2_CRSTE_WRITES, 0x0094);
91 CPUMF_EVENT_ATTR(cf_z196, L1D_ONCHIP_L3_SOURCED_WRITES, 0x0096);
92 CPUMF_EVENT_ATTR(cf_z196, L1D_OFFCHIP_L3_SOURCED_WRITES, 0x0098);
93 CPUMF_EVENT_ATTR(cf_z196, L1I_ONCHIP_L3_SOURCED_WRITES, 0x0099);
94 CPUMF_EVENT_ATTR(cf_z196, L1I_OFFCHIP_L3_SOURCED_WRITES, 0x009b);
95 CPUMF_EVENT_ATTR(cf_zec12, DTLB1_MISSES, 0x0080);
96 CPUMF_EVENT_ATTR(cf_zec12, ITLB1_MISSES, 0x0081);
97 CPUMF_EVENT_ATTR(cf_zec12, L1D_L2I_SOURCED_WRITES, 0x0082);
98 CPUMF_EVENT_ATTR(cf_zec12, L1I_L2I_SOURCED_WRITES, 0x0083);
99 CPUMF_EVENT_ATTR(cf_zec12, L1D_L2D_SOURCED_WRITES, 0x0084);
100 CPUMF_EVENT_ATTR(cf_zec12, DTLB1_WRITES, 0x0085);
101 CPUMF_EVENT_ATTR(cf_zec12, L1D_LMEM_SOURCED_WRITES, 0x0087);
102 CPUMF_EVENT_ATTR(cf_zec12, L1I_LMEM_SOURCED_WRITES, 0x0089);
103 CPUMF_EVENT_ATTR(cf_zec12, L1D_RO_EXCL_WRITES, 0x008a);
104 CPUMF_EVENT_ATTR(cf_zec12, DTLB1_HPAGE_WRITES, 0x008b);
105 CPUMF_EVENT_ATTR(cf_zec12, ITLB1_WRITES, 0x008c);
106 CPUMF_EVENT_ATTR(cf_zec12, TLB2_PTE_WRITES, 0x008d);
107 CPUMF_EVENT_ATTR(cf_zec12, TLB2_CRSTE_HPAGE_WRITES, 0x008e);
108 CPUMF_EVENT_ATTR(cf_zec12, TLB2_CRSTE_WRITES, 0x008f);
109 CPUMF_EVENT_ATTR(cf_zec12, L1D_ONCHIP_L3_SOURCED_WRITES, 0x0090);
110 CPUMF_EVENT_ATTR(cf_zec12, L1D_OFFCHIP_L3_SOURCED_WRITES, 0x0091);
111 CPUMF_EVENT_ATTR(cf_zec12, L1D_OFFBOOK_L3_SOURCED_WRITES, 0x0092);
112 CPUMF_EVENT_ATTR(cf_zec12, L1D_ONBOOK_L4_SOURCED_WRITES, 0x0093);
113 CPUMF_EVENT_ATTR(cf_zec12, L1D_OFFBOOK_L4_SOURCED_WRITES, 0x0094);
114 CPUMF_EVENT_ATTR(cf_zec12, TX_NC_TEND, 0x0095);
115 CPUMF_EVENT_ATTR(cf_zec12, L1D_ONCHIP_L3_SOURCED_WRITES_IV, 0x0096);
116 CPUMF_EVENT_ATTR(cf_zec12, L1D_OFFCHIP_L3_SOURCED_WRITES_IV, 0x0097);
117 CPUMF_EVENT_ATTR(cf_zec12, L1D_OFFBOOK_L3_SOURCED_WRITES_IV, 0x0098);
118 CPUMF_EVENT_ATTR(cf_zec12, L1I_ONCHIP_L3_SOURCED_WRITES, 0x0099);
119 CPUMF_EVENT_ATTR(cf_zec12, L1I_OFFCHIP_L3_SOURCED_WRITES, 0x009a);
120 CPUMF_EVENT_ATTR(cf_zec12, L1I_OFFBOOK_L3_SOURCED_WRITES, 0x009b);
121 CPUMF_EVENT_ATTR(cf_zec12, L1I_ONBOOK_L4_SOURCED_WRITES, 0x009c);
122 CPUMF_EVENT_ATTR(cf_zec12, L1I_OFFBOOK_L4_SOURCED_WRITES, 0x009d);
123 CPUMF_EVENT_ATTR(cf_zec12, TX_C_TEND, 0x009e);
124 CPUMF_EVENT_ATTR(cf_zec12, L1I_ONCHIP_L3_SOURCED_WRITES_IV, 0x009f);
125 CPUMF_EVENT_ATTR(cf_zec12, L1I_OFFCHIP_L3_SOURCED_WRITES_IV, 0x00a0);
126 CPUMF_EVENT_ATTR(cf_zec12, L1I_OFFBOOK_L3_SOURCED_WRITES_IV, 0x00a1);
127 CPUMF_EVENT_ATTR(cf_zec12, TX_NC_TABORT, 0x00b1);
128 CPUMF_EVENT_ATTR(cf_zec12, TX_C_TABORT_NO_SPECIAL, 0x00b2);
129 CPUMF_EVENT_ATTR(cf_zec12, TX_C_TABORT_SPECIAL, 0x00b3);
130 CPUMF_EVENT_ATTR(cf_z13, L1D_RO_EXCL_WRITES, 0x0080);
131 CPUMF_EVENT_ATTR(cf_z13, DTLB1_WRITES, 0x0081);
132 CPUMF_EVENT_ATTR(cf_z13, DTLB1_MISSES, 0x0082);
133 CPUMF_EVENT_ATTR(cf_z13, DTLB1_HPAGE_WRITES, 0x0083);
134 CPUMF_EVENT_ATTR(cf_z13, DTLB1_GPAGE_WRITES, 0x0084);
135 CPUMF_EVENT_ATTR(cf_z13, L1D_L2D_SOURCED_WRITES, 0x0085);
136 CPUMF_EVENT_ATTR(cf_z13, ITLB1_WRITES, 0x0086);
137 CPUMF_EVENT_ATTR(cf_z13, ITLB1_MISSES, 0x0087);
138 CPUMF_EVENT_ATTR(cf_z13, L1I_L2I_SOURCED_WRITES, 0x0088);
139 CPUMF_EVENT_ATTR(cf_z13, TLB2_PTE_WRITES, 0x0089);
140 CPUMF_EVENT_ATTR(cf_z13, TLB2_CRSTE_HPAGE_WRITES, 0x008a);
141 CPUMF_EVENT_ATTR(cf_z13, TLB2_CRSTE_WRITES, 0x008b);
142 CPUMF_EVENT_ATTR(cf_z13, TX_C_TEND, 0x008c);
143 CPUMF_EVENT_ATTR(cf_z13, TX_NC_TEND, 0x008d);
144 CPUMF_EVENT_ATTR(cf_z13, L1C_TLB1_MISSES, 0x008f);
145 CPUMF_EVENT_ATTR(cf_z13, L1D_ONCHIP_L3_SOURCED_WRITES, 0x0090);
146 CPUMF_EVENT_ATTR(cf_z13, L1D_ONCHIP_L3_SOURCED_WRITES_IV, 0x0091);
147 CPUMF_EVENT_ATTR(cf_z13, L1D_ONNODE_L4_SOURCED_WRITES, 0x0092);
148 CPUMF_EVENT_ATTR(cf_z13, L1D_ONNODE_L3_SOURCED_WRITES_IV, 0x0093);
149 CPUMF_EVENT_ATTR(cf_z13, L1D_ONNODE_L3_SOURCED_WRITES, 0x0094);
150 CPUMF_EVENT_ATTR(cf_z13, L1D_ONDRAWER_L4_SOURCED_WRITES, 0x0095);
151 CPUMF_EVENT_ATTR(cf_z13, L1D_ONDRAWER_L3_SOURCED_WRITES_IV, 0x0096);
152 CPUMF_EVENT_ATTR(cf_z13, L1D_ONDRAWER_L3_SOURCED_WRITES, 0x0097);
153 CPUMF_EVENT_ATTR(cf_z13, L1D_OFFDRAWER_SCOL_L4_SOURCED_WRITES, 0x0098);
154 CPUMF_EVENT_ATTR(cf_z13, L1D_OFFDRAWER_SCOL_L3_SOURCED_WRITES_IV, 0x0099);
155 CPUMF_EVENT_ATTR(cf_z13, L1D_OFFDRAWER_SCOL_L3_SOURCED_WRITES, 0x009a);
156 CPUMF_EVENT_ATTR(cf_z13, L1D_OFFDRAWER_FCOL_L4_SOURCED_WRITES, 0x009b);
157 CPUMF_EVENT_ATTR(cf_z13, L1D_OFFDRAWER_FCOL_L3_SOURCED_WRITES_IV, 0x009c);
158 CPUMF_EVENT_ATTR(cf_z13, L1D_OFFDRAWER_FCOL_L3_SOURCED_WRITES, 0x009d);
159 CPUMF_EVENT_ATTR(cf_z13, L1D_ONNODE_MEM_SOURCED_WRITES, 0x009e);
160 CPUMF_EVENT_ATTR(cf_z13, L1D_ONDRAWER_MEM_SOURCED_WRITES, 0x009f);
161 CPUMF_EVENT_ATTR(cf_z13, L1D_OFFDRAWER_MEM_SOURCED_WRITES, 0x00a0);
162 CPUMF_EVENT_ATTR(cf_z13, L1D_ONCHIP_MEM_SOURCED_WRITES, 0x00a1);
163 CPUMF_EVENT_ATTR(cf_z13, L1I_ONCHIP_L3_SOURCED_WRITES, 0x00a2);
164 CPUMF_EVENT_ATTR(cf_z13, L1I_ONCHIP_L3_SOURCED_WRITES_IV, 0x00a3);
165 CPUMF_EVENT_ATTR(cf_z13, L1I_ONNODE_L4_SOURCED_WRITES, 0x00a4);
166 CPUMF_EVENT_ATTR(cf_z13, L1I_ONNODE_L3_SOURCED_WRITES_IV, 0x00a5);
167 CPUMF_EVENT_ATTR(cf_z13, L1I_ONNODE_L3_SOURCED_WRITES, 0x00a6);
168 CPUMF_EVENT_ATTR(cf_z13, L1I_ONDRAWER_L4_SOURCED_WRITES, 0x00a7);
169 CPUMF_EVENT_ATTR(cf_z13, L1I_ONDRAWER_L3_SOURCED_WRITES_IV, 0x00a8);
170 CPUMF_EVENT_ATTR(cf_z13, L1I_ONDRAWER_L3_SOURCED_WRITES, 0x00a9);
171 CPUMF_EVENT_ATTR(cf_z13, L1I_OFFDRAWER_SCOL_L4_SOURCED_WRITES, 0x00aa);
172 CPUMF_EVENT_ATTR(cf_z13, L1I_OFFDRAWER_SCOL_L3_SOURCED_WRITES_IV, 0x00ab);
173 CPUMF_EVENT_ATTR(cf_z13, L1I_OFFDRAWER_SCOL_L3_SOURCED_WRITES, 0x00ac);
174 CPUMF_EVENT_ATTR(cf_z13, L1I_OFFDRAWER_FCOL_L4_SOURCED_WRITES, 0x00ad);
175 CPUMF_EVENT_ATTR(cf_z13, L1I_OFFDRAWER_FCOL_L3_SOURCED_WRITES_IV, 0x00ae);
176 CPUMF_EVENT_ATTR(cf_z13, L1I_OFFDRAWER_FCOL_L3_SOURCED_WRITES, 0x00af);
177 CPUMF_EVENT_ATTR(cf_z13, L1I_ONNODE_MEM_SOURCED_WRITES, 0x00b0);
178 CPUMF_EVENT_ATTR(cf_z13, L1I_ONDRAWER_MEM_SOURCED_WRITES, 0x00b1);
179 CPUMF_EVENT_ATTR(cf_z13, L1I_OFFDRAWER_MEM_SOURCED_WRITES, 0x00b2);
180 CPUMF_EVENT_ATTR(cf_z13, L1I_ONCHIP_MEM_SOURCED_WRITES, 0x00b3);
181 CPUMF_EVENT_ATTR(cf_z13, TX_NC_TABORT, 0x00da);
182 CPUMF_EVENT_ATTR(cf_z13, TX_C_TABORT_NO_SPECIAL, 0x00db);
183 CPUMF_EVENT_ATTR(cf_z13, TX_C_TABORT_SPECIAL, 0x00dc);
184 CPUMF_EVENT_ATTR(cf_z13, MT_DIAG_CYCLES_ONE_THR_ACTIVE, 0x01c0);
185 CPUMF_EVENT_ATTR(cf_z13, MT_DIAG_CYCLES_TWO_THR_ACTIVE, 0x01c1);
186 CPUMF_EVENT_ATTR(cf_z14, L1D_RO_EXCL_WRITES, 0x0080);
187 CPUMF_EVENT_ATTR(cf_z14, DTLB2_WRITES, 0x0081);
188 CPUMF_EVENT_ATTR(cf_z14, DTLB2_MISSES, 0x0082);
189 CPUMF_EVENT_ATTR(cf_z14, DTLB2_HPAGE_WRITES, 0x0083);
190 CPUMF_EVENT_ATTR(cf_z14, DTLB2_GPAGE_WRITES, 0x0084);
191 CPUMF_EVENT_ATTR(cf_z14, L1D_L2D_SOURCED_WRITES, 0x0085);
192 CPUMF_EVENT_ATTR(cf_z14, ITLB2_WRITES, 0x0086);
193 CPUMF_EVENT_ATTR(cf_z14, ITLB2_MISSES, 0x0087);
194 CPUMF_EVENT_ATTR(cf_z14, L1I_L2I_SOURCED_WRITES, 0x0088);
195 CPUMF_EVENT_ATTR(cf_z14, TLB2_PTE_WRITES, 0x0089);
196 CPUMF_EVENT_ATTR(cf_z14, TLB2_CRSTE_WRITES, 0x008a);
197 CPUMF_EVENT_ATTR(cf_z14, TLB2_ENGINES_BUSY, 0x008b);
198 CPUMF_EVENT_ATTR(cf_z14, TX_C_TEND, 0x008c);
199 CPUMF_EVENT_ATTR(cf_z14, TX_NC_TEND, 0x008d);
200 CPUMF_EVENT_ATTR(cf_z14, L1C_TLB2_MISSES, 0x008f);
201 CPUMF_EVENT_ATTR(cf_z14, L1D_ONCHIP_L3_SOURCED_WRITES, 0x0090);
202 CPUMF_EVENT_ATTR(cf_z14, L1D_ONCHIP_MEMORY_SOURCED_WRITES, 0x0091);
203 CPUMF_EVENT_ATTR(cf_z14, L1D_ONCHIP_L3_SOURCED_WRITES_IV, 0x0092);
204 CPUMF_EVENT_ATTR(cf_z14, L1D_ONCLUSTER_L3_SOURCED_WRITES, 0x0093);
205 CPUMF_EVENT_ATTR(cf_z14, L1D_ONCLUSTER_MEMORY_SOURCED_WRITES, 0x0094);
206 CPUMF_EVENT_ATTR(cf_z14, L1D_ONCLUSTER_L3_SOURCED_WRITES_IV, 0x0095);
207 CPUMF_EVENT_ATTR(cf_z14, L1D_OFFCLUSTER_L3_SOURCED_WRITES, 0x0096);
208 CPUMF_EVENT_ATTR(cf_z14, L1D_OFFCLUSTER_MEMORY_SOURCED_WRITES, 0x0097);
209 CPUMF_EVENT_ATTR(cf_z14, L1D_OFFCLUSTER_L3_SOURCED_WRITES_IV, 0x0098);
210 CPUMF_EVENT_ATTR(cf_z14, L1D_OFFDRAWER_L3_SOURCED_WRITES, 0x0099);
211 CPUMF_EVENT_ATTR(cf_z14, L1D_OFFDRAWER_MEMORY_SOURCED_WRITES, 0x009a);
212 CPUMF_EVENT_ATTR(cf_z14, L1D_OFFDRAWER_L3_SOURCED_WRITES_IV, 0x009b);
213 CPUMF_EVENT_ATTR(cf_z14, L1D_ONDRAWER_L4_SOURCED_WRITES, 0x009c);
214 CPUMF_EVENT_ATTR(cf_z14, L1D_OFFDRAWER_L4_SOURCED_WRITES, 0x009d);
215 CPUMF_EVENT_ATTR(cf_z14, L1D_ONCHIP_L3_SOURCED_WRITES_RO, 0x009e);
216 CPUMF_EVENT_ATTR(cf_z14, L1I_ONCHIP_L3_SOURCED_WRITES, 0x00a2);
217 CPUMF_EVENT_ATTR(cf_z14, L1I_ONCHIP_MEMORY_SOURCED_WRITES, 0x00a3);
218 CPUMF_EVENT_ATTR(cf_z14, L1I_ONCHIP_L3_SOURCED_WRITES_IV, 0x00a4);
219 CPUMF_EVENT_ATTR(cf_z14, L1I_ONCLUSTER_L3_SOURCED_WRITES, 0x00a5);
220 CPUMF_EVENT_ATTR(cf_z14, L1I_ONCLUSTER_MEMORY_SOURCED_WRITES, 0x00a6);
221 CPUMF_EVENT_ATTR(cf_z14, L1I_ONCLUSTER_L3_SOURCED_WRITES_IV, 0x00a7);
222 CPUMF_EVENT_ATTR(cf_z14, L1I_OFFCLUSTER_L3_SOURCED_WRITES, 0x00a8);
223 CPUMF_EVENT_ATTR(cf_z14, L1I_OFFCLUSTER_MEMORY_SOURCED_WRITES, 0x00a9);
224 CPUMF_EVENT_ATTR(cf_z14, L1I_OFFCLUSTER_L3_SOURCED_WRITES_IV, 0x00aa);
225 CPUMF_EVENT_ATTR(cf_z14, L1I_OFFDRAWER_L3_SOURCED_WRITES, 0x00ab);
226 CPUMF_EVENT_ATTR(cf_z14, L1I_OFFDRAWER_MEMORY_SOURCED_WRITES, 0x00ac);
227 CPUMF_EVENT_ATTR(cf_z14, L1I_OFFDRAWER_L3_SOURCED_WRITES_IV, 0x00ad);
228 CPUMF_EVENT_ATTR(cf_z14, L1I_ONDRAWER_L4_SOURCED_WRITES, 0x00ae);
229 CPUMF_EVENT_ATTR(cf_z14, L1I_OFFDRAWER_L4_SOURCED_WRITES, 0x00af);
230 CPUMF_EVENT_ATTR(cf_z14, BCD_DFP_EXECUTION_SLOTS, 0x00e0);
231 CPUMF_EVENT_ATTR(cf_z14, VX_BCD_EXECUTION_SLOTS, 0x00e1);
232 CPUMF_EVENT_ATTR(cf_z14, DECIMAL_INSTRUCTIONS, 0x00e2);
233 CPUMF_EVENT_ATTR(cf_z14, LAST_HOST_TRANSLATIONS, 0x00e8);
234 CPUMF_EVENT_ATTR(cf_z14, TX_NC_TABORT, 0x00f3);
235 CPUMF_EVENT_ATTR(cf_z14, TX_C_TABORT_NO_SPECIAL, 0x00f4);
236 CPUMF_EVENT_ATTR(cf_z14, TX_C_TABORT_SPECIAL, 0x00f5);
237 CPUMF_EVENT_ATTR(cf_z14, MT_DIAG_CYCLES_ONE_THR_ACTIVE, 0x01c0);
238 CPUMF_EVENT_ATTR(cf_z14, MT_DIAG_CYCLES_TWO_THR_ACTIVE, 0x01c1);
239
240 static struct attribute *cpumcf_fvn1_pmu_event_attr[] __initdata = {
241 CPUMF_EVENT_PTR(cf_fvn1, CPU_CYCLES),
242 CPUMF_EVENT_PTR(cf_fvn1, INSTRUCTIONS),
243 CPUMF_EVENT_PTR(cf_fvn1, L1I_DIR_WRITES),
244 CPUMF_EVENT_PTR(cf_fvn1, L1I_PENALTY_CYCLES),
245 CPUMF_EVENT_PTR(cf_fvn1, PROBLEM_STATE_CPU_CYCLES),
246 CPUMF_EVENT_PTR(cf_fvn1, PROBLEM_STATE_INSTRUCTIONS),
247 CPUMF_EVENT_PTR(cf_fvn1, PROBLEM_STATE_L1I_DIR_WRITES),
248 CPUMF_EVENT_PTR(cf_fvn1, PROBLEM_STATE_L1I_PENALTY_CYCLES),
249 CPUMF_EVENT_PTR(cf_fvn1, PROBLEM_STATE_L1D_DIR_WRITES),
250 CPUMF_EVENT_PTR(cf_fvn1, PROBLEM_STATE_L1D_PENALTY_CYCLES),
251 CPUMF_EVENT_PTR(cf_fvn1, L1D_DIR_WRITES),
252 CPUMF_EVENT_PTR(cf_fvn1, L1D_PENALTY_CYCLES),
253 NULL,
254 };
255
256 static struct attribute *cpumcf_fvn3_pmu_event_attr[] __initdata = {
257 CPUMF_EVENT_PTR(cf_fvn3, CPU_CYCLES),
258 CPUMF_EVENT_PTR(cf_fvn3, INSTRUCTIONS),
259 CPUMF_EVENT_PTR(cf_fvn3, L1I_DIR_WRITES),
260 CPUMF_EVENT_PTR(cf_fvn3, L1I_PENALTY_CYCLES),
261 CPUMF_EVENT_PTR(cf_fvn3, PROBLEM_STATE_CPU_CYCLES),
262 CPUMF_EVENT_PTR(cf_fvn3, PROBLEM_STATE_INSTRUCTIONS),
263 CPUMF_EVENT_PTR(cf_fvn3, L1D_DIR_WRITES),
264 CPUMF_EVENT_PTR(cf_fvn3, L1D_PENALTY_CYCLES),
265 NULL,
266 };
267
268 static struct attribute *cpumcf_svn_12345_pmu_event_attr[] __initdata = {
269 CPUMF_EVENT_PTR(cf_svn_12345, PRNG_FUNCTIONS),
270 CPUMF_EVENT_PTR(cf_svn_12345, PRNG_CYCLES),
271 CPUMF_EVENT_PTR(cf_svn_12345, PRNG_BLOCKED_FUNCTIONS),
272 CPUMF_EVENT_PTR(cf_svn_12345, PRNG_BLOCKED_CYCLES),
273 CPUMF_EVENT_PTR(cf_svn_12345, SHA_FUNCTIONS),
274 CPUMF_EVENT_PTR(cf_svn_12345, SHA_CYCLES),
275 CPUMF_EVENT_PTR(cf_svn_12345, SHA_BLOCKED_FUNCTIONS),
276 CPUMF_EVENT_PTR(cf_svn_12345, SHA_BLOCKED_CYCLES),
277 CPUMF_EVENT_PTR(cf_svn_12345, DEA_FUNCTIONS),
278 CPUMF_EVENT_PTR(cf_svn_12345, DEA_CYCLES),
279 CPUMF_EVENT_PTR(cf_svn_12345, DEA_BLOCKED_FUNCTIONS),
280 CPUMF_EVENT_PTR(cf_svn_12345, DEA_BLOCKED_CYCLES),
281 CPUMF_EVENT_PTR(cf_svn_12345, AES_FUNCTIONS),
282 CPUMF_EVENT_PTR(cf_svn_12345, AES_CYCLES),
283 CPUMF_EVENT_PTR(cf_svn_12345, AES_BLOCKED_FUNCTIONS),
284 CPUMF_EVENT_PTR(cf_svn_12345, AES_BLOCKED_CYCLES),
285 NULL,
286 };
287
288 static struct attribute *cpumcf_svn_6_pmu_event_attr[] __initdata = {
289 CPUMF_EVENT_PTR(cf_svn_12345, PRNG_FUNCTIONS),
290 CPUMF_EVENT_PTR(cf_svn_12345, PRNG_CYCLES),
291 CPUMF_EVENT_PTR(cf_svn_12345, PRNG_BLOCKED_FUNCTIONS),
292 CPUMF_EVENT_PTR(cf_svn_12345, PRNG_BLOCKED_CYCLES),
293 CPUMF_EVENT_PTR(cf_svn_12345, SHA_FUNCTIONS),
294 CPUMF_EVENT_PTR(cf_svn_12345, SHA_CYCLES),
295 CPUMF_EVENT_PTR(cf_svn_12345, SHA_BLOCKED_FUNCTIONS),
296 CPUMF_EVENT_PTR(cf_svn_12345, SHA_BLOCKED_CYCLES),
297 CPUMF_EVENT_PTR(cf_svn_12345, DEA_FUNCTIONS),
298 CPUMF_EVENT_PTR(cf_svn_12345, DEA_CYCLES),
299 CPUMF_EVENT_PTR(cf_svn_12345, DEA_BLOCKED_FUNCTIONS),
300 CPUMF_EVENT_PTR(cf_svn_12345, DEA_BLOCKED_CYCLES),
301 CPUMF_EVENT_PTR(cf_svn_12345, AES_FUNCTIONS),
302 CPUMF_EVENT_PTR(cf_svn_12345, AES_CYCLES),
303 CPUMF_EVENT_PTR(cf_svn_12345, AES_BLOCKED_FUNCTIONS),
304 CPUMF_EVENT_PTR(cf_svn_12345, AES_BLOCKED_CYCLES),
305 CPUMF_EVENT_PTR(cf_svn_6, ECC_FUNCTION_COUNT),
306 CPUMF_EVENT_PTR(cf_svn_6, ECC_CYCLES_COUNT),
307 CPUMF_EVENT_PTR(cf_svn_6, ECC_BLOCKED_FUNCTION_COUNT),
308 CPUMF_EVENT_PTR(cf_svn_6, ECC_BLOCKED_CYCLES_COUNT),
309 NULL,
310 };
311
312 static struct attribute *cpumcf_z10_pmu_event_attr[] __initdata = {
313 CPUMF_EVENT_PTR(cf_z10, L1I_L2_SOURCED_WRITES),
314 CPUMF_EVENT_PTR(cf_z10, L1D_L2_SOURCED_WRITES),
315 CPUMF_EVENT_PTR(cf_z10, L1I_L3_LOCAL_WRITES),
316 CPUMF_EVENT_PTR(cf_z10, L1D_L3_LOCAL_WRITES),
317 CPUMF_EVENT_PTR(cf_z10, L1I_L3_REMOTE_WRITES),
318 CPUMF_EVENT_PTR(cf_z10, L1D_L3_REMOTE_WRITES),
319 CPUMF_EVENT_PTR(cf_z10, L1D_LMEM_SOURCED_WRITES),
320 CPUMF_EVENT_PTR(cf_z10, L1I_LMEM_SOURCED_WRITES),
321 CPUMF_EVENT_PTR(cf_z10, L1D_RO_EXCL_WRITES),
322 CPUMF_EVENT_PTR(cf_z10, L1I_CACHELINE_INVALIDATES),
323 CPUMF_EVENT_PTR(cf_z10, ITLB1_WRITES),
324 CPUMF_EVENT_PTR(cf_z10, DTLB1_WRITES),
325 CPUMF_EVENT_PTR(cf_z10, TLB2_PTE_WRITES),
326 CPUMF_EVENT_PTR(cf_z10, TLB2_CRSTE_WRITES),
327 CPUMF_EVENT_PTR(cf_z10, TLB2_CRSTE_HPAGE_WRITES),
328 CPUMF_EVENT_PTR(cf_z10, ITLB1_MISSES),
329 CPUMF_EVENT_PTR(cf_z10, DTLB1_MISSES),
330 CPUMF_EVENT_PTR(cf_z10, L2C_STORES_SENT),
331 NULL,
332 };
333
334 static struct attribute *cpumcf_z196_pmu_event_attr[] __initdata = {
335 CPUMF_EVENT_PTR(cf_z196, L1D_L2_SOURCED_WRITES),
336 CPUMF_EVENT_PTR(cf_z196, L1I_L2_SOURCED_WRITES),
337 CPUMF_EVENT_PTR(cf_z196, DTLB1_MISSES),
338 CPUMF_EVENT_PTR(cf_z196, ITLB1_MISSES),
339 CPUMF_EVENT_PTR(cf_z196, L2C_STORES_SENT),
340 CPUMF_EVENT_PTR(cf_z196, L1D_OFFBOOK_L3_SOURCED_WRITES),
341 CPUMF_EVENT_PTR(cf_z196, L1D_ONBOOK_L4_SOURCED_WRITES),
342 CPUMF_EVENT_PTR(cf_z196, L1I_ONBOOK_L4_SOURCED_WRITES),
343 CPUMF_EVENT_PTR(cf_z196, L1D_RO_EXCL_WRITES),
344 CPUMF_EVENT_PTR(cf_z196, L1D_OFFBOOK_L4_SOURCED_WRITES),
345 CPUMF_EVENT_PTR(cf_z196, L1I_OFFBOOK_L4_SOURCED_WRITES),
346 CPUMF_EVENT_PTR(cf_z196, DTLB1_HPAGE_WRITES),
347 CPUMF_EVENT_PTR(cf_z196, L1D_LMEM_SOURCED_WRITES),
348 CPUMF_EVENT_PTR(cf_z196, L1I_LMEM_SOURCED_WRITES),
349 CPUMF_EVENT_PTR(cf_z196, L1I_OFFBOOK_L3_SOURCED_WRITES),
350 CPUMF_EVENT_PTR(cf_z196, DTLB1_WRITES),
351 CPUMF_EVENT_PTR(cf_z196, ITLB1_WRITES),
352 CPUMF_EVENT_PTR(cf_z196, TLB2_PTE_WRITES),
353 CPUMF_EVENT_PTR(cf_z196, TLB2_CRSTE_HPAGE_WRITES),
354 CPUMF_EVENT_PTR(cf_z196, TLB2_CRSTE_WRITES),
355 CPUMF_EVENT_PTR(cf_z196, L1D_ONCHIP_L3_SOURCED_WRITES),
356 CPUMF_EVENT_PTR(cf_z196, L1D_OFFCHIP_L3_SOURCED_WRITES),
357 CPUMF_EVENT_PTR(cf_z196, L1I_ONCHIP_L3_SOURCED_WRITES),
358 CPUMF_EVENT_PTR(cf_z196, L1I_OFFCHIP_L3_SOURCED_WRITES),
359 NULL,
360 };
361
362 static struct attribute *cpumcf_zec12_pmu_event_attr[] __initdata = {
363 CPUMF_EVENT_PTR(cf_zec12, DTLB1_MISSES),
364 CPUMF_EVENT_PTR(cf_zec12, ITLB1_MISSES),
365 CPUMF_EVENT_PTR(cf_zec12, L1D_L2I_SOURCED_WRITES),
366 CPUMF_EVENT_PTR(cf_zec12, L1I_L2I_SOURCED_WRITES),
367 CPUMF_EVENT_PTR(cf_zec12, L1D_L2D_SOURCED_WRITES),
368 CPUMF_EVENT_PTR(cf_zec12, DTLB1_WRITES),
369 CPUMF_EVENT_PTR(cf_zec12, L1D_LMEM_SOURCED_WRITES),
370 CPUMF_EVENT_PTR(cf_zec12, L1I_LMEM_SOURCED_WRITES),
371 CPUMF_EVENT_PTR(cf_zec12, L1D_RO_EXCL_WRITES),
372 CPUMF_EVENT_PTR(cf_zec12, DTLB1_HPAGE_WRITES),
373 CPUMF_EVENT_PTR(cf_zec12, ITLB1_WRITES),
374 CPUMF_EVENT_PTR(cf_zec12, TLB2_PTE_WRITES),
375 CPUMF_EVENT_PTR(cf_zec12, TLB2_CRSTE_HPAGE_WRITES),
376 CPUMF_EVENT_PTR(cf_zec12, TLB2_CRSTE_WRITES),
377 CPUMF_EVENT_PTR(cf_zec12, L1D_ONCHIP_L3_SOURCED_WRITES),
378 CPUMF_EVENT_PTR(cf_zec12, L1D_OFFCHIP_L3_SOURCED_WRITES),
379 CPUMF_EVENT_PTR(cf_zec12, L1D_OFFBOOK_L3_SOURCED_WRITES),
380 CPUMF_EVENT_PTR(cf_zec12, L1D_ONBOOK_L4_SOURCED_WRITES),
381 CPUMF_EVENT_PTR(cf_zec12, L1D_OFFBOOK_L4_SOURCED_WRITES),
382 CPUMF_EVENT_PTR(cf_zec12, TX_NC_TEND),
383 CPUMF_EVENT_PTR(cf_zec12, L1D_ONCHIP_L3_SOURCED_WRITES_IV),
384 CPUMF_EVENT_PTR(cf_zec12, L1D_OFFCHIP_L3_SOURCED_WRITES_IV),
385 CPUMF_EVENT_PTR(cf_zec12, L1D_OFFBOOK_L3_SOURCED_WRITES_IV),
386 CPUMF_EVENT_PTR(cf_zec12, L1I_ONCHIP_L3_SOURCED_WRITES),
387 CPUMF_EVENT_PTR(cf_zec12, L1I_OFFCHIP_L3_SOURCED_WRITES),
388 CPUMF_EVENT_PTR(cf_zec12, L1I_OFFBOOK_L3_SOURCED_WRITES),
389 CPUMF_EVENT_PTR(cf_zec12, L1I_ONBOOK_L4_SOURCED_WRITES),
390 CPUMF_EVENT_PTR(cf_zec12, L1I_OFFBOOK_L4_SOURCED_WRITES),
391 CPUMF_EVENT_PTR(cf_zec12, TX_C_TEND),
392 CPUMF_EVENT_PTR(cf_zec12, L1I_ONCHIP_L3_SOURCED_WRITES_IV),
393 CPUMF_EVENT_PTR(cf_zec12, L1I_OFFCHIP_L3_SOURCED_WRITES_IV),
394 CPUMF_EVENT_PTR(cf_zec12, L1I_OFFBOOK_L3_SOURCED_WRITES_IV),
395 CPUMF_EVENT_PTR(cf_zec12, TX_NC_TABORT),
396 CPUMF_EVENT_PTR(cf_zec12, TX_C_TABORT_NO_SPECIAL),
397 CPUMF_EVENT_PTR(cf_zec12, TX_C_TABORT_SPECIAL),
398 NULL,
399 };
400
401 static struct attribute *cpumcf_z13_pmu_event_attr[] __initdata = {
402 CPUMF_EVENT_PTR(cf_z13, L1D_RO_EXCL_WRITES),
403 CPUMF_EVENT_PTR(cf_z13, DTLB1_WRITES),
404 CPUMF_EVENT_PTR(cf_z13, DTLB1_MISSES),
405 CPUMF_EVENT_PTR(cf_z13, DTLB1_HPAGE_WRITES),
406 CPUMF_EVENT_PTR(cf_z13, DTLB1_GPAGE_WRITES),
407 CPUMF_EVENT_PTR(cf_z13, L1D_L2D_SOURCED_WRITES),
408 CPUMF_EVENT_PTR(cf_z13, ITLB1_WRITES),
409 CPUMF_EVENT_PTR(cf_z13, ITLB1_MISSES),
410 CPUMF_EVENT_PTR(cf_z13, L1I_L2I_SOURCED_WRITES),
411 CPUMF_EVENT_PTR(cf_z13, TLB2_PTE_WRITES),
412 CPUMF_EVENT_PTR(cf_z13, TLB2_CRSTE_HPAGE_WRITES),
413 CPUMF_EVENT_PTR(cf_z13, TLB2_CRSTE_WRITES),
414 CPUMF_EVENT_PTR(cf_z13, TX_C_TEND),
415 CPUMF_EVENT_PTR(cf_z13, TX_NC_TEND),
416 CPUMF_EVENT_PTR(cf_z13, L1C_TLB1_MISSES),
417 CPUMF_EVENT_PTR(cf_z13, L1D_ONCHIP_L3_SOURCED_WRITES),
418 CPUMF_EVENT_PTR(cf_z13, L1D_ONCHIP_L3_SOURCED_WRITES_IV),
419 CPUMF_EVENT_PTR(cf_z13, L1D_ONNODE_L4_SOURCED_WRITES),
420 CPUMF_EVENT_PTR(cf_z13, L1D_ONNODE_L3_SOURCED_WRITES_IV),
421 CPUMF_EVENT_PTR(cf_z13, L1D_ONNODE_L3_SOURCED_WRITES),
422 CPUMF_EVENT_PTR(cf_z13, L1D_ONDRAWER_L4_SOURCED_WRITES),
423 CPUMF_EVENT_PTR(cf_z13, L1D_ONDRAWER_L3_SOURCED_WRITES_IV),
424 CPUMF_EVENT_PTR(cf_z13, L1D_ONDRAWER_L3_SOURCED_WRITES),
425 CPUMF_EVENT_PTR(cf_z13, L1D_OFFDRAWER_SCOL_L4_SOURCED_WRITES),
426 CPUMF_EVENT_PTR(cf_z13, L1D_OFFDRAWER_SCOL_L3_SOURCED_WRITES_IV),
427 CPUMF_EVENT_PTR(cf_z13, L1D_OFFDRAWER_SCOL_L3_SOURCED_WRITES),
428 CPUMF_EVENT_PTR(cf_z13, L1D_OFFDRAWER_FCOL_L4_SOURCED_WRITES),
429 CPUMF_EVENT_PTR(cf_z13, L1D_OFFDRAWER_FCOL_L3_SOURCED_WRITES_IV),
430 CPUMF_EVENT_PTR(cf_z13, L1D_OFFDRAWER_FCOL_L3_SOURCED_WRITES),
431 CPUMF_EVENT_PTR(cf_z13, L1D_ONNODE_MEM_SOURCED_WRITES),
432 CPUMF_EVENT_PTR(cf_z13, L1D_ONDRAWER_MEM_SOURCED_WRITES),
433 CPUMF_EVENT_PTR(cf_z13, L1D_OFFDRAWER_MEM_SOURCED_WRITES),
434 CPUMF_EVENT_PTR(cf_z13, L1D_ONCHIP_MEM_SOURCED_WRITES),
435 CPUMF_EVENT_PTR(cf_z13, L1I_ONCHIP_L3_SOURCED_WRITES),
436 CPUMF_EVENT_PTR(cf_z13, L1I_ONCHIP_L3_SOURCED_WRITES_IV),
437 CPUMF_EVENT_PTR(cf_z13, L1I_ONNODE_L4_SOURCED_WRITES),
438 CPUMF_EVENT_PTR(cf_z13, L1I_ONNODE_L3_SOURCED_WRITES_IV),
439 CPUMF_EVENT_PTR(cf_z13, L1I_ONNODE_L3_SOURCED_WRITES),
440 CPUMF_EVENT_PTR(cf_z13, L1I_ONDRAWER_L4_SOURCED_WRITES),
441 CPUMF_EVENT_PTR(cf_z13, L1I_ONDRAWER_L3_SOURCED_WRITES_IV),
442 CPUMF_EVENT_PTR(cf_z13, L1I_ONDRAWER_L3_SOURCED_WRITES),
443 CPUMF_EVENT_PTR(cf_z13, L1I_OFFDRAWER_SCOL_L4_SOURCED_WRITES),
444 CPUMF_EVENT_PTR(cf_z13, L1I_OFFDRAWER_SCOL_L3_SOURCED_WRITES_IV),
445 CPUMF_EVENT_PTR(cf_z13, L1I_OFFDRAWER_SCOL_L3_SOURCED_WRITES),
446 CPUMF_EVENT_PTR(cf_z13, L1I_OFFDRAWER_FCOL_L4_SOURCED_WRITES),
447 CPUMF_EVENT_PTR(cf_z13, L1I_OFFDRAWER_FCOL_L3_SOURCED_WRITES_IV),
448 CPUMF_EVENT_PTR(cf_z13, L1I_OFFDRAWER_FCOL_L3_SOURCED_WRITES),
449 CPUMF_EVENT_PTR(cf_z13, L1I_ONNODE_MEM_SOURCED_WRITES),
450 CPUMF_EVENT_PTR(cf_z13, L1I_ONDRAWER_MEM_SOURCED_WRITES),
451 CPUMF_EVENT_PTR(cf_z13, L1I_OFFDRAWER_MEM_SOURCED_WRITES),
452 CPUMF_EVENT_PTR(cf_z13, L1I_ONCHIP_MEM_SOURCED_WRITES),
453 CPUMF_EVENT_PTR(cf_z13, TX_NC_TABORT),
454 CPUMF_EVENT_PTR(cf_z13, TX_C_TABORT_NO_SPECIAL),
455 CPUMF_EVENT_PTR(cf_z13, TX_C_TABORT_SPECIAL),
456 CPUMF_EVENT_PTR(cf_z13, MT_DIAG_CYCLES_ONE_THR_ACTIVE),
457 CPUMF_EVENT_PTR(cf_z13, MT_DIAG_CYCLES_TWO_THR_ACTIVE),
458 NULL,
459 };
460
461 static struct attribute *cpumcf_z14_pmu_event_attr[] __initdata = {
462 CPUMF_EVENT_PTR(cf_z14, L1D_RO_EXCL_WRITES),
463 CPUMF_EVENT_PTR(cf_z14, DTLB2_WRITES),
464 CPUMF_EVENT_PTR(cf_z14, DTLB2_MISSES),
465 CPUMF_EVENT_PTR(cf_z14, DTLB2_HPAGE_WRITES),
466 CPUMF_EVENT_PTR(cf_z14, DTLB2_GPAGE_WRITES),
467 CPUMF_EVENT_PTR(cf_z14, L1D_L2D_SOURCED_WRITES),
468 CPUMF_EVENT_PTR(cf_z14, ITLB2_WRITES),
469 CPUMF_EVENT_PTR(cf_z14, ITLB2_MISSES),
470 CPUMF_EVENT_PTR(cf_z14, L1I_L2I_SOURCED_WRITES),
471 CPUMF_EVENT_PTR(cf_z14, TLB2_PTE_WRITES),
472 CPUMF_EVENT_PTR(cf_z14, TLB2_CRSTE_WRITES),
473 CPUMF_EVENT_PTR(cf_z14, TLB2_ENGINES_BUSY),
474 CPUMF_EVENT_PTR(cf_z14, TX_C_TEND),
475 CPUMF_EVENT_PTR(cf_z14, TX_NC_TEND),
476 CPUMF_EVENT_PTR(cf_z14, L1C_TLB2_MISSES),
477 CPUMF_EVENT_PTR(cf_z14, L1D_ONCHIP_L3_SOURCED_WRITES),
478 CPUMF_EVENT_PTR(cf_z14, L1D_ONCHIP_MEMORY_SOURCED_WRITES),
479 CPUMF_EVENT_PTR(cf_z14, L1D_ONCHIP_L3_SOURCED_WRITES_IV),
480 CPUMF_EVENT_PTR(cf_z14, L1D_ONCLUSTER_L3_SOURCED_WRITES),
481 CPUMF_EVENT_PTR(cf_z14, L1D_ONCLUSTER_MEMORY_SOURCED_WRITES),
482 CPUMF_EVENT_PTR(cf_z14, L1D_ONCLUSTER_L3_SOURCED_WRITES_IV),
483 CPUMF_EVENT_PTR(cf_z14, L1D_OFFCLUSTER_L3_SOURCED_WRITES),
484 CPUMF_EVENT_PTR(cf_z14, L1D_OFFCLUSTER_MEMORY_SOURCED_WRITES),
485 CPUMF_EVENT_PTR(cf_z14, L1D_OFFCLUSTER_L3_SOURCED_WRITES_IV),
486 CPUMF_EVENT_PTR(cf_z14, L1D_OFFDRAWER_L3_SOURCED_WRITES),
487 CPUMF_EVENT_PTR(cf_z14, L1D_OFFDRAWER_MEMORY_SOURCED_WRITES),
488 CPUMF_EVENT_PTR(cf_z14, L1D_OFFDRAWER_L3_SOURCED_WRITES_IV),
489 CPUMF_EVENT_PTR(cf_z14, L1D_ONDRAWER_L4_SOURCED_WRITES),
490 CPUMF_EVENT_PTR(cf_z14, L1D_OFFDRAWER_L4_SOURCED_WRITES),
491 CPUMF_EVENT_PTR(cf_z14, L1D_ONCHIP_L3_SOURCED_WRITES_RO),
492 CPUMF_EVENT_PTR(cf_z14, L1I_ONCHIP_L3_SOURCED_WRITES),
493 CPUMF_EVENT_PTR(cf_z14, L1I_ONCHIP_MEMORY_SOURCED_WRITES),
494 CPUMF_EVENT_PTR(cf_z14, L1I_ONCHIP_L3_SOURCED_WRITES_IV),
495 CPUMF_EVENT_PTR(cf_z14, L1I_ONCLUSTER_L3_SOURCED_WRITES),
496 CPUMF_EVENT_PTR(cf_z14, L1I_ONCLUSTER_MEMORY_SOURCED_WRITES),
497 CPUMF_EVENT_PTR(cf_z14, L1I_ONCLUSTER_L3_SOURCED_WRITES_IV),
498 CPUMF_EVENT_PTR(cf_z14, L1I_OFFCLUSTER_L3_SOURCED_WRITES),
499 CPUMF_EVENT_PTR(cf_z14, L1I_OFFCLUSTER_MEMORY_SOURCED_WRITES),
500 CPUMF_EVENT_PTR(cf_z14, L1I_OFFCLUSTER_L3_SOURCED_WRITES_IV),
501 CPUMF_EVENT_PTR(cf_z14, L1I_OFFDRAWER_L3_SOURCED_WRITES),
502 CPUMF_EVENT_PTR(cf_z14, L1I_OFFDRAWER_MEMORY_SOURCED_WRITES),
503 CPUMF_EVENT_PTR(cf_z14, L1I_OFFDRAWER_L3_SOURCED_WRITES_IV),
504 CPUMF_EVENT_PTR(cf_z14, L1I_ONDRAWER_L4_SOURCED_WRITES),
505 CPUMF_EVENT_PTR(cf_z14, L1I_OFFDRAWER_L4_SOURCED_WRITES),
506 CPUMF_EVENT_PTR(cf_z14, BCD_DFP_EXECUTION_SLOTS),
507 CPUMF_EVENT_PTR(cf_z14, VX_BCD_EXECUTION_SLOTS),
508 CPUMF_EVENT_PTR(cf_z14, DECIMAL_INSTRUCTIONS),
509 CPUMF_EVENT_PTR(cf_z14, LAST_HOST_TRANSLATIONS),
510 CPUMF_EVENT_PTR(cf_z14, TX_NC_TABORT),
511 CPUMF_EVENT_PTR(cf_z14, TX_C_TABORT_NO_SPECIAL),
512 CPUMF_EVENT_PTR(cf_z14, TX_C_TABORT_SPECIAL),
513 CPUMF_EVENT_PTR(cf_z14, MT_DIAG_CYCLES_ONE_THR_ACTIVE),
514 CPUMF_EVENT_PTR(cf_z14, MT_DIAG_CYCLES_TWO_THR_ACTIVE),
515 NULL,
516 };
517
518 /* END: CPUM_CF COUNTER DEFINITIONS ===================================== */
519
520 static struct attribute_group cpumcf_pmu_events_group = {
521 .name = "events",
522 };
523
524 PMU_FORMAT_ATTR(event, "config:0-63");
525
526 static struct attribute *cpumcf_pmu_format_attr[] = {
527 &format_attr_event.attr,
528 NULL,
529 };
530
531 static struct attribute_group cpumcf_pmu_format_group = {
532 .name = "format",
533 .attrs = cpumcf_pmu_format_attr,
534 };
535
536 static const struct attribute_group *cpumcf_pmu_attr_groups[] = {
537 &cpumcf_pmu_events_group,
538 &cpumcf_pmu_format_group,
539 NULL,
540 };
541
542
543 static __init struct attribute **merge_attr(struct attribute **a,
544 struct attribute **b,
545 struct attribute **c)
546 {
547 struct attribute **new;
548 int j, i;
549
550 for (j = 0; a[j]; j++)
551 ;
552 for (i = 0; b[i]; i++)
553 j++;
554 for (i = 0; c[i]; i++)
555 j++;
556 j++;
557
558 new = kmalloc_array(j, sizeof(struct attribute *), GFP_KERNEL);
559 if (!new)
560 return NULL;
561 j = 0;
562 for (i = 0; a[i]; i++)
563 new[j++] = a[i];
564 for (i = 0; b[i]; i++)
565 new[j++] = b[i];
566 for (i = 0; c[i]; i++)
567 new[j++] = c[i];
568 new[j] = NULL;
569
570 return new;
571 }
572
573 __init const struct attribute_group **cpumf_cf_event_group(void)
574 {
575 struct attribute **combined, **model, **cfvn, **csvn;
576 struct attribute *none[] = { NULL };
577 struct cpumf_ctr_info ci;
578 struct cpuid cpu_id;
579
580 /* Determine generic counters set(s) */
581 qctri(&ci);
582 switch (ci.cfvn) {
583 case 1:
584 cfvn = cpumcf_fvn1_pmu_event_attr;
585 break;
586 case 3:
587 cfvn = cpumcf_fvn3_pmu_event_attr;
588 break;
589 default:
590 cfvn = none;
591 }
592
593 /* Determine version specific crypto set */
594 switch (ci.csvn) {
595 case 1 ... 5:
596 csvn = cpumcf_svn_12345_pmu_event_attr;
597 break;
598 case 6:
599 csvn = cpumcf_svn_6_pmu_event_attr;
600 break;
601 default:
602 csvn = none;
603 }
604
605 /* Determine model-specific counter set(s) */
606 get_cpu_id(&cpu_id);
607 switch (cpu_id.machine) {
608 case 0x2097:
609 case 0x2098:
610 model = cpumcf_z10_pmu_event_attr;
611 break;
612 case 0x2817:
613 case 0x2818:
614 model = cpumcf_z196_pmu_event_attr;
615 break;
616 case 0x2827:
617 case 0x2828:
618 model = cpumcf_zec12_pmu_event_attr;
619 break;
620 case 0x2964:
621 case 0x2965:
622 model = cpumcf_z13_pmu_event_attr;
623 break;
624 case 0x3906:
625 case 0x3907:
626 model = cpumcf_z14_pmu_event_attr;
627 break;
628 default:
629 model = none;
630 break;
631 }
632
633 combined = merge_attr(cfvn, csvn, model);
634 if (combined)
635 cpumcf_pmu_events_group.attrs = combined;
636 return cpumcf_pmu_attr_groups;
637 }