]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - arch/arm64/Kconfig
arm64: fix dump_backtrace/unwind_frame with NULL tsk
[mirror_ubuntu-zesty-kernel.git] / arch / arm64 / Kconfig
CommitLineData
8c2c3df3
CM
1config ARM64
2 def_bool y
b6197b93 3 select ACPI_CCA_REQUIRED if ACPI
d8f4f161 4 select ACPI_GENERIC_GSI if ACPI
6933de0c 5 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
0cb0786b 6 select ACPI_MCFG if ACPI
1d8f51d4 7 select ARCH_CLOCKSOURCE_DATA
21266be9 8 select ARCH_HAS_DEVMEM_IS_ALLOWED
38b04a74 9 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
8c2c3df3 10 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
2b68f6ca 11 select ARCH_HAS_ELF_RANDOMIZE
957e3fac 12 select ARCH_HAS_GCOV_PROFILE_ALL
5e4c7549 13 select ARCH_HAS_KCOV
308c09f1 14 select ARCH_HAS_SG_CHAIN
1f85008e 15 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
c63c8700 16 select ARCH_USE_CMPXCHG_LOCKREF
4badad35 17 select ARCH_SUPPORTS_ATOMIC_RMW
56166230 18 select ARCH_SUPPORTS_NUMA_BALANCING
9170100e 19 select ARCH_WANT_OPTIONAL_GPIOLIB
6212a512 20 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
b6f35981 21 select ARCH_WANT_FRAME_POINTERS
f0b7f8a4 22 select ARCH_HAS_UBSAN_SANITIZE_ALL
25c92a37 23 select ARM_AMBA
1aee5d7a 24 select ARM_ARCH_TIMER
c4188edc 25 select ARM_GIC
875cbf3e 26 select AUDIT_ARCH_COMPAT_GENERIC
3ee80364 27 select ARM_GIC_V2M if PCI
021f6537 28 select ARM_GIC_V3
3ee80364 29 select ARM_GIC_V3_ITS if PCI
bff60792 30 select ARM_PSCI_FW
adace895 31 select BUILDTIME_EXTABLE_SORT
db2789b5 32 select CLONE_BACKWARDS
7ca2ef33 33 select COMMON_CLK
166936ba 34 select CPU_PM if (SUSPEND || CPU_IDLE)
7bc13fd3 35 select DCACHE_WORD_ACCESS
ef37566c 36 select EDAC_SUPPORT
2f34f173 37 select FRAME_POINTER
d4932f9e 38 select GENERIC_ALLOCATOR
8c2c3df3 39 select GENERIC_CLOCKEVENTS
4b3dc967 40 select GENERIC_CLOCKEVENTS_BROADCAST
3be1a5c4 41 select GENERIC_CPU_AUTOPROBE
bf4b558e 42 select GENERIC_EARLY_IOREMAP
2314ee4d 43 select GENERIC_IDLE_POLL_SETUP
8c2c3df3
CM
44 select GENERIC_IRQ_PROBE
45 select GENERIC_IRQ_SHOW
6544e67b 46 select GENERIC_IRQ_SHOW_LEVEL
cb61f676 47 select GENERIC_PCI_IOMAP
65cd4f6c 48 select GENERIC_SCHED_CLOCK
8c2c3df3 49 select GENERIC_SMP_IDLE_THREAD
12a0ef7b
WD
50 select GENERIC_STRNCPY_FROM_USER
51 select GENERIC_STRNLEN_USER
8c2c3df3 52 select GENERIC_TIME_VSYSCALL
a1ddc74a 53 select HANDLE_DOMAIN_IRQ
8c2c3df3 54 select HARDIRQS_SW_RESEND
5284e1b4 55 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
875cbf3e 56 select HAVE_ARCH_AUDITSYSCALL
8e7a4cef 57 select HAVE_ARCH_BITREVERSE
faf5b63e 58 select HAVE_ARCH_HARDENED_USERCOPY
324420bf 59 select HAVE_ARCH_HUGE_VMAP
9732cafd 60 select HAVE_ARCH_JUMP_LABEL
f1b9032f 61 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
9529247d 62 select HAVE_ARCH_KGDB
8f0d3aa9
DC
63 select HAVE_ARCH_MMAP_RND_BITS
64 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
a1ae65b2 65 select HAVE_ARCH_SECCOMP_FILTER
8c2c3df3 66 select HAVE_ARCH_TRACEHOOK
8ee70879
YS
67 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
68 select HAVE_ARM_SMCCC
6077776b 69 select HAVE_EBPF_JIT
af64d2aa 70 select HAVE_C_RECORDMCOUNT
c0c264ae 71 select HAVE_CC_STACKPROTECTOR
5284e1b4 72 select HAVE_CMPXCHG_DOUBLE
95eff6b2 73 select HAVE_CMPXCHG_LOCAL
8ee70879 74 select HAVE_CONTEXT_TRACKING
9b2a60c4 75 select HAVE_DEBUG_BUGVERBOSE
b69ec42b 76 select HAVE_DEBUG_KMEMLEAK
8c2c3df3 77 select HAVE_DMA_API_DEBUG
6ac2104d 78 select HAVE_DMA_CONTIGUOUS
bd7d38db 79 select HAVE_DYNAMIC_FTRACE
50afc33a 80 select HAVE_EFFICIENT_UNALIGNED_ACCESS
af64d2aa 81 select HAVE_FTRACE_MCOUNT_RECORD
819e50e2
AT
82 select HAVE_FUNCTION_TRACER
83 select HAVE_FUNCTION_GRAPH_TRACER
6b90bd4b 84 select HAVE_GCC_PLUGINS
8c2c3df3 85 select HAVE_GENERIC_DMA_COHERENT
8c2c3df3 86 select HAVE_HW_BREAKPOINT if PERF_EVENTS
24da208d 87 select HAVE_IRQ_TIME_ACCOUNTING
8c2c3df3 88 select HAVE_MEMBLOCK
1a2db300 89 select HAVE_MEMBLOCK_NODE_MAP if NUMA
55834a77 90 select HAVE_PATA_PLATFORM
8c2c3df3 91 select HAVE_PERF_EVENTS
2ee0d7fd
JP
92 select HAVE_PERF_REGS
93 select HAVE_PERF_USER_STACK_DUMP
0a8ea52c 94 select HAVE_REGS_AND_STACK_ACCESS_API
5e5f6dc1 95 select HAVE_RCU_TABLE_FREE
055b1212 96 select HAVE_SYSCALL_TRACEPOINTS
2dd0e8d2 97 select HAVE_KPROBES
fcfd708b 98 select HAVE_KRETPROBES if HAVE_KPROBES
876945db 99 select IOMMU_DMA if IOMMU_SUPPORT
8c2c3df3 100 select IRQ_DOMAIN
e8557d1f 101 select IRQ_FORCED_THREADING
fea2acaa 102 select MODULES_USE_ELF_RELA
8c2c3df3
CM
103 select NO_BOOTMEM
104 select OF
105 select OF_EARLY_FLATTREE
8ee70879 106 select OF_NUMA if NUMA && OF
9bf14b7c 107 select OF_RESERVED_MEM
0cb0786b 108 select PCI_ECAM if ACPI
aa1e8ec1
CM
109 select POWER_RESET
110 select POWER_SUPPLY
8c2c3df3 111 select SPARSE_IRQ
7ac57a89 112 select SYSCTL_EXCEPTION_TRACE
8c2c3df3
CM
113 help
114 ARM 64-bit (AArch64) Linux support.
115
116config 64BIT
117 def_bool y
118
119config ARCH_PHYS_ADDR_T_64BIT
120 def_bool y
121
122config MMU
123 def_bool y
124
40982fd6
MR
125config DEBUG_RODATA
126 def_bool y
127
030c4d24
MR
128config ARM64_PAGE_SHIFT
129 int
130 default 16 if ARM64_64K_PAGES
131 default 14 if ARM64_16K_PAGES
132 default 12
133
134config ARM64_CONT_SHIFT
135 int
136 default 5 if ARM64_64K_PAGES
137 default 7 if ARM64_16K_PAGES
138 default 4
139
8f0d3aa9
DC
140config ARCH_MMAP_RND_BITS_MIN
141 default 14 if ARM64_64K_PAGES
142 default 16 if ARM64_16K_PAGES
143 default 18
144
145# max bits determined by the following formula:
146# VA_BITS - PAGE_SHIFT - 3
147config ARCH_MMAP_RND_BITS_MAX
148 default 19 if ARM64_VA_BITS=36
149 default 24 if ARM64_VA_BITS=39
150 default 27 if ARM64_VA_BITS=42
151 default 30 if ARM64_VA_BITS=47
152 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
153 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
154 default 33 if ARM64_VA_BITS=48
155 default 14 if ARM64_64K_PAGES
156 default 16 if ARM64_16K_PAGES
157 default 18
158
159config ARCH_MMAP_RND_COMPAT_BITS_MIN
160 default 7 if ARM64_64K_PAGES
161 default 9 if ARM64_16K_PAGES
162 default 11
163
164config ARCH_MMAP_RND_COMPAT_BITS_MAX
165 default 16
166
ce816fa8 167config NO_IOPORT_MAP
d1e6dc91 168 def_bool y if !PCI
8c2c3df3
CM
169
170config STACKTRACE_SUPPORT
171 def_bool y
172
bf0c4e04
JVS
173config ILLEGAL_POINTER_VALUE
174 hex
175 default 0xdead000000000000
176
8c2c3df3
CM
177config LOCKDEP_SUPPORT
178 def_bool y
179
180config TRACE_IRQFLAGS_SUPPORT
181 def_bool y
182
c209f799 183config RWSEM_XCHGADD_ALGORITHM
8c2c3df3
CM
184 def_bool y
185
9fb7410f
DM
186config GENERIC_BUG
187 def_bool y
188 depends on BUG
189
190config GENERIC_BUG_RELATIVE_POINTERS
191 def_bool y
192 depends on GENERIC_BUG
193
8c2c3df3
CM
194config GENERIC_HWEIGHT
195 def_bool y
196
197config GENERIC_CSUM
198 def_bool y
199
200config GENERIC_CALIBRATE_DELAY
201 def_bool y
202
19e7640d 203config ZONE_DMA
8c2c3df3
CM
204 def_bool y
205
29e56940
SC
206config HAVE_GENERIC_RCU_GUP
207 def_bool y
208
8c2c3df3
CM
209config ARCH_DMA_ADDR_T_64BIT
210 def_bool y
211
212config NEED_DMA_MAP_STATE
213 def_bool y
214
215config NEED_SG_DMA_LENGTH
216 def_bool y
217
4b3dc967
WD
218config SMP
219 def_bool y
220
8c2c3df3
CM
221config SWIOTLB
222 def_bool y
223
224config IOMMU_HELPER
225 def_bool SWIOTLB
226
4cfb3613
AB
227config KERNEL_MODE_NEON
228 def_bool y
229
92cc15fc
RH
230config FIX_EARLYCON_MEM
231 def_bool y
232
9f25e6ad
KS
233config PGTABLE_LEVELS
234 int
21539939 235 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
9f25e6ad
KS
236 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
237 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
238 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
44eaacf1
SP
239 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
240 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
9f25e6ad 241
8c2c3df3
CM
242source "init/Kconfig"
243
244source "kernel/Kconfig.freezer"
245
6a377491 246source "arch/arm64/Kconfig.platforms"
8c2c3df3
CM
247
248menu "Bus support"
249
d1e6dc91
LD
250config PCI
251 bool "PCI support"
252 help
253 This feature enables support for PCI bus system. If you say Y
254 here, the kernel will include drivers and infrastructure code
255 to support PCI bus devices.
256
257config PCI_DOMAINS
258 def_bool PCI
259
260config PCI_DOMAINS_GENERIC
261 def_bool PCI
262
263config PCI_SYSCALL
264 def_bool PCI
265
266source "drivers/pci/Kconfig"
d1e6dc91 267
8c2c3df3
CM
268endmenu
269
270menu "Kernel Features"
271
c0a01b84
AP
272menu "ARM errata workarounds via the alternatives framework"
273
274config ARM64_ERRATUM_826319
275 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
276 default y
277 help
278 This option adds an alternative code sequence to work around ARM
279 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
280 AXI master interface and an L2 cache.
281
282 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
283 and is unable to accept a certain write via this interface, it will
284 not progress on read data presented on the read data channel and the
285 system can deadlock.
286
287 The workaround promotes data cache clean instructions to
288 data cache clean-and-invalidate.
289 Please note that this does not necessarily enable the workaround,
290 as it depends on the alternative framework, which will only patch
291 the kernel if an affected CPU is detected.
292
293 If unsure, say Y.
294
295config ARM64_ERRATUM_827319
296 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
297 default y
298 help
299 This option adds an alternative code sequence to work around ARM
300 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
301 master interface and an L2 cache.
302
303 Under certain conditions this erratum can cause a clean line eviction
304 to occur at the same time as another transaction to the same address
305 on the AMBA 5 CHI interface, which can cause data corruption if the
306 interconnect reorders the two transactions.
307
308 The workaround promotes data cache clean instructions to
309 data cache clean-and-invalidate.
310 Please note that this does not necessarily enable the workaround,
311 as it depends on the alternative framework, which will only patch
312 the kernel if an affected CPU is detected.
313
314 If unsure, say Y.
315
316config ARM64_ERRATUM_824069
317 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
318 default y
319 help
320 This option adds an alternative code sequence to work around ARM
321 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
322 to a coherent interconnect.
323
324 If a Cortex-A53 processor is executing a store or prefetch for
325 write instruction at the same time as a processor in another
326 cluster is executing a cache maintenance operation to the same
327 address, then this erratum might cause a clean cache line to be
328 incorrectly marked as dirty.
329
330 The workaround promotes data cache clean instructions to
331 data cache clean-and-invalidate.
332 Please note that this option does not necessarily enable the
333 workaround, as it depends on the alternative framework, which will
334 only patch the kernel if an affected CPU is detected.
335
336 If unsure, say Y.
337
338config ARM64_ERRATUM_819472
339 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
340 default y
341 help
342 This option adds an alternative code sequence to work around ARM
343 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
344 present when it is connected to a coherent interconnect.
345
346 If the processor is executing a load and store exclusive sequence at
347 the same time as a processor in another cluster is executing a cache
348 maintenance operation to the same address, then this erratum might
349 cause data corruption.
350
351 The workaround promotes data cache clean instructions to
352 data cache clean-and-invalidate.
353 Please note that this does not necessarily enable the workaround,
354 as it depends on the alternative framework, which will only patch
355 the kernel if an affected CPU is detected.
356
357 If unsure, say Y.
358
359config ARM64_ERRATUM_832075
360 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
361 default y
362 help
363 This option adds an alternative code sequence to work around ARM
364 erratum 832075 on Cortex-A57 parts up to r1p2.
365
366 Affected Cortex-A57 parts might deadlock when exclusive load/store
367 instructions to Write-Back memory are mixed with Device loads.
368
369 The workaround is to promote device loads to use Load-Acquire
370 semantics.
371 Please note that this does not necessarily enable the workaround,
498cd5c3
MZ
372 as it depends on the alternative framework, which will only patch
373 the kernel if an affected CPU is detected.
374
375 If unsure, say Y.
376
377config ARM64_ERRATUM_834220
378 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
379 depends on KVM
380 default y
381 help
382 This option adds an alternative code sequence to work around ARM
383 erratum 834220 on Cortex-A57 parts up to r1p2.
384
385 Affected Cortex-A57 parts might report a Stage 2 translation
386 fault as the result of a Stage 1 fault for load crossing a
387 page boundary when there is a permission or device memory
388 alignment fault at Stage 1 and a translation fault at Stage 2.
389
390 The workaround is to verify that the Stage 1 translation
391 doesn't generate a fault before handling the Stage 2 fault.
392 Please note that this does not necessarily enable the workaround,
c0a01b84
AP
393 as it depends on the alternative framework, which will only patch
394 the kernel if an affected CPU is detected.
395
396 If unsure, say Y.
397
905e8c5d
WD
398config ARM64_ERRATUM_845719
399 bool "Cortex-A53: 845719: a load might read incorrect data"
400 depends on COMPAT
401 default y
402 help
403 This option adds an alternative code sequence to work around ARM
404 erratum 845719 on Cortex-A53 parts up to r0p4.
405
406 When running a compat (AArch32) userspace on an affected Cortex-A53
407 part, a load at EL0 from a virtual address that matches the bottom 32
408 bits of the virtual address used by a recent load at (AArch64) EL1
409 might return incorrect data.
410
411 The workaround is to write the contextidr_el1 register on exception
412 return to a 32-bit task.
413 Please note that this does not necessarily enable the workaround,
414 as it depends on the alternative framework, which will only patch
415 the kernel if an affected CPU is detected.
416
417 If unsure, say Y.
418
df057cc7
WD
419config ARM64_ERRATUM_843419
420 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
df057cc7 421 default y
6ffe9923 422 select ARM64_MODULE_CMODEL_LARGE if MODULES
df057cc7 423 help
6ffe9923
WD
424 This option links the kernel with '--fix-cortex-a53-843419' and
425 builds modules using the large memory model in order to avoid the use
426 of the ADRP instruction, which can cause a subsequent memory access
427 to use an incorrect address on Cortex-A53 parts up to r0p4.
df057cc7
WD
428
429 If unsure, say Y.
430
94100970
RR
431config CAVIUM_ERRATUM_22375
432 bool "Cavium erratum 22375, 24313"
433 default y
434 help
435 Enable workaround for erratum 22375, 24313.
436
437 This implements two gicv3-its errata workarounds for ThunderX. Both
438 with small impact affecting only ITS table allocation.
439
440 erratum 22375: only alloc 8MB table size
441 erratum 24313: ignore memory access type
442
443 The fixes are in ITS initialization and basically ignore memory access
444 type and table size provided by the TYPER and BASER registers.
445
446 If unsure, say Y.
447
fbf8f40e
GK
448config CAVIUM_ERRATUM_23144
449 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
450 depends on NUMA
451 default y
452 help
453 ITS SYNC command hang for cross node io and collections/cpu mapping.
454
455 If unsure, say Y.
456
6d4e11c5
RR
457config CAVIUM_ERRATUM_23154
458 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
459 default y
460 help
461 The gicv3 of ThunderX requires a modified version for
462 reading the IAR status to ensure data synchronization
463 (access to icc_iar1_el1 is not sync'ed before and after).
464
465 If unsure, say Y.
466
104a0c02
AP
467config CAVIUM_ERRATUM_27456
468 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
469 default y
470 help
471 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
472 instructions may cause the icache to become corrupted if it
473 contains data for a non-current ASID. The fix is to
474 invalidate the icache when changing the mm context.
475
476 If unsure, say Y.
477
c0a01b84
AP
478endmenu
479
480
e41ceed0
JL
481choice
482 prompt "Page size"
483 default ARM64_4K_PAGES
484 help
485 Page size (translation granule) configuration.
486
487config ARM64_4K_PAGES
488 bool "4KB"
489 help
490 This feature enables 4KB pages support.
491
44eaacf1
SP
492config ARM64_16K_PAGES
493 bool "16KB"
494 help
495 The system will use 16KB pages support. AArch32 emulation
496 requires applications compiled with 16K (or a multiple of 16K)
497 aligned segments.
498
8c2c3df3 499config ARM64_64K_PAGES
e41ceed0 500 bool "64KB"
8c2c3df3
CM
501 help
502 This feature enables 64KB pages support (4KB by default)
503 allowing only two levels of page tables and faster TLB
db488be3
SP
504 look-up. AArch32 emulation requires applications compiled
505 with 64K aligned segments.
8c2c3df3 506
e41ceed0
JL
507endchoice
508
509choice
510 prompt "Virtual address space size"
511 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
44eaacf1 512 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
e41ceed0
JL
513 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
514 help
515 Allows choosing one of multiple possible virtual address
516 space sizes. The level of translation table is determined by
517 a combination of page size and virtual address space size.
518
21539939 519config ARM64_VA_BITS_36
56a3f30e 520 bool "36-bit" if EXPERT
21539939
SP
521 depends on ARM64_16K_PAGES
522
e41ceed0
JL
523config ARM64_VA_BITS_39
524 bool "39-bit"
525 depends on ARM64_4K_PAGES
526
527config ARM64_VA_BITS_42
528 bool "42-bit"
529 depends on ARM64_64K_PAGES
530
44eaacf1
SP
531config ARM64_VA_BITS_47
532 bool "47-bit"
533 depends on ARM64_16K_PAGES
534
c79b954b
JL
535config ARM64_VA_BITS_48
536 bool "48-bit"
c79b954b 537
e41ceed0
JL
538endchoice
539
540config ARM64_VA_BITS
541 int
21539939 542 default 36 if ARM64_VA_BITS_36
e41ceed0
JL
543 default 39 if ARM64_VA_BITS_39
544 default 42 if ARM64_VA_BITS_42
44eaacf1 545 default 47 if ARM64_VA_BITS_47
c79b954b 546 default 48 if ARM64_VA_BITS_48
e41ceed0 547
a872013d
WD
548config CPU_BIG_ENDIAN
549 bool "Build big-endian kernel"
550 help
551 Say Y if you plan on running a kernel in big-endian mode.
552
f6e763b9
MB
553config SCHED_MC
554 bool "Multi-core scheduler support"
f6e763b9
MB
555 help
556 Multi-core scheduler support improves the CPU scheduler's decision
557 making when dealing with multi-core CPU chips at a cost of slightly
558 increased overhead in some places. If unsure say N here.
559
560config SCHED_SMT
561 bool "SMT scheduler support"
f6e763b9
MB
562 help
563 Improves the CPU scheduler's decision making when dealing with
564 MultiThreading at a cost of slightly increased overhead in some
565 places. If unsure say N here.
566
8c2c3df3 567config NR_CPUS
62aa9655
GK
568 int "Maximum number of CPUs (2-4096)"
569 range 2 4096
15942853 570 # These have to remain sorted largest to smallest
e3672649 571 default "64"
8c2c3df3 572
9327e2c6
MR
573config HOTPLUG_CPU
574 bool "Support for hot-pluggable CPUs"
217d453d 575 select GENERIC_IRQ_MIGRATION
9327e2c6
MR
576 help
577 Say Y here to experiment with turning CPUs off and on. CPUs
578 can be controlled through /sys/devices/system/cpu.
579
1a2db300
GK
580# Common NUMA Features
581config NUMA
582 bool "Numa Memory Allocation and Scheduler Support"
583 depends on SMP
584 help
585 Enable NUMA (Non Uniform Memory Access) support.
586
587 The kernel will try to allocate memory used by a CPU on the
588 local memory of the CPU and add some more
589 NUMA awareness to the kernel.
590
591config NODES_SHIFT
592 int "Maximum NUMA Nodes (as a power of 2)"
593 range 1 10
594 default "2"
595 depends on NEED_MULTIPLE_NODES
596 help
597 Specify the maximum number of NUMA Nodes available on the target
598 system. Increases memory reserved to accommodate various tables.
599
600config USE_PERCPU_NUMA_NODE_ID
601 def_bool y
602 depends on NUMA
603
7af3a0a9
ZL
604config HAVE_SETUP_PER_CPU_AREA
605 def_bool y
606 depends on NUMA
607
608config NEED_PER_CPU_EMBED_FIRST_CHUNK
609 def_bool y
610 depends on NUMA
611
8c2c3df3 612source kernel/Kconfig.preempt
f90df5e2 613source kernel/Kconfig.hz
8c2c3df3 614
83863f25
LA
615config ARCH_SUPPORTS_DEBUG_PAGEALLOC
616 def_bool y
617
8c2c3df3
CM
618config ARCH_HAS_HOLES_MEMORYMODEL
619 def_bool y if SPARSEMEM
620
621config ARCH_SPARSEMEM_ENABLE
622 def_bool y
623 select SPARSEMEM_VMEMMAP_ENABLE
624
625config ARCH_SPARSEMEM_DEFAULT
626 def_bool ARCH_SPARSEMEM_ENABLE
627
628config ARCH_SELECT_MEMORY_MODEL
629 def_bool ARCH_SPARSEMEM_ENABLE
630
631config HAVE_ARCH_PFN_VALID
632 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
633
634config HW_PERF_EVENTS
6475b2d8
MR
635 def_bool y
636 depends on ARM_PMU
8c2c3df3 637
084bd298
SC
638config SYS_SUPPORTS_HUGETLBFS
639 def_bool y
640
084bd298 641config ARCH_WANT_HUGE_PMD_SHARE
21539939 642 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
084bd298 643
a41dc0e8
CM
644config ARCH_HAS_CACHE_LINE_SIZE
645 def_bool y
646
8c2c3df3
CM
647source "mm/Kconfig"
648
a1ae65b2
AT
649config SECCOMP
650 bool "Enable seccomp to safely compute untrusted bytecode"
651 ---help---
652 This kernel feature is useful for number crunching applications
653 that may need to compute untrusted bytecode during their
654 execution. By using pipes or other transports made available to
655 the process as file descriptors supporting the read/write
656 syscalls, it's possible to isolate those applications in
657 their own address space using seccomp. Once seccomp is
658 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
659 and the task is only allowed to execute a few safe syscalls
660 defined by each seccomp mode.
661
dfd57bc3
SS
662config PARAVIRT
663 bool "Enable paravirtualization code"
664 help
665 This changes the kernel so it can modify itself when it is run
666 under a hypervisor, potentially improving performance significantly
667 over full virtualization.
668
669config PARAVIRT_TIME_ACCOUNTING
670 bool "Paravirtual steal time accounting"
671 select PARAVIRT
672 default n
673 help
674 Select this option to enable fine granularity task steal time
675 accounting. Time spent executing other tasks in parallel with
676 the current vCPU is discounted from the vCPU power. To account for
677 that, there can be a small performance impact.
678
679 If in doubt, say N here.
680
d28f6df1
GL
681config KEXEC
682 depends on PM_SLEEP_SMP
683 select KEXEC_CORE
684 bool "kexec system call"
685 ---help---
686 kexec is a system call that implements the ability to shutdown your
687 current kernel, and to start another kernel. It is like a reboot
688 but it is independent of the system firmware. And like a reboot
689 you can start any kernel with it, not just Linux.
690
aa42aa13
SS
691config XEN_DOM0
692 def_bool y
693 depends on XEN
694
695config XEN
c2ba1f7d 696 bool "Xen guest support on ARM64"
aa42aa13 697 depends on ARM64 && OF
83862ccf 698 select SWIOTLB_XEN
dfd57bc3 699 select PARAVIRT
aa42aa13
SS
700 help
701 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
702
d03bb145
SC
703config FORCE_MAX_ZONEORDER
704 int
705 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
44eaacf1 706 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
d03bb145 707 default "11"
44eaacf1
SP
708 help
709 The kernel memory allocator divides physically contiguous memory
710 blocks into "zones", where each zone is a power of two number of
711 pages. This option selects the largest power of two that the kernel
712 keeps in the memory allocator. If you need to allocate very large
713 blocks of physically contiguous memory, then you may need to
714 increase this value.
715
716 This config option is actually maximum order plus one. For example,
717 a value of 11 means that the largest free memory block is 2^10 pages.
718
719 We make sure that we can allocate upto a HugePage size for each configuration.
720 Hence we have :
721 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
722
723 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
724 4M allocations matching the default size used by generic code.
d03bb145 725
1b907f46
WD
726menuconfig ARMV8_DEPRECATED
727 bool "Emulate deprecated/obsolete ARMv8 instructions"
728 depends on COMPAT
729 help
730 Legacy software support may require certain instructions
731 that have been deprecated or obsoleted in the architecture.
732
733 Enable this config to enable selective emulation of these
734 features.
735
736 If unsure, say Y
737
738if ARMV8_DEPRECATED
739
740config SWP_EMULATION
741 bool "Emulate SWP/SWPB instructions"
742 help
743 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
744 they are always undefined. Say Y here to enable software
745 emulation of these instructions for userspace using LDXR/STXR.
746
747 In some older versions of glibc [<=2.8] SWP is used during futex
748 trylock() operations with the assumption that the code will not
749 be preempted. This invalid assumption may be more likely to fail
750 with SWP emulation enabled, leading to deadlock of the user
751 application.
752
753 NOTE: when accessing uncached shared regions, LDXR/STXR rely
754 on an external transaction monitoring block called a global
755 monitor to maintain update atomicity. If your system does not
756 implement a global monitor, this option can cause programs that
757 perform SWP operations to uncached memory to deadlock.
758
759 If unsure, say Y
760
761config CP15_BARRIER_EMULATION
762 bool "Emulate CP15 Barrier instructions"
763 help
764 The CP15 barrier instructions - CP15ISB, CP15DSB, and
765 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
766 strongly recommended to use the ISB, DSB, and DMB
767 instructions instead.
768
769 Say Y here to enable software emulation of these
770 instructions for AArch32 userspace code. When this option is
771 enabled, CP15 barrier usage is traced which can help
772 identify software that needs updating.
773
774 If unsure, say Y
775
2d888f48
SP
776config SETEND_EMULATION
777 bool "Emulate SETEND instruction"
778 help
779 The SETEND instruction alters the data-endianness of the
780 AArch32 EL0, and is deprecated in ARMv8.
781
782 Say Y here to enable software emulation of the instruction
783 for AArch32 userspace code.
784
785 Note: All the cpus on the system must have mixed endian support at EL0
786 for this feature to be enabled. If a new CPU - which doesn't support mixed
787 endian - is hotplugged in after this feature has been enabled, there could
788 be unexpected results in the applications.
789
790 If unsure, say Y
1b907f46
WD
791endif
792
0e4a0709
WD
793menu "ARMv8.1 architectural features"
794
795config ARM64_HW_AFDBM
796 bool "Support for hardware updates of the Access and Dirty page flags"
797 default y
798 help
799 The ARMv8.1 architecture extensions introduce support for
800 hardware updates of the access and dirty information in page
801 table entries. When enabled in TCR_EL1 (HA and HD bits) on
802 capable processors, accesses to pages with PTE_AF cleared will
803 set this bit instead of raising an access flag fault.
804 Similarly, writes to read-only pages with the DBM bit set will
805 clear the read-only bit (AP[2]) instead of raising a
806 permission fault.
807
808 Kernels built with this configuration option enabled continue
809 to work on pre-ARMv8.1 hardware and the performance impact is
810 minimal. If unsure, say Y.
811
812config ARM64_PAN
813 bool "Enable support for Privileged Access Never (PAN)"
814 default y
815 help
816 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
817 prevents the kernel or hypervisor from accessing user-space (EL0)
818 memory directly.
819
820 Choosing this option will cause any unprotected (not using
821 copy_to_user et al) memory access to fail with a permission fault.
822
823 The feature is detected at runtime, and will remain as a 'nop'
824 instruction if the cpu does not implement the feature.
825
826config ARM64_LSE_ATOMICS
827 bool "Atomic instructions"
828 help
829 As part of the Large System Extensions, ARMv8.1 introduces new
830 atomic instructions that are designed specifically to scale in
831 very large systems.
832
833 Say Y here to make use of these instructions for the in-kernel
834 atomic routines. This incurs a small overhead on CPUs that do
835 not support these instructions and requires the kernel to be
836 built with binutils >= 2.25.
837
1f364c8c
MZ
838config ARM64_VHE
839 bool "Enable support for Virtualization Host Extensions (VHE)"
840 default y
841 help
842 Virtualization Host Extensions (VHE) allow the kernel to run
843 directly at EL2 (instead of EL1) on processors that support
844 it. This leads to better performance for KVM, as they reduce
845 the cost of the world switch.
846
847 Selecting this option allows the VHE feature to be detected
848 at runtime, and does not affect processors that do not
849 implement this feature.
850
0e4a0709
WD
851endmenu
852
f993318b
WD
853menu "ARMv8.2 architectural features"
854
57f4959b
JM
855config ARM64_UAO
856 bool "Enable support for User Access Override (UAO)"
857 default y
858 help
859 User Access Override (UAO; part of the ARMv8.2 Extensions)
860 causes the 'unprivileged' variant of the load/store instructions to
861 be overriden to be privileged.
862
863 This option changes get_user() and friends to use the 'unprivileged'
864 variant of the load/store instructions. This ensures that user-space
865 really did have access to the supplied memory. When addr_limit is
866 set to kernel memory the UAO bit will be set, allowing privileged
867 access to kernel memory.
868
869 Choosing this option will cause copy_to_user() et al to use user-space
870 memory permissions.
871
872 The feature is detected at runtime, the kernel will use the
873 regular load/store instructions if the cpu does not implement the
874 feature.
875
f993318b
WD
876endmenu
877
fd045f6c
AB
878config ARM64_MODULE_CMODEL_LARGE
879 bool
880
881config ARM64_MODULE_PLTS
882 bool
883 select ARM64_MODULE_CMODEL_LARGE
884 select HAVE_MOD_ARCH_SPECIFIC
885
1e48ef7f
AB
886config RELOCATABLE
887 bool
888 help
889 This builds the kernel as a Position Independent Executable (PIE),
890 which retains all relocation metadata required to relocate the
891 kernel binary at runtime to a different virtual address than the
892 address it was linked at.
893 Since AArch64 uses the RELA relocation format, this requires a
894 relocation pass at runtime even if the kernel is loaded at the
895 same address it was linked at.
896
f80fb3a3
AB
897config RANDOMIZE_BASE
898 bool "Randomize the address of the kernel image"
b9c220b5 899 select ARM64_MODULE_PLTS if MODULES
f80fb3a3
AB
900 select RELOCATABLE
901 help
902 Randomizes the virtual address at which the kernel image is
903 loaded, as a security feature that deters exploit attempts
904 relying on knowledge of the location of kernel internals.
905
906 It is the bootloader's job to provide entropy, by passing a
907 random u64 value in /chosen/kaslr-seed at kernel entry.
908
2b5fe07a
AB
909 When booting via the UEFI stub, it will invoke the firmware's
910 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
911 to the kernel proper. In addition, it will randomise the physical
912 location of the kernel Image as well.
913
f80fb3a3
AB
914 If unsure, say N.
915
916config RANDOMIZE_MODULE_REGION_FULL
917 bool "Randomize the module region independently from the core kernel"
918 depends on RANDOMIZE_BASE
919 default y
920 help
921 Randomizes the location of the module region without considering the
922 location of the core kernel. This way, it is impossible for modules
923 to leak information about the location of core kernel data structures
924 but it does imply that function calls between modules and the core
925 kernel will need to be resolved via veneers in the module PLT.
926
927 When this option is not set, the module region will be randomized over
928 a limited range that contains the [_stext, _etext] interval of the
929 core kernel, so branch relocations are always in range.
930
8c2c3df3
CM
931endmenu
932
933menu "Boot options"
934
5e89c55e
LP
935config ARM64_ACPI_PARKING_PROTOCOL
936 bool "Enable support for the ARM64 ACPI parking protocol"
937 depends on ACPI
938 help
939 Enable support for the ARM64 ACPI parking protocol. If disabled
940 the kernel will not allow booting through the ARM64 ACPI parking
941 protocol even if the corresponding data is present in the ACPI
942 MADT table.
943
8c2c3df3
CM
944config CMDLINE
945 string "Default kernel command string"
946 default ""
947 help
948 Provide a set of default command-line options at build time by
949 entering them here. As a minimum, you should specify the the
950 root device (e.g. root=/dev/nfs).
951
952config CMDLINE_FORCE
953 bool "Always use the default kernel command string"
954 help
955 Always use the default kernel command string, even if the boot
956 loader passes other arguments to the kernel.
957 This is useful if you cannot or don't want to change the
958 command-line options your boot loader passes to the kernel.
959
f4f75ad5
AB
960config EFI_STUB
961 bool
962
f84d0275
MS
963config EFI
964 bool "UEFI runtime support"
965 depends on OF && !CPU_BIG_ENDIAN
966 select LIBFDT
967 select UCS2_STRING
968 select EFI_PARAMS_FROM_FDT
e15dd494 969 select EFI_RUNTIME_WRAPPERS
f4f75ad5
AB
970 select EFI_STUB
971 select EFI_ARMSTUB
f84d0275
MS
972 default y
973 help
974 This option provides support for runtime services provided
975 by UEFI firmware (such as non-volatile variables, realtime
3c7f2550
MS
976 clock, and platform reset). A UEFI stub is also provided to
977 allow the kernel to be booted as an EFI application. This
978 is only useful on systems that have UEFI firmware.
f84d0275 979
d1ae8c00
YL
980config DMI
981 bool "Enable support for SMBIOS (DMI) tables"
982 depends on EFI
983 default y
984 help
985 This enables SMBIOS/DMI feature for systems.
986
987 This option is only useful on systems that have UEFI firmware.
988 However, even with this option, the resultant kernel should
989 continue to boot on existing non-UEFI platforms.
990
8c2c3df3
CM
991endmenu
992
993menu "Userspace binary formats"
994
995source "fs/Kconfig.binfmt"
996
997config COMPAT
998 bool "Kernel support for 32-bit EL0"
755e70b7 999 depends on ARM64_4K_PAGES || EXPERT
8c2c3df3 1000 select COMPAT_BINFMT_ELF
af1839eb 1001 select HAVE_UID16
84b9e9b4 1002 select OLD_SIGSUSPEND3
51682036 1003 select COMPAT_OLD_SIGACTION
8c2c3df3
CM
1004 help
1005 This option enables support for a 32-bit EL0 running under a 64-bit
1006 kernel at EL1. AArch32-specific components such as system calls,
1007 the user helper functions, VFP support and the ptrace interface are
1008 handled appropriately by the kernel.
1009
44eaacf1
SP
1010 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1011 that you will only be able to execute AArch32 binaries that were compiled
1012 with page size aligned segments.
a8fcd8b1 1013
8c2c3df3
CM
1014 If you want to execute 32-bit userspace applications, say Y.
1015
1016config SYSVIPC_COMPAT
1017 def_bool y
1018 depends on COMPAT && SYSVIPC
1019
1020endmenu
1021
166936ba
LP
1022menu "Power management options"
1023
1024source "kernel/power/Kconfig"
1025
82869ac5
JM
1026config ARCH_HIBERNATION_POSSIBLE
1027 def_bool y
1028 depends on CPU_PM
1029
1030config ARCH_HIBERNATION_HEADER
1031 def_bool y
1032 depends on HIBERNATION
1033
166936ba
LP
1034config ARCH_SUSPEND_POSSIBLE
1035 def_bool y
1036
166936ba
LP
1037endmenu
1038
1307220d
LP
1039menu "CPU Power Management"
1040
1041source "drivers/cpuidle/Kconfig"
1042
52e7e816
RH
1043source "drivers/cpufreq/Kconfig"
1044
1045endmenu
1046
8c2c3df3
CM
1047source "net/Kconfig"
1048
1049source "drivers/Kconfig"
1050
f84d0275
MS
1051source "drivers/firmware/Kconfig"
1052
b6a02173
GG
1053source "drivers/acpi/Kconfig"
1054
8c2c3df3
CM
1055source "fs/Kconfig"
1056
c3eb5b14
MZ
1057source "arch/arm64/kvm/Kconfig"
1058
8c2c3df3
CM
1059source "arch/arm64/Kconfig.debug"
1060
1061source "security/Kconfig"
1062
1063source "crypto/Kconfig"
2c98833a
AB
1064if CRYPTO
1065source "arch/arm64/crypto/Kconfig"
1066endif
8c2c3df3
CM
1067
1068source "lib/Kconfig"