]> git.proxmox.com Git - qemu.git/blame - cpu-exec.c
ehci: Fix NULL ptr deref when unplugging an USB dev with an iso stream active
[qemu.git] / cpu-exec.c
CommitLineData
7d13299d 1/*
e965fc38 2 * emulator main execution loop
5fafdf24 3 *
66321a11 4 * Copyright (c) 2003-2005 Fabrice Bellard
7d13299d 5 *
3ef693a0
FB
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
7d13299d 10 *
3ef693a0
FB
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
7d13299d 15 *
3ef693a0 16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
7d13299d 18 */
e4533c7a 19#include "config.h"
cea5f9a2 20#include "cpu.h"
956034d7 21#include "disas.h"
7cb69cae 22#include "tcg.h"
1d93f0f0 23#include "qemu-barrier.h"
c7f0f3b1 24#include "qtest.h"
7d13299d 25
36bdbe54
FB
26int tb_invalidated_flag;
27
f0667e66 28//#define CONFIG_DEBUG_EXEC
7d13299d 29
9349b4f9 30bool qemu_cpu_has_work(CPUArchState *env)
6a4955a8
AL
31{
32 return cpu_has_work(env);
33}
34
9349b4f9 35void cpu_loop_exit(CPUArchState *env)
e4533c7a 36{
cea5f9a2
BS
37 env->current_tb = NULL;
38 longjmp(env->jmp_env, 1);
e4533c7a 39}
bfed01fc 40
fbf9eeb3
FB
41/* exit the current TB from a signal handler. The host registers are
42 restored in a state compatible with the CPU emulator
43 */
9eff14f3 44#if defined(CONFIG_SOFTMMU)
9349b4f9 45void cpu_resume_from_signal(CPUArchState *env, void *puc)
9eff14f3 46{
9eff14f3
BS
47 /* XXX: restore cpu registers saved in host registers */
48
49 env->exception_index = -1;
50 longjmp(env->jmp_env, 1);
51}
9eff14f3 52#endif
fbf9eeb3 53
2e70f6ef
PB
54/* Execute the code without caching the generated code. An interpreter
55 could be used if available. */
9349b4f9 56static void cpu_exec_nocache(CPUArchState *env, int max_cycles,
cea5f9a2 57 TranslationBlock *orig_tb)
2e70f6ef 58{
69784eae 59 tcg_target_ulong next_tb;
2e70f6ef
PB
60 TranslationBlock *tb;
61
62 /* Should never happen.
63 We only end up here when an existing TB is too long. */
64 if (max_cycles > CF_COUNT_MASK)
65 max_cycles = CF_COUNT_MASK;
66
67 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
68 max_cycles);
69 env->current_tb = tb;
70 /* execute the generated code */
cea5f9a2 71 next_tb = tcg_qemu_tb_exec(env, tb->tc_ptr);
1c3569fe 72 env->current_tb = NULL;
2e70f6ef
PB
73
74 if ((next_tb & 3) == 2) {
75 /* Restore PC. This may happen if async event occurs before
76 the TB starts executing. */
622ed360 77 cpu_pc_from_tb(env, tb);
2e70f6ef
PB
78 }
79 tb_phys_invalidate(tb, -1);
80 tb_free(tb);
81}
82
9349b4f9 83static TranslationBlock *tb_find_slow(CPUArchState *env,
cea5f9a2 84 target_ulong pc,
8a40a180 85 target_ulong cs_base,
c068688b 86 uint64_t flags)
8a40a180
FB
87{
88 TranslationBlock *tb, **ptb1;
8a40a180 89 unsigned int h;
337fc758 90 tb_page_addr_t phys_pc, phys_page1;
41c1b1c9 91 target_ulong virt_page2;
3b46e624 92
8a40a180 93 tb_invalidated_flag = 0;
3b46e624 94
8a40a180 95 /* find translated block using physical mappings */
41c1b1c9 96 phys_pc = get_page_addr_code(env, pc);
8a40a180 97 phys_page1 = phys_pc & TARGET_PAGE_MASK;
8a40a180
FB
98 h = tb_phys_hash_func(phys_pc);
99 ptb1 = &tb_phys_hash[h];
100 for(;;) {
101 tb = *ptb1;
102 if (!tb)
103 goto not_found;
5fafdf24 104 if (tb->pc == pc &&
8a40a180 105 tb->page_addr[0] == phys_page1 &&
5fafdf24 106 tb->cs_base == cs_base &&
8a40a180
FB
107 tb->flags == flags) {
108 /* check next page if needed */
109 if (tb->page_addr[1] != -1) {
337fc758
BS
110 tb_page_addr_t phys_page2;
111
5fafdf24 112 virt_page2 = (pc & TARGET_PAGE_MASK) +
8a40a180 113 TARGET_PAGE_SIZE;
41c1b1c9 114 phys_page2 = get_page_addr_code(env, virt_page2);
8a40a180
FB
115 if (tb->page_addr[1] == phys_page2)
116 goto found;
117 } else {
118 goto found;
119 }
120 }
121 ptb1 = &tb->phys_hash_next;
122 }
123 not_found:
2e70f6ef
PB
124 /* if no translated code available, then translate it now */
125 tb = tb_gen_code(env, pc, cs_base, flags, 0);
3b46e624 126
8a40a180 127 found:
2c90fe2b
KB
128 /* Move the last found TB to the head of the list */
129 if (likely(*ptb1)) {
130 *ptb1 = tb->phys_hash_next;
131 tb->phys_hash_next = tb_phys_hash[h];
132 tb_phys_hash[h] = tb;
133 }
8a40a180
FB
134 /* we add the TB in the virtual pc hash table */
135 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
8a40a180
FB
136 return tb;
137}
138
9349b4f9 139static inline TranslationBlock *tb_find_fast(CPUArchState *env)
8a40a180
FB
140{
141 TranslationBlock *tb;
142 target_ulong cs_base, pc;
6b917547 143 int flags;
8a40a180
FB
144
145 /* we record a subset of the CPU state. It will
146 always be the same before a given translated block
147 is executed. */
6b917547 148 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bce61846 149 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
551bd27f
TS
150 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
151 tb->flags != flags)) {
cea5f9a2 152 tb = tb_find_slow(env, pc, cs_base, flags);
8a40a180
FB
153 }
154 return tb;
155}
156
1009d2ed
JK
157static CPUDebugExcpHandler *debug_excp_handler;
158
159CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
160{
161 CPUDebugExcpHandler *old_handler = debug_excp_handler;
162
163 debug_excp_handler = handler;
164 return old_handler;
165}
166
9349b4f9 167static void cpu_handle_debug_exception(CPUArchState *env)
1009d2ed
JK
168{
169 CPUWatchpoint *wp;
170
171 if (!env->watchpoint_hit) {
172 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
173 wp->flags &= ~BP_WATCHPOINT_HIT;
174 }
175 }
176 if (debug_excp_handler) {
177 debug_excp_handler(env);
178 }
179}
180
7d13299d
FB
181/* main execution loop */
182
1a28cac3
MT
183volatile sig_atomic_t exit_request;
184
9349b4f9 185int cpu_exec(CPUArchState *env)
7d13299d 186{
8a40a180 187 int ret, interrupt_request;
8a40a180 188 TranslationBlock *tb;
c27004ec 189 uint8_t *tc_ptr;
69784eae 190 tcg_target_ulong next_tb;
8c6939c0 191
cea5f9a2
BS
192 if (env->halted) {
193 if (!cpu_has_work(env)) {
eda48c34
PB
194 return EXCP_HALTED;
195 }
196
cea5f9a2 197 env->halted = 0;
eda48c34 198 }
5a1e3cfc 199
cea5f9a2 200 cpu_single_env = env;
e4533c7a 201
c629a4bc 202 if (unlikely(exit_request)) {
1a28cac3 203 env->exit_request = 1;
1a28cac3
MT
204 }
205
ecb644f4 206#if defined(TARGET_I386)
6792a57b
JK
207 /* put eflags in CPU temporary format */
208 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
209 DF = 1 - (2 * ((env->eflags >> 10) & 1));
210 CC_OP = CC_OP_EFLAGS;
211 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
93ac68bc 212#elif defined(TARGET_SPARC)
e6e5906b
PB
213#elif defined(TARGET_M68K)
214 env->cc_op = CC_OP_FLAGS;
215 env->cc_dest = env->sr & 0xf;
216 env->cc_x = (env->sr >> 4) & 1;
ecb644f4
TS
217#elif defined(TARGET_ALPHA)
218#elif defined(TARGET_ARM)
d2fbca94 219#elif defined(TARGET_UNICORE32)
ecb644f4 220#elif defined(TARGET_PPC)
4e85f82c 221 env->reserve_addr = -1;
81ea0e13 222#elif defined(TARGET_LM32)
b779e29e 223#elif defined(TARGET_MICROBLAZE)
6af0bf9c 224#elif defined(TARGET_MIPS)
fdf9b3e8 225#elif defined(TARGET_SH4)
f1ccf904 226#elif defined(TARGET_CRIS)
10ec5117 227#elif defined(TARGET_S390X)
2328826b 228#elif defined(TARGET_XTENSA)
fdf9b3e8 229 /* XXXXX */
e4533c7a
FB
230#else
231#error unsupported target CPU
232#endif
3fb2ded1 233 env->exception_index = -1;
9d27abd9 234
7d13299d 235 /* prepare setjmp context for exception handling */
3fb2ded1
FB
236 for(;;) {
237 if (setjmp(env->jmp_env) == 0) {
238 /* if an exception is pending, we execute it here */
239 if (env->exception_index >= 0) {
240 if (env->exception_index >= EXCP_INTERRUPT) {
241 /* exit request from the cpu execution loop */
242 ret = env->exception_index;
1009d2ed
JK
243 if (ret == EXCP_DEBUG) {
244 cpu_handle_debug_exception(env);
245 }
3fb2ded1 246 break;
72d239ed
AJ
247 } else {
248#if defined(CONFIG_USER_ONLY)
3fb2ded1 249 /* if user mode only, we simulate a fake exception
9f083493 250 which will be handled outside the cpu execution
3fb2ded1 251 loop */
83479e77 252#if defined(TARGET_I386)
e694d4e2 253 do_interrupt(env);
83479e77 254#endif
3fb2ded1
FB
255 ret = env->exception_index;
256 break;
72d239ed 257#else
b5ff1b31 258 do_interrupt(env);
301d2908 259 env->exception_index = -1;
83479e77 260#endif
3fb2ded1 261 }
5fafdf24 262 }
9df217a3 263
b5fc09ae 264 next_tb = 0; /* force lookup of first TB */
3fb2ded1 265 for(;;) {
68a79315 266 interrupt_request = env->interrupt_request;
e1638bd8 267 if (unlikely(interrupt_request)) {
268 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
269 /* Mask out external interrupts for this step. */
3125f763 270 interrupt_request &= ~CPU_INTERRUPT_SSTEP_MASK;
e1638bd8 271 }
6658ffb8
PB
272 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
273 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
274 env->exception_index = EXCP_DEBUG;
1162c041 275 cpu_loop_exit(env);
6658ffb8 276 }
a90b7318 277#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
b779e29e 278 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
d2fbca94 279 defined(TARGET_MICROBLAZE) || defined(TARGET_LM32) || defined(TARGET_UNICORE32)
a90b7318
AZ
280 if (interrupt_request & CPU_INTERRUPT_HALT) {
281 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
282 env->halted = 1;
283 env->exception_index = EXCP_HLT;
1162c041 284 cpu_loop_exit(env);
a90b7318
AZ
285 }
286#endif
68a79315 287#if defined(TARGET_I386)
a4734395
JK
288#if !defined(CONFIG_USER_ONLY)
289 if (interrupt_request & CPU_INTERRUPT_POLL) {
290 env->interrupt_request &= ~CPU_INTERRUPT_POLL;
291 apic_poll_irq(env->apic_state);
292 }
293#endif
b09ea7d5 294 if (interrupt_request & CPU_INTERRUPT_INIT) {
e694d4e2 295 svm_check_intercept(env, SVM_EXIT_INIT);
b09ea7d5
GN
296 do_cpu_init(env);
297 env->exception_index = EXCP_HALTED;
1162c041 298 cpu_loop_exit(env);
b09ea7d5
GN
299 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
300 do_cpu_sipi(env);
301 } else if (env->hflags2 & HF2_GIF_MASK) {
db620f46
FB
302 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
303 !(env->hflags & HF_SMM_MASK)) {
e694d4e2 304 svm_check_intercept(env, SVM_EXIT_SMI);
db620f46 305 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
e694d4e2 306 do_smm_enter(env);
db620f46
FB
307 next_tb = 0;
308 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
309 !(env->hflags2 & HF2_NMI_MASK)) {
310 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
311 env->hflags2 |= HF2_NMI_MASK;
e694d4e2 312 do_interrupt_x86_hardirq(env, EXCP02_NMI, 1);
db620f46 313 next_tb = 0;
e965fc38 314 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
79c4f6b0 315 env->interrupt_request &= ~CPU_INTERRUPT_MCE;
e694d4e2 316 do_interrupt_x86_hardirq(env, EXCP12_MCHK, 0);
79c4f6b0 317 next_tb = 0;
db620f46
FB
318 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
319 (((env->hflags2 & HF2_VINTR_MASK) &&
320 (env->hflags2 & HF2_HIF_MASK)) ||
321 (!(env->hflags2 & HF2_VINTR_MASK) &&
322 (env->eflags & IF_MASK &&
323 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
324 int intno;
e694d4e2 325 svm_check_intercept(env, SVM_EXIT_INTR);
db620f46
FB
326 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
327 intno = cpu_get_pic_interrupt(env);
93fcfe39 328 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
e694d4e2 329 do_interrupt_x86_hardirq(env, intno, 1);
db620f46
FB
330 /* ensure that no TB jump will be modified as
331 the program flow was changed */
332 next_tb = 0;
0573fbfc 333#if !defined(CONFIG_USER_ONLY)
db620f46
FB
334 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
335 (env->eflags & IF_MASK) &&
336 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
337 int intno;
338 /* FIXME: this should respect TPR */
e694d4e2 339 svm_check_intercept(env, SVM_EXIT_VINTR);
db620f46 340 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
93fcfe39 341 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
e694d4e2 342 do_interrupt_x86_hardirq(env, intno, 1);
d40c54d6 343 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
db620f46 344 next_tb = 0;
907a5b26 345#endif
db620f46 346 }
68a79315 347 }
ce09776b 348#elif defined(TARGET_PPC)
9fddaa0c 349 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
1bba0dc9 350 cpu_state_reset(env);
9fddaa0c 351 }
47103572 352 if (interrupt_request & CPU_INTERRUPT_HARD) {
e9df014c
JM
353 ppc_hw_interrupt(env);
354 if (env->pending_interrupts == 0)
355 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
b5fc09ae 356 next_tb = 0;
ce09776b 357 }
81ea0e13
MW
358#elif defined(TARGET_LM32)
359 if ((interrupt_request & CPU_INTERRUPT_HARD)
360 && (env->ie & IE_IE)) {
361 env->exception_index = EXCP_IRQ;
362 do_interrupt(env);
363 next_tb = 0;
364 }
b779e29e
EI
365#elif defined(TARGET_MICROBLAZE)
366 if ((interrupt_request & CPU_INTERRUPT_HARD)
367 && (env->sregs[SR_MSR] & MSR_IE)
368 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
369 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
370 env->exception_index = EXCP_IRQ;
371 do_interrupt(env);
372 next_tb = 0;
373 }
6af0bf9c
FB
374#elif defined(TARGET_MIPS)
375 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
4cdc1cd1 376 cpu_mips_hw_interrupts_pending(env)) {
6af0bf9c
FB
377 /* Raise it */
378 env->exception_index = EXCP_EXT_INTERRUPT;
379 env->error_code = 0;
380 do_interrupt(env);
b5fc09ae 381 next_tb = 0;
6af0bf9c 382 }
e95c8d51 383#elif defined(TARGET_SPARC)
d532b26c
IK
384 if (interrupt_request & CPU_INTERRUPT_HARD) {
385 if (cpu_interrupts_enabled(env) &&
386 env->interrupt_index > 0) {
387 int pil = env->interrupt_index & 0xf;
388 int type = env->interrupt_index & 0xf0;
389
390 if (((type == TT_EXTINT) &&
391 cpu_pil_allowed(env, pil)) ||
392 type != TT_EXTINT) {
393 env->exception_index = env->interrupt_index;
394 do_interrupt(env);
395 next_tb = 0;
396 }
397 }
e965fc38 398 }
b5ff1b31
FB
399#elif defined(TARGET_ARM)
400 if (interrupt_request & CPU_INTERRUPT_FIQ
401 && !(env->uncached_cpsr & CPSR_F)) {
402 env->exception_index = EXCP_FIQ;
403 do_interrupt(env);
b5fc09ae 404 next_tb = 0;
b5ff1b31 405 }
9ee6e8bb
PB
406 /* ARMv7-M interrupt return works by loading a magic value
407 into the PC. On real hardware the load causes the
408 return to occur. The qemu implementation performs the
409 jump normally, then does the exception return when the
410 CPU tries to execute code at the magic address.
411 This will cause the magic PC value to be pushed to
a1c7273b 412 the stack if an interrupt occurred at the wrong time.
9ee6e8bb
PB
413 We avoid this by disabling interrupts when
414 pc contains a magic address. */
b5ff1b31 415 if (interrupt_request & CPU_INTERRUPT_HARD
9ee6e8bb
PB
416 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
417 || !(env->uncached_cpsr & CPSR_I))) {
b5ff1b31
FB
418 env->exception_index = EXCP_IRQ;
419 do_interrupt(env);
b5fc09ae 420 next_tb = 0;
b5ff1b31 421 }
d2fbca94
GX
422#elif defined(TARGET_UNICORE32)
423 if (interrupt_request & CPU_INTERRUPT_HARD
424 && !(env->uncached_asr & ASR_I)) {
425 do_interrupt(env);
426 next_tb = 0;
427 }
fdf9b3e8 428#elif defined(TARGET_SH4)
e96e2044
TS
429 if (interrupt_request & CPU_INTERRUPT_HARD) {
430 do_interrupt(env);
b5fc09ae 431 next_tb = 0;
e96e2044 432 }
eddf68a6 433#elif defined(TARGET_ALPHA)
6a80e088
RH
434 {
435 int idx = -1;
436 /* ??? This hard-codes the OSF/1 interrupt levels. */
e965fc38 437 switch (env->pal_mode ? 7 : env->ps & PS_INT_MASK) {
6a80e088
RH
438 case 0 ... 3:
439 if (interrupt_request & CPU_INTERRUPT_HARD) {
440 idx = EXCP_DEV_INTERRUPT;
441 }
442 /* FALLTHRU */
443 case 4:
444 if (interrupt_request & CPU_INTERRUPT_TIMER) {
445 idx = EXCP_CLK_INTERRUPT;
446 }
447 /* FALLTHRU */
448 case 5:
449 if (interrupt_request & CPU_INTERRUPT_SMP) {
450 idx = EXCP_SMP_INTERRUPT;
451 }
452 /* FALLTHRU */
453 case 6:
454 if (interrupt_request & CPU_INTERRUPT_MCHK) {
455 idx = EXCP_MCHK;
456 }
457 }
458 if (idx >= 0) {
459 env->exception_index = idx;
460 env->error_code = 0;
461 do_interrupt(env);
462 next_tb = 0;
463 }
eddf68a6 464 }
f1ccf904 465#elif defined(TARGET_CRIS)
1b1a38b0 466 if (interrupt_request & CPU_INTERRUPT_HARD
fb9fb692
EI
467 && (env->pregs[PR_CCS] & I_FLAG)
468 && !env->locked_irq) {
1b1a38b0
EI
469 env->exception_index = EXCP_IRQ;
470 do_interrupt(env);
471 next_tb = 0;
472 }
473 if (interrupt_request & CPU_INTERRUPT_NMI
474 && (env->pregs[PR_CCS] & M_FLAG)) {
475 env->exception_index = EXCP_NMI;
f1ccf904 476 do_interrupt(env);
b5fc09ae 477 next_tb = 0;
f1ccf904 478 }
0633879f
PB
479#elif defined(TARGET_M68K)
480 if (interrupt_request & CPU_INTERRUPT_HARD
481 && ((env->sr & SR_I) >> SR_I_SHIFT)
482 < env->pending_level) {
483 /* Real hardware gets the interrupt vector via an
484 IACK cycle at this point. Current emulated
485 hardware doesn't rely on this, so we
486 provide/save the vector when the interrupt is
487 first signalled. */
488 env->exception_index = env->pending_vector;
3c688828 489 do_interrupt_m68k_hardirq(env);
b5fc09ae 490 next_tb = 0;
0633879f 491 }
3110e292
AG
492#elif defined(TARGET_S390X) && !defined(CONFIG_USER_ONLY)
493 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
494 (env->psw.mask & PSW_MASK_EXT)) {
495 do_interrupt(env);
496 next_tb = 0;
497 }
40643d7c
MF
498#elif defined(TARGET_XTENSA)
499 if (interrupt_request & CPU_INTERRUPT_HARD) {
500 env->exception_index = EXC_IRQ;
501 do_interrupt(env);
502 next_tb = 0;
503 }
68a79315 504#endif
ff2712ba 505 /* Don't use the cached interrupt_request value,
9d05095e 506 do_interrupt may have updated the EXITTB flag. */
b5ff1b31 507 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bf3e8bf1
FB
508 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
509 /* ensure that no TB jump will be modified as
510 the program flow was changed */
b5fc09ae 511 next_tb = 0;
bf3e8bf1 512 }
be214e6c
AJ
513 }
514 if (unlikely(env->exit_request)) {
515 env->exit_request = 0;
516 env->exception_index = EXCP_INTERRUPT;
1162c041 517 cpu_loop_exit(env);
3fb2ded1 518 }
a73b1fd9 519#if defined(DEBUG_DISAS) || defined(CONFIG_DEBUG_EXEC)
8fec2b8c 520 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
3fb2ded1 521 /* restore flags in standard format */
ecb644f4 522#if defined(TARGET_I386)
e694d4e2
BS
523 env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP)
524 | (DF & DF_MASK);
93fcfe39 525 log_cpu_state(env, X86_DUMP_CCOP);
3fb2ded1 526 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
e6e5906b
PB
527#elif defined(TARGET_M68K)
528 cpu_m68k_flush_flags(env, env->cc_op);
529 env->cc_op = CC_OP_FLAGS;
530 env->sr = (env->sr & 0xffe0)
531 | env->cc_dest | (env->cc_x << 4);
93fcfe39 532 log_cpu_state(env, 0);
e4533c7a 533#else
a73b1fd9 534 log_cpu_state(env, 0);
e4533c7a 535#endif
3fb2ded1 536 }
a73b1fd9 537#endif /* DEBUG_DISAS || CONFIG_DEBUG_EXEC */
d5975363 538 spin_lock(&tb_lock);
cea5f9a2 539 tb = tb_find_fast(env);
d5975363
PB
540 /* Note: we do it here to avoid a gcc bug on Mac OS X when
541 doing it in tb_find_slow */
542 if (tb_invalidated_flag) {
543 /* as some TB could have been invalidated because
544 of memory exceptions while generating the code, we
545 must recompute the hash index here */
546 next_tb = 0;
2e70f6ef 547 tb_invalidated_flag = 0;
d5975363 548 }
f0667e66 549#ifdef CONFIG_DEBUG_EXEC
3ba19255
SW
550 qemu_log_mask(CPU_LOG_EXEC, "Trace %p [" TARGET_FMT_lx "] %s\n",
551 tb->tc_ptr, tb->pc,
93fcfe39 552 lookup_symbol(tb->pc));
9d27abd9 553#endif
8a40a180
FB
554 /* see if we can patch the calling TB. When the TB
555 spans two pages, we cannot safely do a direct
556 jump. */
040f2fb2 557 if (next_tb != 0 && tb->page_addr[1] == -1) {
b5fc09ae 558 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
3fb2ded1 559 }
d5975363 560 spin_unlock(&tb_lock);
55e8b85e 561
562 /* cpu_interrupt might be called while translating the
563 TB, but before it is linked into a potentially
564 infinite loop and becomes env->current_tb. Avoid
565 starting execution if there is a pending interrupt. */
b0052d15
JK
566 env->current_tb = tb;
567 barrier();
568 if (likely(!env->exit_request)) {
2e70f6ef 569 tc_ptr = tb->tc_ptr;
e965fc38 570 /* execute the generated code */
cea5f9a2 571 next_tb = tcg_qemu_tb_exec(env, tc_ptr);
2e70f6ef 572 if ((next_tb & 3) == 2) {
bf20dc07 573 /* Instruction counter expired. */
2e70f6ef 574 int insns_left;
69784eae 575 tb = (TranslationBlock *)(next_tb & ~3);
2e70f6ef 576 /* Restore PC. */
622ed360 577 cpu_pc_from_tb(env, tb);
2e70f6ef
PB
578 insns_left = env->icount_decr.u32;
579 if (env->icount_extra && insns_left >= 0) {
580 /* Refill decrementer and continue execution. */
581 env->icount_extra += insns_left;
582 if (env->icount_extra > 0xffff) {
583 insns_left = 0xffff;
584 } else {
585 insns_left = env->icount_extra;
586 }
587 env->icount_extra -= insns_left;
588 env->icount_decr.u16.low = insns_left;
589 } else {
590 if (insns_left > 0) {
591 /* Execute remaining instructions. */
cea5f9a2 592 cpu_exec_nocache(env, insns_left, tb);
2e70f6ef
PB
593 }
594 env->exception_index = EXCP_INTERRUPT;
595 next_tb = 0;
1162c041 596 cpu_loop_exit(env);
2e70f6ef
PB
597 }
598 }
599 }
b0052d15 600 env->current_tb = NULL;
4cbf74b6
FB
601 /* reset soft MMU for next block (it can currently
602 only be set by a memory fault) */
50a518e3 603 } /* for(;;) */
0d101938
JK
604 } else {
605 /* Reload env after longjmp - the compiler may have smashed all
606 * local variables as longjmp is marked 'noreturn'. */
607 env = cpu_single_env;
7d13299d 608 }
3fb2ded1
FB
609 } /* for(;;) */
610
7d13299d 611
e4533c7a 612#if defined(TARGET_I386)
9de5e440 613 /* restore flags in standard format */
e694d4e2
BS
614 env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP)
615 | (DF & DF_MASK);
e4533c7a 616#elif defined(TARGET_ARM)
b7bcbe95 617 /* XXX: Save/restore host fpu exception state?. */
d2fbca94 618#elif defined(TARGET_UNICORE32)
93ac68bc 619#elif defined(TARGET_SPARC)
67867308 620#elif defined(TARGET_PPC)
81ea0e13 621#elif defined(TARGET_LM32)
e6e5906b
PB
622#elif defined(TARGET_M68K)
623 cpu_m68k_flush_flags(env, env->cc_op);
624 env->cc_op = CC_OP_FLAGS;
625 env->sr = (env->sr & 0xffe0)
626 | env->cc_dest | (env->cc_x << 4);
b779e29e 627#elif defined(TARGET_MICROBLAZE)
6af0bf9c 628#elif defined(TARGET_MIPS)
fdf9b3e8 629#elif defined(TARGET_SH4)
eddf68a6 630#elif defined(TARGET_ALPHA)
f1ccf904 631#elif defined(TARGET_CRIS)
10ec5117 632#elif defined(TARGET_S390X)
2328826b 633#elif defined(TARGET_XTENSA)
fdf9b3e8 634 /* XXXXX */
e4533c7a
FB
635#else
636#error unsupported target CPU
637#endif
1057eaa7 638
6a00d601 639 /* fail safe : never use cpu_single_env outside cpu_exec() */
5fafdf24 640 cpu_single_env = NULL;
7d13299d
FB
641 return ret;
642}