]> git.proxmox.com Git - qemu.git/blame - trace-events
update VERSION for 1.1.2
[qemu.git] / trace-events
CommitLineData
94a420b1
SH
1# Trace events for debugging and performance instrumentation
2#
3# This file is processed by the tracetool script during the build.
4#
5# To add a new trace event:
6#
7# 1. Choose a name for the trace event. Declare its arguments and format
8# string.
9#
10# 2. Call the trace event from code using trace_##name, e.g. multiwrite_cb() ->
11# trace_multiwrite_cb(). The source file must #include "trace.h".
12#
13# Format of a trace event:
14#
1e2cf2bc 15# [disable] <name>(<type1> <arg1>[, <type2> <arg2>] ...) "<format-string>"
94a420b1 16#
a74cd8cc 17# Example: g_malloc(size_t size) "size %zu"
94a420b1 18#
1e2cf2bc 19# The "disable" keyword will build without the trace event.
1e2cf2bc 20#
94a420b1
SH
21# The <name> must be a valid as a C function name.
22#
23# Types should be standard C types. Use void * for pointers because the trace
24# system may not have the necessary headers included.
25#
26# The <format-string> should be a sprintf()-compatible format string.
cd245a19
SH
27
28# qemu-malloc.c
a74cd8cc
FZ
29g_malloc(size_t size, void *ptr) "size %zu ptr %p"
30g_realloc(void *ptr, size_t size, void *newptr) "ptr %p size %zu newptr %p"
31g_free(void *ptr) "ptr %p"
cd245a19
SH
32
33# osdep.c
47f08d7a
L
34qemu_memalign(size_t alignment, size_t size, void *ptr) "alignment %zu size %zu ptr %p"
35qemu_vmalloc(size_t size, void *ptr) "size %zu ptr %p"
36qemu_vfree(void *ptr) "ptr %p"
6d519a5f 37
64979a4d 38# hw/virtio.c
47f08d7a
L
39virtqueue_fill(void *vq, const void *elem, unsigned int len, unsigned int idx) "vq %p elem %p len %u idx %u"
40virtqueue_flush(void *vq, unsigned int count) "vq %p count %u"
41virtqueue_pop(void *vq, void *elem, unsigned int in_num, unsigned int out_num) "vq %p elem %p in_num %u out_num %u"
42virtio_queue_notify(void *vdev, int n, void *vq) "vdev %p n %d vq %p"
43virtio_irq(void *vq) "vq %p"
44virtio_notify(void *vdev, void *vq) "vdev %p vq %p"
4e1837f8 45virtio_set_status(void *vdev, uint8_t val) "vdev %p val %u"
64979a4d 46
49e3fdd7 47# hw/virtio-serial-bus.c
47f08d7a
L
48virtio_serial_send_control_event(unsigned int port, uint16_t event, uint16_t value) "port %u, event %u, value %u"
49virtio_serial_throttle_port(unsigned int port, bool throttle) "port %u, throttle %d"
50virtio_serial_handle_control_message(uint16_t event, uint16_t value) "event %u, value %u"
51virtio_serial_handle_control_message_port(unsigned int port) "port %u"
49e3fdd7 52
d02e4fa4 53# hw/virtio-console.c
47f08d7a
L
54virtio_console_flush_buf(unsigned int port, size_t len, ssize_t ret) "port %u, in_len %zu, out_len %zd"
55virtio_console_chr_read(unsigned int port, int size) "port %u, size %d"
56virtio_console_chr_event(unsigned int port, int event) "port %u, event %d"
d02e4fa4 57
6d519a5f 58# block.c
28dcee10 59bdrv_open_common(void *bs, const char *filename, int flags, const char *format_name) "bs %p filename \"%s\" flags %#x format_name \"%s\""
47f08d7a
L
60multiwrite_cb(void *mcb, int ret) "mcb %p ret %d"
61bdrv_aio_multiwrite(void *mcb, int num_callbacks, int num_reqs) "mcb %p num_callbacks %d num_reqs %d"
4265d620 62bdrv_aio_discard(void *bs, int64_t sector_num, int nb_sectors, void *opaque) "bs %p sector_num %"PRId64" nb_sectors %d opaque %p"
47f08d7a
L
63bdrv_aio_flush(void *bs, void *opaque) "bs %p opaque %p"
64bdrv_aio_readv(void *bs, int64_t sector_num, int nb_sectors, void *opaque) "bs %p sector_num %"PRId64" nb_sectors %d opaque %p"
65bdrv_aio_writev(void *bs, int64_t sector_num, int nb_sectors, void *opaque) "bs %p sector_num %"PRId64" nb_sectors %d opaque %p"
025e849a 66bdrv_lock_medium(void *bs, bool locked) "bs %p locked %d"
47f08d7a 67bdrv_co_readv(void *bs, int64_t sector_num, int nb_sector) "bs %p sector_num %"PRId64" nb_sectors %d"
470c0504 68bdrv_co_copy_on_readv(void *bs, int64_t sector_num, int nb_sector) "bs %p sector_num %"PRId64" nb_sectors %d"
47f08d7a 69bdrv_co_writev(void *bs, int64_t sector_num, int nb_sector) "bs %p sector_num %"PRId64" nb_sectors %d"
f08f2dda 70bdrv_co_write_zeroes(void *bs, int64_t sector_num, int nb_sector) "bs %p sector_num %"PRId64" nb_sectors %d"
59370aaa 71bdrv_co_io_em(void *bs, int64_t sector_num, int nb_sectors, int is_write, void *acb) "bs %p sector_num %"PRId64" nb_sectors %d is_write %d acb %p"
470c0504 72bdrv_co_do_copy_on_readv(void *bs, int64_t sector_num, int nb_sectors, int64_t cluster_sector_num, int cluster_nb_sectors) "bs %p sector_num %"PRId64" nb_sectors %d cluster_sector_num %"PRId64" cluster_nb_sectors %d"
6d519a5f 73
4f1043b4
SH
74# block/stream.c
75stream_one_iteration(void *s, int64_t sector_num, int nb_sectors, int is_allocated) "s %p sector_num %"PRId64" nb_sectors %d is_allocated %d"
76stream_start(void *bs, void *base, void *s, void *co, void *opaque) "bs %p base %p s %p co %p opaque %p"
77
12bd451f 78# blockdev.c
370521a1 79qmp_block_job_cancel(void *job) "job %p"
12bd451f
SH
80block_stream_cb(void *bs, void *job, int ret) "bs %p job %p ret %d"
81qmp_block_stream(void *bs, void *job) "bs %p job %p"
82
6d519a5f 83# hw/virtio-blk.c
47f08d7a
L
84virtio_blk_req_complete(void *req, int status) "req %p status %d"
85virtio_blk_rw_complete(void *req, int ret) "req %p ret %d"
86virtio_blk_handle_write(void *req, uint64_t sector, size_t nsectors) "req %p sector %"PRIu64" nsectors %zu"
81b6b9fa 87virtio_blk_handle_read(void *req, uint64_t sector, size_t nsectors) "req %p sector %"PRIu64" nsectors %zu"
6d519a5f
SH
88
89# posix-aio-compat.c
47f08d7a
L
90paio_submit(void *acb, void *opaque, int64_t sector_num, int nb_sectors, int type) "acb %p opaque %p sector_num %"PRId64" nb_sectors %d type %d"
91paio_complete(void *acb, void *opaque, int ret) "acb %p opaque %p ret %d"
92paio_cancel(void *acb, void *opaque) "acb %p opaque %p"
bd3c9aa5
PS
93
94# ioport.c
47f08d7a
L
95cpu_in(unsigned int addr, unsigned int val) "addr %#x value %u"
96cpu_out(unsigned int addr, unsigned int val) "addr %#x value %u"
62dd89de
PS
97
98# balloon.c
99# Since requests are raised via monitor, not many tracepoints are needed.
47f08d7a 100balloon_event(void *opaque, unsigned long addr) "opaque %p addr %lu"
d8023f31
BS
101
102# hw/apic.c
47f08d7a
L
103apic_local_deliver(int vector, uint32_t lvt) "vector %d delivery mode %d"
104apic_deliver_irq(uint8_t dest, uint8_t dest_mode, uint8_t delivery_mode, uint8_t vector_num, uint8_t trigger_mode) "dest %d dest_mode %d delivery_mode %d vector %d trigger_mode %d"
689d7e2f
SH
105cpu_set_apic_base(uint64_t val) "%016"PRIx64
106cpu_get_apic_base(uint64_t val) "%016"PRIx64
47f08d7a
L
107apic_mem_readl(uint64_t addr, uint32_t val) "%"PRIx64" = %08x"
108apic_mem_writel(uint64_t addr, uint32_t val) "%"PRIx64" = %08x"
d8023f31 109# coalescing
343270ea 110apic_report_irq_delivered(int apic_irq_delivered) "coalescing %d"
47f08d7a
L
111apic_reset_irq_delivered(int apic_irq_delivered) "old coalescing %d"
112apic_get_irq_delivered(int apic_irq_delivered) "returning coalescing %d"
97bf4851
BS
113
114# hw/cs4231.c
47f08d7a
L
115cs4231_mem_readl_dreg(uint32_t reg, uint32_t ret) "read dreg %d: 0x%02x"
116cs4231_mem_readl_reg(uint32_t reg, uint32_t ret) "read reg %d: 0x%08x"
117cs4231_mem_writel_reg(uint32_t reg, uint32_t old, uint32_t val) "write reg %d: 0x%08x -> 0x%08x"
118cs4231_mem_writel_dreg(uint32_t reg, uint32_t old, uint32_t val) "write dreg %d: 0x%02x -> 0x%02x"
97bf4851 119
d43ed9ec 120# hw/ds1225y.c
47f08d7a
L
121nvram_read(uint32_t addr, uint32_t ret) "read addr %d: 0x%02x"
122nvram_write(uint32_t addr, uint32_t old, uint32_t val) "write addr %d: 0x%02x -> 0x%02x"
d43ed9ec 123
97bf4851 124# hw/eccmemctl.c
47f08d7a
L
125ecc_mem_writel_mer(uint32_t val) "Write memory enable %08x"
126ecc_mem_writel_mdr(uint32_t val) "Write memory delay %08x"
127ecc_mem_writel_mfsr(uint32_t val) "Write memory fault status %08x"
128ecc_mem_writel_vcr(uint32_t val) "Write slot configuration %08x"
129ecc_mem_writel_dr(uint32_t val) "Write diagnostic %08x"
130ecc_mem_writel_ecr0(uint32_t val) "Write event count 1 %08x"
131ecc_mem_writel_ecr1(uint32_t val) "Write event count 2 %08x"
132ecc_mem_readl_mer(uint32_t ret) "Read memory enable %08x"
133ecc_mem_readl_mdr(uint32_t ret) "Read memory delay %08x"
134ecc_mem_readl_mfsr(uint32_t ret) "Read memory fault status %08x"
135ecc_mem_readl_vcr(uint32_t ret) "Read slot configuration %08x"
136ecc_mem_readl_mfar0(uint32_t ret) "Read memory fault address 0 %08x"
137ecc_mem_readl_mfar1(uint32_t ret) "Read memory fault address 1 %08x"
138ecc_mem_readl_dr(uint32_t ret) "Read diagnostic %08x"
139ecc_mem_readl_ecr0(uint32_t ret) "Read event count 1 %08x"
140ecc_mem_readl_ecr1(uint32_t ret) "Read event count 2 %08x"
141ecc_diag_mem_writeb(uint64_t addr, uint32_t val) "Write diagnostic %"PRId64" = %02x"
142ecc_diag_mem_readb(uint64_t addr, uint32_t ret) "Read diagnostic %"PRId64"= %02x"
97bf4851 143
63b9932d
HP
144# hw/jazz-led.c
145jazz_led_read(uint64_t addr, uint8_t val) "read addr=0x%"PRIx64": 0x%x"
146jazz_led_write(uint64_t addr, uint8_t new) "write addr=0x%"PRIx64": 0x%x"
147
97bf4851 148# hw/lance.c
47f08d7a
L
149lance_mem_readw(uint64_t addr, uint32_t ret) "addr=%"PRIx64"val=0x%04x"
150lance_mem_writew(uint64_t addr, uint32_t val) "addr=%"PRIx64"val=0x%04x"
97bf4851
BS
151
152# hw/slavio_intctl.c
47f08d7a
L
153slavio_intctl_mem_readl(uint32_t cpu, uint64_t addr, uint32_t ret) "read cpu %d reg 0x%"PRIx64" = %x"
154slavio_intctl_mem_writel(uint32_t cpu, uint64_t addr, uint32_t val) "write cpu %d reg 0x%"PRIx64" = %x"
155slavio_intctl_mem_writel_clear(uint32_t cpu, uint32_t val, uint32_t intreg_pending) "Cleared cpu %d irq mask %x, curmask %x"
156slavio_intctl_mem_writel_set(uint32_t cpu, uint32_t val, uint32_t intreg_pending) "Set cpu %d irq mask %x, curmask %x"
157slavio_intctlm_mem_readl(uint64_t addr, uint32_t ret) "read system reg 0x%"PRIx64" = %x"
158slavio_intctlm_mem_writel(uint64_t addr, uint32_t val) "write system reg 0x%"PRIx64" = %x"
159slavio_intctlm_mem_writel_enable(uint32_t val, uint32_t intregm_disabled) "Enabled master irq mask %x, curmask %x"
160slavio_intctlm_mem_writel_disable(uint32_t val, uint32_t intregm_disabled) "Disabled master irq mask %x, curmask %x"
161slavio_intctlm_mem_writel_target(uint32_t cpu) "Set master irq cpu %d"
162slavio_check_interrupts(uint32_t pending, uint32_t intregm_disabled) "pending %x disabled %x"
163slavio_set_irq(uint32_t target_cpu, int irq, uint32_t pil, int level) "Set cpu %d irq %d -> pil %d level %d"
164slavio_set_timer_irq_cpu(int cpu, int level) "Set cpu %d local timer level %d"
97bf4851
BS
165
166# hw/slavio_misc.c
47f08d7a
L
167slavio_misc_update_irq_raise(void) "Raise IRQ"
168slavio_misc_update_irq_lower(void) "Lower IRQ"
169slavio_set_power_fail(int power_failing, uint8_t config) "Power fail: %d, config: %d"
170slavio_cfg_mem_writeb(uint32_t val) "Write config %02x"
171slavio_cfg_mem_readb(uint32_t ret) "Read config %02x"
172slavio_diag_mem_writeb(uint32_t val) "Write diag %02x"
173slavio_diag_mem_readb(uint32_t ret) "Read diag %02x"
174slavio_mdm_mem_writeb(uint32_t val) "Write modem control %02x"
175slavio_mdm_mem_readb(uint32_t ret) "Read modem control %02x"
176slavio_aux1_mem_writeb(uint32_t val) "Write aux1 %02x"
177slavio_aux1_mem_readb(uint32_t ret) "Read aux1 %02x"
178slavio_aux2_mem_writeb(uint32_t val) "Write aux2 %02x"
179slavio_aux2_mem_readb(uint32_t ret) "Read aux2 %02x"
180apc_mem_writeb(uint32_t val) "Write power management %02x"
181apc_mem_readb(uint32_t ret) "Read power management %02x"
182slavio_sysctrl_mem_writel(uint32_t val) "Write system control %08x"
183slavio_sysctrl_mem_readl(uint32_t ret) "Read system control %08x"
184slavio_led_mem_writew(uint32_t val) "Write diagnostic LED %04x"
185slavio_led_mem_readw(uint32_t ret) "Read diagnostic LED %04x"
97bf4851
BS
186
187# hw/slavio_timer.c
47f08d7a
L
188slavio_timer_get_out(uint64_t limit, uint32_t counthigh, uint32_t count) "limit %"PRIx64" count %x%08x"
189slavio_timer_irq(uint32_t counthigh, uint32_t count) "callback: count %x%08x"
689d7e2f 190slavio_timer_mem_readl_invalid(uint64_t addr) "invalid read address %"PRIx64
47f08d7a
L
191slavio_timer_mem_readl(uint64_t addr, uint32_t ret) "read %"PRIx64" = %08x"
192slavio_timer_mem_writel(uint64_t addr, uint32_t val) "write %"PRIx64" = %08x"
689d7e2f 193slavio_timer_mem_writel_limit(unsigned int timer_index, uint64_t count) "processor %d user timer set to %016"PRIx64
47f08d7a
L
194slavio_timer_mem_writel_counter_invalid(void) "not user timer"
195slavio_timer_mem_writel_status_start(unsigned int timer_index) "processor %d user timer started"
196slavio_timer_mem_writel_status_stop(unsigned int timer_index) "processor %d user timer stopped"
197slavio_timer_mem_writel_mode_user(unsigned int timer_index) "processor %d changed from counter to user timer"
198slavio_timer_mem_writel_mode_counter(unsigned int timer_index) "processor %d changed from user timer to counter"
199slavio_timer_mem_writel_mode_invalid(void) "not system timer"
689d7e2f 200slavio_timer_mem_writel_invalid(uint64_t addr) "invalid write address %"PRIx64
97bf4851
BS
201
202# hw/sparc32_dma.c
689d7e2f
SH
203ledma_memory_read(uint64_t addr) "DMA read addr 0x%"PRIx64
204ledma_memory_write(uint64_t addr) "DMA write addr 0x%"PRIx64
47f08d7a
L
205sparc32_dma_set_irq_raise(void) "Raise IRQ"
206sparc32_dma_set_irq_lower(void) "Lower IRQ"
207espdma_memory_read(uint32_t addr) "DMA read addr 0x%08x"
208espdma_memory_write(uint32_t addr) "DMA write addr 0x%08x"
209sparc32_dma_mem_readl(uint64_t addr, uint32_t ret) "read dmareg %"PRIx64": 0x%08x"
210sparc32_dma_mem_writel(uint64_t addr, uint32_t old, uint32_t val) "write dmareg %"PRIx64": 0x%08x -> 0x%08x"
211sparc32_dma_enable_raise(void) "Raise DMA enable"
212sparc32_dma_enable_lower(void) "Lower DMA enable"
97bf4851
BS
213
214# hw/sun4m.c
47f08d7a
L
215sun4m_cpu_interrupt(unsigned int level) "Set CPU IRQ %d"
216sun4m_cpu_reset_interrupt(unsigned int level) "Reset CPU IRQ %d"
217sun4m_cpu_set_irq_raise(int level) "Raise CPU IRQ %d"
218sun4m_cpu_set_irq_lower(int level) "Lower CPU IRQ %d"
97bf4851
BS
219
220# hw/sun4m_iommu.c
47f08d7a
L
221sun4m_iommu_mem_readl(uint64_t addr, uint32_t ret) "read reg[%"PRIx64"] = %x"
222sun4m_iommu_mem_writel(uint64_t addr, uint32_t val) "write reg[%"PRIx64"] = %x"
689d7e2f 223sun4m_iommu_mem_writel_ctrl(uint64_t iostart) "iostart = %"PRIx64
47f08d7a
L
224sun4m_iommu_mem_writel_tlbflush(uint32_t val) "tlb flush %x"
225sun4m_iommu_mem_writel_pgflush(uint32_t val) "page flush %x"
226sun4m_iommu_page_get_flags(uint64_t pa, uint64_t iopte, uint32_t ret) "get flags addr %"PRIx64" => pte %"PRIx64", *pte = %x"
227sun4m_iommu_translate_pa(uint64_t addr, uint64_t pa, uint32_t iopte) "xlate dva %"PRIx64" => pa %"PRIx64" iopte = %x"
689d7e2f 228sun4m_iommu_bad_addr(uint64_t addr) "bad addr %"PRIx64
94b0b5ff 229
f1ae32a1 230# hw/usb/core.c
808aeb98 231usb_packet_state_change(int bus, const char *port, int ep, void *p, const char *o, const char *n) "bus %d, port %s, ep %d, packet %p, state %s -> %s"
5ac2731c 232usb_packet_state_fault(int bus, const char *port, int ep, void *p, const char *o, const char *n) "bus %d, port %s, ep %d, packet %p, state %s, expected %s"
808aeb98 233
f1ae32a1 234# hw/usb/bus.c
891fb2cd
GH
235usb_port_claim(int bus, const char *port) "bus %d, port %s"
236usb_port_attach(int bus, const char *port) "bus %d, port %s"
237usb_port_detach(int bus, const char *port) "bus %d, port %s"
238usb_port_release(int bus, const char *port) "bus %d, port %s"
239
f1ae32a1 240# hw/usb/hcd-ehci.c
47f08d7a
L
241usb_ehci_reset(void) "=== RESET ==="
242usb_ehci_mmio_readl(uint32_t addr, const char *str, uint32_t val) "rd mmio %04x [%s] = %x"
243usb_ehci_mmio_writel(uint32_t addr, const char *str, uint32_t val) "wr mmio %04x [%s] = %x"
244usb_ehci_mmio_change(uint32_t addr, const char *str, uint32_t new, uint32_t old) "ch mmio %04x [%s] = %x (old: %x)"
245usb_ehci_usbsts(const char *sts, int state) "usbsts %s %d"
246usb_ehci_state(const char *schedule, const char *state) "%s schedule %s"
247usb_ehci_qh_ptrs(void *q, uint32_t addr, uint32_t nxt, uint32_t c_qtd, uint32_t n_qtd, uint32_t a_qtd) "q %p - QH @ %08x: next %08x qtds %08x,%08x,%08x"
248usb_ehci_qh_fields(uint32_t addr, int rl, int mplen, int eps, int ep, int devaddr) "QH @ %08x - rl %d, mplen %d, eps %d, ep %d, dev %d"
249usb_ehci_qh_bits(uint32_t addr, int c, int h, int dtc, int i) "QH @ %08x - c %d, h %d, dtc %d, i %d"
250usb_ehci_qtd_ptrs(void *q, uint32_t addr, uint32_t nxt, uint32_t altnext) "q %p - QTD @ %08x: next %08x altnext %08x"
251usb_ehci_qtd_fields(uint32_t addr, int tbytes, int cpage, int cerr, int pid) "QTD @ %08x - tbytes %d, cpage %d, cerr %d, pid %d"
252usb_ehci_qtd_bits(uint32_t addr, int ioc, int active, int halt, int babble, int xacterr) "QTD @ %08x - ioc %d, active %d, halt %d, babble %d, xacterr %d"
253usb_ehci_itd(uint32_t addr, uint32_t nxt, uint32_t mplen, uint32_t mult, uint32_t ep, uint32_t devaddr) "ITD @ %08x: next %08x - mplen %d, mult %d, ep %d, dev %d"
2fe80192 254usb_ehci_sitd(uint32_t addr, uint32_t nxt, uint32_t active) "ITD @ %08x: next %08x - active %d"
47f08d7a
L
255usb_ehci_port_attach(uint32_t port, const char *device) "attach port #%d - %s"
256usb_ehci_port_detach(uint32_t port) "detach port #%d"
257usb_ehci_port_reset(uint32_t port, int enable) "reset port #%d - %d"
258usb_ehci_data(int rw, uint32_t cpage, uint32_t offset, uint32_t addr, uint32_t len, uint32_t bufpos) "write %d, cpage %d, offset 0x%03x, addr 0x%08x, len %d, bufpos %d"
259usb_ehci_queue_action(void *q, const char *action) "q %p: %s"
439a97cc 260
50dcc0f8
GH
261# hw/usb/hcd-uhci.c
262usb_uhci_reset(void) "=== RESET ==="
263usb_uhci_schedule_start(void) ""
264usb_uhci_schedule_stop(void) ""
265usb_uhci_frame_start(uint32_t num) "nr %d"
266usb_uhci_frame_loop_stop_idle(void) ""
267usb_uhci_frame_loop_stop_bandwidth(void) ""
268usb_uhci_frame_loop_continue(void) ""
269usb_uhci_mmio_readw(uint32_t addr, uint32_t val) "addr %04x, ret 0x04%x"
270usb_uhci_mmio_writew(uint32_t addr, uint32_t val) "addr %04x, val 0x04%x"
271usb_uhci_mmio_readl(uint32_t addr, uint32_t val) "addr %04x, ret 0x08%x"
272usb_uhci_mmio_writel(uint32_t addr, uint32_t val) "addr %04x, val 0x08%x"
273usb_uhci_queue_add(uint32_t token) "token 0x%x"
274usb_uhci_queue_del(uint32_t token) "token 0x%x"
275usb_uhci_packet_add(uint32_t token, uint32_t addr) "token 0x%x, td 0x%x"
276usb_uhci_packet_link_async(uint32_t token, uint32_t addr) "token 0x%x, td 0x%x"
277usb_uhci_packet_unlink_async(uint32_t token, uint32_t addr) "token 0x%x, td 0x%x"
278usb_uhci_packet_cancel(uint32_t token, uint32_t addr, int done) "token 0x%x, td 0x%x, done %d"
279usb_uhci_packet_complete_success(uint32_t token, uint32_t addr) "token 0x%x, td 0x%x"
280usb_uhci_packet_complete_shortxfer(uint32_t token, uint32_t addr) "token 0x%x, td 0x%x"
281usb_uhci_packet_complete_stall(uint32_t token, uint32_t addr) "token 0x%x, td 0x%x"
282usb_uhci_packet_complete_babble(uint32_t token, uint32_t addr) "token 0x%x, td 0x%x"
283usb_uhci_packet_complete_error(uint32_t token, uint32_t addr) "token 0x%x, td 0x%x"
284usb_uhci_packet_del(uint32_t token, uint32_t addr) "token 0x%x, td 0x%x"
285usb_uhci_qh_load(uint32_t qh) "qh 0x%x"
286usb_uhci_td_load(uint32_t qh, uint32_t td, uint32_t ctrl, uint32_t token) "qh 0x%x, td 0x%x, ctrl 0x%x, token 0x%x"
287usb_uhci_td_queue(uint32_t td, uint32_t ctrl, uint32_t token) "td 0x%x, ctrl 0x%x, token 0x%x"
288usb_uhci_td_nextqh(uint32_t qh, uint32_t td) "qh 0x%x, td 0x%x"
289usb_uhci_td_async(uint32_t qh, uint32_t td) "qh 0x%x, td 0x%x"
290usb_uhci_td_complete(uint32_t qh, uint32_t td) "qh 0x%x, td 0x%x"
291
529f8f9f 292# hw/usb/desc.c
47f08d7a
L
293usb_desc_device(int addr, int len, int ret) "dev %d query device, len %d, ret %d"
294usb_desc_device_qualifier(int addr, int len, int ret) "dev %d query device qualifier, len %d, ret %d"
295usb_desc_config(int addr, int index, int len, int ret) "dev %d query config %d, len %d, ret %d"
296usb_desc_other_speed_config(int addr, int index, int len, int ret) "dev %d query config %d, len %d, ret %d"
297usb_desc_string(int addr, int index, int len, int ret) "dev %d query string %d, len %d, ret %d"
298usb_set_addr(int addr) "dev %d"
299usb_set_config(int addr, int config, int ret) "dev %d, config %d, ret %d"
1de14d43 300usb_set_interface(int addr, int iface, int alt, int ret) "dev %d, interface %d, altsetting %d, ret %d"
47f08d7a
L
301usb_clear_device_feature(int addr, int feature, int ret) "dev %d, feature %d, ret %d"
302usb_set_device_feature(int addr, int feature, int ret) "dev %d, feature %d, ret %d"
37fb59d3 303
529f8f9f
GH
304# hw/usb/dev-hub.c
305usb_hub_reset(int addr) "dev %d"
306usb_hub_control(int addr, int request, int value, int index, int length) "dev %d, req 0x%x, value %d, index %d, langth %d"
307usb_hub_get_port_status(int addr, int nr, int status, int changed) "dev %d, port %d, status 0x%x, changed 0x%x"
308usb_hub_set_port_feature(int addr, int nr, const char *f) "dev %d, port %d, feature %s"
309usb_hub_clear_port_feature(int addr, int nr, const char *f) "dev %d, port %d, feature %s"
310usb_hub_attach(int addr, int nr) "dev %d, port %d"
311usb_hub_detach(int addr, int nr) "dev %d, port %d"
312
f1ae32a1 313# hw/usb/host-linux.c
e6a2f500
GH
314usb_host_open_started(int bus, int addr) "dev %d:%d"
315usb_host_open_success(int bus, int addr) "dev %d:%d"
316usb_host_open_failure(int bus, int addr) "dev %d:%d"
317usb_host_disconnect(int bus, int addr) "dev %d:%d"
318usb_host_close(int bus, int addr) "dev %d:%d"
319usb_host_set_address(int bus, int addr, int config) "dev %d:%d, address %d"
320usb_host_set_config(int bus, int addr, int config) "dev %d:%d, config %d"
321usb_host_set_interface(int bus, int addr, int interface, int alt) "dev %d:%d, interface %d, alt %d"
322usb_host_claim_interfaces(int bus, int addr, int config, int nif) "dev %d:%d, config %d, nif %d"
323usb_host_release_interfaces(int bus, int addr) "dev %d:%d"
19b89252
GH
324usb_host_req_control(int bus, int addr, void *p, int req, int value, int index) "dev %d:%d, packet %p, req 0x%x, value %d, index %d"
325usb_host_req_data(int bus, int addr, void *p, int in, int ep, int size) "dev %d:%d, packet %p, in %d, ep %d, size %d"
326usb_host_req_complete(int bus, int addr, void *p, int status) "dev %d:%d, packet %p, status %d"
327usb_host_req_emulated(int bus, int addr, void *p, int status) "dev %d:%d, packet %p, status %d"
328usb_host_req_canceled(int bus, int addr, void *p) "dev %d:%d, packet %p"
e6a2f500
GH
329usb_host_urb_submit(int bus, int addr, void *aurb, int length, int more) "dev %d:%d, aurb %p, length %d, more %d"
330usb_host_urb_complete(int bus, int addr, void *aurb, int status, int length, int more) "dev %d:%d, aurb %p, status %d, length %d, more %d"
6aebe407 331usb_host_urb_canceled(int bus, int addr, void *aurb) "dev %d:%d, aurb %p"
e6a2f500
GH
332usb_host_ep_set_halt(int bus, int addr, int ep) "dev %d:%d, ep %d"
333usb_host_ep_clear_halt(int bus, int addr, int ep) "dev %d:%d, ep %d"
334usb_host_ep_start_iso(int bus, int addr, int ep) "dev %d:%d, ep %d"
335usb_host_ep_stop_iso(int bus, int addr, int ep) "dev %d:%d, ep %d"
336usb_host_reset(int bus, int addr) "dev %d:%d"
337usb_host_auto_scan_enabled(void)
338usb_host_auto_scan_disabled(void)
9516bb47 339usb_host_claim_port(int bus, int hub, int port) "bus %d, hub addr %d, port %d"
96dd9aac
GH
340usb_host_parse_device(int bus, int addr, int vendor, int product) "dev %d:%d, id %04x:%04x"
341usb_host_parse_config(int bus, int addr, int value, int active) "dev %d:%d, value %d, active %d"
342usb_host_parse_interface(int bus, int addr, int num, int alt, int active) "dev %d:%d, num %d, alt %d, active %d"
343usb_host_parse_endpoint(int bus, int addr, int ep, const char *dir, const char *type, int active) "dev %d:%d, ep %d, %s, %s, active %d"
344usb_host_parse_unknown(int bus, int addr, int len, int type) "dev %d:%d, len %d, type %d"
345usb_host_parse_error(int bus, int addr, const char *errmsg) "dev %d:%d, msg %s"
e6a2f500 346
5138efec 347# hw/scsi-bus.c
47f08d7a
L
348scsi_req_alloc(int target, int lun, int tag) "target %d lun %d tag %d"
349scsi_req_data(int target, int lun, int tag, int len) "target %d lun %d tag %d len %d"
e88c591d 350scsi_req_data_canceled(int target, int lun, int tag, int len) "target %d lun %d tag %d len %d"
47f08d7a
L
351scsi_req_dequeue(int target, int lun, int tag) "target %d lun %d tag %d"
352scsi_req_continue(int target, int lun, int tag) "target %d lun %d tag %d"
353scsi_req_parsed(int target, int lun, int tag, int cmd, int mode, int xfer) "target %d lun %d tag %d command %d dir %d length %d"
689d7e2f 354scsi_req_parsed_lba(int target, int lun, int tag, int cmd, uint64_t lba) "target %d lun %d tag %d command %d lba %"PRIu64
47f08d7a
L
355scsi_req_parse_bad(int target, int lun, int tag, int cmd) "target %d lun %d tag %d command %d"
356scsi_req_build_sense(int target, int lun, int tag, int key, int asc, int ascq) "target %d lun %d tag %d key %#02x asc %#02x ascq %#02x"
357scsi_report_luns(int target, int lun, int tag) "target %d lun %d tag %d"
358scsi_inquiry(int target, int lun, int tag, int cdb1, int cdb2) "target %d lun %d tag %d page %#02x/%#02x"
359scsi_test_unit_ready(int target, int lun, int tag) "target %d lun %d tag %d"
360scsi_request_sense(int target, int lun, int tag) "target %d lun %d tag %d"
5138efec 361
94b0b5ff 362# vl.c
47f08d7a 363vm_state_notify(int running, int reason) "running %d reason %d"
298800ca 364
3cce16f4
KW
365# block/qcow2.c
366qcow2_writev_start_req(void *co, int64_t sector, int nb_sectors) "co %p sector %" PRIx64 " nb_sectors %d"
367qcow2_writev_done_req(void *co, int ret) "co %p ret %d"
368qcow2_writev_start_part(void *co) "co %p"
369qcow2_writev_done_part(void *co, int cur_nr_sectors) "co %p cur_nr_sectors %d"
370qcow2_writev_data(void *co, uint64_t offset) "co %p offset %" PRIx64
371
372qcow2_alloc_clusters_offset(void *co, uint64_t offset, int n_start, int n_end) "co %p offet %" PRIx64 " n_start %d n_end %d"
250196f1 373qcow2_do_alloc_clusters_offset(void *co, uint64_t guest_offset, uint64_t host_offset, int nb_clusters) "co %p guest_offet %" PRIx64 " host_offset %" PRIx64 " nb_clusters %d"
3cce16f4
KW
374qcow2_cluster_alloc_phys(void *co) "co %p"
375qcow2_cluster_link_l2(void *co, int nb_clusters) "co %p nb_clusters %d"
376
377qcow2_l2_allocate(void *bs, int l1_index) "bs %p l1_index %d"
378qcow2_l2_allocate_get_empty(void *bs, int l1_index) "bs %p l1_index %d"
379qcow2_l2_allocate_write_l2(void *bs, int l1_index) "bs %p l1_index %d"
380qcow2_l2_allocate_write_l1(void *bs, int l1_index) "bs %p l1_index %d"
381qcow2_l2_allocate_done(void *bs, int l1_index, int ret) "bs %p l1_index %d ret %d"
382
383qcow2_cache_get(void *co, int c, uint64_t offset, bool read_from_disk) "co %p is_l2_cache %d offset %" PRIx64 " read_from_disk %d"
384qcow2_cache_get_replace_entry(void *co, int c, int i) "co %p is_l2_cache %d index %d"
385qcow2_cache_get_read(void *co, int c, int i) "co %p is_l2_cache %d index %d"
386qcow2_cache_get_done(void *co, int c, int i) "co %p is_l2_cache %d index %d"
387qcow2_cache_flush(void *co, int c) "co %p is_l2_cache %d"
388qcow2_cache_entry_flush(void *co, int c, int i) "co %p is_l2_cache %d index %d"
389
298800ca 390# block/qed-l2-cache.c
47f08d7a
L
391qed_alloc_l2_cache_entry(void *l2_cache, void *entry) "l2_cache %p entry %p"
392qed_unref_l2_cache_entry(void *entry, int ref) "entry %p ref %d"
393qed_find_l2_cache_entry(void *l2_cache, void *entry, uint64_t offset, int ref) "l2_cache %p entry %p offset %"PRIu64" ref %d"
298800ca
SH
394
395# block/qed-table.c
47f08d7a
L
396qed_read_table(void *s, uint64_t offset, void *table) "s %p offset %"PRIu64" table %p"
397qed_read_table_cb(void *s, void *table, int ret) "s %p table %p ret %d"
398qed_write_table(void *s, uint64_t offset, void *table, unsigned int index, unsigned int n) "s %p offset %"PRIu64" table %p index %u n %u"
399qed_write_table_cb(void *s, void *table, int flush, int ret) "s %p table %p flush %d ret %d"
eabba580
SH
400
401# block/qed.c
47f08d7a
L
402qed_need_check_timer_cb(void *s) "s %p"
403qed_start_need_check_timer(void *s) "s %p"
404qed_cancel_need_check_timer(void *s) "s %p"
405qed_aio_complete(void *s, void *acb, int ret) "s %p acb %p ret %d"
6e4f59bd 406qed_aio_setup(void *s, void *acb, int64_t sector_num, int nb_sectors, void *opaque, int flags) "s %p acb %p sector_num %"PRId64" nb_sectors %d opaque %p flags %#x"
689d7e2f 407qed_aio_next_io(void *s, void *acb, int ret, uint64_t cur_pos) "s %p acb %p ret %d cur_pos %"PRIu64
47f08d7a
L
408qed_aio_read_data(void *s, void *acb, int ret, uint64_t offset, size_t len) "s %p acb %p ret %d offset %"PRIu64" len %zu"
409qed_aio_write_data(void *s, void *acb, int ret, uint64_t offset, size_t len) "s %p acb %p ret %d offset %"PRIu64" len %zu"
689d7e2f
SH
410qed_aio_write_prefill(void *s, void *acb, uint64_t start, size_t len, uint64_t offset) "s %p acb %p start %"PRIu64" len %zu offset %"PRIu64
411qed_aio_write_postfill(void *s, void *acb, uint64_t start, size_t len, uint64_t offset) "s %p acb %p start %"PRIu64" len %zu offset %"PRIu64
47f08d7a 412qed_aio_write_main(void *s, void *acb, int ret, uint64_t offset, size_t len) "s %p acb %p ret %d offset %"PRIu64" len %zu"
0f3a4a01 413
b213b370 414# hw/g364fb.c
47f08d7a
L
415g364fb_read(uint64_t addr, uint32_t val) "read addr=0x%"PRIx64": 0x%x"
416g364fb_write(uint64_t addr, uint32_t new) "write addr=0x%"PRIx64": 0x%x"
b213b370 417
0f3a4a01 418# hw/grlib_gptimer.c
47f08d7a
L
419grlib_gptimer_enable(int id, uint32_t count) "timer:%d set count 0x%x and run"
420grlib_gptimer_disabled(int id, uint32_t config) "timer:%d Timer disable config 0x%x"
421grlib_gptimer_restart(int id, uint32_t reload) "timer:%d reload val: 0x%x"
422grlib_gptimer_set_scaler(uint32_t scaler, uint32_t freq) "scaler:0x%x freq: 0x%x"
423grlib_gptimer_hit(int id) "timer:%d HIT"
424grlib_gptimer_readl(int id, uint64_t addr, uint32_t val) "timer:%d addr 0x%"PRIx64" 0x%x"
425grlib_gptimer_writel(int id, uint64_t addr, uint32_t val) "timer:%d addr 0x%"PRIx64" 0x%x"
3f10bcbb
FC
426
427# hw/grlib_irqmp.c
2f4a725b 428grlib_irqmp_check_irqs(uint32_t pend, uint32_t force, uint32_t mask, uint32_t lvl1, uint32_t lvl2) "pend:0x%04x force:0x%04x mask:0x%04x lvl1:0x%04x lvl0:0x%04x"
47f08d7a
L
429grlib_irqmp_ack(int intno) "interrupt:%d"
430grlib_irqmp_set_irq(int irq) "Raise CPU IRQ %d"
689d7e2f 431grlib_irqmp_readl_unknown(uint64_t addr) "addr 0x%"PRIx64
47f08d7a 432grlib_irqmp_writel_unknown(uint64_t addr, uint32_t value) "addr 0x%"PRIx64" value 0x%x"
8b1e1320
FC
433
434# hw/grlib_apbuart.c
47f08d7a
L
435grlib_apbuart_event(int event) "event:%d"
436grlib_apbuart_writel_unknown(uint64_t addr, uint32_t value) "addr 0x%"PRIx64" value 0x%x"
0c685d28 437grlib_apbuart_readl_unknown(uint64_t addr) "addr 0x%"PRIx64""
b04d9890
FC
438
439# hw/leon3.c
47f08d7a
L
440leon3_set_irq(int intno) "Set CPU IRQ %d"
441leon3_reset_irq(int intno) "Reset CPU IRQ %d"
9363ee31 442
cbcc6336 443# spice-qemu-char.c
47f08d7a
L
444spice_vmc_write(ssize_t out, int len) "spice wrottn %zd of requested %d"
445spice_vmc_read(int bytes, int len) "spice read %d of requested %d"
446spice_vmc_register_interface(void *scd) "spice vmc registered interface %p"
447spice_vmc_unregister_interface(void *scd) "spice vmc unregistered interface %p"
4ef66fa7
MW
448
449# hw/lm32_pic.c
47f08d7a
L
450lm32_pic_raise_irq(void) "Raise CPU interrupt"
451lm32_pic_lower_irq(void) "Lower CPU interrupt"
452lm32_pic_interrupt(int irq, int level) "Set IRQ%d %d"
453lm32_pic_set_im(uint32_t im) "im 0x%08x"
454lm32_pic_set_ip(uint32_t ip) "ip 0x%08x"
455lm32_pic_get_im(uint32_t im) "im 0x%08x"
456lm32_pic_get_ip(uint32_t ip) "ip 0x%08x"
15d7dc4f
MW
457
458# hw/lm32_juart.c
47f08d7a
L
459lm32_juart_get_jtx(uint32_t value) "jtx 0x%08x"
460lm32_juart_set_jtx(uint32_t value) "jtx 0x%08x"
461lm32_juart_get_jrx(uint32_t value) "jrx 0x%08x"
462lm32_juart_set_jrx(uint32_t value) "jrx 0x%08x"
ea7924dc
MW
463
464# hw/lm32_timer.c
47f08d7a
L
465lm32_timer_memory_write(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x"
466lm32_timer_memory_read(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x"
467lm32_timer_hit(void) "timer hit"
468lm32_timer_irq_state(int level) "irq state %d"
770ae571
MW
469
470# hw/lm32_uart.c
47f08d7a
L
471lm32_uart_memory_write(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x"
472lm32_uart_memory_read(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x"
473lm32_uart_irq_state(int level) "irq state %d"
f19410ca
MW
474
475# hw/lm32_sys.c
47f08d7a 476lm32_sys_memory_write(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x"
25a8bb96
MW
477
478# hw/milkymist-ac97.c
47f08d7a
L
479milkymist_ac97_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x"
480milkymist_ac97_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x"
481milkymist_ac97_pulse_irq_crrequest(void) "Pulse IRQ CR request"
482milkymist_ac97_pulse_irq_crreply(void) "Pulse IRQ CR reply"
483milkymist_ac97_pulse_irq_dmaw(void) "Pulse IRQ DMA write"
484milkymist_ac97_pulse_irq_dmar(void) "Pulse IRQ DMA read"
485milkymist_ac97_in_cb(int avail, uint32_t remaining) "avail %d remaining %u"
486milkymist_ac97_in_cb_transferred(int transferred) "transferred %d"
487milkymist_ac97_out_cb(int free, uint32_t remaining) "free %d remaining %u"
488milkymist_ac97_out_cb_transferred(int transferred) "transferred %d"
e4dc6d2c
MW
489
490# hw/milkymist-hpdmc.c
47f08d7a
L
491milkymist_hpdmc_memory_read(uint32_t addr, uint32_t value) "addr=%08x value=%08x"
492milkymist_hpdmc_memory_write(uint32_t addr, uint32_t value) "addr=%08x value=%08x"
b4e37d98
MW
493
494# hw/milkymist-memcard.c
47f08d7a
L
495milkymist_memcard_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x"
496milkymist_memcard_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x"
07424544 497
57aa265d 498# hw/milkymist-minimac2.c
47f08d7a
L
499milkymist_minimac2_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x"
500milkymist_minimac2_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x"
501milkymist_minimac2_mdio_write(uint8_t phy_addr, uint8_t addr, uint16_t value) "phy_addr %02x addr %02x value %04x"
502milkymist_minimac2_mdio_read(uint8_t phy_addr, uint8_t addr, uint16_t value) "phy_addr %02x addr %02x value %04x"
503milkymist_minimac2_tx_frame(uint32_t length) "length %u"
504milkymist_minimac2_rx_frame(const void *buf, uint32_t length) "buf %p length %u"
505milkymist_minimac2_drop_rx_frame(const void *buf) "buf %p"
506milkymist_minimac2_rx_transfer(const void *buf, uint32_t length) "buf %p length %d"
507milkymist_minimac2_raise_irq_rx(void) "Raise IRQ RX"
508milkymist_minimac2_lower_irq_rx(void) "Lower IRQ RX"
509milkymist_minimac2_pulse_irq_tx(void) "Pulse IRQ TX"
5ee18b9c
MW
510
511# hw/milkymist-pfpu.c
47f08d7a
L
512milkymist_pfpu_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x"
513milkymist_pfpu_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x"
514milkymist_pfpu_vectout(uint32_t a, uint32_t b, uint32_t dma_ptr) "a %08x b %08x dma_ptr %08x"
515milkymist_pfpu_pulse_irq(void) "Pulse IRQ"
87a381ec
MW
516
517# hw/milkymist-softusb.c
47f08d7a
L
518milkymist_softusb_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x"
519milkymist_softusb_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x"
520milkymist_softusb_mevt(uint8_t m) "m %d"
521milkymist_softusb_kevt(uint8_t m) "m %d"
522milkymist_softusb_mouse_event(int dx, int dy, int dz, int bs) "dx %d dy %d dz %d bs %02x"
523milkymist_softusb_pulse_irq(void) "Pulse IRQ"
96832424
MW
524
525# hw/milkymist-sysctl.c
47f08d7a
L
526milkymist_sysctl_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x"
527milkymist_sysctl_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x"
528milkymist_sysctl_icap_write(uint32_t value) "value %08x"
529milkymist_sysctl_start_timer0(void) "Start timer0"
530milkymist_sysctl_stop_timer0(void) "Stop timer0"
531milkymist_sysctl_start_timer1(void) "Start timer1"
532milkymist_sysctl_stop_timer1(void) "Stop timer1"
533milkymist_sysctl_pulse_irq_timer0(void) "Pulse IRQ Timer0"
534milkymist_sysctl_pulse_irq_timer1(void) "Pulse IRQ Timer1"
0670dadd
MW
535
536# hw/milkymist-tmu2.c
47f08d7a
L
537milkymist_tmu2_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x"
538milkymist_tmu2_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x"
539milkymist_tmu2_start(void) "Start TMU"
540milkymist_tmu2_pulse_irq(void) "Pulse IRQ"
883de16b
MW
541
542# hw/milkymist-uart.c
47f08d7a
L
543milkymist_uart_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x"
544milkymist_uart_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x"
fcfa3397
MW
545milkymist_uart_raise_irq(void) "Raise IRQ"
546milkymist_uart_lower_irq(void) "Lower IRQ"
d23948b1
MW
547
548# hw/milkymist-vgafb.c
47f08d7a
L
549milkymist_vgafb_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x"
550milkymist_vgafb_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x"
432d268c 551
83818f7c
HP
552# hw/mipsnet.c
553mipsnet_send(uint32_t size) "sending len=%u"
554mipsnet_receive(uint32_t size) "receiving len=%u"
555mipsnet_read(uint64_t addr, uint32_t val) "read addr=0x%" PRIx64 " val=0x%x"
903ec8ea 556mipsnet_write(uint64_t addr, uint64_t val) "write addr=0x%" PRIx64 " val=0x%" PRIx64 ""
83818f7c
HP
557mipsnet_irq(uint32_t isr, uint32_t intctl) "set irq to %d (%02x)"
558
432d268c 559# xen-all.c
47f08d7a 560xen_ram_alloc(unsigned long ram_addr, unsigned long size) "requested: %#lx, size %#lx"
20581d20 561xen_client_set_memory(uint64_t start_addr, unsigned long size, bool log_dirty) "%#"PRIx64" size %#lx, log_dirty %i"
432d268c
JN
562
563# xen-mapcache.c
689d7e2f
SH
564xen_map_cache(uint64_t phys_addr) "want %#"PRIx64
565xen_remap_bucket(uint64_t index) "index %#"PRIx64
47f08d7a 566xen_map_cache_return(void* ptr) "%p"
689d7e2f 567xen_map_block(uint64_t phys_addr, uint64_t size) "%#"PRIx64", size %#"PRIx64
47f08d7a 568xen_unmap_block(void* addr, unsigned long size) "%p, size %#lx"
050a0ddf
AP
569
570# exec.c
47f08d7a 571qemu_put_ram_ptr(void* addr) "%p"
01195b73
SS
572
573# hw/xen_platform.c
47f08d7a 574xen_platform_log(char *s) "xen platform: %s"
00dccaf1
KW
575
576# qemu-coroutine.c
47f08d7a
L
577qemu_coroutine_enter(void *from, void *to, void *opaque) "from %p to %p opaque %p"
578qemu_coroutine_yield(void *from, void *to) "from %p to %p"
579qemu_coroutine_terminate(void *co) "self %p"
b96e9247
KW
580
581# qemu-coroutine-lock.c
47f08d7a 582qemu_co_queue_next_bh(void) ""
bfe24e1a 583qemu_co_queue_next(void *nxt) "next %p"
47f08d7a
L
584qemu_co_mutex_lock_entry(void *mutex, void *self) "mutex %p self %p"
585qemu_co_mutex_lock_return(void *mutex, void *self) "mutex %p self %p"
586qemu_co_mutex_unlock_entry(void *mutex, void *self) "mutex %p self %p"
587qemu_co_mutex_unlock_return(void *mutex, void *self) "mutex %p self %p"
30c2f238
BS
588
589# hw/escc.c
47f08d7a
L
590escc_put_queue(char channel, int b) "channel %c put: 0x%02x"
591escc_get_queue(char channel, int val) "channel %c get 0x%02x"
592escc_update_irq(int irq) "IRQ = %d"
593escc_update_parameters(char channel, int speed, int parity, int data_bits, int stop_bits) "channel %c: speed=%d parity=%c data=%d stop=%d"
594escc_mem_writeb_ctrl(char channel, uint32_t reg, uint32_t val) "Write channel %c, reg[%d] = %2.2x"
595escc_mem_writeb_data(char channel, uint32_t val) "Write channel %c, ch %d"
596escc_mem_readb_ctrl(char channel, uint32_t reg, uint8_t val) "Read channel %c, reg[%d] = %2.2x"
597escc_mem_readb_data(char channel, uint32_t ret) "Read channel %c, ch %d"
598escc_serial_receive_byte(char channel, int ch) "channel %c put ch %d"
599escc_sunkbd_event_in(int ch) "Untranslated keycode %2.2x"
600escc_sunkbd_event_out(int ch) "Translated keycode %2.2x"
601escc_kbd_command(int val) "Command %d"
602escc_sunmouse_event(int dx, int dy, int buttons_state) "dx=%d dy=%d buttons=%01x"
bf4b9889 603
c589b249 604# block/iscsi.c
f4dfa67f 605iscsi_aio_write16_cb(void *iscsi, int status, void *acb, int canceled) "iscsi %p status %d acb %p canceled %d"
c589b249 606iscsi_aio_writev(void *iscsi, int64_t sector_num, int nb_sectors, void *opaque, void *acb) "iscsi %p sector_num %"PRId64" nb_sectors %d opaque %p acb %p"
f4dfa67f 607iscsi_aio_read16_cb(void *iscsi, int status, void *acb, int canceled) "iscsi %p status %d acb %p canceled %d"
c589b249
RS
608iscsi_aio_readv(void *iscsi, int64_t sector_num, int nb_sectors, void *opaque, void *acb) "iscsi %p sector_num %"PRId64" nb_sectors %d opaque %p acb %p"
609
bf4b9889
BS
610# hw/esp.c
611esp_raise_irq(void) "Raise IRQ"
612esp_lower_irq(void) "Lower IRQ"
613esp_dma_enable(void) "Raise enable"
614esp_dma_disable(void) "Lower enable"
615esp_get_cmd(uint32_t dmalen, int target) "len %d target %d"
616esp_do_busid_cmd(uint8_t busid) "busid 0x%x"
617esp_handle_satn_stop(uint32_t cmdlen) "cmdlen %d"
618esp_write_response(uint32_t status) "Transfer status (status=%d)"
619esp_do_dma(uint32_t cmdlen, uint32_t len) "command len %d + %d"
620esp_command_complete(void) "SCSI Command complete"
621esp_command_complete_unexpected(void) "SCSI command completed unexpectedly"
622esp_command_complete_fail(void) "Command failed"
623esp_transfer_data(uint32_t dma_left, int32_t ti_size) "transfer %d/%d"
624esp_handle_ti(uint32_t minlen) "Transfer Information len %d"
625esp_handle_ti_cmd(uint32_t cmdlen) "command len %d"
626esp_mem_readb(uint32_t saddr, uint8_t reg) "reg[%d]: 0x%2.2x"
627esp_mem_writeb(uint32_t saddr, uint8_t reg, uint32_t val) "reg[%d]: 0x%2.2x -> 0x%2.2x"
628esp_mem_writeb_cmd_nop(uint32_t val) "NOP (%2.2x)"
629esp_mem_writeb_cmd_flush(uint32_t val) "Flush FIFO (%2.2x)"
630esp_mem_writeb_cmd_reset(uint32_t val) "Chip reset (%2.2x)"
631esp_mem_writeb_cmd_bus_reset(uint32_t val) "Bus reset (%2.2x)"
632esp_mem_writeb_cmd_iccs(uint32_t val) "Initiator Command Complete Sequence (%2.2x)"
633esp_mem_writeb_cmd_msgacc(uint32_t val) "Message Accepted (%2.2x)"
634esp_mem_writeb_cmd_pad(uint32_t val) "Transfer padding (%2.2x)"
635esp_mem_writeb_cmd_satn(uint32_t val) "Set ATN (%2.2x)"
636esp_mem_writeb_cmd_sel(uint32_t val) "Select without ATN (%2.2x)"
637esp_mem_writeb_cmd_selatn(uint32_t val) "Select with ATN (%2.2x)"
638esp_mem_writeb_cmd_selatns(uint32_t val) "Select with ATN & stop (%2.2x)"
639esp_mem_writeb_cmd_ensel(uint32_t val) "Enable selection (%2.2x)"
89bd820a
SH
640
641# monitor.c
642handle_qmp_command(void *mon, const char *cmd_name) "mon %p cmd_name \"%s\""
643monitor_protocol_emitter(void *mon) "mon %p"
342407fd
MF
644
645# hw/opencores_eth.c
646open_eth_mii_write(unsigned idx, uint16_t v) "MII[%02x] <- %04x"
647open_eth_mii_read(unsigned idx, uint16_t v) "MII[%02x] -> %04x"
648open_eth_update_irq(uint32_t v) "IRQ <- %x"
649open_eth_receive(unsigned len) "RX: len: %u"
650open_eth_receive_mcast(unsigned idx, uint32_t h0, uint32_t h1) "MCAST: idx = %u, hash: %08x:%08x"
651open_eth_receive_reject(void) "RX: rejected"
652open_eth_receive_desc(uint32_t addr, uint32_t len_flags) "RX: %08x, len_flags: %08x"
653open_eth_start_xmit(uint32_t addr, unsigned len, unsigned tx_len) "TX: %08x, len: %u, tx_len: %u"
654open_eth_reg_read(uint32_t addr, uint32_t v) "MAC[%02x] -> %08x"
655open_eth_reg_write(uint32_t addr, uint32_t v) "MAC[%02x] <- %08x"
656open_eth_desc_read(uint32_t addr, uint32_t v) "DESC[%04x] -> %08x"
657open_eth_desc_write(uint32_t addr, uint32_t v) "DESC[%04x] <- %08x"
1f99b949 658
c572f23a 659# hw/9pfs/virtio-9p.c
7999f7e1 660v9fs_rerror(uint16_t tag, uint8_t id, int err) "tag %d id %d err %d"
c572f23a
HPB
661v9fs_version(uint16_t tag, uint8_t id, int32_t msize, char* version) "tag %d id %d msize %d version %s"
662v9fs_version_return(uint16_t tag, uint8_t id, int32_t msize, char* version) "tag %d id %d msize %d version %s"
c76eaf13 663v9fs_attach(uint16_t tag, uint8_t id, int32_t fid, int32_t afid, char* uname, char* aname) "tag %u id %u fid %d afid %d uname %s aname %s"
c572f23a
HPB
664v9fs_attach_return(uint16_t tag, uint8_t id, int8_t type, int32_t version, int64_t path) "tag %d id %d type %d version %d path %"PRId64""
665v9fs_stat(uint16_t tag, uint8_t id, int32_t fid) "tag %d id %d fid %d"
666v9fs_stat_return(uint16_t tag, uint8_t id, int32_t mode, int32_t atime, int32_t mtime, int64_t length) "tag %d id %d stat={mode %d atime %d mtime %d length %"PRId64"}"
667v9fs_getattr(uint16_t tag, uint8_t id, int32_t fid, uint64_t request_mask) "tag %d id %d fid %d request_mask %"PRIu64""
668v9fs_getattr_return(uint16_t tag, uint8_t id, uint64_t result_mask, uint32_t mode, uint32_t uid, uint32_t gid) "tag %d id %d getattr={result_mask %"PRId64" mode %u uid %u gid %u}"
669v9fs_walk(uint16_t tag, uint8_t id, int32_t fid, int32_t newfid, uint16_t nwnames) "tag %d id %d fid %d newfid %d nwnames %d"
670v9fs_walk_return(uint16_t tag, uint8_t id, uint16_t nwnames, void* qids) "tag %d id %d nwnames %d qids %p"
671v9fs_open(uint16_t tag, uint8_t id, int32_t fid, int32_t mode) "tag %d id %d fid %d mode %d"
672v9fs_open_return(uint16_t tag, uint8_t id, int8_t type, int32_t version, int64_t path, int iounit) "tag %d id %d qid={type %d version %d path %"PRId64"} iounit %d"
673v9fs_lcreate(uint16_t tag, uint8_t id, int32_t dfid, int32_t flags, int32_t mode, uint32_t gid) "tag %d id %d dfid %d flags %d mode %d gid %u"
674v9fs_lcreate_return(uint16_t tag, uint8_t id, int8_t type, int32_t version, int64_t path, int32_t iounit) "tag %d id %d qid={type %d version %d path %"PRId64"} iounit %d"
675v9fs_fsync(uint16_t tag, uint8_t id, int32_t fid, int datasync) "tag %d id %d fid %d datasync %d"
676v9fs_clunk(uint16_t tag, uint8_t id, int32_t fid) "tag %d id %d fid %d"
2f008a8c 677v9fs_read(uint16_t tag, uint8_t id, int32_t fid, uint64_t off, uint32_t max_count) "tag %d id %d fid %d off %"PRIu64" max_count %u"
c572f23a 678v9fs_read_return(uint16_t tag, uint8_t id, int32_t count, ssize_t err) "tag %d id %d count %d err %zd"
2f008a8c
AK
679v9fs_readdir(uint16_t tag, uint8_t id, int32_t fid, uint64_t offset, uint32_t max_count) "tag %d id %d fid %d offset %"PRIu64" max_count %u"
680v9fs_readdir_return(uint16_t tag, uint8_t id, uint32_t count, ssize_t retval) "tag %d id %d count %u retval %zd"
681v9fs_write(uint16_t tag, uint8_t id, int32_t fid, uint64_t off, uint32_t count, int cnt) "tag %d id %d fid %d off %"PRIu64" count %u cnt %d"
c572f23a
HPB
682v9fs_write_return(uint16_t tag, uint8_t id, int32_t total, ssize_t err) "tag %d id %d total %d err %zd"
683v9fs_create(uint16_t tag, uint8_t id, int32_t fid, char* name, int32_t perm, int8_t mode) "tag %d id %d fid %d name %s perm %d mode %d"
684v9fs_create_return(uint16_t tag, uint8_t id, int8_t type, int32_t version, int64_t path, int iounit) "tag %d id %d qid={type %d version %d path %"PRId64"} iounit %d"
685v9fs_symlink(uint16_t tag, uint8_t id, int32_t fid, char* name, char* symname, uint32_t gid) "tag %d id %d fid %d name %s symname %s gid %u"
686v9fs_symlink_return(uint16_t tag, uint8_t id, int8_t type, int32_t version, int64_t path) "tag %d id %d qid={type %d version %d path %"PRId64"}"
687v9fs_flush(uint16_t tag, uint8_t id, int16_t flush_tag) "tag %d id %d flush_tag %d"
688v9fs_link(uint16_t tag, uint8_t id, int32_t dfid, int32_t oldfid, char* name) "tag %d id %d dfid %d oldfid %d name %s"
689v9fs_remove(uint16_t tag, uint8_t id, int32_t fid) "tag %d id %d fid %d"
c76eaf13 690v9fs_wstat(uint16_t tag, uint8_t id, int32_t fid, int32_t mode, int32_t atime, int32_t mtime) "tag %u id %u fid %d stat={mode %d atime %d mtime %d}"
c572f23a
HPB
691v9fs_mknod(uint16_t tag, uint8_t id, int32_t fid, int mode, int major, int minor) "tag %d id %d fid %d mode %d major %d minor %d"
692v9fs_mknod_return(uint16_t tag, uint8_t id, int8_t type, int32_t version, int64_t path) "tag %d id %d qid={type %d version %d path %"PRId64"}"
693v9fs_lock(uint16_t tag, uint8_t id, int32_t fid, uint8_t type, uint64_t start, uint64_t length) "tag %d id %d fid %d type %d start %"PRIu64" length %"PRIu64""
694v9fs_lock_return(uint16_t tag, uint8_t id, int8_t status) "tag %d id %d status %d"
695v9fs_getlock(uint16_t tag, uint8_t id, int32_t fid, uint8_t type, uint64_t start, uint64_t length)"tag %d id %d fid %d type %d start %"PRIu64" length %"PRIu64""
696v9fs_getlock_return(uint16_t tag, uint8_t id, uint8_t type, uint64_t start, uint64_t length, uint32_t proc_id) "tag %d id %d type %d start %"PRIu64" length %"PRIu64" proc_id %u"
c76eaf13
SW
697v9fs_mkdir(uint16_t tag, uint8_t id, int32_t fid, char* name, int mode, uint32_t gid) "tag %u id %u fid %d name %s mode %d gid %u"
698v9fs_mkdir_return(uint16_t tag, uint8_t id, int8_t type, int32_t version, int64_t path, int err) "tag %u id %u qid={type %d version %d path %"PRId64"} err %d"
c572f23a
HPB
699v9fs_xattrwalk(uint16_t tag, uint8_t id, int32_t fid, int32_t newfid, char* name) "tag %d id %d fid %d newfid %d name %s"
700v9fs_xattrwalk_return(uint16_t tag, uint8_t id, int64_t size) "tag %d id %d size %"PRId64""
701v9fs_xattrcreate(uint16_t tag, uint8_t id, int32_t fid, char* name, int64_t size, int flags) "tag %d id %d fid %d name %s size %"PRId64" flags %d"
702v9fs_readlink(uint16_t tag, uint8_t id, int32_t fid) "tag %d id %d fid %d"
703v9fs_readlink_return(uint16_t tag, uint8_t id, char* target) "tag %d id %d name %s"
ec0ceb17
BS
704
705# target-sparc/mmu_helper.c
706mmu_helper_dfault(uint64_t address, uint64_t context, int mmu_idx, uint32_t tl) "DFAULT at %"PRIx64" context %"PRIx64" mmu_idx=%d tl=%d"
707mmu_helper_dprot(uint64_t address, uint64_t context, int mmu_idx, uint32_t tl) "DPROT at %"PRIx64" context %"PRIx64" mmu_idx=%d tl=%d"
708mmu_helper_dmiss(uint64_t address, uint64_t context) "DMISS at %"PRIx64" context %"PRIx64""
709mmu_helper_tfault(uint64_t address, uint64_t context) "TFAULT at %"PRIx64" context %"PRIx64""
710mmu_helper_tmiss(uint64_t address, uint64_t context) "TMISS at %"PRIx64" context %"PRIx64""
711mmu_helper_get_phys_addr_code(uint32_t tl, int mmu_idx, uint64_t prim_context, uint64_t sec_context, uint64_t address) "tl=%d mmu_idx=%d primary context=%"PRIx64" secondary context=%"PRIx64" address=%"PRIx64""
712mmu_helper_get_phys_addr_data(uint32_t tl, int mmu_idx, uint64_t prim_context, uint64_t sec_context, uint64_t address) "tl=%d mmu_idx=%d primary context=%"PRIx64" secondary context=%"PRIx64" address=%"PRIx64""
713mmu_helper_mmu_fault(uint64_t address, uint64_t paddr, int mmu_idx, uint32_t tl, uint64_t prim_context, uint64_t sec_context) "Translate at %"PRIx64" -> %"PRIx64", mmu_idx=%d tl=%d primary context=%"PRIx64" secondary context=%"PRIx64""
11e66bca
BS
714
715# target-sparc/int_helper.c
716int_helper_set_softint(uint32_t softint) "new %08x"
717int_helper_clear_softint(uint32_t softint) "new %08x"
718int_helper_write_softint(uint32_t softint) "new %08x"
719int_helper_icache_freeze(void) "Instruction cache: freeze"
720int_helper_dcache_freeze(void) "Data cache: freeze"
870be6ad
BS
721
722# target-sparc/win_helper.c
723win_helper_gregset_error(uint32_t pstate) "ERROR in get_gregset: active pstate bits=%x"
724win_helper_switch_pstate(uint32_t pstate_regs, uint32_t new_pstate_regs) "change_pstate: switching regs old=%x new=%x"
725win_helper_no_switch_pstate(uint32_t new_pstate_regs) "change_pstate: regs new=%x (unchanged)"
726win_helper_wrpil(uint32_t psrpil, uint32_t new_pil) "old=%x new=%x"
727win_helper_done(uint32_t tl) "tl=%d"
728win_helper_retry(uint32_t tl) "tl=%d"
c57c4658
KW
729
730# dma-helpers.c
731dma_bdrv_io(void *dbs, void *bs, int64_t sector_num, bool to_dev) "dbs=%p bs=%p sector_num=%" PRId64 " to_dev=%d"
732dma_aio_cancel(void *dbs) "dbs=%p"
733dma_complete(void *dbs, int ret, void *cb) "dbs=%p ret=%d cb=%p"
734dma_bdrv_cb(void *dbs, int ret) "dbs=%p ret=%d"
735dma_map_wait(void *dbs) "dbs=%p"
cdbc19dd
AL
736
737# console.h
738displaysurface_free(void *display_state, void *display_surface) "state=%p surface=%p"
739displaysurface_resize(void *display_state, void *display_surface, int width, int height) "state=%p surface=%p %dx%d"
72750018
AL
740
741# vga.c
742ppm_save(const char *filename, void *display_surface) "%s surface=%p"
c480bb7d
AL
743
744# hw/qxl.c
745disable qxl_interface_set_mm_time(int qid, uint32_t mm_time) "%d %d"
746disable qxl_io_write_vga(int qid, const char *mode, uint32_t addr, uint32_t val) "%d %s addr=%u val=%u"
95b752bc 747qxl_create_guest_primary(int qid, uint32_t width, uint32_t height, uint64_t mem, uint32_t format, uint32_t position) "%d %ux%u mem=%" PRIx64 " %u,%u"
c480bb7d
AL
748qxl_create_guest_primary_rest(int qid, int32_t stride, uint32_t type, uint32_t flags) "%d %d,%d,%d"
749qxl_destroy_primary(int qid) "%d"
750qxl_enter_vga_mode(int qid) "%d"
751qxl_exit_vga_mode(int qid) "%d"
752qxl_hard_reset(int qid, int64_t loadvm) "%d loadvm=%"PRId64""
753qxl_interface_async_complete_io(int qid, uint32_t current_async, void *cookie) "%d current=%d cookie=%p"
754qxl_interface_attach_worker(int qid) "%d"
755qxl_interface_get_init_info(int qid) "%d"
756qxl_interface_set_compression_level(int qid, int64_t level) "%d %"PRId64
757qxl_interface_update_area_complete(int qid, uint32_t surface_id, uint32_t dirty_left, uint32_t dirty_right, uint32_t dirty_top, uint32_t dirty_bottom) "%d surface=%d [%d,%d,%d,%d]"
758qxl_interface_update_area_complete_rest(int qid, uint32_t num_updated_rects) "%d #=%d"
759qxl_interface_update_area_complete_overflow(int qid, int max) "%d max=%d"
760qxl_interface_update_area_complete_schedule_bh(int qid, uint32_t num_dirty) "%d #dirty=%d"
761qxl_io_destroy_primary_ignored(int qid, const char *mode) "%d %s"
762qxl_io_read_unexpected(int qid) "%d"
763qxl_io_unexpected_vga_mode(int qid, uint32_t io_port, const char *desc) "%d 0x%x (%s)"
764qxl_io_write(int qid, const char *mode, uint64_t addr, uint64_t val, unsigned size, int async) "%d %s addr=%"PRIu64 " val=%"PRIu64" size=%u async=%d"
765qxl_memslot_add_guest(int qid, uint32_t slot_id, uint64_t guest_start, uint64_t guest_end) "%d %u: guest phys 0x%"PRIx64 " - 0x%" PRIx64
766qxl_post_load(int qid, const char *mode) "%d %s"
767qxl_pre_load(int qid) "%d"
768qxl_pre_save(int qid) "%d"
769qxl_reset_surfaces(int qid) "%d"
770qxl_ring_command_check(int qid, const char *mode) "%d %s"
771qxl_ring_command_get(int qid, const char *mode) "%d %s"
772qxl_ring_command_req_notification(int qid) "%d"
773qxl_ring_cursor_check(int qid, const char *mode) "%d %s"
774qxl_ring_cursor_get(int qid, const char *mode) "%d %s"
775qxl_ring_cursor_req_notification(int qid) "%d"
776qxl_ring_res_push(int qid, const char *mode, uint32_t surface_count, uint32_t free_res, void *last_release, const char *notify) "%d %s s#=%d res#=%d last=%p notify=%s"
777qxl_ring_res_push_rest(int qid, uint32_t ring_has, uint32_t ring_size, uint32_t prod, uint32_t cons) "%d ring %d/%d [%d,%d]"
778qxl_ring_res_put(int qid, uint32_t free_res) "%d #res=%d"
779qxl_set_mode(int qid, int modenr, uint32_t x_res, uint32_t y_res, uint32_t bits, uint64_t devmem) "%d mode=%d [ x=%d y=%d @ bpp=%d devmem=0x%" PRIx64 " ]"
780qxl_soft_reset(int qid) "%d"
781qemu_spice_add_memslot(int qid, uint32_t slot_id, unsigned long virt_start, unsigned long virt_end, int async) "%d %u: host virt 0x%lx - 0x%lx async=%d"
782qemu_spice_del_memslot(int qid, uint32_t gid, uint32_t slot_id) "%d gid=%u sid=%u"
783qemu_spice_create_primary_surface(int qid, uint32_t sid, void *surface, int async) "%d sid=%u surface=%p async=%d"
784qemu_spice_destroy_primary_surface(int qid, uint32_t sid, int async) "%d sid=%u async=%d"
785qemu_spice_wakeup(uint32_t qid) "%d"
786qemu_spice_start(uint32_t qid) "%d"
787qemu_spice_stop(uint32_t qid) "%d"
788qemu_spice_create_update(uint32_t left, uint32_t right, uint32_t top, uint32_t bottom) "lr %d -> %d, tb -> %d -> %d"
789qxl_spice_destroy_surfaces_complete(int qid) "%d"
790qxl_spice_destroy_surfaces(int qid, int async) "%d async=%d"
791qxl_spice_destroy_surface_wait_complete(int qid, uint32_t id) "%d sid=%d"
792qxl_spice_destroy_surface_wait(int qid, uint32_t id, int async) "%d sid=%d async=%d"
793qxl_spice_flush_surfaces_async(int qid, uint32_t surface_count, uint32_t num_free_res) "%d s#=%d, res#=%d"
794qxl_spice_loadvm_commands(int qid, void *ext, uint32_t count) "%d ext=%p count=%d"
795qxl_spice_oom(int qid) "%d"
796qxl_spice_reset_cursor(int qid) "%d"
797qxl_spice_reset_image_cache(int qid) "%d"
798qxl_spice_reset_memslots(int qid) "%d"
799qxl_spice_update_area(int qid, uint32_t surface_id, uint32_t left, uint32_t right, uint32_t top, uint32_t bottom) "%d sid=%d [%d,%d,%d,%d]"
800qxl_spice_update_area_rest(int qid, uint32_t num_dirty_rects, uint32_t clear_dirty_region) "%d #d=%d clear=%d"
801qxl_surfaces_dirty(int qid, int surface, int offset, int size) "%d surface=%d offset=%d size=%d"
d53291cf
AL
802
803# hw/qxl-render.c
804qxl_render_blit_guest_primary_initialized(void) ""
805qxl_render_blit(int32_t stride, int32_t left, int32_t right, int32_t top, int32_t bottom) "stride=%d [%d, %d, %d, %d]"
806qxl_render_guest_primary_resized(int32_t width, int32_t height, int32_t stride, int32_t bytes_pp, int32_t bits_pp) "%dx%d, stride %d, bpp %d, depth %d"
807qxl_render_update_area_done(void *cookie) "%p"