]> git.proxmox.com Git - mirror_edk2.git/blame - OvmfPkg/Include/IndustryStandard/Q35MchIch9.h
MdeModulePkg: Add CoreInitializeMemoryAttributesTable() to header file.
[mirror_edk2.git] / OvmfPkg / Include / IndustryStandard / Q35MchIch9.h
CommitLineData
cb2e3007
LE
1/** @file\r
2 Various register numbers and value bits based on the following publications:\r
3 - Intel(R) datasheet 316966-002\r
4 - Intel(R) datasheet 316972-004\r
5\r
6 Copyright (C) 2015, Red Hat, Inc.\r
7 Copyright (c) 2014, Gabriel L. Somlo <somlo@cmu.edu>\r
8\r
9 This program and the accompanying materials are licensed and made available\r
10 under the terms and conditions of the BSD License which accompanies this\r
11 distribution. The full text of the license may be found at\r
12 http://opensource.org/licenses/bsd-license.php\r
13\r
14 THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS, WITHOUT\r
15 WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r
16**/\r
17\r
18#ifndef __Q35_MCH_ICH9_H__\r
19#define __Q35_MCH_ICH9_H__\r
20\r
21#include <Library/PciLib.h>\r
22\r
23//\r
24// Host Bridge Device ID (DID) value for Q35/MCH\r
25//\r
26#define INTEL_Q35_MCH_DEVICE_ID 0x29C0\r
27\r
6b225ace
LE
28//\r
29// B/D/F/Type: 0/0/0/PCI\r
30//\r
31#define DRAMC_REGISTER_Q35(Offset) PCI_LIB_ADDRESS (0, 0, 0, (Offset))\r
32\r
33#define MCH_GGC 0x52\r
34#define MCH_GGC_IVD BIT1\r
35\r
36#define MCH_SMRAM 0x9D\r
37#define MCH_SMRAM_D_LCK BIT4\r
38#define MCH_SMRAM_G_SMRAME BIT3\r
39\r
40#define MCH_ESMRAMC 0x9E\r
41#define MCH_ESMRAMC_H_SMRAME BIT7\r
42#define MCH_ESMRAMC_E_SMERR BIT6\r
43#define MCH_ESMRAMC_SM_CACHE BIT5\r
44#define MCH_ESMRAMC_SM_L1 BIT4\r
45#define MCH_ESMRAMC_SM_L2 BIT3\r
46#define MCH_ESMRAMC_TSEG_8MB BIT2\r
47#define MCH_ESMRAMC_TSEG_2MB BIT1\r
48#define MCH_ESMRAMC_TSEG_1MB 0\r
49#define MCH_ESMRAMC_TSEG_MASK (BIT2 | BIT1)\r
50#define MCH_ESMRAMC_T_EN BIT0\r
51\r
52#define MCH_GBSM 0xA4\r
53#define MCH_GBSM_MB_SHIFT 20\r
54\r
55#define MCH_BGSM 0xA8\r
56#define MCH_BGSM_MB_SHIFT 20\r
57\r
58#define MCH_TSEGMB 0xAC\r
59#define MCH_TSEGMB_MB_SHIFT 20\r
60\r
61#define MCH_TOLUD 0xB0\r
62#define MCH_TOLUD_MB_SHIFT 4\r
63\r
cb2e3007
LE
64//\r
65// B/D/F/Type: 0/0x1f/0/PCI\r
66//\r
67#define POWER_MGMT_REGISTER_Q35(Offset) \\r
68 PCI_LIB_ADDRESS (0, 0x1f, 0, (Offset))\r
69\r
6b225ace
LE
70#define ICH9_PMBASE 0x40\r
71#define ICH9_PMBASE_MASK (BIT15 | BIT14 | BIT13 | BIT12 | BIT11 | \\r
72 BIT10 | BIT9 | BIT8 | BIT7)\r
73\r
74#define ICH9_ACPI_CNTL 0x44\r
75#define ICH9_ACPI_CNTL_ACPI_EN BIT7\r
76\r
77#define ICH9_GEN_PMCON_1 0xA0\r
78#define ICH9_GEN_PMCON_1_SMI_LOCK BIT4\r
79\r
90721ba5
PA
80#define ICH9_RCBA 0xF0\r
81#define ICH9_RCBA_EN BIT0\r
82\r
6b225ace
LE
83//\r
84// IO ports\r
85//\r
86#define ICH9_APM_CNT 0xB2\r
87#define ICH9_APM_STS 0xB3\r
88\r
89//\r
90// IO ports relative to PMBASE\r
91//\r
92#define ICH9_PMBASE_OFS_SMI_EN 0x30\r
93#define ICH9_SMI_EN_APMC_EN BIT5\r
94#define ICH9_SMI_EN_GBL_SMI_EN BIT0\r
95\r
90721ba5
PA
96#define ICH9_ROOT_COMPLEX_BASE 0xFED1C000\r
97\r
cb2e3007 98#endif\r