]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/block/nvme-core.c
NVMe: Fix divide-by-zero in nvme_trans_io_get_num_cmds
[mirror_ubuntu-bionic-kernel.git] / drivers / block / nvme-core.c
CommitLineData
b60503ba
MW
1/*
2 * NVM Express device driver
3 * Copyright (c) 2011, Intel Corporation.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
17 */
18
19#include <linux/nvme.h>
20#include <linux/bio.h>
8de05535 21#include <linux/bitops.h>
b60503ba 22#include <linux/blkdev.h>
fd63e9ce 23#include <linux/delay.h>
b60503ba
MW
24#include <linux/errno.h>
25#include <linux/fs.h>
26#include <linux/genhd.h>
5aff9382 27#include <linux/idr.h>
b60503ba
MW
28#include <linux/init.h>
29#include <linux/interrupt.h>
30#include <linux/io.h>
31#include <linux/kdev_t.h>
1fa6aead 32#include <linux/kthread.h>
b60503ba
MW
33#include <linux/kernel.h>
34#include <linux/mm.h>
35#include <linux/module.h>
36#include <linux/moduleparam.h>
37#include <linux/pci.h>
be7b6275 38#include <linux/poison.h>
c3bfe717 39#include <linux/ptrace.h>
b60503ba
MW
40#include <linux/sched.h>
41#include <linux/slab.h>
42#include <linux/types.h>
5d0f6131 43#include <scsi/sg.h>
797a796a
HM
44#include <asm-generic/io-64-nonatomic-lo-hi.h>
45
b60503ba
MW
46#define NVME_Q_DEPTH 1024
47#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
48#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
e85248e5 49#define ADMIN_TIMEOUT (60 * HZ)
b60503ba
MW
50
51static int nvme_major;
52module_param(nvme_major, int, 0);
53
58ffacb5
MW
54static int use_threaded_interrupts;
55module_param(use_threaded_interrupts, int, 0);
56
1fa6aead
MW
57static DEFINE_SPINLOCK(dev_list_lock);
58static LIST_HEAD(dev_list);
59static struct task_struct *nvme_thread;
9a6b9458 60static struct workqueue_struct *nvme_workq;
1fa6aead 61
d4b4ff8e
KB
62static void nvme_reset_failed_dev(struct work_struct *ws);
63
4d115420
KB
64struct async_cmd_info {
65 struct kthread_work work;
66 struct kthread_worker *worker;
67 u32 result;
68 int status;
69 void *ctx;
70};
1fa6aead 71
b60503ba
MW
72/*
73 * An NVM Express queue. Each device has at least two (one for admin
74 * commands and one for I/O commands).
75 */
76struct nvme_queue {
5a92e700 77 struct rcu_head r_head;
b60503ba 78 struct device *q_dmadev;
091b6092 79 struct nvme_dev *dev;
3193f07b 80 char irqname[24]; /* nvme4294967295-65535\0 */
b60503ba
MW
81 spinlock_t q_lock;
82 struct nvme_command *sq_cmds;
83 volatile struct nvme_completion *cqes;
84 dma_addr_t sq_dma_addr;
85 dma_addr_t cq_dma_addr;
86 wait_queue_head_t sq_full;
1fa6aead 87 wait_queue_t sq_cong_wait;
b60503ba
MW
88 struct bio_list sq_cong;
89 u32 __iomem *q_db;
90 u16 q_depth;
91 u16 cq_vector;
92 u16 sq_head;
93 u16 sq_tail;
94 u16 cq_head;
c30341dc 95 u16 qid;
e9539f47
MW
96 u8 cq_phase;
97 u8 cqe_seen;
22404274 98 u8 q_suspended;
4d115420 99 struct async_cmd_info cmdinfo;
b60503ba
MW
100 unsigned long cmdid_data[];
101};
102
103/*
104 * Check we didin't inadvertently grow the command struct
105 */
106static inline void _nvme_check_size(void)
107{
108 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
109 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
110 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
111 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
112 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
f8ebf840 113 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
c30341dc 114 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
b60503ba
MW
115 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
116 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != 4096);
117 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != 4096);
118 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
6ecec745 119 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
b60503ba
MW
120}
121
5c1281a3 122typedef void (*nvme_completion_fn)(struct nvme_dev *, void *,
c2f5b650
MW
123 struct nvme_completion *);
124
e85248e5 125struct nvme_cmd_info {
c2f5b650
MW
126 nvme_completion_fn fn;
127 void *ctx;
e85248e5 128 unsigned long timeout;
c30341dc 129 int aborted;
e85248e5
MW
130};
131
132static struct nvme_cmd_info *nvme_cmd_info(struct nvme_queue *nvmeq)
133{
134 return (void *)&nvmeq->cmdid_data[BITS_TO_LONGS(nvmeq->q_depth)];
135}
136
22404274
KB
137static unsigned nvme_queue_extra(int depth)
138{
139 return DIV_ROUND_UP(depth, 8) + (depth * sizeof(struct nvme_cmd_info));
140}
141
b60503ba 142/**
714a7a22
MW
143 * alloc_cmdid() - Allocate a Command ID
144 * @nvmeq: The queue that will be used for this command
145 * @ctx: A pointer that will be passed to the handler
c2f5b650 146 * @handler: The function to call on completion
b60503ba
MW
147 *
148 * Allocate a Command ID for a queue. The data passed in will
149 * be passed to the completion handler. This is implemented by using
150 * the bottom two bits of the ctx pointer to store the handler ID.
151 * Passing in a pointer that's not 4-byte aligned will cause a BUG.
152 * We can change this if it becomes a problem.
184d2944
MW
153 *
154 * May be called with local interrupts disabled and the q_lock held,
155 * or with interrupts enabled and no locks held.
b60503ba 156 */
c2f5b650
MW
157static int alloc_cmdid(struct nvme_queue *nvmeq, void *ctx,
158 nvme_completion_fn handler, unsigned timeout)
b60503ba 159{
e6d15f79 160 int depth = nvmeq->q_depth - 1;
e85248e5 161 struct nvme_cmd_info *info = nvme_cmd_info(nvmeq);
b60503ba
MW
162 int cmdid;
163
b60503ba
MW
164 do {
165 cmdid = find_first_zero_bit(nvmeq->cmdid_data, depth);
166 if (cmdid >= depth)
167 return -EBUSY;
168 } while (test_and_set_bit(cmdid, nvmeq->cmdid_data));
169
c2f5b650
MW
170 info[cmdid].fn = handler;
171 info[cmdid].ctx = ctx;
e85248e5 172 info[cmdid].timeout = jiffies + timeout;
c30341dc 173 info[cmdid].aborted = 0;
b60503ba
MW
174 return cmdid;
175}
176
177static int alloc_cmdid_killable(struct nvme_queue *nvmeq, void *ctx,
c2f5b650 178 nvme_completion_fn handler, unsigned timeout)
b60503ba
MW
179{
180 int cmdid;
181 wait_event_killable(nvmeq->sq_full,
e85248e5 182 (cmdid = alloc_cmdid(nvmeq, ctx, handler, timeout)) >= 0);
b60503ba
MW
183 return (cmdid < 0) ? -EINTR : cmdid;
184}
185
c2f5b650
MW
186/* Special values must be less than 0x1000 */
187#define CMD_CTX_BASE ((void *)POISON_POINTER_DELTA)
d2d87034
MW
188#define CMD_CTX_CANCELLED (0x30C + CMD_CTX_BASE)
189#define CMD_CTX_COMPLETED (0x310 + CMD_CTX_BASE)
190#define CMD_CTX_INVALID (0x314 + CMD_CTX_BASE)
00df5cb4 191#define CMD_CTX_FLUSH (0x318 + CMD_CTX_BASE)
c30341dc 192#define CMD_CTX_ABORT (0x31C + CMD_CTX_BASE)
be7b6275 193
5c1281a3 194static void special_completion(struct nvme_dev *dev, void *ctx,
c2f5b650
MW
195 struct nvme_completion *cqe)
196{
197 if (ctx == CMD_CTX_CANCELLED)
198 return;
199 if (ctx == CMD_CTX_FLUSH)
200 return;
c30341dc
KB
201 if (ctx == CMD_CTX_ABORT) {
202 ++dev->abort_limit;
203 return;
204 }
c2f5b650 205 if (ctx == CMD_CTX_COMPLETED) {
5c1281a3 206 dev_warn(&dev->pci_dev->dev,
c2f5b650
MW
207 "completed id %d twice on queue %d\n",
208 cqe->command_id, le16_to_cpup(&cqe->sq_id));
209 return;
210 }
211 if (ctx == CMD_CTX_INVALID) {
5c1281a3 212 dev_warn(&dev->pci_dev->dev,
c2f5b650
MW
213 "invalid id %d completed on queue %d\n",
214 cqe->command_id, le16_to_cpup(&cqe->sq_id));
215 return;
216 }
217
5c1281a3 218 dev_warn(&dev->pci_dev->dev, "Unknown special completion %p\n", ctx);
c2f5b650
MW
219}
220
4d115420
KB
221static void async_completion(struct nvme_dev *dev, void *ctx,
222 struct nvme_completion *cqe)
223{
224 struct async_cmd_info *cmdinfo = ctx;
225 cmdinfo->result = le32_to_cpup(&cqe->result);
226 cmdinfo->status = le16_to_cpup(&cqe->status) >> 1;
227 queue_kthread_work(cmdinfo->worker, &cmdinfo->work);
228}
229
184d2944
MW
230/*
231 * Called with local interrupts disabled and the q_lock held. May not sleep.
232 */
c2f5b650
MW
233static void *free_cmdid(struct nvme_queue *nvmeq, int cmdid,
234 nvme_completion_fn *fn)
b60503ba 235{
c2f5b650 236 void *ctx;
e85248e5 237 struct nvme_cmd_info *info = nvme_cmd_info(nvmeq);
b60503ba 238
c2f5b650
MW
239 if (cmdid >= nvmeq->q_depth) {
240 *fn = special_completion;
48e3d398 241 return CMD_CTX_INVALID;
c2f5b650 242 }
859361a2
KB
243 if (fn)
244 *fn = info[cmdid].fn;
c2f5b650
MW
245 ctx = info[cmdid].ctx;
246 info[cmdid].fn = special_completion;
e85248e5 247 info[cmdid].ctx = CMD_CTX_COMPLETED;
b60503ba
MW
248 clear_bit(cmdid, nvmeq->cmdid_data);
249 wake_up(&nvmeq->sq_full);
c2f5b650 250 return ctx;
b60503ba
MW
251}
252
c2f5b650
MW
253static void *cancel_cmdid(struct nvme_queue *nvmeq, int cmdid,
254 nvme_completion_fn *fn)
3c0cf138 255{
c2f5b650 256 void *ctx;
e85248e5 257 struct nvme_cmd_info *info = nvme_cmd_info(nvmeq);
c2f5b650
MW
258 if (fn)
259 *fn = info[cmdid].fn;
260 ctx = info[cmdid].ctx;
261 info[cmdid].fn = special_completion;
e85248e5 262 info[cmdid].ctx = CMD_CTX_CANCELLED;
c2f5b650 263 return ctx;
3c0cf138
MW
264}
265
5a92e700 266static struct nvme_queue *raw_nvmeq(struct nvme_dev *dev, int qid)
b60503ba 267{
5a92e700 268 return rcu_dereference_raw(dev->queues[qid]);
b60503ba
MW
269}
270
4f5099af 271static struct nvme_queue *get_nvmeq(struct nvme_dev *dev) __acquires(RCU)
5a92e700
KB
272{
273 rcu_read_lock();
274 return rcu_dereference(dev->queues[get_cpu() + 1]);
275}
276
4f5099af 277static void put_nvmeq(struct nvme_queue *nvmeq) __releases(RCU)
b60503ba 278{
1b23484b 279 put_cpu();
5a92e700 280 rcu_read_unlock();
b60503ba
MW
281}
282
4f5099af
KB
283static struct nvme_queue *lock_nvmeq(struct nvme_dev *dev, int q_idx)
284 __acquires(RCU)
285{
286 rcu_read_lock();
287 return rcu_dereference(dev->queues[q_idx]);
288}
289
290static void unlock_nvmeq(struct nvme_queue *nvmeq) __releases(RCU)
291{
292 rcu_read_unlock();
293}
294
b60503ba 295/**
714a7a22 296 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
b60503ba
MW
297 * @nvmeq: The queue to use
298 * @cmd: The command to send
299 *
300 * Safe to use from interrupt context
301 */
302static int nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd)
303{
304 unsigned long flags;
305 u16 tail;
b60503ba 306 spin_lock_irqsave(&nvmeq->q_lock, flags);
4f5099af
KB
307 if (nvmeq->q_suspended) {
308 spin_unlock_irqrestore(&nvmeq->q_lock, flags);
309 return -EBUSY;
310 }
b60503ba
MW
311 tail = nvmeq->sq_tail;
312 memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
b60503ba
MW
313 if (++tail == nvmeq->q_depth)
314 tail = 0;
7547881d 315 writel(tail, nvmeq->q_db);
b60503ba
MW
316 nvmeq->sq_tail = tail;
317 spin_unlock_irqrestore(&nvmeq->q_lock, flags);
318
319 return 0;
320}
321
eca18b23 322static __le64 **iod_list(struct nvme_iod *iod)
e025344c 323{
eca18b23 324 return ((void *)iod) + iod->offset;
e025344c
SMM
325}
326
eca18b23
MW
327/*
328 * Will slightly overestimate the number of pages needed. This is OK
329 * as it only leads to a small amount of wasted memory for the lifetime of
330 * the I/O.
331 */
332static int nvme_npages(unsigned size)
333{
334 unsigned nprps = DIV_ROUND_UP(size + PAGE_SIZE, PAGE_SIZE);
335 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
336}
b60503ba 337
eca18b23
MW
338static struct nvme_iod *
339nvme_alloc_iod(unsigned nseg, unsigned nbytes, gfp_t gfp)
b60503ba 340{
eca18b23
MW
341 struct nvme_iod *iod = kmalloc(sizeof(struct nvme_iod) +
342 sizeof(__le64 *) * nvme_npages(nbytes) +
343 sizeof(struct scatterlist) * nseg, gfp);
344
345 if (iod) {
346 iod->offset = offsetof(struct nvme_iod, sg[nseg]);
347 iod->npages = -1;
348 iod->length = nbytes;
2b196034 349 iod->nents = 0;
6198221f 350 iod->start_time = jiffies;
eca18b23
MW
351 }
352
353 return iod;
b60503ba
MW
354}
355
5d0f6131 356void nvme_free_iod(struct nvme_dev *dev, struct nvme_iod *iod)
b60503ba 357{
eca18b23
MW
358 const int last_prp = PAGE_SIZE / 8 - 1;
359 int i;
360 __le64 **list = iod_list(iod);
361 dma_addr_t prp_dma = iod->first_dma;
362
363 if (iod->npages == 0)
364 dma_pool_free(dev->prp_small_pool, list[0], prp_dma);
365 for (i = 0; i < iod->npages; i++) {
366 __le64 *prp_list = list[i];
367 dma_addr_t next_prp_dma = le64_to_cpu(prp_list[last_prp]);
368 dma_pool_free(dev->prp_page_pool, prp_list, prp_dma);
369 prp_dma = next_prp_dma;
370 }
371 kfree(iod);
b60503ba
MW
372}
373
6198221f
KB
374static void nvme_start_io_acct(struct bio *bio)
375{
376 struct gendisk *disk = bio->bi_bdev->bd_disk;
377 const int rw = bio_data_dir(bio);
378 int cpu = part_stat_lock();
379 part_round_stats(cpu, &disk->part0);
380 part_stat_inc(cpu, &disk->part0, ios[rw]);
381 part_stat_add(cpu, &disk->part0, sectors[rw], bio_sectors(bio));
382 part_inc_in_flight(&disk->part0, rw);
383 part_stat_unlock();
384}
385
386static void nvme_end_io_acct(struct bio *bio, unsigned long start_time)
387{
388 struct gendisk *disk = bio->bi_bdev->bd_disk;
389 const int rw = bio_data_dir(bio);
390 unsigned long duration = jiffies - start_time;
391 int cpu = part_stat_lock();
392 part_stat_add(cpu, &disk->part0, ticks[rw], duration);
393 part_round_stats(cpu, &disk->part0);
394 part_dec_in_flight(&disk->part0, rw);
395 part_stat_unlock();
396}
397
5c1281a3 398static void bio_completion(struct nvme_dev *dev, void *ctx,
b60503ba
MW
399 struct nvme_completion *cqe)
400{
eca18b23
MW
401 struct nvme_iod *iod = ctx;
402 struct bio *bio = iod->private;
b60503ba
MW
403 u16 status = le16_to_cpup(&cqe->status) >> 1;
404
9e59d091 405 if (iod->nents) {
2b196034 406 dma_unmap_sg(&dev->pci_dev->dev, iod->sg, iod->nents,
b60503ba 407 bio_data_dir(bio) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
9e59d091
KB
408 nvme_end_io_acct(bio, iod->start_time);
409 }
eca18b23 410 nvme_free_iod(dev, iod);
427e9708 411 if (status)
1ad2f893 412 bio_endio(bio, -EIO);
427e9708 413 else
1ad2f893 414 bio_endio(bio, 0);
b60503ba
MW
415}
416
184d2944 417/* length is in bytes. gfp flags indicates whether we may sleep. */
5d0f6131
VV
418int nvme_setup_prps(struct nvme_dev *dev, struct nvme_common_command *cmd,
419 struct nvme_iod *iod, int total_len, gfp_t gfp)
ff22b54f 420{
99802a7a 421 struct dma_pool *pool;
eca18b23
MW
422 int length = total_len;
423 struct scatterlist *sg = iod->sg;
ff22b54f
MW
424 int dma_len = sg_dma_len(sg);
425 u64 dma_addr = sg_dma_address(sg);
426 int offset = offset_in_page(dma_addr);
e025344c 427 __le64 *prp_list;
eca18b23 428 __le64 **list = iod_list(iod);
e025344c 429 dma_addr_t prp_dma;
eca18b23 430 int nprps, i;
ff22b54f
MW
431
432 cmd->prp1 = cpu_to_le64(dma_addr);
433 length -= (PAGE_SIZE - offset);
434 if (length <= 0)
eca18b23 435 return total_len;
ff22b54f
MW
436
437 dma_len -= (PAGE_SIZE - offset);
438 if (dma_len) {
439 dma_addr += (PAGE_SIZE - offset);
440 } else {
441 sg = sg_next(sg);
442 dma_addr = sg_dma_address(sg);
443 dma_len = sg_dma_len(sg);
444 }
445
446 if (length <= PAGE_SIZE) {
447 cmd->prp2 = cpu_to_le64(dma_addr);
eca18b23 448 return total_len;
e025344c
SMM
449 }
450
451 nprps = DIV_ROUND_UP(length, PAGE_SIZE);
99802a7a
MW
452 if (nprps <= (256 / 8)) {
453 pool = dev->prp_small_pool;
eca18b23 454 iod->npages = 0;
99802a7a
MW
455 } else {
456 pool = dev->prp_page_pool;
eca18b23 457 iod->npages = 1;
99802a7a
MW
458 }
459
b77954cb
MW
460 prp_list = dma_pool_alloc(pool, gfp, &prp_dma);
461 if (!prp_list) {
462 cmd->prp2 = cpu_to_le64(dma_addr);
eca18b23
MW
463 iod->npages = -1;
464 return (total_len - length) + PAGE_SIZE;
b77954cb 465 }
eca18b23
MW
466 list[0] = prp_list;
467 iod->first_dma = prp_dma;
e025344c
SMM
468 cmd->prp2 = cpu_to_le64(prp_dma);
469 i = 0;
470 for (;;) {
7523d834 471 if (i == PAGE_SIZE / 8) {
e025344c 472 __le64 *old_prp_list = prp_list;
b77954cb 473 prp_list = dma_pool_alloc(pool, gfp, &prp_dma);
eca18b23
MW
474 if (!prp_list)
475 return total_len - length;
476 list[iod->npages++] = prp_list;
7523d834
MW
477 prp_list[0] = old_prp_list[i - 1];
478 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
479 i = 1;
e025344c
SMM
480 }
481 prp_list[i++] = cpu_to_le64(dma_addr);
482 dma_len -= PAGE_SIZE;
483 dma_addr += PAGE_SIZE;
484 length -= PAGE_SIZE;
485 if (length <= 0)
486 break;
487 if (dma_len > 0)
488 continue;
489 BUG_ON(dma_len < 0);
490 sg = sg_next(sg);
491 dma_addr = sg_dma_address(sg);
492 dma_len = sg_dma_len(sg);
ff22b54f
MW
493 }
494
eca18b23 495 return total_len;
ff22b54f
MW
496}
497
427e9708 498static int nvme_split_and_submit(struct bio *bio, struct nvme_queue *nvmeq,
20d0189b 499 int len)
427e9708 500{
20d0189b
KO
501 struct bio *split = bio_split(bio, len >> 9, GFP_ATOMIC, NULL);
502 if (!split)
427e9708
KB
503 return -ENOMEM;
504
20d0189b
KO
505 bio_chain(split, bio);
506
427e9708
KB
507 if (bio_list_empty(&nvmeq->sq_cong))
508 add_wait_queue(&nvmeq->sq_full, &nvmeq->sq_cong_wait);
20d0189b
KO
509 bio_list_add(&nvmeq->sq_cong, split);
510 bio_list_add(&nvmeq->sq_cong, bio);
427e9708
KB
511
512 return 0;
513}
514
1ad2f893
MW
515/* NVMe scatterlists require no holes in the virtual address */
516#define BIOVEC_NOT_VIRT_MERGEABLE(vec1, vec2) ((vec2)->bv_offset || \
517 (((vec1)->bv_offset + (vec1)->bv_len) % PAGE_SIZE))
518
427e9708 519static int nvme_map_bio(struct nvme_queue *nvmeq, struct nvme_iod *iod,
b60503ba
MW
520 struct bio *bio, enum dma_data_direction dma_dir, int psegs)
521{
7988613b
KO
522 struct bio_vec bvec, bvprv;
523 struct bvec_iter iter;
76830840 524 struct scatterlist *sg = NULL;
7988613b
KO
525 int length = 0, nsegs = 0, split_len = bio->bi_iter.bi_size;
526 int first = 1;
159b67d7
KB
527
528 if (nvmeq->dev->stripe_size)
529 split_len = nvmeq->dev->stripe_size -
4f024f37
KO
530 ((bio->bi_iter.bi_sector << 9) &
531 (nvmeq->dev->stripe_size - 1));
b60503ba 532
eca18b23 533 sg_init_table(iod->sg, psegs);
7988613b
KO
534 bio_for_each_segment(bvec, bio, iter) {
535 if (!first && BIOVEC_PHYS_MERGEABLE(&bvprv, &bvec)) {
536 sg->length += bvec.bv_len;
76830840 537 } else {
7988613b
KO
538 if (!first && BIOVEC_NOT_VIRT_MERGEABLE(&bvprv, &bvec))
539 return nvme_split_and_submit(bio, nvmeq,
20d0189b 540 length);
427e9708 541
eca18b23 542 sg = sg ? sg + 1 : iod->sg;
7988613b
KO
543 sg_set_page(sg, bvec.bv_page,
544 bvec.bv_len, bvec.bv_offset);
76830840
MW
545 nsegs++;
546 }
159b67d7 547
7988613b 548 if (split_len - length < bvec.bv_len)
20d0189b 549 return nvme_split_and_submit(bio, nvmeq, split_len);
7988613b 550 length += bvec.bv_len;
76830840 551 bvprv = bvec;
7988613b 552 first = 0;
b60503ba 553 }
eca18b23 554 iod->nents = nsegs;
76830840 555 sg_mark_end(sg);
427e9708 556 if (dma_map_sg(nvmeq->q_dmadev, iod->sg, iod->nents, dma_dir) == 0)
1ad2f893 557 return -ENOMEM;
427e9708 558
4f024f37 559 BUG_ON(length != bio->bi_iter.bi_size);
1ad2f893 560 return length;
b60503ba
MW
561}
562
0e5e4f0e
KB
563/*
564 * We reuse the small pool to allocate the 16-byte range here as it is not
565 * worth having a special pool for these or additional cases to handle freeing
566 * the iod.
567 */
568static int nvme_submit_discard(struct nvme_queue *nvmeq, struct nvme_ns *ns,
569 struct bio *bio, struct nvme_iod *iod, int cmdid)
570{
571 struct nvme_dsm_range *range;
572 struct nvme_command *cmnd = &nvmeq->sq_cmds[nvmeq->sq_tail];
573
574 range = dma_pool_alloc(nvmeq->dev->prp_small_pool, GFP_ATOMIC,
575 &iod->first_dma);
576 if (!range)
577 return -ENOMEM;
578
579 iod_list(iod)[0] = (__le64 *)range;
580 iod->npages = 0;
581
582 range->cattr = cpu_to_le32(0);
4f024f37
KO
583 range->nlb = cpu_to_le32(bio->bi_iter.bi_size >> ns->lba_shift);
584 range->slba = cpu_to_le64(nvme_block_nr(ns, bio->bi_iter.bi_sector));
0e5e4f0e
KB
585
586 memset(cmnd, 0, sizeof(*cmnd));
587 cmnd->dsm.opcode = nvme_cmd_dsm;
588 cmnd->dsm.command_id = cmdid;
589 cmnd->dsm.nsid = cpu_to_le32(ns->ns_id);
590 cmnd->dsm.prp1 = cpu_to_le64(iod->first_dma);
591 cmnd->dsm.nr = 0;
592 cmnd->dsm.attributes = cpu_to_le32(NVME_DSMGMT_AD);
593
594 if (++nvmeq->sq_tail == nvmeq->q_depth)
595 nvmeq->sq_tail = 0;
596 writel(nvmeq->sq_tail, nvmeq->q_db);
597
598 return 0;
599}
600
00df5cb4
MW
601static int nvme_submit_flush(struct nvme_queue *nvmeq, struct nvme_ns *ns,
602 int cmdid)
603{
604 struct nvme_command *cmnd = &nvmeq->sq_cmds[nvmeq->sq_tail];
605
606 memset(cmnd, 0, sizeof(*cmnd));
607 cmnd->common.opcode = nvme_cmd_flush;
608 cmnd->common.command_id = cmdid;
609 cmnd->common.nsid = cpu_to_le32(ns->ns_id);
610
611 if (++nvmeq->sq_tail == nvmeq->q_depth)
612 nvmeq->sq_tail = 0;
613 writel(nvmeq->sq_tail, nvmeq->q_db);
614
615 return 0;
616}
617
5d0f6131 618int nvme_submit_flush_data(struct nvme_queue *nvmeq, struct nvme_ns *ns)
00df5cb4
MW
619{
620 int cmdid = alloc_cmdid(nvmeq, (void *)CMD_CTX_FLUSH,
ff976d72 621 special_completion, NVME_IO_TIMEOUT);
00df5cb4
MW
622 if (unlikely(cmdid < 0))
623 return cmdid;
624
625 return nvme_submit_flush(nvmeq, ns, cmdid);
626}
627
184d2944
MW
628/*
629 * Called with local interrupts disabled and the q_lock held. May not sleep.
630 */
b60503ba
MW
631static int nvme_submit_bio_queue(struct nvme_queue *nvmeq, struct nvme_ns *ns,
632 struct bio *bio)
633{
ff22b54f 634 struct nvme_command *cmnd;
eca18b23 635 struct nvme_iod *iod;
b60503ba 636 enum dma_data_direction dma_dir;
1287dabd 637 int cmdid, length, result;
b60503ba
MW
638 u16 control;
639 u32 dsmgmt;
b60503ba
MW
640 int psegs = bio_phys_segments(ns->queue, bio);
641
00df5cb4
MW
642 if ((bio->bi_rw & REQ_FLUSH) && psegs) {
643 result = nvme_submit_flush_data(nvmeq, ns);
644 if (result)
645 return result;
646 }
647
1287dabd 648 result = -ENOMEM;
4f024f37 649 iod = nvme_alloc_iod(psegs, bio->bi_iter.bi_size, GFP_ATOMIC);
eca18b23 650 if (!iod)
eeee3226 651 goto nomem;
eca18b23 652 iod->private = bio;
b60503ba 653
eeee3226 654 result = -EBUSY;
ff976d72 655 cmdid = alloc_cmdid(nvmeq, iod, bio_completion, NVME_IO_TIMEOUT);
b60503ba 656 if (unlikely(cmdid < 0))
eca18b23 657 goto free_iod;
b60503ba 658
0e5e4f0e
KB
659 if (bio->bi_rw & REQ_DISCARD) {
660 result = nvme_submit_discard(nvmeq, ns, bio, iod, cmdid);
661 if (result)
662 goto free_cmdid;
663 return result;
664 }
00df5cb4
MW
665 if ((bio->bi_rw & REQ_FLUSH) && !psegs)
666 return nvme_submit_flush(nvmeq, ns, cmdid);
667
b60503ba
MW
668 control = 0;
669 if (bio->bi_rw & REQ_FUA)
670 control |= NVME_RW_FUA;
671 if (bio->bi_rw & (REQ_FAILFAST_DEV | REQ_RAHEAD))
672 control |= NVME_RW_LR;
673
674 dsmgmt = 0;
675 if (bio->bi_rw & REQ_RAHEAD)
676 dsmgmt |= NVME_RW_DSM_FREQ_PREFETCH;
677
ff22b54f 678 cmnd = &nvmeq->sq_cmds[nvmeq->sq_tail];
b60503ba 679
b8deb62c 680 memset(cmnd, 0, sizeof(*cmnd));
b60503ba 681 if (bio_data_dir(bio)) {
ff22b54f 682 cmnd->rw.opcode = nvme_cmd_write;
b60503ba
MW
683 dma_dir = DMA_TO_DEVICE;
684 } else {
ff22b54f 685 cmnd->rw.opcode = nvme_cmd_read;
b60503ba
MW
686 dma_dir = DMA_FROM_DEVICE;
687 }
688
427e9708
KB
689 result = nvme_map_bio(nvmeq, iod, bio, dma_dir, psegs);
690 if (result <= 0)
859361a2 691 goto free_cmdid;
1ad2f893 692 length = result;
b60503ba 693
ff22b54f
MW
694 cmnd->rw.command_id = cmdid;
695 cmnd->rw.nsid = cpu_to_le32(ns->ns_id);
eca18b23
MW
696 length = nvme_setup_prps(nvmeq->dev, &cmnd->common, iod, length,
697 GFP_ATOMIC);
4f024f37 698 cmnd->rw.slba = cpu_to_le64(nvme_block_nr(ns, bio->bi_iter.bi_sector));
1ad2f893 699 cmnd->rw.length = cpu_to_le16((length >> ns->lba_shift) - 1);
ff22b54f
MW
700 cmnd->rw.control = cpu_to_le16(control);
701 cmnd->rw.dsmgmt = cpu_to_le32(dsmgmt);
b60503ba 702
6198221f 703 nvme_start_io_acct(bio);
b60503ba
MW
704 if (++nvmeq->sq_tail == nvmeq->q_depth)
705 nvmeq->sq_tail = 0;
7547881d 706 writel(nvmeq->sq_tail, nvmeq->q_db);
b60503ba 707
1974b1ae
MW
708 return 0;
709
859361a2
KB
710 free_cmdid:
711 free_cmdid(nvmeq, cmdid, NULL);
eca18b23
MW
712 free_iod:
713 nvme_free_iod(nvmeq->dev, iod);
eeee3226
MW
714 nomem:
715 return result;
b60503ba
MW
716}
717
e9539f47 718static int nvme_process_cq(struct nvme_queue *nvmeq)
b60503ba 719{
82123460 720 u16 head, phase;
b60503ba 721
b60503ba 722 head = nvmeq->cq_head;
82123460 723 phase = nvmeq->cq_phase;
b60503ba
MW
724
725 for (;;) {
c2f5b650
MW
726 void *ctx;
727 nvme_completion_fn fn;
b60503ba 728 struct nvme_completion cqe = nvmeq->cqes[head];
82123460 729 if ((le16_to_cpu(cqe.status) & 1) != phase)
b60503ba
MW
730 break;
731 nvmeq->sq_head = le16_to_cpu(cqe.sq_head);
732 if (++head == nvmeq->q_depth) {
733 head = 0;
82123460 734 phase = !phase;
b60503ba
MW
735 }
736
c2f5b650 737 ctx = free_cmdid(nvmeq, cqe.command_id, &fn);
5c1281a3 738 fn(nvmeq->dev, ctx, &cqe);
b60503ba
MW
739 }
740
741 /* If the controller ignores the cq head doorbell and continuously
742 * writes to the queue, it is theoretically possible to wrap around
743 * the queue twice and mistakenly return IRQ_NONE. Linux only
744 * requires that 0.1% of your interrupts are handled, so this isn't
745 * a big problem.
746 */
82123460 747 if (head == nvmeq->cq_head && phase == nvmeq->cq_phase)
e9539f47 748 return 0;
b60503ba 749
b80d5ccc 750 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
b60503ba 751 nvmeq->cq_head = head;
82123460 752 nvmeq->cq_phase = phase;
b60503ba 753
e9539f47
MW
754 nvmeq->cqe_seen = 1;
755 return 1;
b60503ba
MW
756}
757
7d822457
MW
758static void nvme_make_request(struct request_queue *q, struct bio *bio)
759{
760 struct nvme_ns *ns = q->queuedata;
761 struct nvme_queue *nvmeq = get_nvmeq(ns->dev);
762 int result = -EBUSY;
763
cd638946
KB
764 if (!nvmeq) {
765 put_nvmeq(NULL);
766 bio_endio(bio, -EIO);
767 return;
768 }
769
7d822457 770 spin_lock_irq(&nvmeq->q_lock);
22404274 771 if (!nvmeq->q_suspended && bio_list_empty(&nvmeq->sq_cong))
7d822457
MW
772 result = nvme_submit_bio_queue(nvmeq, ns, bio);
773 if (unlikely(result)) {
774 if (bio_list_empty(&nvmeq->sq_cong))
775 add_wait_queue(&nvmeq->sq_full, &nvmeq->sq_cong_wait);
776 bio_list_add(&nvmeq->sq_cong, bio);
777 }
778
779 nvme_process_cq(nvmeq);
780 spin_unlock_irq(&nvmeq->q_lock);
781 put_nvmeq(nvmeq);
782}
783
b60503ba 784static irqreturn_t nvme_irq(int irq, void *data)
58ffacb5
MW
785{
786 irqreturn_t result;
787 struct nvme_queue *nvmeq = data;
788 spin_lock(&nvmeq->q_lock);
e9539f47
MW
789 nvme_process_cq(nvmeq);
790 result = nvmeq->cqe_seen ? IRQ_HANDLED : IRQ_NONE;
791 nvmeq->cqe_seen = 0;
58ffacb5
MW
792 spin_unlock(&nvmeq->q_lock);
793 return result;
794}
795
796static irqreturn_t nvme_irq_check(int irq, void *data)
797{
798 struct nvme_queue *nvmeq = data;
799 struct nvme_completion cqe = nvmeq->cqes[nvmeq->cq_head];
800 if ((le16_to_cpu(cqe.status) & 1) != nvmeq->cq_phase)
801 return IRQ_NONE;
802 return IRQ_WAKE_THREAD;
803}
804
3c0cf138
MW
805static void nvme_abort_command(struct nvme_queue *nvmeq, int cmdid)
806{
807 spin_lock_irq(&nvmeq->q_lock);
c2f5b650 808 cancel_cmdid(nvmeq, cmdid, NULL);
3c0cf138
MW
809 spin_unlock_irq(&nvmeq->q_lock);
810}
811
c2f5b650
MW
812struct sync_cmd_info {
813 struct task_struct *task;
814 u32 result;
815 int status;
816};
817
5c1281a3 818static void sync_completion(struct nvme_dev *dev, void *ctx,
c2f5b650
MW
819 struct nvme_completion *cqe)
820{
821 struct sync_cmd_info *cmdinfo = ctx;
822 cmdinfo->result = le32_to_cpup(&cqe->result);
823 cmdinfo->status = le16_to_cpup(&cqe->status) >> 1;
824 wake_up_process(cmdinfo->task);
825}
826
b60503ba
MW
827/*
828 * Returns 0 on success. If the result is negative, it's a Linux error code;
829 * if the result is positive, it's an NVM Express status code
830 */
4f5099af
KB
831static int nvme_submit_sync_cmd(struct nvme_dev *dev, int q_idx,
832 struct nvme_command *cmd,
5d0f6131 833 u32 *result, unsigned timeout)
b60503ba 834{
4f5099af 835 int cmdid, ret;
b60503ba 836 struct sync_cmd_info cmdinfo;
4f5099af
KB
837 struct nvme_queue *nvmeq;
838
839 nvmeq = lock_nvmeq(dev, q_idx);
840 if (!nvmeq) {
841 unlock_nvmeq(nvmeq);
842 return -ENODEV;
843 }
b60503ba
MW
844
845 cmdinfo.task = current;
846 cmdinfo.status = -EINTR;
847
4f5099af
KB
848 cmdid = alloc_cmdid(nvmeq, &cmdinfo, sync_completion, timeout);
849 if (cmdid < 0) {
850 unlock_nvmeq(nvmeq);
b60503ba 851 return cmdid;
4f5099af 852 }
b60503ba
MW
853 cmd->common.command_id = cmdid;
854
3c0cf138 855 set_current_state(TASK_KILLABLE);
4f5099af
KB
856 ret = nvme_submit_cmd(nvmeq, cmd);
857 if (ret) {
858 free_cmdid(nvmeq, cmdid, NULL);
859 unlock_nvmeq(nvmeq);
860 set_current_state(TASK_RUNNING);
861 return ret;
862 }
863 unlock_nvmeq(nvmeq);
78f8d257 864 schedule_timeout(timeout);
b60503ba 865
3c0cf138 866 if (cmdinfo.status == -EINTR) {
4f5099af
KB
867 nvmeq = lock_nvmeq(dev, q_idx);
868 if (nvmeq)
869 nvme_abort_command(nvmeq, cmdid);
870 unlock_nvmeq(nvmeq);
3c0cf138
MW
871 return -EINTR;
872 }
873
b60503ba
MW
874 if (result)
875 *result = cmdinfo.result;
876
877 return cmdinfo.status;
878}
879
4d115420
KB
880static int nvme_submit_async_cmd(struct nvme_queue *nvmeq,
881 struct nvme_command *cmd,
882 struct async_cmd_info *cmdinfo, unsigned timeout)
883{
884 int cmdid;
885
886 cmdid = alloc_cmdid_killable(nvmeq, cmdinfo, async_completion, timeout);
887 if (cmdid < 0)
888 return cmdid;
889 cmdinfo->status = -EINTR;
890 cmd->common.command_id = cmdid;
4f5099af 891 return nvme_submit_cmd(nvmeq, cmd);
4d115420
KB
892}
893
5d0f6131 894int nvme_submit_admin_cmd(struct nvme_dev *dev, struct nvme_command *cmd,
b60503ba
MW
895 u32 *result)
896{
4f5099af
KB
897 return nvme_submit_sync_cmd(dev, 0, cmd, result, ADMIN_TIMEOUT);
898}
899
900int nvme_submit_io_cmd(struct nvme_dev *dev, struct nvme_command *cmd,
901 u32 *result)
902{
903 return nvme_submit_sync_cmd(dev, smp_processor_id() + 1, cmd, result,
904 NVME_IO_TIMEOUT);
b60503ba
MW
905}
906
4d115420
KB
907static int nvme_submit_admin_cmd_async(struct nvme_dev *dev,
908 struct nvme_command *cmd, struct async_cmd_info *cmdinfo)
909{
5a92e700 910 return nvme_submit_async_cmd(raw_nvmeq(dev, 0), cmd, cmdinfo,
4d115420
KB
911 ADMIN_TIMEOUT);
912}
913
b60503ba
MW
914static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
915{
916 int status;
917 struct nvme_command c;
918
919 memset(&c, 0, sizeof(c));
920 c.delete_queue.opcode = opcode;
921 c.delete_queue.qid = cpu_to_le16(id);
922
923 status = nvme_submit_admin_cmd(dev, &c, NULL);
924 if (status)
925 return -EIO;
926 return 0;
927}
928
929static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
930 struct nvme_queue *nvmeq)
931{
932 int status;
933 struct nvme_command c;
934 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
935
936 memset(&c, 0, sizeof(c));
937 c.create_cq.opcode = nvme_admin_create_cq;
938 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
939 c.create_cq.cqid = cpu_to_le16(qid);
940 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
941 c.create_cq.cq_flags = cpu_to_le16(flags);
942 c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
943
944 status = nvme_submit_admin_cmd(dev, &c, NULL);
945 if (status)
946 return -EIO;
947 return 0;
948}
949
950static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
951 struct nvme_queue *nvmeq)
952{
953 int status;
954 struct nvme_command c;
955 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_SQ_PRIO_MEDIUM;
956
957 memset(&c, 0, sizeof(c));
958 c.create_sq.opcode = nvme_admin_create_sq;
959 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
960 c.create_sq.sqid = cpu_to_le16(qid);
961 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
962 c.create_sq.sq_flags = cpu_to_le16(flags);
963 c.create_sq.cqid = cpu_to_le16(qid);
964
965 status = nvme_submit_admin_cmd(dev, &c, NULL);
966 if (status)
967 return -EIO;
968 return 0;
969}
970
971static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
972{
973 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
974}
975
976static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
977{
978 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
979}
980
5d0f6131 981int nvme_identify(struct nvme_dev *dev, unsigned nsid, unsigned cns,
bc5fc7e4
MW
982 dma_addr_t dma_addr)
983{
984 struct nvme_command c;
985
986 memset(&c, 0, sizeof(c));
987 c.identify.opcode = nvme_admin_identify;
988 c.identify.nsid = cpu_to_le32(nsid);
989 c.identify.prp1 = cpu_to_le64(dma_addr);
990 c.identify.cns = cpu_to_le32(cns);
991
992 return nvme_submit_admin_cmd(dev, &c, NULL);
993}
994
5d0f6131 995int nvme_get_features(struct nvme_dev *dev, unsigned fid, unsigned nsid,
08df1e05 996 dma_addr_t dma_addr, u32 *result)
bc5fc7e4
MW
997{
998 struct nvme_command c;
999
1000 memset(&c, 0, sizeof(c));
1001 c.features.opcode = nvme_admin_get_features;
a42cecce 1002 c.features.nsid = cpu_to_le32(nsid);
bc5fc7e4
MW
1003 c.features.prp1 = cpu_to_le64(dma_addr);
1004 c.features.fid = cpu_to_le32(fid);
bc5fc7e4 1005
08df1e05 1006 return nvme_submit_admin_cmd(dev, &c, result);
df348139
MW
1007}
1008
5d0f6131
VV
1009int nvme_set_features(struct nvme_dev *dev, unsigned fid, unsigned dword11,
1010 dma_addr_t dma_addr, u32 *result)
df348139
MW
1011{
1012 struct nvme_command c;
1013
1014 memset(&c, 0, sizeof(c));
1015 c.features.opcode = nvme_admin_set_features;
1016 c.features.prp1 = cpu_to_le64(dma_addr);
1017 c.features.fid = cpu_to_le32(fid);
1018 c.features.dword11 = cpu_to_le32(dword11);
1019
bc5fc7e4
MW
1020 return nvme_submit_admin_cmd(dev, &c, result);
1021}
1022
c30341dc
KB
1023/**
1024 * nvme_abort_cmd - Attempt aborting a command
1025 * @cmdid: Command id of a timed out IO
1026 * @queue: The queue with timed out IO
1027 *
1028 * Schedule controller reset if the command was already aborted once before and
1029 * still hasn't been returned to the driver, or if this is the admin queue.
1030 */
1031static void nvme_abort_cmd(int cmdid, struct nvme_queue *nvmeq)
1032{
1033 int a_cmdid;
1034 struct nvme_command cmd;
1035 struct nvme_dev *dev = nvmeq->dev;
1036 struct nvme_cmd_info *info = nvme_cmd_info(nvmeq);
5a92e700 1037 struct nvme_queue *adminq;
c30341dc
KB
1038
1039 if (!nvmeq->qid || info[cmdid].aborted) {
1040 if (work_busy(&dev->reset_work))
1041 return;
1042 list_del_init(&dev->node);
1043 dev_warn(&dev->pci_dev->dev,
1044 "I/O %d QID %d timeout, reset controller\n", cmdid,
1045 nvmeq->qid);
bdfd70fd 1046 PREPARE_WORK(&dev->reset_work, nvme_reset_failed_dev);
c30341dc
KB
1047 queue_work(nvme_workq, &dev->reset_work);
1048 return;
1049 }
1050
1051 if (!dev->abort_limit)
1052 return;
1053
5a92e700
KB
1054 adminq = rcu_dereference(dev->queues[0]);
1055 a_cmdid = alloc_cmdid(adminq, CMD_CTX_ABORT, special_completion,
c30341dc
KB
1056 ADMIN_TIMEOUT);
1057 if (a_cmdid < 0)
1058 return;
1059
1060 memset(&cmd, 0, sizeof(cmd));
1061 cmd.abort.opcode = nvme_admin_abort_cmd;
1062 cmd.abort.cid = cmdid;
1063 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
1064 cmd.abort.command_id = a_cmdid;
1065
1066 --dev->abort_limit;
1067 info[cmdid].aborted = 1;
1068 info[cmdid].timeout = jiffies + ADMIN_TIMEOUT;
1069
1070 dev_warn(nvmeq->q_dmadev, "Aborting I/O %d QID %d\n", cmdid,
1071 nvmeq->qid);
5a92e700 1072 nvme_submit_cmd(adminq, &cmd);
c30341dc
KB
1073}
1074
a09115b2
MW
1075/**
1076 * nvme_cancel_ios - Cancel outstanding I/Os
1077 * @queue: The queue to cancel I/Os on
1078 * @timeout: True to only cancel I/Os which have timed out
1079 */
1080static void nvme_cancel_ios(struct nvme_queue *nvmeq, bool timeout)
1081{
1082 int depth = nvmeq->q_depth - 1;
1083 struct nvme_cmd_info *info = nvme_cmd_info(nvmeq);
1084 unsigned long now = jiffies;
1085 int cmdid;
1086
1087 for_each_set_bit(cmdid, nvmeq->cmdid_data, depth) {
1088 void *ctx;
1089 nvme_completion_fn fn;
1090 static struct nvme_completion cqe = {
af2d9ca7 1091 .status = cpu_to_le16(NVME_SC_ABORT_REQ << 1),
a09115b2
MW
1092 };
1093
1094 if (timeout && !time_after(now, info[cmdid].timeout))
1095 continue;
053ab702
KB
1096 if (info[cmdid].ctx == CMD_CTX_CANCELLED)
1097 continue;
c30341dc
KB
1098 if (timeout && nvmeq->dev->initialized) {
1099 nvme_abort_cmd(cmdid, nvmeq);
1100 continue;
1101 }
1102 dev_warn(nvmeq->q_dmadev, "Cancelling I/O %d QID %d\n", cmdid,
1103 nvmeq->qid);
a09115b2
MW
1104 ctx = cancel_cmdid(nvmeq, cmdid, &fn);
1105 fn(nvmeq->dev, ctx, &cqe);
1106 }
1107}
1108
5a92e700 1109static void nvme_free_queue(struct rcu_head *r)
9e866774 1110{
5a92e700
KB
1111 struct nvme_queue *nvmeq = container_of(r, struct nvme_queue, r_head);
1112
22404274
KB
1113 spin_lock_irq(&nvmeq->q_lock);
1114 while (bio_list_peek(&nvmeq->sq_cong)) {
1115 struct bio *bio = bio_list_pop(&nvmeq->sq_cong);
1116 bio_endio(bio, -EIO);
1117 }
1118 spin_unlock_irq(&nvmeq->q_lock);
1119
9e866774
MW
1120 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1121 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
1122 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
1123 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
1124 kfree(nvmeq);
1125}
1126
a1a5ef99 1127static void nvme_free_queues(struct nvme_dev *dev, int lowest)
22404274
KB
1128{
1129 int i;
1130
5a92e700
KB
1131 for (i = num_possible_cpus(); i > dev->queue_count - 1; i--)
1132 rcu_assign_pointer(dev->queues[i], NULL);
a1a5ef99 1133 for (i = dev->queue_count - 1; i >= lowest; i--) {
5a92e700
KB
1134 struct nvme_queue *nvmeq = raw_nvmeq(dev, i);
1135 rcu_assign_pointer(dev->queues[i], NULL);
1136 call_rcu(&nvmeq->r_head, nvme_free_queue);
22404274 1137 dev->queue_count--;
22404274
KB
1138 }
1139}
1140
4d115420
KB
1141/**
1142 * nvme_suspend_queue - put queue into suspended state
1143 * @nvmeq - queue to suspend
1144 *
1145 * Returns 1 if already suspended, 0 otherwise.
1146 */
1147static int nvme_suspend_queue(struct nvme_queue *nvmeq)
b60503ba 1148{
4d115420 1149 int vector = nvmeq->dev->entry[nvmeq->cq_vector].vector;
b60503ba 1150
a09115b2 1151 spin_lock_irq(&nvmeq->q_lock);
22404274
KB
1152 if (nvmeq->q_suspended) {
1153 spin_unlock_irq(&nvmeq->q_lock);
4d115420 1154 return 1;
3295874b 1155 }
22404274 1156 nvmeq->q_suspended = 1;
a09115b2
MW
1157 spin_unlock_irq(&nvmeq->q_lock);
1158
aba2080f
MW
1159 irq_set_affinity_hint(vector, NULL);
1160 free_irq(vector, nvmeq);
b60503ba 1161
4d115420
KB
1162 return 0;
1163}
b60503ba 1164
4d115420
KB
1165static void nvme_clear_queue(struct nvme_queue *nvmeq)
1166{
22404274
KB
1167 spin_lock_irq(&nvmeq->q_lock);
1168 nvme_process_cq(nvmeq);
1169 nvme_cancel_ios(nvmeq, false);
1170 spin_unlock_irq(&nvmeq->q_lock);
b60503ba
MW
1171}
1172
4d115420
KB
1173static void nvme_disable_queue(struct nvme_dev *dev, int qid)
1174{
5a92e700 1175 struct nvme_queue *nvmeq = raw_nvmeq(dev, qid);
4d115420
KB
1176
1177 if (!nvmeq)
1178 return;
1179 if (nvme_suspend_queue(nvmeq))
1180 return;
1181
0e53d180
KB
1182 /* Don't tell the adapter to delete the admin queue.
1183 * Don't tell a removed adapter to delete IO queues. */
1184 if (qid && readl(&dev->bar->csts) != -1) {
b60503ba
MW
1185 adapter_delete_sq(dev, qid);
1186 adapter_delete_cq(dev, qid);
1187 }
4d115420 1188 nvme_clear_queue(nvmeq);
b60503ba
MW
1189}
1190
1191static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev, int qid,
1192 int depth, int vector)
1193{
1194 struct device *dmadev = &dev->pci_dev->dev;
22404274 1195 unsigned extra = nvme_queue_extra(depth);
b60503ba
MW
1196 struct nvme_queue *nvmeq = kzalloc(sizeof(*nvmeq) + extra, GFP_KERNEL);
1197 if (!nvmeq)
1198 return NULL;
1199
1200 nvmeq->cqes = dma_alloc_coherent(dmadev, CQ_SIZE(depth),
1201 &nvmeq->cq_dma_addr, GFP_KERNEL);
1202 if (!nvmeq->cqes)
1203 goto free_nvmeq;
1204 memset((void *)nvmeq->cqes, 0, CQ_SIZE(depth));
1205
1206 nvmeq->sq_cmds = dma_alloc_coherent(dmadev, SQ_SIZE(depth),
1207 &nvmeq->sq_dma_addr, GFP_KERNEL);
1208 if (!nvmeq->sq_cmds)
1209 goto free_cqdma;
1210
1211 nvmeq->q_dmadev = dmadev;
091b6092 1212 nvmeq->dev = dev;
3193f07b
MW
1213 snprintf(nvmeq->irqname, sizeof(nvmeq->irqname), "nvme%dq%d",
1214 dev->instance, qid);
b60503ba
MW
1215 spin_lock_init(&nvmeq->q_lock);
1216 nvmeq->cq_head = 0;
82123460 1217 nvmeq->cq_phase = 1;
b60503ba 1218 init_waitqueue_head(&nvmeq->sq_full);
1fa6aead 1219 init_waitqueue_entry(&nvmeq->sq_cong_wait, nvme_thread);
b60503ba 1220 bio_list_init(&nvmeq->sq_cong);
b80d5ccc 1221 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
b60503ba
MW
1222 nvmeq->q_depth = depth;
1223 nvmeq->cq_vector = vector;
c30341dc 1224 nvmeq->qid = qid;
22404274
KB
1225 nvmeq->q_suspended = 1;
1226 dev->queue_count++;
5a92e700 1227 rcu_assign_pointer(dev->queues[qid], nvmeq);
b60503ba
MW
1228
1229 return nvmeq;
1230
1231 free_cqdma:
68b8eca5 1232 dma_free_coherent(dmadev, CQ_SIZE(depth), (void *)nvmeq->cqes,
b60503ba
MW
1233 nvmeq->cq_dma_addr);
1234 free_nvmeq:
1235 kfree(nvmeq);
1236 return NULL;
1237}
1238
3001082c
MW
1239static int queue_request_irq(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1240 const char *name)
1241{
58ffacb5
MW
1242 if (use_threaded_interrupts)
1243 return request_threaded_irq(dev->entry[nvmeq->cq_vector].vector,
481e5bad 1244 nvme_irq_check, nvme_irq, IRQF_SHARED,
58ffacb5 1245 name, nvmeq);
3001082c 1246 return request_irq(dev->entry[nvmeq->cq_vector].vector, nvme_irq,
481e5bad 1247 IRQF_SHARED, name, nvmeq);
3001082c
MW
1248}
1249
22404274 1250static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
b60503ba 1251{
22404274
KB
1252 struct nvme_dev *dev = nvmeq->dev;
1253 unsigned extra = nvme_queue_extra(nvmeq->q_depth);
b60503ba 1254
22404274
KB
1255 nvmeq->sq_tail = 0;
1256 nvmeq->cq_head = 0;
1257 nvmeq->cq_phase = 1;
b80d5ccc 1258 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
22404274
KB
1259 memset(nvmeq->cmdid_data, 0, extra);
1260 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
1261 nvme_cancel_ios(nvmeq, false);
1262 nvmeq->q_suspended = 0;
1263}
1264
1265static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1266{
1267 struct nvme_dev *dev = nvmeq->dev;
1268 int result;
3f85d50b 1269
b60503ba
MW
1270 result = adapter_alloc_cq(dev, qid, nvmeq);
1271 if (result < 0)
22404274 1272 return result;
b60503ba
MW
1273
1274 result = adapter_alloc_sq(dev, qid, nvmeq);
1275 if (result < 0)
1276 goto release_cq;
1277
3193f07b 1278 result = queue_request_irq(dev, nvmeq, nvmeq->irqname);
b60503ba
MW
1279 if (result < 0)
1280 goto release_sq;
1281
0a8d44cb 1282 spin_lock_irq(&nvmeq->q_lock);
22404274 1283 nvme_init_queue(nvmeq, qid);
0a8d44cb 1284 spin_unlock_irq(&nvmeq->q_lock);
22404274
KB
1285
1286 return result;
b60503ba
MW
1287
1288 release_sq:
1289 adapter_delete_sq(dev, qid);
1290 release_cq:
1291 adapter_delete_cq(dev, qid);
22404274 1292 return result;
b60503ba
MW
1293}
1294
ba47e386
MW
1295static int nvme_wait_ready(struct nvme_dev *dev, u64 cap, bool enabled)
1296{
1297 unsigned long timeout;
1298 u32 bit = enabled ? NVME_CSTS_RDY : 0;
1299
1300 timeout = ((NVME_CAP_TIMEOUT(cap) + 1) * HZ / 2) + jiffies;
1301
1302 while ((readl(&dev->bar->csts) & NVME_CSTS_RDY) != bit) {
1303 msleep(100);
1304 if (fatal_signal_pending(current))
1305 return -EINTR;
1306 if (time_after(jiffies, timeout)) {
1307 dev_err(&dev->pci_dev->dev,
1308 "Device not ready; aborting initialisation\n");
1309 return -ENODEV;
1310 }
1311 }
1312
1313 return 0;
1314}
1315
1316/*
1317 * If the device has been passed off to us in an enabled state, just clear
1318 * the enabled bit. The spec says we should set the 'shutdown notification
1319 * bits', but doing so may cause the device to complete commands to the
1320 * admin queue ... and we don't know what memory that might be pointing at!
1321 */
1322static int nvme_disable_ctrl(struct nvme_dev *dev, u64 cap)
1323{
44af146a
MW
1324 u32 cc = readl(&dev->bar->cc);
1325
1326 if (cc & NVME_CC_ENABLE)
1327 writel(cc & ~NVME_CC_ENABLE, &dev->bar->cc);
ba47e386
MW
1328 return nvme_wait_ready(dev, cap, false);
1329}
1330
1331static int nvme_enable_ctrl(struct nvme_dev *dev, u64 cap)
1332{
1333 return nvme_wait_ready(dev, cap, true);
1334}
1335
1894d8f1
KB
1336static int nvme_shutdown_ctrl(struct nvme_dev *dev)
1337{
1338 unsigned long timeout;
1339 u32 cc;
1340
1341 cc = (readl(&dev->bar->cc) & ~NVME_CC_SHN_MASK) | NVME_CC_SHN_NORMAL;
1342 writel(cc, &dev->bar->cc);
1343
1344 timeout = 2 * HZ + jiffies;
1345 while ((readl(&dev->bar->csts) & NVME_CSTS_SHST_MASK) !=
1346 NVME_CSTS_SHST_CMPLT) {
1347 msleep(100);
1348 if (fatal_signal_pending(current))
1349 return -EINTR;
1350 if (time_after(jiffies, timeout)) {
1351 dev_err(&dev->pci_dev->dev,
1352 "Device shutdown incomplete; abort shutdown\n");
1353 return -ENODEV;
1354 }
1355 }
1356
1357 return 0;
1358}
1359
8d85fce7 1360static int nvme_configure_admin_queue(struct nvme_dev *dev)
b60503ba 1361{
ba47e386 1362 int result;
b60503ba 1363 u32 aqa;
ba47e386 1364 u64 cap = readq(&dev->bar->cap);
b60503ba
MW
1365 struct nvme_queue *nvmeq;
1366
ba47e386
MW
1367 result = nvme_disable_ctrl(dev, cap);
1368 if (result < 0)
1369 return result;
b60503ba 1370
5a92e700 1371 nvmeq = raw_nvmeq(dev, 0);
cd638946
KB
1372 if (!nvmeq) {
1373 nvmeq = nvme_alloc_queue(dev, 0, 64, 0);
1374 if (!nvmeq)
1375 return -ENOMEM;
cd638946 1376 }
b60503ba
MW
1377
1378 aqa = nvmeq->q_depth - 1;
1379 aqa |= aqa << 16;
1380
1381 dev->ctrl_config = NVME_CC_ENABLE | NVME_CC_CSS_NVM;
1382 dev->ctrl_config |= (PAGE_SHIFT - 12) << NVME_CC_MPS_SHIFT;
1383 dev->ctrl_config |= NVME_CC_ARB_RR | NVME_CC_SHN_NONE;
7f53f9d2 1384 dev->ctrl_config |= NVME_CC_IOSQES | NVME_CC_IOCQES;
b60503ba
MW
1385
1386 writel(aqa, &dev->bar->aqa);
1387 writeq(nvmeq->sq_dma_addr, &dev->bar->asq);
1388 writeq(nvmeq->cq_dma_addr, &dev->bar->acq);
1389 writel(dev->ctrl_config, &dev->bar->cc);
1390
ba47e386 1391 result = nvme_enable_ctrl(dev, cap);
025c557a 1392 if (result)
cd638946 1393 return result;
9e866774 1394
3193f07b 1395 result = queue_request_irq(dev, nvmeq, nvmeq->irqname);
025c557a 1396 if (result)
cd638946 1397 return result;
025c557a 1398
0a8d44cb 1399 spin_lock_irq(&nvmeq->q_lock);
22404274 1400 nvme_init_queue(nvmeq, 0);
0a8d44cb 1401 spin_unlock_irq(&nvmeq->q_lock);
b60503ba
MW
1402 return result;
1403}
1404
5d0f6131 1405struct nvme_iod *nvme_map_user_pages(struct nvme_dev *dev, int write,
eca18b23 1406 unsigned long addr, unsigned length)
b60503ba 1407{
36c14ed9 1408 int i, err, count, nents, offset;
7fc3cdab
MW
1409 struct scatterlist *sg;
1410 struct page **pages;
eca18b23 1411 struct nvme_iod *iod;
36c14ed9
MW
1412
1413 if (addr & 3)
eca18b23 1414 return ERR_PTR(-EINVAL);
5460fc03 1415 if (!length || length > INT_MAX - PAGE_SIZE)
eca18b23 1416 return ERR_PTR(-EINVAL);
7fc3cdab 1417
36c14ed9 1418 offset = offset_in_page(addr);
7fc3cdab
MW
1419 count = DIV_ROUND_UP(offset + length, PAGE_SIZE);
1420 pages = kcalloc(count, sizeof(*pages), GFP_KERNEL);
22fff826
DC
1421 if (!pages)
1422 return ERR_PTR(-ENOMEM);
36c14ed9
MW
1423
1424 err = get_user_pages_fast(addr, count, 1, pages);
1425 if (err < count) {
1426 count = err;
1427 err = -EFAULT;
1428 goto put_pages;
1429 }
7fc3cdab 1430
eca18b23
MW
1431 iod = nvme_alloc_iod(count, length, GFP_KERNEL);
1432 sg = iod->sg;
36c14ed9 1433 sg_init_table(sg, count);
d0ba1e49
MW
1434 for (i = 0; i < count; i++) {
1435 sg_set_page(&sg[i], pages[i],
5460fc03
DC
1436 min_t(unsigned, length, PAGE_SIZE - offset),
1437 offset);
d0ba1e49
MW
1438 length -= (PAGE_SIZE - offset);
1439 offset = 0;
7fc3cdab 1440 }
fe304c43 1441 sg_mark_end(&sg[i - 1]);
1c2ad9fa 1442 iod->nents = count;
7fc3cdab
MW
1443
1444 err = -ENOMEM;
1445 nents = dma_map_sg(&dev->pci_dev->dev, sg, count,
1446 write ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
36c14ed9 1447 if (!nents)
eca18b23 1448 goto free_iod;
b60503ba 1449
7fc3cdab 1450 kfree(pages);
eca18b23 1451 return iod;
b60503ba 1452
eca18b23
MW
1453 free_iod:
1454 kfree(iod);
7fc3cdab
MW
1455 put_pages:
1456 for (i = 0; i < count; i++)
1457 put_page(pages[i]);
1458 kfree(pages);
eca18b23 1459 return ERR_PTR(err);
7fc3cdab 1460}
b60503ba 1461
5d0f6131 1462void nvme_unmap_user_pages(struct nvme_dev *dev, int write,
1c2ad9fa 1463 struct nvme_iod *iod)
7fc3cdab 1464{
1c2ad9fa 1465 int i;
b60503ba 1466
1c2ad9fa
MW
1467 dma_unmap_sg(&dev->pci_dev->dev, iod->sg, iod->nents,
1468 write ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
7fc3cdab 1469
1c2ad9fa
MW
1470 for (i = 0; i < iod->nents; i++)
1471 put_page(sg_page(&iod->sg[i]));
7fc3cdab 1472}
b60503ba 1473
a53295b6
MW
1474static int nvme_submit_io(struct nvme_ns *ns, struct nvme_user_io __user *uio)
1475{
1476 struct nvme_dev *dev = ns->dev;
a53295b6
MW
1477 struct nvme_user_io io;
1478 struct nvme_command c;
f410c680
KB
1479 unsigned length, meta_len;
1480 int status, i;
1481 struct nvme_iod *iod, *meta_iod = NULL;
1482 dma_addr_t meta_dma_addr;
1483 void *meta, *uninitialized_var(meta_mem);
a53295b6
MW
1484
1485 if (copy_from_user(&io, uio, sizeof(io)))
1486 return -EFAULT;
6c7d4945 1487 length = (io.nblocks + 1) << ns->lba_shift;
f410c680
KB
1488 meta_len = (io.nblocks + 1) * ns->ms;
1489
1490 if (meta_len && ((io.metadata & 3) || !io.metadata))
1491 return -EINVAL;
6c7d4945
MW
1492
1493 switch (io.opcode) {
1494 case nvme_cmd_write:
1495 case nvme_cmd_read:
6bbf1acd 1496 case nvme_cmd_compare:
eca18b23 1497 iod = nvme_map_user_pages(dev, io.opcode & 1, io.addr, length);
6413214c 1498 break;
6c7d4945 1499 default:
6bbf1acd 1500 return -EINVAL;
6c7d4945
MW
1501 }
1502
eca18b23
MW
1503 if (IS_ERR(iod))
1504 return PTR_ERR(iod);
a53295b6
MW
1505
1506 memset(&c, 0, sizeof(c));
1507 c.rw.opcode = io.opcode;
1508 c.rw.flags = io.flags;
6c7d4945 1509 c.rw.nsid = cpu_to_le32(ns->ns_id);
a53295b6 1510 c.rw.slba = cpu_to_le64(io.slba);
6c7d4945 1511 c.rw.length = cpu_to_le16(io.nblocks);
a53295b6 1512 c.rw.control = cpu_to_le16(io.control);
1c9b5265
MW
1513 c.rw.dsmgmt = cpu_to_le32(io.dsmgmt);
1514 c.rw.reftag = cpu_to_le32(io.reftag);
1515 c.rw.apptag = cpu_to_le16(io.apptag);
1516 c.rw.appmask = cpu_to_le16(io.appmask);
f410c680
KB
1517
1518 if (meta_len) {
1b56749e
KB
1519 meta_iod = nvme_map_user_pages(dev, io.opcode & 1, io.metadata,
1520 meta_len);
f410c680
KB
1521 if (IS_ERR(meta_iod)) {
1522 status = PTR_ERR(meta_iod);
1523 meta_iod = NULL;
1524 goto unmap;
1525 }
1526
1527 meta_mem = dma_alloc_coherent(&dev->pci_dev->dev, meta_len,
1528 &meta_dma_addr, GFP_KERNEL);
1529 if (!meta_mem) {
1530 status = -ENOMEM;
1531 goto unmap;
1532 }
1533
1534 if (io.opcode & 1) {
1535 int meta_offset = 0;
1536
1537 for (i = 0; i < meta_iod->nents; i++) {
1538 meta = kmap_atomic(sg_page(&meta_iod->sg[i])) +
1539 meta_iod->sg[i].offset;
1540 memcpy(meta_mem + meta_offset, meta,
1541 meta_iod->sg[i].length);
1542 kunmap_atomic(meta);
1543 meta_offset += meta_iod->sg[i].length;
1544 }
1545 }
1546
1547 c.rw.metadata = cpu_to_le64(meta_dma_addr);
1548 }
1549
eca18b23 1550 length = nvme_setup_prps(dev, &c.common, iod, length, GFP_KERNEL);
a53295b6 1551
b77954cb
MW
1552 if (length != (io.nblocks + 1) << ns->lba_shift)
1553 status = -ENOMEM;
1554 else
4f5099af 1555 status = nvme_submit_io_cmd(dev, &c, NULL);
a53295b6 1556
f410c680
KB
1557 if (meta_len) {
1558 if (status == NVME_SC_SUCCESS && !(io.opcode & 1)) {
1559 int meta_offset = 0;
1560
1561 for (i = 0; i < meta_iod->nents; i++) {
1562 meta = kmap_atomic(sg_page(&meta_iod->sg[i])) +
1563 meta_iod->sg[i].offset;
1564 memcpy(meta, meta_mem + meta_offset,
1565 meta_iod->sg[i].length);
1566 kunmap_atomic(meta);
1567 meta_offset += meta_iod->sg[i].length;
1568 }
1569 }
1570
1571 dma_free_coherent(&dev->pci_dev->dev, meta_len, meta_mem,
1572 meta_dma_addr);
1573 }
1574
1575 unmap:
1c2ad9fa 1576 nvme_unmap_user_pages(dev, io.opcode & 1, iod);
eca18b23 1577 nvme_free_iod(dev, iod);
f410c680
KB
1578
1579 if (meta_iod) {
1580 nvme_unmap_user_pages(dev, io.opcode & 1, meta_iod);
1581 nvme_free_iod(dev, meta_iod);
1582 }
1583
a53295b6
MW
1584 return status;
1585}
1586
50af8bae 1587static int nvme_user_admin_cmd(struct nvme_dev *dev,
6bbf1acd 1588 struct nvme_admin_cmd __user *ucmd)
6ee44cdc 1589{
6bbf1acd 1590 struct nvme_admin_cmd cmd;
6ee44cdc 1591 struct nvme_command c;
eca18b23 1592 int status, length;
c7d36ab8 1593 struct nvme_iod *uninitialized_var(iod);
94f370ca 1594 unsigned timeout;
6ee44cdc 1595
6bbf1acd
MW
1596 if (!capable(CAP_SYS_ADMIN))
1597 return -EACCES;
1598 if (copy_from_user(&cmd, ucmd, sizeof(cmd)))
6ee44cdc 1599 return -EFAULT;
6ee44cdc
MW
1600
1601 memset(&c, 0, sizeof(c));
6bbf1acd
MW
1602 c.common.opcode = cmd.opcode;
1603 c.common.flags = cmd.flags;
1604 c.common.nsid = cpu_to_le32(cmd.nsid);
1605 c.common.cdw2[0] = cpu_to_le32(cmd.cdw2);
1606 c.common.cdw2[1] = cpu_to_le32(cmd.cdw3);
1607 c.common.cdw10[0] = cpu_to_le32(cmd.cdw10);
1608 c.common.cdw10[1] = cpu_to_le32(cmd.cdw11);
1609 c.common.cdw10[2] = cpu_to_le32(cmd.cdw12);
1610 c.common.cdw10[3] = cpu_to_le32(cmd.cdw13);
1611 c.common.cdw10[4] = cpu_to_le32(cmd.cdw14);
1612 c.common.cdw10[5] = cpu_to_le32(cmd.cdw15);
1613
1614 length = cmd.data_len;
1615 if (cmd.data_len) {
49742188
MW
1616 iod = nvme_map_user_pages(dev, cmd.opcode & 1, cmd.addr,
1617 length);
eca18b23
MW
1618 if (IS_ERR(iod))
1619 return PTR_ERR(iod);
1620 length = nvme_setup_prps(dev, &c.common, iod, length,
1621 GFP_KERNEL);
6bbf1acd
MW
1622 }
1623
94f370ca
KB
1624 timeout = cmd.timeout_ms ? msecs_to_jiffies(cmd.timeout_ms) :
1625 ADMIN_TIMEOUT;
6bbf1acd 1626 if (length != cmd.data_len)
b77954cb
MW
1627 status = -ENOMEM;
1628 else
4f5099af 1629 status = nvme_submit_sync_cmd(dev, 0, &c, &cmd.result, timeout);
eca18b23 1630
6bbf1acd 1631 if (cmd.data_len) {
1c2ad9fa 1632 nvme_unmap_user_pages(dev, cmd.opcode & 1, iod);
eca18b23 1633 nvme_free_iod(dev, iod);
6bbf1acd 1634 }
f4f117f6 1635
cf90bc48 1636 if ((status >= 0) && copy_to_user(&ucmd->result, &cmd.result,
f4f117f6
KB
1637 sizeof(cmd.result)))
1638 status = -EFAULT;
1639
6ee44cdc
MW
1640 return status;
1641}
1642
b60503ba
MW
1643static int nvme_ioctl(struct block_device *bdev, fmode_t mode, unsigned int cmd,
1644 unsigned long arg)
1645{
1646 struct nvme_ns *ns = bdev->bd_disk->private_data;
1647
1648 switch (cmd) {
6bbf1acd 1649 case NVME_IOCTL_ID:
c3bfe717 1650 force_successful_syscall_return();
6bbf1acd
MW
1651 return ns->ns_id;
1652 case NVME_IOCTL_ADMIN_CMD:
50af8bae 1653 return nvme_user_admin_cmd(ns->dev, (void __user *)arg);
a53295b6
MW
1654 case NVME_IOCTL_SUBMIT_IO:
1655 return nvme_submit_io(ns, (void __user *)arg);
5d0f6131
VV
1656 case SG_GET_VERSION_NUM:
1657 return nvme_sg_get_version_num((void __user *)arg);
1658 case SG_IO:
1659 return nvme_sg_io(ns, (void __user *)arg);
b60503ba
MW
1660 default:
1661 return -ENOTTY;
1662 }
1663}
1664
320a3827
KB
1665#ifdef CONFIG_COMPAT
1666static int nvme_compat_ioctl(struct block_device *bdev, fmode_t mode,
1667 unsigned int cmd, unsigned long arg)
1668{
1669 struct nvme_ns *ns = bdev->bd_disk->private_data;
1670
1671 switch (cmd) {
1672 case SG_IO:
1673 return nvme_sg_io32(ns, arg);
1674 }
1675 return nvme_ioctl(bdev, mode, cmd, arg);
1676}
1677#else
1678#define nvme_compat_ioctl NULL
1679#endif
1680
9ac27090
KB
1681static int nvme_open(struct block_device *bdev, fmode_t mode)
1682{
1683 struct nvme_ns *ns = bdev->bd_disk->private_data;
1684 struct nvme_dev *dev = ns->dev;
1685
1686 kref_get(&dev->kref);
1687 return 0;
1688}
1689
1690static void nvme_free_dev(struct kref *kref);
1691
1692static void nvme_release(struct gendisk *disk, fmode_t mode)
1693{
1694 struct nvme_ns *ns = disk->private_data;
1695 struct nvme_dev *dev = ns->dev;
1696
1697 kref_put(&dev->kref, nvme_free_dev);
1698}
1699
b60503ba
MW
1700static const struct block_device_operations nvme_fops = {
1701 .owner = THIS_MODULE,
1702 .ioctl = nvme_ioctl,
320a3827 1703 .compat_ioctl = nvme_compat_ioctl,
9ac27090
KB
1704 .open = nvme_open,
1705 .release = nvme_release,
b60503ba
MW
1706};
1707
1fa6aead
MW
1708static void nvme_resubmit_bios(struct nvme_queue *nvmeq)
1709{
1710 while (bio_list_peek(&nvmeq->sq_cong)) {
1711 struct bio *bio = bio_list_pop(&nvmeq->sq_cong);
1712 struct nvme_ns *ns = bio->bi_bdev->bd_disk->private_data;
427e9708
KB
1713
1714 if (bio_list_empty(&nvmeq->sq_cong))
1715 remove_wait_queue(&nvmeq->sq_full,
1716 &nvmeq->sq_cong_wait);
1fa6aead 1717 if (nvme_submit_bio_queue(nvmeq, ns, bio)) {
427e9708
KB
1718 if (bio_list_empty(&nvmeq->sq_cong))
1719 add_wait_queue(&nvmeq->sq_full,
1720 &nvmeq->sq_cong_wait);
1fa6aead
MW
1721 bio_list_add_head(&nvmeq->sq_cong, bio);
1722 break;
1723 }
1724 }
1725}
1726
1727static int nvme_kthread(void *data)
1728{
d4b4ff8e 1729 struct nvme_dev *dev, *next;
1fa6aead
MW
1730
1731 while (!kthread_should_stop()) {
564a232c 1732 set_current_state(TASK_INTERRUPTIBLE);
1fa6aead 1733 spin_lock(&dev_list_lock);
d4b4ff8e 1734 list_for_each_entry_safe(dev, next, &dev_list, node) {
1fa6aead 1735 int i;
d4b4ff8e
KB
1736 if (readl(&dev->bar->csts) & NVME_CSTS_CFS &&
1737 dev->initialized) {
1738 if (work_busy(&dev->reset_work))
1739 continue;
1740 list_del_init(&dev->node);
1741 dev_warn(&dev->pci_dev->dev,
1742 "Failed status, reset controller\n");
bdfd70fd 1743 PREPARE_WORK(&dev->reset_work,
d4b4ff8e
KB
1744 nvme_reset_failed_dev);
1745 queue_work(nvme_workq, &dev->reset_work);
1746 continue;
1747 }
5a92e700 1748 rcu_read_lock();
1fa6aead 1749 for (i = 0; i < dev->queue_count; i++) {
5a92e700
KB
1750 struct nvme_queue *nvmeq =
1751 rcu_dereference(dev->queues[i]);
740216fc
MW
1752 if (!nvmeq)
1753 continue;
1fa6aead 1754 spin_lock_irq(&nvmeq->q_lock);
22404274
KB
1755 if (nvmeq->q_suspended)
1756 goto unlock;
bc57a0f7 1757 nvme_process_cq(nvmeq);
a09115b2 1758 nvme_cancel_ios(nvmeq, true);
1fa6aead 1759 nvme_resubmit_bios(nvmeq);
22404274 1760 unlock:
1fa6aead
MW
1761 spin_unlock_irq(&nvmeq->q_lock);
1762 }
5a92e700 1763 rcu_read_unlock();
1fa6aead
MW
1764 }
1765 spin_unlock(&dev_list_lock);
acb7aa0d 1766 schedule_timeout(round_jiffies_relative(HZ));
1fa6aead
MW
1767 }
1768 return 0;
1769}
1770
0e5e4f0e
KB
1771static void nvme_config_discard(struct nvme_ns *ns)
1772{
1773 u32 logical_block_size = queue_logical_block_size(ns->queue);
1774 ns->queue->limits.discard_zeroes_data = 0;
1775 ns->queue->limits.discard_alignment = logical_block_size;
1776 ns->queue->limits.discard_granularity = logical_block_size;
1777 ns->queue->limits.max_discard_sectors = 0xffffffff;
1778 queue_flag_set_unlocked(QUEUE_FLAG_DISCARD, ns->queue);
1779}
1780
c3bfe717 1781static struct nvme_ns *nvme_alloc_ns(struct nvme_dev *dev, unsigned nsid,
b60503ba
MW
1782 struct nvme_id_ns *id, struct nvme_lba_range_type *rt)
1783{
1784 struct nvme_ns *ns;
1785 struct gendisk *disk;
1786 int lbaf;
1787
1788 if (rt->attributes & NVME_LBART_ATTRIB_HIDE)
1789 return NULL;
1790
1791 ns = kzalloc(sizeof(*ns), GFP_KERNEL);
1792 if (!ns)
1793 return NULL;
1794 ns->queue = blk_alloc_queue(GFP_KERNEL);
1795 if (!ns->queue)
1796 goto out_free_ns;
4eeb9215
MW
1797 ns->queue->queue_flags = QUEUE_FLAG_DEFAULT;
1798 queue_flag_set_unlocked(QUEUE_FLAG_NOMERGES, ns->queue);
1799 queue_flag_set_unlocked(QUEUE_FLAG_NONROT, ns->queue);
b60503ba
MW
1800 blk_queue_make_request(ns->queue, nvme_make_request);
1801 ns->dev = dev;
1802 ns->queue->queuedata = ns;
1803
469071a3 1804 disk = alloc_disk(0);
b60503ba
MW
1805 if (!disk)
1806 goto out_free_queue;
5aff9382 1807 ns->ns_id = nsid;
b60503ba
MW
1808 ns->disk = disk;
1809 lbaf = id->flbas & 0xf;
1810 ns->lba_shift = id->lbaf[lbaf].ds;
f410c680 1811 ns->ms = le16_to_cpu(id->lbaf[lbaf].ms);
e9ef4636 1812 blk_queue_logical_block_size(ns->queue, 1 << ns->lba_shift);
8fc23e03
KB
1813 if (dev->max_hw_sectors)
1814 blk_queue_max_hw_sectors(ns->queue, dev->max_hw_sectors);
b60503ba
MW
1815
1816 disk->major = nvme_major;
469071a3 1817 disk->first_minor = 0;
b60503ba
MW
1818 disk->fops = &nvme_fops;
1819 disk->private_data = ns;
1820 disk->queue = ns->queue;
388f037f 1821 disk->driverfs_dev = &dev->pci_dev->dev;
469071a3 1822 disk->flags = GENHD_FL_EXT_DEVT;
5aff9382 1823 sprintf(disk->disk_name, "nvme%dn%d", dev->instance, nsid);
b60503ba
MW
1824 set_capacity(disk, le64_to_cpup(&id->nsze) << (ns->lba_shift - 9));
1825
0e5e4f0e
KB
1826 if (dev->oncs & NVME_CTRL_ONCS_DSM)
1827 nvme_config_discard(ns);
1828
b60503ba
MW
1829 return ns;
1830
1831 out_free_queue:
1832 blk_cleanup_queue(ns->queue);
1833 out_free_ns:
1834 kfree(ns);
1835 return NULL;
1836}
1837
b3b06812 1838static int set_queue_count(struct nvme_dev *dev, int count)
b60503ba
MW
1839{
1840 int status;
1841 u32 result;
b3b06812 1842 u32 q_count = (count - 1) | ((count - 1) << 16);
b60503ba 1843
df348139 1844 status = nvme_set_features(dev, NVME_FEAT_NUM_QUEUES, q_count, 0,
bc5fc7e4 1845 &result);
b60503ba 1846 if (status)
7e03b124 1847 return status < 0 ? -EIO : -EBUSY;
b60503ba
MW
1848 return min(result & 0xffff, result >> 16) + 1;
1849}
1850
9d713c2b
KB
1851static size_t db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1852{
b80d5ccc 1853 return 4096 + ((nr_io_queues + 1) * 8 * dev->db_stride);
9d713c2b
KB
1854}
1855
8d85fce7 1856static int nvme_setup_io_queues(struct nvme_dev *dev)
b60503ba 1857{
5a92e700 1858 struct nvme_queue *adminq = raw_nvmeq(dev, 0);
fa08a396 1859 struct pci_dev *pdev = dev->pci_dev;
9d713c2b 1860 int result, cpu, i, vecs, nr_io_queues, size, q_depth;
b60503ba 1861
b348b7d5
MW
1862 nr_io_queues = num_online_cpus();
1863 result = set_queue_count(dev, nr_io_queues);
1b23484b
MW
1864 if (result < 0)
1865 return result;
b348b7d5
MW
1866 if (result < nr_io_queues)
1867 nr_io_queues = result;
b60503ba 1868
9d713c2b
KB
1869 size = db_bar_size(dev, nr_io_queues);
1870 if (size > 8192) {
f1938f6e 1871 iounmap(dev->bar);
9d713c2b
KB
1872 do {
1873 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1874 if (dev->bar)
1875 break;
1876 if (!--nr_io_queues)
1877 return -ENOMEM;
1878 size = db_bar_size(dev, nr_io_queues);
1879 } while (1);
f1938f6e 1880 dev->dbs = ((void __iomem *)dev->bar) + 4096;
5a92e700 1881 adminq->q_db = dev->dbs;
f1938f6e
MW
1882 }
1883
9d713c2b 1884 /* Deregister the admin queue's interrupt */
3193f07b 1885 free_irq(dev->entry[0].vector, adminq);
9d713c2b 1886
063a8096
MW
1887 vecs = nr_io_queues;
1888 for (i = 0; i < vecs; i++)
1b23484b
MW
1889 dev->entry[i].entry = i;
1890 for (;;) {
063a8096
MW
1891 result = pci_enable_msix(pdev, dev->entry, vecs);
1892 if (result <= 0)
1b23484b 1893 break;
063a8096 1894 vecs = result;
1b23484b
MW
1895 }
1896
063a8096
MW
1897 if (result < 0) {
1898 vecs = nr_io_queues;
1899 if (vecs > 32)
1900 vecs = 32;
fa08a396 1901 for (;;) {
063a8096 1902 result = pci_enable_msi_block(pdev, vecs);
fa08a396 1903 if (result == 0) {
063a8096 1904 for (i = 0; i < vecs; i++)
fa08a396
RRG
1905 dev->entry[i].vector = i + pdev->irq;
1906 break;
063a8096
MW
1907 } else if (result < 0) {
1908 vecs = 1;
fa08a396
RRG
1909 break;
1910 }
063a8096 1911 vecs = result;
fa08a396
RRG
1912 }
1913 }
1914
063a8096
MW
1915 /*
1916 * Should investigate if there's a performance win from allocating
1917 * more queues than interrupt vectors; it might allow the submission
1918 * path to scale better, even if the receive path is limited by the
1919 * number of interrupts.
1920 */
1921 nr_io_queues = vecs;
1922
3193f07b 1923 result = queue_request_irq(dev, adminq, adminq->irqname);
9d713c2b 1924 if (result) {
3193f07b 1925 adminq->q_suspended = 1;
22404274 1926 goto free_queues;
9d713c2b 1927 }
1b23484b 1928
cd638946 1929 /* Free previously allocated queues that are no longer usable */
5a92e700 1930 nvme_free_queues(dev, nr_io_queues);
cd638946 1931
1b23484b 1932 cpu = cpumask_first(cpu_online_mask);
b348b7d5 1933 for (i = 0; i < nr_io_queues; i++) {
1b23484b
MW
1934 irq_set_affinity_hint(dev->entry[i].vector, get_cpu_mask(cpu));
1935 cpu = cpumask_next(cpu, cpu_online_mask);
1936 }
1937
a0cadb85
KB
1938 q_depth = min_t(int, NVME_CAP_MQES(readq(&dev->bar->cap)) + 1,
1939 NVME_Q_DEPTH);
cd638946 1940 for (i = dev->queue_count - 1; i < nr_io_queues; i++) {
5a92e700 1941 if (!nvme_alloc_queue(dev, i + 1, q_depth, i)) {
22404274
KB
1942 result = -ENOMEM;
1943 goto free_queues;
1944 }
1b23484b 1945 }
b60503ba 1946
9ecdc946
MW
1947 for (; i < num_possible_cpus(); i++) {
1948 int target = i % rounddown_pow_of_two(dev->queue_count - 1);
5a92e700 1949 rcu_assign_pointer(dev->queues[i + 1], dev->queues[target + 1]);
9ecdc946
MW
1950 }
1951
22404274 1952 for (i = 1; i < dev->queue_count; i++) {
5a92e700 1953 result = nvme_create_queue(raw_nvmeq(dev, i), i);
22404274
KB
1954 if (result) {
1955 for (--i; i > 0; i--)
1956 nvme_disable_queue(dev, i);
1957 goto free_queues;
1958 }
1959 }
b60503ba 1960
22404274 1961 return 0;
b60503ba 1962
22404274 1963 free_queues:
a1a5ef99 1964 nvme_free_queues(dev, 1);
22404274 1965 return result;
b60503ba
MW
1966}
1967
422ef0c7
MW
1968/*
1969 * Return: error value if an error occurred setting up the queues or calling
1970 * Identify Device. 0 if these succeeded, even if adding some of the
1971 * namespaces failed. At the moment, these failures are silent. TBD which
1972 * failures should be reported.
1973 */
8d85fce7 1974static int nvme_dev_add(struct nvme_dev *dev)
b60503ba 1975{
68608c26 1976 struct pci_dev *pdev = dev->pci_dev;
c3bfe717
MW
1977 int res;
1978 unsigned nn, i;
cbb6218f 1979 struct nvme_ns *ns;
51814232 1980 struct nvme_id_ctrl *ctrl;
bc5fc7e4
MW
1981 struct nvme_id_ns *id_ns;
1982 void *mem;
b60503ba 1983 dma_addr_t dma_addr;
159b67d7 1984 int shift = NVME_CAP_MPSMIN(readq(&dev->bar->cap)) + 12;
b60503ba 1985
68608c26 1986 mem = dma_alloc_coherent(&pdev->dev, 8192, &dma_addr, GFP_KERNEL);
a9ef4343
KB
1987 if (!mem)
1988 return -ENOMEM;
b60503ba 1989
bc5fc7e4 1990 res = nvme_identify(dev, 0, 1, dma_addr);
b60503ba
MW
1991 if (res) {
1992 res = -EIO;
cbb6218f 1993 goto out;
b60503ba
MW
1994 }
1995
bc5fc7e4 1996 ctrl = mem;
51814232 1997 nn = le32_to_cpup(&ctrl->nn);
0e5e4f0e 1998 dev->oncs = le16_to_cpup(&ctrl->oncs);
c30341dc 1999 dev->abort_limit = ctrl->acl + 1;
51814232
MW
2000 memcpy(dev->serial, ctrl->sn, sizeof(ctrl->sn));
2001 memcpy(dev->model, ctrl->mn, sizeof(ctrl->mn));
2002 memcpy(dev->firmware_rev, ctrl->fr, sizeof(ctrl->fr));
159b67d7 2003 if (ctrl->mdts)
8fc23e03 2004 dev->max_hw_sectors = 1 << (ctrl->mdts + shift - 9);
68608c26
MW
2005 if ((pdev->vendor == PCI_VENDOR_ID_INTEL) &&
2006 (pdev->device == 0x0953) && ctrl->vs[3])
159b67d7 2007 dev->stripe_size = 1 << (ctrl->vs[3] + shift);
b60503ba 2008
bc5fc7e4 2009 id_ns = mem;
2b2c1896 2010 for (i = 1; i <= nn; i++) {
bc5fc7e4 2011 res = nvme_identify(dev, i, 0, dma_addr);
b60503ba
MW
2012 if (res)
2013 continue;
2014
bc5fc7e4 2015 if (id_ns->ncap == 0)
b60503ba
MW
2016 continue;
2017
bc5fc7e4 2018 res = nvme_get_features(dev, NVME_FEAT_LBA_RANGE, i,
08df1e05 2019 dma_addr + 4096, NULL);
b60503ba 2020 if (res)
12209036 2021 memset(mem + 4096, 0, 4096);
b60503ba 2022
bc5fc7e4 2023 ns = nvme_alloc_ns(dev, i, mem, mem + 4096);
b60503ba
MW
2024 if (ns)
2025 list_add_tail(&ns->list, &dev->namespaces);
2026 }
2027 list_for_each_entry(ns, &dev->namespaces, list)
2028 add_disk(ns->disk);
422ef0c7 2029 res = 0;
b60503ba 2030
bc5fc7e4 2031 out:
684f5c20 2032 dma_free_coherent(&dev->pci_dev->dev, 8192, mem, dma_addr);
b60503ba
MW
2033 return res;
2034}
2035
0877cb0d
KB
2036static int nvme_dev_map(struct nvme_dev *dev)
2037{
2038 int bars, result = -ENOMEM;
2039 struct pci_dev *pdev = dev->pci_dev;
2040
2041 if (pci_enable_device_mem(pdev))
2042 return result;
2043
2044 dev->entry[0].vector = pdev->irq;
2045 pci_set_master(pdev);
2046 bars = pci_select_bars(pdev, IORESOURCE_MEM);
2047 if (pci_request_selected_regions(pdev, bars, "nvme"))
2048 goto disable_pci;
2049
052d0efa
RK
2050 if (dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)) &&
2051 dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)))
2052 goto disable;
0877cb0d 2053
0877cb0d
KB
2054 dev->bar = ioremap(pci_resource_start(pdev, 0), 8192);
2055 if (!dev->bar)
2056 goto disable;
0e53d180
KB
2057 if (readl(&dev->bar->csts) == -1) {
2058 result = -ENODEV;
2059 goto unmap;
2060 }
b80d5ccc 2061 dev->db_stride = 1 << NVME_CAP_STRIDE(readq(&dev->bar->cap));
0877cb0d
KB
2062 dev->dbs = ((void __iomem *)dev->bar) + 4096;
2063
2064 return 0;
2065
0e53d180
KB
2066 unmap:
2067 iounmap(dev->bar);
2068 dev->bar = NULL;
0877cb0d
KB
2069 disable:
2070 pci_release_regions(pdev);
2071 disable_pci:
2072 pci_disable_device(pdev);
2073 return result;
2074}
2075
2076static void nvme_dev_unmap(struct nvme_dev *dev)
2077{
2078 if (dev->pci_dev->msi_enabled)
2079 pci_disable_msi(dev->pci_dev);
2080 else if (dev->pci_dev->msix_enabled)
2081 pci_disable_msix(dev->pci_dev);
2082
2083 if (dev->bar) {
2084 iounmap(dev->bar);
2085 dev->bar = NULL;
9a6b9458 2086 pci_release_regions(dev->pci_dev);
0877cb0d
KB
2087 }
2088
0877cb0d
KB
2089 if (pci_is_enabled(dev->pci_dev))
2090 pci_disable_device(dev->pci_dev);
2091}
2092
4d115420
KB
2093struct nvme_delq_ctx {
2094 struct task_struct *waiter;
2095 struct kthread_worker *worker;
2096 atomic_t refcount;
2097};
2098
2099static void nvme_wait_dq(struct nvme_delq_ctx *dq, struct nvme_dev *dev)
2100{
2101 dq->waiter = current;
2102 mb();
2103
2104 for (;;) {
2105 set_current_state(TASK_KILLABLE);
2106 if (!atomic_read(&dq->refcount))
2107 break;
2108 if (!schedule_timeout(ADMIN_TIMEOUT) ||
2109 fatal_signal_pending(current)) {
2110 set_current_state(TASK_RUNNING);
2111
2112 nvme_disable_ctrl(dev, readq(&dev->bar->cap));
2113 nvme_disable_queue(dev, 0);
2114
2115 send_sig(SIGKILL, dq->worker->task, 1);
2116 flush_kthread_worker(dq->worker);
2117 return;
2118 }
2119 }
2120 set_current_state(TASK_RUNNING);
2121}
2122
2123static void nvme_put_dq(struct nvme_delq_ctx *dq)
2124{
2125 atomic_dec(&dq->refcount);
2126 if (dq->waiter)
2127 wake_up_process(dq->waiter);
2128}
2129
2130static struct nvme_delq_ctx *nvme_get_dq(struct nvme_delq_ctx *dq)
2131{
2132 atomic_inc(&dq->refcount);
2133 return dq;
2134}
2135
2136static void nvme_del_queue_end(struct nvme_queue *nvmeq)
2137{
2138 struct nvme_delq_ctx *dq = nvmeq->cmdinfo.ctx;
2139
2140 nvme_clear_queue(nvmeq);
2141 nvme_put_dq(dq);
2142}
2143
2144static int adapter_async_del_queue(struct nvme_queue *nvmeq, u8 opcode,
2145 kthread_work_func_t fn)
2146{
2147 struct nvme_command c;
2148
2149 memset(&c, 0, sizeof(c));
2150 c.delete_queue.opcode = opcode;
2151 c.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2152
2153 init_kthread_work(&nvmeq->cmdinfo.work, fn);
2154 return nvme_submit_admin_cmd_async(nvmeq->dev, &c, &nvmeq->cmdinfo);
2155}
2156
2157static void nvme_del_cq_work_handler(struct kthread_work *work)
2158{
2159 struct nvme_queue *nvmeq = container_of(work, struct nvme_queue,
2160 cmdinfo.work);
2161 nvme_del_queue_end(nvmeq);
2162}
2163
2164static int nvme_delete_cq(struct nvme_queue *nvmeq)
2165{
2166 return adapter_async_del_queue(nvmeq, nvme_admin_delete_cq,
2167 nvme_del_cq_work_handler);
2168}
2169
2170static void nvme_del_sq_work_handler(struct kthread_work *work)
2171{
2172 struct nvme_queue *nvmeq = container_of(work, struct nvme_queue,
2173 cmdinfo.work);
2174 int status = nvmeq->cmdinfo.status;
2175
2176 if (!status)
2177 status = nvme_delete_cq(nvmeq);
2178 if (status)
2179 nvme_del_queue_end(nvmeq);
2180}
2181
2182static int nvme_delete_sq(struct nvme_queue *nvmeq)
2183{
2184 return adapter_async_del_queue(nvmeq, nvme_admin_delete_sq,
2185 nvme_del_sq_work_handler);
2186}
2187
2188static void nvme_del_queue_start(struct kthread_work *work)
2189{
2190 struct nvme_queue *nvmeq = container_of(work, struct nvme_queue,
2191 cmdinfo.work);
2192 allow_signal(SIGKILL);
2193 if (nvme_delete_sq(nvmeq))
2194 nvme_del_queue_end(nvmeq);
2195}
2196
2197static void nvme_disable_io_queues(struct nvme_dev *dev)
2198{
2199 int i;
2200 DEFINE_KTHREAD_WORKER_ONSTACK(worker);
2201 struct nvme_delq_ctx dq;
2202 struct task_struct *kworker_task = kthread_run(kthread_worker_fn,
2203 &worker, "nvme%d", dev->instance);
2204
2205 if (IS_ERR(kworker_task)) {
2206 dev_err(&dev->pci_dev->dev,
2207 "Failed to create queue del task\n");
2208 for (i = dev->queue_count - 1; i > 0; i--)
2209 nvme_disable_queue(dev, i);
2210 return;
2211 }
2212
2213 dq.waiter = NULL;
2214 atomic_set(&dq.refcount, 0);
2215 dq.worker = &worker;
2216 for (i = dev->queue_count - 1; i > 0; i--) {
5a92e700 2217 struct nvme_queue *nvmeq = raw_nvmeq(dev, i);
4d115420
KB
2218
2219 if (nvme_suspend_queue(nvmeq))
2220 continue;
2221 nvmeq->cmdinfo.ctx = nvme_get_dq(&dq);
2222 nvmeq->cmdinfo.worker = dq.worker;
2223 init_kthread_work(&nvmeq->cmdinfo.work, nvme_del_queue_start);
2224 queue_kthread_work(dq.worker, &nvmeq->cmdinfo.work);
2225 }
2226 nvme_wait_dq(&dq, dev);
2227 kthread_stop(kworker_task);
2228}
2229
f0b50732 2230static void nvme_dev_shutdown(struct nvme_dev *dev)
b60503ba 2231{
22404274
KB
2232 int i;
2233
d4b4ff8e 2234 dev->initialized = 0;
b60503ba 2235
1fa6aead 2236 spin_lock(&dev_list_lock);
f0b50732 2237 list_del_init(&dev->node);
1fa6aead
MW
2238 spin_unlock(&dev_list_lock);
2239
4d115420
KB
2240 if (!dev->bar || (dev->bar && readl(&dev->bar->csts) == -1)) {
2241 for (i = dev->queue_count - 1; i >= 0; i--) {
5a92e700 2242 struct nvme_queue *nvmeq = raw_nvmeq(dev, i);
4d115420
KB
2243 nvme_suspend_queue(nvmeq);
2244 nvme_clear_queue(nvmeq);
2245 }
2246 } else {
2247 nvme_disable_io_queues(dev);
1894d8f1 2248 nvme_shutdown_ctrl(dev);
4d115420
KB
2249 nvme_disable_queue(dev, 0);
2250 }
f0b50732
KB
2251 nvme_dev_unmap(dev);
2252}
2253
2254static void nvme_dev_remove(struct nvme_dev *dev)
2255{
9ac27090 2256 struct nvme_ns *ns;
f0b50732 2257
9ac27090
KB
2258 list_for_each_entry(ns, &dev->namespaces, list) {
2259 if (ns->disk->flags & GENHD_FL_UP)
2260 del_gendisk(ns->disk);
2261 if (!blk_queue_dying(ns->queue))
2262 blk_cleanup_queue(ns->queue);
b60503ba 2263 }
b60503ba
MW
2264}
2265
091b6092
MW
2266static int nvme_setup_prp_pools(struct nvme_dev *dev)
2267{
2268 struct device *dmadev = &dev->pci_dev->dev;
2269 dev->prp_page_pool = dma_pool_create("prp list page", dmadev,
2270 PAGE_SIZE, PAGE_SIZE, 0);
2271 if (!dev->prp_page_pool)
2272 return -ENOMEM;
2273
99802a7a
MW
2274 /* Optimisation for I/Os between 4k and 128k */
2275 dev->prp_small_pool = dma_pool_create("prp list 256", dmadev,
2276 256, 256, 0);
2277 if (!dev->prp_small_pool) {
2278 dma_pool_destroy(dev->prp_page_pool);
2279 return -ENOMEM;
2280 }
091b6092
MW
2281 return 0;
2282}
2283
2284static void nvme_release_prp_pools(struct nvme_dev *dev)
2285{
2286 dma_pool_destroy(dev->prp_page_pool);
99802a7a 2287 dma_pool_destroy(dev->prp_small_pool);
091b6092
MW
2288}
2289
cd58ad7d
QSA
2290static DEFINE_IDA(nvme_instance_ida);
2291
2292static int nvme_set_instance(struct nvme_dev *dev)
b60503ba 2293{
cd58ad7d
QSA
2294 int instance, error;
2295
2296 do {
2297 if (!ida_pre_get(&nvme_instance_ida, GFP_KERNEL))
2298 return -ENODEV;
2299
2300 spin_lock(&dev_list_lock);
2301 error = ida_get_new(&nvme_instance_ida, &instance);
2302 spin_unlock(&dev_list_lock);
2303 } while (error == -EAGAIN);
2304
2305 if (error)
2306 return -ENODEV;
2307
2308 dev->instance = instance;
2309 return 0;
b60503ba
MW
2310}
2311
2312static void nvme_release_instance(struct nvme_dev *dev)
2313{
cd58ad7d
QSA
2314 spin_lock(&dev_list_lock);
2315 ida_remove(&nvme_instance_ida, dev->instance);
2316 spin_unlock(&dev_list_lock);
b60503ba
MW
2317}
2318
9ac27090
KB
2319static void nvme_free_namespaces(struct nvme_dev *dev)
2320{
2321 struct nvme_ns *ns, *next;
2322
2323 list_for_each_entry_safe(ns, next, &dev->namespaces, list) {
2324 list_del(&ns->list);
2325 put_disk(ns->disk);
2326 kfree(ns);
2327 }
2328}
2329
5e82e952
KB
2330static void nvme_free_dev(struct kref *kref)
2331{
2332 struct nvme_dev *dev = container_of(kref, struct nvme_dev, kref);
9ac27090
KB
2333
2334 nvme_free_namespaces(dev);
5e82e952
KB
2335 kfree(dev->queues);
2336 kfree(dev->entry);
2337 kfree(dev);
2338}
2339
2340static int nvme_dev_open(struct inode *inode, struct file *f)
2341{
2342 struct nvme_dev *dev = container_of(f->private_data, struct nvme_dev,
2343 miscdev);
2344 kref_get(&dev->kref);
2345 f->private_data = dev;
2346 return 0;
2347}
2348
2349static int nvme_dev_release(struct inode *inode, struct file *f)
2350{
2351 struct nvme_dev *dev = f->private_data;
2352 kref_put(&dev->kref, nvme_free_dev);
2353 return 0;
2354}
2355
2356static long nvme_dev_ioctl(struct file *f, unsigned int cmd, unsigned long arg)
2357{
2358 struct nvme_dev *dev = f->private_data;
2359 switch (cmd) {
2360 case NVME_IOCTL_ADMIN_CMD:
2361 return nvme_user_admin_cmd(dev, (void __user *)arg);
2362 default:
2363 return -ENOTTY;
2364 }
2365}
2366
2367static const struct file_operations nvme_dev_fops = {
2368 .owner = THIS_MODULE,
2369 .open = nvme_dev_open,
2370 .release = nvme_dev_release,
2371 .unlocked_ioctl = nvme_dev_ioctl,
2372 .compat_ioctl = nvme_dev_ioctl,
2373};
2374
f0b50732
KB
2375static int nvme_dev_start(struct nvme_dev *dev)
2376{
2377 int result;
2378
2379 result = nvme_dev_map(dev);
2380 if (result)
2381 return result;
2382
2383 result = nvme_configure_admin_queue(dev);
2384 if (result)
2385 goto unmap;
2386
2387 spin_lock(&dev_list_lock);
2388 list_add(&dev->node, &dev_list);
2389 spin_unlock(&dev_list_lock);
2390
2391 result = nvme_setup_io_queues(dev);
d82e8bfd 2392 if (result && result != -EBUSY)
f0b50732
KB
2393 goto disable;
2394
d82e8bfd 2395 return result;
f0b50732
KB
2396
2397 disable:
a1a5ef99 2398 nvme_disable_queue(dev, 0);
f0b50732
KB
2399 spin_lock(&dev_list_lock);
2400 list_del_init(&dev->node);
2401 spin_unlock(&dev_list_lock);
2402 unmap:
2403 nvme_dev_unmap(dev);
2404 return result;
2405}
2406
9a6b9458
KB
2407static int nvme_remove_dead_ctrl(void *arg)
2408{
2409 struct nvme_dev *dev = (struct nvme_dev *)arg;
2410 struct pci_dev *pdev = dev->pci_dev;
2411
2412 if (pci_get_drvdata(pdev))
2413 pci_stop_and_remove_bus_device(pdev);
2414 kref_put(&dev->kref, nvme_free_dev);
2415 return 0;
2416}
2417
2418static void nvme_remove_disks(struct work_struct *ws)
2419{
9a6b9458
KB
2420 struct nvme_dev *dev = container_of(ws, struct nvme_dev, reset_work);
2421
2422 nvme_dev_remove(dev);
5a92e700 2423 nvme_free_queues(dev, 1);
9a6b9458
KB
2424}
2425
2426static int nvme_dev_resume(struct nvme_dev *dev)
2427{
2428 int ret;
2429
2430 ret = nvme_dev_start(dev);
2431 if (ret && ret != -EBUSY)
2432 return ret;
2433 if (ret == -EBUSY) {
2434 spin_lock(&dev_list_lock);
bdfd70fd 2435 PREPARE_WORK(&dev->reset_work, nvme_remove_disks);
9a6b9458
KB
2436 queue_work(nvme_workq, &dev->reset_work);
2437 spin_unlock(&dev_list_lock);
2438 }
d4b4ff8e 2439 dev->initialized = 1;
9a6b9458
KB
2440 return 0;
2441}
2442
2443static void nvme_dev_reset(struct nvme_dev *dev)
2444{
2445 nvme_dev_shutdown(dev);
2446 if (nvme_dev_resume(dev)) {
2447 dev_err(&dev->pci_dev->dev, "Device failed to resume\n");
2448 kref_get(&dev->kref);
2449 if (IS_ERR(kthread_run(nvme_remove_dead_ctrl, dev, "nvme%d",
2450 dev->instance))) {
2451 dev_err(&dev->pci_dev->dev,
2452 "Failed to start controller remove task\n");
2453 kref_put(&dev->kref, nvme_free_dev);
2454 }
2455 }
2456}
2457
2458static void nvme_reset_failed_dev(struct work_struct *ws)
2459{
2460 struct nvme_dev *dev = container_of(ws, struct nvme_dev, reset_work);
2461 nvme_dev_reset(dev);
2462}
2463
8d85fce7 2464static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
b60503ba 2465{
0877cb0d 2466 int result = -ENOMEM;
b60503ba
MW
2467 struct nvme_dev *dev;
2468
2469 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
2470 if (!dev)
2471 return -ENOMEM;
2472 dev->entry = kcalloc(num_possible_cpus(), sizeof(*dev->entry),
2473 GFP_KERNEL);
2474 if (!dev->entry)
2475 goto free;
1b23484b
MW
2476 dev->queues = kcalloc(num_possible_cpus() + 1, sizeof(void *),
2477 GFP_KERNEL);
b60503ba
MW
2478 if (!dev->queues)
2479 goto free;
2480
2481 INIT_LIST_HEAD(&dev->namespaces);
bdfd70fd 2482 INIT_WORK(&dev->reset_work, nvme_reset_failed_dev);
b60503ba 2483 dev->pci_dev = pdev;
9a6b9458 2484 pci_set_drvdata(pdev, dev);
cd58ad7d
QSA
2485 result = nvme_set_instance(dev);
2486 if (result)
0877cb0d 2487 goto free;
b60503ba 2488
091b6092
MW
2489 result = nvme_setup_prp_pools(dev);
2490 if (result)
0877cb0d 2491 goto release;
091b6092 2492
fb35e914 2493 kref_init(&dev->kref);
f0b50732 2494 result = nvme_dev_start(dev);
d82e8bfd
KB
2495 if (result) {
2496 if (result == -EBUSY)
2497 goto create_cdev;
0877cb0d 2498 goto release_pools;
d82e8bfd 2499 }
b60503ba 2500
740216fc 2501 result = nvme_dev_add(dev);
d82e8bfd 2502 if (result)
f0b50732 2503 goto shutdown;
740216fc 2504
d82e8bfd 2505 create_cdev:
5e82e952
KB
2506 scnprintf(dev->name, sizeof(dev->name), "nvme%d", dev->instance);
2507 dev->miscdev.minor = MISC_DYNAMIC_MINOR;
2508 dev->miscdev.parent = &pdev->dev;
2509 dev->miscdev.name = dev->name;
2510 dev->miscdev.fops = &nvme_dev_fops;
2511 result = misc_register(&dev->miscdev);
2512 if (result)
2513 goto remove;
2514
d4b4ff8e 2515 dev->initialized = 1;
b60503ba
MW
2516 return 0;
2517
5e82e952
KB
2518 remove:
2519 nvme_dev_remove(dev);
9ac27090 2520 nvme_free_namespaces(dev);
f0b50732
KB
2521 shutdown:
2522 nvme_dev_shutdown(dev);
0877cb0d 2523 release_pools:
a1a5ef99 2524 nvme_free_queues(dev, 0);
091b6092 2525 nvme_release_prp_pools(dev);
0877cb0d
KB
2526 release:
2527 nvme_release_instance(dev);
b60503ba
MW
2528 free:
2529 kfree(dev->queues);
2530 kfree(dev->entry);
2531 kfree(dev);
2532 return result;
2533}
2534
09ece142
KB
2535static void nvme_shutdown(struct pci_dev *pdev)
2536{
2537 struct nvme_dev *dev = pci_get_drvdata(pdev);
2538 nvme_dev_shutdown(dev);
2539}
2540
8d85fce7 2541static void nvme_remove(struct pci_dev *pdev)
b60503ba
MW
2542{
2543 struct nvme_dev *dev = pci_get_drvdata(pdev);
9a6b9458
KB
2544
2545 spin_lock(&dev_list_lock);
2546 list_del_init(&dev->node);
2547 spin_unlock(&dev_list_lock);
2548
2549 pci_set_drvdata(pdev, NULL);
2550 flush_work(&dev->reset_work);
5e82e952 2551 misc_deregister(&dev->miscdev);
9a6b9458
KB
2552 nvme_dev_remove(dev);
2553 nvme_dev_shutdown(dev);
a1a5ef99 2554 nvme_free_queues(dev, 0);
5a92e700 2555 rcu_barrier();
9a6b9458
KB
2556 nvme_release_instance(dev);
2557 nvme_release_prp_pools(dev);
5e82e952 2558 kref_put(&dev->kref, nvme_free_dev);
b60503ba
MW
2559}
2560
2561/* These functions are yet to be implemented */
2562#define nvme_error_detected NULL
2563#define nvme_dump_registers NULL
2564#define nvme_link_reset NULL
2565#define nvme_slot_reset NULL
2566#define nvme_error_resume NULL
cd638946 2567
671a6018 2568#ifdef CONFIG_PM_SLEEP
cd638946
KB
2569static int nvme_suspend(struct device *dev)
2570{
2571 struct pci_dev *pdev = to_pci_dev(dev);
2572 struct nvme_dev *ndev = pci_get_drvdata(pdev);
2573
2574 nvme_dev_shutdown(ndev);
2575 return 0;
2576}
2577
2578static int nvme_resume(struct device *dev)
2579{
2580 struct pci_dev *pdev = to_pci_dev(dev);
2581 struct nvme_dev *ndev = pci_get_drvdata(pdev);
cd638946 2582
9a6b9458 2583 if (nvme_dev_resume(ndev) && !work_busy(&ndev->reset_work)) {
bdfd70fd 2584 PREPARE_WORK(&ndev->reset_work, nvme_reset_failed_dev);
9a6b9458
KB
2585 queue_work(nvme_workq, &ndev->reset_work);
2586 }
2587 return 0;
cd638946 2588}
671a6018 2589#endif
cd638946
KB
2590
2591static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
b60503ba 2592
1d352035 2593static const struct pci_error_handlers nvme_err_handler = {
b60503ba
MW
2594 .error_detected = nvme_error_detected,
2595 .mmio_enabled = nvme_dump_registers,
2596 .link_reset = nvme_link_reset,
2597 .slot_reset = nvme_slot_reset,
2598 .resume = nvme_error_resume,
2599};
2600
2601/* Move to pci_ids.h later */
2602#define PCI_CLASS_STORAGE_EXPRESS 0x010802
2603
2604static DEFINE_PCI_DEVICE_TABLE(nvme_id_table) = {
2605 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
2606 { 0, }
2607};
2608MODULE_DEVICE_TABLE(pci, nvme_id_table);
2609
2610static struct pci_driver nvme_driver = {
2611 .name = "nvme",
2612 .id_table = nvme_id_table,
2613 .probe = nvme_probe,
8d85fce7 2614 .remove = nvme_remove,
09ece142 2615 .shutdown = nvme_shutdown,
cd638946
KB
2616 .driver = {
2617 .pm = &nvme_dev_pm_ops,
2618 },
b60503ba
MW
2619 .err_handler = &nvme_err_handler,
2620};
2621
2622static int __init nvme_init(void)
2623{
0ac13140 2624 int result;
1fa6aead
MW
2625
2626 nvme_thread = kthread_run(nvme_kthread, NULL, "nvme");
2627 if (IS_ERR(nvme_thread))
2628 return PTR_ERR(nvme_thread);
b60503ba 2629
9a6b9458
KB
2630 result = -ENOMEM;
2631 nvme_workq = create_singlethread_workqueue("nvme");
2632 if (!nvme_workq)
2633 goto kill_kthread;
2634
5c42ea16
KB
2635 result = register_blkdev(nvme_major, "nvme");
2636 if (result < 0)
9a6b9458 2637 goto kill_workq;
5c42ea16 2638 else if (result > 0)
0ac13140 2639 nvme_major = result;
b60503ba
MW
2640
2641 result = pci_register_driver(&nvme_driver);
1fa6aead
MW
2642 if (result)
2643 goto unregister_blkdev;
2644 return 0;
b60503ba 2645
1fa6aead 2646 unregister_blkdev:
b60503ba 2647 unregister_blkdev(nvme_major, "nvme");
9a6b9458
KB
2648 kill_workq:
2649 destroy_workqueue(nvme_workq);
1fa6aead
MW
2650 kill_kthread:
2651 kthread_stop(nvme_thread);
b60503ba
MW
2652 return result;
2653}
2654
2655static void __exit nvme_exit(void)
2656{
2657 pci_unregister_driver(&nvme_driver);
2658 unregister_blkdev(nvme_major, "nvme");
9a6b9458 2659 destroy_workqueue(nvme_workq);
1fa6aead 2660 kthread_stop(nvme_thread);
b60503ba
MW
2661}
2662
2663MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
2664MODULE_LICENSE("GPL");
366e8217 2665MODULE_VERSION("0.8");
b60503ba
MW
2666module_init(nvme_init);
2667module_exit(nvme_exit);