]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
Merge tag 'topic/i915-hda-componentized-2015-01-12' into drm-intel-next-queued
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
b20385f1 38#include "intel_lrc.h"
0260c420 39#include "i915_gem_gtt.h"
564ddb2f 40#include "i915_gem_render_state.h"
0839ccb8 41#include <linux/io-mapping.h>
f899fc64 42#include <linux/i2c.h>
c167a6fc 43#include <linux/i2c-algo-bit.h>
0ade6386 44#include <drm/intel-gtt.h>
ba8286fa 45#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 46#include <drm/drm_gem.h>
aaa6fd2a 47#include <linux/backlight.h>
5cc9ed4b 48#include <linux/hashtable.h>
2911a35b 49#include <linux/intel-iommu.h>
742cbee8 50#include <linux/kref.h>
9ee32fea 51#include <linux/pm_qos.h>
585fb111 52
1da177e4
LT
53/* General customization:
54 */
55
1da177e4
LT
56#define DRIVER_NAME "i915"
57#define DRIVER_DESC "Intel Graphics"
0e2cfc00 58#define DRIVER_DATE "20141219"
1da177e4 59
c883ef1b 60#undef WARN_ON
5f77eeb0
DV
61/* Many gcc seem to no see through this and fall over :( */
62#if 0
63#define WARN_ON(x) ({ \
64 bool __i915_warn_cond = (x); \
65 if (__builtin_constant_p(__i915_warn_cond)) \
66 BUILD_BUG_ON(__i915_warn_cond); \
67 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
68#else
69#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
70#endif
71
72#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
73 (long) (x), __func__);
c883ef1b 74
e2c719b7
RC
75/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
76 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
77 * which may not necessarily be a user visible problem. This will either
78 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
79 * enable distros and users to tailor their preferred amount of i915 abrt
80 * spam.
81 */
82#define I915_STATE_WARN(condition, format...) ({ \
83 int __ret_warn_on = !!(condition); \
84 if (unlikely(__ret_warn_on)) { \
85 if (i915.verbose_state_checks) \
86 __WARN_printf(format); \
87 else \
88 DRM_ERROR(format); \
89 } \
90 unlikely(__ret_warn_on); \
91})
92
93#define I915_STATE_WARN_ON(condition) ({ \
94 int __ret_warn_on = !!(condition); \
95 if (unlikely(__ret_warn_on)) { \
96 if (i915.verbose_state_checks) \
97 __WARN_printf("WARN_ON(" #condition ")\n"); \
98 else \
99 DRM_ERROR("WARN_ON(" #condition ")\n"); \
100 } \
101 unlikely(__ret_warn_on); \
102})
103
317c35d1 104enum pipe {
752aa88a 105 INVALID_PIPE = -1,
317c35d1
JB
106 PIPE_A = 0,
107 PIPE_B,
9db4a9c7 108 PIPE_C,
a57c774a
AK
109 _PIPE_EDP,
110 I915_MAX_PIPES = _PIPE_EDP
317c35d1 111};
9db4a9c7 112#define pipe_name(p) ((p) + 'A')
317c35d1 113
a5c961d1
PZ
114enum transcoder {
115 TRANSCODER_A = 0,
116 TRANSCODER_B,
117 TRANSCODER_C,
a57c774a
AK
118 TRANSCODER_EDP,
119 I915_MAX_TRANSCODERS
a5c961d1
PZ
120};
121#define transcoder_name(t) ((t) + 'A')
122
84139d1e
DL
123/*
124 * This is the maximum (across all platforms) number of planes (primary +
125 * sprites) that can be active at the same time on one pipe.
126 *
127 * This value doesn't count the cursor plane.
128 */
129#define I915_MAX_PLANES 3
130
80824003
JB
131enum plane {
132 PLANE_A = 0,
133 PLANE_B,
9db4a9c7 134 PLANE_C,
80824003 135};
9db4a9c7 136#define plane_name(p) ((p) + 'A')
52440211 137
d615a166 138#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 139
2b139522
ED
140enum port {
141 PORT_A = 0,
142 PORT_B,
143 PORT_C,
144 PORT_D,
145 PORT_E,
146 I915_MAX_PORTS
147};
148#define port_name(p) ((p) + 'A')
149
a09caddd 150#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
151
152enum dpio_channel {
153 DPIO_CH0,
154 DPIO_CH1
155};
156
157enum dpio_phy {
158 DPIO_PHY0,
159 DPIO_PHY1
160};
161
b97186f0
PZ
162enum intel_display_power_domain {
163 POWER_DOMAIN_PIPE_A,
164 POWER_DOMAIN_PIPE_B,
165 POWER_DOMAIN_PIPE_C,
166 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
167 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
168 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
169 POWER_DOMAIN_TRANSCODER_A,
170 POWER_DOMAIN_TRANSCODER_B,
171 POWER_DOMAIN_TRANSCODER_C,
f52e353e 172 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
173 POWER_DOMAIN_PORT_DDI_A_2_LANES,
174 POWER_DOMAIN_PORT_DDI_A_4_LANES,
175 POWER_DOMAIN_PORT_DDI_B_2_LANES,
176 POWER_DOMAIN_PORT_DDI_B_4_LANES,
177 POWER_DOMAIN_PORT_DDI_C_2_LANES,
178 POWER_DOMAIN_PORT_DDI_C_4_LANES,
179 POWER_DOMAIN_PORT_DDI_D_2_LANES,
180 POWER_DOMAIN_PORT_DDI_D_4_LANES,
181 POWER_DOMAIN_PORT_DSI,
182 POWER_DOMAIN_PORT_CRT,
183 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 184 POWER_DOMAIN_VGA,
fbeeaa23 185 POWER_DOMAIN_AUDIO,
bd2bb1b9 186 POWER_DOMAIN_PLLS,
baa70707 187 POWER_DOMAIN_INIT,
bddc7645
ID
188
189 POWER_DOMAIN_NUM,
b97186f0
PZ
190};
191
192#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
193#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
194 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
195#define POWER_DOMAIN_TRANSCODER(tran) \
196 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
197 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 198
1d843f9d
EE
199enum hpd_pin {
200 HPD_NONE = 0,
201 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
202 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
203 HPD_CRT,
204 HPD_SDVO_B,
205 HPD_SDVO_C,
206 HPD_PORT_B,
207 HPD_PORT_C,
208 HPD_PORT_D,
209 HPD_NUM_PINS
210};
211
2a2d5482
CW
212#define I915_GEM_GPU_DOMAINS \
213 (I915_GEM_DOMAIN_RENDER | \
214 I915_GEM_DOMAIN_SAMPLER | \
215 I915_GEM_DOMAIN_COMMAND | \
216 I915_GEM_DOMAIN_INSTRUCTION | \
217 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 218
055e393f
DL
219#define for_each_pipe(__dev_priv, __p) \
220 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
2d025a5b
DL
221#define for_each_plane(pipe, p) \
222 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
d615a166 223#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 224
d79b814d
DL
225#define for_each_crtc(dev, crtc) \
226 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
227
d063ae48
DL
228#define for_each_intel_crtc(dev, intel_crtc) \
229 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
230
b2784e15
DL
231#define for_each_intel_encoder(dev, intel_encoder) \
232 list_for_each_entry(intel_encoder, \
233 &(dev)->mode_config.encoder_list, \
234 base.head)
235
6c2b7c12
DV
236#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
237 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
238 if ((intel_encoder)->base.crtc == (__crtc))
239
53f5e3ca
JB
240#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
241 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
242 if ((intel_connector)->base.encoder == (__encoder))
243
b04c5bd6
BF
244#define for_each_power_domain(domain, mask) \
245 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
246 if ((1 << (domain)) & (mask))
247
e7b903d2 248struct drm_i915_private;
ad46cb53 249struct i915_mm_struct;
5cc9ed4b 250struct i915_mmu_object;
e7b903d2 251
46edb027
DV
252enum intel_dpll_id {
253 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
254 /* real shared dpll ids must be >= 0 */
9cd86933
DV
255 DPLL_ID_PCH_PLL_A = 0,
256 DPLL_ID_PCH_PLL_B = 1,
429d47d5 257 /* hsw/bdw */
9cd86933
DV
258 DPLL_ID_WRPLL1 = 0,
259 DPLL_ID_WRPLL2 = 1,
429d47d5
S
260 /* skl */
261 DPLL_ID_SKL_DPLL1 = 0,
262 DPLL_ID_SKL_DPLL2 = 1,
263 DPLL_ID_SKL_DPLL3 = 2,
46edb027 264};
429d47d5 265#define I915_NUM_PLLS 3
46edb027 266
5358901f 267struct intel_dpll_hw_state {
dcfc3552 268 /* i9xx, pch plls */
66e985c0 269 uint32_t dpll;
8bcc2795 270 uint32_t dpll_md;
66e985c0
DV
271 uint32_t fp0;
272 uint32_t fp1;
dcfc3552
DL
273
274 /* hsw, bdw */
d452c5b6 275 uint32_t wrpll;
d1a2dc78
S
276
277 /* skl */
278 /*
279 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
280 * lower part of crtl1 and they get shifted into position when writing
281 * the register. This allows us to easily compare the state to share
282 * the DPLL.
283 */
284 uint32_t ctrl1;
285 /* HDMI only, 0 when used for DP */
286 uint32_t cfgcr1, cfgcr2;
5358901f
DV
287};
288
3e369b76 289struct intel_shared_dpll_config {
1e6f2ddc 290 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
291 struct intel_dpll_hw_state hw_state;
292};
293
294struct intel_shared_dpll {
295 struct intel_shared_dpll_config config;
8bd31e67
ACO
296 struct intel_shared_dpll_config *new_config;
297
ee7b9f93
JB
298 int active; /* count of number of active CRTCs (i.e. DPMS on) */
299 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
300 const char *name;
301 /* should match the index in the dev_priv->shared_dplls array */
302 enum intel_dpll_id id;
96f6128c
DV
303 /* The mode_set hook is optional and should be used together with the
304 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
305 void (*mode_set)(struct drm_i915_private *dev_priv,
306 struct intel_shared_dpll *pll);
e7b903d2
DV
307 void (*enable)(struct drm_i915_private *dev_priv,
308 struct intel_shared_dpll *pll);
309 void (*disable)(struct drm_i915_private *dev_priv,
310 struct intel_shared_dpll *pll);
5358901f
DV
311 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
312 struct intel_shared_dpll *pll,
313 struct intel_dpll_hw_state *hw_state);
ee7b9f93 314};
ee7b9f93 315
429d47d5
S
316#define SKL_DPLL0 0
317#define SKL_DPLL1 1
318#define SKL_DPLL2 2
319#define SKL_DPLL3 3
320
e69d0bc1
DV
321/* Used by dp and fdi links */
322struct intel_link_m_n {
323 uint32_t tu;
324 uint32_t gmch_m;
325 uint32_t gmch_n;
326 uint32_t link_m;
327 uint32_t link_n;
328};
329
330void intel_link_compute_m_n(int bpp, int nlanes,
331 int pixel_clock, int link_clock,
332 struct intel_link_m_n *m_n);
333
1da177e4
LT
334/* Interface history:
335 *
336 * 1.1: Original.
0d6aa60b
DA
337 * 1.2: Add Power Management
338 * 1.3: Add vblank support
de227f5f 339 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 340 * 1.5: Add vblank pipe configuration
2228ed67
MD
341 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
342 * - Support vertical blank on secondary display pipe
1da177e4
LT
343 */
344#define DRIVER_MAJOR 1
2228ed67 345#define DRIVER_MINOR 6
1da177e4
LT
346#define DRIVER_PATCHLEVEL 0
347
23bc5982 348#define WATCH_LISTS 0
673a394b 349
0a3e67a4
JB
350struct opregion_header;
351struct opregion_acpi;
352struct opregion_swsci;
353struct opregion_asle;
354
8ee1c3db 355struct intel_opregion {
5bc4418b
BW
356 struct opregion_header __iomem *header;
357 struct opregion_acpi __iomem *acpi;
358 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
359 u32 swsci_gbda_sub_functions;
360 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
361 struct opregion_asle __iomem *asle;
362 void __iomem *vbt;
01fe9dbd 363 u32 __iomem *lid_state;
91a60f20 364 struct work_struct asle_work;
8ee1c3db 365};
44834a67 366#define OPREGION_SIZE (8*1024)
8ee1c3db 367
6ef3d427
CW
368struct intel_overlay;
369struct intel_overlay_error_state;
370
de151cf6 371#define I915_FENCE_REG_NONE -1
42b5aeab
VS
372#define I915_MAX_NUM_FENCES 32
373/* 32 fences + sign bit for FENCE_REG_NONE */
374#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
375
376struct drm_i915_fence_reg {
007cc8ac 377 struct list_head lru_list;
caea7476 378 struct drm_i915_gem_object *obj;
1690e1eb 379 int pin_count;
de151cf6 380};
7c1c2871 381
9b9d172d 382struct sdvo_device_mapping {
e957d772 383 u8 initialized;
9b9d172d 384 u8 dvo_port;
385 u8 slave_addr;
386 u8 dvo_wiring;
e957d772 387 u8 i2c_pin;
b1083333 388 u8 ddc_pin;
9b9d172d 389};
390
c4a1d9e4
CW
391struct intel_display_error_state;
392
63eeaf38 393struct drm_i915_error_state {
742cbee8 394 struct kref ref;
585b0288
BW
395 struct timeval time;
396
cb383002 397 char error_msg[128];
48b031e3 398 u32 reset_count;
62d5d69b 399 u32 suspend_count;
cb383002 400
585b0288 401 /* Generic register state */
63eeaf38
JB
402 u32 eir;
403 u32 pgtbl_er;
be998e2e 404 u32 ier;
885ea5a8 405 u32 gtier[4];
b9a3906b 406 u32 ccid;
0f3b6849
CW
407 u32 derrmr;
408 u32 forcewake;
585b0288
BW
409 u32 error; /* gen6+ */
410 u32 err_int; /* gen7 */
411 u32 done_reg;
91ec5d11
BW
412 u32 gac_eco;
413 u32 gam_ecochk;
414 u32 gab_ctl;
415 u32 gfx_mode;
585b0288 416 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
417 u64 fence[I915_MAX_NUM_FENCES];
418 struct intel_overlay_error_state *overlay;
419 struct intel_display_error_state *display;
0ca36d78 420 struct drm_i915_error_object *semaphore_obj;
585b0288 421
52d39a21 422 struct drm_i915_error_ring {
372fbb8e 423 bool valid;
362b8af7
BW
424 /* Software tracked state */
425 bool waiting;
426 int hangcheck_score;
427 enum intel_ring_hangcheck_action hangcheck_action;
428 int num_requests;
429
430 /* our own tracking of ring head and tail */
431 u32 cpu_ring_head;
432 u32 cpu_ring_tail;
433
434 u32 semaphore_seqno[I915_NUM_RINGS - 1];
435
436 /* Register state */
437 u32 tail;
438 u32 head;
439 u32 ctl;
440 u32 hws;
441 u32 ipeir;
442 u32 ipehr;
443 u32 instdone;
362b8af7
BW
444 u32 bbstate;
445 u32 instpm;
446 u32 instps;
447 u32 seqno;
448 u64 bbaddr;
50877445 449 u64 acthd;
362b8af7 450 u32 fault_reg;
13ffadd1 451 u64 faddr;
362b8af7
BW
452 u32 rc_psmi; /* sleep state */
453 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
454
52d39a21
CW
455 struct drm_i915_error_object {
456 int page_count;
457 u32 gtt_offset;
458 u32 *pages[0];
ab0e7ff9 459 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 460
52d39a21
CW
461 struct drm_i915_error_request {
462 long jiffies;
463 u32 seqno;
ee4f42b1 464 u32 tail;
52d39a21 465 } *requests;
6c7a01ec
BW
466
467 struct {
468 u32 gfx_mode;
469 union {
470 u64 pdp[4];
471 u32 pp_dir_base;
472 };
473 } vm_info;
ab0e7ff9
CW
474
475 pid_t pid;
476 char comm[TASK_COMM_LEN];
52d39a21 477 } ring[I915_NUM_RINGS];
3a448734 478
9df30794 479 struct drm_i915_error_buffer {
a779e5ab 480 u32 size;
9df30794 481 u32 name;
0201f1ec 482 u32 rseqno, wseqno;
9df30794
CW
483 u32 gtt_offset;
484 u32 read_domains;
485 u32 write_domain;
4b9de737 486 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
487 s32 pinned:2;
488 u32 tiling:2;
489 u32 dirty:1;
490 u32 purgeable:1;
5cc9ed4b 491 u32 userptr:1;
5d1333fc 492 s32 ring:4;
f56383cb 493 u32 cache_level:3;
95f5301d 494 } **active_bo, **pinned_bo;
6c7a01ec 495
95f5301d 496 u32 *active_bo_count, *pinned_bo_count;
3a448734 497 u32 vm_count;
63eeaf38
JB
498};
499
7bd688cd 500struct intel_connector;
820d2d77 501struct intel_encoder;
b8cecdf5 502struct intel_crtc_config;
46f297fb 503struct intel_plane_config;
0e8ffe1b 504struct intel_crtc;
ee9300bb
DV
505struct intel_limit;
506struct dpll;
b8cecdf5 507
e70236a8 508struct drm_i915_display_funcs {
ee5382ae 509 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 510 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
511 void (*disable_fbc)(struct drm_device *dev);
512 int (*get_display_clock_speed)(struct drm_device *dev);
513 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
514 /**
515 * find_dpll() - Find the best values for the PLL
516 * @limit: limits for the PLL
517 * @crtc: current CRTC
518 * @target: target frequency in kHz
519 * @refclk: reference clock frequency in kHz
520 * @match_clock: if provided, @best_clock P divider must
521 * match the P divider from @match_clock
522 * used for LVDS downclocking
523 * @best_clock: best PLL values found
524 *
525 * Returns true on success, false on failure.
526 */
527 bool (*find_dpll)(const struct intel_limit *limit,
a919ff14 528 struct intel_crtc *crtc,
ee9300bb
DV
529 int target, int refclk,
530 struct dpll *match_clock,
531 struct dpll *best_clock);
46ba614c 532 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
533 void (*update_sprite_wm)(struct drm_plane *plane,
534 struct drm_crtc *crtc,
ed57cb8a
DL
535 uint32_t sprite_width, uint32_t sprite_height,
536 int pixel_size, bool enable, bool scaled);
47fab737 537 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
538 /* Returns the active state of the crtc, and if the crtc is active,
539 * fills out the pipe-config with the hw state. */
540 bool (*get_pipe_config)(struct intel_crtc *,
541 struct intel_crtc_config *);
46f297fb
JB
542 void (*get_plane_config)(struct intel_crtc *,
543 struct intel_plane_config *);
8bd31e67 544 int (*crtc_compute_clock)(struct intel_crtc *crtc);
76e5a89c
DV
545 void (*crtc_enable)(struct drm_crtc *crtc);
546 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 547 void (*off)(struct drm_crtc *crtc);
69bfe1a9
JN
548 void (*audio_codec_enable)(struct drm_connector *connector,
549 struct intel_encoder *encoder,
550 struct drm_display_mode *mode);
551 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 552 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 553 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
554 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
555 struct drm_framebuffer *fb,
ed8d1975 556 struct drm_i915_gem_object *obj,
a4872ba6 557 struct intel_engine_cs *ring,
ed8d1975 558 uint32_t flags);
29b9bde6
DV
559 void (*update_primary_plane)(struct drm_crtc *crtc,
560 struct drm_framebuffer *fb,
561 int x, int y);
20afbda2 562 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
563 /* clock updates for mode set */
564 /* cursor updates */
565 /* render clock increase/decrease */
566 /* display clock increase/decrease */
567 /* pll clock increase/decrease */
7bd688cd 568
6517d273 569 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
7bd688cd
JN
570 uint32_t (*get_backlight)(struct intel_connector *connector);
571 void (*set_backlight)(struct intel_connector *connector,
572 uint32_t level);
573 void (*disable_backlight)(struct intel_connector *connector);
574 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
575};
576
907b28c5 577struct intel_uncore_funcs {
c8d9a590
D
578 void (*force_wake_get)(struct drm_i915_private *dev_priv,
579 int fw_engine);
580 void (*force_wake_put)(struct drm_i915_private *dev_priv,
581 int fw_engine);
0b274481
BW
582
583 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
584 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
585 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
586 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
587
588 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
589 uint8_t val, bool trace);
590 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
591 uint16_t val, bool trace);
592 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
593 uint32_t val, bool trace);
594 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
595 uint64_t val, bool trace);
990bbdad
CW
596};
597
907b28c5
CW
598struct intel_uncore {
599 spinlock_t lock; /** lock is also taken in irq contexts. */
600
601 struct intel_uncore_funcs funcs;
602
603 unsigned fifo_count;
604 unsigned forcewake_count;
aec347ab 605
940aece4
D
606 unsigned fw_rendercount;
607 unsigned fw_mediacount;
38cff0b1 608 unsigned fw_blittercount;
940aece4 609
8232644c 610 struct timer_list force_wake_timer;
907b28c5
CW
611};
612
79fc46df
DL
613#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
614 func(is_mobile) sep \
615 func(is_i85x) sep \
616 func(is_i915g) sep \
617 func(is_i945gm) sep \
618 func(is_g33) sep \
619 func(need_gfx_hws) sep \
620 func(is_g4x) sep \
621 func(is_pineview) sep \
622 func(is_broadwater) sep \
623 func(is_crestline) sep \
624 func(is_ivybridge) sep \
625 func(is_valleyview) sep \
626 func(is_haswell) sep \
7201c0b3 627 func(is_skylake) sep \
b833d685 628 func(is_preliminary) sep \
79fc46df
DL
629 func(has_fbc) sep \
630 func(has_pipe_cxsr) sep \
631 func(has_hotplug) sep \
632 func(cursor_needs_physical) sep \
633 func(has_overlay) sep \
634 func(overlay_needs_physical) sep \
635 func(supports_tv) sep \
dd93be58 636 func(has_llc) sep \
30568c45
DL
637 func(has_ddi) sep \
638 func(has_fpga_dbg)
c96ea64e 639
a587f779
DL
640#define DEFINE_FLAG(name) u8 name:1
641#define SEP_SEMICOLON ;
c96ea64e 642
cfdf1fa2 643struct intel_device_info {
10fce67a 644 u32 display_mmio_offset;
87f1f465 645 u16 device_id;
7eb552ae 646 u8 num_pipes:3;
d615a166 647 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 648 u8 gen;
73ae478c 649 u8 ring_mask; /* Rings supported by the HW */
a587f779 650 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
651 /* Register offsets for the various display pipes and transcoders */
652 int pipe_offsets[I915_MAX_TRANSCODERS];
653 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 654 int palette_offsets[I915_MAX_PIPES];
5efb3e28 655 int cursor_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
656};
657
a587f779
DL
658#undef DEFINE_FLAG
659#undef SEP_SEMICOLON
660
7faf1ab2
DV
661enum i915_cache_level {
662 I915_CACHE_NONE = 0,
350ec881
CW
663 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
664 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
665 caches, eg sampler/render caches, and the
666 large Last-Level-Cache. LLC is coherent with
667 the CPU, but L3 is only visible to the GPU. */
651d794f 668 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
669};
670
e59ec13d
MK
671struct i915_ctx_hang_stats {
672 /* This context had batch pending when hang was declared */
673 unsigned batch_pending;
674
675 /* This context had batch active when hang was declared */
676 unsigned batch_active;
be62acb4
MK
677
678 /* Time when this context was last blamed for a GPU reset */
679 unsigned long guilty_ts;
680
676fa572
CW
681 /* If the contexts causes a second GPU hang within this time,
682 * it is permanently banned from submitting any more work.
683 */
684 unsigned long ban_period_seconds;
685
be62acb4
MK
686 /* This context is banned to submit more work */
687 bool banned;
e59ec13d 688};
40521054
BW
689
690/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 691#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
692/**
693 * struct intel_context - as the name implies, represents a context.
694 * @ref: reference count.
695 * @user_handle: userspace tracking identity for this context.
696 * @remap_slice: l3 row remapping information.
697 * @file_priv: filp associated with this context (NULL for global default
698 * context).
699 * @hang_stats: information about the role of this context in possible GPU
700 * hangs.
701 * @vm: virtual memory space used by this context.
702 * @legacy_hw_ctx: render context backing object and whether it is correctly
703 * initialized (legacy ring submission mechanism only).
704 * @link: link in the global list of contexts.
705 *
706 * Contexts are memory images used by the hardware to store copies of their
707 * internal state.
708 */
273497e5 709struct intel_context {
dce3271b 710 struct kref ref;
821d66dd 711 int user_handle;
3ccfd19d 712 uint8_t remap_slice;
40521054 713 struct drm_i915_file_private *file_priv;
e59ec13d 714 struct i915_ctx_hang_stats hang_stats;
ae6c4806 715 struct i915_hw_ppgtt *ppgtt;
a33afea5 716
c9e003af 717 /* Legacy ring buffer submission */
ea0c76f8
OM
718 struct {
719 struct drm_i915_gem_object *rcs_state;
720 bool initialized;
721 } legacy_hw_ctx;
722
c9e003af 723 /* Execlists */
564ddb2f 724 bool rcs_initialized;
c9e003af
OM
725 struct {
726 struct drm_i915_gem_object *state;
84c2377f 727 struct intel_ringbuffer *ringbuf;
dcb4c12a 728 int unpin_count;
c9e003af
OM
729 } engine[I915_NUM_RINGS];
730
a33afea5 731 struct list_head link;
40521054
BW
732};
733
5c3fe8b0
BW
734struct i915_fbc {
735 unsigned long size;
5e59f717 736 unsigned threshold;
5c3fe8b0
BW
737 unsigned int fb_id;
738 enum plane plane;
739 int y;
740
c4213885 741 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
742 struct drm_mm_node *compressed_llb;
743
da46f936
RV
744 bool false_color;
745
9adccc60
PZ
746 /* Tracks whether the HW is actually enabled, not whether the feature is
747 * possible. */
748 bool enabled;
749
1d73c2a8
RV
750 /* On gen8 some rings cannont perform fbc clean operation so for now
751 * we are doing this on SW with mmio.
752 * This variable works in the opposite information direction
753 * of ring->fbc_dirty telling software on frontbuffer tracking
754 * to perform the cache clean on sw side.
755 */
756 bool need_sw_cache_clean;
757
5c3fe8b0
BW
758 struct intel_fbc_work {
759 struct delayed_work work;
760 struct drm_crtc *crtc;
761 struct drm_framebuffer *fb;
5c3fe8b0
BW
762 } *fbc_work;
763
29ebf90f
CW
764 enum no_fbc_reason {
765 FBC_OK, /* FBC is enabled */
766 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
767 FBC_NO_OUTPUT, /* no outputs enabled to compress */
768 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
769 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
770 FBC_MODE_TOO_LARGE, /* mode too large for compression */
771 FBC_BAD_PLANE, /* fbc not supported on plane */
772 FBC_NOT_TILED, /* buffer not tiled */
773 FBC_MULTIPLE_PIPES, /* more than one pipe active */
774 FBC_MODULE_PARAM,
775 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
776 } no_fbc_reason;
b5e50c3f
JB
777};
778
439d7ac0
PB
779struct i915_drrs {
780 struct intel_connector *connector;
781};
782
2807cf69 783struct intel_dp;
a031d709 784struct i915_psr {
f0355c4a 785 struct mutex lock;
a031d709
RV
786 bool sink_support;
787 bool source_ok;
2807cf69 788 struct intel_dp *enabled;
7c8f8a70
RV
789 bool active;
790 struct delayed_work work;
9ca15301 791 unsigned busy_frontbuffer_bits;
3f51e471 792};
5c3fe8b0 793
3bad0781 794enum intel_pch {
f0350830 795 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
796 PCH_IBX, /* Ibexpeak PCH */
797 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 798 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 799 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 800 PCH_NOP,
3bad0781
ZW
801};
802
988d6ee8
PZ
803enum intel_sbi_destination {
804 SBI_ICLK,
805 SBI_MPHY,
806};
807
b690e96c 808#define QUIRK_PIPEA_FORCE (1<<0)
435793df 809#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 810#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 811#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 812#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 813#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 814
8be48d92 815struct intel_fbdev;
1630fe75 816struct intel_fbc_work;
38651674 817
c2b9152f
DV
818struct intel_gmbus {
819 struct i2c_adapter adapter;
f2ce9faf 820 u32 force_bit;
c2b9152f 821 u32 reg0;
36c785f0 822 u32 gpio_reg;
c167a6fc 823 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
824 struct drm_i915_private *dev_priv;
825};
826
f4c956ad 827struct i915_suspend_saved_registers {
ba8bbcf6
JB
828 u8 saveLBB;
829 u32 saveDSPACNTR;
830 u32 saveDSPBCNTR;
e948e994 831 u32 saveDSPARB;
ba8bbcf6
JB
832 u32 savePIPEACONF;
833 u32 savePIPEBCONF;
834 u32 savePIPEASRC;
835 u32 savePIPEBSRC;
836 u32 saveFPA0;
837 u32 saveFPA1;
838 u32 saveDPLL_A;
839 u32 saveDPLL_A_MD;
840 u32 saveHTOTAL_A;
841 u32 saveHBLANK_A;
842 u32 saveHSYNC_A;
843 u32 saveVTOTAL_A;
844 u32 saveVBLANK_A;
845 u32 saveVSYNC_A;
846 u32 saveBCLRPAT_A;
5586c8bc 847 u32 saveTRANSACONF;
42048781
ZW
848 u32 saveTRANS_HTOTAL_A;
849 u32 saveTRANS_HBLANK_A;
850 u32 saveTRANS_HSYNC_A;
851 u32 saveTRANS_VTOTAL_A;
852 u32 saveTRANS_VBLANK_A;
853 u32 saveTRANS_VSYNC_A;
0da3ea12 854 u32 savePIPEASTAT;
ba8bbcf6
JB
855 u32 saveDSPASTRIDE;
856 u32 saveDSPASIZE;
857 u32 saveDSPAPOS;
585fb111 858 u32 saveDSPAADDR;
ba8bbcf6
JB
859 u32 saveDSPASURF;
860 u32 saveDSPATILEOFF;
861 u32 savePFIT_PGM_RATIOS;
0eb96d6e 862 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
863 u32 saveBLC_PWM_CTL;
864 u32 saveBLC_PWM_CTL2;
42048781
ZW
865 u32 saveBLC_CPU_PWM_CTL;
866 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
867 u32 saveFPB0;
868 u32 saveFPB1;
869 u32 saveDPLL_B;
870 u32 saveDPLL_B_MD;
871 u32 saveHTOTAL_B;
872 u32 saveHBLANK_B;
873 u32 saveHSYNC_B;
874 u32 saveVTOTAL_B;
875 u32 saveVBLANK_B;
876 u32 saveVSYNC_B;
877 u32 saveBCLRPAT_B;
5586c8bc 878 u32 saveTRANSBCONF;
42048781
ZW
879 u32 saveTRANS_HTOTAL_B;
880 u32 saveTRANS_HBLANK_B;
881 u32 saveTRANS_HSYNC_B;
882 u32 saveTRANS_VTOTAL_B;
883 u32 saveTRANS_VBLANK_B;
884 u32 saveTRANS_VSYNC_B;
0da3ea12 885 u32 savePIPEBSTAT;
ba8bbcf6
JB
886 u32 saveDSPBSTRIDE;
887 u32 saveDSPBSIZE;
888 u32 saveDSPBPOS;
585fb111 889 u32 saveDSPBADDR;
ba8bbcf6
JB
890 u32 saveDSPBSURF;
891 u32 saveDSPBTILEOFF;
585fb111
JB
892 u32 saveVGA0;
893 u32 saveVGA1;
894 u32 saveVGA_PD;
ba8bbcf6
JB
895 u32 saveVGACNTRL;
896 u32 saveADPA;
897 u32 saveLVDS;
585fb111
JB
898 u32 savePP_ON_DELAYS;
899 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
900 u32 saveDVOA;
901 u32 saveDVOB;
902 u32 saveDVOC;
903 u32 savePP_ON;
904 u32 savePP_OFF;
905 u32 savePP_CONTROL;
585fb111 906 u32 savePP_DIVISOR;
ba8bbcf6
JB
907 u32 savePFIT_CONTROL;
908 u32 save_palette_a[256];
909 u32 save_palette_b[256];
ba8bbcf6 910 u32 saveFBC_CONTROL;
0da3ea12
JB
911 u32 saveIER;
912 u32 saveIIR;
913 u32 saveIMR;
42048781
ZW
914 u32 saveDEIER;
915 u32 saveDEIMR;
916 u32 saveGTIER;
917 u32 saveGTIMR;
918 u32 saveFDI_RXA_IMR;
919 u32 saveFDI_RXB_IMR;
1f84e550 920 u32 saveCACHE_MODE_0;
1f84e550 921 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
922 u32 saveSWF0[16];
923 u32 saveSWF1[16];
924 u32 saveSWF2[3];
925 u8 saveMSR;
926 u8 saveSR[8];
123f794f 927 u8 saveGR[25];
ba8bbcf6 928 u8 saveAR_INDEX;
a59e122a 929 u8 saveAR[21];
ba8bbcf6 930 u8 saveDACMASK;
a59e122a 931 u8 saveCR[37];
4b9de737 932 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
933 u32 saveCURACNTR;
934 u32 saveCURAPOS;
935 u32 saveCURABASE;
936 u32 saveCURBCNTR;
937 u32 saveCURBPOS;
938 u32 saveCURBBASE;
939 u32 saveCURSIZE;
a4fc5ed6
KP
940 u32 saveDP_B;
941 u32 saveDP_C;
942 u32 saveDP_D;
943 u32 savePIPEA_GMCH_DATA_M;
944 u32 savePIPEB_GMCH_DATA_M;
945 u32 savePIPEA_GMCH_DATA_N;
946 u32 savePIPEB_GMCH_DATA_N;
947 u32 savePIPEA_DP_LINK_M;
948 u32 savePIPEB_DP_LINK_M;
949 u32 savePIPEA_DP_LINK_N;
950 u32 savePIPEB_DP_LINK_N;
42048781
ZW
951 u32 saveFDI_RXA_CTL;
952 u32 saveFDI_TXA_CTL;
953 u32 saveFDI_RXB_CTL;
954 u32 saveFDI_TXB_CTL;
955 u32 savePFA_CTL_1;
956 u32 savePFB_CTL_1;
957 u32 savePFA_WIN_SZ;
958 u32 savePFB_WIN_SZ;
959 u32 savePFA_WIN_POS;
960 u32 savePFB_WIN_POS;
5586c8bc
ZW
961 u32 savePCH_DREF_CONTROL;
962 u32 saveDISP_ARB_CTL;
963 u32 savePIPEA_DATA_M1;
964 u32 savePIPEA_DATA_N1;
965 u32 savePIPEA_LINK_M1;
966 u32 savePIPEA_LINK_N1;
967 u32 savePIPEB_DATA_M1;
968 u32 savePIPEB_DATA_N1;
969 u32 savePIPEB_LINK_M1;
970 u32 savePIPEB_LINK_N1;
b5b72e89 971 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 972 u32 savePCH_PORT_HOTPLUG;
9f49c376 973 u16 saveGCDGMBUS;
f4c956ad 974};
c85aa885 975
ddeea5b0
ID
976struct vlv_s0ix_state {
977 /* GAM */
978 u32 wr_watermark;
979 u32 gfx_prio_ctrl;
980 u32 arb_mode;
981 u32 gfx_pend_tlb0;
982 u32 gfx_pend_tlb1;
983 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
984 u32 media_max_req_count;
985 u32 gfx_max_req_count;
986 u32 render_hwsp;
987 u32 ecochk;
988 u32 bsd_hwsp;
989 u32 blt_hwsp;
990 u32 tlb_rd_addr;
991
992 /* MBC */
993 u32 g3dctl;
994 u32 gsckgctl;
995 u32 mbctl;
996
997 /* GCP */
998 u32 ucgctl1;
999 u32 ucgctl3;
1000 u32 rcgctl1;
1001 u32 rcgctl2;
1002 u32 rstctl;
1003 u32 misccpctl;
1004
1005 /* GPM */
1006 u32 gfxpause;
1007 u32 rpdeuhwtc;
1008 u32 rpdeuc;
1009 u32 ecobus;
1010 u32 pwrdwnupctl;
1011 u32 rp_down_timeout;
1012 u32 rp_deucsw;
1013 u32 rcubmabdtmr;
1014 u32 rcedata;
1015 u32 spare2gh;
1016
1017 /* Display 1 CZ domain */
1018 u32 gt_imr;
1019 u32 gt_ier;
1020 u32 pm_imr;
1021 u32 pm_ier;
1022 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1023
1024 /* GT SA CZ domain */
1025 u32 tilectl;
1026 u32 gt_fifoctl;
1027 u32 gtlc_wake_ctrl;
1028 u32 gtlc_survive;
1029 u32 pmwgicz;
1030
1031 /* Display 2 CZ domain */
1032 u32 gu_ctl0;
1033 u32 gu_ctl1;
1034 u32 clock_gate_dis2;
1035};
1036
bf225f20
CW
1037struct intel_rps_ei {
1038 u32 cz_clock;
1039 u32 render_c0;
1040 u32 media_c0;
31685c25
D
1041};
1042
c85aa885 1043struct intel_gen6_power_mgmt {
d4d70aa5
ID
1044 /*
1045 * work, interrupts_enabled and pm_iir are protected by
1046 * dev_priv->irq_lock
1047 */
c85aa885 1048 struct work_struct work;
d4d70aa5 1049 bool interrupts_enabled;
c85aa885 1050 u32 pm_iir;
59cdb63d 1051
b39fb297
BW
1052 /* Frequencies are stored in potentially platform dependent multiples.
1053 * In other words, *_freq needs to be multiplied by X to be interesting.
1054 * Soft limits are those which are used for the dynamic reclocking done
1055 * by the driver (raise frequencies under heavy loads, and lower for
1056 * lighter loads). Hard limits are those imposed by the hardware.
1057 *
1058 * A distinction is made for overclocking, which is never enabled by
1059 * default, and is considered to be above the hard limit if it's
1060 * possible at all.
1061 */
1062 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1063 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1064 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1065 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1066 u8 min_freq; /* AKA RPn. Minimum frequency */
1067 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1068 u8 rp1_freq; /* "less than" RP0 power/freqency */
1069 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 1070 u32 cz_freq;
1a01ab3b 1071
31685c25 1072 u32 ei_interrupt_count;
1a01ab3b 1073
dd75fdc8
CW
1074 int last_adj;
1075 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1076
c0951f0c 1077 bool enabled;
1a01ab3b 1078 struct delayed_work delayed_resume_work;
4fc688ce 1079
bf225f20
CW
1080 /* manual wa residency calculations */
1081 struct intel_rps_ei up_ei, down_ei;
1082
4fc688ce
JB
1083 /*
1084 * Protects RPS/RC6 register access and PCU communication.
1085 * Must be taken after struct_mutex if nested.
1086 */
1087 struct mutex hw_lock;
c85aa885
DV
1088};
1089
1a240d4d
DV
1090/* defined intel_pm.c */
1091extern spinlock_t mchdev_lock;
1092
c85aa885
DV
1093struct intel_ilk_power_mgmt {
1094 u8 cur_delay;
1095 u8 min_delay;
1096 u8 max_delay;
1097 u8 fmax;
1098 u8 fstart;
1099
1100 u64 last_count1;
1101 unsigned long last_time1;
1102 unsigned long chipset_power;
1103 u64 last_count2;
5ed0bdf2 1104 u64 last_time2;
c85aa885
DV
1105 unsigned long gfx_power;
1106 u8 corr;
1107
1108 int c_m;
1109 int r_t;
3e373948
DV
1110
1111 struct drm_i915_gem_object *pwrctx;
1112 struct drm_i915_gem_object *renderctx;
c85aa885
DV
1113};
1114
c6cb582e
ID
1115struct drm_i915_private;
1116struct i915_power_well;
1117
1118struct i915_power_well_ops {
1119 /*
1120 * Synchronize the well's hw state to match the current sw state, for
1121 * example enable/disable it based on the current refcount. Called
1122 * during driver init and resume time, possibly after first calling
1123 * the enable/disable handlers.
1124 */
1125 void (*sync_hw)(struct drm_i915_private *dev_priv,
1126 struct i915_power_well *power_well);
1127 /*
1128 * Enable the well and resources that depend on it (for example
1129 * interrupts located on the well). Called after the 0->1 refcount
1130 * transition.
1131 */
1132 void (*enable)(struct drm_i915_private *dev_priv,
1133 struct i915_power_well *power_well);
1134 /*
1135 * Disable the well and resources that depend on it. Called after
1136 * the 1->0 refcount transition.
1137 */
1138 void (*disable)(struct drm_i915_private *dev_priv,
1139 struct i915_power_well *power_well);
1140 /* Returns the hw enabled state. */
1141 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1142 struct i915_power_well *power_well);
1143};
1144
a38911a3
WX
1145/* Power well structure for haswell */
1146struct i915_power_well {
c1ca727f 1147 const char *name;
6f3ef5dd 1148 bool always_on;
a38911a3
WX
1149 /* power well enable/disable usage count */
1150 int count;
bfafe93a
ID
1151 /* cached hw enabled state */
1152 bool hw_enabled;
c1ca727f 1153 unsigned long domains;
77961eb9 1154 unsigned long data;
c6cb582e 1155 const struct i915_power_well_ops *ops;
a38911a3
WX
1156};
1157
83c00f55 1158struct i915_power_domains {
baa70707
ID
1159 /*
1160 * Power wells needed for initialization at driver init and suspend
1161 * time are on. They are kept on until after the first modeset.
1162 */
1163 bool init_power_on;
0d116a29 1164 bool initializing;
c1ca727f 1165 int power_well_count;
baa70707 1166
83c00f55 1167 struct mutex lock;
1da51581 1168 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1169 struct i915_power_well *power_wells;
83c00f55
ID
1170};
1171
35a85ac6 1172#define MAX_L3_SLICES 2
a4da4fa4 1173struct intel_l3_parity {
35a85ac6 1174 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1175 struct work_struct error_work;
35a85ac6 1176 int which_slice;
a4da4fa4
DV
1177};
1178
493018dc
BV
1179struct i915_gem_batch_pool {
1180 struct drm_device *dev;
1181 struct list_head cache_list;
1182};
1183
4b5aed62 1184struct i915_gem_mm {
4b5aed62
DV
1185 /** Memory allocator for GTT stolen memory */
1186 struct drm_mm stolen;
4b5aed62
DV
1187 /** List of all objects in gtt_space. Used to restore gtt
1188 * mappings on resume */
1189 struct list_head bound_list;
1190 /**
1191 * List of objects which are not bound to the GTT (thus
1192 * are idle and not used by the GPU) but still have
1193 * (presumably uncached) pages still attached.
1194 */
1195 struct list_head unbound_list;
1196
493018dc
BV
1197 /*
1198 * A pool of objects to use as shadow copies of client batch buffers
1199 * when the command parser is enabled. Prevents the client from
1200 * modifying the batch contents after software parsing.
1201 */
1202 struct i915_gem_batch_pool batch_pool;
1203
4b5aed62
DV
1204 /** Usable portion of the GTT for GEM */
1205 unsigned long stolen_base; /* limited to low memory (32-bit) */
1206
4b5aed62
DV
1207 /** PPGTT used for aliasing the PPGTT with the GTT */
1208 struct i915_hw_ppgtt *aliasing_ppgtt;
1209
2cfcd32a 1210 struct notifier_block oom_notifier;
ceabbba5 1211 struct shrinker shrinker;
4b5aed62
DV
1212 bool shrinker_no_lock_stealing;
1213
4b5aed62
DV
1214 /** LRU list of objects with fence regs on them. */
1215 struct list_head fence_list;
1216
1217 /**
1218 * We leave the user IRQ off as much as possible,
1219 * but this means that requests will finish and never
1220 * be retired once the system goes idle. Set a timer to
1221 * fire periodically while the ring is running. When it
1222 * fires, go retire requests.
1223 */
1224 struct delayed_work retire_work;
1225
b29c19b6
CW
1226 /**
1227 * When we detect an idle GPU, we want to turn on
1228 * powersaving features. So once we see that there
1229 * are no more requests outstanding and no more
1230 * arrive within a small period of time, we fire
1231 * off the idle_work.
1232 */
1233 struct delayed_work idle_work;
1234
4b5aed62
DV
1235 /**
1236 * Are we in a non-interruptible section of code like
1237 * modesetting?
1238 */
1239 bool interruptible;
1240
f62a0076
CW
1241 /**
1242 * Is the GPU currently considered idle, or busy executing userspace
1243 * requests? Whilst idle, we attempt to power down the hardware and
1244 * display clocks. In order to reduce the effect on performance, there
1245 * is a slight delay before we do so.
1246 */
1247 bool busy;
1248
bdf1e7e3
DV
1249 /* the indicator for dispatch video commands on two BSD rings */
1250 int bsd_ring_dispatch_index;
1251
4b5aed62
DV
1252 /** Bit 6 swizzling required for X tiling */
1253 uint32_t bit_6_swizzle_x;
1254 /** Bit 6 swizzling required for Y tiling */
1255 uint32_t bit_6_swizzle_y;
1256
4b5aed62 1257 /* accounting, useful for userland debugging */
c20e8355 1258 spinlock_t object_stat_lock;
4b5aed62
DV
1259 size_t object_memory;
1260 u32 object_count;
1261};
1262
edc3d884 1263struct drm_i915_error_state_buf {
0a4cd7c8 1264 struct drm_i915_private *i915;
edc3d884
MK
1265 unsigned bytes;
1266 unsigned size;
1267 int err;
1268 u8 *buf;
1269 loff_t start;
1270 loff_t pos;
1271};
1272
fc16b48b
MK
1273struct i915_error_state_file_priv {
1274 struct drm_device *dev;
1275 struct drm_i915_error_state *error;
1276};
1277
99584db3
DV
1278struct i915_gpu_error {
1279 /* For hangcheck timer */
1280#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1281#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1282 /* Hang gpu twice in this window and your context gets banned */
1283#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1284
99584db3 1285 struct timer_list hangcheck_timer;
99584db3
DV
1286
1287 /* For reset and error_state handling. */
1288 spinlock_t lock;
1289 /* Protected by the above dev->gpu_error.lock. */
1290 struct drm_i915_error_state *first_error;
1291 struct work_struct work;
99584db3 1292
094f9a54
CW
1293
1294 unsigned long missed_irq_rings;
1295
1f83fee0 1296 /**
2ac0f450 1297 * State variable controlling the reset flow and count
1f83fee0 1298 *
2ac0f450
MK
1299 * This is a counter which gets incremented when reset is triggered,
1300 * and again when reset has been handled. So odd values (lowest bit set)
1301 * means that reset is in progress and even values that
1302 * (reset_counter >> 1):th reset was successfully completed.
1303 *
1304 * If reset is not completed succesfully, the I915_WEDGE bit is
1305 * set meaning that hardware is terminally sour and there is no
1306 * recovery. All waiters on the reset_queue will be woken when
1307 * that happens.
1308 *
1309 * This counter is used by the wait_seqno code to notice that reset
1310 * event happened and it needs to restart the entire ioctl (since most
1311 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1312 *
1313 * This is important for lock-free wait paths, where no contended lock
1314 * naturally enforces the correct ordering between the bail-out of the
1315 * waiter and the gpu reset work code.
1f83fee0
DV
1316 */
1317 atomic_t reset_counter;
1318
1f83fee0 1319#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1320#define I915_WEDGED (1 << 31)
1f83fee0
DV
1321
1322 /**
1323 * Waitqueue to signal when the reset has completed. Used by clients
1324 * that wait for dev_priv->mm.wedged to settle.
1325 */
1326 wait_queue_head_t reset_queue;
33196ded 1327
88b4aa87
MK
1328 /* Userspace knobs for gpu hang simulation;
1329 * combines both a ring mask, and extra flags
1330 */
1331 u32 stop_rings;
1332#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1333#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1334
1335 /* For missed irq/seqno simulation. */
1336 unsigned int test_irq_rings;
6689c167
MA
1337
1338 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1339 bool reload_in_reset;
99584db3
DV
1340};
1341
b8efb17b
ZR
1342enum modeset_restore {
1343 MODESET_ON_LID_OPEN,
1344 MODESET_DONE,
1345 MODESET_SUSPENDED,
1346};
1347
6acab15a 1348struct ddi_vbt_port_info {
ce4dd49e
DL
1349 /*
1350 * This is an index in the HDMI/DVI DDI buffer translation table.
1351 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1352 * populate this field.
1353 */
1354#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1355 uint8_t hdmi_level_shift;
311a2094
PZ
1356
1357 uint8_t supports_dvi:1;
1358 uint8_t supports_hdmi:1;
1359 uint8_t supports_dp:1;
6acab15a
PZ
1360};
1361
83a7280e
PB
1362enum drrs_support_type {
1363 DRRS_NOT_SUPPORTED = 0,
1364 STATIC_DRRS_SUPPORT = 1,
1365 SEAMLESS_DRRS_SUPPORT = 2
1366};
1367
bfd7ebda
RV
1368enum psr_lines_to_wait {
1369 PSR_0_LINES_TO_WAIT = 0,
1370 PSR_1_LINE_TO_WAIT,
1371 PSR_4_LINES_TO_WAIT,
1372 PSR_8_LINES_TO_WAIT
1373};
1374
41aa3448
RV
1375struct intel_vbt_data {
1376 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1377 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1378
1379 /* Feature bits */
1380 unsigned int int_tv_support:1;
1381 unsigned int lvds_dither:1;
1382 unsigned int lvds_vbt:1;
1383 unsigned int int_crt_support:1;
1384 unsigned int lvds_use_ssc:1;
1385 unsigned int display_clock_mode:1;
1386 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1387 unsigned int has_mipi:1;
41aa3448
RV
1388 int lvds_ssc_freq;
1389 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1390
83a7280e
PB
1391 enum drrs_support_type drrs_type;
1392
41aa3448
RV
1393 /* eDP */
1394 int edp_rate;
1395 int edp_lanes;
1396 int edp_preemphasis;
1397 int edp_vswing;
1398 bool edp_initialized;
1399 bool edp_support;
1400 int edp_bpp;
1401 struct edp_power_seq edp_pps;
1402
bfd7ebda
RV
1403 struct {
1404 bool full_link;
1405 bool require_aux_wakeup;
1406 int idle_frames;
1407 enum psr_lines_to_wait lines_to_wait;
1408 int tp1_wakeup_time;
1409 int tp2_tp3_wakeup_time;
1410 } psr;
1411
f00076d2
JN
1412 struct {
1413 u16 pwm_freq_hz;
39fbc9c8 1414 bool present;
f00076d2 1415 bool active_low_pwm;
1de6068e 1416 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1417 } backlight;
1418
d17c5443
SK
1419 /* MIPI DSI */
1420 struct {
3e6bd011 1421 u16 port;
d17c5443 1422 u16 panel_id;
d3b542fc
SK
1423 struct mipi_config *config;
1424 struct mipi_pps_data *pps;
1425 u8 seq_version;
1426 u32 size;
1427 u8 *data;
1428 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1429 } dsi;
1430
41aa3448
RV
1431 int crt_ddc_pin;
1432
1433 int child_dev_num;
768f69c9 1434 union child_device_config *child_dev;
6acab15a
PZ
1435
1436 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1437};
1438
77c122bc
VS
1439enum intel_ddb_partitioning {
1440 INTEL_DDB_PART_1_2,
1441 INTEL_DDB_PART_5_6, /* IVB+ */
1442};
1443
1fd527cc
VS
1444struct intel_wm_level {
1445 bool enable;
1446 uint32_t pri_val;
1447 uint32_t spr_val;
1448 uint32_t cur_val;
1449 uint32_t fbc_val;
1450};
1451
820c1980 1452struct ilk_wm_values {
609cedef
VS
1453 uint32_t wm_pipe[3];
1454 uint32_t wm_lp[3];
1455 uint32_t wm_lp_spr[3];
1456 uint32_t wm_linetime[3];
1457 bool enable_fbc_wm;
1458 enum intel_ddb_partitioning partitioning;
1459};
1460
c193924e 1461struct skl_ddb_entry {
16160e3d 1462 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1463};
1464
1465static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1466{
16160e3d 1467 return entry->end - entry->start;
c193924e
DL
1468}
1469
08db6652
DL
1470static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1471 const struct skl_ddb_entry *e2)
1472{
1473 if (e1->start == e2->start && e1->end == e2->end)
1474 return true;
1475
1476 return false;
1477}
1478
c193924e 1479struct skl_ddb_allocation {
34bb56af 1480 struct skl_ddb_entry pipe[I915_MAX_PIPES];
c193924e
DL
1481 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1482 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1483};
1484
2ac96d2a
PB
1485struct skl_wm_values {
1486 bool dirty[I915_MAX_PIPES];
c193924e 1487 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1488 uint32_t wm_linetime[I915_MAX_PIPES];
1489 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1490 uint32_t cursor[I915_MAX_PIPES][8];
1491 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1492 uint32_t cursor_trans[I915_MAX_PIPES];
1493};
1494
1495struct skl_wm_level {
1496 bool plane_en[I915_MAX_PLANES];
b99f58da 1497 bool cursor_en;
2ac96d2a
PB
1498 uint16_t plane_res_b[I915_MAX_PLANES];
1499 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1500 uint16_t cursor_res_b;
1501 uint8_t cursor_res_l;
1502};
1503
c67a470b 1504/*
765dab67
PZ
1505 * This struct helps tracking the state needed for runtime PM, which puts the
1506 * device in PCI D3 state. Notice that when this happens, nothing on the
1507 * graphics device works, even register access, so we don't get interrupts nor
1508 * anything else.
c67a470b 1509 *
765dab67
PZ
1510 * Every piece of our code that needs to actually touch the hardware needs to
1511 * either call intel_runtime_pm_get or call intel_display_power_get with the
1512 * appropriate power domain.
a8a8bd54 1513 *
765dab67
PZ
1514 * Our driver uses the autosuspend delay feature, which means we'll only really
1515 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1516 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1517 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1518 *
1519 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1520 * goes back to false exactly before we reenable the IRQs. We use this variable
1521 * to check if someone is trying to enable/disable IRQs while they're supposed
1522 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1523 * case it happens.
c67a470b 1524 *
765dab67 1525 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1526 */
5d584b2e
PZ
1527struct i915_runtime_pm {
1528 bool suspended;
2aeb7d3a 1529 bool irqs_enabled;
c67a470b
PZ
1530};
1531
926321d5
DV
1532enum intel_pipe_crc_source {
1533 INTEL_PIPE_CRC_SOURCE_NONE,
1534 INTEL_PIPE_CRC_SOURCE_PLANE1,
1535 INTEL_PIPE_CRC_SOURCE_PLANE2,
1536 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1537 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1538 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1539 INTEL_PIPE_CRC_SOURCE_TV,
1540 INTEL_PIPE_CRC_SOURCE_DP_B,
1541 INTEL_PIPE_CRC_SOURCE_DP_C,
1542 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1543 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1544 INTEL_PIPE_CRC_SOURCE_MAX,
1545};
1546
8bf1e9f1 1547struct intel_pipe_crc_entry {
ac2300d4 1548 uint32_t frame;
8bf1e9f1
SH
1549 uint32_t crc[5];
1550};
1551
b2c88f5b 1552#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1553struct intel_pipe_crc {
d538bbdf
DL
1554 spinlock_t lock;
1555 bool opened; /* exclusive access to the result file */
e5f75aca 1556 struct intel_pipe_crc_entry *entries;
926321d5 1557 enum intel_pipe_crc_source source;
d538bbdf 1558 int head, tail;
07144428 1559 wait_queue_head_t wq;
8bf1e9f1
SH
1560};
1561
f99d7069
DV
1562struct i915_frontbuffer_tracking {
1563 struct mutex lock;
1564
1565 /*
1566 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1567 * scheduled flips.
1568 */
1569 unsigned busy_bits;
1570 unsigned flip_bits;
1571};
1572
7225342a
MK
1573struct i915_wa_reg {
1574 u32 addr;
1575 u32 value;
1576 /* bitmask representing WA bits */
1577 u32 mask;
1578};
1579
1580#define I915_MAX_WA_REGS 16
1581
1582struct i915_workarounds {
1583 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1584 u32 count;
1585};
1586
77fec556 1587struct drm_i915_private {
f4c956ad 1588 struct drm_device *dev;
42dcedd4 1589 struct kmem_cache *slab;
f4c956ad 1590
5c969aa7 1591 const struct intel_device_info info;
f4c956ad
DV
1592
1593 int relative_constants_mode;
1594
1595 void __iomem *regs;
1596
907b28c5 1597 struct intel_uncore uncore;
f4c956ad
DV
1598
1599 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1600
28c70f16 1601
f4c956ad
DV
1602 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1603 * controller on different i2c buses. */
1604 struct mutex gmbus_mutex;
1605
1606 /**
1607 * Base address of the gmbus and gpio block.
1608 */
1609 uint32_t gpio_mmio_base;
1610
b6fdd0f2
SS
1611 /* MMIO base address for MIPI regs */
1612 uint32_t mipi_mmio_base;
1613
28c70f16
DV
1614 wait_queue_head_t gmbus_wait_queue;
1615
f4c956ad 1616 struct pci_dev *bridge_dev;
a4872ba6 1617 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1618 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1619 uint32_t last_seqno, next_seqno;
f4c956ad 1620
ba8286fa 1621 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1622 struct resource mch_res;
1623
f4c956ad
DV
1624 /* protects the irq masks */
1625 spinlock_t irq_lock;
1626
84c33a64
SG
1627 /* protects the mmio flip data */
1628 spinlock_t mmio_flip_lock;
1629
f8b79e58
ID
1630 bool display_irqs_enabled;
1631
9ee32fea
DV
1632 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1633 struct pm_qos_request pm_qos;
1634
f4c956ad 1635 /* DPIO indirect register protection */
09153000 1636 struct mutex dpio_lock;
f4c956ad
DV
1637
1638 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1639 union {
1640 u32 irq_mask;
1641 u32 de_irq_mask[I915_MAX_PIPES];
1642 };
f4c956ad 1643 u32 gt_irq_mask;
605cd25b 1644 u32 pm_irq_mask;
a6706b45 1645 u32 pm_rps_events;
91d181dd 1646 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1647
f4c956ad 1648 struct work_struct hotplug_work;
b543fb04
EE
1649 struct {
1650 unsigned long hpd_last_jiffies;
1651 int hpd_cnt;
1652 enum {
1653 HPD_ENABLED = 0,
1654 HPD_DISABLED = 1,
1655 HPD_MARK_DISABLED = 2
1656 } hpd_mark;
1657 } hpd_stats[HPD_NUM_PINS];
142e2398 1658 u32 hpd_event_bits;
6323751d 1659 struct delayed_work hotplug_reenable_work;
f4c956ad 1660
5c3fe8b0 1661 struct i915_fbc fbc;
439d7ac0 1662 struct i915_drrs drrs;
f4c956ad 1663 struct intel_opregion opregion;
41aa3448 1664 struct intel_vbt_data vbt;
f4c956ad 1665
d9ceb816
JB
1666 bool preserve_bios_swizzle;
1667
f4c956ad
DV
1668 /* overlay */
1669 struct intel_overlay *overlay;
f4c956ad 1670
58c68779 1671 /* backlight registers and fields in struct intel_panel */
07f11d49 1672 struct mutex backlight_lock;
31ad8ec6 1673
f4c956ad 1674 /* LVDS info */
f4c956ad
DV
1675 bool no_aux_handshake;
1676
e39b999a
VS
1677 /* protects panel power sequencer state */
1678 struct mutex pps_mutex;
1679
f4c956ad
DV
1680 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1681 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1682 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1683
1684 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1685 unsigned int vlv_cdclk_freq;
6bcda4f0 1686 unsigned int hpll_freq;
f4c956ad 1687
645416f5
DV
1688 /**
1689 * wq - Driver workqueue for GEM.
1690 *
1691 * NOTE: Work items scheduled here are not allowed to grab any modeset
1692 * locks, for otherwise the flushing done in the pageflip code will
1693 * result in deadlocks.
1694 */
f4c956ad
DV
1695 struct workqueue_struct *wq;
1696
1697 /* Display functions */
1698 struct drm_i915_display_funcs display;
1699
1700 /* PCH chipset type */
1701 enum intel_pch pch_type;
17a303ec 1702 unsigned short pch_id;
f4c956ad
DV
1703
1704 unsigned long quirks;
1705
b8efb17b
ZR
1706 enum modeset_restore modeset_restore;
1707 struct mutex modeset_restore_lock;
673a394b 1708
a7bbbd63 1709 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1710 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1711
4b5aed62 1712 struct i915_gem_mm mm;
ad46cb53
CW
1713 DECLARE_HASHTABLE(mm_structs, 7);
1714 struct mutex mm_lock;
8781342d 1715
8781342d
DV
1716 /* Kernel Modesetting */
1717
9b9d172d 1718 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1719
76c4ac04
DL
1720 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1721 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1722 wait_queue_head_t pending_flip_queue;
1723
c4597872
DV
1724#ifdef CONFIG_DEBUG_FS
1725 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1726#endif
1727
e72f9fbf
DV
1728 int num_shared_dpll;
1729 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1730 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1731
7225342a 1732 struct i915_workarounds workarounds;
888b5995 1733
652c393a
JB
1734 /* Reclocking support */
1735 bool render_reclock_avail;
1736 bool lvds_downclock_avail;
18f9ed12
ZY
1737 /* indicates the reduced downclock for LVDS*/
1738 int lvds_downclock;
f99d7069
DV
1739
1740 struct i915_frontbuffer_tracking fb_tracking;
1741
652c393a 1742 u16 orig_clock;
f97108d1 1743
c4804411 1744 bool mchbar_need_disable;
f97108d1 1745
a4da4fa4
DV
1746 struct intel_l3_parity l3_parity;
1747
59124506
BW
1748 /* Cannot be determined by PCIID. You must always read a register. */
1749 size_t ellc_size;
1750
c6a828d3 1751 /* gen6+ rps state */
c85aa885 1752 struct intel_gen6_power_mgmt rps;
c6a828d3 1753
20e4d407
DV
1754 /* ilk-only ips/rps state. Everything in here is protected by the global
1755 * mchdev_lock in intel_pm.c */
c85aa885 1756 struct intel_ilk_power_mgmt ips;
b5e50c3f 1757
83c00f55 1758 struct i915_power_domains power_domains;
a38911a3 1759
a031d709 1760 struct i915_psr psr;
3f51e471 1761
99584db3 1762 struct i915_gpu_error gpu_error;
ae681d96 1763
c9cddffc
JB
1764 struct drm_i915_gem_object *vlv_pctx;
1765
4520f53a 1766#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1767 /* list of fbdev register on this device */
1768 struct intel_fbdev *fbdev;
82e3b8c1 1769 struct work_struct fbdev_suspend_work;
4520f53a 1770#endif
e953fd7b
CW
1771
1772 struct drm_property *broadcast_rgb_property;
3f43c48d 1773 struct drm_property *force_audio_property;
e3689190 1774
58fddc28
ID
1775 /* hda/i915 audio component */
1776 bool audio_component_registered;
1777
254f965c 1778 uint32_t hw_context_size;
a33afea5 1779 struct list_head context_list;
f4c956ad 1780
3e68320e 1781 u32 fdi_rx_config;
68d18ad7 1782
842f1c8b 1783 u32 suspend_count;
f4c956ad 1784 struct i915_suspend_saved_registers regfile;
ddeea5b0 1785 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1786
53615a5e
VS
1787 struct {
1788 /*
1789 * Raw watermark latency values:
1790 * in 0.1us units for WM0,
1791 * in 0.5us units for WM1+.
1792 */
1793 /* primary */
1794 uint16_t pri_latency[5];
1795 /* sprite */
1796 uint16_t spr_latency[5];
1797 /* cursor */
1798 uint16_t cur_latency[5];
2af30a5c
PB
1799 /*
1800 * Raw watermark memory latency values
1801 * for SKL for all 8 levels
1802 * in 1us units.
1803 */
1804 uint16_t skl_latency[8];
609cedef 1805
2d41c0b5
PB
1806 /*
1807 * The skl_wm_values structure is a bit too big for stack
1808 * allocation, so we keep the staging struct where we store
1809 * intermediate results here instead.
1810 */
1811 struct skl_wm_values skl_results;
1812
609cedef 1813 /* current hardware state */
2d41c0b5
PB
1814 union {
1815 struct ilk_wm_values hw;
1816 struct skl_wm_values skl_hw;
1817 };
53615a5e
VS
1818 } wm;
1819
8a187455
PZ
1820 struct i915_runtime_pm pm;
1821
13cf5504
DA
1822 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1823 u32 long_hpd_port_mask;
1824 u32 short_hpd_port_mask;
1825 struct work_struct dig_port_work;
1826
0e32b39c
DA
1827 /*
1828 * if we get a HPD irq from DP and a HPD irq from non-DP
1829 * the non-DP HPD could block the workqueue on a mode config
1830 * mutex getting, that userspace may have taken. However
1831 * userspace is waiting on the DP workqueue to run which is
1832 * blocked behind the non-DP one.
1833 */
1834 struct workqueue_struct *dp_wq;
1835
a83014d3
OM
1836 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1837 struct {
1838 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1839 struct intel_engine_cs *ring,
1840 struct intel_context *ctx,
1841 struct drm_i915_gem_execbuffer2 *args,
1842 struct list_head *vmas,
1843 struct drm_i915_gem_object *batch_obj,
1844 u64 exec_start, u32 flags);
1845 int (*init_rings)(struct drm_device *dev);
1846 void (*cleanup_ring)(struct intel_engine_cs *ring);
1847 void (*stop_ring)(struct intel_engine_cs *ring);
1848 } gt;
1849
67e2937b
JH
1850 uint32_t request_uniq;
1851
bdf1e7e3
DV
1852 /*
1853 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1854 * will be rejected. Instead look for a better place.
1855 */
77fec556 1856};
1da177e4 1857
2c1792a1
CW
1858static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1859{
1860 return dev->dev_private;
1861}
1862
888d0d42
ID
1863static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1864{
1865 return to_i915(dev_get_drvdata(dev));
1866}
1867
b4519513
CW
1868/* Iterate over initialised rings */
1869#define for_each_ring(ring__, dev_priv__, i__) \
1870 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1871 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1872
b1d7e4b4
WF
1873enum hdmi_force_audio {
1874 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1875 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1876 HDMI_AUDIO_AUTO, /* trust EDID */
1877 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1878};
1879
190d6cd5 1880#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1881
37e680a1
CW
1882struct drm_i915_gem_object_ops {
1883 /* Interface between the GEM object and its backing storage.
1884 * get_pages() is called once prior to the use of the associated set
1885 * of pages before to binding them into the GTT, and put_pages() is
1886 * called after we no longer need them. As we expect there to be
1887 * associated cost with migrating pages between the backing storage
1888 * and making them available for the GPU (e.g. clflush), we may hold
1889 * onto the pages after they are no longer referenced by the GPU
1890 * in case they may be used again shortly (for example migrating the
1891 * pages to a different memory domain within the GTT). put_pages()
1892 * will therefore most likely be called when the object itself is
1893 * being released or under memory pressure (where we attempt to
1894 * reap pages for the shrinker).
1895 */
1896 int (*get_pages)(struct drm_i915_gem_object *);
1897 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1898 int (*dmabuf_export)(struct drm_i915_gem_object *);
1899 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1900};
1901
a071fa00
DV
1902/*
1903 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1904 * considered to be the frontbuffer for the given plane interface-vise. This
1905 * doesn't mean that the hw necessarily already scans it out, but that any
1906 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1907 *
1908 * We have one bit per pipe and per scanout plane type.
1909 */
1910#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1911#define INTEL_FRONTBUFFER_BITS \
1912 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1913#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1914 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1915#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1916 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1917#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1918 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1919#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1920 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1921#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1922 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1923
673a394b 1924struct drm_i915_gem_object {
c397b908 1925 struct drm_gem_object base;
673a394b 1926
37e680a1
CW
1927 const struct drm_i915_gem_object_ops *ops;
1928
2f633156
BW
1929 /** List of VMAs backed by this object */
1930 struct list_head vma_list;
1931
c1ad11fc
CW
1932 /** Stolen memory for this object, instead of being backed by shmem. */
1933 struct drm_mm_node *stolen;
35c20a60 1934 struct list_head global_list;
673a394b 1935
69dc4987 1936 struct list_head ring_list;
b25cb2f8
BW
1937 /** Used in execbuf to temporarily hold a ref */
1938 struct list_head obj_exec_link;
673a394b 1939
493018dc
BV
1940 struct list_head batch_pool_list;
1941
673a394b 1942 /**
65ce3027
CW
1943 * This is set if the object is on the active lists (has pending
1944 * rendering and so a non-zero seqno), and is not set if it i s on
1945 * inactive (ready to be unbound) list.
673a394b 1946 */
0206e353 1947 unsigned int active:1;
673a394b
EA
1948
1949 /**
1950 * This is set if the object has been written to since last bound
1951 * to the GTT
1952 */
0206e353 1953 unsigned int dirty:1;
778c3544
DV
1954
1955 /**
1956 * Fence register bits (if any) for this object. Will be set
1957 * as needed when mapped into the GTT.
1958 * Protected by dev->struct_mutex.
778c3544 1959 */
4b9de737 1960 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1961
778c3544
DV
1962 /**
1963 * Advice: are the backing pages purgeable?
1964 */
0206e353 1965 unsigned int madv:2;
778c3544 1966
778c3544
DV
1967 /**
1968 * Current tiling mode for the object.
1969 */
0206e353 1970 unsigned int tiling_mode:2;
5d82e3e6
CW
1971 /**
1972 * Whether the tiling parameters for the currently associated fence
1973 * register have changed. Note that for the purposes of tracking
1974 * tiling changes we also treat the unfenced register, the register
1975 * slot that the object occupies whilst it executes a fenced
1976 * command (such as BLT on gen2/3), as a "fence".
1977 */
1978 unsigned int fence_dirty:1;
778c3544 1979
75e9e915
DV
1980 /**
1981 * Is the object at the current location in the gtt mappable and
1982 * fenceable? Used to avoid costly recalculations.
1983 */
0206e353 1984 unsigned int map_and_fenceable:1;
75e9e915 1985
fb7d516a
DV
1986 /**
1987 * Whether the current gtt mapping needs to be mappable (and isn't just
1988 * mappable by accident). Track pin and fault separate for a more
1989 * accurate mappable working set.
1990 */
0206e353
AJ
1991 unsigned int fault_mappable:1;
1992 unsigned int pin_mappable:1;
cc98b413 1993 unsigned int pin_display:1;
fb7d516a 1994
24f3a8cf
AG
1995 /*
1996 * Is the object to be mapped as read-only to the GPU
1997 * Only honoured if hardware has relevant pte bit
1998 */
1999 unsigned long gt_ro:1;
651d794f 2000 unsigned int cache_level:3;
93dfb40c 2001
9da3da66 2002 unsigned int has_dma_mapping:1;
7bddb01f 2003
a071fa00
DV
2004 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2005
9da3da66 2006 struct sg_table *pages;
a5570178 2007 int pages_pin_count;
673a394b 2008
1286ff73 2009 /* prime dma-buf support */
9a70cc2a
DA
2010 void *dma_buf_vmapping;
2011 int vmapping_count;
2012
1c293ea3 2013 /** Breadcrumb of last rendering to the buffer. */
97b2a6a1
JH
2014 struct drm_i915_gem_request *last_read_req;
2015 struct drm_i915_gem_request *last_write_req;
caea7476 2016 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2017 struct drm_i915_gem_request *last_fenced_req;
673a394b 2018
778c3544 2019 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2020 uint32_t stride;
673a394b 2021
80075d49
DV
2022 /** References from framebuffers, locks out tiling changes. */
2023 unsigned long framebuffer_references;
2024
280b713b 2025 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2026 unsigned long *bit_17;
280b713b 2027
5cc9ed4b 2028 union {
6a2c4232
CW
2029 /** for phy allocated objects */
2030 struct drm_dma_handle *phys_handle;
2031
5cc9ed4b
CW
2032 struct i915_gem_userptr {
2033 uintptr_t ptr;
2034 unsigned read_only :1;
2035 unsigned workers :4;
2036#define I915_GEM_USERPTR_MAX_WORKERS 15
2037
ad46cb53
CW
2038 struct i915_mm_struct *mm;
2039 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2040 struct work_struct *work;
2041 } userptr;
2042 };
2043};
62b8b215 2044#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2045
a071fa00
DV
2046void i915_gem_track_fb(struct drm_i915_gem_object *old,
2047 struct drm_i915_gem_object *new,
2048 unsigned frontbuffer_bits);
2049
673a394b
EA
2050/**
2051 * Request queue structure.
2052 *
2053 * The request queue allows us to note sequence numbers that have been emitted
2054 * and may be associated with active buffers to be retired.
2055 *
97b2a6a1
JH
2056 * By keeping this list, we can avoid having to do questionable sequence
2057 * number comparisons on buffer last_read|write_seqno. It also allows an
2058 * emission time to be associated with the request for tracking how far ahead
2059 * of the GPU the submission is.
673a394b
EA
2060 */
2061struct drm_i915_gem_request {
abfe262a
JH
2062 struct kref ref;
2063
852835f3 2064 /** On Which ring this request was generated */
a4872ba6 2065 struct intel_engine_cs *ring;
852835f3 2066
673a394b
EA
2067 /** GEM sequence number associated with this request. */
2068 uint32_t seqno;
2069
7d736f4f
MK
2070 /** Position in the ringbuffer of the start of the request */
2071 u32 head;
2072
2073 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
2074 u32 tail;
2075
0e50e96b 2076 /** Context related to this request */
273497e5 2077 struct intel_context *ctx;
0e50e96b 2078
7d736f4f
MK
2079 /** Batch buffer related to this request if any */
2080 struct drm_i915_gem_object *batch_obj;
2081
673a394b
EA
2082 /** Time at which this request was emitted, in jiffies. */
2083 unsigned long emitted_jiffies;
2084
b962442e 2085 /** global list entry for this request */
673a394b 2086 struct list_head list;
b962442e 2087
f787a5f5 2088 struct drm_i915_file_private *file_priv;
b962442e
EA
2089 /** file_priv list entry for this request */
2090 struct list_head client_list;
67e2937b
JH
2091
2092 uint32_t uniq;
673a394b
EA
2093};
2094
abfe262a
JH
2095void i915_gem_request_free(struct kref *req_ref);
2096
b793a00a
JH
2097static inline uint32_t
2098i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2099{
2100 return req ? req->seqno : 0;
2101}
2102
2103static inline struct intel_engine_cs *
2104i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2105{
2106 return req ? req->ring : NULL;
2107}
2108
abfe262a
JH
2109static inline void
2110i915_gem_request_reference(struct drm_i915_gem_request *req)
2111{
2112 kref_get(&req->ref);
2113}
2114
2115static inline void
2116i915_gem_request_unreference(struct drm_i915_gem_request *req)
2117{
f245860e 2118 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2119 kref_put(&req->ref, i915_gem_request_free);
2120}
2121
2122static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2123 struct drm_i915_gem_request *src)
2124{
2125 if (src)
2126 i915_gem_request_reference(src);
2127
2128 if (*pdst)
2129 i915_gem_request_unreference(*pdst);
2130
2131 *pdst = src;
2132}
2133
1b5a433a
JH
2134/*
2135 * XXX: i915_gem_request_completed should be here but currently needs the
2136 * definition of i915_seqno_passed() which is below. It will be moved in
2137 * a later patch when the call to i915_seqno_passed() is obsoleted...
2138 */
2139
673a394b 2140struct drm_i915_file_private {
b29c19b6 2141 struct drm_i915_private *dev_priv;
ab0e7ff9 2142 struct drm_file *file;
b29c19b6 2143
673a394b 2144 struct {
99057c81 2145 spinlock_t lock;
b962442e 2146 struct list_head request_list;
b29c19b6 2147 struct delayed_work idle_work;
673a394b 2148 } mm;
40521054 2149 struct idr context_idr;
e59ec13d 2150
b29c19b6 2151 atomic_t rps_wait_boost;
a4872ba6 2152 struct intel_engine_cs *bsd_ring;
673a394b
EA
2153};
2154
351e3db2
BV
2155/*
2156 * A command that requires special handling by the command parser.
2157 */
2158struct drm_i915_cmd_descriptor {
2159 /*
2160 * Flags describing how the command parser processes the command.
2161 *
2162 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2163 * a length mask if not set
2164 * CMD_DESC_SKIP: The command is allowed but does not follow the
2165 * standard length encoding for the opcode range in
2166 * which it falls
2167 * CMD_DESC_REJECT: The command is never allowed
2168 * CMD_DESC_REGISTER: The command should be checked against the
2169 * register whitelist for the appropriate ring
2170 * CMD_DESC_MASTER: The command is allowed if the submitting process
2171 * is the DRM master
2172 */
2173 u32 flags;
2174#define CMD_DESC_FIXED (1<<0)
2175#define CMD_DESC_SKIP (1<<1)
2176#define CMD_DESC_REJECT (1<<2)
2177#define CMD_DESC_REGISTER (1<<3)
2178#define CMD_DESC_BITMASK (1<<4)
2179#define CMD_DESC_MASTER (1<<5)
2180
2181 /*
2182 * The command's unique identification bits and the bitmask to get them.
2183 * This isn't strictly the opcode field as defined in the spec and may
2184 * also include type, subtype, and/or subop fields.
2185 */
2186 struct {
2187 u32 value;
2188 u32 mask;
2189 } cmd;
2190
2191 /*
2192 * The command's length. The command is either fixed length (i.e. does
2193 * not include a length field) or has a length field mask. The flag
2194 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2195 * a length mask. All command entries in a command table must include
2196 * length information.
2197 */
2198 union {
2199 u32 fixed;
2200 u32 mask;
2201 } length;
2202
2203 /*
2204 * Describes where to find a register address in the command to check
2205 * against the ring's register whitelist. Only valid if flags has the
2206 * CMD_DESC_REGISTER bit set.
2207 */
2208 struct {
2209 u32 offset;
2210 u32 mask;
2211 } reg;
2212
2213#define MAX_CMD_DESC_BITMASKS 3
2214 /*
2215 * Describes command checks where a particular dword is masked and
2216 * compared against an expected value. If the command does not match
2217 * the expected value, the parser rejects it. Only valid if flags has
2218 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2219 * are valid.
d4d48035
BV
2220 *
2221 * If the check specifies a non-zero condition_mask then the parser
2222 * only performs the check when the bits specified by condition_mask
2223 * are non-zero.
351e3db2
BV
2224 */
2225 struct {
2226 u32 offset;
2227 u32 mask;
2228 u32 expected;
d4d48035
BV
2229 u32 condition_offset;
2230 u32 condition_mask;
351e3db2
BV
2231 } bits[MAX_CMD_DESC_BITMASKS];
2232};
2233
2234/*
2235 * A table of commands requiring special handling by the command parser.
2236 *
2237 * Each ring has an array of tables. Each table consists of an array of command
2238 * descriptors, which must be sorted with command opcodes in ascending order.
2239 */
2240struct drm_i915_cmd_table {
2241 const struct drm_i915_cmd_descriptor *table;
2242 int count;
2243};
2244
dbbe9127 2245/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2246#define __I915__(p) ({ \
2247 struct drm_i915_private *__p; \
2248 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2249 __p = (struct drm_i915_private *)p; \
2250 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2251 __p = to_i915((struct drm_device *)p); \
2252 else \
2253 BUILD_BUG(); \
2254 __p; \
2255})
dbbe9127 2256#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2257#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2258
87f1f465
CW
2259#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2260#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2261#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2262#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2263#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2264#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2265#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2266#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2267#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2268#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2269#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2270#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2271#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2272#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2273#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2274#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2275#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2276#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2277#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2278 INTEL_DEVID(dev) == 0x0152 || \
2279 INTEL_DEVID(dev) == 0x015a)
2280#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2281 INTEL_DEVID(dev) == 0x0106 || \
2282 INTEL_DEVID(dev) == 0x010A)
70a3eb7a 2283#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2284#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2285#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2286#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2287#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
cae5852d 2288#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2289#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2290 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2291#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
87f1f465
CW
2292 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2293 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2294 (INTEL_DEVID(dev) & 0xf) == 0xe))
a0fcbd95
RV
2295#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2296 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2297#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2298 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2299#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2300 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2301/* ULX machines are also considered ULT. */
87f1f465
CW
2302#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2303 INTEL_DEVID(dev) == 0x0A1E)
b833d685 2304#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2305
85436696
JB
2306/*
2307 * The genX designation typically refers to the render engine, so render
2308 * capability related checks should use IS_GEN, while display and other checks
2309 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2310 * chips, etc.).
2311 */
cae5852d
ZN
2312#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2313#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2314#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2315#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2316#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2317#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2318#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2319#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2320
73ae478c
BW
2321#define RENDER_RING (1<<RCS)
2322#define BSD_RING (1<<VCS)
2323#define BLT_RING (1<<BCS)
2324#define VEBOX_RING (1<<VECS)
845f74a7 2325#define BSD2_RING (1<<VCS2)
63c42e56 2326#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2327#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2328#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2329#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2330#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2331#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2332 __I915__(dev)->ellc_size)
cae5852d
ZN
2333#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2334
254f965c 2335#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2336#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c
JB
2337#define USES_PPGTT(dev) (i915.enable_ppgtt)
2338#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2339
05394f39 2340#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2341#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2342
b45305fc
DV
2343/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2344#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2345/*
2346 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2347 * even when in MSI mode. This results in spurious interrupt warnings if the
2348 * legacy irq no. is shared with another device. The kernel then disables that
2349 * interrupt source and so prevents the other device from working properly.
2350 */
2351#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2352#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2353
cae5852d
ZN
2354/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2355 * rows, which changed the alignment requirements and fence programming.
2356 */
2357#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2358 IS_I915GM(dev)))
2359#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2360#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2361#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2362#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2363#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2364
2365#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2366#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2367#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2368
dbf7786e 2369#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2370
dd93be58 2371#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2372#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48
RV
2373#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2374 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
6157d3c8 2375#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2376 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
58abf1da
RV
2377#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2378#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2379
17a303ec
PZ
2380#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2381#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2382#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2383#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2384#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2385#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2386#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2387#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
17a303ec 2388
f2fbc690 2389#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2390#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2391#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2392#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2393#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2394#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2395#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2396
5fafe292
SJ
2397#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2398
040d2baa
BW
2399/* DPF == dynamic parity feature */
2400#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2401#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2402
c8735b0c
BW
2403#define GT_FREQUENCY_MULTIPLIER 50
2404
05394f39
CW
2405#include "i915_trace.h"
2406
baa70943 2407extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2408extern int i915_max_ioctl;
2409
fc49b3da
ID
2410extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2411extern int i915_resume_legacy(struct drm_device *dev);
7c1c2871
DA
2412extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2413extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2414
d330a953
JN
2415/* i915_params.c */
2416struct i915_params {
2417 int modeset;
2418 int panel_ignore_lid;
2419 unsigned int powersave;
2420 int semaphores;
2421 unsigned int lvds_downclock;
2422 int lvds_channel_mode;
2423 int panel_use_ssc;
2424 int vbt_sdvo_panel_type;
2425 int enable_rc6;
2426 int enable_fbc;
d330a953 2427 int enable_ppgtt;
127f1003 2428 int enable_execlists;
d330a953
JN
2429 int enable_psr;
2430 unsigned int preliminary_hw_support;
2431 int disable_power_well;
2432 int enable_ips;
e5aa6541 2433 int invert_brightness;
351e3db2 2434 int enable_cmd_parser;
e5aa6541
DL
2435 /* leave bools at the end to not create holes */
2436 bool enable_hangcheck;
2437 bool fastboot;
d330a953
JN
2438 bool prefault_disable;
2439 bool reset;
a0bae57f 2440 bool disable_display;
7a10dfa6 2441 bool disable_vtd_wa;
84c33a64 2442 int use_mmio_flip;
5978118c 2443 bool mmio_debug;
e2c719b7 2444 bool verbose_state_checks;
d330a953
JN
2445};
2446extern struct i915_params i915 __read_mostly;
2447
1da177e4 2448 /* i915_dma.c */
22eae947 2449extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2450extern int i915_driver_unload(struct drm_device *);
2885f6ac 2451extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2452extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2453extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2454 struct drm_file *file);
673a394b 2455extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2456 struct drm_file *file);
84b1fd10 2457extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2458#ifdef CONFIG_COMPAT
0d6aa60b
DA
2459extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2460 unsigned long arg);
c43b5634 2461#endif
8e96d9c4 2462extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2463extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2464extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2465extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2466extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2467extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2468int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1d0d343a 2469void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
7648fa99 2470
1da177e4 2471/* i915_irq.c */
10cd45b6 2472void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2473__printf(3, 4)
2474void i915_handle_error(struct drm_device *dev, bool wedged,
2475 const char *fmt, ...);
1da177e4 2476
b963291c
DV
2477extern void intel_irq_init(struct drm_i915_private *dev_priv);
2478extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2479int intel_irq_install(struct drm_i915_private *dev_priv);
2480void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2481
2482extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2483extern void intel_uncore_early_sanitize(struct drm_device *dev,
2484 bool restore_forcewake);
907b28c5 2485extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2486extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2487extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2488extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
b1f14ad0 2489
7c463586 2490void
50227e1c 2491i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2492 u32 status_mask);
7c463586
KP
2493
2494void
50227e1c 2495i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2496 u32 status_mask);
7c463586 2497
f8b79e58
ID
2498void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2499void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
47339cd9
DV
2500void
2501ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2502void
2503ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2504void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2505 uint32_t interrupt_mask,
2506 uint32_t enabled_irq_mask);
2507#define ibx_enable_display_interrupt(dev_priv, bits) \
2508 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2509#define ibx_disable_display_interrupt(dev_priv, bits) \
2510 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2511
673a394b 2512/* i915_gem.c */
673a394b
EA
2513int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2514 struct drm_file *file_priv);
2515int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2516 struct drm_file *file_priv);
2517int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2518 struct drm_file *file_priv);
2519int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2520 struct drm_file *file_priv);
de151cf6
JB
2521int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2522 struct drm_file *file_priv);
673a394b
EA
2523int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2524 struct drm_file *file_priv);
2525int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2526 struct drm_file *file_priv);
ba8b7ccb
OM
2527void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2528 struct intel_engine_cs *ring);
2529void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2530 struct drm_file *file,
2531 struct intel_engine_cs *ring,
2532 struct drm_i915_gem_object *obj);
a83014d3
OM
2533int i915_gem_ringbuffer_submission(struct drm_device *dev,
2534 struct drm_file *file,
2535 struct intel_engine_cs *ring,
2536 struct intel_context *ctx,
2537 struct drm_i915_gem_execbuffer2 *args,
2538 struct list_head *vmas,
2539 struct drm_i915_gem_object *batch_obj,
2540 u64 exec_start, u32 flags);
673a394b
EA
2541int i915_gem_execbuffer(struct drm_device *dev, void *data,
2542 struct drm_file *file_priv);
76446cac
JB
2543int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2544 struct drm_file *file_priv);
673a394b
EA
2545int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2546 struct drm_file *file_priv);
199adf40
BW
2547int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2548 struct drm_file *file);
2549int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2550 struct drm_file *file);
673a394b
EA
2551int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2552 struct drm_file *file_priv);
3ef94daa
CW
2553int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2554 struct drm_file *file_priv);
673a394b
EA
2555int i915_gem_set_tiling(struct drm_device *dev, void *data,
2556 struct drm_file *file_priv);
2557int i915_gem_get_tiling(struct drm_device *dev, void *data,
2558 struct drm_file *file_priv);
5cc9ed4b
CW
2559int i915_gem_init_userptr(struct drm_device *dev);
2560int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2561 struct drm_file *file);
5a125c3c
EA
2562int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2563 struct drm_file *file_priv);
23ba4fd0
BW
2564int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2565 struct drm_file *file_priv);
673a394b 2566void i915_gem_load(struct drm_device *dev);
21ab4e74
CW
2567unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2568 long target,
2569 unsigned flags);
2570#define I915_SHRINK_PURGEABLE 0x1
2571#define I915_SHRINK_UNBOUND 0x2
2572#define I915_SHRINK_BOUND 0x4
42dcedd4
CW
2573void *i915_gem_object_alloc(struct drm_device *dev);
2574void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2575void i915_gem_object_init(struct drm_i915_gem_object *obj,
2576 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2577struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2578 size_t size);
7e0d96bc
BW
2579void i915_init_vm(struct drm_i915_private *dev_priv,
2580 struct i915_address_space *vm);
673a394b 2581void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2582void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2583
1ec9e26d
DV
2584#define PIN_MAPPABLE 0x1
2585#define PIN_NONBLOCK 0x2
bf3d149b 2586#define PIN_GLOBAL 0x4
d23db88c
CW
2587#define PIN_OFFSET_BIAS 0x8
2588#define PIN_OFFSET_MASK (~4095)
fe14d5f4
TU
2589int __must_check i915_gem_object_pin_view(struct drm_i915_gem_object *obj,
2590 struct i915_address_space *vm,
2591 uint32_t alignment,
2592 uint64_t flags,
2593 const struct i915_ggtt_view *view);
2594static inline
2021746e 2595int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2596 struct i915_address_space *vm,
2021746e 2597 uint32_t alignment,
fe14d5f4
TU
2598 uint64_t flags)
2599{
2600 return i915_gem_object_pin_view(obj, vm, alignment, flags,
2601 &i915_ggtt_view_normal);
2602}
2603
2604int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2605 u32 flags);
07fe0b12 2606int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2607int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2608void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2609void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2610
4c914c0c
BV
2611int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2612 int *needs_clflush);
2613
37e680a1 2614int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2615static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2616{
67d5a50c
ID
2617 struct sg_page_iter sg_iter;
2618
2619 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2620 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2621
2622 return NULL;
9da3da66 2623}
a5570178
CW
2624static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2625{
2626 BUG_ON(obj->pages == NULL);
2627 obj->pages_pin_count++;
2628}
2629static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2630{
2631 BUG_ON(obj->pages_pin_count == 0);
2632 obj->pages_pin_count--;
2633}
2634
54cf91dc 2635int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2636int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2637 struct intel_engine_cs *to);
e2d05a8b 2638void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2639 struct intel_engine_cs *ring);
ff72145b
DA
2640int i915_gem_dumb_create(struct drm_file *file_priv,
2641 struct drm_device *dev,
2642 struct drm_mode_create_dumb *args);
da6b51d0
DA
2643int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2644 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2645/**
2646 * Returns true if seq1 is later than seq2.
2647 */
2648static inline bool
2649i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2650{
2651 return (int32_t)(seq1 - seq2) >= 0;
2652}
2653
1b5a433a
JH
2654static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2655 bool lazy_coherency)
2656{
2657 u32 seqno;
2658
2659 BUG_ON(req == NULL);
2660
2661 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2662
2663 return i915_seqno_passed(seqno, req->seqno);
2664}
2665
fca26bb4
MK
2666int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2667int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2668int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2669int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2670
d8ffa60b
DV
2671bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2672void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2673
8d9fc7fd 2674struct drm_i915_gem_request *
a4872ba6 2675i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2676
b29c19b6 2677bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2678void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2679int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2680 bool interruptible);
b6660d59 2681int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
84c33a64 2682
1f83fee0
DV
2683static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2684{
2685 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2686 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2687}
2688
2689static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2690{
2ac0f450
MK
2691 return atomic_read(&error->reset_counter) & I915_WEDGED;
2692}
2693
2694static inline u32 i915_reset_count(struct i915_gpu_error *error)
2695{
2696 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2697}
a71d8d94 2698
88b4aa87
MK
2699static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2700{
2701 return dev_priv->gpu_error.stop_rings == 0 ||
2702 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2703}
2704
2705static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2706{
2707 return dev_priv->gpu_error.stop_rings == 0 ||
2708 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2709}
2710
069efc1d 2711void i915_gem_reset(struct drm_device *dev);
000433b6 2712bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2713int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2714int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2715int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2716int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2717int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2718void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2719void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2720int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2721int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2722int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2723 struct drm_file *file,
9400ae5c
JH
2724 struct drm_i915_gem_object *batch_obj);
2725#define i915_add_request(ring) \
2726 __i915_add_request(ring, NULL, NULL)
9c654818 2727int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
2728 unsigned reset_counter,
2729 bool interruptible,
2730 s64 *timeout,
2731 struct drm_i915_file_private *file_priv);
a4b3a571 2732int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 2733int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2734int __must_check
2735i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2736 bool write);
2737int __must_check
dabdfe02
CW
2738i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2739int __must_check
2da3b9b9
CW
2740i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2741 u32 alignment,
a4872ba6 2742 struct intel_engine_cs *pipelined);
cc98b413 2743void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
00731155 2744int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2745 int align);
b29c19b6 2746int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2747void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2748
0fa87796
ID
2749uint32_t
2750i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2751uint32_t
d865110c
ID
2752i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2753 int tiling_mode, bool fenced);
467cffba 2754
e4ffd173
CW
2755int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2756 enum i915_cache_level cache_level);
2757
1286ff73
DV
2758struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2759 struct dma_buf *dma_buf);
2760
2761struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2762 struct drm_gem_object *gem_obj, int flags);
2763
19b2dbde
CW
2764void i915_gem_restore_fences(struct drm_device *dev);
2765
fe14d5f4
TU
2766unsigned long i915_gem_obj_offset_view(struct drm_i915_gem_object *o,
2767 struct i915_address_space *vm,
2768 enum i915_ggtt_view_type view);
2769static inline
a70a3148 2770unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
fe14d5f4
TU
2771 struct i915_address_space *vm)
2772{
2773 return i915_gem_obj_offset_view(o, vm, I915_GGTT_VIEW_NORMAL);
2774}
a70a3148 2775bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
fe14d5f4
TU
2776bool i915_gem_obj_bound_view(struct drm_i915_gem_object *o,
2777 struct i915_address_space *vm,
2778 enum i915_ggtt_view_type view);
2779static inline
a70a3148 2780bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
fe14d5f4
TU
2781 struct i915_address_space *vm)
2782{
2783 return i915_gem_obj_bound_view(o, vm, I915_GGTT_VIEW_NORMAL);
2784}
2785
a70a3148
BW
2786unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2787 struct i915_address_space *vm);
fe14d5f4
TU
2788struct i915_vma *i915_gem_obj_to_vma_view(struct drm_i915_gem_object *obj,
2789 struct i915_address_space *vm,
2790 const struct i915_ggtt_view *view);
2791static inline
a70a3148 2792struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
fe14d5f4
TU
2793 struct i915_address_space *vm)
2794{
2795 return i915_gem_obj_to_vma_view(obj, vm, &i915_ggtt_view_normal);
2796}
2797
2798struct i915_vma *
2799i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
2800 struct i915_address_space *vm,
2801 const struct i915_ggtt_view *view);
2802
2803static inline
accfef2e
BW
2804struct i915_vma *
2805i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
fe14d5f4
TU
2806 struct i915_address_space *vm)
2807{
2808 return i915_gem_obj_lookup_or_create_vma_view(obj, vm,
2809 &i915_ggtt_view_normal);
2810}
5c2abbea
BW
2811
2812struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2813static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2814 struct i915_vma *vma;
2815 list_for_each_entry(vma, &obj->vma_list, vma_link)
2816 if (vma->pin_count > 0)
2817 return true;
2818 return false;
2819}
5c2abbea 2820
a70a3148 2821/* Some GGTT VM helpers */
5dc383b0 2822#define i915_obj_to_ggtt(obj) \
a70a3148
BW
2823 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2824static inline bool i915_is_ggtt(struct i915_address_space *vm)
2825{
2826 struct i915_address_space *ggtt =
2827 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2828 return vm == ggtt;
2829}
2830
841cd773
DV
2831static inline struct i915_hw_ppgtt *
2832i915_vm_to_ppgtt(struct i915_address_space *vm)
2833{
2834 WARN_ON(i915_is_ggtt(vm));
2835
2836 return container_of(vm, struct i915_hw_ppgtt, base);
2837}
2838
2839
a70a3148
BW
2840static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2841{
5dc383b0 2842 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2843}
2844
2845static inline unsigned long
2846i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2847{
5dc383b0 2848 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2849}
2850
2851static inline unsigned long
2852i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2853{
5dc383b0 2854 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 2855}
c37e2204
BW
2856
2857static inline int __must_check
2858i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2859 uint32_t alignment,
1ec9e26d 2860 unsigned flags)
c37e2204 2861{
5dc383b0
DV
2862 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2863 alignment, flags | PIN_GLOBAL);
c37e2204 2864}
a70a3148 2865
b287110e
DV
2866static inline int
2867i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2868{
2869 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2870}
2871
2872void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2873
254f965c 2874/* i915_gem_context.c */
8245be31 2875int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2876void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2877void i915_gem_context_reset(struct drm_device *dev);
e422b888 2878int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2879int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2880void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2881int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2882 struct intel_context *to);
2883struct intel_context *
41bde553 2884i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2885void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
2886struct drm_i915_gem_object *
2887i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 2888static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2889{
691e6415 2890 kref_get(&ctx->ref);
dce3271b
MK
2891}
2892
273497e5 2893static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2894{
691e6415 2895 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2896}
2897
273497e5 2898static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2899{
821d66dd 2900 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2901}
2902
84624813
BW
2903int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2904 struct drm_file *file);
2905int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2906 struct drm_file *file);
c9dc0f35
CW
2907int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
2908 struct drm_file *file_priv);
2909int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
2910 struct drm_file *file_priv);
1286ff73 2911
679845ed
BW
2912/* i915_gem_evict.c */
2913int __must_check i915_gem_evict_something(struct drm_device *dev,
2914 struct i915_address_space *vm,
2915 int min_size,
2916 unsigned alignment,
2917 unsigned cache_level,
d23db88c
CW
2918 unsigned long start,
2919 unsigned long end,
1ec9e26d 2920 unsigned flags);
679845ed
BW
2921int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2922int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2923
0260c420 2924/* belongs in i915_gem_gtt.h */
d09105c6 2925static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2926{
2927 if (INTEL_INFO(dev)->gen < 6)
2928 intel_gtt_chipset_flush();
2929}
246cbfb5 2930
9797fbfb
CW
2931/* i915_gem_stolen.c */
2932int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 2933int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 2934void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2935void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2936struct drm_i915_gem_object *
2937i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2938struct drm_i915_gem_object *
2939i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2940 u32 stolen_offset,
2941 u32 gtt_offset,
2942 u32 size);
9797fbfb 2943
673a394b 2944/* i915_gem_tiling.c */
2c1792a1 2945static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 2946{
50227e1c 2947 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
2948
2949 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2950 obj->tiling_mode != I915_TILING_NONE;
2951}
2952
673a394b 2953void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2954void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2955void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2956
2957/* i915_gem_debug.c */
23bc5982
CW
2958#if WATCH_LISTS
2959int i915_verify_lists(struct drm_device *dev);
673a394b 2960#else
23bc5982 2961#define i915_verify_lists(dev) 0
673a394b 2962#endif
1da177e4 2963
2017263e 2964/* i915_debugfs.c */
27c202ad
BG
2965int i915_debugfs_init(struct drm_minor *minor);
2966void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2967#ifdef CONFIG_DEBUG_FS
07144428
DL
2968void intel_display_crc_init(struct drm_device *dev);
2969#else
f8c168fa 2970static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2971#endif
84734a04
MK
2972
2973/* i915_gpu_error.c */
edc3d884
MK
2974__printf(2, 3)
2975void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2976int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2977 const struct i915_error_state_file_priv *error);
4dc955f7 2978int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 2979 struct drm_i915_private *i915,
4dc955f7
MK
2980 size_t count, loff_t pos);
2981static inline void i915_error_state_buf_release(
2982 struct drm_i915_error_state_buf *eb)
2983{
2984 kfree(eb->buf);
2985}
58174462
MK
2986void i915_capture_error_state(struct drm_device *dev, bool wedge,
2987 const char *error_msg);
84734a04
MK
2988void i915_error_state_get(struct drm_device *dev,
2989 struct i915_error_state_file_priv *error_priv);
2990void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2991void i915_destroy_error_state(struct drm_device *dev);
2992
2993void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 2994const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 2995
493018dc
BV
2996/* i915_gem_batch_pool.c */
2997void i915_gem_batch_pool_init(struct drm_device *dev,
2998 struct i915_gem_batch_pool *pool);
2999void i915_gem_batch_pool_fini(struct i915_gem_batch_pool *pool);
3000struct drm_i915_gem_object*
3001i915_gem_batch_pool_get(struct i915_gem_batch_pool *pool, size_t size);
3002
351e3db2 3003/* i915_cmd_parser.c */
d728c8ef 3004int i915_cmd_parser_get_version(void);
a4872ba6
OM
3005int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3006void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3007bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3008int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3009 struct drm_i915_gem_object *batch_obj,
78a42377 3010 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3011 u32 batch_start_offset,
b9ffd80e 3012 u32 batch_len,
351e3db2
BV
3013 bool is_master);
3014
317c35d1
JB
3015/* i915_suspend.c */
3016extern int i915_save_state(struct drm_device *dev);
3017extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3018
d8157a36
DV
3019/* i915_ums.c */
3020void i915_save_display_reg(struct drm_device *dev);
3021void i915_restore_display_reg(struct drm_device *dev);
317c35d1 3022
0136db58
BW
3023/* i915_sysfs.c */
3024void i915_setup_sysfs(struct drm_device *dev_priv);
3025void i915_teardown_sysfs(struct drm_device *dev_priv);
3026
f899fc64
CW
3027/* intel_i2c.c */
3028extern int intel_setup_gmbus(struct drm_device *dev);
3029extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 3030static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 3031{
2ed06c93 3032 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
3033}
3034
3035extern struct i2c_adapter *intel_gmbus_get_adapter(
3036 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
3037extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3038extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3039static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3040{
3041 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3042}
f899fc64
CW
3043extern void intel_i2c_reset(struct drm_device *dev);
3044
3b617967 3045/* intel_opregion.c */
44834a67 3046#ifdef CONFIG_ACPI
27d50c82 3047extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3048extern void intel_opregion_init(struct drm_device *dev);
3049extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3050extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3051extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3052 bool enable);
ecbc5cf3
JN
3053extern int intel_opregion_notify_adapter(struct drm_device *dev,
3054 pci_power_t state);
65e082c9 3055#else
27d50c82 3056static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3057static inline void intel_opregion_init(struct drm_device *dev) { return; }
3058static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3059static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3060static inline int
3061intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3062{
3063 return 0;
3064}
ecbc5cf3
JN
3065static inline int
3066intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3067{
3068 return 0;
3069}
65e082c9 3070#endif
8ee1c3db 3071
723bfd70
JB
3072/* intel_acpi.c */
3073#ifdef CONFIG_ACPI
3074extern void intel_register_dsm_handler(void);
3075extern void intel_unregister_dsm_handler(void);
3076#else
3077static inline void intel_register_dsm_handler(void) { return; }
3078static inline void intel_unregister_dsm_handler(void) { return; }
3079#endif /* CONFIG_ACPI */
3080
79e53945 3081/* modesetting */
f817586c 3082extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3083extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3084extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3085extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3086extern void intel_connector_unregister(struct intel_connector *);
28d52043 3087extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
3088extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3089 bool force_restore);
44cec740 3090extern void i915_redisable_vga(struct drm_device *dev);
04098753 3091extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3092extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3093extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 3094extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84 3095extern void valleyview_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3096extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3097 bool enable);
0206e353
AJ
3098extern void intel_detect_pch(struct drm_device *dev);
3099extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 3100extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3101
2911a35b 3102extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3103int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3104 struct drm_file *file);
b6359918
MK
3105int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3106 struct drm_file *file);
575155a9 3107
84c33a64
SG
3108void intel_notify_mmio_flip(struct intel_engine_cs *ring);
3109
6ef3d427
CW
3110/* overlay */
3111extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3112extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3113 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3114
3115extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3116extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3117 struct drm_device *dev,
3118 struct intel_display_error_state *error);
6ef3d427 3119
b7287d80
BW
3120/* On SNB platform, before reading ring registers forcewake bit
3121 * must be set to prevent GT core from power down and stale values being
3122 * returned.
3123 */
c8d9a590
D
3124void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
3125void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 3126void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 3127
151a49d0
TR
3128int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3129int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3130
3131/* intel_sideband.c */
64936258
JN
3132u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
3133void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
3134u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3135u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3136void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3137u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3138void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3139u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3140void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3141u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3142void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3143u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3144void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3145u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3146void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3147u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3148 enum intel_sbi_destination destination);
3149void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3150 enum intel_sbi_destination destination);
e9fe51c6
SK
3151u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3152void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3153
2ec3815f
VS
3154int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
3155int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 3156
c8d9a590
D
3157#define FORCEWAKE_RENDER (1 << 0)
3158#define FORCEWAKE_MEDIA (1 << 1)
38cff0b1
ZW
3159#define FORCEWAKE_BLITTER (1 << 2)
3160#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA | \
3161 FORCEWAKE_BLITTER)
c8d9a590
D
3162
3163
0b274481
BW
3164#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3165#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3166
3167#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3168#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3169#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3170#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3171
3172#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3173#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3174#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3175#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3176
698b3135
CW
3177/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3178 * will be implemented using 2 32-bit writes in an arbitrary order with
3179 * an arbitrary delay between them. This can cause the hardware to
3180 * act upon the intermediate value, possibly leading to corruption and
3181 * machine death. You have been warned.
3182 */
0b274481
BW
3183#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3184#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3185
50877445
CW
3186#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3187 u32 upper = I915_READ(upper_reg); \
3188 u32 lower = I915_READ(lower_reg); \
3189 u32 tmp = I915_READ(upper_reg); \
3190 if (upper != tmp) { \
3191 upper = tmp; \
3192 lower = I915_READ(lower_reg); \
3193 WARN_ON(I915_READ(upper_reg) != upper); \
3194 } \
3195 (u64)upper << 32 | lower; })
3196
cae5852d
ZN
3197#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3198#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3199
55bc60db
VS
3200/* "Broadcast RGB" property */
3201#define INTEL_BROADCAST_RGB_AUTO 0
3202#define INTEL_BROADCAST_RGB_FULL 1
3203#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3204
766aa1c4
VS
3205static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3206{
92e23b99 3207 if (IS_VALLEYVIEW(dev))
766aa1c4 3208 return VLV_VGACNTRL;
92e23b99
SJ
3209 else if (INTEL_INFO(dev)->gen >= 5)
3210 return CPU_VGACNTRL;
766aa1c4
VS
3211 else
3212 return VGACNTRL;
3213}
3214
2bb4629a
VS
3215static inline void __user *to_user_ptr(u64 address)
3216{
3217 return (void __user *)(uintptr_t)address;
3218}
3219
df97729f
ID
3220static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3221{
3222 unsigned long j = msecs_to_jiffies(m);
3223
3224 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3225}
3226
7bd0e226
DV
3227static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3228{
3229 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3230}
3231
df97729f
ID
3232static inline unsigned long
3233timespec_to_jiffies_timeout(const struct timespec *value)
3234{
3235 unsigned long j = timespec_to_jiffies(value);
3236
3237 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3238}
3239
dce56b3c
PZ
3240/*
3241 * If you need to wait X milliseconds between events A and B, but event B
3242 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3243 * when event A happened, then just before event B you call this function and
3244 * pass the timestamp as the first argument, and X as the second argument.
3245 */
3246static inline void
3247wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3248{
ec5e0cfb 3249 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3250
3251 /*
3252 * Don't re-read the value of "jiffies" every time since it may change
3253 * behind our back and break the math.
3254 */
3255 tmp_jiffies = jiffies;
3256 target_jiffies = timestamp_jiffies +
3257 msecs_to_jiffies_timeout(to_wait_ms);
3258
3259 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3260 remaining_jiffies = target_jiffies - tmp_jiffies;
3261 while (remaining_jiffies)
3262 remaining_jiffies =
3263 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3264 }
3265}
3266
581c26e8
JH
3267static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3268 struct drm_i915_gem_request *req)
3269{
3270 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3271 i915_gem_request_assign(&ring->trace_irq_req, req);
3272}
3273
1da177e4 3274#endif