]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: More checks for psr.enabled
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0260c420 38#include "i915_gem_gtt.h"
0839ccb8 39#include <linux/io-mapping.h>
f899fc64 40#include <linux/i2c.h>
c167a6fc 41#include <linux/i2c-algo-bit.h>
0ade6386 42#include <drm/intel-gtt.h>
aaa6fd2a 43#include <linux/backlight.h>
5cc9ed4b 44#include <linux/hashtable.h>
2911a35b 45#include <linux/intel-iommu.h>
742cbee8 46#include <linux/kref.h>
9ee32fea 47#include <linux/pm_qos.h>
585fb111 48
1da177e4
LT
49/* General customization:
50 */
51
52#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
53
54#define DRIVER_NAME "i915"
55#define DRIVER_DESC "Intel Graphics"
34882298 56#define DRIVER_DATE "20140620"
1da177e4 57
317c35d1 58enum pipe {
752aa88a 59 INVALID_PIPE = -1,
317c35d1
JB
60 PIPE_A = 0,
61 PIPE_B,
9db4a9c7 62 PIPE_C,
a57c774a
AK
63 _PIPE_EDP,
64 I915_MAX_PIPES = _PIPE_EDP
317c35d1 65};
9db4a9c7 66#define pipe_name(p) ((p) + 'A')
317c35d1 67
a5c961d1
PZ
68enum transcoder {
69 TRANSCODER_A = 0,
70 TRANSCODER_B,
71 TRANSCODER_C,
a57c774a
AK
72 TRANSCODER_EDP,
73 I915_MAX_TRANSCODERS
a5c961d1
PZ
74};
75#define transcoder_name(t) ((t) + 'A')
76
80824003
JB
77enum plane {
78 PLANE_A = 0,
79 PLANE_B,
9db4a9c7 80 PLANE_C,
80824003 81};
9db4a9c7 82#define plane_name(p) ((p) + 'A')
52440211 83
d615a166 84#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 85
2b139522
ED
86enum port {
87 PORT_A = 0,
88 PORT_B,
89 PORT_C,
90 PORT_D,
91 PORT_E,
92 I915_MAX_PORTS
93};
94#define port_name(p) ((p) + 'A')
95
a09caddd 96#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
97
98enum dpio_channel {
99 DPIO_CH0,
100 DPIO_CH1
101};
102
103enum dpio_phy {
104 DPIO_PHY0,
105 DPIO_PHY1
106};
107
b97186f0
PZ
108enum intel_display_power_domain {
109 POWER_DOMAIN_PIPE_A,
110 POWER_DOMAIN_PIPE_B,
111 POWER_DOMAIN_PIPE_C,
112 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
113 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
114 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
115 POWER_DOMAIN_TRANSCODER_A,
116 POWER_DOMAIN_TRANSCODER_B,
117 POWER_DOMAIN_TRANSCODER_C,
f52e353e 118 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
119 POWER_DOMAIN_PORT_DDI_A_2_LANES,
120 POWER_DOMAIN_PORT_DDI_A_4_LANES,
121 POWER_DOMAIN_PORT_DDI_B_2_LANES,
122 POWER_DOMAIN_PORT_DDI_B_4_LANES,
123 POWER_DOMAIN_PORT_DDI_C_2_LANES,
124 POWER_DOMAIN_PORT_DDI_C_4_LANES,
125 POWER_DOMAIN_PORT_DDI_D_2_LANES,
126 POWER_DOMAIN_PORT_DDI_D_4_LANES,
127 POWER_DOMAIN_PORT_DSI,
128 POWER_DOMAIN_PORT_CRT,
129 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 130 POWER_DOMAIN_VGA,
fbeeaa23 131 POWER_DOMAIN_AUDIO,
bd2bb1b9 132 POWER_DOMAIN_PLLS,
baa70707 133 POWER_DOMAIN_INIT,
bddc7645
ID
134
135 POWER_DOMAIN_NUM,
b97186f0
PZ
136};
137
138#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
139#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
140 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
141#define POWER_DOMAIN_TRANSCODER(tran) \
142 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
143 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 144
1d843f9d
EE
145enum hpd_pin {
146 HPD_NONE = 0,
147 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
148 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
149 HPD_CRT,
150 HPD_SDVO_B,
151 HPD_SDVO_C,
152 HPD_PORT_B,
153 HPD_PORT_C,
154 HPD_PORT_D,
155 HPD_NUM_PINS
156};
157
2a2d5482
CW
158#define I915_GEM_GPU_DOMAINS \
159 (I915_GEM_DOMAIN_RENDER | \
160 I915_GEM_DOMAIN_SAMPLER | \
161 I915_GEM_DOMAIN_COMMAND | \
162 I915_GEM_DOMAIN_INSTRUCTION | \
163 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 164
7eb552ae 165#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
d615a166 166#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 167
d79b814d
DL
168#define for_each_crtc(dev, crtc) \
169 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
170
d063ae48
DL
171#define for_each_intel_crtc(dev, intel_crtc) \
172 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
173
6c2b7c12
DV
174#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
175 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
176 if ((intel_encoder)->base.crtc == (__crtc))
177
53f5e3ca
JB
178#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
179 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
180 if ((intel_connector)->base.encoder == (__encoder))
181
b04c5bd6
BF
182#define for_each_power_domain(domain, mask) \
183 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
184 if ((1 << (domain)) & (mask))
185
e7b903d2 186struct drm_i915_private;
5cc9ed4b 187struct i915_mmu_object;
e7b903d2 188
46edb027
DV
189enum intel_dpll_id {
190 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
191 /* real shared dpll ids must be >= 0 */
9cd86933
DV
192 DPLL_ID_PCH_PLL_A = 0,
193 DPLL_ID_PCH_PLL_B = 1,
194 DPLL_ID_WRPLL1 = 0,
195 DPLL_ID_WRPLL2 = 1,
46edb027
DV
196};
197#define I915_NUM_PLLS 2
198
5358901f 199struct intel_dpll_hw_state {
66e985c0 200 uint32_t dpll;
8bcc2795 201 uint32_t dpll_md;
66e985c0
DV
202 uint32_t fp0;
203 uint32_t fp1;
d452c5b6 204 uint32_t wrpll;
5358901f
DV
205};
206
e72f9fbf 207struct intel_shared_dpll {
ee7b9f93
JB
208 int refcount; /* count of number of CRTCs sharing this PLL */
209 int active; /* count of number of active CRTCs (i.e. DPMS on) */
210 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
211 const char *name;
212 /* should match the index in the dev_priv->shared_dplls array */
213 enum intel_dpll_id id;
5358901f 214 struct intel_dpll_hw_state hw_state;
96f6128c
DV
215 /* The mode_set hook is optional and should be used together with the
216 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
217 void (*mode_set)(struct drm_i915_private *dev_priv,
218 struct intel_shared_dpll *pll);
e7b903d2
DV
219 void (*enable)(struct drm_i915_private *dev_priv,
220 struct intel_shared_dpll *pll);
221 void (*disable)(struct drm_i915_private *dev_priv,
222 struct intel_shared_dpll *pll);
5358901f
DV
223 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
224 struct intel_shared_dpll *pll,
225 struct intel_dpll_hw_state *hw_state);
ee7b9f93 226};
ee7b9f93 227
e69d0bc1
DV
228/* Used by dp and fdi links */
229struct intel_link_m_n {
230 uint32_t tu;
231 uint32_t gmch_m;
232 uint32_t gmch_n;
233 uint32_t link_m;
234 uint32_t link_n;
235};
236
237void intel_link_compute_m_n(int bpp, int nlanes,
238 int pixel_clock, int link_clock,
239 struct intel_link_m_n *m_n);
240
1da177e4
LT
241/* Interface history:
242 *
243 * 1.1: Original.
0d6aa60b
DA
244 * 1.2: Add Power Management
245 * 1.3: Add vblank support
de227f5f 246 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 247 * 1.5: Add vblank pipe configuration
2228ed67
MD
248 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
249 * - Support vertical blank on secondary display pipe
1da177e4
LT
250 */
251#define DRIVER_MAJOR 1
2228ed67 252#define DRIVER_MINOR 6
1da177e4
LT
253#define DRIVER_PATCHLEVEL 0
254
23bc5982 255#define WATCH_LISTS 0
42d6ab48 256#define WATCH_GTT 0
673a394b 257
0a3e67a4
JB
258struct opregion_header;
259struct opregion_acpi;
260struct opregion_swsci;
261struct opregion_asle;
262
8ee1c3db 263struct intel_opregion {
5bc4418b
BW
264 struct opregion_header __iomem *header;
265 struct opregion_acpi __iomem *acpi;
266 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
267 u32 swsci_gbda_sub_functions;
268 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
269 struct opregion_asle __iomem *asle;
270 void __iomem *vbt;
01fe9dbd 271 u32 __iomem *lid_state;
91a60f20 272 struct work_struct asle_work;
8ee1c3db 273};
44834a67 274#define OPREGION_SIZE (8*1024)
8ee1c3db 275
6ef3d427
CW
276struct intel_overlay;
277struct intel_overlay_error_state;
278
7c1c2871
DA
279struct drm_i915_master_private {
280 drm_local_map_t *sarea;
281 struct _drm_i915_sarea *sarea_priv;
282};
de151cf6 283#define I915_FENCE_REG_NONE -1
42b5aeab
VS
284#define I915_MAX_NUM_FENCES 32
285/* 32 fences + sign bit for FENCE_REG_NONE */
286#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
287
288struct drm_i915_fence_reg {
007cc8ac 289 struct list_head lru_list;
caea7476 290 struct drm_i915_gem_object *obj;
1690e1eb 291 int pin_count;
de151cf6 292};
7c1c2871 293
9b9d172d 294struct sdvo_device_mapping {
e957d772 295 u8 initialized;
9b9d172d 296 u8 dvo_port;
297 u8 slave_addr;
298 u8 dvo_wiring;
e957d772 299 u8 i2c_pin;
b1083333 300 u8 ddc_pin;
9b9d172d 301};
302
c4a1d9e4
CW
303struct intel_display_error_state;
304
63eeaf38 305struct drm_i915_error_state {
742cbee8 306 struct kref ref;
585b0288
BW
307 struct timeval time;
308
cb383002 309 char error_msg[128];
48b031e3 310 u32 reset_count;
62d5d69b 311 u32 suspend_count;
cb383002 312
585b0288 313 /* Generic register state */
63eeaf38
JB
314 u32 eir;
315 u32 pgtbl_er;
be998e2e 316 u32 ier;
b9a3906b 317 u32 ccid;
0f3b6849
CW
318 u32 derrmr;
319 u32 forcewake;
585b0288
BW
320 u32 error; /* gen6+ */
321 u32 err_int; /* gen7 */
322 u32 done_reg;
91ec5d11
BW
323 u32 gac_eco;
324 u32 gam_ecochk;
325 u32 gab_ctl;
326 u32 gfx_mode;
585b0288 327 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
328 u64 fence[I915_MAX_NUM_FENCES];
329 struct intel_overlay_error_state *overlay;
330 struct intel_display_error_state *display;
0ca36d78 331 struct drm_i915_error_object *semaphore_obj;
585b0288 332
52d39a21 333 struct drm_i915_error_ring {
372fbb8e 334 bool valid;
362b8af7
BW
335 /* Software tracked state */
336 bool waiting;
337 int hangcheck_score;
338 enum intel_ring_hangcheck_action hangcheck_action;
339 int num_requests;
340
341 /* our own tracking of ring head and tail */
342 u32 cpu_ring_head;
343 u32 cpu_ring_tail;
344
345 u32 semaphore_seqno[I915_NUM_RINGS - 1];
346
347 /* Register state */
348 u32 tail;
349 u32 head;
350 u32 ctl;
351 u32 hws;
352 u32 ipeir;
353 u32 ipehr;
354 u32 instdone;
362b8af7
BW
355 u32 bbstate;
356 u32 instpm;
357 u32 instps;
358 u32 seqno;
359 u64 bbaddr;
50877445 360 u64 acthd;
362b8af7 361 u32 fault_reg;
13ffadd1 362 u64 faddr;
362b8af7
BW
363 u32 rc_psmi; /* sleep state */
364 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
365
52d39a21
CW
366 struct drm_i915_error_object {
367 int page_count;
368 u32 gtt_offset;
369 u32 *pages[0];
ab0e7ff9 370 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 371
52d39a21
CW
372 struct drm_i915_error_request {
373 long jiffies;
374 u32 seqno;
ee4f42b1 375 u32 tail;
52d39a21 376 } *requests;
6c7a01ec
BW
377
378 struct {
379 u32 gfx_mode;
380 union {
381 u64 pdp[4];
382 u32 pp_dir_base;
383 };
384 } vm_info;
ab0e7ff9
CW
385
386 pid_t pid;
387 char comm[TASK_COMM_LEN];
52d39a21 388 } ring[I915_NUM_RINGS];
9df30794 389 struct drm_i915_error_buffer {
a779e5ab 390 u32 size;
9df30794 391 u32 name;
0201f1ec 392 u32 rseqno, wseqno;
9df30794
CW
393 u32 gtt_offset;
394 u32 read_domains;
395 u32 write_domain;
4b9de737 396 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
397 s32 pinned:2;
398 u32 tiling:2;
399 u32 dirty:1;
400 u32 purgeable:1;
5cc9ed4b 401 u32 userptr:1;
5d1333fc 402 s32 ring:4;
f56383cb 403 u32 cache_level:3;
95f5301d 404 } **active_bo, **pinned_bo;
6c7a01ec 405
95f5301d 406 u32 *active_bo_count, *pinned_bo_count;
63eeaf38
JB
407};
408
7bd688cd 409struct intel_connector;
b8cecdf5 410struct intel_crtc_config;
46f297fb 411struct intel_plane_config;
0e8ffe1b 412struct intel_crtc;
ee9300bb
DV
413struct intel_limit;
414struct dpll;
b8cecdf5 415
e70236a8 416struct drm_i915_display_funcs {
ee5382ae 417 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 418 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
419 void (*disable_fbc)(struct drm_device *dev);
420 int (*get_display_clock_speed)(struct drm_device *dev);
421 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
422 /**
423 * find_dpll() - Find the best values for the PLL
424 * @limit: limits for the PLL
425 * @crtc: current CRTC
426 * @target: target frequency in kHz
427 * @refclk: reference clock frequency in kHz
428 * @match_clock: if provided, @best_clock P divider must
429 * match the P divider from @match_clock
430 * used for LVDS downclocking
431 * @best_clock: best PLL values found
432 *
433 * Returns true on success, false on failure.
434 */
435 bool (*find_dpll)(const struct intel_limit *limit,
436 struct drm_crtc *crtc,
437 int target, int refclk,
438 struct dpll *match_clock,
439 struct dpll *best_clock);
46ba614c 440 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
441 void (*update_sprite_wm)(struct drm_plane *plane,
442 struct drm_crtc *crtc,
4c4ff43a 443 uint32_t sprite_width, int pixel_size,
bdd57d03 444 bool enable, bool scaled);
47fab737 445 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
446 /* Returns the active state of the crtc, and if the crtc is active,
447 * fills out the pipe-config with the hw state. */
448 bool (*get_pipe_config)(struct intel_crtc *,
449 struct intel_crtc_config *);
46f297fb
JB
450 void (*get_plane_config)(struct intel_crtc *,
451 struct intel_plane_config *);
f564048e 452 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
453 int x, int y,
454 struct drm_framebuffer *old_fb);
76e5a89c
DV
455 void (*crtc_enable)(struct drm_crtc *crtc);
456 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 457 void (*off)(struct drm_crtc *crtc);
e0dac65e 458 void (*write_eld)(struct drm_connector *connector,
34427052
JN
459 struct drm_crtc *crtc,
460 struct drm_display_mode *mode);
674cf967 461 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 462 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
463 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
464 struct drm_framebuffer *fb,
ed8d1975 465 struct drm_i915_gem_object *obj,
a4872ba6 466 struct intel_engine_cs *ring,
ed8d1975 467 uint32_t flags);
29b9bde6
DV
468 void (*update_primary_plane)(struct drm_crtc *crtc,
469 struct drm_framebuffer *fb,
470 int x, int y);
20afbda2 471 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
472 /* clock updates for mode set */
473 /* cursor updates */
474 /* render clock increase/decrease */
475 /* display clock increase/decrease */
476 /* pll clock increase/decrease */
7bd688cd
JN
477
478 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
479 uint32_t (*get_backlight)(struct intel_connector *connector);
480 void (*set_backlight)(struct intel_connector *connector,
481 uint32_t level);
482 void (*disable_backlight)(struct intel_connector *connector);
483 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
484};
485
907b28c5 486struct intel_uncore_funcs {
c8d9a590
D
487 void (*force_wake_get)(struct drm_i915_private *dev_priv,
488 int fw_engine);
489 void (*force_wake_put)(struct drm_i915_private *dev_priv,
490 int fw_engine);
0b274481
BW
491
492 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
493 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
494 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
495 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
496
497 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
498 uint8_t val, bool trace);
499 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
500 uint16_t val, bool trace);
501 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
502 uint32_t val, bool trace);
503 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
504 uint64_t val, bool trace);
990bbdad
CW
505};
506
907b28c5
CW
507struct intel_uncore {
508 spinlock_t lock; /** lock is also taken in irq contexts. */
509
510 struct intel_uncore_funcs funcs;
511
512 unsigned fifo_count;
513 unsigned forcewake_count;
aec347ab 514
940aece4
D
515 unsigned fw_rendercount;
516 unsigned fw_mediacount;
517
8232644c 518 struct timer_list force_wake_timer;
907b28c5
CW
519};
520
79fc46df
DL
521#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
522 func(is_mobile) sep \
523 func(is_i85x) sep \
524 func(is_i915g) sep \
525 func(is_i945gm) sep \
526 func(is_g33) sep \
527 func(need_gfx_hws) sep \
528 func(is_g4x) sep \
529 func(is_pineview) sep \
530 func(is_broadwater) sep \
531 func(is_crestline) sep \
532 func(is_ivybridge) sep \
533 func(is_valleyview) sep \
534 func(is_haswell) sep \
b833d685 535 func(is_preliminary) sep \
79fc46df
DL
536 func(has_fbc) sep \
537 func(has_pipe_cxsr) sep \
538 func(has_hotplug) sep \
539 func(cursor_needs_physical) sep \
540 func(has_overlay) sep \
541 func(overlay_needs_physical) sep \
542 func(supports_tv) sep \
dd93be58 543 func(has_llc) sep \
30568c45
DL
544 func(has_ddi) sep \
545 func(has_fpga_dbg)
c96ea64e 546
a587f779
DL
547#define DEFINE_FLAG(name) u8 name:1
548#define SEP_SEMICOLON ;
c96ea64e 549
cfdf1fa2 550struct intel_device_info {
10fce67a 551 u32 display_mmio_offset;
7eb552ae 552 u8 num_pipes:3;
d615a166 553 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 554 u8 gen;
73ae478c 555 u8 ring_mask; /* Rings supported by the HW */
a587f779 556 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
557 /* Register offsets for the various display pipes and transcoders */
558 int pipe_offsets[I915_MAX_TRANSCODERS];
559 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 560 int palette_offsets[I915_MAX_PIPES];
5efb3e28 561 int cursor_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
562};
563
a587f779
DL
564#undef DEFINE_FLAG
565#undef SEP_SEMICOLON
566
7faf1ab2
DV
567enum i915_cache_level {
568 I915_CACHE_NONE = 0,
350ec881
CW
569 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
570 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
571 caches, eg sampler/render caches, and the
572 large Last-Level-Cache. LLC is coherent with
573 the CPU, but L3 is only visible to the GPU. */
651d794f 574 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
575};
576
e59ec13d
MK
577struct i915_ctx_hang_stats {
578 /* This context had batch pending when hang was declared */
579 unsigned batch_pending;
580
581 /* This context had batch active when hang was declared */
582 unsigned batch_active;
be62acb4
MK
583
584 /* Time when this context was last blamed for a GPU reset */
585 unsigned long guilty_ts;
586
587 /* This context is banned to submit more work */
588 bool banned;
e59ec13d 589};
40521054
BW
590
591/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 592#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
593/**
594 * struct intel_context - as the name implies, represents a context.
595 * @ref: reference count.
596 * @user_handle: userspace tracking identity for this context.
597 * @remap_slice: l3 row remapping information.
598 * @file_priv: filp associated with this context (NULL for global default
599 * context).
600 * @hang_stats: information about the role of this context in possible GPU
601 * hangs.
602 * @vm: virtual memory space used by this context.
603 * @legacy_hw_ctx: render context backing object and whether it is correctly
604 * initialized (legacy ring submission mechanism only).
605 * @link: link in the global list of contexts.
606 *
607 * Contexts are memory images used by the hardware to store copies of their
608 * internal state.
609 */
273497e5 610struct intel_context {
dce3271b 611 struct kref ref;
821d66dd 612 int user_handle;
3ccfd19d 613 uint8_t remap_slice;
40521054 614 struct drm_i915_file_private *file_priv;
e59ec13d 615 struct i915_ctx_hang_stats hang_stats;
c7c48dfd 616 struct i915_address_space *vm;
a33afea5 617
ea0c76f8
OM
618 struct {
619 struct drm_i915_gem_object *rcs_state;
620 bool initialized;
621 } legacy_hw_ctx;
622
a33afea5 623 struct list_head link;
40521054
BW
624};
625
5c3fe8b0
BW
626struct i915_fbc {
627 unsigned long size;
5e59f717 628 unsigned threshold;
5c3fe8b0
BW
629 unsigned int fb_id;
630 enum plane plane;
631 int y;
632
c4213885 633 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
634 struct drm_mm_node *compressed_llb;
635
636 struct intel_fbc_work {
637 struct delayed_work work;
638 struct drm_crtc *crtc;
639 struct drm_framebuffer *fb;
5c3fe8b0
BW
640 } *fbc_work;
641
29ebf90f
CW
642 enum no_fbc_reason {
643 FBC_OK, /* FBC is enabled */
644 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
645 FBC_NO_OUTPUT, /* no outputs enabled to compress */
646 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
647 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
648 FBC_MODE_TOO_LARGE, /* mode too large for compression */
649 FBC_BAD_PLANE, /* fbc not supported on plane */
650 FBC_NOT_TILED, /* buffer not tiled */
651 FBC_MULTIPLE_PIPES, /* more than one pipe active */
652 FBC_MODULE_PARAM,
653 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
654 } no_fbc_reason;
b5e50c3f
JB
655};
656
439d7ac0
PB
657struct i915_drrs {
658 struct intel_connector *connector;
659};
660
2807cf69 661struct intel_dp;
a031d709
RV
662struct i915_psr {
663 bool sink_support;
664 bool source_ok;
2807cf69 665 struct intel_dp *enabled;
7c8f8a70
RV
666 bool active;
667 struct delayed_work work;
3f51e471 668};
5c3fe8b0 669
3bad0781 670enum intel_pch {
f0350830 671 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
672 PCH_IBX, /* Ibexpeak PCH */
673 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 674 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 675 PCH_NOP,
3bad0781
ZW
676};
677
988d6ee8
PZ
678enum intel_sbi_destination {
679 SBI_ICLK,
680 SBI_MPHY,
681};
682
b690e96c 683#define QUIRK_PIPEA_FORCE (1<<0)
435793df 684#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 685#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 686
8be48d92 687struct intel_fbdev;
1630fe75 688struct intel_fbc_work;
38651674 689
c2b9152f
DV
690struct intel_gmbus {
691 struct i2c_adapter adapter;
f2ce9faf 692 u32 force_bit;
c2b9152f 693 u32 reg0;
36c785f0 694 u32 gpio_reg;
c167a6fc 695 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
696 struct drm_i915_private *dev_priv;
697};
698
f4c956ad 699struct i915_suspend_saved_registers {
ba8bbcf6
JB
700 u8 saveLBB;
701 u32 saveDSPACNTR;
702 u32 saveDSPBCNTR;
e948e994 703 u32 saveDSPARB;
ba8bbcf6
JB
704 u32 savePIPEACONF;
705 u32 savePIPEBCONF;
706 u32 savePIPEASRC;
707 u32 savePIPEBSRC;
708 u32 saveFPA0;
709 u32 saveFPA1;
710 u32 saveDPLL_A;
711 u32 saveDPLL_A_MD;
712 u32 saveHTOTAL_A;
713 u32 saveHBLANK_A;
714 u32 saveHSYNC_A;
715 u32 saveVTOTAL_A;
716 u32 saveVBLANK_A;
717 u32 saveVSYNC_A;
718 u32 saveBCLRPAT_A;
5586c8bc 719 u32 saveTRANSACONF;
42048781
ZW
720 u32 saveTRANS_HTOTAL_A;
721 u32 saveTRANS_HBLANK_A;
722 u32 saveTRANS_HSYNC_A;
723 u32 saveTRANS_VTOTAL_A;
724 u32 saveTRANS_VBLANK_A;
725 u32 saveTRANS_VSYNC_A;
0da3ea12 726 u32 savePIPEASTAT;
ba8bbcf6
JB
727 u32 saveDSPASTRIDE;
728 u32 saveDSPASIZE;
729 u32 saveDSPAPOS;
585fb111 730 u32 saveDSPAADDR;
ba8bbcf6
JB
731 u32 saveDSPASURF;
732 u32 saveDSPATILEOFF;
733 u32 savePFIT_PGM_RATIOS;
0eb96d6e 734 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
735 u32 saveBLC_PWM_CTL;
736 u32 saveBLC_PWM_CTL2;
07bf139b 737 u32 saveBLC_HIST_CTL_B;
42048781
ZW
738 u32 saveBLC_CPU_PWM_CTL;
739 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
740 u32 saveFPB0;
741 u32 saveFPB1;
742 u32 saveDPLL_B;
743 u32 saveDPLL_B_MD;
744 u32 saveHTOTAL_B;
745 u32 saveHBLANK_B;
746 u32 saveHSYNC_B;
747 u32 saveVTOTAL_B;
748 u32 saveVBLANK_B;
749 u32 saveVSYNC_B;
750 u32 saveBCLRPAT_B;
5586c8bc 751 u32 saveTRANSBCONF;
42048781
ZW
752 u32 saveTRANS_HTOTAL_B;
753 u32 saveTRANS_HBLANK_B;
754 u32 saveTRANS_HSYNC_B;
755 u32 saveTRANS_VTOTAL_B;
756 u32 saveTRANS_VBLANK_B;
757 u32 saveTRANS_VSYNC_B;
0da3ea12 758 u32 savePIPEBSTAT;
ba8bbcf6
JB
759 u32 saveDSPBSTRIDE;
760 u32 saveDSPBSIZE;
761 u32 saveDSPBPOS;
585fb111 762 u32 saveDSPBADDR;
ba8bbcf6
JB
763 u32 saveDSPBSURF;
764 u32 saveDSPBTILEOFF;
585fb111
JB
765 u32 saveVGA0;
766 u32 saveVGA1;
767 u32 saveVGA_PD;
ba8bbcf6
JB
768 u32 saveVGACNTRL;
769 u32 saveADPA;
770 u32 saveLVDS;
585fb111
JB
771 u32 savePP_ON_DELAYS;
772 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
773 u32 saveDVOA;
774 u32 saveDVOB;
775 u32 saveDVOC;
776 u32 savePP_ON;
777 u32 savePP_OFF;
778 u32 savePP_CONTROL;
585fb111 779 u32 savePP_DIVISOR;
ba8bbcf6
JB
780 u32 savePFIT_CONTROL;
781 u32 save_palette_a[256];
782 u32 save_palette_b[256];
ba8bbcf6 783 u32 saveFBC_CONTROL;
0da3ea12
JB
784 u32 saveIER;
785 u32 saveIIR;
786 u32 saveIMR;
42048781
ZW
787 u32 saveDEIER;
788 u32 saveDEIMR;
789 u32 saveGTIER;
790 u32 saveGTIMR;
791 u32 saveFDI_RXA_IMR;
792 u32 saveFDI_RXB_IMR;
1f84e550 793 u32 saveCACHE_MODE_0;
1f84e550 794 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
795 u32 saveSWF0[16];
796 u32 saveSWF1[16];
797 u32 saveSWF2[3];
798 u8 saveMSR;
799 u8 saveSR[8];
123f794f 800 u8 saveGR[25];
ba8bbcf6 801 u8 saveAR_INDEX;
a59e122a 802 u8 saveAR[21];
ba8bbcf6 803 u8 saveDACMASK;
a59e122a 804 u8 saveCR[37];
4b9de737 805 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
806 u32 saveCURACNTR;
807 u32 saveCURAPOS;
808 u32 saveCURABASE;
809 u32 saveCURBCNTR;
810 u32 saveCURBPOS;
811 u32 saveCURBBASE;
812 u32 saveCURSIZE;
a4fc5ed6
KP
813 u32 saveDP_B;
814 u32 saveDP_C;
815 u32 saveDP_D;
816 u32 savePIPEA_GMCH_DATA_M;
817 u32 savePIPEB_GMCH_DATA_M;
818 u32 savePIPEA_GMCH_DATA_N;
819 u32 savePIPEB_GMCH_DATA_N;
820 u32 savePIPEA_DP_LINK_M;
821 u32 savePIPEB_DP_LINK_M;
822 u32 savePIPEA_DP_LINK_N;
823 u32 savePIPEB_DP_LINK_N;
42048781
ZW
824 u32 saveFDI_RXA_CTL;
825 u32 saveFDI_TXA_CTL;
826 u32 saveFDI_RXB_CTL;
827 u32 saveFDI_TXB_CTL;
828 u32 savePFA_CTL_1;
829 u32 savePFB_CTL_1;
830 u32 savePFA_WIN_SZ;
831 u32 savePFB_WIN_SZ;
832 u32 savePFA_WIN_POS;
833 u32 savePFB_WIN_POS;
5586c8bc
ZW
834 u32 savePCH_DREF_CONTROL;
835 u32 saveDISP_ARB_CTL;
836 u32 savePIPEA_DATA_M1;
837 u32 savePIPEA_DATA_N1;
838 u32 savePIPEA_LINK_M1;
839 u32 savePIPEA_LINK_N1;
840 u32 savePIPEB_DATA_M1;
841 u32 savePIPEB_DATA_N1;
842 u32 savePIPEB_LINK_M1;
843 u32 savePIPEB_LINK_N1;
b5b72e89 844 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 845 u32 savePCH_PORT_HOTPLUG;
f4c956ad 846};
c85aa885 847
ddeea5b0
ID
848struct vlv_s0ix_state {
849 /* GAM */
850 u32 wr_watermark;
851 u32 gfx_prio_ctrl;
852 u32 arb_mode;
853 u32 gfx_pend_tlb0;
854 u32 gfx_pend_tlb1;
855 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
856 u32 media_max_req_count;
857 u32 gfx_max_req_count;
858 u32 render_hwsp;
859 u32 ecochk;
860 u32 bsd_hwsp;
861 u32 blt_hwsp;
862 u32 tlb_rd_addr;
863
864 /* MBC */
865 u32 g3dctl;
866 u32 gsckgctl;
867 u32 mbctl;
868
869 /* GCP */
870 u32 ucgctl1;
871 u32 ucgctl3;
872 u32 rcgctl1;
873 u32 rcgctl2;
874 u32 rstctl;
875 u32 misccpctl;
876
877 /* GPM */
878 u32 gfxpause;
879 u32 rpdeuhwtc;
880 u32 rpdeuc;
881 u32 ecobus;
882 u32 pwrdwnupctl;
883 u32 rp_down_timeout;
884 u32 rp_deucsw;
885 u32 rcubmabdtmr;
886 u32 rcedata;
887 u32 spare2gh;
888
889 /* Display 1 CZ domain */
890 u32 gt_imr;
891 u32 gt_ier;
892 u32 pm_imr;
893 u32 pm_ier;
894 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
895
896 /* GT SA CZ domain */
897 u32 tilectl;
898 u32 gt_fifoctl;
899 u32 gtlc_wake_ctrl;
900 u32 gtlc_survive;
901 u32 pmwgicz;
902
903 /* Display 2 CZ domain */
904 u32 gu_ctl0;
905 u32 gu_ctl1;
906 u32 clock_gate_dis2;
907};
908
bf225f20
CW
909struct intel_rps_ei {
910 u32 cz_clock;
911 u32 render_c0;
912 u32 media_c0;
31685c25
D
913};
914
c85aa885 915struct intel_gen6_power_mgmt {
59cdb63d 916 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
917 struct work_struct work;
918 u32 pm_iir;
59cdb63d 919
b39fb297
BW
920 /* Frequencies are stored in potentially platform dependent multiples.
921 * In other words, *_freq needs to be multiplied by X to be interesting.
922 * Soft limits are those which are used for the dynamic reclocking done
923 * by the driver (raise frequencies under heavy loads, and lower for
924 * lighter loads). Hard limits are those imposed by the hardware.
925 *
926 * A distinction is made for overclocking, which is never enabled by
927 * default, and is considered to be above the hard limit if it's
928 * possible at all.
929 */
930 u8 cur_freq; /* Current frequency (cached, may not == HW) */
931 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
932 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
933 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
934 u8 min_freq; /* AKA RPn. Minimum frequency */
935 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
936 u8 rp1_freq; /* "less than" RP0 power/freqency */
937 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 938 u32 cz_freq;
1a01ab3b 939
31685c25
D
940 u32 ei_interrupt_count;
941
dd75fdc8
CW
942 int last_adj;
943 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
944
c0951f0c 945 bool enabled;
1a01ab3b 946 struct delayed_work delayed_resume_work;
4fc688ce 947
bf225f20
CW
948 /* manual wa residency calculations */
949 struct intel_rps_ei up_ei, down_ei;
950
4fc688ce
JB
951 /*
952 * Protects RPS/RC6 register access and PCU communication.
953 * Must be taken after struct_mutex if nested.
954 */
955 struct mutex hw_lock;
c85aa885
DV
956};
957
1a240d4d
DV
958/* defined intel_pm.c */
959extern spinlock_t mchdev_lock;
960
c85aa885
DV
961struct intel_ilk_power_mgmt {
962 u8 cur_delay;
963 u8 min_delay;
964 u8 max_delay;
965 u8 fmax;
966 u8 fstart;
967
968 u64 last_count1;
969 unsigned long last_time1;
970 unsigned long chipset_power;
971 u64 last_count2;
972 struct timespec last_time2;
973 unsigned long gfx_power;
974 u8 corr;
975
976 int c_m;
977 int r_t;
3e373948
DV
978
979 struct drm_i915_gem_object *pwrctx;
980 struct drm_i915_gem_object *renderctx;
c85aa885
DV
981};
982
c6cb582e
ID
983struct drm_i915_private;
984struct i915_power_well;
985
986struct i915_power_well_ops {
987 /*
988 * Synchronize the well's hw state to match the current sw state, for
989 * example enable/disable it based on the current refcount. Called
990 * during driver init and resume time, possibly after first calling
991 * the enable/disable handlers.
992 */
993 void (*sync_hw)(struct drm_i915_private *dev_priv,
994 struct i915_power_well *power_well);
995 /*
996 * Enable the well and resources that depend on it (for example
997 * interrupts located on the well). Called after the 0->1 refcount
998 * transition.
999 */
1000 void (*enable)(struct drm_i915_private *dev_priv,
1001 struct i915_power_well *power_well);
1002 /*
1003 * Disable the well and resources that depend on it. Called after
1004 * the 1->0 refcount transition.
1005 */
1006 void (*disable)(struct drm_i915_private *dev_priv,
1007 struct i915_power_well *power_well);
1008 /* Returns the hw enabled state. */
1009 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1010 struct i915_power_well *power_well);
1011};
1012
a38911a3
WX
1013/* Power well structure for haswell */
1014struct i915_power_well {
c1ca727f 1015 const char *name;
6f3ef5dd 1016 bool always_on;
a38911a3
WX
1017 /* power well enable/disable usage count */
1018 int count;
bfafe93a
ID
1019 /* cached hw enabled state */
1020 bool hw_enabled;
c1ca727f 1021 unsigned long domains;
77961eb9 1022 unsigned long data;
c6cb582e 1023 const struct i915_power_well_ops *ops;
a38911a3
WX
1024};
1025
83c00f55 1026struct i915_power_domains {
baa70707
ID
1027 /*
1028 * Power wells needed for initialization at driver init and suspend
1029 * time are on. They are kept on until after the first modeset.
1030 */
1031 bool init_power_on;
0d116a29 1032 bool initializing;
c1ca727f 1033 int power_well_count;
baa70707 1034
83c00f55 1035 struct mutex lock;
1da51581 1036 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1037 struct i915_power_well *power_wells;
83c00f55
ID
1038};
1039
231f42a4
DV
1040struct i915_dri1_state {
1041 unsigned allow_batchbuffer : 1;
1042 u32 __iomem *gfx_hws_cpu_addr;
1043
1044 unsigned int cpp;
1045 int back_offset;
1046 int front_offset;
1047 int current_page;
1048 int page_flipping;
1049
1050 uint32_t counter;
1051};
1052
db1b76ca
DV
1053struct i915_ums_state {
1054 /**
1055 * Flag if the X Server, and thus DRM, is not currently in
1056 * control of the device.
1057 *
1058 * This is set between LeaveVT and EnterVT. It needs to be
1059 * replaced with a semaphore. It also needs to be
1060 * transitioned away from for kernel modesetting.
1061 */
1062 int mm_suspended;
1063};
1064
35a85ac6 1065#define MAX_L3_SLICES 2
a4da4fa4 1066struct intel_l3_parity {
35a85ac6 1067 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1068 struct work_struct error_work;
35a85ac6 1069 int which_slice;
a4da4fa4
DV
1070};
1071
4b5aed62 1072struct i915_gem_mm {
4b5aed62
DV
1073 /** Memory allocator for GTT stolen memory */
1074 struct drm_mm stolen;
4b5aed62
DV
1075 /** List of all objects in gtt_space. Used to restore gtt
1076 * mappings on resume */
1077 struct list_head bound_list;
1078 /**
1079 * List of objects which are not bound to the GTT (thus
1080 * are idle and not used by the GPU) but still have
1081 * (presumably uncached) pages still attached.
1082 */
1083 struct list_head unbound_list;
1084
1085 /** Usable portion of the GTT for GEM */
1086 unsigned long stolen_base; /* limited to low memory (32-bit) */
1087
4b5aed62
DV
1088 /** PPGTT used for aliasing the PPGTT with the GTT */
1089 struct i915_hw_ppgtt *aliasing_ppgtt;
1090
2cfcd32a 1091 struct notifier_block oom_notifier;
ceabbba5 1092 struct shrinker shrinker;
4b5aed62
DV
1093 bool shrinker_no_lock_stealing;
1094
4b5aed62
DV
1095 /** LRU list of objects with fence regs on them. */
1096 struct list_head fence_list;
1097
1098 /**
1099 * We leave the user IRQ off as much as possible,
1100 * but this means that requests will finish and never
1101 * be retired once the system goes idle. Set a timer to
1102 * fire periodically while the ring is running. When it
1103 * fires, go retire requests.
1104 */
1105 struct delayed_work retire_work;
1106
b29c19b6
CW
1107 /**
1108 * When we detect an idle GPU, we want to turn on
1109 * powersaving features. So once we see that there
1110 * are no more requests outstanding and no more
1111 * arrive within a small period of time, we fire
1112 * off the idle_work.
1113 */
1114 struct delayed_work idle_work;
1115
4b5aed62
DV
1116 /**
1117 * Are we in a non-interruptible section of code like
1118 * modesetting?
1119 */
1120 bool interruptible;
1121
f62a0076
CW
1122 /**
1123 * Is the GPU currently considered idle, or busy executing userspace
1124 * requests? Whilst idle, we attempt to power down the hardware and
1125 * display clocks. In order to reduce the effect on performance, there
1126 * is a slight delay before we do so.
1127 */
1128 bool busy;
1129
bdf1e7e3
DV
1130 /* the indicator for dispatch video commands on two BSD rings */
1131 int bsd_ring_dispatch_index;
1132
4b5aed62
DV
1133 /** Bit 6 swizzling required for X tiling */
1134 uint32_t bit_6_swizzle_x;
1135 /** Bit 6 swizzling required for Y tiling */
1136 uint32_t bit_6_swizzle_y;
1137
4b5aed62 1138 /* accounting, useful for userland debugging */
c20e8355 1139 spinlock_t object_stat_lock;
4b5aed62
DV
1140 size_t object_memory;
1141 u32 object_count;
1142};
1143
edc3d884
MK
1144struct drm_i915_error_state_buf {
1145 unsigned bytes;
1146 unsigned size;
1147 int err;
1148 u8 *buf;
1149 loff_t start;
1150 loff_t pos;
1151};
1152
fc16b48b
MK
1153struct i915_error_state_file_priv {
1154 struct drm_device *dev;
1155 struct drm_i915_error_state *error;
1156};
1157
99584db3
DV
1158struct i915_gpu_error {
1159 /* For hangcheck timer */
1160#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1161#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1162 /* Hang gpu twice in this window and your context gets banned */
1163#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1164
99584db3 1165 struct timer_list hangcheck_timer;
99584db3
DV
1166
1167 /* For reset and error_state handling. */
1168 spinlock_t lock;
1169 /* Protected by the above dev->gpu_error.lock. */
1170 struct drm_i915_error_state *first_error;
1171 struct work_struct work;
99584db3 1172
094f9a54
CW
1173
1174 unsigned long missed_irq_rings;
1175
1f83fee0 1176 /**
2ac0f450 1177 * State variable controlling the reset flow and count
1f83fee0 1178 *
2ac0f450
MK
1179 * This is a counter which gets incremented when reset is triggered,
1180 * and again when reset has been handled. So odd values (lowest bit set)
1181 * means that reset is in progress and even values that
1182 * (reset_counter >> 1):th reset was successfully completed.
1183 *
1184 * If reset is not completed succesfully, the I915_WEDGE bit is
1185 * set meaning that hardware is terminally sour and there is no
1186 * recovery. All waiters on the reset_queue will be woken when
1187 * that happens.
1188 *
1189 * This counter is used by the wait_seqno code to notice that reset
1190 * event happened and it needs to restart the entire ioctl (since most
1191 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1192 *
1193 * This is important for lock-free wait paths, where no contended lock
1194 * naturally enforces the correct ordering between the bail-out of the
1195 * waiter and the gpu reset work code.
1f83fee0
DV
1196 */
1197 atomic_t reset_counter;
1198
1f83fee0 1199#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1200#define I915_WEDGED (1 << 31)
1f83fee0
DV
1201
1202 /**
1203 * Waitqueue to signal when the reset has completed. Used by clients
1204 * that wait for dev_priv->mm.wedged to settle.
1205 */
1206 wait_queue_head_t reset_queue;
33196ded 1207
88b4aa87
MK
1208 /* Userspace knobs for gpu hang simulation;
1209 * combines both a ring mask, and extra flags
1210 */
1211 u32 stop_rings;
1212#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1213#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1214
1215 /* For missed irq/seqno simulation. */
1216 unsigned int test_irq_rings;
99584db3
DV
1217};
1218
b8efb17b
ZR
1219enum modeset_restore {
1220 MODESET_ON_LID_OPEN,
1221 MODESET_DONE,
1222 MODESET_SUSPENDED,
1223};
1224
6acab15a
PZ
1225struct ddi_vbt_port_info {
1226 uint8_t hdmi_level_shift;
311a2094
PZ
1227
1228 uint8_t supports_dvi:1;
1229 uint8_t supports_hdmi:1;
1230 uint8_t supports_dp:1;
6acab15a
PZ
1231};
1232
83a7280e
PB
1233enum drrs_support_type {
1234 DRRS_NOT_SUPPORTED = 0,
1235 STATIC_DRRS_SUPPORT = 1,
1236 SEAMLESS_DRRS_SUPPORT = 2
1237};
1238
41aa3448
RV
1239struct intel_vbt_data {
1240 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1241 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1242
1243 /* Feature bits */
1244 unsigned int int_tv_support:1;
1245 unsigned int lvds_dither:1;
1246 unsigned int lvds_vbt:1;
1247 unsigned int int_crt_support:1;
1248 unsigned int lvds_use_ssc:1;
1249 unsigned int display_clock_mode:1;
1250 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1251 unsigned int has_mipi:1;
41aa3448
RV
1252 int lvds_ssc_freq;
1253 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1254
83a7280e
PB
1255 enum drrs_support_type drrs_type;
1256
41aa3448
RV
1257 /* eDP */
1258 int edp_rate;
1259 int edp_lanes;
1260 int edp_preemphasis;
1261 int edp_vswing;
1262 bool edp_initialized;
1263 bool edp_support;
1264 int edp_bpp;
1265 struct edp_power_seq edp_pps;
1266
f00076d2
JN
1267 struct {
1268 u16 pwm_freq_hz;
39fbc9c8 1269 bool present;
f00076d2
JN
1270 bool active_low_pwm;
1271 } backlight;
1272
d17c5443
SK
1273 /* MIPI DSI */
1274 struct {
3e6bd011 1275 u16 port;
d17c5443 1276 u16 panel_id;
d3b542fc
SK
1277 struct mipi_config *config;
1278 struct mipi_pps_data *pps;
1279 u8 seq_version;
1280 u32 size;
1281 u8 *data;
1282 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1283 } dsi;
1284
41aa3448
RV
1285 int crt_ddc_pin;
1286
1287 int child_dev_num;
768f69c9 1288 union child_device_config *child_dev;
6acab15a
PZ
1289
1290 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1291};
1292
77c122bc
VS
1293enum intel_ddb_partitioning {
1294 INTEL_DDB_PART_1_2,
1295 INTEL_DDB_PART_5_6, /* IVB+ */
1296};
1297
1fd527cc
VS
1298struct intel_wm_level {
1299 bool enable;
1300 uint32_t pri_val;
1301 uint32_t spr_val;
1302 uint32_t cur_val;
1303 uint32_t fbc_val;
1304};
1305
820c1980 1306struct ilk_wm_values {
609cedef
VS
1307 uint32_t wm_pipe[3];
1308 uint32_t wm_lp[3];
1309 uint32_t wm_lp_spr[3];
1310 uint32_t wm_linetime[3];
1311 bool enable_fbc_wm;
1312 enum intel_ddb_partitioning partitioning;
1313};
1314
c67a470b 1315/*
765dab67
PZ
1316 * This struct helps tracking the state needed for runtime PM, which puts the
1317 * device in PCI D3 state. Notice that when this happens, nothing on the
1318 * graphics device works, even register access, so we don't get interrupts nor
1319 * anything else.
c67a470b 1320 *
765dab67
PZ
1321 * Every piece of our code that needs to actually touch the hardware needs to
1322 * either call intel_runtime_pm_get or call intel_display_power_get with the
1323 * appropriate power domain.
a8a8bd54 1324 *
765dab67
PZ
1325 * Our driver uses the autosuspend delay feature, which means we'll only really
1326 * suspend if we stay with zero refcount for a certain amount of time. The
1327 * default value is currently very conservative (see intel_init_runtime_pm), but
1328 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1329 *
1330 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1331 * goes back to false exactly before we reenable the IRQs. We use this variable
1332 * to check if someone is trying to enable/disable IRQs while they're supposed
1333 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1334 * case it happens.
c67a470b 1335 *
765dab67 1336 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1337 */
5d584b2e
PZ
1338struct i915_runtime_pm {
1339 bool suspended;
1340 bool irqs_disabled;
c67a470b
PZ
1341};
1342
926321d5
DV
1343enum intel_pipe_crc_source {
1344 INTEL_PIPE_CRC_SOURCE_NONE,
1345 INTEL_PIPE_CRC_SOURCE_PLANE1,
1346 INTEL_PIPE_CRC_SOURCE_PLANE2,
1347 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1348 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1349 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1350 INTEL_PIPE_CRC_SOURCE_TV,
1351 INTEL_PIPE_CRC_SOURCE_DP_B,
1352 INTEL_PIPE_CRC_SOURCE_DP_C,
1353 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1354 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1355 INTEL_PIPE_CRC_SOURCE_MAX,
1356};
1357
8bf1e9f1 1358struct intel_pipe_crc_entry {
ac2300d4 1359 uint32_t frame;
8bf1e9f1
SH
1360 uint32_t crc[5];
1361};
1362
b2c88f5b 1363#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1364struct intel_pipe_crc {
d538bbdf
DL
1365 spinlock_t lock;
1366 bool opened; /* exclusive access to the result file */
e5f75aca 1367 struct intel_pipe_crc_entry *entries;
926321d5 1368 enum intel_pipe_crc_source source;
d538bbdf 1369 int head, tail;
07144428 1370 wait_queue_head_t wq;
8bf1e9f1
SH
1371};
1372
f99d7069
DV
1373struct i915_frontbuffer_tracking {
1374 struct mutex lock;
1375
1376 /*
1377 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1378 * scheduled flips.
1379 */
1380 unsigned busy_bits;
1381 unsigned flip_bits;
1382};
1383
77fec556 1384struct drm_i915_private {
f4c956ad 1385 struct drm_device *dev;
42dcedd4 1386 struct kmem_cache *slab;
f4c956ad 1387
5c969aa7 1388 const struct intel_device_info info;
f4c956ad
DV
1389
1390 int relative_constants_mode;
1391
1392 void __iomem *regs;
1393
907b28c5 1394 struct intel_uncore uncore;
f4c956ad
DV
1395
1396 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1397
28c70f16 1398
f4c956ad
DV
1399 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1400 * controller on different i2c buses. */
1401 struct mutex gmbus_mutex;
1402
1403 /**
1404 * Base address of the gmbus and gpio block.
1405 */
1406 uint32_t gpio_mmio_base;
1407
b6fdd0f2
SS
1408 /* MMIO base address for MIPI regs */
1409 uint32_t mipi_mmio_base;
1410
28c70f16
DV
1411 wait_queue_head_t gmbus_wait_queue;
1412
f4c956ad 1413 struct pci_dev *bridge_dev;
a4872ba6 1414 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1415 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1416 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1417
1418 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1419 struct resource mch_res;
1420
f4c956ad
DV
1421 /* protects the irq masks */
1422 spinlock_t irq_lock;
1423
84c33a64
SG
1424 /* protects the mmio flip data */
1425 spinlock_t mmio_flip_lock;
1426
f8b79e58
ID
1427 bool display_irqs_enabled;
1428
9ee32fea
DV
1429 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1430 struct pm_qos_request pm_qos;
1431
f4c956ad 1432 /* DPIO indirect register protection */
09153000 1433 struct mutex dpio_lock;
f4c956ad
DV
1434
1435 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1436 union {
1437 u32 irq_mask;
1438 u32 de_irq_mask[I915_MAX_PIPES];
1439 };
f4c956ad 1440 u32 gt_irq_mask;
605cd25b 1441 u32 pm_irq_mask;
a6706b45 1442 u32 pm_rps_events;
91d181dd 1443 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1444
f4c956ad 1445 struct work_struct hotplug_work;
52d7eced 1446 bool enable_hotplug_processing;
b543fb04
EE
1447 struct {
1448 unsigned long hpd_last_jiffies;
1449 int hpd_cnt;
1450 enum {
1451 HPD_ENABLED = 0,
1452 HPD_DISABLED = 1,
1453 HPD_MARK_DISABLED = 2
1454 } hpd_mark;
1455 } hpd_stats[HPD_NUM_PINS];
142e2398 1456 u32 hpd_event_bits;
ac4c16c5 1457 struct timer_list hotplug_reenable_timer;
f4c956ad 1458
5c3fe8b0 1459 struct i915_fbc fbc;
439d7ac0 1460 struct i915_drrs drrs;
f4c956ad 1461 struct intel_opregion opregion;
41aa3448 1462 struct intel_vbt_data vbt;
f4c956ad
DV
1463
1464 /* overlay */
1465 struct intel_overlay *overlay;
f4c956ad 1466
58c68779
JN
1467 /* backlight registers and fields in struct intel_panel */
1468 spinlock_t backlight_lock;
31ad8ec6 1469
f4c956ad 1470 /* LVDS info */
f4c956ad
DV
1471 bool no_aux_handshake;
1472
f4c956ad
DV
1473 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1474 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1475 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1476
1477 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1478 unsigned int vlv_cdclk_freq;
f4c956ad 1479
645416f5
DV
1480 /**
1481 * wq - Driver workqueue for GEM.
1482 *
1483 * NOTE: Work items scheduled here are not allowed to grab any modeset
1484 * locks, for otherwise the flushing done in the pageflip code will
1485 * result in deadlocks.
1486 */
f4c956ad
DV
1487 struct workqueue_struct *wq;
1488
1489 /* Display functions */
1490 struct drm_i915_display_funcs display;
1491
1492 /* PCH chipset type */
1493 enum intel_pch pch_type;
17a303ec 1494 unsigned short pch_id;
f4c956ad
DV
1495
1496 unsigned long quirks;
1497
b8efb17b
ZR
1498 enum modeset_restore modeset_restore;
1499 struct mutex modeset_restore_lock;
673a394b 1500
a7bbbd63 1501 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1502 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1503
4b5aed62 1504 struct i915_gem_mm mm;
5cc9ed4b
CW
1505#if defined(CONFIG_MMU_NOTIFIER)
1506 DECLARE_HASHTABLE(mmu_notifiers, 7);
1507#endif
8781342d 1508
8781342d
DV
1509 /* Kernel Modesetting */
1510
9b9d172d 1511 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1512
76c4ac04
DL
1513 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1514 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1515 wait_queue_head_t pending_flip_queue;
1516
c4597872
DV
1517#ifdef CONFIG_DEBUG_FS
1518 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1519#endif
1520
e72f9fbf
DV
1521 int num_shared_dpll;
1522 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1523 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1524
652c393a
JB
1525 /* Reclocking support */
1526 bool render_reclock_avail;
1527 bool lvds_downclock_avail;
18f9ed12
ZY
1528 /* indicates the reduced downclock for LVDS*/
1529 int lvds_downclock;
f99d7069
DV
1530
1531 struct i915_frontbuffer_tracking fb_tracking;
1532
652c393a 1533 u16 orig_clock;
f97108d1 1534
c4804411 1535 bool mchbar_need_disable;
f97108d1 1536
a4da4fa4
DV
1537 struct intel_l3_parity l3_parity;
1538
59124506
BW
1539 /* Cannot be determined by PCIID. You must always read a register. */
1540 size_t ellc_size;
1541
c6a828d3 1542 /* gen6+ rps state */
c85aa885 1543 struct intel_gen6_power_mgmt rps;
c6a828d3 1544
20e4d407
DV
1545 /* ilk-only ips/rps state. Everything in here is protected by the global
1546 * mchdev_lock in intel_pm.c */
c85aa885 1547 struct intel_ilk_power_mgmt ips;
b5e50c3f 1548
83c00f55 1549 struct i915_power_domains power_domains;
a38911a3 1550
a031d709 1551 struct i915_psr psr;
3f51e471 1552
99584db3 1553 struct i915_gpu_error gpu_error;
ae681d96 1554
c9cddffc
JB
1555 struct drm_i915_gem_object *vlv_pctx;
1556
4520f53a 1557#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1558 /* list of fbdev register on this device */
1559 struct intel_fbdev *fbdev;
4520f53a 1560#endif
e953fd7b 1561
073f34d9
JB
1562 /*
1563 * The console may be contended at resume, but we don't
1564 * want it to block on it.
1565 */
1566 struct work_struct console_resume_work;
1567
e953fd7b 1568 struct drm_property *broadcast_rgb_property;
3f43c48d 1569 struct drm_property *force_audio_property;
e3689190 1570
254f965c 1571 uint32_t hw_context_size;
a33afea5 1572 struct list_head context_list;
f4c956ad 1573
3e68320e 1574 u32 fdi_rx_config;
68d18ad7 1575
842f1c8b 1576 u32 suspend_count;
f4c956ad 1577 struct i915_suspend_saved_registers regfile;
ddeea5b0 1578 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1579
53615a5e
VS
1580 struct {
1581 /*
1582 * Raw watermark latency values:
1583 * in 0.1us units for WM0,
1584 * in 0.5us units for WM1+.
1585 */
1586 /* primary */
1587 uint16_t pri_latency[5];
1588 /* sprite */
1589 uint16_t spr_latency[5];
1590 /* cursor */
1591 uint16_t cur_latency[5];
609cedef
VS
1592
1593 /* current hardware state */
820c1980 1594 struct ilk_wm_values hw;
53615a5e
VS
1595 } wm;
1596
8a187455
PZ
1597 struct i915_runtime_pm pm;
1598
13cf5504
DA
1599 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1600 u32 long_hpd_port_mask;
1601 u32 short_hpd_port_mask;
1602 struct work_struct dig_port_work;
1603
231f42a4
DV
1604 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1605 * here! */
1606 struct i915_dri1_state dri1;
db1b76ca
DV
1607 /* Old ums support infrastructure, same warning applies. */
1608 struct i915_ums_state ums;
bdf1e7e3
DV
1609
1610 /*
1611 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1612 * will be rejected. Instead look for a better place.
1613 */
77fec556 1614};
1da177e4 1615
2c1792a1
CW
1616static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1617{
1618 return dev->dev_private;
1619}
1620
b4519513
CW
1621/* Iterate over initialised rings */
1622#define for_each_ring(ring__, dev_priv__, i__) \
1623 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1624 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1625
b1d7e4b4
WF
1626enum hdmi_force_audio {
1627 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1628 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1629 HDMI_AUDIO_AUTO, /* trust EDID */
1630 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1631};
1632
190d6cd5 1633#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1634
37e680a1
CW
1635struct drm_i915_gem_object_ops {
1636 /* Interface between the GEM object and its backing storage.
1637 * get_pages() is called once prior to the use of the associated set
1638 * of pages before to binding them into the GTT, and put_pages() is
1639 * called after we no longer need them. As we expect there to be
1640 * associated cost with migrating pages between the backing storage
1641 * and making them available for the GPU (e.g. clflush), we may hold
1642 * onto the pages after they are no longer referenced by the GPU
1643 * in case they may be used again shortly (for example migrating the
1644 * pages to a different memory domain within the GTT). put_pages()
1645 * will therefore most likely be called when the object itself is
1646 * being released or under memory pressure (where we attempt to
1647 * reap pages for the shrinker).
1648 */
1649 int (*get_pages)(struct drm_i915_gem_object *);
1650 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1651 int (*dmabuf_export)(struct drm_i915_gem_object *);
1652 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1653};
1654
a071fa00
DV
1655/*
1656 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1657 * considered to be the frontbuffer for the given plane interface-vise. This
1658 * doesn't mean that the hw necessarily already scans it out, but that any
1659 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1660 *
1661 * We have one bit per pipe and per scanout plane type.
1662 */
1663#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1664#define INTEL_FRONTBUFFER_BITS \
1665 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1666#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1667 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1668#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1669 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1670#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1671 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1672#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1673 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1674#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1675 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1676
673a394b 1677struct drm_i915_gem_object {
c397b908 1678 struct drm_gem_object base;
673a394b 1679
37e680a1
CW
1680 const struct drm_i915_gem_object_ops *ops;
1681
2f633156
BW
1682 /** List of VMAs backed by this object */
1683 struct list_head vma_list;
1684
c1ad11fc
CW
1685 /** Stolen memory for this object, instead of being backed by shmem. */
1686 struct drm_mm_node *stolen;
35c20a60 1687 struct list_head global_list;
673a394b 1688
69dc4987 1689 struct list_head ring_list;
b25cb2f8
BW
1690 /** Used in execbuf to temporarily hold a ref */
1691 struct list_head obj_exec_link;
673a394b
EA
1692
1693 /**
65ce3027
CW
1694 * This is set if the object is on the active lists (has pending
1695 * rendering and so a non-zero seqno), and is not set if it i s on
1696 * inactive (ready to be unbound) list.
673a394b 1697 */
0206e353 1698 unsigned int active:1;
673a394b
EA
1699
1700 /**
1701 * This is set if the object has been written to since last bound
1702 * to the GTT
1703 */
0206e353 1704 unsigned int dirty:1;
778c3544
DV
1705
1706 /**
1707 * Fence register bits (if any) for this object. Will be set
1708 * as needed when mapped into the GTT.
1709 * Protected by dev->struct_mutex.
778c3544 1710 */
4b9de737 1711 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1712
778c3544
DV
1713 /**
1714 * Advice: are the backing pages purgeable?
1715 */
0206e353 1716 unsigned int madv:2;
778c3544 1717
778c3544
DV
1718 /**
1719 * Current tiling mode for the object.
1720 */
0206e353 1721 unsigned int tiling_mode:2;
5d82e3e6
CW
1722 /**
1723 * Whether the tiling parameters for the currently associated fence
1724 * register have changed. Note that for the purposes of tracking
1725 * tiling changes we also treat the unfenced register, the register
1726 * slot that the object occupies whilst it executes a fenced
1727 * command (such as BLT on gen2/3), as a "fence".
1728 */
1729 unsigned int fence_dirty:1;
778c3544 1730
75e9e915
DV
1731 /**
1732 * Is the object at the current location in the gtt mappable and
1733 * fenceable? Used to avoid costly recalculations.
1734 */
0206e353 1735 unsigned int map_and_fenceable:1;
75e9e915 1736
fb7d516a
DV
1737 /**
1738 * Whether the current gtt mapping needs to be mappable (and isn't just
1739 * mappable by accident). Track pin and fault separate for a more
1740 * accurate mappable working set.
1741 */
0206e353
AJ
1742 unsigned int fault_mappable:1;
1743 unsigned int pin_mappable:1;
cc98b413 1744 unsigned int pin_display:1;
fb7d516a 1745
24f3a8cf
AG
1746 /*
1747 * Is the object to be mapped as read-only to the GPU
1748 * Only honoured if hardware has relevant pte bit
1749 */
1750 unsigned long gt_ro:1;
1751
caea7476
CW
1752 /*
1753 * Is the GPU currently using a fence to access this buffer,
1754 */
1755 unsigned int pending_fenced_gpu_access:1;
1756 unsigned int fenced_gpu_access:1;
1757
651d794f 1758 unsigned int cache_level:3;
93dfb40c 1759
7bddb01f 1760 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1761 unsigned int has_global_gtt_mapping:1;
9da3da66 1762 unsigned int has_dma_mapping:1;
7bddb01f 1763
a071fa00
DV
1764 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1765
9da3da66 1766 struct sg_table *pages;
a5570178 1767 int pages_pin_count;
673a394b 1768
1286ff73 1769 /* prime dma-buf support */
9a70cc2a
DA
1770 void *dma_buf_vmapping;
1771 int vmapping_count;
1772
a4872ba6 1773 struct intel_engine_cs *ring;
caea7476 1774
1c293ea3 1775 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1776 uint32_t last_read_seqno;
1777 uint32_t last_write_seqno;
caea7476
CW
1778 /** Breadcrumb of last fenced GPU access to the buffer. */
1779 uint32_t last_fenced_seqno;
673a394b 1780
778c3544 1781 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1782 uint32_t stride;
673a394b 1783
80075d49
DV
1784 /** References from framebuffers, locks out tiling changes. */
1785 unsigned long framebuffer_references;
1786
280b713b 1787 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1788 unsigned long *bit_17;
280b713b 1789
79e53945 1790 /** User space pin count and filp owning the pin */
aa5f8021 1791 unsigned long user_pin_count;
79e53945 1792 struct drm_file *pin_filp;
71acb5eb
DA
1793
1794 /** for phy allocated objects */
00731155 1795 drm_dma_handle_t *phys_handle;
673a394b 1796
5cc9ed4b
CW
1797 union {
1798 struct i915_gem_userptr {
1799 uintptr_t ptr;
1800 unsigned read_only :1;
1801 unsigned workers :4;
1802#define I915_GEM_USERPTR_MAX_WORKERS 15
1803
1804 struct mm_struct *mm;
1805 struct i915_mmu_object *mn;
1806 struct work_struct *work;
1807 } userptr;
1808 };
1809};
62b8b215 1810#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1811
a071fa00
DV
1812void i915_gem_track_fb(struct drm_i915_gem_object *old,
1813 struct drm_i915_gem_object *new,
1814 unsigned frontbuffer_bits);
1815
673a394b
EA
1816/**
1817 * Request queue structure.
1818 *
1819 * The request queue allows us to note sequence numbers that have been emitted
1820 * and may be associated with active buffers to be retired.
1821 *
1822 * By keeping this list, we can avoid having to do questionable
1823 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1824 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1825 */
1826struct drm_i915_gem_request {
852835f3 1827 /** On Which ring this request was generated */
a4872ba6 1828 struct intel_engine_cs *ring;
852835f3 1829
673a394b
EA
1830 /** GEM sequence number associated with this request. */
1831 uint32_t seqno;
1832
7d736f4f
MK
1833 /** Position in the ringbuffer of the start of the request */
1834 u32 head;
1835
1836 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1837 u32 tail;
1838
0e50e96b 1839 /** Context related to this request */
273497e5 1840 struct intel_context *ctx;
0e50e96b 1841
7d736f4f
MK
1842 /** Batch buffer related to this request if any */
1843 struct drm_i915_gem_object *batch_obj;
1844
673a394b
EA
1845 /** Time at which this request was emitted, in jiffies. */
1846 unsigned long emitted_jiffies;
1847
b962442e 1848 /** global list entry for this request */
673a394b 1849 struct list_head list;
b962442e 1850
f787a5f5 1851 struct drm_i915_file_private *file_priv;
b962442e
EA
1852 /** file_priv list entry for this request */
1853 struct list_head client_list;
673a394b
EA
1854};
1855
1856struct drm_i915_file_private {
b29c19b6 1857 struct drm_i915_private *dev_priv;
ab0e7ff9 1858 struct drm_file *file;
b29c19b6 1859
673a394b 1860 struct {
99057c81 1861 spinlock_t lock;
b962442e 1862 struct list_head request_list;
b29c19b6 1863 struct delayed_work idle_work;
673a394b 1864 } mm;
40521054 1865 struct idr context_idr;
e59ec13d 1866
b29c19b6 1867 atomic_t rps_wait_boost;
a4872ba6 1868 struct intel_engine_cs *bsd_ring;
673a394b
EA
1869};
1870
351e3db2
BV
1871/*
1872 * A command that requires special handling by the command parser.
1873 */
1874struct drm_i915_cmd_descriptor {
1875 /*
1876 * Flags describing how the command parser processes the command.
1877 *
1878 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1879 * a length mask if not set
1880 * CMD_DESC_SKIP: The command is allowed but does not follow the
1881 * standard length encoding for the opcode range in
1882 * which it falls
1883 * CMD_DESC_REJECT: The command is never allowed
1884 * CMD_DESC_REGISTER: The command should be checked against the
1885 * register whitelist for the appropriate ring
1886 * CMD_DESC_MASTER: The command is allowed if the submitting process
1887 * is the DRM master
1888 */
1889 u32 flags;
1890#define CMD_DESC_FIXED (1<<0)
1891#define CMD_DESC_SKIP (1<<1)
1892#define CMD_DESC_REJECT (1<<2)
1893#define CMD_DESC_REGISTER (1<<3)
1894#define CMD_DESC_BITMASK (1<<4)
1895#define CMD_DESC_MASTER (1<<5)
1896
1897 /*
1898 * The command's unique identification bits and the bitmask to get them.
1899 * This isn't strictly the opcode field as defined in the spec and may
1900 * also include type, subtype, and/or subop fields.
1901 */
1902 struct {
1903 u32 value;
1904 u32 mask;
1905 } cmd;
1906
1907 /*
1908 * The command's length. The command is either fixed length (i.e. does
1909 * not include a length field) or has a length field mask. The flag
1910 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1911 * a length mask. All command entries in a command table must include
1912 * length information.
1913 */
1914 union {
1915 u32 fixed;
1916 u32 mask;
1917 } length;
1918
1919 /*
1920 * Describes where to find a register address in the command to check
1921 * against the ring's register whitelist. Only valid if flags has the
1922 * CMD_DESC_REGISTER bit set.
1923 */
1924 struct {
1925 u32 offset;
1926 u32 mask;
1927 } reg;
1928
1929#define MAX_CMD_DESC_BITMASKS 3
1930 /*
1931 * Describes command checks where a particular dword is masked and
1932 * compared against an expected value. If the command does not match
1933 * the expected value, the parser rejects it. Only valid if flags has
1934 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1935 * are valid.
d4d48035
BV
1936 *
1937 * If the check specifies a non-zero condition_mask then the parser
1938 * only performs the check when the bits specified by condition_mask
1939 * are non-zero.
351e3db2
BV
1940 */
1941 struct {
1942 u32 offset;
1943 u32 mask;
1944 u32 expected;
d4d48035
BV
1945 u32 condition_offset;
1946 u32 condition_mask;
351e3db2
BV
1947 } bits[MAX_CMD_DESC_BITMASKS];
1948};
1949
1950/*
1951 * A table of commands requiring special handling by the command parser.
1952 *
1953 * Each ring has an array of tables. Each table consists of an array of command
1954 * descriptors, which must be sorted with command opcodes in ascending order.
1955 */
1956struct drm_i915_cmd_table {
1957 const struct drm_i915_cmd_descriptor *table;
1958 int count;
1959};
1960
5c969aa7 1961#define INTEL_INFO(dev) (&to_i915(dev)->info)
cae5852d 1962
ffbab09b
VS
1963#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1964#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1965#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1966#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1967#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1968#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1969#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1970#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1971#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1972#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1973#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1974#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1975#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1976#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
1977#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1978#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 1979#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 1980#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
1981#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1982 (dev)->pdev->device == 0x0152 || \
1983 (dev)->pdev->device == 0x015a)
1984#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1985 (dev)->pdev->device == 0x0106 || \
1986 (dev)->pdev->device == 0x010A)
70a3eb7a 1987#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 1988#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 1989#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 1990#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
cae5852d 1991#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 1992#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 1993 ((dev)->pdev->device & 0xFF00) == 0x0C00)
5dd8c4c3
BW
1994#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1995 (((dev)->pdev->device & 0xf) == 0x2 || \
1996 ((dev)->pdev->device & 0xf) == 0x6 || \
1997 ((dev)->pdev->device & 0xf) == 0xe))
1998#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 1999 ((dev)->pdev->device & 0xFF00) == 0x0A00)
5dd8c4c3 2000#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
9435373e 2001#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 2002 ((dev)->pdev->device & 0x00F0) == 0x0020)
9bbfd20a
PZ
2003/* ULX machines are also considered ULT. */
2004#define IS_HSW_ULX(dev) ((dev)->pdev->device == 0x0A0E || \
2005 (dev)->pdev->device == 0x0A1E)
b833d685 2006#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2007
85436696
JB
2008/*
2009 * The genX designation typically refers to the render engine, so render
2010 * capability related checks should use IS_GEN, while display and other checks
2011 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2012 * chips, etc.).
2013 */
cae5852d
ZN
2014#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2015#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2016#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2017#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2018#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2019#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2020#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 2021
73ae478c
BW
2022#define RENDER_RING (1<<RCS)
2023#define BSD_RING (1<<VCS)
2024#define BLT_RING (1<<BCS)
2025#define VEBOX_RING (1<<VECS)
845f74a7 2026#define BSD2_RING (1<<VCS2)
63c42e56 2027#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2028#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2029#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2030#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2031#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2032#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2033 to_i915(dev)->ellc_size)
cae5852d
ZN
2034#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2035
254f965c 2036#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
7365fb78
JB
2037#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6)
2038#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev))
c5dc5cec 2039#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
7e0d96bc 2040#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
1d2a314c 2041
05394f39 2042#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2043#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2044
b45305fc
DV
2045/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2046#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2047/*
2048 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2049 * even when in MSI mode. This results in spurious interrupt warnings if the
2050 * legacy irq no. is shared with another device. The kernel then disables that
2051 * interrupt source and so prevents the other device from working properly.
2052 */
2053#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2054#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2055
cae5852d
ZN
2056/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2057 * rows, which changed the alignment requirements and fence programming.
2058 */
2059#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2060 IS_I915GM(dev)))
2061#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2062#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2063#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2064#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2065#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2066
2067#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2068#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2069#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2070
2a114cc1 2071#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2072
dd93be58 2073#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2074#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 2075#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
6157d3c8 2076#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2077 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
affa9354 2078
17a303ec
PZ
2079#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2080#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2081#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2082#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2083#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2084#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2085
2c1792a1 2086#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 2087#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2088#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2089#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2090#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2091#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2092
040d2baa
BW
2093/* DPF == dynamic parity feature */
2094#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2095#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2096
c8735b0c
BW
2097#define GT_FREQUENCY_MULTIPLIER 50
2098
05394f39
CW
2099#include "i915_trace.h"
2100
baa70943 2101extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2102extern int i915_max_ioctl;
2103
6a9ee8af
DA
2104extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2105extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
2106extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2107extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2108
d330a953
JN
2109/* i915_params.c */
2110struct i915_params {
2111 int modeset;
2112 int panel_ignore_lid;
2113 unsigned int powersave;
2114 int semaphores;
2115 unsigned int lvds_downclock;
2116 int lvds_channel_mode;
2117 int panel_use_ssc;
2118 int vbt_sdvo_panel_type;
2119 int enable_rc6;
2120 int enable_fbc;
d330a953
JN
2121 int enable_ppgtt;
2122 int enable_psr;
2123 unsigned int preliminary_hw_support;
2124 int disable_power_well;
2125 int enable_ips;
e5aa6541 2126 int invert_brightness;
351e3db2 2127 int enable_cmd_parser;
e5aa6541
DL
2128 /* leave bools at the end to not create holes */
2129 bool enable_hangcheck;
2130 bool fastboot;
d330a953
JN
2131 bool prefault_disable;
2132 bool reset;
a0bae57f 2133 bool disable_display;
7a10dfa6 2134 bool disable_vtd_wa;
84c33a64 2135 int use_mmio_flip;
d330a953
JN
2136};
2137extern struct i915_params i915 __read_mostly;
2138
1da177e4 2139 /* i915_dma.c */
d05c617e 2140void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 2141extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 2142extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2143extern int i915_driver_unload(struct drm_device *);
2885f6ac 2144extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2145extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2146extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2147 struct drm_file *file);
673a394b 2148extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2149 struct drm_file *file);
84b1fd10 2150extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2151#ifdef CONFIG_COMPAT
0d6aa60b
DA
2152extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2153 unsigned long arg);
c43b5634 2154#endif
673a394b 2155extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
2156 struct drm_clip_rect *box,
2157 int DR1, int DR4);
8e96d9c4 2158extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2159extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2160extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2161extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2162extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2163extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2164int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2165
073f34d9 2166extern void intel_console_resume(struct work_struct *work);
af6061af 2167
1da177e4 2168/* i915_irq.c */
10cd45b6 2169void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2170__printf(3, 4)
2171void i915_handle_error(struct drm_device *dev, bool wedged,
2172 const char *fmt, ...);
1da177e4 2173
76c3552f
D
2174void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2175 int new_delay);
f71d4af4 2176extern void intel_irq_init(struct drm_device *dev);
20afbda2 2177extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
2178
2179extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2180extern void intel_uncore_early_sanitize(struct drm_device *dev,
2181 bool restore_forcewake);
907b28c5 2182extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2183extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2184extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2185extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
b1f14ad0 2186
7c463586 2187void
50227e1c 2188i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2189 u32 status_mask);
7c463586
KP
2190
2191void
50227e1c 2192i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2193 u32 status_mask);
7c463586 2194
f8b79e58
ID
2195void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2196void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2197
673a394b
EA
2198/* i915_gem.c */
2199int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2200 struct drm_file *file_priv);
2201int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2202 struct drm_file *file_priv);
2203int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2204 struct drm_file *file_priv);
2205int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2206 struct drm_file *file_priv);
2207int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2208 struct drm_file *file_priv);
de151cf6
JB
2209int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2210 struct drm_file *file_priv);
673a394b
EA
2211int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2212 struct drm_file *file_priv);
2213int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2214 struct drm_file *file_priv);
2215int i915_gem_execbuffer(struct drm_device *dev, void *data,
2216 struct drm_file *file_priv);
76446cac
JB
2217int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2218 struct drm_file *file_priv);
673a394b
EA
2219int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2220 struct drm_file *file_priv);
2221int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2222 struct drm_file *file_priv);
2223int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2224 struct drm_file *file_priv);
199adf40
BW
2225int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2226 struct drm_file *file);
2227int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2228 struct drm_file *file);
673a394b
EA
2229int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2230 struct drm_file *file_priv);
3ef94daa
CW
2231int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2232 struct drm_file *file_priv);
673a394b
EA
2233int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2234 struct drm_file *file_priv);
2235int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2236 struct drm_file *file_priv);
2237int i915_gem_set_tiling(struct drm_device *dev, void *data,
2238 struct drm_file *file_priv);
2239int i915_gem_get_tiling(struct drm_device *dev, void *data,
2240 struct drm_file *file_priv);
5cc9ed4b
CW
2241int i915_gem_init_userptr(struct drm_device *dev);
2242int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2243 struct drm_file *file);
5a125c3c
EA
2244int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2245 struct drm_file *file_priv);
23ba4fd0
BW
2246int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2247 struct drm_file *file_priv);
673a394b 2248void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2249void *i915_gem_object_alloc(struct drm_device *dev);
2250void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2251void i915_gem_object_init(struct drm_i915_gem_object *obj,
2252 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2253struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2254 size_t size);
7e0d96bc
BW
2255void i915_init_vm(struct drm_i915_private *dev_priv,
2256 struct i915_address_space *vm);
673a394b 2257void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2258void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2259
1ec9e26d
DV
2260#define PIN_MAPPABLE 0x1
2261#define PIN_NONBLOCK 0x2
bf3d149b 2262#define PIN_GLOBAL 0x4
d23db88c
CW
2263#define PIN_OFFSET_BIAS 0x8
2264#define PIN_OFFSET_MASK (~4095)
2021746e 2265int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2266 struct i915_address_space *vm,
2021746e 2267 uint32_t alignment,
d23db88c 2268 uint64_t flags);
07fe0b12 2269int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2270int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2271void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2272void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2273void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2274
4c914c0c
BV
2275int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2276 int *needs_clflush);
2277
37e680a1 2278int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2279static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2280{
67d5a50c
ID
2281 struct sg_page_iter sg_iter;
2282
2283 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2284 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2285
2286 return NULL;
9da3da66 2287}
a5570178
CW
2288static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2289{
2290 BUG_ON(obj->pages == NULL);
2291 obj->pages_pin_count++;
2292}
2293static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2294{
2295 BUG_ON(obj->pages_pin_count == 0);
2296 obj->pages_pin_count--;
2297}
2298
54cf91dc 2299int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2300int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2301 struct intel_engine_cs *to);
e2d05a8b 2302void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2303 struct intel_engine_cs *ring);
ff72145b
DA
2304int i915_gem_dumb_create(struct drm_file *file_priv,
2305 struct drm_device *dev,
2306 struct drm_mode_create_dumb *args);
2307int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2308 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2309/**
2310 * Returns true if seq1 is later than seq2.
2311 */
2312static inline bool
2313i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2314{
2315 return (int32_t)(seq1 - seq2) >= 0;
2316}
2317
fca26bb4
MK
2318int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2319int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2320int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2321int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2322
d8ffa60b
DV
2323bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2324void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2325
8d9fc7fd 2326struct drm_i915_gem_request *
a4872ba6 2327i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2328
b29c19b6 2329bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2330void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2331int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2332 bool interruptible);
84c33a64
SG
2333int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2334
1f83fee0
DV
2335static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2336{
2337 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2338 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2339}
2340
2341static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2342{
2ac0f450
MK
2343 return atomic_read(&error->reset_counter) & I915_WEDGED;
2344}
2345
2346static inline u32 i915_reset_count(struct i915_gpu_error *error)
2347{
2348 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2349}
a71d8d94 2350
88b4aa87
MK
2351static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2352{
2353 return dev_priv->gpu_error.stop_rings == 0 ||
2354 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2355}
2356
2357static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2358{
2359 return dev_priv->gpu_error.stop_rings == 0 ||
2360 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2361}
2362
069efc1d 2363void i915_gem_reset(struct drm_device *dev);
000433b6 2364bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2365int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2366int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 2367int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2368int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2369void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2370void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2371int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2372int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2373int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2374 struct drm_file *file,
7d736f4f 2375 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2376 u32 *seqno);
2377#define i915_add_request(ring, seqno) \
854c94a7 2378 __i915_add_request(ring, NULL, NULL, seqno)
a4872ba6 2379int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
199b2bc2 2380 uint32_t seqno);
de151cf6 2381int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2382int __must_check
2383i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2384 bool write);
2385int __must_check
dabdfe02
CW
2386i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2387int __must_check
2da3b9b9
CW
2388i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2389 u32 alignment,
a4872ba6 2390 struct intel_engine_cs *pipelined);
cc98b413 2391void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
00731155 2392int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2393 int align);
b29c19b6 2394int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2395void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2396
0fa87796
ID
2397uint32_t
2398i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2399uint32_t
d865110c
ID
2400i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2401 int tiling_mode, bool fenced);
467cffba 2402
e4ffd173
CW
2403int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2404 enum i915_cache_level cache_level);
2405
1286ff73
DV
2406struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2407 struct dma_buf *dma_buf);
2408
2409struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2410 struct drm_gem_object *gem_obj, int flags);
2411
19b2dbde
CW
2412void i915_gem_restore_fences(struct drm_device *dev);
2413
a70a3148
BW
2414unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2415 struct i915_address_space *vm);
2416bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2417bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2418 struct i915_address_space *vm);
2419unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2420 struct i915_address_space *vm);
2421struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2422 struct i915_address_space *vm);
accfef2e
BW
2423struct i915_vma *
2424i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2425 struct i915_address_space *vm);
5c2abbea
BW
2426
2427struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2428static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2429 struct i915_vma *vma;
2430 list_for_each_entry(vma, &obj->vma_list, vma_link)
2431 if (vma->pin_count > 0)
2432 return true;
2433 return false;
2434}
5c2abbea 2435
a70a3148
BW
2436/* Some GGTT VM helpers */
2437#define obj_to_ggtt(obj) \
2438 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2439static inline bool i915_is_ggtt(struct i915_address_space *vm)
2440{
2441 struct i915_address_space *ggtt =
2442 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2443 return vm == ggtt;
2444}
2445
2446static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2447{
2448 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2449}
2450
2451static inline unsigned long
2452i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2453{
2454 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2455}
2456
2457static inline unsigned long
2458i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2459{
2460 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2461}
c37e2204
BW
2462
2463static inline int __must_check
2464i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2465 uint32_t alignment,
1ec9e26d 2466 unsigned flags)
c37e2204 2467{
bf3d149b 2468 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
c37e2204 2469}
a70a3148 2470
b287110e
DV
2471static inline int
2472i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2473{
2474 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2475}
2476
2477void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2478
254f965c 2479/* i915_gem_context.c */
0eea67eb 2480#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
8245be31 2481int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2482void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2483void i915_gem_context_reset(struct drm_device *dev);
e422b888 2484int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2485int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2486void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2487int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2488 struct intel_context *to);
2489struct intel_context *
41bde553 2490i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2491void i915_gem_context_free(struct kref *ctx_ref);
273497e5 2492static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2493{
691e6415 2494 kref_get(&ctx->ref);
dce3271b
MK
2495}
2496
273497e5 2497static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2498{
691e6415 2499 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2500}
2501
273497e5 2502static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2503{
821d66dd 2504 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2505}
2506
84624813
BW
2507int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2508 struct drm_file *file);
2509int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2510 struct drm_file *file);
1286ff73 2511
9d0a6fa6 2512/* i915_gem_render_state.c */
a4872ba6 2513int i915_gem_render_state_init(struct intel_engine_cs *ring);
679845ed
BW
2514/* i915_gem_evict.c */
2515int __must_check i915_gem_evict_something(struct drm_device *dev,
2516 struct i915_address_space *vm,
2517 int min_size,
2518 unsigned alignment,
2519 unsigned cache_level,
d23db88c
CW
2520 unsigned long start,
2521 unsigned long end,
1ec9e26d 2522 unsigned flags);
679845ed
BW
2523int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2524int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2525
0260c420 2526/* belongs in i915_gem_gtt.h */
d09105c6 2527static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2528{
2529 if (INTEL_INFO(dev)->gen < 6)
2530 intel_gtt_chipset_flush();
2531}
246cbfb5 2532
9797fbfb
CW
2533/* i915_gem_stolen.c */
2534int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 2535int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 2536void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2537void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2538struct drm_i915_gem_object *
2539i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2540struct drm_i915_gem_object *
2541i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2542 u32 stolen_offset,
2543 u32 gtt_offset,
2544 u32 size);
9797fbfb 2545
673a394b 2546/* i915_gem_tiling.c */
2c1792a1 2547static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 2548{
50227e1c 2549 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
2550
2551 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2552 obj->tiling_mode != I915_TILING_NONE;
2553}
2554
673a394b 2555void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2556void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2557void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2558
2559/* i915_gem_debug.c */
23bc5982
CW
2560#if WATCH_LISTS
2561int i915_verify_lists(struct drm_device *dev);
673a394b 2562#else
23bc5982 2563#define i915_verify_lists(dev) 0
673a394b 2564#endif
1da177e4 2565
2017263e 2566/* i915_debugfs.c */
27c202ad
BG
2567int i915_debugfs_init(struct drm_minor *minor);
2568void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2569#ifdef CONFIG_DEBUG_FS
07144428
DL
2570void intel_display_crc_init(struct drm_device *dev);
2571#else
f8c168fa 2572static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2573#endif
84734a04
MK
2574
2575/* i915_gpu_error.c */
edc3d884
MK
2576__printf(2, 3)
2577void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2578int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2579 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2580int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2581 size_t count, loff_t pos);
2582static inline void i915_error_state_buf_release(
2583 struct drm_i915_error_state_buf *eb)
2584{
2585 kfree(eb->buf);
2586}
58174462
MK
2587void i915_capture_error_state(struct drm_device *dev, bool wedge,
2588 const char *error_msg);
84734a04
MK
2589void i915_error_state_get(struct drm_device *dev,
2590 struct i915_error_state_file_priv *error_priv);
2591void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2592void i915_destroy_error_state(struct drm_device *dev);
2593
2594void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2595const char *i915_cache_level_str(int type);
2017263e 2596
351e3db2 2597/* i915_cmd_parser.c */
d728c8ef 2598int i915_cmd_parser_get_version(void);
a4872ba6
OM
2599int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2600void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2601bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2602int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2
BV
2603 struct drm_i915_gem_object *batch_obj,
2604 u32 batch_start_offset,
2605 bool is_master);
2606
317c35d1
JB
2607/* i915_suspend.c */
2608extern int i915_save_state(struct drm_device *dev);
2609extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2610
d8157a36
DV
2611/* i915_ums.c */
2612void i915_save_display_reg(struct drm_device *dev);
2613void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2614
0136db58
BW
2615/* i915_sysfs.c */
2616void i915_setup_sysfs(struct drm_device *dev_priv);
2617void i915_teardown_sysfs(struct drm_device *dev_priv);
2618
f899fc64
CW
2619/* intel_i2c.c */
2620extern int intel_setup_gmbus(struct drm_device *dev);
2621extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2622static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2623{
2ed06c93 2624 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2625}
2626
2627extern struct i2c_adapter *intel_gmbus_get_adapter(
2628 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2629extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2630extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2631static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2632{
2633 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2634}
f899fc64
CW
2635extern void intel_i2c_reset(struct drm_device *dev);
2636
3b617967 2637/* intel_opregion.c */
9c4b0a68 2638struct intel_encoder;
44834a67 2639#ifdef CONFIG_ACPI
27d50c82 2640extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
2641extern void intel_opregion_init(struct drm_device *dev);
2642extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2643extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2644extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2645 bool enable);
ecbc5cf3
JN
2646extern int intel_opregion_notify_adapter(struct drm_device *dev,
2647 pci_power_t state);
65e082c9 2648#else
27d50c82 2649static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
2650static inline void intel_opregion_init(struct drm_device *dev) { return; }
2651static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2652static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2653static inline int
2654intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2655{
2656 return 0;
2657}
ecbc5cf3
JN
2658static inline int
2659intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2660{
2661 return 0;
2662}
65e082c9 2663#endif
8ee1c3db 2664
723bfd70
JB
2665/* intel_acpi.c */
2666#ifdef CONFIG_ACPI
2667extern void intel_register_dsm_handler(void);
2668extern void intel_unregister_dsm_handler(void);
2669#else
2670static inline void intel_register_dsm_handler(void) { return; }
2671static inline void intel_unregister_dsm_handler(void) { return; }
2672#endif /* CONFIG_ACPI */
2673
79e53945 2674/* modesetting */
f817586c 2675extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2676extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2677extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2678extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2679extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 2680extern void intel_connector_unregister(struct intel_connector *);
28d52043 2681extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2682extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2683 bool force_restore);
44cec740 2684extern void i915_redisable_vga(struct drm_device *dev);
04098753 2685extern void i915_redisable_vga_power_on(struct drm_device *dev);
ee5382ae 2686extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2687extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2688extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2689extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2690extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84 2691extern void valleyview_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
2692extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2693 bool enable);
0206e353
AJ
2694extern void intel_detect_pch(struct drm_device *dev);
2695extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2696extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2697
2911a35b 2698extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2699int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2700 struct drm_file *file);
b6359918
MK
2701int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2702 struct drm_file *file);
575155a9 2703
84c33a64
SG
2704void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2705
6ef3d427
CW
2706/* overlay */
2707extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2708extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2709 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2710
2711extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2712extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2713 struct drm_device *dev,
2714 struct intel_display_error_state *error);
6ef3d427 2715
b7287d80
BW
2716/* On SNB platform, before reading ring registers forcewake bit
2717 * must be set to prevent GT core from power down and stale values being
2718 * returned.
2719 */
c8d9a590
D
2720void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2721void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 2722void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 2723
42c0526c
BW
2724int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2725int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2726
2727/* intel_sideband.c */
64936258
JN
2728u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2729void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2730u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2731u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2732void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2733u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2734void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2735u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2736void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2737u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2738void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2739u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2740void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2741u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2742void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2743u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2744 enum intel_sbi_destination destination);
2745void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2746 enum intel_sbi_destination destination);
e9fe51c6
SK
2747u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2748void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2749
2ec3815f
VS
2750int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2751int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2752
c8d9a590
D
2753#define FORCEWAKE_RENDER (1 << 0)
2754#define FORCEWAKE_MEDIA (1 << 1)
2755#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2756
2757
0b274481
BW
2758#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2759#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2760
2761#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2762#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2763#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2764#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2765
2766#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2767#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2768#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2769#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2770
698b3135
CW
2771/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2772 * will be implemented using 2 32-bit writes in an arbitrary order with
2773 * an arbitrary delay between them. This can cause the hardware to
2774 * act upon the intermediate value, possibly leading to corruption and
2775 * machine death. You have been warned.
2776 */
0b274481
BW
2777#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2778#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 2779
50877445
CW
2780#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2781 u32 upper = I915_READ(upper_reg); \
2782 u32 lower = I915_READ(lower_reg); \
2783 u32 tmp = I915_READ(upper_reg); \
2784 if (upper != tmp) { \
2785 upper = tmp; \
2786 lower = I915_READ(lower_reg); \
2787 WARN_ON(I915_READ(upper_reg) != upper); \
2788 } \
2789 (u64)upper << 32 | lower; })
2790
cae5852d
ZN
2791#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2792#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2793
55bc60db
VS
2794/* "Broadcast RGB" property */
2795#define INTEL_BROADCAST_RGB_AUTO 0
2796#define INTEL_BROADCAST_RGB_FULL 1
2797#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2798
766aa1c4
VS
2799static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2800{
2801 if (HAS_PCH_SPLIT(dev))
2802 return CPU_VGACNTRL;
2803 else if (IS_VALLEYVIEW(dev))
2804 return VLV_VGACNTRL;
2805 else
2806 return VGACNTRL;
2807}
2808
2bb4629a
VS
2809static inline void __user *to_user_ptr(u64 address)
2810{
2811 return (void __user *)(uintptr_t)address;
2812}
2813
df97729f
ID
2814static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2815{
2816 unsigned long j = msecs_to_jiffies(m);
2817
2818 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2819}
2820
2821static inline unsigned long
2822timespec_to_jiffies_timeout(const struct timespec *value)
2823{
2824 unsigned long j = timespec_to_jiffies(value);
2825
2826 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2827}
2828
dce56b3c
PZ
2829/*
2830 * If you need to wait X milliseconds between events A and B, but event B
2831 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2832 * when event A happened, then just before event B you call this function and
2833 * pass the timestamp as the first argument, and X as the second argument.
2834 */
2835static inline void
2836wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2837{
ec5e0cfb 2838 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
2839
2840 /*
2841 * Don't re-read the value of "jiffies" every time since it may change
2842 * behind our back and break the math.
2843 */
2844 tmp_jiffies = jiffies;
2845 target_jiffies = timestamp_jiffies +
2846 msecs_to_jiffies_timeout(to_wait_ms);
2847
2848 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
2849 remaining_jiffies = target_jiffies - tmp_jiffies;
2850 while (remaining_jiffies)
2851 remaining_jiffies =
2852 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
2853 }
2854}
2855
1da177e4 2856#endif