]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: vlv: fix mapping of pipestat enable to status bits
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1 56enum pipe {
752aa88a 57 INVALID_PIPE = -1,
317c35d1
JB
58 PIPE_A = 0,
59 PIPE_B,
9db4a9c7 60 PIPE_C,
a57c774a
AK
61 _PIPE_EDP,
62 I915_MAX_PIPES = _PIPE_EDP
317c35d1 63};
9db4a9c7 64#define pipe_name(p) ((p) + 'A')
317c35d1 65
a5c961d1
PZ
66enum transcoder {
67 TRANSCODER_A = 0,
68 TRANSCODER_B,
69 TRANSCODER_C,
a57c774a
AK
70 TRANSCODER_EDP,
71 I915_MAX_TRANSCODERS
a5c961d1
PZ
72};
73#define transcoder_name(t) ((t) + 'A')
74
80824003
JB
75enum plane {
76 PLANE_A = 0,
77 PLANE_B,
9db4a9c7 78 PLANE_C,
80824003 79};
9db4a9c7 80#define plane_name(p) ((p) + 'A')
52440211 81
22d3fd46 82#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites + (s) + 'A')
06da8da2 83
2b139522
ED
84enum port {
85 PORT_A = 0,
86 PORT_B,
87 PORT_C,
88 PORT_D,
89 PORT_E,
90 I915_MAX_PORTS
91};
92#define port_name(p) ((p) + 'A')
93
e4607fcf
CML
94#define I915_NUM_PHYS_VLV 1
95
96enum dpio_channel {
97 DPIO_CH0,
98 DPIO_CH1
99};
100
101enum dpio_phy {
102 DPIO_PHY0,
103 DPIO_PHY1
104};
105
b97186f0
PZ
106enum intel_display_power_domain {
107 POWER_DOMAIN_PIPE_A,
108 POWER_DOMAIN_PIPE_B,
109 POWER_DOMAIN_PIPE_C,
110 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
111 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
112 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
113 POWER_DOMAIN_TRANSCODER_A,
114 POWER_DOMAIN_TRANSCODER_B,
115 POWER_DOMAIN_TRANSCODER_C,
f52e353e 116 POWER_DOMAIN_TRANSCODER_EDP,
cdf8dd7f 117 POWER_DOMAIN_VGA,
fbeeaa23 118 POWER_DOMAIN_AUDIO,
baa70707 119 POWER_DOMAIN_INIT,
bddc7645
ID
120
121 POWER_DOMAIN_NUM,
b97186f0
PZ
122};
123
bddc7645
ID
124#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
125
b97186f0
PZ
126#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
127#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
128 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
129#define POWER_DOMAIN_TRANSCODER(tran) \
130 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
131 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 132
bddc7645
ID
133#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
134 BIT(POWER_DOMAIN_PIPE_A) | \
135 BIT(POWER_DOMAIN_TRANSCODER_EDP))
6745a2ce
PZ
136#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
137 BIT(POWER_DOMAIN_PIPE_A) | \
138 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
139 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
bddc7645 140
1d843f9d
EE
141enum hpd_pin {
142 HPD_NONE = 0,
143 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
144 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
145 HPD_CRT,
146 HPD_SDVO_B,
147 HPD_SDVO_C,
148 HPD_PORT_B,
149 HPD_PORT_C,
150 HPD_PORT_D,
151 HPD_NUM_PINS
152};
153
2a2d5482
CW
154#define I915_GEM_GPU_DOMAINS \
155 (I915_GEM_DOMAIN_RENDER | \
156 I915_GEM_DOMAIN_SAMPLER | \
157 I915_GEM_DOMAIN_COMMAND | \
158 I915_GEM_DOMAIN_INSTRUCTION | \
159 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 160
7eb552ae 161#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 162
6c2b7c12
DV
163#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
164 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
165 if ((intel_encoder)->base.crtc == (__crtc))
166
e7b903d2
DV
167struct drm_i915_private;
168
46edb027
DV
169enum intel_dpll_id {
170 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
171 /* real shared dpll ids must be >= 0 */
172 DPLL_ID_PCH_PLL_A,
173 DPLL_ID_PCH_PLL_B,
174};
175#define I915_NUM_PLLS 2
176
5358901f 177struct intel_dpll_hw_state {
66e985c0 178 uint32_t dpll;
8bcc2795 179 uint32_t dpll_md;
66e985c0
DV
180 uint32_t fp0;
181 uint32_t fp1;
5358901f
DV
182};
183
e72f9fbf 184struct intel_shared_dpll {
ee7b9f93
JB
185 int refcount; /* count of number of CRTCs sharing this PLL */
186 int active; /* count of number of active CRTCs (i.e. DPMS on) */
187 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
188 const char *name;
189 /* should match the index in the dev_priv->shared_dplls array */
190 enum intel_dpll_id id;
5358901f 191 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
192 void (*mode_set)(struct drm_i915_private *dev_priv,
193 struct intel_shared_dpll *pll);
e7b903d2
DV
194 void (*enable)(struct drm_i915_private *dev_priv,
195 struct intel_shared_dpll *pll);
196 void (*disable)(struct drm_i915_private *dev_priv,
197 struct intel_shared_dpll *pll);
5358901f
DV
198 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
199 struct intel_shared_dpll *pll,
200 struct intel_dpll_hw_state *hw_state);
ee7b9f93 201};
ee7b9f93 202
e69d0bc1
DV
203/* Used by dp and fdi links */
204struct intel_link_m_n {
205 uint32_t tu;
206 uint32_t gmch_m;
207 uint32_t gmch_n;
208 uint32_t link_m;
209 uint32_t link_n;
210};
211
212void intel_link_compute_m_n(int bpp, int nlanes,
213 int pixel_clock, int link_clock,
214 struct intel_link_m_n *m_n);
215
6441ab5f
PZ
216struct intel_ddi_plls {
217 int spll_refcount;
218 int wrpll1_refcount;
219 int wrpll2_refcount;
220};
221
1da177e4
LT
222/* Interface history:
223 *
224 * 1.1: Original.
0d6aa60b
DA
225 * 1.2: Add Power Management
226 * 1.3: Add vblank support
de227f5f 227 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 228 * 1.5: Add vblank pipe configuration
2228ed67
MD
229 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
230 * - Support vertical blank on secondary display pipe
1da177e4
LT
231 */
232#define DRIVER_MAJOR 1
2228ed67 233#define DRIVER_MINOR 6
1da177e4
LT
234#define DRIVER_PATCHLEVEL 0
235
23bc5982 236#define WATCH_LISTS 0
42d6ab48 237#define WATCH_GTT 0
673a394b 238
71acb5eb
DA
239#define I915_GEM_PHYS_CURSOR_0 1
240#define I915_GEM_PHYS_CURSOR_1 2
241#define I915_GEM_PHYS_OVERLAY_REGS 3
242#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
243
244struct drm_i915_gem_phys_object {
245 int id;
246 struct page **page_list;
247 drm_dma_handle_t *handle;
05394f39 248 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
249};
250
0a3e67a4
JB
251struct opregion_header;
252struct opregion_acpi;
253struct opregion_swsci;
254struct opregion_asle;
255
8ee1c3db 256struct intel_opregion {
5bc4418b
BW
257 struct opregion_header __iomem *header;
258 struct opregion_acpi __iomem *acpi;
259 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
260 u32 swsci_gbda_sub_functions;
261 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
262 struct opregion_asle __iomem *asle;
263 void __iomem *vbt;
01fe9dbd 264 u32 __iomem *lid_state;
91a60f20 265 struct work_struct asle_work;
8ee1c3db 266};
44834a67 267#define OPREGION_SIZE (8*1024)
8ee1c3db 268
6ef3d427
CW
269struct intel_overlay;
270struct intel_overlay_error_state;
271
7c1c2871
DA
272struct drm_i915_master_private {
273 drm_local_map_t *sarea;
274 struct _drm_i915_sarea *sarea_priv;
275};
de151cf6 276#define I915_FENCE_REG_NONE -1
42b5aeab
VS
277#define I915_MAX_NUM_FENCES 32
278/* 32 fences + sign bit for FENCE_REG_NONE */
279#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
280
281struct drm_i915_fence_reg {
007cc8ac 282 struct list_head lru_list;
caea7476 283 struct drm_i915_gem_object *obj;
1690e1eb 284 int pin_count;
de151cf6 285};
7c1c2871 286
9b9d172d 287struct sdvo_device_mapping {
e957d772 288 u8 initialized;
9b9d172d 289 u8 dvo_port;
290 u8 slave_addr;
291 u8 dvo_wiring;
e957d772 292 u8 i2c_pin;
b1083333 293 u8 ddc_pin;
9b9d172d 294};
295
c4a1d9e4
CW
296struct intel_display_error_state;
297
63eeaf38 298struct drm_i915_error_state {
742cbee8 299 struct kref ref;
585b0288
BW
300 struct timeval time;
301
302 /* Generic register state */
63eeaf38
JB
303 u32 eir;
304 u32 pgtbl_er;
be998e2e 305 u32 ier;
b9a3906b 306 u32 ccid;
0f3b6849
CW
307 u32 derrmr;
308 u32 forcewake;
585b0288
BW
309 u32 error; /* gen6+ */
310 u32 err_int; /* gen7 */
311 u32 done_reg;
91ec5d11
BW
312 u32 gac_eco;
313 u32 gam_ecochk;
314 u32 gab_ctl;
315 u32 gfx_mode;
585b0288 316 u32 extra_instdone[I915_NUM_INSTDONE_REG];
9db4a9c7 317 u32 pipestat[I915_MAX_PIPES];
585b0288
BW
318 u64 fence[I915_MAX_NUM_FENCES];
319 struct intel_overlay_error_state *overlay;
320 struct intel_display_error_state *display;
321
52d39a21 322 struct drm_i915_error_ring {
372fbb8e 323 bool valid;
362b8af7
BW
324 /* Software tracked state */
325 bool waiting;
326 int hangcheck_score;
327 enum intel_ring_hangcheck_action hangcheck_action;
328 int num_requests;
329
330 /* our own tracking of ring head and tail */
331 u32 cpu_ring_head;
332 u32 cpu_ring_tail;
333
334 u32 semaphore_seqno[I915_NUM_RINGS - 1];
335
336 /* Register state */
337 u32 tail;
338 u32 head;
339 u32 ctl;
340 u32 hws;
341 u32 ipeir;
342 u32 ipehr;
343 u32 instdone;
344 u32 acthd;
345 u32 bbstate;
346 u32 instpm;
347 u32 instps;
348 u32 seqno;
349 u64 bbaddr;
350 u32 fault_reg;
351 u32 faddr;
352 u32 rc_psmi; /* sleep state */
353 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
354
52d39a21
CW
355 struct drm_i915_error_object {
356 int page_count;
357 u32 gtt_offset;
358 u32 *pages[0];
362b8af7
BW
359 } *ringbuffer, *batchbuffer, *ctx, *hws_page;
360
52d39a21
CW
361 struct drm_i915_error_request {
362 long jiffies;
363 u32 seqno;
ee4f42b1 364 u32 tail;
52d39a21 365 } *requests;
6c7a01ec
BW
366
367 struct {
368 u32 gfx_mode;
369 union {
370 u64 pdp[4];
371 u32 pp_dir_base;
372 };
373 } vm_info;
52d39a21 374 } ring[I915_NUM_RINGS];
9df30794 375 struct drm_i915_error_buffer {
a779e5ab 376 u32 size;
9df30794 377 u32 name;
0201f1ec 378 u32 rseqno, wseqno;
9df30794
CW
379 u32 gtt_offset;
380 u32 read_domains;
381 u32 write_domain;
4b9de737 382 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
383 s32 pinned:2;
384 u32 tiling:2;
385 u32 dirty:1;
386 u32 purgeable:1;
5d1333fc 387 s32 ring:4;
f56383cb 388 u32 cache_level:3;
95f5301d 389 } **active_bo, **pinned_bo;
6c7a01ec 390
95f5301d 391 u32 *active_bo_count, *pinned_bo_count;
63eeaf38
JB
392};
393
7bd688cd 394struct intel_connector;
b8cecdf5 395struct intel_crtc_config;
0e8ffe1b 396struct intel_crtc;
ee9300bb
DV
397struct intel_limit;
398struct dpll;
b8cecdf5 399
e70236a8 400struct drm_i915_display_funcs {
ee5382ae 401 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 402 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
403 void (*disable_fbc)(struct drm_device *dev);
404 int (*get_display_clock_speed)(struct drm_device *dev);
405 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
406 /**
407 * find_dpll() - Find the best values for the PLL
408 * @limit: limits for the PLL
409 * @crtc: current CRTC
410 * @target: target frequency in kHz
411 * @refclk: reference clock frequency in kHz
412 * @match_clock: if provided, @best_clock P divider must
413 * match the P divider from @match_clock
414 * used for LVDS downclocking
415 * @best_clock: best PLL values found
416 *
417 * Returns true on success, false on failure.
418 */
419 bool (*find_dpll)(const struct intel_limit *limit,
420 struct drm_crtc *crtc,
421 int target, int refclk,
422 struct dpll *match_clock,
423 struct dpll *best_clock);
46ba614c 424 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
425 void (*update_sprite_wm)(struct drm_plane *plane,
426 struct drm_crtc *crtc,
4c4ff43a 427 uint32_t sprite_width, int pixel_size,
bdd57d03 428 bool enable, bool scaled);
47fab737 429 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
430 /* Returns the active state of the crtc, and if the crtc is active,
431 * fills out the pipe-config with the hw state. */
432 bool (*get_pipe_config)(struct intel_crtc *,
433 struct intel_crtc_config *);
f564048e 434 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
435 int x, int y,
436 struct drm_framebuffer *old_fb);
76e5a89c
DV
437 void (*crtc_enable)(struct drm_crtc *crtc);
438 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 439 void (*off)(struct drm_crtc *crtc);
e0dac65e 440 void (*write_eld)(struct drm_connector *connector,
34427052
JN
441 struct drm_crtc *crtc,
442 struct drm_display_mode *mode);
674cf967 443 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 444 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
445 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
446 struct drm_framebuffer *fb,
ed8d1975
KP
447 struct drm_i915_gem_object *obj,
448 uint32_t flags);
17638cd6
JB
449 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
450 int x, int y);
20afbda2 451 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
452 /* clock updates for mode set */
453 /* cursor updates */
454 /* render clock increase/decrease */
455 /* display clock increase/decrease */
456 /* pll clock increase/decrease */
7bd688cd
JN
457
458 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
459 uint32_t (*get_backlight)(struct intel_connector *connector);
460 void (*set_backlight)(struct intel_connector *connector,
461 uint32_t level);
462 void (*disable_backlight)(struct intel_connector *connector);
463 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
464};
465
907b28c5 466struct intel_uncore_funcs {
c8d9a590
D
467 void (*force_wake_get)(struct drm_i915_private *dev_priv,
468 int fw_engine);
469 void (*force_wake_put)(struct drm_i915_private *dev_priv,
470 int fw_engine);
0b274481
BW
471
472 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
473 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
474 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
475 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
476
477 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
478 uint8_t val, bool trace);
479 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
480 uint16_t val, bool trace);
481 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
482 uint32_t val, bool trace);
483 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
484 uint64_t val, bool trace);
990bbdad
CW
485};
486
907b28c5
CW
487struct intel_uncore {
488 spinlock_t lock; /** lock is also taken in irq contexts. */
489
490 struct intel_uncore_funcs funcs;
491
492 unsigned fifo_count;
493 unsigned forcewake_count;
aec347ab 494
940aece4
D
495 unsigned fw_rendercount;
496 unsigned fw_mediacount;
497
aec347ab 498 struct delayed_work force_wake_work;
907b28c5
CW
499};
500
79fc46df
DL
501#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
502 func(is_mobile) sep \
503 func(is_i85x) sep \
504 func(is_i915g) sep \
505 func(is_i945gm) sep \
506 func(is_g33) sep \
507 func(need_gfx_hws) sep \
508 func(is_g4x) sep \
509 func(is_pineview) sep \
510 func(is_broadwater) sep \
511 func(is_crestline) sep \
512 func(is_ivybridge) sep \
513 func(is_valleyview) sep \
514 func(is_haswell) sep \
b833d685 515 func(is_preliminary) sep \
79fc46df
DL
516 func(has_fbc) sep \
517 func(has_pipe_cxsr) sep \
518 func(has_hotplug) sep \
519 func(cursor_needs_physical) sep \
520 func(has_overlay) sep \
521 func(overlay_needs_physical) sep \
522 func(supports_tv) sep \
dd93be58 523 func(has_llc) sep \
30568c45
DL
524 func(has_ddi) sep \
525 func(has_fpga_dbg)
c96ea64e 526
a587f779
DL
527#define DEFINE_FLAG(name) u8 name:1
528#define SEP_SEMICOLON ;
c96ea64e 529
cfdf1fa2 530struct intel_device_info {
10fce67a 531 u32 display_mmio_offset;
7eb552ae 532 u8 num_pipes:3;
22d3fd46 533 u8 num_sprites:2;
c96c3a8c 534 u8 gen;
73ae478c 535 u8 ring_mask; /* Rings supported by the HW */
a587f779 536 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
537 /* Register offsets for the various display pipes and transcoders */
538 int pipe_offsets[I915_MAX_TRANSCODERS];
539 int trans_offsets[I915_MAX_TRANSCODERS];
540 int dpll_offsets[I915_MAX_PIPES];
541 int dpll_md_offsets[I915_MAX_PIPES];
542 int palette_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
543};
544
a587f779
DL
545#undef DEFINE_FLAG
546#undef SEP_SEMICOLON
547
7faf1ab2
DV
548enum i915_cache_level {
549 I915_CACHE_NONE = 0,
350ec881
CW
550 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
551 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
552 caches, eg sampler/render caches, and the
553 large Last-Level-Cache. LLC is coherent with
554 the CPU, but L3 is only visible to the GPU. */
651d794f 555 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
556};
557
2d04befb
KG
558typedef uint32_t gen6_gtt_pte_t;
559
6f65e29a
BW
560/**
561 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
562 * VMA's presence cannot be guaranteed before binding, or after unbinding the
563 * object into/from the address space.
564 *
565 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
566 * will always be <= an objects lifetime. So object refcounting should cover us.
567 */
568struct i915_vma {
569 struct drm_mm_node node;
570 struct drm_i915_gem_object *obj;
571 struct i915_address_space *vm;
572
573 /** This object's place on the active/inactive lists */
574 struct list_head mm_list;
575
576 struct list_head vma_link; /* Link in the object's VMA list */
577
578 /** This vma's place in the batchbuffer or on the eviction list */
579 struct list_head exec_list;
580
581 /**
582 * Used for performing relocations during execbuffer insertion.
583 */
584 struct hlist_node exec_node;
585 unsigned long exec_handle;
586 struct drm_i915_gem_exec_object2 *exec_entry;
587
588 /**
589 * How many users have pinned this object in GTT space. The following
590 * users can each hold at most one reference: pwrite/pread, pin_ioctl
591 * (via user_pin_count), execbuffer (objects are not allowed multiple
592 * times for the same batchbuffer), and the framebuffer code. When
593 * switching/pageflipping, the framebuffer code has at most two buffers
594 * pinned per crtc.
595 *
596 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
597 * bits with absolutely no headroom. So use 4 bits. */
598 unsigned int pin_count:4;
599#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
600
601 /** Unmap an object from an address space. This usually consists of
602 * setting the valid PTE entries to a reserved scratch page. */
603 void (*unbind_vma)(struct i915_vma *vma);
604 /* Map an object into an address space with the given cache flags. */
605#define GLOBAL_BIND (1<<0)
606 void (*bind_vma)(struct i915_vma *vma,
607 enum i915_cache_level cache_level,
608 u32 flags);
609};
610
853ba5d2 611struct i915_address_space {
93bd8649 612 struct drm_mm mm;
853ba5d2 613 struct drm_device *dev;
a7bbbd63 614 struct list_head global_link;
853ba5d2
BW
615 unsigned long start; /* Start offset always 0 for dri2 */
616 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
617
618 struct {
619 dma_addr_t addr;
620 struct page *page;
621 } scratch;
622
5cef07e1
BW
623 /**
624 * List of objects currently involved in rendering.
625 *
626 * Includes buffers having the contents of their GPU caches
627 * flushed, not necessarily primitives. last_rendering_seqno
628 * represents when the rendering involved will be completed.
629 *
630 * A reference is held on the buffer while on this list.
631 */
632 struct list_head active_list;
633
634 /**
635 * LRU list of objects which are not in the ringbuffer and
636 * are ready to unbind, but are still in the GTT.
637 *
638 * last_rendering_seqno is 0 while an object is in this list.
639 *
640 * A reference is not held on the buffer while on this list,
641 * as merely being GTT-bound shouldn't prevent its being
642 * freed, and we'll pull it off the list in the free path.
643 */
644 struct list_head inactive_list;
645
853ba5d2
BW
646 /* FIXME: Need a more generic return type */
647 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
b35b380e
BW
648 enum i915_cache_level level,
649 bool valid); /* Create a valid PTE */
853ba5d2
BW
650 void (*clear_range)(struct i915_address_space *vm,
651 unsigned int first_entry,
828c7908
BW
652 unsigned int num_entries,
653 bool use_scratch);
853ba5d2
BW
654 void (*insert_entries)(struct i915_address_space *vm,
655 struct sg_table *st,
656 unsigned int first_entry,
657 enum i915_cache_level cache_level);
658 void (*cleanup)(struct i915_address_space *vm);
659};
660
5d4545ae
BW
661/* The Graphics Translation Table is the way in which GEN hardware translates a
662 * Graphics Virtual Address into a Physical Address. In addition to the normal
663 * collateral associated with any va->pa translations GEN hardware also has a
664 * portion of the GTT which can be mapped by the CPU and remain both coherent
665 * and correct (in cases like swizzling). That region is referred to as GMADR in
666 * the spec.
667 */
668struct i915_gtt {
853ba5d2 669 struct i915_address_space base;
baa09f5f 670 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
671
672 unsigned long mappable_end; /* End offset that we can CPU map */
673 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
674 phys_addr_t mappable_base; /* PA of our GMADR */
675
676 /** "Graphics Stolen Memory" holds the global PTEs */
677 void __iomem *gsm;
a81cc00c
BW
678
679 bool do_idle_maps;
7faf1ab2 680
911bdf0a 681 int mtrr;
7faf1ab2
DV
682
683 /* global gtt ops */
baa09f5f 684 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
685 size_t *stolen, phys_addr_t *mappable_base,
686 unsigned long *mappable_end);
5d4545ae 687};
853ba5d2 688#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
5d4545ae 689
1d2a314c 690struct i915_hw_ppgtt {
853ba5d2 691 struct i915_address_space base;
c7c48dfd 692 struct kref ref;
c8d4c0d6 693 struct drm_mm_node node;
1d2a314c 694 unsigned num_pd_entries;
37aca44a
BW
695 union {
696 struct page **pt_pages;
697 struct page *gen8_pt_pages;
698 };
699 struct page *pd_pages;
700 int num_pd_pages;
701 int num_pt_pages;
702 union {
703 uint32_t pd_offset;
704 dma_addr_t pd_dma_addr[4];
705 };
706 union {
707 dma_addr_t *pt_dma_addr;
708 dma_addr_t *gen8_pt_dma_addr[4];
709 };
27173f1f 710
a3d67d23 711 int (*enable)(struct i915_hw_ppgtt *ppgtt);
eeb9488e
BW
712 int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
713 struct intel_ring_buffer *ring,
714 bool synchronous);
87d60b63 715 void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
1d2a314c
DV
716};
717
e59ec13d
MK
718struct i915_ctx_hang_stats {
719 /* This context had batch pending when hang was declared */
720 unsigned batch_pending;
721
722 /* This context had batch active when hang was declared */
723 unsigned batch_active;
be62acb4
MK
724
725 /* Time when this context was last blamed for a GPU reset */
726 unsigned long guilty_ts;
727
728 /* This context is banned to submit more work */
729 bool banned;
e59ec13d 730};
40521054
BW
731
732/* This must match up with the value previously used for execbuf2.rsvd1. */
733#define DEFAULT_CONTEXT_ID 0
734struct i915_hw_context {
dce3271b 735 struct kref ref;
40521054 736 int id;
e0556841 737 bool is_initialized;
3ccfd19d 738 uint8_t remap_slice;
40521054 739 struct drm_i915_file_private *file_priv;
0009e46c 740 struct intel_ring_buffer *last_ring;
40521054 741 struct drm_i915_gem_object *obj;
e59ec13d 742 struct i915_ctx_hang_stats hang_stats;
c7c48dfd 743 struct i915_address_space *vm;
a33afea5
BW
744
745 struct list_head link;
40521054
BW
746};
747
5c3fe8b0
BW
748struct i915_fbc {
749 unsigned long size;
750 unsigned int fb_id;
751 enum plane plane;
752 int y;
753
754 struct drm_mm_node *compressed_fb;
755 struct drm_mm_node *compressed_llb;
756
757 struct intel_fbc_work {
758 struct delayed_work work;
759 struct drm_crtc *crtc;
760 struct drm_framebuffer *fb;
5c3fe8b0
BW
761 } *fbc_work;
762
29ebf90f
CW
763 enum no_fbc_reason {
764 FBC_OK, /* FBC is enabled */
765 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
766 FBC_NO_OUTPUT, /* no outputs enabled to compress */
767 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
768 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
769 FBC_MODE_TOO_LARGE, /* mode too large for compression */
770 FBC_BAD_PLANE, /* fbc not supported on plane */
771 FBC_NOT_TILED, /* buffer not tiled */
772 FBC_MULTIPLE_PIPES, /* more than one pipe active */
773 FBC_MODULE_PARAM,
774 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
775 } no_fbc_reason;
b5e50c3f
JB
776};
777
a031d709
RV
778struct i915_psr {
779 bool sink_support;
780 bool source_ok;
3f51e471 781};
5c3fe8b0 782
3bad0781 783enum intel_pch {
f0350830 784 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
785 PCH_IBX, /* Ibexpeak PCH */
786 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 787 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 788 PCH_NOP,
3bad0781
ZW
789};
790
988d6ee8
PZ
791enum intel_sbi_destination {
792 SBI_ICLK,
793 SBI_MPHY,
794};
795
b690e96c 796#define QUIRK_PIPEA_FORCE (1<<0)
435793df 797#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 798#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 799
8be48d92 800struct intel_fbdev;
1630fe75 801struct intel_fbc_work;
38651674 802
c2b9152f
DV
803struct intel_gmbus {
804 struct i2c_adapter adapter;
f2ce9faf 805 u32 force_bit;
c2b9152f 806 u32 reg0;
36c785f0 807 u32 gpio_reg;
c167a6fc 808 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
809 struct drm_i915_private *dev_priv;
810};
811
f4c956ad 812struct i915_suspend_saved_registers {
ba8bbcf6
JB
813 u8 saveLBB;
814 u32 saveDSPACNTR;
815 u32 saveDSPBCNTR;
e948e994 816 u32 saveDSPARB;
ba8bbcf6
JB
817 u32 savePIPEACONF;
818 u32 savePIPEBCONF;
819 u32 savePIPEASRC;
820 u32 savePIPEBSRC;
821 u32 saveFPA0;
822 u32 saveFPA1;
823 u32 saveDPLL_A;
824 u32 saveDPLL_A_MD;
825 u32 saveHTOTAL_A;
826 u32 saveHBLANK_A;
827 u32 saveHSYNC_A;
828 u32 saveVTOTAL_A;
829 u32 saveVBLANK_A;
830 u32 saveVSYNC_A;
831 u32 saveBCLRPAT_A;
5586c8bc 832 u32 saveTRANSACONF;
42048781
ZW
833 u32 saveTRANS_HTOTAL_A;
834 u32 saveTRANS_HBLANK_A;
835 u32 saveTRANS_HSYNC_A;
836 u32 saveTRANS_VTOTAL_A;
837 u32 saveTRANS_VBLANK_A;
838 u32 saveTRANS_VSYNC_A;
0da3ea12 839 u32 savePIPEASTAT;
ba8bbcf6
JB
840 u32 saveDSPASTRIDE;
841 u32 saveDSPASIZE;
842 u32 saveDSPAPOS;
585fb111 843 u32 saveDSPAADDR;
ba8bbcf6
JB
844 u32 saveDSPASURF;
845 u32 saveDSPATILEOFF;
846 u32 savePFIT_PGM_RATIOS;
0eb96d6e 847 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
848 u32 saveBLC_PWM_CTL;
849 u32 saveBLC_PWM_CTL2;
07bf139b 850 u32 saveBLC_HIST_CTL_B;
42048781
ZW
851 u32 saveBLC_CPU_PWM_CTL;
852 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
853 u32 saveFPB0;
854 u32 saveFPB1;
855 u32 saveDPLL_B;
856 u32 saveDPLL_B_MD;
857 u32 saveHTOTAL_B;
858 u32 saveHBLANK_B;
859 u32 saveHSYNC_B;
860 u32 saveVTOTAL_B;
861 u32 saveVBLANK_B;
862 u32 saveVSYNC_B;
863 u32 saveBCLRPAT_B;
5586c8bc 864 u32 saveTRANSBCONF;
42048781
ZW
865 u32 saveTRANS_HTOTAL_B;
866 u32 saveTRANS_HBLANK_B;
867 u32 saveTRANS_HSYNC_B;
868 u32 saveTRANS_VTOTAL_B;
869 u32 saveTRANS_VBLANK_B;
870 u32 saveTRANS_VSYNC_B;
0da3ea12 871 u32 savePIPEBSTAT;
ba8bbcf6
JB
872 u32 saveDSPBSTRIDE;
873 u32 saveDSPBSIZE;
874 u32 saveDSPBPOS;
585fb111 875 u32 saveDSPBADDR;
ba8bbcf6
JB
876 u32 saveDSPBSURF;
877 u32 saveDSPBTILEOFF;
585fb111
JB
878 u32 saveVGA0;
879 u32 saveVGA1;
880 u32 saveVGA_PD;
ba8bbcf6
JB
881 u32 saveVGACNTRL;
882 u32 saveADPA;
883 u32 saveLVDS;
585fb111
JB
884 u32 savePP_ON_DELAYS;
885 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
886 u32 saveDVOA;
887 u32 saveDVOB;
888 u32 saveDVOC;
889 u32 savePP_ON;
890 u32 savePP_OFF;
891 u32 savePP_CONTROL;
585fb111 892 u32 savePP_DIVISOR;
ba8bbcf6
JB
893 u32 savePFIT_CONTROL;
894 u32 save_palette_a[256];
895 u32 save_palette_b[256];
ba8bbcf6 896 u32 saveFBC_CONTROL;
0da3ea12
JB
897 u32 saveIER;
898 u32 saveIIR;
899 u32 saveIMR;
42048781
ZW
900 u32 saveDEIER;
901 u32 saveDEIMR;
902 u32 saveGTIER;
903 u32 saveGTIMR;
904 u32 saveFDI_RXA_IMR;
905 u32 saveFDI_RXB_IMR;
1f84e550 906 u32 saveCACHE_MODE_0;
1f84e550 907 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
908 u32 saveSWF0[16];
909 u32 saveSWF1[16];
910 u32 saveSWF2[3];
911 u8 saveMSR;
912 u8 saveSR[8];
123f794f 913 u8 saveGR[25];
ba8bbcf6 914 u8 saveAR_INDEX;
a59e122a 915 u8 saveAR[21];
ba8bbcf6 916 u8 saveDACMASK;
a59e122a 917 u8 saveCR[37];
4b9de737 918 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
919 u32 saveCURACNTR;
920 u32 saveCURAPOS;
921 u32 saveCURABASE;
922 u32 saveCURBCNTR;
923 u32 saveCURBPOS;
924 u32 saveCURBBASE;
925 u32 saveCURSIZE;
a4fc5ed6
KP
926 u32 saveDP_B;
927 u32 saveDP_C;
928 u32 saveDP_D;
929 u32 savePIPEA_GMCH_DATA_M;
930 u32 savePIPEB_GMCH_DATA_M;
931 u32 savePIPEA_GMCH_DATA_N;
932 u32 savePIPEB_GMCH_DATA_N;
933 u32 savePIPEA_DP_LINK_M;
934 u32 savePIPEB_DP_LINK_M;
935 u32 savePIPEA_DP_LINK_N;
936 u32 savePIPEB_DP_LINK_N;
42048781
ZW
937 u32 saveFDI_RXA_CTL;
938 u32 saveFDI_TXA_CTL;
939 u32 saveFDI_RXB_CTL;
940 u32 saveFDI_TXB_CTL;
941 u32 savePFA_CTL_1;
942 u32 savePFB_CTL_1;
943 u32 savePFA_WIN_SZ;
944 u32 savePFB_WIN_SZ;
945 u32 savePFA_WIN_POS;
946 u32 savePFB_WIN_POS;
5586c8bc
ZW
947 u32 savePCH_DREF_CONTROL;
948 u32 saveDISP_ARB_CTL;
949 u32 savePIPEA_DATA_M1;
950 u32 savePIPEA_DATA_N1;
951 u32 savePIPEA_LINK_M1;
952 u32 savePIPEA_LINK_N1;
953 u32 savePIPEB_DATA_M1;
954 u32 savePIPEB_DATA_N1;
955 u32 savePIPEB_LINK_M1;
956 u32 savePIPEB_LINK_N1;
b5b72e89 957 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 958 u32 savePCH_PORT_HOTPLUG;
f4c956ad 959};
c85aa885
DV
960
961struct intel_gen6_power_mgmt {
59cdb63d 962 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
963 struct work_struct work;
964 u32 pm_iir;
59cdb63d 965
c85aa885
DV
966 u8 cur_delay;
967 u8 min_delay;
968 u8 max_delay;
52ceb908 969 u8 rpe_delay;
dd75fdc8
CW
970 u8 rp1_delay;
971 u8 rp0_delay;
31c77388 972 u8 hw_max;
1a01ab3b 973
27544369
D
974 bool rp_up_masked;
975 bool rp_down_masked;
976
dd75fdc8
CW
977 int last_adj;
978 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
979
c0951f0c 980 bool enabled;
1a01ab3b 981 struct delayed_work delayed_resume_work;
4fc688ce
JB
982
983 /*
984 * Protects RPS/RC6 register access and PCU communication.
985 * Must be taken after struct_mutex if nested.
986 */
987 struct mutex hw_lock;
c85aa885
DV
988};
989
1a240d4d
DV
990/* defined intel_pm.c */
991extern spinlock_t mchdev_lock;
992
c85aa885
DV
993struct intel_ilk_power_mgmt {
994 u8 cur_delay;
995 u8 min_delay;
996 u8 max_delay;
997 u8 fmax;
998 u8 fstart;
999
1000 u64 last_count1;
1001 unsigned long last_time1;
1002 unsigned long chipset_power;
1003 u64 last_count2;
1004 struct timespec last_time2;
1005 unsigned long gfx_power;
1006 u8 corr;
1007
1008 int c_m;
1009 int r_t;
3e373948
DV
1010
1011 struct drm_i915_gem_object *pwrctx;
1012 struct drm_i915_gem_object *renderctx;
c85aa885
DV
1013};
1014
a38911a3
WX
1015/* Power well structure for haswell */
1016struct i915_power_well {
c1ca727f 1017 const char *name;
6f3ef5dd 1018 bool always_on;
a38911a3
WX
1019 /* power well enable/disable usage count */
1020 int count;
c1ca727f
ID
1021 unsigned long domains;
1022 void *data;
1023 void (*set)(struct drm_device *dev, struct i915_power_well *power_well,
1024 bool enable);
1025 bool (*is_enabled)(struct drm_device *dev,
1026 struct i915_power_well *power_well);
a38911a3
WX
1027};
1028
83c00f55 1029struct i915_power_domains {
baa70707
ID
1030 /*
1031 * Power wells needed for initialization at driver init and suspend
1032 * time are on. They are kept on until after the first modeset.
1033 */
1034 bool init_power_on;
c1ca727f 1035 int power_well_count;
baa70707 1036
83c00f55 1037 struct mutex lock;
1da51581 1038 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1039 struct i915_power_well *power_wells;
83c00f55
ID
1040};
1041
231f42a4
DV
1042struct i915_dri1_state {
1043 unsigned allow_batchbuffer : 1;
1044 u32 __iomem *gfx_hws_cpu_addr;
1045
1046 unsigned int cpp;
1047 int back_offset;
1048 int front_offset;
1049 int current_page;
1050 int page_flipping;
1051
1052 uint32_t counter;
1053};
1054
db1b76ca
DV
1055struct i915_ums_state {
1056 /**
1057 * Flag if the X Server, and thus DRM, is not currently in
1058 * control of the device.
1059 *
1060 * This is set between LeaveVT and EnterVT. It needs to be
1061 * replaced with a semaphore. It also needs to be
1062 * transitioned away from for kernel modesetting.
1063 */
1064 int mm_suspended;
1065};
1066
35a85ac6 1067#define MAX_L3_SLICES 2
a4da4fa4 1068struct intel_l3_parity {
35a85ac6 1069 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1070 struct work_struct error_work;
35a85ac6 1071 int which_slice;
a4da4fa4
DV
1072};
1073
4b5aed62 1074struct i915_gem_mm {
4b5aed62
DV
1075 /** Memory allocator for GTT stolen memory */
1076 struct drm_mm stolen;
4b5aed62
DV
1077 /** List of all objects in gtt_space. Used to restore gtt
1078 * mappings on resume */
1079 struct list_head bound_list;
1080 /**
1081 * List of objects which are not bound to the GTT (thus
1082 * are idle and not used by the GPU) but still have
1083 * (presumably uncached) pages still attached.
1084 */
1085 struct list_head unbound_list;
1086
1087 /** Usable portion of the GTT for GEM */
1088 unsigned long stolen_base; /* limited to low memory (32-bit) */
1089
4b5aed62
DV
1090 /** PPGTT used for aliasing the PPGTT with the GTT */
1091 struct i915_hw_ppgtt *aliasing_ppgtt;
1092
1093 struct shrinker inactive_shrinker;
1094 bool shrinker_no_lock_stealing;
1095
4b5aed62
DV
1096 /** LRU list of objects with fence regs on them. */
1097 struct list_head fence_list;
1098
1099 /**
1100 * We leave the user IRQ off as much as possible,
1101 * but this means that requests will finish and never
1102 * be retired once the system goes idle. Set a timer to
1103 * fire periodically while the ring is running. When it
1104 * fires, go retire requests.
1105 */
1106 struct delayed_work retire_work;
1107
b29c19b6
CW
1108 /**
1109 * When we detect an idle GPU, we want to turn on
1110 * powersaving features. So once we see that there
1111 * are no more requests outstanding and no more
1112 * arrive within a small period of time, we fire
1113 * off the idle_work.
1114 */
1115 struct delayed_work idle_work;
1116
4b5aed62
DV
1117 /**
1118 * Are we in a non-interruptible section of code like
1119 * modesetting?
1120 */
1121 bool interruptible;
1122
4b5aed62
DV
1123 /** Bit 6 swizzling required for X tiling */
1124 uint32_t bit_6_swizzle_x;
1125 /** Bit 6 swizzling required for Y tiling */
1126 uint32_t bit_6_swizzle_y;
1127
1128 /* storage for physical objects */
1129 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1130
1131 /* accounting, useful for userland debugging */
c20e8355 1132 spinlock_t object_stat_lock;
4b5aed62
DV
1133 size_t object_memory;
1134 u32 object_count;
1135};
1136
edc3d884
MK
1137struct drm_i915_error_state_buf {
1138 unsigned bytes;
1139 unsigned size;
1140 int err;
1141 u8 *buf;
1142 loff_t start;
1143 loff_t pos;
1144};
1145
fc16b48b
MK
1146struct i915_error_state_file_priv {
1147 struct drm_device *dev;
1148 struct drm_i915_error_state *error;
1149};
1150
99584db3
DV
1151struct i915_gpu_error {
1152 /* For hangcheck timer */
1153#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1154#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1155 /* Hang gpu twice in this window and your context gets banned */
1156#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1157
99584db3 1158 struct timer_list hangcheck_timer;
99584db3
DV
1159
1160 /* For reset and error_state handling. */
1161 spinlock_t lock;
1162 /* Protected by the above dev->gpu_error.lock. */
1163 struct drm_i915_error_state *first_error;
1164 struct work_struct work;
99584db3 1165
094f9a54
CW
1166
1167 unsigned long missed_irq_rings;
1168
1f83fee0 1169 /**
2ac0f450 1170 * State variable controlling the reset flow and count
1f83fee0 1171 *
2ac0f450
MK
1172 * This is a counter which gets incremented when reset is triggered,
1173 * and again when reset has been handled. So odd values (lowest bit set)
1174 * means that reset is in progress and even values that
1175 * (reset_counter >> 1):th reset was successfully completed.
1176 *
1177 * If reset is not completed succesfully, the I915_WEDGE bit is
1178 * set meaning that hardware is terminally sour and there is no
1179 * recovery. All waiters on the reset_queue will be woken when
1180 * that happens.
1181 *
1182 * This counter is used by the wait_seqno code to notice that reset
1183 * event happened and it needs to restart the entire ioctl (since most
1184 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1185 *
1186 * This is important for lock-free wait paths, where no contended lock
1187 * naturally enforces the correct ordering between the bail-out of the
1188 * waiter and the gpu reset work code.
1f83fee0
DV
1189 */
1190 atomic_t reset_counter;
1191
1f83fee0 1192#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1193#define I915_WEDGED (1 << 31)
1f83fee0
DV
1194
1195 /**
1196 * Waitqueue to signal when the reset has completed. Used by clients
1197 * that wait for dev_priv->mm.wedged to settle.
1198 */
1199 wait_queue_head_t reset_queue;
33196ded 1200
99584db3
DV
1201 /* For gpu hang simulation. */
1202 unsigned int stop_rings;
094f9a54
CW
1203
1204 /* For missed irq/seqno simulation. */
1205 unsigned int test_irq_rings;
99584db3
DV
1206};
1207
b8efb17b
ZR
1208enum modeset_restore {
1209 MODESET_ON_LID_OPEN,
1210 MODESET_DONE,
1211 MODESET_SUSPENDED,
1212};
1213
6acab15a
PZ
1214struct ddi_vbt_port_info {
1215 uint8_t hdmi_level_shift;
311a2094
PZ
1216
1217 uint8_t supports_dvi:1;
1218 uint8_t supports_hdmi:1;
1219 uint8_t supports_dp:1;
6acab15a
PZ
1220};
1221
41aa3448
RV
1222struct intel_vbt_data {
1223 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1224 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1225
1226 /* Feature bits */
1227 unsigned int int_tv_support:1;
1228 unsigned int lvds_dither:1;
1229 unsigned int lvds_vbt:1;
1230 unsigned int int_crt_support:1;
1231 unsigned int lvds_use_ssc:1;
1232 unsigned int display_clock_mode:1;
1233 unsigned int fdi_rx_polarity_inverted:1;
1234 int lvds_ssc_freq;
1235 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1236
1237 /* eDP */
1238 int edp_rate;
1239 int edp_lanes;
1240 int edp_preemphasis;
1241 int edp_vswing;
1242 bool edp_initialized;
1243 bool edp_support;
1244 int edp_bpp;
1245 struct edp_power_seq edp_pps;
1246
f00076d2
JN
1247 struct {
1248 u16 pwm_freq_hz;
1249 bool active_low_pwm;
1250 } backlight;
1251
d17c5443
SK
1252 /* MIPI DSI */
1253 struct {
1254 u16 panel_id;
1255 } dsi;
1256
41aa3448
RV
1257 int crt_ddc_pin;
1258
1259 int child_dev_num;
768f69c9 1260 union child_device_config *child_dev;
6acab15a
PZ
1261
1262 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1263};
1264
77c122bc
VS
1265enum intel_ddb_partitioning {
1266 INTEL_DDB_PART_1_2,
1267 INTEL_DDB_PART_5_6, /* IVB+ */
1268};
1269
1fd527cc
VS
1270struct intel_wm_level {
1271 bool enable;
1272 uint32_t pri_val;
1273 uint32_t spr_val;
1274 uint32_t cur_val;
1275 uint32_t fbc_val;
1276};
1277
820c1980 1278struct ilk_wm_values {
609cedef
VS
1279 uint32_t wm_pipe[3];
1280 uint32_t wm_lp[3];
1281 uint32_t wm_lp_spr[3];
1282 uint32_t wm_linetime[3];
1283 bool enable_fbc_wm;
1284 enum intel_ddb_partitioning partitioning;
1285};
1286
c67a470b
PZ
1287/*
1288 * This struct tracks the state needed for the Package C8+ feature.
1289 *
1290 * Package states C8 and deeper are really deep PC states that can only be
1291 * reached when all the devices on the system allow it, so even if the graphics
1292 * device allows PC8+, it doesn't mean the system will actually get to these
1293 * states.
1294 *
1295 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1296 * is disabled and the GPU is idle. When these conditions are met, we manually
1297 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1298 * refclk to Fclk.
1299 *
1300 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1301 * the state of some registers, so when we come back from PC8+ we need to
1302 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1303 * need to take care of the registers kept by RC6.
1304 *
1305 * The interrupt disabling is part of the requirements. We can only leave the
1306 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1307 * can lock the machine.
1308 *
1309 * Ideally every piece of our code that needs PC8+ disabled would call
1310 * hsw_disable_package_c8, which would increment disable_count and prevent the
1311 * system from reaching PC8+. But we don't have a symmetric way to do this for
1312 * everything, so we have the requirements_met and gpu_idle variables. When we
1313 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1314 * increase it in the opposite case. The requirements_met variable is true when
1315 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1316 * variable is true when the GPU is idle.
1317 *
1318 * In addition to everything, we only actually enable PC8+ if disable_count
1319 * stays at zero for at least some seconds. This is implemented with the
1320 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1321 * consecutive times when all screens are disabled and some background app
1322 * queries the state of our connectors, or we have some application constantly
1323 * waking up to use the GPU. Only after the enable_work function actually
1324 * enables PC8+ the "enable" variable will become true, which means that it can
1325 * be false even if disable_count is 0.
1326 *
1327 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1328 * goes back to false exactly before we reenable the IRQs. We use this variable
1329 * to check if someone is trying to enable/disable IRQs while they're supposed
1330 * to be disabled. This shouldn't happen and we'll print some error messages in
1331 * case it happens, but if it actually happens we'll also update the variables
1332 * inside struct regsave so when we restore the IRQs they will contain the
1333 * latest expected values.
1334 *
1335 * For more, read "Display Sequences for Package C8" on our documentation.
1336 */
1337struct i915_package_c8 {
1338 bool requirements_met;
1339 bool gpu_idle;
1340 bool irqs_disabled;
1341 /* Only true after the delayed work task actually enables it. */
1342 bool enabled;
1343 int disable_count;
1344 struct mutex lock;
1345 struct delayed_work enable_work;
1346
1347 struct {
1348 uint32_t deimr;
1349 uint32_t sdeimr;
1350 uint32_t gtimr;
1351 uint32_t gtier;
1352 uint32_t gen6_pmimr;
1353 } regsave;
1354};
1355
8a187455
PZ
1356struct i915_runtime_pm {
1357 bool suspended;
1358};
1359
926321d5
DV
1360enum intel_pipe_crc_source {
1361 INTEL_PIPE_CRC_SOURCE_NONE,
1362 INTEL_PIPE_CRC_SOURCE_PLANE1,
1363 INTEL_PIPE_CRC_SOURCE_PLANE2,
1364 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1365 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1366 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1367 INTEL_PIPE_CRC_SOURCE_TV,
1368 INTEL_PIPE_CRC_SOURCE_DP_B,
1369 INTEL_PIPE_CRC_SOURCE_DP_C,
1370 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1371 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1372 INTEL_PIPE_CRC_SOURCE_MAX,
1373};
1374
8bf1e9f1 1375struct intel_pipe_crc_entry {
ac2300d4 1376 uint32_t frame;
8bf1e9f1
SH
1377 uint32_t crc[5];
1378};
1379
b2c88f5b 1380#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1381struct intel_pipe_crc {
d538bbdf
DL
1382 spinlock_t lock;
1383 bool opened; /* exclusive access to the result file */
e5f75aca 1384 struct intel_pipe_crc_entry *entries;
926321d5 1385 enum intel_pipe_crc_source source;
d538bbdf 1386 int head, tail;
07144428 1387 wait_queue_head_t wq;
8bf1e9f1
SH
1388};
1389
f4c956ad
DV
1390typedef struct drm_i915_private {
1391 struct drm_device *dev;
42dcedd4 1392 struct kmem_cache *slab;
f4c956ad 1393
5c969aa7 1394 const struct intel_device_info info;
f4c956ad
DV
1395
1396 int relative_constants_mode;
1397
1398 void __iomem *regs;
1399
907b28c5 1400 struct intel_uncore uncore;
f4c956ad
DV
1401
1402 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1403
28c70f16 1404
f4c956ad
DV
1405 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1406 * controller on different i2c buses. */
1407 struct mutex gmbus_mutex;
1408
1409 /**
1410 * Base address of the gmbus and gpio block.
1411 */
1412 uint32_t gpio_mmio_base;
1413
28c70f16
DV
1414 wait_queue_head_t gmbus_wait_queue;
1415
f4c956ad
DV
1416 struct pci_dev *bridge_dev;
1417 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1418 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1419
1420 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1421 struct resource mch_res;
1422
f4c956ad
DV
1423 /* protects the irq masks */
1424 spinlock_t irq_lock;
1425
9ee32fea
DV
1426 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1427 struct pm_qos_request pm_qos;
1428
f4c956ad 1429 /* DPIO indirect register protection */
09153000 1430 struct mutex dpio_lock;
f4c956ad
DV
1431
1432 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1433 union {
1434 u32 irq_mask;
1435 u32 de_irq_mask[I915_MAX_PIPES];
1436 };
f4c956ad 1437 u32 gt_irq_mask;
605cd25b 1438 u32 pm_irq_mask;
f4c956ad 1439
f4c956ad 1440 struct work_struct hotplug_work;
52d7eced 1441 bool enable_hotplug_processing;
b543fb04
EE
1442 struct {
1443 unsigned long hpd_last_jiffies;
1444 int hpd_cnt;
1445 enum {
1446 HPD_ENABLED = 0,
1447 HPD_DISABLED = 1,
1448 HPD_MARK_DISABLED = 2
1449 } hpd_mark;
1450 } hpd_stats[HPD_NUM_PINS];
142e2398 1451 u32 hpd_event_bits;
ac4c16c5 1452 struct timer_list hotplug_reenable_timer;
f4c956ad 1453
5c3fe8b0 1454 struct i915_fbc fbc;
f4c956ad 1455 struct intel_opregion opregion;
41aa3448 1456 struct intel_vbt_data vbt;
f4c956ad
DV
1457
1458 /* overlay */
1459 struct intel_overlay *overlay;
f4c956ad 1460
58c68779
JN
1461 /* backlight registers and fields in struct intel_panel */
1462 spinlock_t backlight_lock;
31ad8ec6 1463
f4c956ad 1464 /* LVDS info */
f4c956ad
DV
1465 bool no_aux_handshake;
1466
f4c956ad
DV
1467 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1468 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1469 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1470
1471 unsigned int fsb_freq, mem_freq, is_ddr3;
1472
645416f5
DV
1473 /**
1474 * wq - Driver workqueue for GEM.
1475 *
1476 * NOTE: Work items scheduled here are not allowed to grab any modeset
1477 * locks, for otherwise the flushing done in the pageflip code will
1478 * result in deadlocks.
1479 */
f4c956ad
DV
1480 struct workqueue_struct *wq;
1481
1482 /* Display functions */
1483 struct drm_i915_display_funcs display;
1484
1485 /* PCH chipset type */
1486 enum intel_pch pch_type;
17a303ec 1487 unsigned short pch_id;
f4c956ad
DV
1488
1489 unsigned long quirks;
1490
b8efb17b
ZR
1491 enum modeset_restore modeset_restore;
1492 struct mutex modeset_restore_lock;
673a394b 1493
a7bbbd63 1494 struct list_head vm_list; /* Global list of all address spaces */
853ba5d2 1495 struct i915_gtt gtt; /* VMA representing the global address space */
5d4545ae 1496
4b5aed62 1497 struct i915_gem_mm mm;
8781342d 1498
8781342d
DV
1499 /* Kernel Modesetting */
1500
9b9d172d 1501 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1502
76c4ac04
DL
1503 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1504 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1505 wait_queue_head_t pending_flip_queue;
1506
c4597872
DV
1507#ifdef CONFIG_DEBUG_FS
1508 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1509#endif
1510
e72f9fbf
DV
1511 int num_shared_dpll;
1512 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1513 struct intel_ddi_plls ddi_plls;
e4607fcf 1514 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1515
652c393a
JB
1516 /* Reclocking support */
1517 bool render_reclock_avail;
1518 bool lvds_downclock_avail;
18f9ed12
ZY
1519 /* indicates the reduced downclock for LVDS*/
1520 int lvds_downclock;
652c393a 1521 u16 orig_clock;
f97108d1 1522
c4804411 1523 bool mchbar_need_disable;
f97108d1 1524
a4da4fa4
DV
1525 struct intel_l3_parity l3_parity;
1526
59124506
BW
1527 /* Cannot be determined by PCIID. You must always read a register. */
1528 size_t ellc_size;
1529
c6a828d3 1530 /* gen6+ rps state */
c85aa885 1531 struct intel_gen6_power_mgmt rps;
c6a828d3 1532
20e4d407
DV
1533 /* ilk-only ips/rps state. Everything in here is protected by the global
1534 * mchdev_lock in intel_pm.c */
c85aa885 1535 struct intel_ilk_power_mgmt ips;
b5e50c3f 1536
83c00f55 1537 struct i915_power_domains power_domains;
a38911a3 1538
a031d709 1539 struct i915_psr psr;
3f51e471 1540
99584db3 1541 struct i915_gpu_error gpu_error;
ae681d96 1542
c9cddffc
JB
1543 struct drm_i915_gem_object *vlv_pctx;
1544
4520f53a 1545#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1546 /* list of fbdev register on this device */
1547 struct intel_fbdev *fbdev;
4520f53a 1548#endif
e953fd7b 1549
073f34d9
JB
1550 /*
1551 * The console may be contended at resume, but we don't
1552 * want it to block on it.
1553 */
1554 struct work_struct console_resume_work;
1555
e953fd7b 1556 struct drm_property *broadcast_rgb_property;
3f43c48d 1557 struct drm_property *force_audio_property;
e3689190 1558
254f965c 1559 uint32_t hw_context_size;
a33afea5 1560 struct list_head context_list;
f4c956ad 1561
3e68320e 1562 u32 fdi_rx_config;
68d18ad7 1563
f4c956ad 1564 struct i915_suspend_saved_registers regfile;
231f42a4 1565
53615a5e
VS
1566 struct {
1567 /*
1568 * Raw watermark latency values:
1569 * in 0.1us units for WM0,
1570 * in 0.5us units for WM1+.
1571 */
1572 /* primary */
1573 uint16_t pri_latency[5];
1574 /* sprite */
1575 uint16_t spr_latency[5];
1576 /* cursor */
1577 uint16_t cur_latency[5];
609cedef
VS
1578
1579 /* current hardware state */
820c1980 1580 struct ilk_wm_values hw;
53615a5e
VS
1581 } wm;
1582
c67a470b
PZ
1583 struct i915_package_c8 pc8;
1584
8a187455
PZ
1585 struct i915_runtime_pm pm;
1586
231f42a4
DV
1587 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1588 * here! */
1589 struct i915_dri1_state dri1;
db1b76ca
DV
1590 /* Old ums support infrastructure, same warning applies. */
1591 struct i915_ums_state ums;
1da177e4
LT
1592} drm_i915_private_t;
1593
2c1792a1
CW
1594static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1595{
1596 return dev->dev_private;
1597}
1598
b4519513
CW
1599/* Iterate over initialised rings */
1600#define for_each_ring(ring__, dev_priv__, i__) \
1601 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1602 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1603
b1d7e4b4
WF
1604enum hdmi_force_audio {
1605 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1606 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1607 HDMI_AUDIO_AUTO, /* trust EDID */
1608 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1609};
1610
190d6cd5 1611#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1612
37e680a1
CW
1613struct drm_i915_gem_object_ops {
1614 /* Interface between the GEM object and its backing storage.
1615 * get_pages() is called once prior to the use of the associated set
1616 * of pages before to binding them into the GTT, and put_pages() is
1617 * called after we no longer need them. As we expect there to be
1618 * associated cost with migrating pages between the backing storage
1619 * and making them available for the GPU (e.g. clflush), we may hold
1620 * onto the pages after they are no longer referenced by the GPU
1621 * in case they may be used again shortly (for example migrating the
1622 * pages to a different memory domain within the GTT). put_pages()
1623 * will therefore most likely be called when the object itself is
1624 * being released or under memory pressure (where we attempt to
1625 * reap pages for the shrinker).
1626 */
1627 int (*get_pages)(struct drm_i915_gem_object *);
1628 void (*put_pages)(struct drm_i915_gem_object *);
1629};
1630
673a394b 1631struct drm_i915_gem_object {
c397b908 1632 struct drm_gem_object base;
673a394b 1633
37e680a1
CW
1634 const struct drm_i915_gem_object_ops *ops;
1635
2f633156
BW
1636 /** List of VMAs backed by this object */
1637 struct list_head vma_list;
1638
c1ad11fc
CW
1639 /** Stolen memory for this object, instead of being backed by shmem. */
1640 struct drm_mm_node *stolen;
35c20a60 1641 struct list_head global_list;
673a394b 1642
69dc4987 1643 struct list_head ring_list;
b25cb2f8
BW
1644 /** Used in execbuf to temporarily hold a ref */
1645 struct list_head obj_exec_link;
673a394b
EA
1646
1647 /**
65ce3027
CW
1648 * This is set if the object is on the active lists (has pending
1649 * rendering and so a non-zero seqno), and is not set if it i s on
1650 * inactive (ready to be unbound) list.
673a394b 1651 */
0206e353 1652 unsigned int active:1;
673a394b
EA
1653
1654 /**
1655 * This is set if the object has been written to since last bound
1656 * to the GTT
1657 */
0206e353 1658 unsigned int dirty:1;
778c3544
DV
1659
1660 /**
1661 * Fence register bits (if any) for this object. Will be set
1662 * as needed when mapped into the GTT.
1663 * Protected by dev->struct_mutex.
778c3544 1664 */
4b9de737 1665 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1666
778c3544
DV
1667 /**
1668 * Advice: are the backing pages purgeable?
1669 */
0206e353 1670 unsigned int madv:2;
778c3544 1671
778c3544
DV
1672 /**
1673 * Current tiling mode for the object.
1674 */
0206e353 1675 unsigned int tiling_mode:2;
5d82e3e6
CW
1676 /**
1677 * Whether the tiling parameters for the currently associated fence
1678 * register have changed. Note that for the purposes of tracking
1679 * tiling changes we also treat the unfenced register, the register
1680 * slot that the object occupies whilst it executes a fenced
1681 * command (such as BLT on gen2/3), as a "fence".
1682 */
1683 unsigned int fence_dirty:1;
778c3544 1684
75e9e915
DV
1685 /**
1686 * Is the object at the current location in the gtt mappable and
1687 * fenceable? Used to avoid costly recalculations.
1688 */
0206e353 1689 unsigned int map_and_fenceable:1;
75e9e915 1690
fb7d516a
DV
1691 /**
1692 * Whether the current gtt mapping needs to be mappable (and isn't just
1693 * mappable by accident). Track pin and fault separate for a more
1694 * accurate mappable working set.
1695 */
0206e353
AJ
1696 unsigned int fault_mappable:1;
1697 unsigned int pin_mappable:1;
cc98b413 1698 unsigned int pin_display:1;
fb7d516a 1699
caea7476
CW
1700 /*
1701 * Is the GPU currently using a fence to access this buffer,
1702 */
1703 unsigned int pending_fenced_gpu_access:1;
1704 unsigned int fenced_gpu_access:1;
1705
651d794f 1706 unsigned int cache_level:3;
93dfb40c 1707
7bddb01f 1708 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1709 unsigned int has_global_gtt_mapping:1;
9da3da66 1710 unsigned int has_dma_mapping:1;
7bddb01f 1711
9da3da66 1712 struct sg_table *pages;
a5570178 1713 int pages_pin_count;
673a394b 1714
1286ff73 1715 /* prime dma-buf support */
9a70cc2a
DA
1716 void *dma_buf_vmapping;
1717 int vmapping_count;
1718
caea7476
CW
1719 struct intel_ring_buffer *ring;
1720
1c293ea3 1721 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1722 uint32_t last_read_seqno;
1723 uint32_t last_write_seqno;
caea7476
CW
1724 /** Breadcrumb of last fenced GPU access to the buffer. */
1725 uint32_t last_fenced_seqno;
673a394b 1726
778c3544 1727 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1728 uint32_t stride;
673a394b 1729
80075d49
DV
1730 /** References from framebuffers, locks out tiling changes. */
1731 unsigned long framebuffer_references;
1732
280b713b 1733 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1734 unsigned long *bit_17;
280b713b 1735
79e53945 1736 /** User space pin count and filp owning the pin */
aa5f8021 1737 unsigned long user_pin_count;
79e53945 1738 struct drm_file *pin_filp;
71acb5eb
DA
1739
1740 /** for phy allocated objects */
1741 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1742};
b45305fc 1743#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1744
62b8b215 1745#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1746
673a394b
EA
1747/**
1748 * Request queue structure.
1749 *
1750 * The request queue allows us to note sequence numbers that have been emitted
1751 * and may be associated with active buffers to be retired.
1752 *
1753 * By keeping this list, we can avoid having to do questionable
1754 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1755 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1756 */
1757struct drm_i915_gem_request {
852835f3
ZN
1758 /** On Which ring this request was generated */
1759 struct intel_ring_buffer *ring;
1760
673a394b
EA
1761 /** GEM sequence number associated with this request. */
1762 uint32_t seqno;
1763
7d736f4f
MK
1764 /** Position in the ringbuffer of the start of the request */
1765 u32 head;
1766
1767 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1768 u32 tail;
1769
0e50e96b
MK
1770 /** Context related to this request */
1771 struct i915_hw_context *ctx;
1772
7d736f4f
MK
1773 /** Batch buffer related to this request if any */
1774 struct drm_i915_gem_object *batch_obj;
1775
673a394b
EA
1776 /** Time at which this request was emitted, in jiffies. */
1777 unsigned long emitted_jiffies;
1778
b962442e 1779 /** global list entry for this request */
673a394b 1780 struct list_head list;
b962442e 1781
f787a5f5 1782 struct drm_i915_file_private *file_priv;
b962442e
EA
1783 /** file_priv list entry for this request */
1784 struct list_head client_list;
673a394b
EA
1785};
1786
1787struct drm_i915_file_private {
b29c19b6
CW
1788 struct drm_i915_private *dev_priv;
1789
673a394b 1790 struct {
99057c81 1791 spinlock_t lock;
b962442e 1792 struct list_head request_list;
b29c19b6 1793 struct delayed_work idle_work;
673a394b 1794 } mm;
40521054 1795 struct idr context_idr;
e59ec13d 1796
0eea67eb 1797 struct i915_hw_context *private_default_ctx;
b29c19b6 1798 atomic_t rps_wait_boost;
673a394b
EA
1799};
1800
5c969aa7 1801#define INTEL_INFO(dev) (&to_i915(dev)->info)
cae5852d 1802
ffbab09b
VS
1803#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1804#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1805#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1806#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1807#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1808#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1809#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1810#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1811#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1812#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1813#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1814#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1815#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1816#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
1817#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1818#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 1819#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 1820#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
1821#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1822 (dev)->pdev->device == 0x0152 || \
1823 (dev)->pdev->device == 0x015a)
1824#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1825 (dev)->pdev->device == 0x0106 || \
1826 (dev)->pdev->device == 0x010A)
70a3eb7a 1827#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1828#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
4e8058a2 1829#define IS_BROADWELL(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1830#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 1831#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 1832 ((dev)->pdev->device & 0xFF00) == 0x0C00)
5dd8c4c3
BW
1833#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1834 (((dev)->pdev->device & 0xf) == 0x2 || \
1835 ((dev)->pdev->device & 0xf) == 0x6 || \
1836 ((dev)->pdev->device & 0xf) == 0xe))
1837#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 1838 ((dev)->pdev->device & 0xFF00) == 0x0A00)
5dd8c4c3 1839#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
9435373e 1840#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 1841 ((dev)->pdev->device & 0x00F0) == 0x0020)
b833d685 1842#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 1843
85436696
JB
1844/*
1845 * The genX designation typically refers to the render engine, so render
1846 * capability related checks should use IS_GEN, while display and other checks
1847 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1848 * chips, etc.).
1849 */
cae5852d
ZN
1850#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1851#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1852#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1853#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1854#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1855#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 1856#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1857
73ae478c
BW
1858#define RENDER_RING (1<<RCS)
1859#define BSD_RING (1<<VCS)
1860#define BLT_RING (1<<BCS)
1861#define VEBOX_RING (1<<VECS)
1862#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1863#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1864#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
3d29b842 1865#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
651d794f 1866#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
cae5852d
ZN
1867#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1868
254f965c 1869#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
246cbfb5 1870#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6 && !IS_VALLEYVIEW(dev))
c5dc5cec
BW
1871#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev) \
1872 && !IS_BROADWELL(dev))
1873#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
7e0d96bc 1874#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
1d2a314c 1875
05394f39 1876#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1877#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1878
b45305fc
DV
1879/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1880#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1881
cae5852d
ZN
1882/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1883 * rows, which changed the alignment requirements and fence programming.
1884 */
1885#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1886 IS_I915GM(dev)))
1887#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1888#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1889#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
1890#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1891#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
1892
1893#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1894#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 1895#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1896
2a114cc1 1897#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 1898
dd93be58 1899#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 1900#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 1901#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
7c6c2652 1902#define HAS_PC8(dev) (IS_HASWELL(dev)) /* XXX HSW:ULX */
df4547d8 1903#define HAS_RUNTIME_PM(dev) (IS_HASWELL(dev))
affa9354 1904
17a303ec
PZ
1905#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1906#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1907#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1908#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1909#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1910#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1911
2c1792a1 1912#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 1913#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1914#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1915#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1916#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1917#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1918
040d2baa
BW
1919/* DPF == dynamic parity feature */
1920#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1921#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 1922
c8735b0c
BW
1923#define GT_FREQUENCY_MULTIPLIER 50
1924
05394f39
CW
1925#include "i915_trace.h"
1926
baa70943 1927extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
1928extern int i915_max_ioctl;
1929
6a9ee8af
DA
1930extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1931extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1932extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1933extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1934
d330a953
JN
1935/* i915_params.c */
1936struct i915_params {
1937 int modeset;
1938 int panel_ignore_lid;
1939 unsigned int powersave;
1940 int semaphores;
1941 unsigned int lvds_downclock;
1942 int lvds_channel_mode;
1943 int panel_use_ssc;
1944 int vbt_sdvo_panel_type;
1945 int enable_rc6;
1946 int enable_fbc;
d330a953
JN
1947 int enable_ppgtt;
1948 int enable_psr;
1949 unsigned int preliminary_hw_support;
1950 int disable_power_well;
1951 int enable_ips;
d330a953
JN
1952 int enable_pc8;
1953 int pc8_timeout;
e5aa6541
DL
1954 int invert_brightness;
1955 /* leave bools at the end to not create holes */
1956 bool enable_hangcheck;
1957 bool fastboot;
d330a953
JN
1958 bool prefault_disable;
1959 bool reset;
d330a953
JN
1960};
1961extern struct i915_params i915 __read_mostly;
1962
1da177e4 1963 /* i915_dma.c */
d05c617e 1964void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1965extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1966extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1967extern int i915_driver_unload(struct drm_device *);
673a394b 1968extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1969extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1970extern void i915_driver_preclose(struct drm_device *dev,
1971 struct drm_file *file_priv);
673a394b
EA
1972extern void i915_driver_postclose(struct drm_device *dev,
1973 struct drm_file *file_priv);
84b1fd10 1974extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1975#ifdef CONFIG_COMPAT
0d6aa60b
DA
1976extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1977 unsigned long arg);
c43b5634 1978#endif
673a394b 1979extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1980 struct drm_clip_rect *box,
1981 int DR1, int DR4);
8e96d9c4 1982extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1983extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1984extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1985extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1986extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1987extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1988
073f34d9 1989extern void intel_console_resume(struct work_struct *work);
af6061af 1990
1da177e4 1991/* i915_irq.c */
10cd45b6 1992void i915_queue_hangcheck(struct drm_device *dev);
527f9e90 1993void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1994
76c3552f
D
1995void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
1996 int new_delay);
f71d4af4 1997extern void intel_irq_init(struct drm_device *dev);
20afbda2 1998extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
1999
2000extern void intel_uncore_sanitize(struct drm_device *dev);
2001extern void intel_uncore_early_sanitize(struct drm_device *dev);
2002extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2003extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2004extern void intel_uncore_fini(struct drm_device *dev);
b1f14ad0 2005
7c463586 2006void
755e9019
ID
2007i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe,
2008 u32 status_mask);
7c463586
KP
2009
2010void
755e9019
ID
2011i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe,
2012 u32 status_mask);
7c463586 2013
673a394b
EA
2014/* i915_gem.c */
2015int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2016 struct drm_file *file_priv);
2017int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2018 struct drm_file *file_priv);
2019int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2020 struct drm_file *file_priv);
2021int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2022 struct drm_file *file_priv);
2023int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2024 struct drm_file *file_priv);
de151cf6
JB
2025int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2026 struct drm_file *file_priv);
673a394b
EA
2027int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2028 struct drm_file *file_priv);
2029int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2030 struct drm_file *file_priv);
2031int i915_gem_execbuffer(struct drm_device *dev, void *data,
2032 struct drm_file *file_priv);
76446cac
JB
2033int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2034 struct drm_file *file_priv);
673a394b
EA
2035int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2036 struct drm_file *file_priv);
2037int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2038 struct drm_file *file_priv);
2039int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2040 struct drm_file *file_priv);
199adf40
BW
2041int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2042 struct drm_file *file);
2043int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2044 struct drm_file *file);
673a394b
EA
2045int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2046 struct drm_file *file_priv);
3ef94daa
CW
2047int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2048 struct drm_file *file_priv);
673a394b
EA
2049int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2050 struct drm_file *file_priv);
2051int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2052 struct drm_file *file_priv);
2053int i915_gem_set_tiling(struct drm_device *dev, void *data,
2054 struct drm_file *file_priv);
2055int i915_gem_get_tiling(struct drm_device *dev, void *data,
2056 struct drm_file *file_priv);
5a125c3c
EA
2057int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2058 struct drm_file *file_priv);
23ba4fd0
BW
2059int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2060 struct drm_file *file_priv);
673a394b 2061void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2062void *i915_gem_object_alloc(struct drm_device *dev);
2063void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2064void i915_gem_object_init(struct drm_i915_gem_object *obj,
2065 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2066struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2067 size_t size);
7e0d96bc
BW
2068void i915_init_vm(struct drm_i915_private *dev_priv,
2069 struct i915_address_space *vm);
673a394b 2070void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2071void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2072
2021746e 2073int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2074 struct i915_address_space *vm,
2021746e 2075 uint32_t alignment,
86a1ee26
CW
2076 bool map_and_fenceable,
2077 bool nonblocking);
d7f46fc4 2078void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
07fe0b12
BW
2079int __must_check i915_vma_unbind(struct i915_vma *vma);
2080int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
dd624afd 2081int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2082void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2083void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2084void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2085
37e680a1 2086int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2087static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2088{
67d5a50c
ID
2089 struct sg_page_iter sg_iter;
2090
2091 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2092 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2093
2094 return NULL;
9da3da66 2095}
a5570178
CW
2096static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2097{
2098 BUG_ON(obj->pages == NULL);
2099 obj->pages_pin_count++;
2100}
2101static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2102{
2103 BUG_ON(obj->pages_pin_count == 0);
2104 obj->pages_pin_count--;
2105}
2106
54cf91dc 2107int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
2108int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2109 struct intel_ring_buffer *to);
e2d05a8b
BW
2110void i915_vma_move_to_active(struct i915_vma *vma,
2111 struct intel_ring_buffer *ring);
ff72145b
DA
2112int i915_gem_dumb_create(struct drm_file *file_priv,
2113 struct drm_device *dev,
2114 struct drm_mode_create_dumb *args);
2115int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2116 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2117/**
2118 * Returns true if seq1 is later than seq2.
2119 */
2120static inline bool
2121i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2122{
2123 return (int32_t)(seq1 - seq2) >= 0;
2124}
2125
fca26bb4
MK
2126int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2127int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2128int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2129int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2130
9a5a53b3 2131static inline bool
1690e1eb
CW
2132i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2133{
2134 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2135 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2136 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
2137 return true;
2138 } else
2139 return false;
1690e1eb
CW
2140}
2141
2142static inline void
2143i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2144{
2145 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2146 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
b8c3af76 2147 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1690e1eb
CW
2148 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2149 }
2150}
2151
b29c19b6 2152bool i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 2153void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 2154int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2155 bool interruptible);
1f83fee0
DV
2156static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2157{
2158 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2159 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2160}
2161
2162static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2163{
2ac0f450
MK
2164 return atomic_read(&error->reset_counter) & I915_WEDGED;
2165}
2166
2167static inline u32 i915_reset_count(struct i915_gpu_error *error)
2168{
2169 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2170}
a71d8d94 2171
069efc1d 2172void i915_gem_reset(struct drm_device *dev);
000433b6 2173bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2174int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2175int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 2176int __must_check i915_gem_init_hw(struct drm_device *dev);
c3787e2e 2177int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
f691e2f4 2178void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2179void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2180int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2181int __must_check i915_gem_suspend(struct drm_device *dev);
0025c077
MK
2182int __i915_add_request(struct intel_ring_buffer *ring,
2183 struct drm_file *file,
7d736f4f 2184 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2185 u32 *seqno);
2186#define i915_add_request(ring, seqno) \
854c94a7 2187 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
2188int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2189 uint32_t seqno);
de151cf6 2190int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2191int __must_check
2192i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2193 bool write);
2194int __must_check
dabdfe02
CW
2195i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2196int __must_check
2da3b9b9
CW
2197i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2198 u32 alignment,
2021746e 2199 struct intel_ring_buffer *pipelined);
cc98b413 2200void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
71acb5eb 2201int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 2202 struct drm_i915_gem_object *obj,
6eeefaf3
CW
2203 int id,
2204 int align);
71acb5eb 2205void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 2206 struct drm_i915_gem_object *obj);
71acb5eb 2207void i915_gem_free_all_phys_object(struct drm_device *dev);
b29c19b6 2208int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2209void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2210
0fa87796
ID
2211uint32_t
2212i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2213uint32_t
d865110c
ID
2214i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2215 int tiling_mode, bool fenced);
467cffba 2216
e4ffd173
CW
2217int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2218 enum i915_cache_level cache_level);
2219
1286ff73
DV
2220struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2221 struct dma_buf *dma_buf);
2222
2223struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2224 struct drm_gem_object *gem_obj, int flags);
2225
19b2dbde
CW
2226void i915_gem_restore_fences(struct drm_device *dev);
2227
a70a3148
BW
2228unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2229 struct i915_address_space *vm);
2230bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2231bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2232 struct i915_address_space *vm);
2233unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2234 struct i915_address_space *vm);
2235struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2236 struct i915_address_space *vm);
accfef2e
BW
2237struct i915_vma *
2238i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2239 struct i915_address_space *vm);
5c2abbea
BW
2240
2241struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2242static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2243 struct i915_vma *vma;
2244 list_for_each_entry(vma, &obj->vma_list, vma_link)
2245 if (vma->pin_count > 0)
2246 return true;
2247 return false;
2248}
5c2abbea 2249
a70a3148
BW
2250/* Some GGTT VM helpers */
2251#define obj_to_ggtt(obj) \
2252 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2253static inline bool i915_is_ggtt(struct i915_address_space *vm)
2254{
2255 struct i915_address_space *ggtt =
2256 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2257 return vm == ggtt;
2258}
2259
2260static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2261{
2262 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2263}
2264
2265static inline unsigned long
2266i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2267{
2268 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2269}
2270
2271static inline unsigned long
2272i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2273{
2274 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2275}
c37e2204
BW
2276
2277static inline int __must_check
2278i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2279 uint32_t alignment,
2280 bool map_and_fenceable,
2281 bool nonblocking)
2282{
2283 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2284 map_and_fenceable, nonblocking);
2285}
a70a3148 2286
254f965c 2287/* i915_gem_context.c */
0eea67eb 2288#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
8245be31 2289int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2290void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2291void i915_gem_context_reset(struct drm_device *dev);
e422b888 2292int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2293int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2294void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841 2295int i915_switch_context(struct intel_ring_buffer *ring,
41bde553
BW
2296 struct drm_file *file, struct i915_hw_context *to);
2297struct i915_hw_context *
2298i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b
MK
2299void i915_gem_context_free(struct kref *ctx_ref);
2300static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2301{
c482972a
BW
2302 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2303 kref_get(&ctx->ref);
dce3271b
MK
2304}
2305
2306static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2307{
c482972a
BW
2308 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2309 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2310}
2311
3fac8978
MK
2312static inline bool i915_gem_context_is_default(const struct i915_hw_context *c)
2313{
2314 return c->id == DEFAULT_CONTEXT_ID;
2315}
2316
84624813
BW
2317int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2318 struct drm_file *file);
2319int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2320 struct drm_file *file);
1286ff73 2321
679845ed
BW
2322/* i915_gem_evict.c */
2323int __must_check i915_gem_evict_something(struct drm_device *dev,
2324 struct i915_address_space *vm,
2325 int min_size,
2326 unsigned alignment,
2327 unsigned cache_level,
2328 bool mappable,
2329 bool nonblock);
2330int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2331int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2332
76aaf220 2333/* i915_gem_gtt.c */
828c7908
BW
2334void i915_check_and_clear_faults(struct drm_device *dev);
2335void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
76aaf220 2336void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907 2337int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
74163907 2338void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
2339void i915_gem_init_global_gtt(struct drm_device *dev);
2340void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2341 unsigned long mappable_end, unsigned long end);
e76e9aeb 2342int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 2343static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2344{
2345 if (INTEL_INFO(dev)->gen < 6)
2346 intel_gtt_chipset_flush();
2347}
246cbfb5
BW
2348int i915_gem_init_ppgtt(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt);
2349static inline bool intel_enable_ppgtt(struct drm_device *dev, bool full)
2350{
d330a953 2351 if (i915.enable_ppgtt == 0 || !HAS_ALIASING_PPGTT(dev))
246cbfb5 2352 return false;
e76e9aeb 2353
d330a953 2354 if (i915.enable_ppgtt == 1 && full)
7e0d96bc 2355 return false;
76aaf220 2356
246cbfb5
BW
2357#ifdef CONFIG_INTEL_IOMMU
2358 /* Disable ppgtt on SNB if VT-d is on. */
2359 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
2360 DRM_INFO("Disabling PPGTT because VT-d is on\n");
2361 return false;
2362 }
2363#endif
2364
7e0d96bc
BW
2365 if (full)
2366 return HAS_PPGTT(dev);
2367 else
2368 return HAS_ALIASING_PPGTT(dev);
246cbfb5
BW
2369}
2370
c7c48dfd
BW
2371static inline void ppgtt_release(struct kref *kref)
2372{
2373 struct i915_hw_ppgtt *ppgtt = container_of(kref, struct i915_hw_ppgtt, ref);
679845ed
BW
2374 struct drm_device *dev = ppgtt->base.dev;
2375 struct drm_i915_private *dev_priv = dev->dev_private;
2376 struct i915_address_space *vm = &ppgtt->base;
2377
2378 if (ppgtt == dev_priv->mm.aliasing_ppgtt ||
2379 (list_empty(&vm->active_list) && list_empty(&vm->inactive_list))) {
2380 ppgtt->base.cleanup(&ppgtt->base);
2381 return;
2382 }
2383
2384 /*
2385 * Make sure vmas are unbound before we take down the drm_mm
2386 *
2387 * FIXME: Proper refcounting should take care of this, this shouldn't be
2388 * needed at all.
2389 */
2390 if (!list_empty(&vm->active_list)) {
2391 struct i915_vma *vma;
2392
2393 list_for_each_entry(vma, &vm->active_list, mm_list)
2394 if (WARN_ON(list_empty(&vma->vma_link) ||
2395 list_is_singular(&vma->vma_link)))
2396 break;
2397
2398 i915_gem_evict_vm(&ppgtt->base, true);
2399 } else {
2400 i915_gem_retire_requests(dev);
2401 i915_gem_evict_vm(&ppgtt->base, false);
2402 }
c7c48dfd
BW
2403
2404 ppgtt->base.cleanup(&ppgtt->base);
2405}
b47eb4a2 2406
9797fbfb
CW
2407/* i915_gem_stolen.c */
2408int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
2409int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2410void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2411void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2412struct drm_i915_gem_object *
2413i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2414struct drm_i915_gem_object *
2415i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2416 u32 stolen_offset,
2417 u32 gtt_offset,
2418 u32 size);
0104fdbb 2419void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 2420
673a394b 2421/* i915_gem_tiling.c */
2c1792a1 2422static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67
CW
2423{
2424 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2425
2426 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2427 obj->tiling_mode != I915_TILING_NONE;
2428}
2429
673a394b 2430void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2431void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2432void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2433
2434/* i915_gem_debug.c */
23bc5982
CW
2435#if WATCH_LISTS
2436int i915_verify_lists(struct drm_device *dev);
673a394b 2437#else
23bc5982 2438#define i915_verify_lists(dev) 0
673a394b 2439#endif
1da177e4 2440
2017263e 2441/* i915_debugfs.c */
27c202ad
BG
2442int i915_debugfs_init(struct drm_minor *minor);
2443void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2444#ifdef CONFIG_DEBUG_FS
07144428
DL
2445void intel_display_crc_init(struct drm_device *dev);
2446#else
f8c168fa 2447static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2448#endif
84734a04
MK
2449
2450/* i915_gpu_error.c */
edc3d884
MK
2451__printf(2, 3)
2452void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2453int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2454 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2455int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2456 size_t count, loff_t pos);
2457static inline void i915_error_state_buf_release(
2458 struct drm_i915_error_state_buf *eb)
2459{
2460 kfree(eb->buf);
2461}
84734a04
MK
2462void i915_capture_error_state(struct drm_device *dev);
2463void i915_error_state_get(struct drm_device *dev,
2464 struct i915_error_state_file_priv *error_priv);
2465void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2466void i915_destroy_error_state(struct drm_device *dev);
2467
2468void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2469const char *i915_cache_level_str(int type);
2017263e 2470
317c35d1
JB
2471/* i915_suspend.c */
2472extern int i915_save_state(struct drm_device *dev);
2473extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2474
d8157a36
DV
2475/* i915_ums.c */
2476void i915_save_display_reg(struct drm_device *dev);
2477void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2478
0136db58
BW
2479/* i915_sysfs.c */
2480void i915_setup_sysfs(struct drm_device *dev_priv);
2481void i915_teardown_sysfs(struct drm_device *dev_priv);
2482
f899fc64
CW
2483/* intel_i2c.c */
2484extern int intel_setup_gmbus(struct drm_device *dev);
2485extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2486static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2487{
2ed06c93 2488 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2489}
2490
2491extern struct i2c_adapter *intel_gmbus_get_adapter(
2492 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2493extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2494extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2495static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2496{
2497 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2498}
f899fc64
CW
2499extern void intel_i2c_reset(struct drm_device *dev);
2500
3b617967 2501/* intel_opregion.c */
9c4b0a68 2502struct intel_encoder;
44834a67
CW
2503extern int intel_opregion_setup(struct drm_device *dev);
2504#ifdef CONFIG_ACPI
2505extern void intel_opregion_init(struct drm_device *dev);
2506extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2507extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2508extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2509 bool enable);
ecbc5cf3
JN
2510extern int intel_opregion_notify_adapter(struct drm_device *dev,
2511 pci_power_t state);
65e082c9 2512#else
44834a67
CW
2513static inline void intel_opregion_init(struct drm_device *dev) { return; }
2514static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2515static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2516static inline int
2517intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2518{
2519 return 0;
2520}
ecbc5cf3
JN
2521static inline int
2522intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2523{
2524 return 0;
2525}
65e082c9 2526#endif
8ee1c3db 2527
723bfd70
JB
2528/* intel_acpi.c */
2529#ifdef CONFIG_ACPI
2530extern void intel_register_dsm_handler(void);
2531extern void intel_unregister_dsm_handler(void);
2532#else
2533static inline void intel_register_dsm_handler(void) { return; }
2534static inline void intel_unregister_dsm_handler(void) { return; }
2535#endif /* CONFIG_ACPI */
2536
79e53945 2537/* modesetting */
f817586c 2538extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2539extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2540extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2541extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2542extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 2543extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2544extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2545 bool force_restore);
44cec740 2546extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 2547extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2548extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2549extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2550extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2551extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2552extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2553extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2554extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2555extern void intel_detect_pch(struct drm_device *dev);
2556extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2557extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2558
2911a35b 2559extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2560int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2561 struct drm_file *file);
b6359918
MK
2562int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2563 struct drm_file *file);
575155a9 2564
6ef3d427
CW
2565/* overlay */
2566extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2567extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2568 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2569
2570extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2571extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2572 struct drm_device *dev,
2573 struct intel_display_error_state *error);
6ef3d427 2574
b7287d80
BW
2575/* On SNB platform, before reading ring registers forcewake bit
2576 * must be set to prevent GT core from power down and stale values being
2577 * returned.
2578 */
c8d9a590
D
2579void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2580void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
b7287d80 2581
42c0526c
BW
2582int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2583int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2584
2585/* intel_sideband.c */
64936258
JN
2586u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2587void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2588u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2589u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2590void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2591u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2592void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2593u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2594void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2595u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2596void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2597u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2598void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2599u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2600void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2601u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2602 enum intel_sbi_destination destination);
2603void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2604 enum intel_sbi_destination destination);
e9fe51c6
SK
2605u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2606void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2607
2ec3815f
VS
2608int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2609int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2610
940aece4
D
2611void vlv_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2612void vlv_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2613
2614#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
2615 (((reg) >= 0x2000 && (reg) < 0x4000) ||\
2616 ((reg) >= 0x5000 && (reg) < 0x8000) ||\
2617 ((reg) >= 0xB000 && (reg) < 0x12000) ||\
2618 ((reg) >= 0x2E000 && (reg) < 0x30000))
2619
2620#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)\
2621 (((reg) >= 0x12000 && (reg) < 0x14000) ||\
2622 ((reg) >= 0x22000 && (reg) < 0x24000) ||\
2623 ((reg) >= 0x30000 && (reg) < 0x40000))
2624
c8d9a590
D
2625#define FORCEWAKE_RENDER (1 << 0)
2626#define FORCEWAKE_MEDIA (1 << 1)
2627#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2628
2629
0b274481
BW
2630#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2631#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2632
2633#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2634#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2635#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2636#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2637
2638#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2639#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2640#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2641#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2642
2643#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2644#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d
ZN
2645
2646#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2647#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2648
55bc60db
VS
2649/* "Broadcast RGB" property */
2650#define INTEL_BROADCAST_RGB_AUTO 0
2651#define INTEL_BROADCAST_RGB_FULL 1
2652#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2653
766aa1c4
VS
2654static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2655{
2656 if (HAS_PCH_SPLIT(dev))
2657 return CPU_VGACNTRL;
2658 else if (IS_VALLEYVIEW(dev))
2659 return VLV_VGACNTRL;
2660 else
2661 return VGACNTRL;
2662}
2663
2bb4629a
VS
2664static inline void __user *to_user_ptr(u64 address)
2665{
2666 return (void __user *)(uintptr_t)address;
2667}
2668
df97729f
ID
2669static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2670{
2671 unsigned long j = msecs_to_jiffies(m);
2672
2673 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2674}
2675
2676static inline unsigned long
2677timespec_to_jiffies_timeout(const struct timespec *value)
2678{
2679 unsigned long j = timespec_to_jiffies(value);
2680
2681 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2682}
2683
dce56b3c
PZ
2684/*
2685 * If you need to wait X milliseconds between events A and B, but event B
2686 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2687 * when event A happened, then just before event B you call this function and
2688 * pass the timestamp as the first argument, and X as the second argument.
2689 */
2690static inline void
2691wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2692{
ec5e0cfb 2693 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
2694
2695 /*
2696 * Don't re-read the value of "jiffies" every time since it may change
2697 * behind our back and break the math.
2698 */
2699 tmp_jiffies = jiffies;
2700 target_jiffies = timestamp_jiffies +
2701 msecs_to_jiffies_timeout(to_wait_ms);
2702
2703 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
2704 remaining_jiffies = target_jiffies - tmp_jiffies;
2705 while (remaining_jiffies)
2706 remaining_jiffies =
2707 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
2708 }
2709}
2710
1da177e4 2711#endif