]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915/skl: Adding power domains for AUX controllers
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
b20385f1 38#include "intel_lrc.h"
0260c420 39#include "i915_gem_gtt.h"
564ddb2f 40#include "i915_gem_render_state.h"
0839ccb8 41#include <linux/io-mapping.h>
f899fc64 42#include <linux/i2c.h>
c167a6fc 43#include <linux/i2c-algo-bit.h>
0ade6386 44#include <drm/intel-gtt.h>
ba8286fa 45#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 46#include <drm/drm_gem.h>
aaa6fd2a 47#include <linux/backlight.h>
5cc9ed4b 48#include <linux/hashtable.h>
2911a35b 49#include <linux/intel-iommu.h>
742cbee8 50#include <linux/kref.h>
9ee32fea 51#include <linux/pm_qos.h>
585fb111 52
1da177e4
LT
53/* General customization:
54 */
55
1da177e4
LT
56#define DRIVER_NAME "i915"
57#define DRIVER_DESC "Intel Graphics"
0a0c0018 58#define DRIVER_DATE "20150117"
1da177e4 59
c883ef1b 60#undef WARN_ON
5f77eeb0
DV
61/* Many gcc seem to no see through this and fall over :( */
62#if 0
63#define WARN_ON(x) ({ \
64 bool __i915_warn_cond = (x); \
65 if (__builtin_constant_p(__i915_warn_cond)) \
66 BUILD_BUG_ON(__i915_warn_cond); \
67 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
68#else
69#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
70#endif
71
72#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
73 (long) (x), __func__);
c883ef1b 74
e2c719b7
RC
75/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
76 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
77 * which may not necessarily be a user visible problem. This will either
78 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
79 * enable distros and users to tailor their preferred amount of i915 abrt
80 * spam.
81 */
82#define I915_STATE_WARN(condition, format...) ({ \
83 int __ret_warn_on = !!(condition); \
84 if (unlikely(__ret_warn_on)) { \
85 if (i915.verbose_state_checks) \
2f3408c7 86 WARN(1, format); \
e2c719b7
RC
87 else \
88 DRM_ERROR(format); \
89 } \
90 unlikely(__ret_warn_on); \
91})
92
93#define I915_STATE_WARN_ON(condition) ({ \
94 int __ret_warn_on = !!(condition); \
95 if (unlikely(__ret_warn_on)) { \
96 if (i915.verbose_state_checks) \
2f3408c7 97 WARN(1, "WARN_ON(" #condition ")\n"); \
e2c719b7
RC
98 else \
99 DRM_ERROR("WARN_ON(" #condition ")\n"); \
100 } \
101 unlikely(__ret_warn_on); \
102})
103
317c35d1 104enum pipe {
752aa88a 105 INVALID_PIPE = -1,
317c35d1
JB
106 PIPE_A = 0,
107 PIPE_B,
9db4a9c7 108 PIPE_C,
a57c774a
AK
109 _PIPE_EDP,
110 I915_MAX_PIPES = _PIPE_EDP
317c35d1 111};
9db4a9c7 112#define pipe_name(p) ((p) + 'A')
317c35d1 113
a5c961d1
PZ
114enum transcoder {
115 TRANSCODER_A = 0,
116 TRANSCODER_B,
117 TRANSCODER_C,
a57c774a
AK
118 TRANSCODER_EDP,
119 I915_MAX_TRANSCODERS
a5c961d1
PZ
120};
121#define transcoder_name(t) ((t) + 'A')
122
84139d1e
DL
123/*
124 * This is the maximum (across all platforms) number of planes (primary +
125 * sprites) that can be active at the same time on one pipe.
126 *
127 * This value doesn't count the cursor plane.
128 */
129#define I915_MAX_PLANES 3
130
80824003
JB
131enum plane {
132 PLANE_A = 0,
133 PLANE_B,
9db4a9c7 134 PLANE_C,
80824003 135};
9db4a9c7 136#define plane_name(p) ((p) + 'A')
52440211 137
d615a166 138#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 139
2b139522
ED
140enum port {
141 PORT_A = 0,
142 PORT_B,
143 PORT_C,
144 PORT_D,
145 PORT_E,
146 I915_MAX_PORTS
147};
148#define port_name(p) ((p) + 'A')
149
a09caddd 150#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
151
152enum dpio_channel {
153 DPIO_CH0,
154 DPIO_CH1
155};
156
157enum dpio_phy {
158 DPIO_PHY0,
159 DPIO_PHY1
160};
161
b97186f0
PZ
162enum intel_display_power_domain {
163 POWER_DOMAIN_PIPE_A,
164 POWER_DOMAIN_PIPE_B,
165 POWER_DOMAIN_PIPE_C,
166 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
167 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
168 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
169 POWER_DOMAIN_TRANSCODER_A,
170 POWER_DOMAIN_TRANSCODER_B,
171 POWER_DOMAIN_TRANSCODER_C,
f52e353e 172 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
173 POWER_DOMAIN_PORT_DDI_A_2_LANES,
174 POWER_DOMAIN_PORT_DDI_A_4_LANES,
175 POWER_DOMAIN_PORT_DDI_B_2_LANES,
176 POWER_DOMAIN_PORT_DDI_B_4_LANES,
177 POWER_DOMAIN_PORT_DDI_C_2_LANES,
178 POWER_DOMAIN_PORT_DDI_C_4_LANES,
179 POWER_DOMAIN_PORT_DDI_D_2_LANES,
180 POWER_DOMAIN_PORT_DDI_D_4_LANES,
181 POWER_DOMAIN_PORT_DSI,
182 POWER_DOMAIN_PORT_CRT,
183 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 184 POWER_DOMAIN_VGA,
fbeeaa23 185 POWER_DOMAIN_AUDIO,
bd2bb1b9 186 POWER_DOMAIN_PLLS,
1407121a
S
187 POWER_DOMAIN_AUX_A,
188 POWER_DOMAIN_AUX_B,
189 POWER_DOMAIN_AUX_C,
190 POWER_DOMAIN_AUX_D,
baa70707 191 POWER_DOMAIN_INIT,
bddc7645
ID
192
193 POWER_DOMAIN_NUM,
b97186f0
PZ
194};
195
196#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
197#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
198 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
199#define POWER_DOMAIN_TRANSCODER(tran) \
200 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
201 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 202
1d843f9d
EE
203enum hpd_pin {
204 HPD_NONE = 0,
205 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
206 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
207 HPD_CRT,
208 HPD_SDVO_B,
209 HPD_SDVO_C,
210 HPD_PORT_B,
211 HPD_PORT_C,
212 HPD_PORT_D,
213 HPD_NUM_PINS
214};
215
2a2d5482
CW
216#define I915_GEM_GPU_DOMAINS \
217 (I915_GEM_DOMAIN_RENDER | \
218 I915_GEM_DOMAIN_SAMPLER | \
219 I915_GEM_DOMAIN_COMMAND | \
220 I915_GEM_DOMAIN_INSTRUCTION | \
221 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 222
055e393f
DL
223#define for_each_pipe(__dev_priv, __p) \
224 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
2d025a5b
DL
225#define for_each_plane(pipe, p) \
226 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
d615a166 227#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 228
d79b814d
DL
229#define for_each_crtc(dev, crtc) \
230 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
231
d063ae48
DL
232#define for_each_intel_crtc(dev, intel_crtc) \
233 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
234
b2784e15
DL
235#define for_each_intel_encoder(dev, intel_encoder) \
236 list_for_each_entry(intel_encoder, \
237 &(dev)->mode_config.encoder_list, \
238 base.head)
239
6c2b7c12
DV
240#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
241 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
242 if ((intel_encoder)->base.crtc == (__crtc))
243
53f5e3ca
JB
244#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
245 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
246 if ((intel_connector)->base.encoder == (__encoder))
247
b04c5bd6
BF
248#define for_each_power_domain(domain, mask) \
249 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
250 if ((1 << (domain)) & (mask))
251
e7b903d2 252struct drm_i915_private;
ad46cb53 253struct i915_mm_struct;
5cc9ed4b 254struct i915_mmu_object;
e7b903d2 255
46edb027
DV
256enum intel_dpll_id {
257 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
258 /* real shared dpll ids must be >= 0 */
9cd86933
DV
259 DPLL_ID_PCH_PLL_A = 0,
260 DPLL_ID_PCH_PLL_B = 1,
429d47d5 261 /* hsw/bdw */
9cd86933
DV
262 DPLL_ID_WRPLL1 = 0,
263 DPLL_ID_WRPLL2 = 1,
429d47d5
S
264 /* skl */
265 DPLL_ID_SKL_DPLL1 = 0,
266 DPLL_ID_SKL_DPLL2 = 1,
267 DPLL_ID_SKL_DPLL3 = 2,
46edb027 268};
429d47d5 269#define I915_NUM_PLLS 3
46edb027 270
5358901f 271struct intel_dpll_hw_state {
dcfc3552 272 /* i9xx, pch plls */
66e985c0 273 uint32_t dpll;
8bcc2795 274 uint32_t dpll_md;
66e985c0
DV
275 uint32_t fp0;
276 uint32_t fp1;
dcfc3552
DL
277
278 /* hsw, bdw */
d452c5b6 279 uint32_t wrpll;
d1a2dc78
S
280
281 /* skl */
282 /*
283 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
284 * lower part of crtl1 and they get shifted into position when writing
285 * the register. This allows us to easily compare the state to share
286 * the DPLL.
287 */
288 uint32_t ctrl1;
289 /* HDMI only, 0 when used for DP */
290 uint32_t cfgcr1, cfgcr2;
5358901f
DV
291};
292
3e369b76 293struct intel_shared_dpll_config {
1e6f2ddc 294 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
295 struct intel_dpll_hw_state hw_state;
296};
297
298struct intel_shared_dpll {
299 struct intel_shared_dpll_config config;
8bd31e67
ACO
300 struct intel_shared_dpll_config *new_config;
301
ee7b9f93
JB
302 int active; /* count of number of active CRTCs (i.e. DPMS on) */
303 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
304 const char *name;
305 /* should match the index in the dev_priv->shared_dplls array */
306 enum intel_dpll_id id;
96f6128c
DV
307 /* The mode_set hook is optional and should be used together with the
308 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
309 void (*mode_set)(struct drm_i915_private *dev_priv,
310 struct intel_shared_dpll *pll);
e7b903d2
DV
311 void (*enable)(struct drm_i915_private *dev_priv,
312 struct intel_shared_dpll *pll);
313 void (*disable)(struct drm_i915_private *dev_priv,
314 struct intel_shared_dpll *pll);
5358901f
DV
315 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
316 struct intel_shared_dpll *pll,
317 struct intel_dpll_hw_state *hw_state);
ee7b9f93 318};
ee7b9f93 319
429d47d5
S
320#define SKL_DPLL0 0
321#define SKL_DPLL1 1
322#define SKL_DPLL2 2
323#define SKL_DPLL3 3
324
e69d0bc1
DV
325/* Used by dp and fdi links */
326struct intel_link_m_n {
327 uint32_t tu;
328 uint32_t gmch_m;
329 uint32_t gmch_n;
330 uint32_t link_m;
331 uint32_t link_n;
332};
333
334void intel_link_compute_m_n(int bpp, int nlanes,
335 int pixel_clock, int link_clock,
336 struct intel_link_m_n *m_n);
337
1da177e4
LT
338/* Interface history:
339 *
340 * 1.1: Original.
0d6aa60b
DA
341 * 1.2: Add Power Management
342 * 1.3: Add vblank support
de227f5f 343 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 344 * 1.5: Add vblank pipe configuration
2228ed67
MD
345 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
346 * - Support vertical blank on secondary display pipe
1da177e4
LT
347 */
348#define DRIVER_MAJOR 1
2228ed67 349#define DRIVER_MINOR 6
1da177e4
LT
350#define DRIVER_PATCHLEVEL 0
351
23bc5982 352#define WATCH_LISTS 0
673a394b 353
0a3e67a4
JB
354struct opregion_header;
355struct opregion_acpi;
356struct opregion_swsci;
357struct opregion_asle;
358
8ee1c3db 359struct intel_opregion {
5bc4418b
BW
360 struct opregion_header __iomem *header;
361 struct opregion_acpi __iomem *acpi;
362 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
363 u32 swsci_gbda_sub_functions;
364 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
365 struct opregion_asle __iomem *asle;
366 void __iomem *vbt;
01fe9dbd 367 u32 __iomem *lid_state;
91a60f20 368 struct work_struct asle_work;
8ee1c3db 369};
44834a67 370#define OPREGION_SIZE (8*1024)
8ee1c3db 371
6ef3d427
CW
372struct intel_overlay;
373struct intel_overlay_error_state;
374
de151cf6 375#define I915_FENCE_REG_NONE -1
42b5aeab
VS
376#define I915_MAX_NUM_FENCES 32
377/* 32 fences + sign bit for FENCE_REG_NONE */
378#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
379
380struct drm_i915_fence_reg {
007cc8ac 381 struct list_head lru_list;
caea7476 382 struct drm_i915_gem_object *obj;
1690e1eb 383 int pin_count;
de151cf6 384};
7c1c2871 385
9b9d172d 386struct sdvo_device_mapping {
e957d772 387 u8 initialized;
9b9d172d 388 u8 dvo_port;
389 u8 slave_addr;
390 u8 dvo_wiring;
e957d772 391 u8 i2c_pin;
b1083333 392 u8 ddc_pin;
9b9d172d 393};
394
c4a1d9e4
CW
395struct intel_display_error_state;
396
63eeaf38 397struct drm_i915_error_state {
742cbee8 398 struct kref ref;
585b0288
BW
399 struct timeval time;
400
cb383002 401 char error_msg[128];
48b031e3 402 u32 reset_count;
62d5d69b 403 u32 suspend_count;
cb383002 404
585b0288 405 /* Generic register state */
63eeaf38
JB
406 u32 eir;
407 u32 pgtbl_er;
be998e2e 408 u32 ier;
885ea5a8 409 u32 gtier[4];
b9a3906b 410 u32 ccid;
0f3b6849
CW
411 u32 derrmr;
412 u32 forcewake;
585b0288
BW
413 u32 error; /* gen6+ */
414 u32 err_int; /* gen7 */
415 u32 done_reg;
91ec5d11
BW
416 u32 gac_eco;
417 u32 gam_ecochk;
418 u32 gab_ctl;
419 u32 gfx_mode;
585b0288 420 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
421 u64 fence[I915_MAX_NUM_FENCES];
422 struct intel_overlay_error_state *overlay;
423 struct intel_display_error_state *display;
0ca36d78 424 struct drm_i915_error_object *semaphore_obj;
585b0288 425
52d39a21 426 struct drm_i915_error_ring {
372fbb8e 427 bool valid;
362b8af7
BW
428 /* Software tracked state */
429 bool waiting;
430 int hangcheck_score;
431 enum intel_ring_hangcheck_action hangcheck_action;
432 int num_requests;
433
434 /* our own tracking of ring head and tail */
435 u32 cpu_ring_head;
436 u32 cpu_ring_tail;
437
438 u32 semaphore_seqno[I915_NUM_RINGS - 1];
439
440 /* Register state */
441 u32 tail;
442 u32 head;
443 u32 ctl;
444 u32 hws;
445 u32 ipeir;
446 u32 ipehr;
447 u32 instdone;
362b8af7
BW
448 u32 bbstate;
449 u32 instpm;
450 u32 instps;
451 u32 seqno;
452 u64 bbaddr;
50877445 453 u64 acthd;
362b8af7 454 u32 fault_reg;
13ffadd1 455 u64 faddr;
362b8af7
BW
456 u32 rc_psmi; /* sleep state */
457 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
458
52d39a21
CW
459 struct drm_i915_error_object {
460 int page_count;
461 u32 gtt_offset;
462 u32 *pages[0];
ab0e7ff9 463 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 464
52d39a21
CW
465 struct drm_i915_error_request {
466 long jiffies;
467 u32 seqno;
ee4f42b1 468 u32 tail;
52d39a21 469 } *requests;
6c7a01ec
BW
470
471 struct {
472 u32 gfx_mode;
473 union {
474 u64 pdp[4];
475 u32 pp_dir_base;
476 };
477 } vm_info;
ab0e7ff9
CW
478
479 pid_t pid;
480 char comm[TASK_COMM_LEN];
52d39a21 481 } ring[I915_NUM_RINGS];
3a448734 482
9df30794 483 struct drm_i915_error_buffer {
a779e5ab 484 u32 size;
9df30794 485 u32 name;
0201f1ec 486 u32 rseqno, wseqno;
9df30794
CW
487 u32 gtt_offset;
488 u32 read_domains;
489 u32 write_domain;
4b9de737 490 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
491 s32 pinned:2;
492 u32 tiling:2;
493 u32 dirty:1;
494 u32 purgeable:1;
5cc9ed4b 495 u32 userptr:1;
5d1333fc 496 s32 ring:4;
f56383cb 497 u32 cache_level:3;
95f5301d 498 } **active_bo, **pinned_bo;
6c7a01ec 499
95f5301d 500 u32 *active_bo_count, *pinned_bo_count;
3a448734 501 u32 vm_count;
63eeaf38
JB
502};
503
7bd688cd 504struct intel_connector;
820d2d77 505struct intel_encoder;
5cec258b 506struct intel_crtc_state;
46f297fb 507struct intel_plane_config;
0e8ffe1b 508struct intel_crtc;
ee9300bb
DV
509struct intel_limit;
510struct dpll;
b8cecdf5 511
e70236a8 512struct drm_i915_display_funcs {
ee5382ae 513 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 514 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
515 void (*disable_fbc)(struct drm_device *dev);
516 int (*get_display_clock_speed)(struct drm_device *dev);
517 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
518 /**
519 * find_dpll() - Find the best values for the PLL
520 * @limit: limits for the PLL
521 * @crtc: current CRTC
522 * @target: target frequency in kHz
523 * @refclk: reference clock frequency in kHz
524 * @match_clock: if provided, @best_clock P divider must
525 * match the P divider from @match_clock
526 * used for LVDS downclocking
527 * @best_clock: best PLL values found
528 *
529 * Returns true on success, false on failure.
530 */
531 bool (*find_dpll)(const struct intel_limit *limit,
a919ff14 532 struct intel_crtc *crtc,
ee9300bb
DV
533 int target, int refclk,
534 struct dpll *match_clock,
535 struct dpll *best_clock);
46ba614c 536 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
537 void (*update_sprite_wm)(struct drm_plane *plane,
538 struct drm_crtc *crtc,
ed57cb8a
DL
539 uint32_t sprite_width, uint32_t sprite_height,
540 int pixel_size, bool enable, bool scaled);
47fab737 541 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
542 /* Returns the active state of the crtc, and if the crtc is active,
543 * fills out the pipe-config with the hw state. */
544 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 545 struct intel_crtc_state *);
46f297fb
JB
546 void (*get_plane_config)(struct intel_crtc *,
547 struct intel_plane_config *);
190f68c5
ACO
548 int (*crtc_compute_clock)(struct intel_crtc *crtc,
549 struct intel_crtc_state *crtc_state);
76e5a89c
DV
550 void (*crtc_enable)(struct drm_crtc *crtc);
551 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 552 void (*off)(struct drm_crtc *crtc);
69bfe1a9
JN
553 void (*audio_codec_enable)(struct drm_connector *connector,
554 struct intel_encoder *encoder,
555 struct drm_display_mode *mode);
556 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 557 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 558 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
559 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
560 struct drm_framebuffer *fb,
ed8d1975 561 struct drm_i915_gem_object *obj,
a4872ba6 562 struct intel_engine_cs *ring,
ed8d1975 563 uint32_t flags);
29b9bde6
DV
564 void (*update_primary_plane)(struct drm_crtc *crtc,
565 struct drm_framebuffer *fb,
566 int x, int y);
20afbda2 567 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
568 /* clock updates for mode set */
569 /* cursor updates */
570 /* render clock increase/decrease */
571 /* display clock increase/decrease */
572 /* pll clock increase/decrease */
7bd688cd 573
6517d273 574 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
7bd688cd
JN
575 uint32_t (*get_backlight)(struct intel_connector *connector);
576 void (*set_backlight)(struct intel_connector *connector,
577 uint32_t level);
578 void (*disable_backlight)(struct intel_connector *connector);
579 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
580};
581
48c1026a
MK
582enum forcewake_domain_id {
583 FW_DOMAIN_ID_RENDER = 0,
584 FW_DOMAIN_ID_BLITTER,
585 FW_DOMAIN_ID_MEDIA,
586
587 FW_DOMAIN_ID_COUNT
588};
589
590enum forcewake_domains {
591 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
592 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
593 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
594 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
595 FORCEWAKE_BLITTER |
596 FORCEWAKE_MEDIA)
597};
598
907b28c5 599struct intel_uncore_funcs {
c8d9a590 600 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 601 enum forcewake_domains domains);
c8d9a590 602 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 603 enum forcewake_domains domains);
0b274481
BW
604
605 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
606 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
607 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
608 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
609
610 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
611 uint8_t val, bool trace);
612 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
613 uint16_t val, bool trace);
614 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
615 uint32_t val, bool trace);
616 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
617 uint64_t val, bool trace);
990bbdad
CW
618};
619
907b28c5
CW
620struct intel_uncore {
621 spinlock_t lock; /** lock is also taken in irq contexts. */
622
623 struct intel_uncore_funcs funcs;
624
625 unsigned fifo_count;
48c1026a 626 enum forcewake_domains fw_domains;
b2cff0db
CW
627
628 struct intel_uncore_forcewake_domain {
629 struct drm_i915_private *i915;
48c1026a 630 enum forcewake_domain_id id;
b2cff0db
CW
631 unsigned wake_count;
632 struct timer_list timer;
05a2fb15
MK
633 u32 reg_set;
634 u32 val_set;
635 u32 val_clear;
636 u32 reg_ack;
637 u32 reg_post;
638 u32 val_reset;
b2cff0db 639 } fw_domain[FW_DOMAIN_ID_COUNT];
b2cff0db
CW
640};
641
642/* Iterate over initialised fw domains */
643#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
644 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
645 (i__) < FW_DOMAIN_ID_COUNT; \
646 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
647 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
648
649#define for_each_fw_domain(domain__, dev_priv__, i__) \
650 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 651
79fc46df
DL
652#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
653 func(is_mobile) sep \
654 func(is_i85x) sep \
655 func(is_i915g) sep \
656 func(is_i945gm) sep \
657 func(is_g33) sep \
658 func(need_gfx_hws) sep \
659 func(is_g4x) sep \
660 func(is_pineview) sep \
661 func(is_broadwater) sep \
662 func(is_crestline) sep \
663 func(is_ivybridge) sep \
664 func(is_valleyview) sep \
665 func(is_haswell) sep \
7201c0b3 666 func(is_skylake) sep \
b833d685 667 func(is_preliminary) sep \
79fc46df
DL
668 func(has_fbc) sep \
669 func(has_pipe_cxsr) sep \
670 func(has_hotplug) sep \
671 func(cursor_needs_physical) sep \
672 func(has_overlay) sep \
673 func(overlay_needs_physical) sep \
674 func(supports_tv) sep \
dd93be58 675 func(has_llc) sep \
30568c45
DL
676 func(has_ddi) sep \
677 func(has_fpga_dbg)
c96ea64e 678
a587f779
DL
679#define DEFINE_FLAG(name) u8 name:1
680#define SEP_SEMICOLON ;
c96ea64e 681
cfdf1fa2 682struct intel_device_info {
10fce67a 683 u32 display_mmio_offset;
87f1f465 684 u16 device_id;
7eb552ae 685 u8 num_pipes:3;
d615a166 686 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 687 u8 gen;
73ae478c 688 u8 ring_mask; /* Rings supported by the HW */
a587f779 689 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
690 /* Register offsets for the various display pipes and transcoders */
691 int pipe_offsets[I915_MAX_TRANSCODERS];
692 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 693 int palette_offsets[I915_MAX_PIPES];
5efb3e28 694 int cursor_offsets[I915_MAX_PIPES];
693d11c3 695 unsigned int eu_total;
cfdf1fa2
KH
696};
697
a587f779
DL
698#undef DEFINE_FLAG
699#undef SEP_SEMICOLON
700
7faf1ab2
DV
701enum i915_cache_level {
702 I915_CACHE_NONE = 0,
350ec881
CW
703 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
704 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
705 caches, eg sampler/render caches, and the
706 large Last-Level-Cache. LLC is coherent with
707 the CPU, but L3 is only visible to the GPU. */
651d794f 708 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
709};
710
e59ec13d
MK
711struct i915_ctx_hang_stats {
712 /* This context had batch pending when hang was declared */
713 unsigned batch_pending;
714
715 /* This context had batch active when hang was declared */
716 unsigned batch_active;
be62acb4
MK
717
718 /* Time when this context was last blamed for a GPU reset */
719 unsigned long guilty_ts;
720
676fa572
CW
721 /* If the contexts causes a second GPU hang within this time,
722 * it is permanently banned from submitting any more work.
723 */
724 unsigned long ban_period_seconds;
725
be62acb4
MK
726 /* This context is banned to submit more work */
727 bool banned;
e59ec13d 728};
40521054
BW
729
730/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 731#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
732/**
733 * struct intel_context - as the name implies, represents a context.
734 * @ref: reference count.
735 * @user_handle: userspace tracking identity for this context.
736 * @remap_slice: l3 row remapping information.
737 * @file_priv: filp associated with this context (NULL for global default
738 * context).
739 * @hang_stats: information about the role of this context in possible GPU
740 * hangs.
741 * @vm: virtual memory space used by this context.
742 * @legacy_hw_ctx: render context backing object and whether it is correctly
743 * initialized (legacy ring submission mechanism only).
744 * @link: link in the global list of contexts.
745 *
746 * Contexts are memory images used by the hardware to store copies of their
747 * internal state.
748 */
273497e5 749struct intel_context {
dce3271b 750 struct kref ref;
821d66dd 751 int user_handle;
3ccfd19d 752 uint8_t remap_slice;
40521054 753 struct drm_i915_file_private *file_priv;
e59ec13d 754 struct i915_ctx_hang_stats hang_stats;
ae6c4806 755 struct i915_hw_ppgtt *ppgtt;
a33afea5 756
c9e003af 757 /* Legacy ring buffer submission */
ea0c76f8
OM
758 struct {
759 struct drm_i915_gem_object *rcs_state;
760 bool initialized;
761 } legacy_hw_ctx;
762
c9e003af 763 /* Execlists */
564ddb2f 764 bool rcs_initialized;
c9e003af
OM
765 struct {
766 struct drm_i915_gem_object *state;
84c2377f 767 struct intel_ringbuffer *ringbuf;
dcb4c12a 768 int unpin_count;
c9e003af
OM
769 } engine[I915_NUM_RINGS];
770
a33afea5 771 struct list_head link;
40521054
BW
772};
773
5c3fe8b0
BW
774struct i915_fbc {
775 unsigned long size;
5e59f717 776 unsigned threshold;
5c3fe8b0
BW
777 unsigned int fb_id;
778 enum plane plane;
779 int y;
780
c4213885 781 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
782 struct drm_mm_node *compressed_llb;
783
da46f936
RV
784 bool false_color;
785
9adccc60
PZ
786 /* Tracks whether the HW is actually enabled, not whether the feature is
787 * possible. */
788 bool enabled;
789
1d73c2a8
RV
790 /* On gen8 some rings cannont perform fbc clean operation so for now
791 * we are doing this on SW with mmio.
792 * This variable works in the opposite information direction
793 * of ring->fbc_dirty telling software on frontbuffer tracking
794 * to perform the cache clean on sw side.
795 */
796 bool need_sw_cache_clean;
797
5c3fe8b0
BW
798 struct intel_fbc_work {
799 struct delayed_work work;
800 struct drm_crtc *crtc;
801 struct drm_framebuffer *fb;
5c3fe8b0
BW
802 } *fbc_work;
803
29ebf90f
CW
804 enum no_fbc_reason {
805 FBC_OK, /* FBC is enabled */
806 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
807 FBC_NO_OUTPUT, /* no outputs enabled to compress */
808 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
809 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
810 FBC_MODE_TOO_LARGE, /* mode too large for compression */
811 FBC_BAD_PLANE, /* fbc not supported on plane */
812 FBC_NOT_TILED, /* buffer not tiled */
813 FBC_MULTIPLE_PIPES, /* more than one pipe active */
814 FBC_MODULE_PARAM,
815 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
816 } no_fbc_reason;
b5e50c3f
JB
817};
818
96178eeb
VK
819/**
820 * HIGH_RR is the highest eDP panel refresh rate read from EDID
821 * LOW_RR is the lowest eDP panel refresh rate found from EDID
822 * parsing for same resolution.
823 */
824enum drrs_refresh_rate_type {
825 DRRS_HIGH_RR,
826 DRRS_LOW_RR,
827 DRRS_MAX_RR, /* RR count */
828};
829
830enum drrs_support_type {
831 DRRS_NOT_SUPPORTED = 0,
832 STATIC_DRRS_SUPPORT = 1,
833 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
834};
835
2807cf69 836struct intel_dp;
96178eeb
VK
837struct i915_drrs {
838 struct mutex mutex;
839 struct delayed_work work;
840 struct intel_dp *dp;
841 unsigned busy_frontbuffer_bits;
842 enum drrs_refresh_rate_type refresh_rate_type;
843 enum drrs_support_type type;
844};
845
a031d709 846struct i915_psr {
f0355c4a 847 struct mutex lock;
a031d709
RV
848 bool sink_support;
849 bool source_ok;
2807cf69 850 struct intel_dp *enabled;
7c8f8a70
RV
851 bool active;
852 struct delayed_work work;
9ca15301 853 unsigned busy_frontbuffer_bits;
0243f7ba 854 bool link_standby;
3f51e471 855};
5c3fe8b0 856
3bad0781 857enum intel_pch {
f0350830 858 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
859 PCH_IBX, /* Ibexpeak PCH */
860 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 861 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 862 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 863 PCH_NOP,
3bad0781
ZW
864};
865
988d6ee8
PZ
866enum intel_sbi_destination {
867 SBI_ICLK,
868 SBI_MPHY,
869};
870
b690e96c 871#define QUIRK_PIPEA_FORCE (1<<0)
435793df 872#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 873#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 874#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 875#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 876#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 877
8be48d92 878struct intel_fbdev;
1630fe75 879struct intel_fbc_work;
38651674 880
c2b9152f
DV
881struct intel_gmbus {
882 struct i2c_adapter adapter;
f2ce9faf 883 u32 force_bit;
c2b9152f 884 u32 reg0;
36c785f0 885 u32 gpio_reg;
c167a6fc 886 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
887 struct drm_i915_private *dev_priv;
888};
889
f4c956ad 890struct i915_suspend_saved_registers {
ba8bbcf6
JB
891 u8 saveLBB;
892 u32 saveDSPACNTR;
893 u32 saveDSPBCNTR;
e948e994 894 u32 saveDSPARB;
ba8bbcf6
JB
895 u32 savePIPEACONF;
896 u32 savePIPEBCONF;
897 u32 savePIPEASRC;
898 u32 savePIPEBSRC;
899 u32 saveFPA0;
900 u32 saveFPA1;
901 u32 saveDPLL_A;
902 u32 saveDPLL_A_MD;
903 u32 saveHTOTAL_A;
904 u32 saveHBLANK_A;
905 u32 saveHSYNC_A;
906 u32 saveVTOTAL_A;
907 u32 saveVBLANK_A;
908 u32 saveVSYNC_A;
909 u32 saveBCLRPAT_A;
5586c8bc 910 u32 saveTRANSACONF;
42048781
ZW
911 u32 saveTRANS_HTOTAL_A;
912 u32 saveTRANS_HBLANK_A;
913 u32 saveTRANS_HSYNC_A;
914 u32 saveTRANS_VTOTAL_A;
915 u32 saveTRANS_VBLANK_A;
916 u32 saveTRANS_VSYNC_A;
0da3ea12 917 u32 savePIPEASTAT;
ba8bbcf6
JB
918 u32 saveDSPASTRIDE;
919 u32 saveDSPASIZE;
920 u32 saveDSPAPOS;
585fb111 921 u32 saveDSPAADDR;
ba8bbcf6
JB
922 u32 saveDSPASURF;
923 u32 saveDSPATILEOFF;
924 u32 savePFIT_PGM_RATIOS;
0eb96d6e 925 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
926 u32 saveBLC_PWM_CTL;
927 u32 saveBLC_PWM_CTL2;
42048781
ZW
928 u32 saveBLC_CPU_PWM_CTL;
929 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
930 u32 saveFPB0;
931 u32 saveFPB1;
932 u32 saveDPLL_B;
933 u32 saveDPLL_B_MD;
934 u32 saveHTOTAL_B;
935 u32 saveHBLANK_B;
936 u32 saveHSYNC_B;
937 u32 saveVTOTAL_B;
938 u32 saveVBLANK_B;
939 u32 saveVSYNC_B;
940 u32 saveBCLRPAT_B;
5586c8bc 941 u32 saveTRANSBCONF;
42048781
ZW
942 u32 saveTRANS_HTOTAL_B;
943 u32 saveTRANS_HBLANK_B;
944 u32 saveTRANS_HSYNC_B;
945 u32 saveTRANS_VTOTAL_B;
946 u32 saveTRANS_VBLANK_B;
947 u32 saveTRANS_VSYNC_B;
0da3ea12 948 u32 savePIPEBSTAT;
ba8bbcf6
JB
949 u32 saveDSPBSTRIDE;
950 u32 saveDSPBSIZE;
951 u32 saveDSPBPOS;
585fb111 952 u32 saveDSPBADDR;
ba8bbcf6
JB
953 u32 saveDSPBSURF;
954 u32 saveDSPBTILEOFF;
585fb111
JB
955 u32 saveVGA0;
956 u32 saveVGA1;
957 u32 saveVGA_PD;
ba8bbcf6
JB
958 u32 saveVGACNTRL;
959 u32 saveADPA;
960 u32 saveLVDS;
585fb111
JB
961 u32 savePP_ON_DELAYS;
962 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
963 u32 saveDVOA;
964 u32 saveDVOB;
965 u32 saveDVOC;
966 u32 savePP_ON;
967 u32 savePP_OFF;
968 u32 savePP_CONTROL;
585fb111 969 u32 savePP_DIVISOR;
ba8bbcf6
JB
970 u32 savePFIT_CONTROL;
971 u32 save_palette_a[256];
972 u32 save_palette_b[256];
ba8bbcf6 973 u32 saveFBC_CONTROL;
0da3ea12
JB
974 u32 saveIER;
975 u32 saveIIR;
976 u32 saveIMR;
42048781
ZW
977 u32 saveDEIER;
978 u32 saveDEIMR;
979 u32 saveGTIER;
980 u32 saveGTIMR;
981 u32 saveFDI_RXA_IMR;
982 u32 saveFDI_RXB_IMR;
1f84e550 983 u32 saveCACHE_MODE_0;
1f84e550 984 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
985 u32 saveSWF0[16];
986 u32 saveSWF1[16];
987 u32 saveSWF2[3];
988 u8 saveMSR;
989 u8 saveSR[8];
123f794f 990 u8 saveGR[25];
ba8bbcf6 991 u8 saveAR_INDEX;
a59e122a 992 u8 saveAR[21];
ba8bbcf6 993 u8 saveDACMASK;
a59e122a 994 u8 saveCR[37];
4b9de737 995 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
996 u32 saveCURACNTR;
997 u32 saveCURAPOS;
998 u32 saveCURABASE;
999 u32 saveCURBCNTR;
1000 u32 saveCURBPOS;
1001 u32 saveCURBBASE;
1002 u32 saveCURSIZE;
a4fc5ed6
KP
1003 u32 saveDP_B;
1004 u32 saveDP_C;
1005 u32 saveDP_D;
1006 u32 savePIPEA_GMCH_DATA_M;
1007 u32 savePIPEB_GMCH_DATA_M;
1008 u32 savePIPEA_GMCH_DATA_N;
1009 u32 savePIPEB_GMCH_DATA_N;
1010 u32 savePIPEA_DP_LINK_M;
1011 u32 savePIPEB_DP_LINK_M;
1012 u32 savePIPEA_DP_LINK_N;
1013 u32 savePIPEB_DP_LINK_N;
42048781
ZW
1014 u32 saveFDI_RXA_CTL;
1015 u32 saveFDI_TXA_CTL;
1016 u32 saveFDI_RXB_CTL;
1017 u32 saveFDI_TXB_CTL;
1018 u32 savePFA_CTL_1;
1019 u32 savePFB_CTL_1;
1020 u32 savePFA_WIN_SZ;
1021 u32 savePFB_WIN_SZ;
1022 u32 savePFA_WIN_POS;
1023 u32 savePFB_WIN_POS;
5586c8bc
ZW
1024 u32 savePCH_DREF_CONTROL;
1025 u32 saveDISP_ARB_CTL;
1026 u32 savePIPEA_DATA_M1;
1027 u32 savePIPEA_DATA_N1;
1028 u32 savePIPEA_LINK_M1;
1029 u32 savePIPEA_LINK_N1;
1030 u32 savePIPEB_DATA_M1;
1031 u32 savePIPEB_DATA_N1;
1032 u32 savePIPEB_LINK_M1;
1033 u32 savePIPEB_LINK_N1;
b5b72e89 1034 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 1035 u32 savePCH_PORT_HOTPLUG;
9f49c376 1036 u16 saveGCDGMBUS;
f4c956ad 1037};
c85aa885 1038
ddeea5b0
ID
1039struct vlv_s0ix_state {
1040 /* GAM */
1041 u32 wr_watermark;
1042 u32 gfx_prio_ctrl;
1043 u32 arb_mode;
1044 u32 gfx_pend_tlb0;
1045 u32 gfx_pend_tlb1;
1046 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1047 u32 media_max_req_count;
1048 u32 gfx_max_req_count;
1049 u32 render_hwsp;
1050 u32 ecochk;
1051 u32 bsd_hwsp;
1052 u32 blt_hwsp;
1053 u32 tlb_rd_addr;
1054
1055 /* MBC */
1056 u32 g3dctl;
1057 u32 gsckgctl;
1058 u32 mbctl;
1059
1060 /* GCP */
1061 u32 ucgctl1;
1062 u32 ucgctl3;
1063 u32 rcgctl1;
1064 u32 rcgctl2;
1065 u32 rstctl;
1066 u32 misccpctl;
1067
1068 /* GPM */
1069 u32 gfxpause;
1070 u32 rpdeuhwtc;
1071 u32 rpdeuc;
1072 u32 ecobus;
1073 u32 pwrdwnupctl;
1074 u32 rp_down_timeout;
1075 u32 rp_deucsw;
1076 u32 rcubmabdtmr;
1077 u32 rcedata;
1078 u32 spare2gh;
1079
1080 /* Display 1 CZ domain */
1081 u32 gt_imr;
1082 u32 gt_ier;
1083 u32 pm_imr;
1084 u32 pm_ier;
1085 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1086
1087 /* GT SA CZ domain */
1088 u32 tilectl;
1089 u32 gt_fifoctl;
1090 u32 gtlc_wake_ctrl;
1091 u32 gtlc_survive;
1092 u32 pmwgicz;
1093
1094 /* Display 2 CZ domain */
1095 u32 gu_ctl0;
1096 u32 gu_ctl1;
1097 u32 clock_gate_dis2;
1098};
1099
bf225f20
CW
1100struct intel_rps_ei {
1101 u32 cz_clock;
1102 u32 render_c0;
1103 u32 media_c0;
31685c25
D
1104};
1105
c85aa885 1106struct intel_gen6_power_mgmt {
d4d70aa5
ID
1107 /*
1108 * work, interrupts_enabled and pm_iir are protected by
1109 * dev_priv->irq_lock
1110 */
c85aa885 1111 struct work_struct work;
d4d70aa5 1112 bool interrupts_enabled;
c85aa885 1113 u32 pm_iir;
59cdb63d 1114
b39fb297
BW
1115 /* Frequencies are stored in potentially platform dependent multiples.
1116 * In other words, *_freq needs to be multiplied by X to be interesting.
1117 * Soft limits are those which are used for the dynamic reclocking done
1118 * by the driver (raise frequencies under heavy loads, and lower for
1119 * lighter loads). Hard limits are those imposed by the hardware.
1120 *
1121 * A distinction is made for overclocking, which is never enabled by
1122 * default, and is considered to be above the hard limit if it's
1123 * possible at all.
1124 */
1125 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1126 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1127 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1128 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1129 u8 min_freq; /* AKA RPn. Minimum frequency */
1130 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1131 u8 rp1_freq; /* "less than" RP0 power/freqency */
1132 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 1133 u32 cz_freq;
1a01ab3b 1134
31685c25 1135 u32 ei_interrupt_count;
1a01ab3b 1136
dd75fdc8
CW
1137 int last_adj;
1138 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1139
c0951f0c 1140 bool enabled;
1a01ab3b 1141 struct delayed_work delayed_resume_work;
4fc688ce 1142
bf225f20
CW
1143 /* manual wa residency calculations */
1144 struct intel_rps_ei up_ei, down_ei;
1145
4fc688ce
JB
1146 /*
1147 * Protects RPS/RC6 register access and PCU communication.
1148 * Must be taken after struct_mutex if nested.
1149 */
1150 struct mutex hw_lock;
c85aa885
DV
1151};
1152
1a240d4d
DV
1153/* defined intel_pm.c */
1154extern spinlock_t mchdev_lock;
1155
c85aa885
DV
1156struct intel_ilk_power_mgmt {
1157 u8 cur_delay;
1158 u8 min_delay;
1159 u8 max_delay;
1160 u8 fmax;
1161 u8 fstart;
1162
1163 u64 last_count1;
1164 unsigned long last_time1;
1165 unsigned long chipset_power;
1166 u64 last_count2;
5ed0bdf2 1167 u64 last_time2;
c85aa885
DV
1168 unsigned long gfx_power;
1169 u8 corr;
1170
1171 int c_m;
1172 int r_t;
3e373948
DV
1173
1174 struct drm_i915_gem_object *pwrctx;
1175 struct drm_i915_gem_object *renderctx;
c85aa885
DV
1176};
1177
c6cb582e
ID
1178struct drm_i915_private;
1179struct i915_power_well;
1180
1181struct i915_power_well_ops {
1182 /*
1183 * Synchronize the well's hw state to match the current sw state, for
1184 * example enable/disable it based on the current refcount. Called
1185 * during driver init and resume time, possibly after first calling
1186 * the enable/disable handlers.
1187 */
1188 void (*sync_hw)(struct drm_i915_private *dev_priv,
1189 struct i915_power_well *power_well);
1190 /*
1191 * Enable the well and resources that depend on it (for example
1192 * interrupts located on the well). Called after the 0->1 refcount
1193 * transition.
1194 */
1195 void (*enable)(struct drm_i915_private *dev_priv,
1196 struct i915_power_well *power_well);
1197 /*
1198 * Disable the well and resources that depend on it. Called after
1199 * the 1->0 refcount transition.
1200 */
1201 void (*disable)(struct drm_i915_private *dev_priv,
1202 struct i915_power_well *power_well);
1203 /* Returns the hw enabled state. */
1204 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1205 struct i915_power_well *power_well);
1206};
1207
a38911a3
WX
1208/* Power well structure for haswell */
1209struct i915_power_well {
c1ca727f 1210 const char *name;
6f3ef5dd 1211 bool always_on;
a38911a3
WX
1212 /* power well enable/disable usage count */
1213 int count;
bfafe93a
ID
1214 /* cached hw enabled state */
1215 bool hw_enabled;
c1ca727f 1216 unsigned long domains;
77961eb9 1217 unsigned long data;
c6cb582e 1218 const struct i915_power_well_ops *ops;
a38911a3
WX
1219};
1220
83c00f55 1221struct i915_power_domains {
baa70707
ID
1222 /*
1223 * Power wells needed for initialization at driver init and suspend
1224 * time are on. They are kept on until after the first modeset.
1225 */
1226 bool init_power_on;
0d116a29 1227 bool initializing;
c1ca727f 1228 int power_well_count;
baa70707 1229
83c00f55 1230 struct mutex lock;
1da51581 1231 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1232 struct i915_power_well *power_wells;
83c00f55
ID
1233};
1234
35a85ac6 1235#define MAX_L3_SLICES 2
a4da4fa4 1236struct intel_l3_parity {
35a85ac6 1237 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1238 struct work_struct error_work;
35a85ac6 1239 int which_slice;
a4da4fa4
DV
1240};
1241
493018dc
BV
1242struct i915_gem_batch_pool {
1243 struct drm_device *dev;
1244 struct list_head cache_list;
1245};
1246
4b5aed62 1247struct i915_gem_mm {
4b5aed62
DV
1248 /** Memory allocator for GTT stolen memory */
1249 struct drm_mm stolen;
4b5aed62
DV
1250 /** List of all objects in gtt_space. Used to restore gtt
1251 * mappings on resume */
1252 struct list_head bound_list;
1253 /**
1254 * List of objects which are not bound to the GTT (thus
1255 * are idle and not used by the GPU) but still have
1256 * (presumably uncached) pages still attached.
1257 */
1258 struct list_head unbound_list;
1259
493018dc
BV
1260 /*
1261 * A pool of objects to use as shadow copies of client batch buffers
1262 * when the command parser is enabled. Prevents the client from
1263 * modifying the batch contents after software parsing.
1264 */
1265 struct i915_gem_batch_pool batch_pool;
1266
4b5aed62
DV
1267 /** Usable portion of the GTT for GEM */
1268 unsigned long stolen_base; /* limited to low memory (32-bit) */
1269
4b5aed62
DV
1270 /** PPGTT used for aliasing the PPGTT with the GTT */
1271 struct i915_hw_ppgtt *aliasing_ppgtt;
1272
2cfcd32a 1273 struct notifier_block oom_notifier;
ceabbba5 1274 struct shrinker shrinker;
4b5aed62
DV
1275 bool shrinker_no_lock_stealing;
1276
4b5aed62
DV
1277 /** LRU list of objects with fence regs on them. */
1278 struct list_head fence_list;
1279
1280 /**
1281 * We leave the user IRQ off as much as possible,
1282 * but this means that requests will finish and never
1283 * be retired once the system goes idle. Set a timer to
1284 * fire periodically while the ring is running. When it
1285 * fires, go retire requests.
1286 */
1287 struct delayed_work retire_work;
1288
b29c19b6
CW
1289 /**
1290 * When we detect an idle GPU, we want to turn on
1291 * powersaving features. So once we see that there
1292 * are no more requests outstanding and no more
1293 * arrive within a small period of time, we fire
1294 * off the idle_work.
1295 */
1296 struct delayed_work idle_work;
1297
4b5aed62
DV
1298 /**
1299 * Are we in a non-interruptible section of code like
1300 * modesetting?
1301 */
1302 bool interruptible;
1303
f62a0076
CW
1304 /**
1305 * Is the GPU currently considered idle, or busy executing userspace
1306 * requests? Whilst idle, we attempt to power down the hardware and
1307 * display clocks. In order to reduce the effect on performance, there
1308 * is a slight delay before we do so.
1309 */
1310 bool busy;
1311
bdf1e7e3
DV
1312 /* the indicator for dispatch video commands on two BSD rings */
1313 int bsd_ring_dispatch_index;
1314
4b5aed62
DV
1315 /** Bit 6 swizzling required for X tiling */
1316 uint32_t bit_6_swizzle_x;
1317 /** Bit 6 swizzling required for Y tiling */
1318 uint32_t bit_6_swizzle_y;
1319
4b5aed62 1320 /* accounting, useful for userland debugging */
c20e8355 1321 spinlock_t object_stat_lock;
4b5aed62
DV
1322 size_t object_memory;
1323 u32 object_count;
1324};
1325
edc3d884 1326struct drm_i915_error_state_buf {
0a4cd7c8 1327 struct drm_i915_private *i915;
edc3d884
MK
1328 unsigned bytes;
1329 unsigned size;
1330 int err;
1331 u8 *buf;
1332 loff_t start;
1333 loff_t pos;
1334};
1335
fc16b48b
MK
1336struct i915_error_state_file_priv {
1337 struct drm_device *dev;
1338 struct drm_i915_error_state *error;
1339};
1340
99584db3
DV
1341struct i915_gpu_error {
1342 /* For hangcheck timer */
1343#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1344#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1345 /* Hang gpu twice in this window and your context gets banned */
1346#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1347
99584db3 1348 struct timer_list hangcheck_timer;
99584db3
DV
1349
1350 /* For reset and error_state handling. */
1351 spinlock_t lock;
1352 /* Protected by the above dev->gpu_error.lock. */
1353 struct drm_i915_error_state *first_error;
1354 struct work_struct work;
99584db3 1355
094f9a54
CW
1356
1357 unsigned long missed_irq_rings;
1358
1f83fee0 1359 /**
2ac0f450 1360 * State variable controlling the reset flow and count
1f83fee0 1361 *
2ac0f450
MK
1362 * This is a counter which gets incremented when reset is triggered,
1363 * and again when reset has been handled. So odd values (lowest bit set)
1364 * means that reset is in progress and even values that
1365 * (reset_counter >> 1):th reset was successfully completed.
1366 *
1367 * If reset is not completed succesfully, the I915_WEDGE bit is
1368 * set meaning that hardware is terminally sour and there is no
1369 * recovery. All waiters on the reset_queue will be woken when
1370 * that happens.
1371 *
1372 * This counter is used by the wait_seqno code to notice that reset
1373 * event happened and it needs to restart the entire ioctl (since most
1374 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1375 *
1376 * This is important for lock-free wait paths, where no contended lock
1377 * naturally enforces the correct ordering between the bail-out of the
1378 * waiter and the gpu reset work code.
1f83fee0
DV
1379 */
1380 atomic_t reset_counter;
1381
1f83fee0 1382#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1383#define I915_WEDGED (1 << 31)
1f83fee0
DV
1384
1385 /**
1386 * Waitqueue to signal when the reset has completed. Used by clients
1387 * that wait for dev_priv->mm.wedged to settle.
1388 */
1389 wait_queue_head_t reset_queue;
33196ded 1390
88b4aa87
MK
1391 /* Userspace knobs for gpu hang simulation;
1392 * combines both a ring mask, and extra flags
1393 */
1394 u32 stop_rings;
1395#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1396#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1397
1398 /* For missed irq/seqno simulation. */
1399 unsigned int test_irq_rings;
6689c167
MA
1400
1401 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1402 bool reload_in_reset;
99584db3
DV
1403};
1404
b8efb17b
ZR
1405enum modeset_restore {
1406 MODESET_ON_LID_OPEN,
1407 MODESET_DONE,
1408 MODESET_SUSPENDED,
1409};
1410
6acab15a 1411struct ddi_vbt_port_info {
ce4dd49e
DL
1412 /*
1413 * This is an index in the HDMI/DVI DDI buffer translation table.
1414 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1415 * populate this field.
1416 */
1417#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1418 uint8_t hdmi_level_shift;
311a2094
PZ
1419
1420 uint8_t supports_dvi:1;
1421 uint8_t supports_hdmi:1;
1422 uint8_t supports_dp:1;
6acab15a
PZ
1423};
1424
bfd7ebda
RV
1425enum psr_lines_to_wait {
1426 PSR_0_LINES_TO_WAIT = 0,
1427 PSR_1_LINE_TO_WAIT,
1428 PSR_4_LINES_TO_WAIT,
1429 PSR_8_LINES_TO_WAIT
1430};
1431
41aa3448
RV
1432struct intel_vbt_data {
1433 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1434 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1435
1436 /* Feature bits */
1437 unsigned int int_tv_support:1;
1438 unsigned int lvds_dither:1;
1439 unsigned int lvds_vbt:1;
1440 unsigned int int_crt_support:1;
1441 unsigned int lvds_use_ssc:1;
1442 unsigned int display_clock_mode:1;
1443 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1444 unsigned int has_mipi:1;
41aa3448
RV
1445 int lvds_ssc_freq;
1446 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1447
83a7280e
PB
1448 enum drrs_support_type drrs_type;
1449
41aa3448
RV
1450 /* eDP */
1451 int edp_rate;
1452 int edp_lanes;
1453 int edp_preemphasis;
1454 int edp_vswing;
1455 bool edp_initialized;
1456 bool edp_support;
1457 int edp_bpp;
1458 struct edp_power_seq edp_pps;
1459
bfd7ebda
RV
1460 struct {
1461 bool full_link;
1462 bool require_aux_wakeup;
1463 int idle_frames;
1464 enum psr_lines_to_wait lines_to_wait;
1465 int tp1_wakeup_time;
1466 int tp2_tp3_wakeup_time;
1467 } psr;
1468
f00076d2
JN
1469 struct {
1470 u16 pwm_freq_hz;
39fbc9c8 1471 bool present;
f00076d2 1472 bool active_low_pwm;
1de6068e 1473 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1474 } backlight;
1475
d17c5443
SK
1476 /* MIPI DSI */
1477 struct {
3e6bd011 1478 u16 port;
d17c5443 1479 u16 panel_id;
d3b542fc
SK
1480 struct mipi_config *config;
1481 struct mipi_pps_data *pps;
1482 u8 seq_version;
1483 u32 size;
1484 u8 *data;
1485 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1486 } dsi;
1487
41aa3448
RV
1488 int crt_ddc_pin;
1489
1490 int child_dev_num;
768f69c9 1491 union child_device_config *child_dev;
6acab15a
PZ
1492
1493 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1494};
1495
77c122bc
VS
1496enum intel_ddb_partitioning {
1497 INTEL_DDB_PART_1_2,
1498 INTEL_DDB_PART_5_6, /* IVB+ */
1499};
1500
1fd527cc
VS
1501struct intel_wm_level {
1502 bool enable;
1503 uint32_t pri_val;
1504 uint32_t spr_val;
1505 uint32_t cur_val;
1506 uint32_t fbc_val;
1507};
1508
820c1980 1509struct ilk_wm_values {
609cedef
VS
1510 uint32_t wm_pipe[3];
1511 uint32_t wm_lp[3];
1512 uint32_t wm_lp_spr[3];
1513 uint32_t wm_linetime[3];
1514 bool enable_fbc_wm;
1515 enum intel_ddb_partitioning partitioning;
1516};
1517
c193924e 1518struct skl_ddb_entry {
16160e3d 1519 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1520};
1521
1522static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1523{
16160e3d 1524 return entry->end - entry->start;
c193924e
DL
1525}
1526
08db6652
DL
1527static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1528 const struct skl_ddb_entry *e2)
1529{
1530 if (e1->start == e2->start && e1->end == e2->end)
1531 return true;
1532
1533 return false;
1534}
1535
c193924e 1536struct skl_ddb_allocation {
34bb56af 1537 struct skl_ddb_entry pipe[I915_MAX_PIPES];
c193924e
DL
1538 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1539 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1540};
1541
2ac96d2a
PB
1542struct skl_wm_values {
1543 bool dirty[I915_MAX_PIPES];
c193924e 1544 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1545 uint32_t wm_linetime[I915_MAX_PIPES];
1546 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1547 uint32_t cursor[I915_MAX_PIPES][8];
1548 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1549 uint32_t cursor_trans[I915_MAX_PIPES];
1550};
1551
1552struct skl_wm_level {
1553 bool plane_en[I915_MAX_PLANES];
b99f58da 1554 bool cursor_en;
2ac96d2a
PB
1555 uint16_t plane_res_b[I915_MAX_PLANES];
1556 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1557 uint16_t cursor_res_b;
1558 uint8_t cursor_res_l;
1559};
1560
c67a470b 1561/*
765dab67
PZ
1562 * This struct helps tracking the state needed for runtime PM, which puts the
1563 * device in PCI D3 state. Notice that when this happens, nothing on the
1564 * graphics device works, even register access, so we don't get interrupts nor
1565 * anything else.
c67a470b 1566 *
765dab67
PZ
1567 * Every piece of our code that needs to actually touch the hardware needs to
1568 * either call intel_runtime_pm_get or call intel_display_power_get with the
1569 * appropriate power domain.
a8a8bd54 1570 *
765dab67
PZ
1571 * Our driver uses the autosuspend delay feature, which means we'll only really
1572 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1573 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1574 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1575 *
1576 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1577 * goes back to false exactly before we reenable the IRQs. We use this variable
1578 * to check if someone is trying to enable/disable IRQs while they're supposed
1579 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1580 * case it happens.
c67a470b 1581 *
765dab67 1582 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1583 */
5d584b2e
PZ
1584struct i915_runtime_pm {
1585 bool suspended;
2aeb7d3a 1586 bool irqs_enabled;
c67a470b
PZ
1587};
1588
926321d5
DV
1589enum intel_pipe_crc_source {
1590 INTEL_PIPE_CRC_SOURCE_NONE,
1591 INTEL_PIPE_CRC_SOURCE_PLANE1,
1592 INTEL_PIPE_CRC_SOURCE_PLANE2,
1593 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1594 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1595 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1596 INTEL_PIPE_CRC_SOURCE_TV,
1597 INTEL_PIPE_CRC_SOURCE_DP_B,
1598 INTEL_PIPE_CRC_SOURCE_DP_C,
1599 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1600 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1601 INTEL_PIPE_CRC_SOURCE_MAX,
1602};
1603
8bf1e9f1 1604struct intel_pipe_crc_entry {
ac2300d4 1605 uint32_t frame;
8bf1e9f1
SH
1606 uint32_t crc[5];
1607};
1608
b2c88f5b 1609#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1610struct intel_pipe_crc {
d538bbdf
DL
1611 spinlock_t lock;
1612 bool opened; /* exclusive access to the result file */
e5f75aca 1613 struct intel_pipe_crc_entry *entries;
926321d5 1614 enum intel_pipe_crc_source source;
d538bbdf 1615 int head, tail;
07144428 1616 wait_queue_head_t wq;
8bf1e9f1
SH
1617};
1618
f99d7069
DV
1619struct i915_frontbuffer_tracking {
1620 struct mutex lock;
1621
1622 /*
1623 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1624 * scheduled flips.
1625 */
1626 unsigned busy_bits;
1627 unsigned flip_bits;
1628};
1629
7225342a
MK
1630struct i915_wa_reg {
1631 u32 addr;
1632 u32 value;
1633 /* bitmask representing WA bits */
1634 u32 mask;
1635};
1636
1637#define I915_MAX_WA_REGS 16
1638
1639struct i915_workarounds {
1640 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1641 u32 count;
1642};
1643
77fec556 1644struct drm_i915_private {
f4c956ad 1645 struct drm_device *dev;
42dcedd4 1646 struct kmem_cache *slab;
f4c956ad 1647
5c969aa7 1648 const struct intel_device_info info;
f4c956ad
DV
1649
1650 int relative_constants_mode;
1651
1652 void __iomem *regs;
1653
907b28c5 1654 struct intel_uncore uncore;
f4c956ad
DV
1655
1656 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1657
28c70f16 1658
f4c956ad
DV
1659 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1660 * controller on different i2c buses. */
1661 struct mutex gmbus_mutex;
1662
1663 /**
1664 * Base address of the gmbus and gpio block.
1665 */
1666 uint32_t gpio_mmio_base;
1667
b6fdd0f2
SS
1668 /* MMIO base address for MIPI regs */
1669 uint32_t mipi_mmio_base;
1670
28c70f16
DV
1671 wait_queue_head_t gmbus_wait_queue;
1672
f4c956ad 1673 struct pci_dev *bridge_dev;
a4872ba6 1674 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1675 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1676 uint32_t last_seqno, next_seqno;
f4c956ad 1677
ba8286fa 1678 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1679 struct resource mch_res;
1680
f4c956ad
DV
1681 /* protects the irq masks */
1682 spinlock_t irq_lock;
1683
84c33a64
SG
1684 /* protects the mmio flip data */
1685 spinlock_t mmio_flip_lock;
1686
f8b79e58
ID
1687 bool display_irqs_enabled;
1688
9ee32fea
DV
1689 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1690 struct pm_qos_request pm_qos;
1691
f4c956ad 1692 /* DPIO indirect register protection */
09153000 1693 struct mutex dpio_lock;
f4c956ad
DV
1694
1695 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1696 union {
1697 u32 irq_mask;
1698 u32 de_irq_mask[I915_MAX_PIPES];
1699 };
f4c956ad 1700 u32 gt_irq_mask;
605cd25b 1701 u32 pm_irq_mask;
a6706b45 1702 u32 pm_rps_events;
91d181dd 1703 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1704
f4c956ad 1705 struct work_struct hotplug_work;
b543fb04
EE
1706 struct {
1707 unsigned long hpd_last_jiffies;
1708 int hpd_cnt;
1709 enum {
1710 HPD_ENABLED = 0,
1711 HPD_DISABLED = 1,
1712 HPD_MARK_DISABLED = 2
1713 } hpd_mark;
1714 } hpd_stats[HPD_NUM_PINS];
142e2398 1715 u32 hpd_event_bits;
6323751d 1716 struct delayed_work hotplug_reenable_work;
f4c956ad 1717
5c3fe8b0 1718 struct i915_fbc fbc;
439d7ac0 1719 struct i915_drrs drrs;
f4c956ad 1720 struct intel_opregion opregion;
41aa3448 1721 struct intel_vbt_data vbt;
f4c956ad 1722
d9ceb816
JB
1723 bool preserve_bios_swizzle;
1724
f4c956ad
DV
1725 /* overlay */
1726 struct intel_overlay *overlay;
f4c956ad 1727
58c68779 1728 /* backlight registers and fields in struct intel_panel */
07f11d49 1729 struct mutex backlight_lock;
31ad8ec6 1730
f4c956ad 1731 /* LVDS info */
f4c956ad
DV
1732 bool no_aux_handshake;
1733
e39b999a
VS
1734 /* protects panel power sequencer state */
1735 struct mutex pps_mutex;
1736
f4c956ad
DV
1737 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1738 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1739 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1740
1741 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1742 unsigned int vlv_cdclk_freq;
6bcda4f0 1743 unsigned int hpll_freq;
f4c956ad 1744
645416f5
DV
1745 /**
1746 * wq - Driver workqueue for GEM.
1747 *
1748 * NOTE: Work items scheduled here are not allowed to grab any modeset
1749 * locks, for otherwise the flushing done in the pageflip code will
1750 * result in deadlocks.
1751 */
f4c956ad
DV
1752 struct workqueue_struct *wq;
1753
1754 /* Display functions */
1755 struct drm_i915_display_funcs display;
1756
1757 /* PCH chipset type */
1758 enum intel_pch pch_type;
17a303ec 1759 unsigned short pch_id;
f4c956ad
DV
1760
1761 unsigned long quirks;
1762
b8efb17b
ZR
1763 enum modeset_restore modeset_restore;
1764 struct mutex modeset_restore_lock;
673a394b 1765
a7bbbd63 1766 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1767 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1768
4b5aed62 1769 struct i915_gem_mm mm;
ad46cb53
CW
1770 DECLARE_HASHTABLE(mm_structs, 7);
1771 struct mutex mm_lock;
8781342d 1772
8781342d
DV
1773 /* Kernel Modesetting */
1774
9b9d172d 1775 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1776
76c4ac04
DL
1777 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1778 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1779 wait_queue_head_t pending_flip_queue;
1780
c4597872
DV
1781#ifdef CONFIG_DEBUG_FS
1782 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1783#endif
1784
e72f9fbf
DV
1785 int num_shared_dpll;
1786 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1787 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1788
7225342a 1789 struct i915_workarounds workarounds;
888b5995 1790
652c393a
JB
1791 /* Reclocking support */
1792 bool render_reclock_avail;
1793 bool lvds_downclock_avail;
18f9ed12
ZY
1794 /* indicates the reduced downclock for LVDS*/
1795 int lvds_downclock;
f99d7069
DV
1796
1797 struct i915_frontbuffer_tracking fb_tracking;
1798
652c393a 1799 u16 orig_clock;
f97108d1 1800
c4804411 1801 bool mchbar_need_disable;
f97108d1 1802
a4da4fa4
DV
1803 struct intel_l3_parity l3_parity;
1804
59124506
BW
1805 /* Cannot be determined by PCIID. You must always read a register. */
1806 size_t ellc_size;
1807
c6a828d3 1808 /* gen6+ rps state */
c85aa885 1809 struct intel_gen6_power_mgmt rps;
c6a828d3 1810
20e4d407
DV
1811 /* ilk-only ips/rps state. Everything in here is protected by the global
1812 * mchdev_lock in intel_pm.c */
c85aa885 1813 struct intel_ilk_power_mgmt ips;
b5e50c3f 1814
83c00f55 1815 struct i915_power_domains power_domains;
a38911a3 1816
a031d709 1817 struct i915_psr psr;
3f51e471 1818
99584db3 1819 struct i915_gpu_error gpu_error;
ae681d96 1820
c9cddffc
JB
1821 struct drm_i915_gem_object *vlv_pctx;
1822
4520f53a 1823#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1824 /* list of fbdev register on this device */
1825 struct intel_fbdev *fbdev;
82e3b8c1 1826 struct work_struct fbdev_suspend_work;
4520f53a 1827#endif
e953fd7b
CW
1828
1829 struct drm_property *broadcast_rgb_property;
3f43c48d 1830 struct drm_property *force_audio_property;
e3689190 1831
58fddc28
ID
1832 /* hda/i915 audio component */
1833 bool audio_component_registered;
1834
254f965c 1835 uint32_t hw_context_size;
a33afea5 1836 struct list_head context_list;
f4c956ad 1837
3e68320e 1838 u32 fdi_rx_config;
68d18ad7 1839
842f1c8b 1840 u32 suspend_count;
f4c956ad 1841 struct i915_suspend_saved_registers regfile;
ddeea5b0 1842 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1843
53615a5e
VS
1844 struct {
1845 /*
1846 * Raw watermark latency values:
1847 * in 0.1us units for WM0,
1848 * in 0.5us units for WM1+.
1849 */
1850 /* primary */
1851 uint16_t pri_latency[5];
1852 /* sprite */
1853 uint16_t spr_latency[5];
1854 /* cursor */
1855 uint16_t cur_latency[5];
2af30a5c
PB
1856 /*
1857 * Raw watermark memory latency values
1858 * for SKL for all 8 levels
1859 * in 1us units.
1860 */
1861 uint16_t skl_latency[8];
609cedef 1862
2d41c0b5
PB
1863 /*
1864 * The skl_wm_values structure is a bit too big for stack
1865 * allocation, so we keep the staging struct where we store
1866 * intermediate results here instead.
1867 */
1868 struct skl_wm_values skl_results;
1869
609cedef 1870 /* current hardware state */
2d41c0b5
PB
1871 union {
1872 struct ilk_wm_values hw;
1873 struct skl_wm_values skl_hw;
1874 };
53615a5e
VS
1875 } wm;
1876
8a187455
PZ
1877 struct i915_runtime_pm pm;
1878
13cf5504
DA
1879 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1880 u32 long_hpd_port_mask;
1881 u32 short_hpd_port_mask;
1882 struct work_struct dig_port_work;
1883
0e32b39c
DA
1884 /*
1885 * if we get a HPD irq from DP and a HPD irq from non-DP
1886 * the non-DP HPD could block the workqueue on a mode config
1887 * mutex getting, that userspace may have taken. However
1888 * userspace is waiting on the DP workqueue to run which is
1889 * blocked behind the non-DP one.
1890 */
1891 struct workqueue_struct *dp_wq;
1892
a83014d3
OM
1893 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1894 struct {
1895 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1896 struct intel_engine_cs *ring,
1897 struct intel_context *ctx,
1898 struct drm_i915_gem_execbuffer2 *args,
1899 struct list_head *vmas,
1900 struct drm_i915_gem_object *batch_obj,
1901 u64 exec_start, u32 flags);
1902 int (*init_rings)(struct drm_device *dev);
1903 void (*cleanup_ring)(struct intel_engine_cs *ring);
1904 void (*stop_ring)(struct intel_engine_cs *ring);
1905 } gt;
1906
67e2937b
JH
1907 uint32_t request_uniq;
1908
bdf1e7e3
DV
1909 /*
1910 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1911 * will be rejected. Instead look for a better place.
1912 */
77fec556 1913};
1da177e4 1914
2c1792a1
CW
1915static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1916{
1917 return dev->dev_private;
1918}
1919
888d0d42
ID
1920static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1921{
1922 return to_i915(dev_get_drvdata(dev));
1923}
1924
b4519513
CW
1925/* Iterate over initialised rings */
1926#define for_each_ring(ring__, dev_priv__, i__) \
1927 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1928 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1929
b1d7e4b4
WF
1930enum hdmi_force_audio {
1931 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1932 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1933 HDMI_AUDIO_AUTO, /* trust EDID */
1934 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1935};
1936
190d6cd5 1937#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1938
37e680a1
CW
1939struct drm_i915_gem_object_ops {
1940 /* Interface between the GEM object and its backing storage.
1941 * get_pages() is called once prior to the use of the associated set
1942 * of pages before to binding them into the GTT, and put_pages() is
1943 * called after we no longer need them. As we expect there to be
1944 * associated cost with migrating pages between the backing storage
1945 * and making them available for the GPU (e.g. clflush), we may hold
1946 * onto the pages after they are no longer referenced by the GPU
1947 * in case they may be used again shortly (for example migrating the
1948 * pages to a different memory domain within the GTT). put_pages()
1949 * will therefore most likely be called when the object itself is
1950 * being released or under memory pressure (where we attempt to
1951 * reap pages for the shrinker).
1952 */
1953 int (*get_pages)(struct drm_i915_gem_object *);
1954 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1955 int (*dmabuf_export)(struct drm_i915_gem_object *);
1956 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1957};
1958
a071fa00
DV
1959/*
1960 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1961 * considered to be the frontbuffer for the given plane interface-vise. This
1962 * doesn't mean that the hw necessarily already scans it out, but that any
1963 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1964 *
1965 * We have one bit per pipe and per scanout plane type.
1966 */
1967#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1968#define INTEL_FRONTBUFFER_BITS \
1969 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1970#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1971 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1972#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1973 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1974#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1975 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1976#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1977 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1978#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1979 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1980
673a394b 1981struct drm_i915_gem_object {
c397b908 1982 struct drm_gem_object base;
673a394b 1983
37e680a1
CW
1984 const struct drm_i915_gem_object_ops *ops;
1985
2f633156
BW
1986 /** List of VMAs backed by this object */
1987 struct list_head vma_list;
1988
c1ad11fc
CW
1989 /** Stolen memory for this object, instead of being backed by shmem. */
1990 struct drm_mm_node *stolen;
35c20a60 1991 struct list_head global_list;
673a394b 1992
69dc4987 1993 struct list_head ring_list;
b25cb2f8
BW
1994 /** Used in execbuf to temporarily hold a ref */
1995 struct list_head obj_exec_link;
673a394b 1996
493018dc
BV
1997 struct list_head batch_pool_list;
1998
673a394b 1999 /**
65ce3027
CW
2000 * This is set if the object is on the active lists (has pending
2001 * rendering and so a non-zero seqno), and is not set if it i s on
2002 * inactive (ready to be unbound) list.
673a394b 2003 */
0206e353 2004 unsigned int active:1;
673a394b
EA
2005
2006 /**
2007 * This is set if the object has been written to since last bound
2008 * to the GTT
2009 */
0206e353 2010 unsigned int dirty:1;
778c3544
DV
2011
2012 /**
2013 * Fence register bits (if any) for this object. Will be set
2014 * as needed when mapped into the GTT.
2015 * Protected by dev->struct_mutex.
778c3544 2016 */
4b9de737 2017 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2018
778c3544
DV
2019 /**
2020 * Advice: are the backing pages purgeable?
2021 */
0206e353 2022 unsigned int madv:2;
778c3544 2023
778c3544
DV
2024 /**
2025 * Current tiling mode for the object.
2026 */
0206e353 2027 unsigned int tiling_mode:2;
5d82e3e6
CW
2028 /**
2029 * Whether the tiling parameters for the currently associated fence
2030 * register have changed. Note that for the purposes of tracking
2031 * tiling changes we also treat the unfenced register, the register
2032 * slot that the object occupies whilst it executes a fenced
2033 * command (such as BLT on gen2/3), as a "fence".
2034 */
2035 unsigned int fence_dirty:1;
778c3544 2036
75e9e915
DV
2037 /**
2038 * Is the object at the current location in the gtt mappable and
2039 * fenceable? Used to avoid costly recalculations.
2040 */
0206e353 2041 unsigned int map_and_fenceable:1;
75e9e915 2042
fb7d516a
DV
2043 /**
2044 * Whether the current gtt mapping needs to be mappable (and isn't just
2045 * mappable by accident). Track pin and fault separate for a more
2046 * accurate mappable working set.
2047 */
0206e353
AJ
2048 unsigned int fault_mappable:1;
2049 unsigned int pin_mappable:1;
cc98b413 2050 unsigned int pin_display:1;
fb7d516a 2051
24f3a8cf
AG
2052 /*
2053 * Is the object to be mapped as read-only to the GPU
2054 * Only honoured if hardware has relevant pte bit
2055 */
2056 unsigned long gt_ro:1;
651d794f 2057 unsigned int cache_level:3;
93dfb40c 2058
9da3da66 2059 unsigned int has_dma_mapping:1;
7bddb01f 2060
a071fa00
DV
2061 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2062
9da3da66 2063 struct sg_table *pages;
a5570178 2064 int pages_pin_count;
673a394b 2065
1286ff73 2066 /* prime dma-buf support */
9a70cc2a
DA
2067 void *dma_buf_vmapping;
2068 int vmapping_count;
2069
1c293ea3 2070 /** Breadcrumb of last rendering to the buffer. */
97b2a6a1
JH
2071 struct drm_i915_gem_request *last_read_req;
2072 struct drm_i915_gem_request *last_write_req;
caea7476 2073 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2074 struct drm_i915_gem_request *last_fenced_req;
673a394b 2075
778c3544 2076 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2077 uint32_t stride;
673a394b 2078
80075d49
DV
2079 /** References from framebuffers, locks out tiling changes. */
2080 unsigned long framebuffer_references;
2081
280b713b 2082 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2083 unsigned long *bit_17;
280b713b 2084
5cc9ed4b 2085 union {
6a2c4232
CW
2086 /** for phy allocated objects */
2087 struct drm_dma_handle *phys_handle;
2088
5cc9ed4b
CW
2089 struct i915_gem_userptr {
2090 uintptr_t ptr;
2091 unsigned read_only :1;
2092 unsigned workers :4;
2093#define I915_GEM_USERPTR_MAX_WORKERS 15
2094
ad46cb53
CW
2095 struct i915_mm_struct *mm;
2096 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2097 struct work_struct *work;
2098 } userptr;
2099 };
2100};
62b8b215 2101#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2102
a071fa00
DV
2103void i915_gem_track_fb(struct drm_i915_gem_object *old,
2104 struct drm_i915_gem_object *new,
2105 unsigned frontbuffer_bits);
2106
673a394b
EA
2107/**
2108 * Request queue structure.
2109 *
2110 * The request queue allows us to note sequence numbers that have been emitted
2111 * and may be associated with active buffers to be retired.
2112 *
97b2a6a1
JH
2113 * By keeping this list, we can avoid having to do questionable sequence
2114 * number comparisons on buffer last_read|write_seqno. It also allows an
2115 * emission time to be associated with the request for tracking how far ahead
2116 * of the GPU the submission is.
673a394b
EA
2117 */
2118struct drm_i915_gem_request {
abfe262a
JH
2119 struct kref ref;
2120
852835f3 2121 /** On Which ring this request was generated */
a4872ba6 2122 struct intel_engine_cs *ring;
852835f3 2123
673a394b
EA
2124 /** GEM sequence number associated with this request. */
2125 uint32_t seqno;
2126
7d736f4f
MK
2127 /** Position in the ringbuffer of the start of the request */
2128 u32 head;
2129
72f95afa
NH
2130 /**
2131 * Position in the ringbuffer of the start of the postfix.
2132 * This is required to calculate the maximum available ringbuffer
2133 * space without overwriting the postfix.
2134 */
2135 u32 postfix;
2136
2137 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2138 u32 tail;
2139
0e50e96b 2140 /** Context related to this request */
273497e5 2141 struct intel_context *ctx;
0e50e96b 2142
7d736f4f
MK
2143 /** Batch buffer related to this request if any */
2144 struct drm_i915_gem_object *batch_obj;
2145
673a394b
EA
2146 /** Time at which this request was emitted, in jiffies. */
2147 unsigned long emitted_jiffies;
2148
b962442e 2149 /** global list entry for this request */
673a394b 2150 struct list_head list;
b962442e 2151
f787a5f5 2152 struct drm_i915_file_private *file_priv;
b962442e
EA
2153 /** file_priv list entry for this request */
2154 struct list_head client_list;
67e2937b
JH
2155
2156 uint32_t uniq;
6d3d8274
NH
2157
2158 /**
2159 * The ELSP only accepts two elements at a time, so we queue
2160 * context/tail pairs on a given queue (ring->execlist_queue) until the
2161 * hardware is available. The queue serves a double purpose: we also use
2162 * it to keep track of the up to 2 contexts currently in the hardware
2163 * (usually one in execution and the other queued up by the GPU): We
2164 * only remove elements from the head of the queue when the hardware
2165 * informs us that an element has been completed.
2166 *
2167 * All accesses to the queue are mediated by a spinlock
2168 * (ring->execlist_lock).
2169 */
2170
2171 /** Execlist link in the submission queue.*/
2172 struct list_head execlist_link;
2173
2174 /** Execlists no. of times this request has been sent to the ELSP */
2175 int elsp_submitted;
2176
673a394b
EA
2177};
2178
abfe262a
JH
2179void i915_gem_request_free(struct kref *req_ref);
2180
b793a00a
JH
2181static inline uint32_t
2182i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2183{
2184 return req ? req->seqno : 0;
2185}
2186
2187static inline struct intel_engine_cs *
2188i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2189{
2190 return req ? req->ring : NULL;
2191}
2192
abfe262a
JH
2193static inline void
2194i915_gem_request_reference(struct drm_i915_gem_request *req)
2195{
2196 kref_get(&req->ref);
2197}
2198
2199static inline void
2200i915_gem_request_unreference(struct drm_i915_gem_request *req)
2201{
f245860e 2202 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2203 kref_put(&req->ref, i915_gem_request_free);
2204}
2205
2206static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2207 struct drm_i915_gem_request *src)
2208{
2209 if (src)
2210 i915_gem_request_reference(src);
2211
2212 if (*pdst)
2213 i915_gem_request_unreference(*pdst);
2214
2215 *pdst = src;
2216}
2217
1b5a433a
JH
2218/*
2219 * XXX: i915_gem_request_completed should be here but currently needs the
2220 * definition of i915_seqno_passed() which is below. It will be moved in
2221 * a later patch when the call to i915_seqno_passed() is obsoleted...
2222 */
2223
673a394b 2224struct drm_i915_file_private {
b29c19b6 2225 struct drm_i915_private *dev_priv;
ab0e7ff9 2226 struct drm_file *file;
b29c19b6 2227
673a394b 2228 struct {
99057c81 2229 spinlock_t lock;
b962442e 2230 struct list_head request_list;
b29c19b6 2231 struct delayed_work idle_work;
673a394b 2232 } mm;
40521054 2233 struct idr context_idr;
e59ec13d 2234
b29c19b6 2235 atomic_t rps_wait_boost;
a4872ba6 2236 struct intel_engine_cs *bsd_ring;
673a394b
EA
2237};
2238
351e3db2
BV
2239/*
2240 * A command that requires special handling by the command parser.
2241 */
2242struct drm_i915_cmd_descriptor {
2243 /*
2244 * Flags describing how the command parser processes the command.
2245 *
2246 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2247 * a length mask if not set
2248 * CMD_DESC_SKIP: The command is allowed but does not follow the
2249 * standard length encoding for the opcode range in
2250 * which it falls
2251 * CMD_DESC_REJECT: The command is never allowed
2252 * CMD_DESC_REGISTER: The command should be checked against the
2253 * register whitelist for the appropriate ring
2254 * CMD_DESC_MASTER: The command is allowed if the submitting process
2255 * is the DRM master
2256 */
2257 u32 flags;
2258#define CMD_DESC_FIXED (1<<0)
2259#define CMD_DESC_SKIP (1<<1)
2260#define CMD_DESC_REJECT (1<<2)
2261#define CMD_DESC_REGISTER (1<<3)
2262#define CMD_DESC_BITMASK (1<<4)
2263#define CMD_DESC_MASTER (1<<5)
2264
2265 /*
2266 * The command's unique identification bits and the bitmask to get them.
2267 * This isn't strictly the opcode field as defined in the spec and may
2268 * also include type, subtype, and/or subop fields.
2269 */
2270 struct {
2271 u32 value;
2272 u32 mask;
2273 } cmd;
2274
2275 /*
2276 * The command's length. The command is either fixed length (i.e. does
2277 * not include a length field) or has a length field mask. The flag
2278 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2279 * a length mask. All command entries in a command table must include
2280 * length information.
2281 */
2282 union {
2283 u32 fixed;
2284 u32 mask;
2285 } length;
2286
2287 /*
2288 * Describes where to find a register address in the command to check
2289 * against the ring's register whitelist. Only valid if flags has the
2290 * CMD_DESC_REGISTER bit set.
2291 */
2292 struct {
2293 u32 offset;
2294 u32 mask;
2295 } reg;
2296
2297#define MAX_CMD_DESC_BITMASKS 3
2298 /*
2299 * Describes command checks where a particular dword is masked and
2300 * compared against an expected value. If the command does not match
2301 * the expected value, the parser rejects it. Only valid if flags has
2302 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2303 * are valid.
d4d48035
BV
2304 *
2305 * If the check specifies a non-zero condition_mask then the parser
2306 * only performs the check when the bits specified by condition_mask
2307 * are non-zero.
351e3db2
BV
2308 */
2309 struct {
2310 u32 offset;
2311 u32 mask;
2312 u32 expected;
d4d48035
BV
2313 u32 condition_offset;
2314 u32 condition_mask;
351e3db2
BV
2315 } bits[MAX_CMD_DESC_BITMASKS];
2316};
2317
2318/*
2319 * A table of commands requiring special handling by the command parser.
2320 *
2321 * Each ring has an array of tables. Each table consists of an array of command
2322 * descriptors, which must be sorted with command opcodes in ascending order.
2323 */
2324struct drm_i915_cmd_table {
2325 const struct drm_i915_cmd_descriptor *table;
2326 int count;
2327};
2328
dbbe9127 2329/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2330#define __I915__(p) ({ \
2331 struct drm_i915_private *__p; \
2332 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2333 __p = (struct drm_i915_private *)p; \
2334 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2335 __p = to_i915((struct drm_device *)p); \
2336 else \
2337 BUILD_BUG(); \
2338 __p; \
2339})
dbbe9127 2340#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2341#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2342
87f1f465
CW
2343#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2344#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2345#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2346#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2347#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2348#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2349#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2350#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2351#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2352#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2353#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2354#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2355#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2356#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2357#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2358#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2359#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2360#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2361#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2362 INTEL_DEVID(dev) == 0x0152 || \
2363 INTEL_DEVID(dev) == 0x015a)
2364#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2365 INTEL_DEVID(dev) == 0x0106 || \
2366 INTEL_DEVID(dev) == 0x010A)
70a3eb7a 2367#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2368#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2369#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2370#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2371#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
cae5852d 2372#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2373#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2374 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2375#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
87f1f465
CW
2376 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2377 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2378 (INTEL_DEVID(dev) & 0xf) == 0xe))
a0fcbd95
RV
2379#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2380 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2381#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2382 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2383#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2384 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2385/* ULX machines are also considered ULT. */
87f1f465
CW
2386#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2387 INTEL_DEVID(dev) == 0x0A1E)
b833d685 2388#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2389
85436696
JB
2390/*
2391 * The genX designation typically refers to the render engine, so render
2392 * capability related checks should use IS_GEN, while display and other checks
2393 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2394 * chips, etc.).
2395 */
cae5852d
ZN
2396#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2397#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2398#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2399#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2400#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2401#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2402#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2403#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2404
73ae478c
BW
2405#define RENDER_RING (1<<RCS)
2406#define BSD_RING (1<<VCS)
2407#define BLT_RING (1<<BCS)
2408#define VEBOX_RING (1<<VECS)
845f74a7 2409#define BSD2_RING (1<<VCS2)
63c42e56 2410#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2411#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2412#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2413#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2414#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2415#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2416 __I915__(dev)->ellc_size)
cae5852d
ZN
2417#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2418
254f965c 2419#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2420#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c
JB
2421#define USES_PPGTT(dev) (i915.enable_ppgtt)
2422#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2423
05394f39 2424#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2425#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2426
b45305fc
DV
2427/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2428#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2429/*
2430 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2431 * even when in MSI mode. This results in spurious interrupt warnings if the
2432 * legacy irq no. is shared with another device. The kernel then disables that
2433 * interrupt source and so prevents the other device from working properly.
2434 */
2435#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2436#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2437
cae5852d
ZN
2438/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2439 * rows, which changed the alignment requirements and fence programming.
2440 */
2441#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2442 IS_I915GM(dev)))
2443#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2444#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2445#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2446#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2447#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2448
2449#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2450#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2451#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2452
dbf7786e 2453#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2454
dd93be58 2455#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2456#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48
RV
2457#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2458 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
6157d3c8 2459#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2460 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
58abf1da
RV
2461#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2462#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2463
17a303ec
PZ
2464#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2465#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2466#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2467#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2468#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2469#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2470#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2471#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
17a303ec 2472
f2fbc690 2473#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2474#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2475#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2476#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2477#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2478#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2479#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2480
5fafe292
SJ
2481#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2482
040d2baa
BW
2483/* DPF == dynamic parity feature */
2484#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2485#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2486
c8735b0c
BW
2487#define GT_FREQUENCY_MULTIPLIER 50
2488
05394f39
CW
2489#include "i915_trace.h"
2490
baa70943 2491extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2492extern int i915_max_ioctl;
2493
fc49b3da
ID
2494extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2495extern int i915_resume_legacy(struct drm_device *dev);
7c1c2871
DA
2496extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2497extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2498
d330a953
JN
2499/* i915_params.c */
2500struct i915_params {
2501 int modeset;
2502 int panel_ignore_lid;
2503 unsigned int powersave;
2504 int semaphores;
2505 unsigned int lvds_downclock;
2506 int lvds_channel_mode;
2507 int panel_use_ssc;
2508 int vbt_sdvo_panel_type;
2509 int enable_rc6;
2510 int enable_fbc;
d330a953 2511 int enable_ppgtt;
127f1003 2512 int enable_execlists;
d330a953
JN
2513 int enable_psr;
2514 unsigned int preliminary_hw_support;
2515 int disable_power_well;
2516 int enable_ips;
e5aa6541 2517 int invert_brightness;
351e3db2 2518 int enable_cmd_parser;
e5aa6541
DL
2519 /* leave bools at the end to not create holes */
2520 bool enable_hangcheck;
2521 bool fastboot;
d330a953
JN
2522 bool prefault_disable;
2523 bool reset;
a0bae57f 2524 bool disable_display;
7a10dfa6 2525 bool disable_vtd_wa;
84c33a64 2526 int use_mmio_flip;
5978118c 2527 bool mmio_debug;
e2c719b7 2528 bool verbose_state_checks;
d330a953
JN
2529};
2530extern struct i915_params i915 __read_mostly;
2531
1da177e4 2532 /* i915_dma.c */
22eae947 2533extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2534extern int i915_driver_unload(struct drm_device *);
2885f6ac 2535extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2536extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2537extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2538 struct drm_file *file);
673a394b 2539extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2540 struct drm_file *file);
84b1fd10 2541extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2542#ifdef CONFIG_COMPAT
0d6aa60b
DA
2543extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2544 unsigned long arg);
c43b5634 2545#endif
8e96d9c4 2546extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2547extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2548extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2549extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2550extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2551extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2552int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1d0d343a 2553void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
7648fa99 2554
1da177e4 2555/* i915_irq.c */
10cd45b6 2556void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2557__printf(3, 4)
2558void i915_handle_error(struct drm_device *dev, bool wedged,
2559 const char *fmt, ...);
1da177e4 2560
b963291c
DV
2561extern void intel_irq_init(struct drm_i915_private *dev_priv);
2562extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2563int intel_irq_install(struct drm_i915_private *dev_priv);
2564void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2565
2566extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2567extern void intel_uncore_early_sanitize(struct drm_device *dev,
2568 bool restore_forcewake);
907b28c5 2569extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2570extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2571extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2572extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2573const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2574void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2575 enum forcewake_domains domains);
59bad947 2576void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2577 enum forcewake_domains domains);
59bad947 2578void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
b1f14ad0 2579
7c463586 2580void
50227e1c 2581i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2582 u32 status_mask);
7c463586
KP
2583
2584void
50227e1c 2585i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2586 u32 status_mask);
7c463586 2587
f8b79e58
ID
2588void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2589void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
47339cd9
DV
2590void
2591ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2592void
2593ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2594void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2595 uint32_t interrupt_mask,
2596 uint32_t enabled_irq_mask);
2597#define ibx_enable_display_interrupt(dev_priv, bits) \
2598 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2599#define ibx_disable_display_interrupt(dev_priv, bits) \
2600 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2601
673a394b 2602/* i915_gem.c */
673a394b
EA
2603int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2604 struct drm_file *file_priv);
2605int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2606 struct drm_file *file_priv);
2607int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2608 struct drm_file *file_priv);
2609int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2610 struct drm_file *file_priv);
de151cf6
JB
2611int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2612 struct drm_file *file_priv);
673a394b
EA
2613int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2614 struct drm_file *file_priv);
2615int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2616 struct drm_file *file_priv);
ba8b7ccb
OM
2617void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2618 struct intel_engine_cs *ring);
2619void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2620 struct drm_file *file,
2621 struct intel_engine_cs *ring,
2622 struct drm_i915_gem_object *obj);
a83014d3
OM
2623int i915_gem_ringbuffer_submission(struct drm_device *dev,
2624 struct drm_file *file,
2625 struct intel_engine_cs *ring,
2626 struct intel_context *ctx,
2627 struct drm_i915_gem_execbuffer2 *args,
2628 struct list_head *vmas,
2629 struct drm_i915_gem_object *batch_obj,
2630 u64 exec_start, u32 flags);
673a394b
EA
2631int i915_gem_execbuffer(struct drm_device *dev, void *data,
2632 struct drm_file *file_priv);
76446cac
JB
2633int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2634 struct drm_file *file_priv);
673a394b
EA
2635int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2636 struct drm_file *file_priv);
199adf40
BW
2637int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2638 struct drm_file *file);
2639int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2640 struct drm_file *file);
673a394b
EA
2641int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2642 struct drm_file *file_priv);
3ef94daa
CW
2643int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2644 struct drm_file *file_priv);
673a394b
EA
2645int i915_gem_set_tiling(struct drm_device *dev, void *data,
2646 struct drm_file *file_priv);
2647int i915_gem_get_tiling(struct drm_device *dev, void *data,
2648 struct drm_file *file_priv);
5cc9ed4b
CW
2649int i915_gem_init_userptr(struct drm_device *dev);
2650int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2651 struct drm_file *file);
5a125c3c
EA
2652int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2653 struct drm_file *file_priv);
23ba4fd0
BW
2654int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2655 struct drm_file *file_priv);
673a394b 2656void i915_gem_load(struct drm_device *dev);
21ab4e74
CW
2657unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2658 long target,
2659 unsigned flags);
2660#define I915_SHRINK_PURGEABLE 0x1
2661#define I915_SHRINK_UNBOUND 0x2
2662#define I915_SHRINK_BOUND 0x4
42dcedd4
CW
2663void *i915_gem_object_alloc(struct drm_device *dev);
2664void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2665void i915_gem_object_init(struct drm_i915_gem_object *obj,
2666 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2667struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2668 size_t size);
7e0d96bc
BW
2669void i915_init_vm(struct drm_i915_private *dev_priv,
2670 struct i915_address_space *vm);
673a394b 2671void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2672void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2673
1ec9e26d
DV
2674#define PIN_MAPPABLE 0x1
2675#define PIN_NONBLOCK 0x2
bf3d149b 2676#define PIN_GLOBAL 0x4
d23db88c
CW
2677#define PIN_OFFSET_BIAS 0x8
2678#define PIN_OFFSET_MASK (~4095)
fe14d5f4
TU
2679int __must_check i915_gem_object_pin_view(struct drm_i915_gem_object *obj,
2680 struct i915_address_space *vm,
2681 uint32_t alignment,
2682 uint64_t flags,
2683 const struct i915_ggtt_view *view);
2684static inline
2021746e 2685int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2686 struct i915_address_space *vm,
2021746e 2687 uint32_t alignment,
fe14d5f4
TU
2688 uint64_t flags)
2689{
2690 return i915_gem_object_pin_view(obj, vm, alignment, flags,
2691 &i915_ggtt_view_normal);
2692}
2693
2694int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2695 u32 flags);
07fe0b12 2696int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2697int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2698void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2699void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2700
4c914c0c
BV
2701int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2702 int *needs_clflush);
2703
37e680a1 2704int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2705static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2706{
67d5a50c
ID
2707 struct sg_page_iter sg_iter;
2708
2709 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2710 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2711
2712 return NULL;
9da3da66 2713}
a5570178
CW
2714static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2715{
2716 BUG_ON(obj->pages == NULL);
2717 obj->pages_pin_count++;
2718}
2719static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2720{
2721 BUG_ON(obj->pages_pin_count == 0);
2722 obj->pages_pin_count--;
2723}
2724
54cf91dc 2725int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2726int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2727 struct intel_engine_cs *to);
e2d05a8b 2728void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2729 struct intel_engine_cs *ring);
ff72145b
DA
2730int i915_gem_dumb_create(struct drm_file *file_priv,
2731 struct drm_device *dev,
2732 struct drm_mode_create_dumb *args);
da6b51d0
DA
2733int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2734 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2735/**
2736 * Returns true if seq1 is later than seq2.
2737 */
2738static inline bool
2739i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2740{
2741 return (int32_t)(seq1 - seq2) >= 0;
2742}
2743
1b5a433a
JH
2744static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2745 bool lazy_coherency)
2746{
2747 u32 seqno;
2748
2749 BUG_ON(req == NULL);
2750
2751 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2752
2753 return i915_seqno_passed(seqno, req->seqno);
2754}
2755
fca26bb4
MK
2756int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2757int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2758int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2759int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2760
d8ffa60b
DV
2761bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2762void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2763
8d9fc7fd 2764struct drm_i915_gem_request *
a4872ba6 2765i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2766
b29c19b6 2767bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2768void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2769int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2770 bool interruptible);
b6660d59 2771int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
84c33a64 2772
1f83fee0
DV
2773static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2774{
2775 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2776 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2777}
2778
2779static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2780{
2ac0f450
MK
2781 return atomic_read(&error->reset_counter) & I915_WEDGED;
2782}
2783
2784static inline u32 i915_reset_count(struct i915_gpu_error *error)
2785{
2786 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2787}
a71d8d94 2788
88b4aa87
MK
2789static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2790{
2791 return dev_priv->gpu_error.stop_rings == 0 ||
2792 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2793}
2794
2795static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2796{
2797 return dev_priv->gpu_error.stop_rings == 0 ||
2798 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2799}
2800
069efc1d 2801void i915_gem_reset(struct drm_device *dev);
000433b6 2802bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2803int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2804int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2805int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2806int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2807int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2808void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2809void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2810int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2811int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2812int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2813 struct drm_file *file,
9400ae5c
JH
2814 struct drm_i915_gem_object *batch_obj);
2815#define i915_add_request(ring) \
2816 __i915_add_request(ring, NULL, NULL)
9c654818 2817int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
2818 unsigned reset_counter,
2819 bool interruptible,
2820 s64 *timeout,
2821 struct drm_i915_file_private *file_priv);
a4b3a571 2822int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 2823int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2824int __must_check
2825i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2826 bool write);
2827int __must_check
dabdfe02
CW
2828i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2829int __must_check
2da3b9b9
CW
2830i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2831 u32 alignment,
a4872ba6 2832 struct intel_engine_cs *pipelined);
cc98b413 2833void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
00731155 2834int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2835 int align);
b29c19b6 2836int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2837void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2838
0fa87796
ID
2839uint32_t
2840i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2841uint32_t
d865110c
ID
2842i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2843 int tiling_mode, bool fenced);
467cffba 2844
e4ffd173
CW
2845int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2846 enum i915_cache_level cache_level);
2847
1286ff73
DV
2848struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2849 struct dma_buf *dma_buf);
2850
2851struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2852 struct drm_gem_object *gem_obj, int flags);
2853
19b2dbde
CW
2854void i915_gem_restore_fences(struct drm_device *dev);
2855
fe14d5f4
TU
2856unsigned long i915_gem_obj_offset_view(struct drm_i915_gem_object *o,
2857 struct i915_address_space *vm,
2858 enum i915_ggtt_view_type view);
2859static inline
a70a3148 2860unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
fe14d5f4
TU
2861 struct i915_address_space *vm)
2862{
2863 return i915_gem_obj_offset_view(o, vm, I915_GGTT_VIEW_NORMAL);
2864}
a70a3148 2865bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
fe14d5f4
TU
2866bool i915_gem_obj_bound_view(struct drm_i915_gem_object *o,
2867 struct i915_address_space *vm,
2868 enum i915_ggtt_view_type view);
2869static inline
a70a3148 2870bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
fe14d5f4
TU
2871 struct i915_address_space *vm)
2872{
2873 return i915_gem_obj_bound_view(o, vm, I915_GGTT_VIEW_NORMAL);
2874}
2875
a70a3148
BW
2876unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2877 struct i915_address_space *vm);
fe14d5f4
TU
2878struct i915_vma *i915_gem_obj_to_vma_view(struct drm_i915_gem_object *obj,
2879 struct i915_address_space *vm,
2880 const struct i915_ggtt_view *view);
2881static inline
a70a3148 2882struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
fe14d5f4
TU
2883 struct i915_address_space *vm)
2884{
2885 return i915_gem_obj_to_vma_view(obj, vm, &i915_ggtt_view_normal);
2886}
2887
2888struct i915_vma *
2889i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
2890 struct i915_address_space *vm,
2891 const struct i915_ggtt_view *view);
2892
2893static inline
accfef2e
BW
2894struct i915_vma *
2895i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
fe14d5f4
TU
2896 struct i915_address_space *vm)
2897{
2898 return i915_gem_obj_lookup_or_create_vma_view(obj, vm,
2899 &i915_ggtt_view_normal);
2900}
5c2abbea
BW
2901
2902struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2903static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2904 struct i915_vma *vma;
2905 list_for_each_entry(vma, &obj->vma_list, vma_link)
2906 if (vma->pin_count > 0)
2907 return true;
2908 return false;
2909}
5c2abbea 2910
a70a3148 2911/* Some GGTT VM helpers */
5dc383b0 2912#define i915_obj_to_ggtt(obj) \
a70a3148
BW
2913 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2914static inline bool i915_is_ggtt(struct i915_address_space *vm)
2915{
2916 struct i915_address_space *ggtt =
2917 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2918 return vm == ggtt;
2919}
2920
841cd773
DV
2921static inline struct i915_hw_ppgtt *
2922i915_vm_to_ppgtt(struct i915_address_space *vm)
2923{
2924 WARN_ON(i915_is_ggtt(vm));
2925
2926 return container_of(vm, struct i915_hw_ppgtt, base);
2927}
2928
2929
a70a3148
BW
2930static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2931{
5dc383b0 2932 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2933}
2934
2935static inline unsigned long
2936i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2937{
5dc383b0 2938 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2939}
2940
2941static inline unsigned long
2942i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2943{
5dc383b0 2944 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 2945}
c37e2204
BW
2946
2947static inline int __must_check
2948i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2949 uint32_t alignment,
1ec9e26d 2950 unsigned flags)
c37e2204 2951{
5dc383b0
DV
2952 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2953 alignment, flags | PIN_GLOBAL);
c37e2204 2954}
a70a3148 2955
b287110e
DV
2956static inline int
2957i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2958{
2959 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2960}
2961
2962void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2963
254f965c 2964/* i915_gem_context.c */
8245be31 2965int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2966void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2967void i915_gem_context_reset(struct drm_device *dev);
e422b888 2968int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2969int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2970void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2971int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2972 struct intel_context *to);
2973struct intel_context *
41bde553 2974i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2975void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
2976struct drm_i915_gem_object *
2977i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 2978static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2979{
691e6415 2980 kref_get(&ctx->ref);
dce3271b
MK
2981}
2982
273497e5 2983static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2984{
691e6415 2985 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2986}
2987
273497e5 2988static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2989{
821d66dd 2990 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2991}
2992
84624813
BW
2993int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2994 struct drm_file *file);
2995int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2996 struct drm_file *file);
c9dc0f35
CW
2997int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
2998 struct drm_file *file_priv);
2999int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3000 struct drm_file *file_priv);
1286ff73 3001
679845ed
BW
3002/* i915_gem_evict.c */
3003int __must_check i915_gem_evict_something(struct drm_device *dev,
3004 struct i915_address_space *vm,
3005 int min_size,
3006 unsigned alignment,
3007 unsigned cache_level,
d23db88c
CW
3008 unsigned long start,
3009 unsigned long end,
1ec9e26d 3010 unsigned flags);
679845ed
BW
3011int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3012int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 3013
0260c420 3014/* belongs in i915_gem_gtt.h */
d09105c6 3015static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
3016{
3017 if (INTEL_INFO(dev)->gen < 6)
3018 intel_gtt_chipset_flush();
3019}
246cbfb5 3020
9797fbfb
CW
3021/* i915_gem_stolen.c */
3022int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 3023int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 3024void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 3025void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3026struct drm_i915_gem_object *
3027i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3028struct drm_i915_gem_object *
3029i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3030 u32 stolen_offset,
3031 u32 gtt_offset,
3032 u32 size);
9797fbfb 3033
673a394b 3034/* i915_gem_tiling.c */
2c1792a1 3035static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3036{
50227e1c 3037 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3038
3039 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3040 obj->tiling_mode != I915_TILING_NONE;
3041}
3042
673a394b 3043void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
3044void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3045void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
3046
3047/* i915_gem_debug.c */
23bc5982
CW
3048#if WATCH_LISTS
3049int i915_verify_lists(struct drm_device *dev);
673a394b 3050#else
23bc5982 3051#define i915_verify_lists(dev) 0
673a394b 3052#endif
1da177e4 3053
2017263e 3054/* i915_debugfs.c */
27c202ad
BG
3055int i915_debugfs_init(struct drm_minor *minor);
3056void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3057#ifdef CONFIG_DEBUG_FS
07144428
DL
3058void intel_display_crc_init(struct drm_device *dev);
3059#else
f8c168fa 3060static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3061#endif
84734a04
MK
3062
3063/* i915_gpu_error.c */
edc3d884
MK
3064__printf(2, 3)
3065void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3066int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3067 const struct i915_error_state_file_priv *error);
4dc955f7 3068int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3069 struct drm_i915_private *i915,
4dc955f7
MK
3070 size_t count, loff_t pos);
3071static inline void i915_error_state_buf_release(
3072 struct drm_i915_error_state_buf *eb)
3073{
3074 kfree(eb->buf);
3075}
58174462
MK
3076void i915_capture_error_state(struct drm_device *dev, bool wedge,
3077 const char *error_msg);
84734a04
MK
3078void i915_error_state_get(struct drm_device *dev,
3079 struct i915_error_state_file_priv *error_priv);
3080void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3081void i915_destroy_error_state(struct drm_device *dev);
3082
3083void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3084const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3085
493018dc
BV
3086/* i915_gem_batch_pool.c */
3087void i915_gem_batch_pool_init(struct drm_device *dev,
3088 struct i915_gem_batch_pool *pool);
3089void i915_gem_batch_pool_fini(struct i915_gem_batch_pool *pool);
3090struct drm_i915_gem_object*
3091i915_gem_batch_pool_get(struct i915_gem_batch_pool *pool, size_t size);
3092
351e3db2 3093/* i915_cmd_parser.c */
d728c8ef 3094int i915_cmd_parser_get_version(void);
a4872ba6
OM
3095int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3096void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3097bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3098int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3099 struct drm_i915_gem_object *batch_obj,
78a42377 3100 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3101 u32 batch_start_offset,
b9ffd80e 3102 u32 batch_len,
351e3db2
BV
3103 bool is_master);
3104
317c35d1
JB
3105/* i915_suspend.c */
3106extern int i915_save_state(struct drm_device *dev);
3107extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3108
d8157a36
DV
3109/* i915_ums.c */
3110void i915_save_display_reg(struct drm_device *dev);
3111void i915_restore_display_reg(struct drm_device *dev);
317c35d1 3112
0136db58
BW
3113/* i915_sysfs.c */
3114void i915_setup_sysfs(struct drm_device *dev_priv);
3115void i915_teardown_sysfs(struct drm_device *dev_priv);
3116
f899fc64
CW
3117/* intel_i2c.c */
3118extern int intel_setup_gmbus(struct drm_device *dev);
3119extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 3120static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 3121{
2ed06c93 3122 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
3123}
3124
3125extern struct i2c_adapter *intel_gmbus_get_adapter(
3126 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
3127extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3128extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3129static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3130{
3131 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3132}
f899fc64
CW
3133extern void intel_i2c_reset(struct drm_device *dev);
3134
3b617967 3135/* intel_opregion.c */
44834a67 3136#ifdef CONFIG_ACPI
27d50c82 3137extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3138extern void intel_opregion_init(struct drm_device *dev);
3139extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3140extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3141extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3142 bool enable);
ecbc5cf3
JN
3143extern int intel_opregion_notify_adapter(struct drm_device *dev,
3144 pci_power_t state);
65e082c9 3145#else
27d50c82 3146static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3147static inline void intel_opregion_init(struct drm_device *dev) { return; }
3148static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3149static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3150static inline int
3151intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3152{
3153 return 0;
3154}
ecbc5cf3
JN
3155static inline int
3156intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3157{
3158 return 0;
3159}
65e082c9 3160#endif
8ee1c3db 3161
723bfd70
JB
3162/* intel_acpi.c */
3163#ifdef CONFIG_ACPI
3164extern void intel_register_dsm_handler(void);
3165extern void intel_unregister_dsm_handler(void);
3166#else
3167static inline void intel_register_dsm_handler(void) { return; }
3168static inline void intel_unregister_dsm_handler(void) { return; }
3169#endif /* CONFIG_ACPI */
3170
79e53945 3171/* modesetting */
f817586c 3172extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3173extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3174extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3175extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3176extern void intel_connector_unregister(struct intel_connector *);
28d52043 3177extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
3178extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3179 bool force_restore);
44cec740 3180extern void i915_redisable_vga(struct drm_device *dev);
04098753 3181extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3182extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3183extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 3184extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84 3185extern void valleyview_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3186extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3187 bool enable);
0206e353
AJ
3188extern void intel_detect_pch(struct drm_device *dev);
3189extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 3190extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3191
2911a35b 3192extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3193int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3194 struct drm_file *file);
b6359918
MK
3195int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3196 struct drm_file *file);
575155a9 3197
84c33a64
SG
3198void intel_notify_mmio_flip(struct intel_engine_cs *ring);
3199
6ef3d427
CW
3200/* overlay */
3201extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3202extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3203 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3204
3205extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3206extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3207 struct drm_device *dev,
3208 struct intel_display_error_state *error);
6ef3d427 3209
151a49d0
TR
3210int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3211int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3212
3213/* intel_sideband.c */
707b6e3d
D
3214u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3215void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3216u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3217u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3218void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3219u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3220void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3221u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3222void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3223u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3224void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3225u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3226void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3227u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3228void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3229u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3230 enum intel_sbi_destination destination);
3231void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3232 enum intel_sbi_destination destination);
e9fe51c6
SK
3233u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3234void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3235
2ec3815f
VS
3236int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
3237int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 3238
0b274481
BW
3239#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3240#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3241
3242#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3243#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3244#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3245#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3246
3247#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3248#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3249#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3250#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3251
698b3135
CW
3252/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3253 * will be implemented using 2 32-bit writes in an arbitrary order with
3254 * an arbitrary delay between them. This can cause the hardware to
3255 * act upon the intermediate value, possibly leading to corruption and
3256 * machine death. You have been warned.
3257 */
0b274481
BW
3258#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3259#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3260
50877445
CW
3261#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3262 u32 upper = I915_READ(upper_reg); \
3263 u32 lower = I915_READ(lower_reg); \
3264 u32 tmp = I915_READ(upper_reg); \
3265 if (upper != tmp) { \
3266 upper = tmp; \
3267 lower = I915_READ(lower_reg); \
3268 WARN_ON(I915_READ(upper_reg) != upper); \
3269 } \
3270 (u64)upper << 32 | lower; })
3271
cae5852d
ZN
3272#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3273#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3274
55bc60db
VS
3275/* "Broadcast RGB" property */
3276#define INTEL_BROADCAST_RGB_AUTO 0
3277#define INTEL_BROADCAST_RGB_FULL 1
3278#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3279
766aa1c4
VS
3280static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3281{
92e23b99 3282 if (IS_VALLEYVIEW(dev))
766aa1c4 3283 return VLV_VGACNTRL;
92e23b99
SJ
3284 else if (INTEL_INFO(dev)->gen >= 5)
3285 return CPU_VGACNTRL;
766aa1c4
VS
3286 else
3287 return VGACNTRL;
3288}
3289
2bb4629a
VS
3290static inline void __user *to_user_ptr(u64 address)
3291{
3292 return (void __user *)(uintptr_t)address;
3293}
3294
df97729f
ID
3295static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3296{
3297 unsigned long j = msecs_to_jiffies(m);
3298
3299 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3300}
3301
7bd0e226
DV
3302static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3303{
3304 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3305}
3306
df97729f
ID
3307static inline unsigned long
3308timespec_to_jiffies_timeout(const struct timespec *value)
3309{
3310 unsigned long j = timespec_to_jiffies(value);
3311
3312 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3313}
3314
dce56b3c
PZ
3315/*
3316 * If you need to wait X milliseconds between events A and B, but event B
3317 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3318 * when event A happened, then just before event B you call this function and
3319 * pass the timestamp as the first argument, and X as the second argument.
3320 */
3321static inline void
3322wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3323{
ec5e0cfb 3324 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3325
3326 /*
3327 * Don't re-read the value of "jiffies" every time since it may change
3328 * behind our back and break the math.
3329 */
3330 tmp_jiffies = jiffies;
3331 target_jiffies = timestamp_jiffies +
3332 msecs_to_jiffies_timeout(to_wait_ms);
3333
3334 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3335 remaining_jiffies = target_jiffies - tmp_jiffies;
3336 while (remaining_jiffies)
3337 remaining_jiffies =
3338 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3339 }
3340}
3341
581c26e8
JH
3342static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3343 struct drm_i915_gem_request *req)
3344{
3345 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3346 i915_gem_request_assign(&ring->trace_irq_req, req);
3347}
3348
1da177e4 3349#endif