]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915/skl: Fix up positive error code
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
585fb111 36#include "i915_reg.h"
79e53945 37#include "intel_bios.h"
8187a2b7 38#include "intel_ringbuffer.h"
b20385f1 39#include "intel_lrc.h"
0260c420 40#include "i915_gem_gtt.h"
564ddb2f 41#include "i915_gem_render_state.h"
0839ccb8 42#include <linux/io-mapping.h>
f899fc64 43#include <linux/i2c.h>
c167a6fc 44#include <linux/i2c-algo-bit.h>
0ade6386 45#include <drm/intel-gtt.h>
ba8286fa 46#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 47#include <drm/drm_gem.h>
aaa6fd2a 48#include <linux/backlight.h>
5cc9ed4b 49#include <linux/hashtable.h>
2911a35b 50#include <linux/intel-iommu.h>
742cbee8 51#include <linux/kref.h>
9ee32fea 52#include <linux/pm_qos.h>
585fb111 53
1da177e4
LT
54/* General customization:
55 */
56
1da177e4
LT
57#define DRIVER_NAME "i915"
58#define DRIVER_DESC "Intel Graphics"
86a930d5 59#define DRIVER_DATE "20150313"
1da177e4 60
c883ef1b 61#undef WARN_ON
5f77eeb0
DV
62/* Many gcc seem to no see through this and fall over :( */
63#if 0
64#define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69#else
70#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71#endif
72
cd9bfacb
JN
73#undef WARN_ON_ONCE
74#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(" #x ")")
75
5f77eeb0
DV
76#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
77 (long) (x), __func__);
c883ef1b 78
e2c719b7
RC
79/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
80 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
81 * which may not necessarily be a user visible problem. This will either
82 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
83 * enable distros and users to tailor their preferred amount of i915 abrt
84 * spam.
85 */
86#define I915_STATE_WARN(condition, format...) ({ \
87 int __ret_warn_on = !!(condition); \
88 if (unlikely(__ret_warn_on)) { \
89 if (i915.verbose_state_checks) \
2f3408c7 90 WARN(1, format); \
e2c719b7
RC
91 else \
92 DRM_ERROR(format); \
93 } \
94 unlikely(__ret_warn_on); \
95})
96
97#define I915_STATE_WARN_ON(condition) ({ \
98 int __ret_warn_on = !!(condition); \
99 if (unlikely(__ret_warn_on)) { \
100 if (i915.verbose_state_checks) \
2f3408c7 101 WARN(1, "WARN_ON(" #condition ")\n"); \
e2c719b7
RC
102 else \
103 DRM_ERROR("WARN_ON(" #condition ")\n"); \
104 } \
105 unlikely(__ret_warn_on); \
106})
c883ef1b 107
317c35d1 108enum pipe {
752aa88a 109 INVALID_PIPE = -1,
317c35d1
JB
110 PIPE_A = 0,
111 PIPE_B,
9db4a9c7 112 PIPE_C,
a57c774a
AK
113 _PIPE_EDP,
114 I915_MAX_PIPES = _PIPE_EDP
317c35d1 115};
9db4a9c7 116#define pipe_name(p) ((p) + 'A')
317c35d1 117
a5c961d1
PZ
118enum transcoder {
119 TRANSCODER_A = 0,
120 TRANSCODER_B,
121 TRANSCODER_C,
a57c774a
AK
122 TRANSCODER_EDP,
123 I915_MAX_TRANSCODERS
a5c961d1
PZ
124};
125#define transcoder_name(t) ((t) + 'A')
126
84139d1e
DL
127/*
128 * This is the maximum (across all platforms) number of planes (primary +
129 * sprites) that can be active at the same time on one pipe.
130 *
131 * This value doesn't count the cursor plane.
132 */
133#define I915_MAX_PLANES 3
134
80824003
JB
135enum plane {
136 PLANE_A = 0,
137 PLANE_B,
9db4a9c7 138 PLANE_C,
80824003 139};
9db4a9c7 140#define plane_name(p) ((p) + 'A')
52440211 141
d615a166 142#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 143
2b139522
ED
144enum port {
145 PORT_A = 0,
146 PORT_B,
147 PORT_C,
148 PORT_D,
149 PORT_E,
150 I915_MAX_PORTS
151};
152#define port_name(p) ((p) + 'A')
153
a09caddd 154#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
155
156enum dpio_channel {
157 DPIO_CH0,
158 DPIO_CH1
159};
160
161enum dpio_phy {
162 DPIO_PHY0,
163 DPIO_PHY1
164};
165
b97186f0
PZ
166enum intel_display_power_domain {
167 POWER_DOMAIN_PIPE_A,
168 POWER_DOMAIN_PIPE_B,
169 POWER_DOMAIN_PIPE_C,
170 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
171 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
172 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
173 POWER_DOMAIN_TRANSCODER_A,
174 POWER_DOMAIN_TRANSCODER_B,
175 POWER_DOMAIN_TRANSCODER_C,
f52e353e 176 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
177 POWER_DOMAIN_PORT_DDI_A_2_LANES,
178 POWER_DOMAIN_PORT_DDI_A_4_LANES,
179 POWER_DOMAIN_PORT_DDI_B_2_LANES,
180 POWER_DOMAIN_PORT_DDI_B_4_LANES,
181 POWER_DOMAIN_PORT_DDI_C_2_LANES,
182 POWER_DOMAIN_PORT_DDI_C_4_LANES,
183 POWER_DOMAIN_PORT_DDI_D_2_LANES,
184 POWER_DOMAIN_PORT_DDI_D_4_LANES,
185 POWER_DOMAIN_PORT_DSI,
186 POWER_DOMAIN_PORT_CRT,
187 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 188 POWER_DOMAIN_VGA,
fbeeaa23 189 POWER_DOMAIN_AUDIO,
bd2bb1b9 190 POWER_DOMAIN_PLLS,
1407121a
S
191 POWER_DOMAIN_AUX_A,
192 POWER_DOMAIN_AUX_B,
193 POWER_DOMAIN_AUX_C,
194 POWER_DOMAIN_AUX_D,
baa70707 195 POWER_DOMAIN_INIT,
bddc7645
ID
196
197 POWER_DOMAIN_NUM,
b97186f0
PZ
198};
199
200#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
201#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
202 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
203#define POWER_DOMAIN_TRANSCODER(tran) \
204 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
205 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 206
1d843f9d
EE
207enum hpd_pin {
208 HPD_NONE = 0,
209 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
210 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
211 HPD_CRT,
212 HPD_SDVO_B,
213 HPD_SDVO_C,
214 HPD_PORT_B,
215 HPD_PORT_C,
216 HPD_PORT_D,
217 HPD_NUM_PINS
218};
219
2a2d5482
CW
220#define I915_GEM_GPU_DOMAINS \
221 (I915_GEM_DOMAIN_RENDER | \
222 I915_GEM_DOMAIN_SAMPLER | \
223 I915_GEM_DOMAIN_COMMAND | \
224 I915_GEM_DOMAIN_INSTRUCTION | \
225 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 226
055e393f
DL
227#define for_each_pipe(__dev_priv, __p) \
228 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
dd740780
DL
229#define for_each_plane(__dev_priv, __pipe, __p) \
230 for ((__p) = 0; \
231 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
232 (__p)++)
3bdcfc0c
DL
233#define for_each_sprite(__dev_priv, __p, __s) \
234 for ((__s) = 0; \
235 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
236 (__s)++)
9db4a9c7 237
d79b814d
DL
238#define for_each_crtc(dev, crtc) \
239 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
240
d063ae48
DL
241#define for_each_intel_crtc(dev, intel_crtc) \
242 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
243
b2784e15
DL
244#define for_each_intel_encoder(dev, intel_encoder) \
245 list_for_each_entry(intel_encoder, \
246 &(dev)->mode_config.encoder_list, \
247 base.head)
248
3a3371ff
ACO
249#define for_each_intel_connector(dev, intel_connector) \
250 list_for_each_entry(intel_connector, \
251 &dev->mode_config.connector_list, \
252 base.head)
253
254
6c2b7c12
DV
255#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
256 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
257 if ((intel_encoder)->base.crtc == (__crtc))
258
53f5e3ca
JB
259#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
260 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
261 if ((intel_connector)->base.encoder == (__encoder))
262
b04c5bd6
BF
263#define for_each_power_domain(domain, mask) \
264 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
265 if ((1 << (domain)) & (mask))
266
e7b903d2 267struct drm_i915_private;
ad46cb53 268struct i915_mm_struct;
5cc9ed4b 269struct i915_mmu_object;
e7b903d2 270
46edb027
DV
271enum intel_dpll_id {
272 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
273 /* real shared dpll ids must be >= 0 */
9cd86933
DV
274 DPLL_ID_PCH_PLL_A = 0,
275 DPLL_ID_PCH_PLL_B = 1,
429d47d5 276 /* hsw/bdw */
9cd86933
DV
277 DPLL_ID_WRPLL1 = 0,
278 DPLL_ID_WRPLL2 = 1,
429d47d5
S
279 /* skl */
280 DPLL_ID_SKL_DPLL1 = 0,
281 DPLL_ID_SKL_DPLL2 = 1,
282 DPLL_ID_SKL_DPLL3 = 2,
46edb027 283};
429d47d5 284#define I915_NUM_PLLS 3
46edb027 285
5358901f 286struct intel_dpll_hw_state {
dcfc3552 287 /* i9xx, pch plls */
66e985c0 288 uint32_t dpll;
8bcc2795 289 uint32_t dpll_md;
66e985c0
DV
290 uint32_t fp0;
291 uint32_t fp1;
dcfc3552
DL
292
293 /* hsw, bdw */
d452c5b6 294 uint32_t wrpll;
d1a2dc78
S
295
296 /* skl */
297 /*
298 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
299 * lower part of crtl1 and they get shifted into position when writing
300 * the register. This allows us to easily compare the state to share
301 * the DPLL.
302 */
303 uint32_t ctrl1;
304 /* HDMI only, 0 when used for DP */
305 uint32_t cfgcr1, cfgcr2;
5358901f
DV
306};
307
3e369b76 308struct intel_shared_dpll_config {
1e6f2ddc 309 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
310 struct intel_dpll_hw_state hw_state;
311};
312
313struct intel_shared_dpll {
314 struct intel_shared_dpll_config config;
8bd31e67
ACO
315 struct intel_shared_dpll_config *new_config;
316
ee7b9f93
JB
317 int active; /* count of number of active CRTCs (i.e. DPMS on) */
318 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
319 const char *name;
320 /* should match the index in the dev_priv->shared_dplls array */
321 enum intel_dpll_id id;
96f6128c
DV
322 /* The mode_set hook is optional and should be used together with the
323 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
324 void (*mode_set)(struct drm_i915_private *dev_priv,
325 struct intel_shared_dpll *pll);
e7b903d2
DV
326 void (*enable)(struct drm_i915_private *dev_priv,
327 struct intel_shared_dpll *pll);
328 void (*disable)(struct drm_i915_private *dev_priv,
329 struct intel_shared_dpll *pll);
5358901f
DV
330 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
331 struct intel_shared_dpll *pll,
332 struct intel_dpll_hw_state *hw_state);
ee7b9f93 333};
ee7b9f93 334
429d47d5
S
335#define SKL_DPLL0 0
336#define SKL_DPLL1 1
337#define SKL_DPLL2 2
338#define SKL_DPLL3 3
339
e69d0bc1
DV
340/* Used by dp and fdi links */
341struct intel_link_m_n {
342 uint32_t tu;
343 uint32_t gmch_m;
344 uint32_t gmch_n;
345 uint32_t link_m;
346 uint32_t link_n;
347};
348
349void intel_link_compute_m_n(int bpp, int nlanes,
350 int pixel_clock, int link_clock,
351 struct intel_link_m_n *m_n);
352
1da177e4
LT
353/* Interface history:
354 *
355 * 1.1: Original.
0d6aa60b
DA
356 * 1.2: Add Power Management
357 * 1.3: Add vblank support
de227f5f 358 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 359 * 1.5: Add vblank pipe configuration
2228ed67
MD
360 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
361 * - Support vertical blank on secondary display pipe
1da177e4
LT
362 */
363#define DRIVER_MAJOR 1
2228ed67 364#define DRIVER_MINOR 6
1da177e4
LT
365#define DRIVER_PATCHLEVEL 0
366
23bc5982 367#define WATCH_LISTS 0
673a394b 368
0a3e67a4
JB
369struct opregion_header;
370struct opregion_acpi;
371struct opregion_swsci;
372struct opregion_asle;
373
8ee1c3db 374struct intel_opregion {
5bc4418b
BW
375 struct opregion_header __iomem *header;
376 struct opregion_acpi __iomem *acpi;
377 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
378 u32 swsci_gbda_sub_functions;
379 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
380 struct opregion_asle __iomem *asle;
381 void __iomem *vbt;
01fe9dbd 382 u32 __iomem *lid_state;
91a60f20 383 struct work_struct asle_work;
8ee1c3db 384};
44834a67 385#define OPREGION_SIZE (8*1024)
8ee1c3db 386
6ef3d427
CW
387struct intel_overlay;
388struct intel_overlay_error_state;
389
de151cf6 390#define I915_FENCE_REG_NONE -1
42b5aeab
VS
391#define I915_MAX_NUM_FENCES 32
392/* 32 fences + sign bit for FENCE_REG_NONE */
393#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
394
395struct drm_i915_fence_reg {
007cc8ac 396 struct list_head lru_list;
caea7476 397 struct drm_i915_gem_object *obj;
1690e1eb 398 int pin_count;
de151cf6 399};
7c1c2871 400
9b9d172d 401struct sdvo_device_mapping {
e957d772 402 u8 initialized;
9b9d172d 403 u8 dvo_port;
404 u8 slave_addr;
405 u8 dvo_wiring;
e957d772 406 u8 i2c_pin;
b1083333 407 u8 ddc_pin;
9b9d172d 408};
409
c4a1d9e4
CW
410struct intel_display_error_state;
411
63eeaf38 412struct drm_i915_error_state {
742cbee8 413 struct kref ref;
585b0288
BW
414 struct timeval time;
415
cb383002 416 char error_msg[128];
48b031e3 417 u32 reset_count;
62d5d69b 418 u32 suspend_count;
cb383002 419
585b0288 420 /* Generic register state */
63eeaf38
JB
421 u32 eir;
422 u32 pgtbl_er;
be998e2e 423 u32 ier;
885ea5a8 424 u32 gtier[4];
b9a3906b 425 u32 ccid;
0f3b6849
CW
426 u32 derrmr;
427 u32 forcewake;
585b0288
BW
428 u32 error; /* gen6+ */
429 u32 err_int; /* gen7 */
430 u32 done_reg;
91ec5d11
BW
431 u32 gac_eco;
432 u32 gam_ecochk;
433 u32 gab_ctl;
434 u32 gfx_mode;
585b0288 435 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
436 u64 fence[I915_MAX_NUM_FENCES];
437 struct intel_overlay_error_state *overlay;
438 struct intel_display_error_state *display;
0ca36d78 439 struct drm_i915_error_object *semaphore_obj;
585b0288 440
52d39a21 441 struct drm_i915_error_ring {
372fbb8e 442 bool valid;
362b8af7
BW
443 /* Software tracked state */
444 bool waiting;
445 int hangcheck_score;
446 enum intel_ring_hangcheck_action hangcheck_action;
447 int num_requests;
448
449 /* our own tracking of ring head and tail */
450 u32 cpu_ring_head;
451 u32 cpu_ring_tail;
452
453 u32 semaphore_seqno[I915_NUM_RINGS - 1];
454
455 /* Register state */
456 u32 tail;
457 u32 head;
458 u32 ctl;
459 u32 hws;
460 u32 ipeir;
461 u32 ipehr;
462 u32 instdone;
362b8af7
BW
463 u32 bbstate;
464 u32 instpm;
465 u32 instps;
466 u32 seqno;
467 u64 bbaddr;
50877445 468 u64 acthd;
362b8af7 469 u32 fault_reg;
13ffadd1 470 u64 faddr;
362b8af7
BW
471 u32 rc_psmi; /* sleep state */
472 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
473
52d39a21
CW
474 struct drm_i915_error_object {
475 int page_count;
476 u32 gtt_offset;
477 u32 *pages[0];
ab0e7ff9 478 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 479
52d39a21
CW
480 struct drm_i915_error_request {
481 long jiffies;
482 u32 seqno;
ee4f42b1 483 u32 tail;
52d39a21 484 } *requests;
6c7a01ec
BW
485
486 struct {
487 u32 gfx_mode;
488 union {
489 u64 pdp[4];
490 u32 pp_dir_base;
491 };
492 } vm_info;
ab0e7ff9
CW
493
494 pid_t pid;
495 char comm[TASK_COMM_LEN];
52d39a21 496 } ring[I915_NUM_RINGS];
3a448734 497
9df30794 498 struct drm_i915_error_buffer {
a779e5ab 499 u32 size;
9df30794 500 u32 name;
0201f1ec 501 u32 rseqno, wseqno;
9df30794
CW
502 u32 gtt_offset;
503 u32 read_domains;
504 u32 write_domain;
4b9de737 505 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
506 s32 pinned:2;
507 u32 tiling:2;
508 u32 dirty:1;
509 u32 purgeable:1;
5cc9ed4b 510 u32 userptr:1;
5d1333fc 511 s32 ring:4;
f56383cb 512 u32 cache_level:3;
95f5301d 513 } **active_bo, **pinned_bo;
6c7a01ec 514
95f5301d 515 u32 *active_bo_count, *pinned_bo_count;
3a448734 516 u32 vm_count;
63eeaf38
JB
517};
518
7bd688cd 519struct intel_connector;
820d2d77 520struct intel_encoder;
5cec258b 521struct intel_crtc_state;
5724dbd1 522struct intel_initial_plane_config;
0e8ffe1b 523struct intel_crtc;
ee9300bb
DV
524struct intel_limit;
525struct dpll;
b8cecdf5 526
e70236a8 527struct drm_i915_display_funcs {
ee5382ae 528 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 529 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
530 void (*disable_fbc)(struct drm_device *dev);
531 int (*get_display_clock_speed)(struct drm_device *dev);
532 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
533 /**
534 * find_dpll() - Find the best values for the PLL
535 * @limit: limits for the PLL
536 * @crtc: current CRTC
537 * @target: target frequency in kHz
538 * @refclk: reference clock frequency in kHz
539 * @match_clock: if provided, @best_clock P divider must
540 * match the P divider from @match_clock
541 * used for LVDS downclocking
542 * @best_clock: best PLL values found
543 *
544 * Returns true on success, false on failure.
545 */
546 bool (*find_dpll)(const struct intel_limit *limit,
a919ff14 547 struct intel_crtc *crtc,
ee9300bb
DV
548 int target, int refclk,
549 struct dpll *match_clock,
550 struct dpll *best_clock);
46ba614c 551 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
552 void (*update_sprite_wm)(struct drm_plane *plane,
553 struct drm_crtc *crtc,
ed57cb8a
DL
554 uint32_t sprite_width, uint32_t sprite_height,
555 int pixel_size, bool enable, bool scaled);
47fab737 556 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
557 /* Returns the active state of the crtc, and if the crtc is active,
558 * fills out the pipe-config with the hw state. */
559 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 560 struct intel_crtc_state *);
5724dbd1
DL
561 void (*get_initial_plane_config)(struct intel_crtc *,
562 struct intel_initial_plane_config *);
190f68c5
ACO
563 int (*crtc_compute_clock)(struct intel_crtc *crtc,
564 struct intel_crtc_state *crtc_state);
76e5a89c
DV
565 void (*crtc_enable)(struct drm_crtc *crtc);
566 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 567 void (*off)(struct drm_crtc *crtc);
69bfe1a9
JN
568 void (*audio_codec_enable)(struct drm_connector *connector,
569 struct intel_encoder *encoder,
570 struct drm_display_mode *mode);
571 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 572 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 573 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
574 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
575 struct drm_framebuffer *fb,
ed8d1975 576 struct drm_i915_gem_object *obj,
a4872ba6 577 struct intel_engine_cs *ring,
ed8d1975 578 uint32_t flags);
29b9bde6
DV
579 void (*update_primary_plane)(struct drm_crtc *crtc,
580 struct drm_framebuffer *fb,
581 int x, int y);
20afbda2 582 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
583 /* clock updates for mode set */
584 /* cursor updates */
585 /* render clock increase/decrease */
586 /* display clock increase/decrease */
587 /* pll clock increase/decrease */
7bd688cd 588
6517d273 589 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
7bd688cd
JN
590 uint32_t (*get_backlight)(struct intel_connector *connector);
591 void (*set_backlight)(struct intel_connector *connector,
592 uint32_t level);
593 void (*disable_backlight)(struct intel_connector *connector);
594 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
595};
596
48c1026a
MK
597enum forcewake_domain_id {
598 FW_DOMAIN_ID_RENDER = 0,
599 FW_DOMAIN_ID_BLITTER,
600 FW_DOMAIN_ID_MEDIA,
601
602 FW_DOMAIN_ID_COUNT
603};
604
605enum forcewake_domains {
606 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
607 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
608 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
609 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
610 FORCEWAKE_BLITTER |
611 FORCEWAKE_MEDIA)
612};
613
907b28c5 614struct intel_uncore_funcs {
c8d9a590 615 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 616 enum forcewake_domains domains);
c8d9a590 617 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 618 enum forcewake_domains domains);
0b274481
BW
619
620 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
621 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
622 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
623 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
624
625 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
626 uint8_t val, bool trace);
627 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
628 uint16_t val, bool trace);
629 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
630 uint32_t val, bool trace);
631 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
632 uint64_t val, bool trace);
990bbdad
CW
633};
634
907b28c5
CW
635struct intel_uncore {
636 spinlock_t lock; /** lock is also taken in irq contexts. */
637
638 struct intel_uncore_funcs funcs;
639
640 unsigned fifo_count;
48c1026a 641 enum forcewake_domains fw_domains;
b2cff0db
CW
642
643 struct intel_uncore_forcewake_domain {
644 struct drm_i915_private *i915;
48c1026a 645 enum forcewake_domain_id id;
b2cff0db
CW
646 unsigned wake_count;
647 struct timer_list timer;
05a2fb15
MK
648 u32 reg_set;
649 u32 val_set;
650 u32 val_clear;
651 u32 reg_ack;
652 u32 reg_post;
653 u32 val_reset;
b2cff0db 654 } fw_domain[FW_DOMAIN_ID_COUNT];
b2cff0db
CW
655};
656
657/* Iterate over initialised fw domains */
658#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
659 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
660 (i__) < FW_DOMAIN_ID_COUNT; \
661 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
662 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
663
664#define for_each_fw_domain(domain__, dev_priv__, i__) \
665 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 666
79fc46df
DL
667#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
668 func(is_mobile) sep \
669 func(is_i85x) sep \
670 func(is_i915g) sep \
671 func(is_i945gm) sep \
672 func(is_g33) sep \
673 func(need_gfx_hws) sep \
674 func(is_g4x) sep \
675 func(is_pineview) sep \
676 func(is_broadwater) sep \
677 func(is_crestline) sep \
678 func(is_ivybridge) sep \
679 func(is_valleyview) sep \
680 func(is_haswell) sep \
7201c0b3 681 func(is_skylake) sep \
b833d685 682 func(is_preliminary) sep \
79fc46df
DL
683 func(has_fbc) sep \
684 func(has_pipe_cxsr) sep \
685 func(has_hotplug) sep \
686 func(cursor_needs_physical) sep \
687 func(has_overlay) sep \
688 func(overlay_needs_physical) sep \
689 func(supports_tv) sep \
dd93be58 690 func(has_llc) sep \
30568c45
DL
691 func(has_ddi) sep \
692 func(has_fpga_dbg)
c96ea64e 693
a587f779
DL
694#define DEFINE_FLAG(name) u8 name:1
695#define SEP_SEMICOLON ;
c96ea64e 696
cfdf1fa2 697struct intel_device_info {
10fce67a 698 u32 display_mmio_offset;
87f1f465 699 u16 device_id;
7eb552ae 700 u8 num_pipes:3;
d615a166 701 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 702 u8 gen;
73ae478c 703 u8 ring_mask; /* Rings supported by the HW */
a587f779 704 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
705 /* Register offsets for the various display pipes and transcoders */
706 int pipe_offsets[I915_MAX_TRANSCODERS];
707 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 708 int palette_offsets[I915_MAX_PIPES];
5efb3e28 709 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
710
711 /* Slice/subslice/EU info */
712 u8 slice_total;
713 u8 subslice_total;
714 u8 subslice_per_slice;
715 u8 eu_total;
716 u8 eu_per_subslice;
b7668791
DL
717 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
718 u8 subslice_7eu[3];
3873218f
JM
719 u8 has_slice_pg:1;
720 u8 has_subslice_pg:1;
721 u8 has_eu_pg:1;
cfdf1fa2
KH
722};
723
a587f779
DL
724#undef DEFINE_FLAG
725#undef SEP_SEMICOLON
726
7faf1ab2
DV
727enum i915_cache_level {
728 I915_CACHE_NONE = 0,
350ec881
CW
729 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
730 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
731 caches, eg sampler/render caches, and the
732 large Last-Level-Cache. LLC is coherent with
733 the CPU, but L3 is only visible to the GPU. */
651d794f 734 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
735};
736
e59ec13d
MK
737struct i915_ctx_hang_stats {
738 /* This context had batch pending when hang was declared */
739 unsigned batch_pending;
740
741 /* This context had batch active when hang was declared */
742 unsigned batch_active;
be62acb4
MK
743
744 /* Time when this context was last blamed for a GPU reset */
745 unsigned long guilty_ts;
746
676fa572
CW
747 /* If the contexts causes a second GPU hang within this time,
748 * it is permanently banned from submitting any more work.
749 */
750 unsigned long ban_period_seconds;
751
be62acb4
MK
752 /* This context is banned to submit more work */
753 bool banned;
e59ec13d 754};
40521054
BW
755
756/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 757#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
758/**
759 * struct intel_context - as the name implies, represents a context.
760 * @ref: reference count.
761 * @user_handle: userspace tracking identity for this context.
762 * @remap_slice: l3 row remapping information.
763 * @file_priv: filp associated with this context (NULL for global default
764 * context).
765 * @hang_stats: information about the role of this context in possible GPU
766 * hangs.
767 * @vm: virtual memory space used by this context.
768 * @legacy_hw_ctx: render context backing object and whether it is correctly
769 * initialized (legacy ring submission mechanism only).
770 * @link: link in the global list of contexts.
771 *
772 * Contexts are memory images used by the hardware to store copies of their
773 * internal state.
774 */
273497e5 775struct intel_context {
dce3271b 776 struct kref ref;
821d66dd 777 int user_handle;
3ccfd19d 778 uint8_t remap_slice;
40521054 779 struct drm_i915_file_private *file_priv;
e59ec13d 780 struct i915_ctx_hang_stats hang_stats;
ae6c4806 781 struct i915_hw_ppgtt *ppgtt;
a33afea5 782
c9e003af 783 /* Legacy ring buffer submission */
ea0c76f8
OM
784 struct {
785 struct drm_i915_gem_object *rcs_state;
786 bool initialized;
787 } legacy_hw_ctx;
788
c9e003af 789 /* Execlists */
564ddb2f 790 bool rcs_initialized;
c9e003af
OM
791 struct {
792 struct drm_i915_gem_object *state;
84c2377f 793 struct intel_ringbuffer *ringbuf;
a7cbedec 794 int pin_count;
c9e003af
OM
795 } engine[I915_NUM_RINGS];
796
a33afea5 797 struct list_head link;
40521054
BW
798};
799
a4001f1b
PZ
800enum fb_op_origin {
801 ORIGIN_GTT,
802 ORIGIN_CPU,
803 ORIGIN_CS,
804 ORIGIN_FLIP,
805};
806
5c3fe8b0 807struct i915_fbc {
60ee5cd2 808 unsigned long uncompressed_size;
5e59f717 809 unsigned threshold;
5c3fe8b0 810 unsigned int fb_id;
dbef0f15
PZ
811 unsigned int possible_framebuffer_bits;
812 unsigned int busy_bits;
e35fef21 813 struct intel_crtc *crtc;
5c3fe8b0
BW
814 int y;
815
c4213885 816 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
817 struct drm_mm_node *compressed_llb;
818
da46f936
RV
819 bool false_color;
820
9adccc60
PZ
821 /* Tracks whether the HW is actually enabled, not whether the feature is
822 * possible. */
823 bool enabled;
824
5c3fe8b0
BW
825 struct intel_fbc_work {
826 struct delayed_work work;
827 struct drm_crtc *crtc;
828 struct drm_framebuffer *fb;
5c3fe8b0
BW
829 } *fbc_work;
830
29ebf90f
CW
831 enum no_fbc_reason {
832 FBC_OK, /* FBC is enabled */
833 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
834 FBC_NO_OUTPUT, /* no outputs enabled to compress */
835 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
836 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
837 FBC_MODE_TOO_LARGE, /* mode too large for compression */
838 FBC_BAD_PLANE, /* fbc not supported on plane */
839 FBC_NOT_TILED, /* buffer not tiled */
840 FBC_MULTIPLE_PIPES, /* more than one pipe active */
841 FBC_MODULE_PARAM,
842 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
843 } no_fbc_reason;
b5e50c3f
JB
844};
845
96178eeb
VK
846/**
847 * HIGH_RR is the highest eDP panel refresh rate read from EDID
848 * LOW_RR is the lowest eDP panel refresh rate found from EDID
849 * parsing for same resolution.
850 */
851enum drrs_refresh_rate_type {
852 DRRS_HIGH_RR,
853 DRRS_LOW_RR,
854 DRRS_MAX_RR, /* RR count */
855};
856
857enum drrs_support_type {
858 DRRS_NOT_SUPPORTED = 0,
859 STATIC_DRRS_SUPPORT = 1,
860 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
861};
862
2807cf69 863struct intel_dp;
96178eeb
VK
864struct i915_drrs {
865 struct mutex mutex;
866 struct delayed_work work;
867 struct intel_dp *dp;
868 unsigned busy_frontbuffer_bits;
869 enum drrs_refresh_rate_type refresh_rate_type;
870 enum drrs_support_type type;
871};
872
a031d709 873struct i915_psr {
f0355c4a 874 struct mutex lock;
a031d709
RV
875 bool sink_support;
876 bool source_ok;
2807cf69 877 struct intel_dp *enabled;
7c8f8a70
RV
878 bool active;
879 struct delayed_work work;
9ca15301 880 unsigned busy_frontbuffer_bits;
0243f7ba 881 bool link_standby;
3f51e471 882};
5c3fe8b0 883
3bad0781 884enum intel_pch {
f0350830 885 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
886 PCH_IBX, /* Ibexpeak PCH */
887 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 888 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 889 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 890 PCH_NOP,
3bad0781
ZW
891};
892
988d6ee8
PZ
893enum intel_sbi_destination {
894 SBI_ICLK,
895 SBI_MPHY,
896};
897
b690e96c 898#define QUIRK_PIPEA_FORCE (1<<0)
435793df 899#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 900#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 901#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 902#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 903#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 904
8be48d92 905struct intel_fbdev;
1630fe75 906struct intel_fbc_work;
38651674 907
c2b9152f
DV
908struct intel_gmbus {
909 struct i2c_adapter adapter;
f2ce9faf 910 u32 force_bit;
c2b9152f 911 u32 reg0;
36c785f0 912 u32 gpio_reg;
c167a6fc 913 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
914 struct drm_i915_private *dev_priv;
915};
916
f4c956ad 917struct i915_suspend_saved_registers {
e948e994 918 u32 saveDSPARB;
ba8bbcf6 919 u32 saveLVDS;
585fb111
JB
920 u32 savePP_ON_DELAYS;
921 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
922 u32 savePP_ON;
923 u32 savePP_OFF;
924 u32 savePP_CONTROL;
585fb111 925 u32 savePP_DIVISOR;
ba8bbcf6 926 u32 saveFBC_CONTROL;
1f84e550 927 u32 saveCACHE_MODE_0;
1f84e550 928 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
929 u32 saveSWF0[16];
930 u32 saveSWF1[16];
931 u32 saveSWF2[3];
4b9de737 932 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 933 u32 savePCH_PORT_HOTPLUG;
9f49c376 934 u16 saveGCDGMBUS;
f4c956ad 935};
c85aa885 936
ddeea5b0
ID
937struct vlv_s0ix_state {
938 /* GAM */
939 u32 wr_watermark;
940 u32 gfx_prio_ctrl;
941 u32 arb_mode;
942 u32 gfx_pend_tlb0;
943 u32 gfx_pend_tlb1;
944 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
945 u32 media_max_req_count;
946 u32 gfx_max_req_count;
947 u32 render_hwsp;
948 u32 ecochk;
949 u32 bsd_hwsp;
950 u32 blt_hwsp;
951 u32 tlb_rd_addr;
952
953 /* MBC */
954 u32 g3dctl;
955 u32 gsckgctl;
956 u32 mbctl;
957
958 /* GCP */
959 u32 ucgctl1;
960 u32 ucgctl3;
961 u32 rcgctl1;
962 u32 rcgctl2;
963 u32 rstctl;
964 u32 misccpctl;
965
966 /* GPM */
967 u32 gfxpause;
968 u32 rpdeuhwtc;
969 u32 rpdeuc;
970 u32 ecobus;
971 u32 pwrdwnupctl;
972 u32 rp_down_timeout;
973 u32 rp_deucsw;
974 u32 rcubmabdtmr;
975 u32 rcedata;
976 u32 spare2gh;
977
978 /* Display 1 CZ domain */
979 u32 gt_imr;
980 u32 gt_ier;
981 u32 pm_imr;
982 u32 pm_ier;
983 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
984
985 /* GT SA CZ domain */
986 u32 tilectl;
987 u32 gt_fifoctl;
988 u32 gtlc_wake_ctrl;
989 u32 gtlc_survive;
990 u32 pmwgicz;
991
992 /* Display 2 CZ domain */
993 u32 gu_ctl0;
994 u32 gu_ctl1;
995 u32 clock_gate_dis2;
996};
997
bf225f20
CW
998struct intel_rps_ei {
999 u32 cz_clock;
1000 u32 render_c0;
1001 u32 media_c0;
31685c25
D
1002};
1003
c85aa885 1004struct intel_gen6_power_mgmt {
d4d70aa5
ID
1005 /*
1006 * work, interrupts_enabled and pm_iir are protected by
1007 * dev_priv->irq_lock
1008 */
c85aa885 1009 struct work_struct work;
d4d70aa5 1010 bool interrupts_enabled;
c85aa885 1011 u32 pm_iir;
59cdb63d 1012
b39fb297
BW
1013 /* Frequencies are stored in potentially platform dependent multiples.
1014 * In other words, *_freq needs to be multiplied by X to be interesting.
1015 * Soft limits are those which are used for the dynamic reclocking done
1016 * by the driver (raise frequencies under heavy loads, and lower for
1017 * lighter loads). Hard limits are those imposed by the hardware.
1018 *
1019 * A distinction is made for overclocking, which is never enabled by
1020 * default, and is considered to be above the hard limit if it's
1021 * possible at all.
1022 */
1023 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1024 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1025 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1026 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1027 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1028 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1029 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1030 u8 rp1_freq; /* "less than" RP0 power/freqency */
1031 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 1032 u32 cz_freq;
1a01ab3b 1033
dd75fdc8
CW
1034 int last_adj;
1035 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1036
c0951f0c 1037 bool enabled;
1a01ab3b 1038 struct delayed_work delayed_resume_work;
4fc688ce 1039
bf225f20
CW
1040 /* manual wa residency calculations */
1041 struct intel_rps_ei up_ei, down_ei;
1042
4fc688ce
JB
1043 /*
1044 * Protects RPS/RC6 register access and PCU communication.
1045 * Must be taken after struct_mutex if nested.
1046 */
1047 struct mutex hw_lock;
c85aa885
DV
1048};
1049
1a240d4d
DV
1050/* defined intel_pm.c */
1051extern spinlock_t mchdev_lock;
1052
c85aa885
DV
1053struct intel_ilk_power_mgmt {
1054 u8 cur_delay;
1055 u8 min_delay;
1056 u8 max_delay;
1057 u8 fmax;
1058 u8 fstart;
1059
1060 u64 last_count1;
1061 unsigned long last_time1;
1062 unsigned long chipset_power;
1063 u64 last_count2;
5ed0bdf2 1064 u64 last_time2;
c85aa885
DV
1065 unsigned long gfx_power;
1066 u8 corr;
1067
1068 int c_m;
1069 int r_t;
1070};
1071
c6cb582e
ID
1072struct drm_i915_private;
1073struct i915_power_well;
1074
1075struct i915_power_well_ops {
1076 /*
1077 * Synchronize the well's hw state to match the current sw state, for
1078 * example enable/disable it based on the current refcount. Called
1079 * during driver init and resume time, possibly after first calling
1080 * the enable/disable handlers.
1081 */
1082 void (*sync_hw)(struct drm_i915_private *dev_priv,
1083 struct i915_power_well *power_well);
1084 /*
1085 * Enable the well and resources that depend on it (for example
1086 * interrupts located on the well). Called after the 0->1 refcount
1087 * transition.
1088 */
1089 void (*enable)(struct drm_i915_private *dev_priv,
1090 struct i915_power_well *power_well);
1091 /*
1092 * Disable the well and resources that depend on it. Called after
1093 * the 1->0 refcount transition.
1094 */
1095 void (*disable)(struct drm_i915_private *dev_priv,
1096 struct i915_power_well *power_well);
1097 /* Returns the hw enabled state. */
1098 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1099 struct i915_power_well *power_well);
1100};
1101
a38911a3
WX
1102/* Power well structure for haswell */
1103struct i915_power_well {
c1ca727f 1104 const char *name;
6f3ef5dd 1105 bool always_on;
a38911a3
WX
1106 /* power well enable/disable usage count */
1107 int count;
bfafe93a
ID
1108 /* cached hw enabled state */
1109 bool hw_enabled;
c1ca727f 1110 unsigned long domains;
77961eb9 1111 unsigned long data;
c6cb582e 1112 const struct i915_power_well_ops *ops;
a38911a3
WX
1113};
1114
83c00f55 1115struct i915_power_domains {
baa70707
ID
1116 /*
1117 * Power wells needed for initialization at driver init and suspend
1118 * time are on. They are kept on until after the first modeset.
1119 */
1120 bool init_power_on;
0d116a29 1121 bool initializing;
c1ca727f 1122 int power_well_count;
baa70707 1123
83c00f55 1124 struct mutex lock;
1da51581 1125 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1126 struct i915_power_well *power_wells;
83c00f55
ID
1127};
1128
35a85ac6 1129#define MAX_L3_SLICES 2
a4da4fa4 1130struct intel_l3_parity {
35a85ac6 1131 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1132 struct work_struct error_work;
35a85ac6 1133 int which_slice;
a4da4fa4
DV
1134};
1135
493018dc
BV
1136struct i915_gem_batch_pool {
1137 struct drm_device *dev;
1138 struct list_head cache_list;
1139};
1140
4b5aed62 1141struct i915_gem_mm {
4b5aed62
DV
1142 /** Memory allocator for GTT stolen memory */
1143 struct drm_mm stolen;
4b5aed62
DV
1144 /** List of all objects in gtt_space. Used to restore gtt
1145 * mappings on resume */
1146 struct list_head bound_list;
1147 /**
1148 * List of objects which are not bound to the GTT (thus
1149 * are idle and not used by the GPU) but still have
1150 * (presumably uncached) pages still attached.
1151 */
1152 struct list_head unbound_list;
1153
493018dc
BV
1154 /*
1155 * A pool of objects to use as shadow copies of client batch buffers
1156 * when the command parser is enabled. Prevents the client from
1157 * modifying the batch contents after software parsing.
1158 */
1159 struct i915_gem_batch_pool batch_pool;
1160
4b5aed62
DV
1161 /** Usable portion of the GTT for GEM */
1162 unsigned long stolen_base; /* limited to low memory (32-bit) */
1163
4b5aed62
DV
1164 /** PPGTT used for aliasing the PPGTT with the GTT */
1165 struct i915_hw_ppgtt *aliasing_ppgtt;
1166
2cfcd32a 1167 struct notifier_block oom_notifier;
ceabbba5 1168 struct shrinker shrinker;
4b5aed62
DV
1169 bool shrinker_no_lock_stealing;
1170
4b5aed62
DV
1171 /** LRU list of objects with fence regs on them. */
1172 struct list_head fence_list;
1173
1174 /**
1175 * We leave the user IRQ off as much as possible,
1176 * but this means that requests will finish and never
1177 * be retired once the system goes idle. Set a timer to
1178 * fire periodically while the ring is running. When it
1179 * fires, go retire requests.
1180 */
1181 struct delayed_work retire_work;
1182
b29c19b6
CW
1183 /**
1184 * When we detect an idle GPU, we want to turn on
1185 * powersaving features. So once we see that there
1186 * are no more requests outstanding and no more
1187 * arrive within a small period of time, we fire
1188 * off the idle_work.
1189 */
1190 struct delayed_work idle_work;
1191
4b5aed62
DV
1192 /**
1193 * Are we in a non-interruptible section of code like
1194 * modesetting?
1195 */
1196 bool interruptible;
1197
f62a0076
CW
1198 /**
1199 * Is the GPU currently considered idle, or busy executing userspace
1200 * requests? Whilst idle, we attempt to power down the hardware and
1201 * display clocks. In order to reduce the effect on performance, there
1202 * is a slight delay before we do so.
1203 */
1204 bool busy;
1205
bdf1e7e3
DV
1206 /* the indicator for dispatch video commands on two BSD rings */
1207 int bsd_ring_dispatch_index;
1208
4b5aed62
DV
1209 /** Bit 6 swizzling required for X tiling */
1210 uint32_t bit_6_swizzle_x;
1211 /** Bit 6 swizzling required for Y tiling */
1212 uint32_t bit_6_swizzle_y;
1213
4b5aed62 1214 /* accounting, useful for userland debugging */
c20e8355 1215 spinlock_t object_stat_lock;
4b5aed62
DV
1216 size_t object_memory;
1217 u32 object_count;
1218};
1219
edc3d884 1220struct drm_i915_error_state_buf {
0a4cd7c8 1221 struct drm_i915_private *i915;
edc3d884
MK
1222 unsigned bytes;
1223 unsigned size;
1224 int err;
1225 u8 *buf;
1226 loff_t start;
1227 loff_t pos;
1228};
1229
fc16b48b
MK
1230struct i915_error_state_file_priv {
1231 struct drm_device *dev;
1232 struct drm_i915_error_state *error;
1233};
1234
99584db3
DV
1235struct i915_gpu_error {
1236 /* For hangcheck timer */
1237#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1238#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1239 /* Hang gpu twice in this window and your context gets banned */
1240#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1241
737b1506
CW
1242 struct workqueue_struct *hangcheck_wq;
1243 struct delayed_work hangcheck_work;
99584db3
DV
1244
1245 /* For reset and error_state handling. */
1246 spinlock_t lock;
1247 /* Protected by the above dev->gpu_error.lock. */
1248 struct drm_i915_error_state *first_error;
094f9a54
CW
1249
1250 unsigned long missed_irq_rings;
1251
1f83fee0 1252 /**
2ac0f450 1253 * State variable controlling the reset flow and count
1f83fee0 1254 *
2ac0f450
MK
1255 * This is a counter which gets incremented when reset is triggered,
1256 * and again when reset has been handled. So odd values (lowest bit set)
1257 * means that reset is in progress and even values that
1258 * (reset_counter >> 1):th reset was successfully completed.
1259 *
1260 * If reset is not completed succesfully, the I915_WEDGE bit is
1261 * set meaning that hardware is terminally sour and there is no
1262 * recovery. All waiters on the reset_queue will be woken when
1263 * that happens.
1264 *
1265 * This counter is used by the wait_seqno code to notice that reset
1266 * event happened and it needs to restart the entire ioctl (since most
1267 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1268 *
1269 * This is important for lock-free wait paths, where no contended lock
1270 * naturally enforces the correct ordering between the bail-out of the
1271 * waiter and the gpu reset work code.
1f83fee0
DV
1272 */
1273 atomic_t reset_counter;
1274
1f83fee0 1275#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1276#define I915_WEDGED (1 << 31)
1f83fee0
DV
1277
1278 /**
1279 * Waitqueue to signal when the reset has completed. Used by clients
1280 * that wait for dev_priv->mm.wedged to settle.
1281 */
1282 wait_queue_head_t reset_queue;
33196ded 1283
88b4aa87
MK
1284 /* Userspace knobs for gpu hang simulation;
1285 * combines both a ring mask, and extra flags
1286 */
1287 u32 stop_rings;
1288#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1289#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1290
1291 /* For missed irq/seqno simulation. */
1292 unsigned int test_irq_rings;
6689c167
MA
1293
1294 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1295 bool reload_in_reset;
99584db3
DV
1296};
1297
b8efb17b
ZR
1298enum modeset_restore {
1299 MODESET_ON_LID_OPEN,
1300 MODESET_DONE,
1301 MODESET_SUSPENDED,
1302};
1303
6acab15a 1304struct ddi_vbt_port_info {
ce4dd49e
DL
1305 /*
1306 * This is an index in the HDMI/DVI DDI buffer translation table.
1307 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1308 * populate this field.
1309 */
1310#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1311 uint8_t hdmi_level_shift;
311a2094
PZ
1312
1313 uint8_t supports_dvi:1;
1314 uint8_t supports_hdmi:1;
1315 uint8_t supports_dp:1;
6acab15a
PZ
1316};
1317
bfd7ebda
RV
1318enum psr_lines_to_wait {
1319 PSR_0_LINES_TO_WAIT = 0,
1320 PSR_1_LINE_TO_WAIT,
1321 PSR_4_LINES_TO_WAIT,
1322 PSR_8_LINES_TO_WAIT
83a7280e
PB
1323};
1324
41aa3448
RV
1325struct intel_vbt_data {
1326 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1327 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1328
1329 /* Feature bits */
1330 unsigned int int_tv_support:1;
1331 unsigned int lvds_dither:1;
1332 unsigned int lvds_vbt:1;
1333 unsigned int int_crt_support:1;
1334 unsigned int lvds_use_ssc:1;
1335 unsigned int display_clock_mode:1;
1336 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1337 unsigned int has_mipi:1;
41aa3448
RV
1338 int lvds_ssc_freq;
1339 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1340
83a7280e
PB
1341 enum drrs_support_type drrs_type;
1342
41aa3448
RV
1343 /* eDP */
1344 int edp_rate;
1345 int edp_lanes;
1346 int edp_preemphasis;
1347 int edp_vswing;
1348 bool edp_initialized;
1349 bool edp_support;
1350 int edp_bpp;
9a57f5bb 1351 bool edp_low_vswing;
41aa3448
RV
1352 struct edp_power_seq edp_pps;
1353
bfd7ebda
RV
1354 struct {
1355 bool full_link;
1356 bool require_aux_wakeup;
1357 int idle_frames;
1358 enum psr_lines_to_wait lines_to_wait;
1359 int tp1_wakeup_time;
1360 int tp2_tp3_wakeup_time;
1361 } psr;
1362
f00076d2
JN
1363 struct {
1364 u16 pwm_freq_hz;
39fbc9c8 1365 bool present;
f00076d2 1366 bool active_low_pwm;
1de6068e 1367 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1368 } backlight;
1369
d17c5443
SK
1370 /* MIPI DSI */
1371 struct {
3e6bd011 1372 u16 port;
d17c5443 1373 u16 panel_id;
d3b542fc
SK
1374 struct mipi_config *config;
1375 struct mipi_pps_data *pps;
1376 u8 seq_version;
1377 u32 size;
1378 u8 *data;
1379 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1380 } dsi;
1381
41aa3448
RV
1382 int crt_ddc_pin;
1383
1384 int child_dev_num;
768f69c9 1385 union child_device_config *child_dev;
6acab15a
PZ
1386
1387 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1388};
1389
77c122bc
VS
1390enum intel_ddb_partitioning {
1391 INTEL_DDB_PART_1_2,
1392 INTEL_DDB_PART_5_6, /* IVB+ */
1393};
1394
1fd527cc
VS
1395struct intel_wm_level {
1396 bool enable;
1397 uint32_t pri_val;
1398 uint32_t spr_val;
1399 uint32_t cur_val;
1400 uint32_t fbc_val;
1401};
1402
820c1980 1403struct ilk_wm_values {
609cedef
VS
1404 uint32_t wm_pipe[3];
1405 uint32_t wm_lp[3];
1406 uint32_t wm_lp_spr[3];
1407 uint32_t wm_linetime[3];
1408 bool enable_fbc_wm;
1409 enum intel_ddb_partitioning partitioning;
1410};
1411
0018fda1 1412struct vlv_wm_values {
ae80152d
VS
1413 struct {
1414 uint16_t primary;
1415 uint16_t sprite[2];
1416 uint8_t cursor;
1417 } pipe[3];
1418
1419 struct {
1420 uint16_t plane;
1421 uint8_t cursor;
1422 } sr;
1423
0018fda1
VS
1424 struct {
1425 uint8_t cursor;
1426 uint8_t sprite[2];
1427 uint8_t primary;
1428 } ddl[3];
1429};
1430
c193924e 1431struct skl_ddb_entry {
16160e3d 1432 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1433};
1434
1435static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1436{
16160e3d 1437 return entry->end - entry->start;
c193924e
DL
1438}
1439
08db6652
DL
1440static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1441 const struct skl_ddb_entry *e2)
1442{
1443 if (e1->start == e2->start && e1->end == e2->end)
1444 return true;
1445
1446 return false;
1447}
1448
c193924e 1449struct skl_ddb_allocation {
34bb56af 1450 struct skl_ddb_entry pipe[I915_MAX_PIPES];
c193924e
DL
1451 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1452 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1453};
1454
2ac96d2a
PB
1455struct skl_wm_values {
1456 bool dirty[I915_MAX_PIPES];
c193924e 1457 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1458 uint32_t wm_linetime[I915_MAX_PIPES];
1459 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1460 uint32_t cursor[I915_MAX_PIPES][8];
1461 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1462 uint32_t cursor_trans[I915_MAX_PIPES];
1463};
1464
1465struct skl_wm_level {
1466 bool plane_en[I915_MAX_PLANES];
b99f58da 1467 bool cursor_en;
2ac96d2a
PB
1468 uint16_t plane_res_b[I915_MAX_PLANES];
1469 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1470 uint16_t cursor_res_b;
1471 uint8_t cursor_res_l;
1472};
1473
c67a470b 1474/*
765dab67
PZ
1475 * This struct helps tracking the state needed for runtime PM, which puts the
1476 * device in PCI D3 state. Notice that when this happens, nothing on the
1477 * graphics device works, even register access, so we don't get interrupts nor
1478 * anything else.
c67a470b 1479 *
765dab67
PZ
1480 * Every piece of our code that needs to actually touch the hardware needs to
1481 * either call intel_runtime_pm_get or call intel_display_power_get with the
1482 * appropriate power domain.
a8a8bd54 1483 *
765dab67
PZ
1484 * Our driver uses the autosuspend delay feature, which means we'll only really
1485 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1486 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1487 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1488 *
1489 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1490 * goes back to false exactly before we reenable the IRQs. We use this variable
1491 * to check if someone is trying to enable/disable IRQs while they're supposed
1492 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1493 * case it happens.
c67a470b 1494 *
765dab67 1495 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1496 */
5d584b2e
PZ
1497struct i915_runtime_pm {
1498 bool suspended;
2aeb7d3a 1499 bool irqs_enabled;
c67a470b
PZ
1500};
1501
926321d5
DV
1502enum intel_pipe_crc_source {
1503 INTEL_PIPE_CRC_SOURCE_NONE,
1504 INTEL_PIPE_CRC_SOURCE_PLANE1,
1505 INTEL_PIPE_CRC_SOURCE_PLANE2,
1506 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1507 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1508 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1509 INTEL_PIPE_CRC_SOURCE_TV,
1510 INTEL_PIPE_CRC_SOURCE_DP_B,
1511 INTEL_PIPE_CRC_SOURCE_DP_C,
1512 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1513 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1514 INTEL_PIPE_CRC_SOURCE_MAX,
1515};
1516
8bf1e9f1 1517struct intel_pipe_crc_entry {
ac2300d4 1518 uint32_t frame;
8bf1e9f1
SH
1519 uint32_t crc[5];
1520};
1521
b2c88f5b 1522#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1523struct intel_pipe_crc {
d538bbdf
DL
1524 spinlock_t lock;
1525 bool opened; /* exclusive access to the result file */
e5f75aca 1526 struct intel_pipe_crc_entry *entries;
926321d5 1527 enum intel_pipe_crc_source source;
d538bbdf 1528 int head, tail;
07144428 1529 wait_queue_head_t wq;
8bf1e9f1
SH
1530};
1531
f99d7069
DV
1532struct i915_frontbuffer_tracking {
1533 struct mutex lock;
1534
1535 /*
1536 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1537 * scheduled flips.
1538 */
1539 unsigned busy_bits;
1540 unsigned flip_bits;
1541};
1542
7225342a
MK
1543struct i915_wa_reg {
1544 u32 addr;
1545 u32 value;
1546 /* bitmask representing WA bits */
1547 u32 mask;
1548};
1549
1550#define I915_MAX_WA_REGS 16
1551
1552struct i915_workarounds {
1553 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1554 u32 count;
1555};
1556
cf9d2890
YZ
1557struct i915_virtual_gpu {
1558 bool active;
1559};
1560
77fec556 1561struct drm_i915_private {
f4c956ad 1562 struct drm_device *dev;
42dcedd4 1563 struct kmem_cache *slab;
f4c956ad 1564
5c969aa7 1565 const struct intel_device_info info;
f4c956ad
DV
1566
1567 int relative_constants_mode;
1568
1569 void __iomem *regs;
1570
907b28c5 1571 struct intel_uncore uncore;
f4c956ad 1572
cf9d2890
YZ
1573 struct i915_virtual_gpu vgpu;
1574
f4c956ad
DV
1575 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1576
28c70f16 1577
f4c956ad
DV
1578 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1579 * controller on different i2c buses. */
1580 struct mutex gmbus_mutex;
1581
1582 /**
1583 * Base address of the gmbus and gpio block.
1584 */
1585 uint32_t gpio_mmio_base;
1586
b6fdd0f2
SS
1587 /* MMIO base address for MIPI regs */
1588 uint32_t mipi_mmio_base;
1589
28c70f16
DV
1590 wait_queue_head_t gmbus_wait_queue;
1591
f4c956ad 1592 struct pci_dev *bridge_dev;
a4872ba6 1593 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1594 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1595 uint32_t last_seqno, next_seqno;
f4c956ad 1596
ba8286fa 1597 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1598 struct resource mch_res;
1599
f4c956ad
DV
1600 /* protects the irq masks */
1601 spinlock_t irq_lock;
1602
84c33a64
SG
1603 /* protects the mmio flip data */
1604 spinlock_t mmio_flip_lock;
1605
f8b79e58
ID
1606 bool display_irqs_enabled;
1607
9ee32fea
DV
1608 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1609 struct pm_qos_request pm_qos;
1610
f4c956ad 1611 /* DPIO indirect register protection */
09153000 1612 struct mutex dpio_lock;
f4c956ad
DV
1613
1614 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1615 union {
1616 u32 irq_mask;
1617 u32 de_irq_mask[I915_MAX_PIPES];
1618 };
f4c956ad 1619 u32 gt_irq_mask;
605cd25b 1620 u32 pm_irq_mask;
a6706b45 1621 u32 pm_rps_events;
91d181dd 1622 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1623
f4c956ad 1624 struct work_struct hotplug_work;
b543fb04
EE
1625 struct {
1626 unsigned long hpd_last_jiffies;
1627 int hpd_cnt;
1628 enum {
1629 HPD_ENABLED = 0,
1630 HPD_DISABLED = 1,
1631 HPD_MARK_DISABLED = 2
1632 } hpd_mark;
1633 } hpd_stats[HPD_NUM_PINS];
142e2398 1634 u32 hpd_event_bits;
6323751d 1635 struct delayed_work hotplug_reenable_work;
f4c956ad 1636
5c3fe8b0 1637 struct i915_fbc fbc;
439d7ac0 1638 struct i915_drrs drrs;
f4c956ad 1639 struct intel_opregion opregion;
41aa3448 1640 struct intel_vbt_data vbt;
f4c956ad 1641
d9ceb816
JB
1642 bool preserve_bios_swizzle;
1643
f4c956ad
DV
1644 /* overlay */
1645 struct intel_overlay *overlay;
f4c956ad 1646
58c68779 1647 /* backlight registers and fields in struct intel_panel */
07f11d49 1648 struct mutex backlight_lock;
31ad8ec6 1649
f4c956ad 1650 /* LVDS info */
f4c956ad
DV
1651 bool no_aux_handshake;
1652
e39b999a
VS
1653 /* protects panel power sequencer state */
1654 struct mutex pps_mutex;
1655
f4c956ad
DV
1656 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1657 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1658 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1659
1660 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1661 unsigned int vlv_cdclk_freq;
6bcda4f0 1662 unsigned int hpll_freq;
f4c956ad 1663
645416f5
DV
1664 /**
1665 * wq - Driver workqueue for GEM.
1666 *
1667 * NOTE: Work items scheduled here are not allowed to grab any modeset
1668 * locks, for otherwise the flushing done in the pageflip code will
1669 * result in deadlocks.
1670 */
f4c956ad
DV
1671 struct workqueue_struct *wq;
1672
1673 /* Display functions */
1674 struct drm_i915_display_funcs display;
1675
1676 /* PCH chipset type */
1677 enum intel_pch pch_type;
17a303ec 1678 unsigned short pch_id;
f4c956ad
DV
1679
1680 unsigned long quirks;
1681
b8efb17b
ZR
1682 enum modeset_restore modeset_restore;
1683 struct mutex modeset_restore_lock;
673a394b 1684
a7bbbd63 1685 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1686 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1687
4b5aed62 1688 struct i915_gem_mm mm;
ad46cb53
CW
1689 DECLARE_HASHTABLE(mm_structs, 7);
1690 struct mutex mm_lock;
8781342d 1691
8781342d
DV
1692 /* Kernel Modesetting */
1693
9b9d172d 1694 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1695
76c4ac04
DL
1696 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1697 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1698 wait_queue_head_t pending_flip_queue;
1699
c4597872
DV
1700#ifdef CONFIG_DEBUG_FS
1701 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1702#endif
1703
e72f9fbf
DV
1704 int num_shared_dpll;
1705 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1706 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1707
7225342a 1708 struct i915_workarounds workarounds;
888b5995 1709
652c393a
JB
1710 /* Reclocking support */
1711 bool render_reclock_avail;
1712 bool lvds_downclock_avail;
18f9ed12
ZY
1713 /* indicates the reduced downclock for LVDS*/
1714 int lvds_downclock;
f99d7069
DV
1715
1716 struct i915_frontbuffer_tracking fb_tracking;
1717
652c393a 1718 u16 orig_clock;
f97108d1 1719
c4804411 1720 bool mchbar_need_disable;
f97108d1 1721
a4da4fa4
DV
1722 struct intel_l3_parity l3_parity;
1723
59124506
BW
1724 /* Cannot be determined by PCIID. You must always read a register. */
1725 size_t ellc_size;
1726
c6a828d3 1727 /* gen6+ rps state */
c85aa885 1728 struct intel_gen6_power_mgmt rps;
c6a828d3 1729
20e4d407
DV
1730 /* ilk-only ips/rps state. Everything in here is protected by the global
1731 * mchdev_lock in intel_pm.c */
c85aa885 1732 struct intel_ilk_power_mgmt ips;
b5e50c3f 1733
83c00f55 1734 struct i915_power_domains power_domains;
a38911a3 1735
a031d709 1736 struct i915_psr psr;
3f51e471 1737
99584db3 1738 struct i915_gpu_error gpu_error;
ae681d96 1739
c9cddffc
JB
1740 struct drm_i915_gem_object *vlv_pctx;
1741
4520f53a 1742#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1743 /* list of fbdev register on this device */
1744 struct intel_fbdev *fbdev;
82e3b8c1 1745 struct work_struct fbdev_suspend_work;
4520f53a 1746#endif
e953fd7b
CW
1747
1748 struct drm_property *broadcast_rgb_property;
3f43c48d 1749 struct drm_property *force_audio_property;
e3689190 1750
58fddc28
ID
1751 /* hda/i915 audio component */
1752 bool audio_component_registered;
1753
254f965c 1754 uint32_t hw_context_size;
a33afea5 1755 struct list_head context_list;
f4c956ad 1756
3e68320e 1757 u32 fdi_rx_config;
68d18ad7 1758
842f1c8b 1759 u32 suspend_count;
f4c956ad 1760 struct i915_suspend_saved_registers regfile;
ddeea5b0 1761 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1762
53615a5e
VS
1763 struct {
1764 /*
1765 * Raw watermark latency values:
1766 * in 0.1us units for WM0,
1767 * in 0.5us units for WM1+.
1768 */
1769 /* primary */
1770 uint16_t pri_latency[5];
1771 /* sprite */
1772 uint16_t spr_latency[5];
1773 /* cursor */
1774 uint16_t cur_latency[5];
2af30a5c
PB
1775 /*
1776 * Raw watermark memory latency values
1777 * for SKL for all 8 levels
1778 * in 1us units.
1779 */
1780 uint16_t skl_latency[8];
609cedef 1781
2d41c0b5
PB
1782 /*
1783 * The skl_wm_values structure is a bit too big for stack
1784 * allocation, so we keep the staging struct where we store
1785 * intermediate results here instead.
1786 */
1787 struct skl_wm_values skl_results;
1788
609cedef 1789 /* current hardware state */
2d41c0b5
PB
1790 union {
1791 struct ilk_wm_values hw;
1792 struct skl_wm_values skl_hw;
0018fda1 1793 struct vlv_wm_values vlv;
2d41c0b5 1794 };
53615a5e
VS
1795 } wm;
1796
8a187455
PZ
1797 struct i915_runtime_pm pm;
1798
13cf5504
DA
1799 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1800 u32 long_hpd_port_mask;
1801 u32 short_hpd_port_mask;
1802 struct work_struct dig_port_work;
1803
0e32b39c
DA
1804 /*
1805 * if we get a HPD irq from DP and a HPD irq from non-DP
1806 * the non-DP HPD could block the workqueue on a mode config
1807 * mutex getting, that userspace may have taken. However
1808 * userspace is waiting on the DP workqueue to run which is
1809 * blocked behind the non-DP one.
1810 */
1811 struct workqueue_struct *dp_wq;
1812
a83014d3
OM
1813 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1814 struct {
1815 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1816 struct intel_engine_cs *ring,
1817 struct intel_context *ctx,
1818 struct drm_i915_gem_execbuffer2 *args,
1819 struct list_head *vmas,
1820 struct drm_i915_gem_object *batch_obj,
1821 u64 exec_start, u32 flags);
1822 int (*init_rings)(struct drm_device *dev);
1823 void (*cleanup_ring)(struct intel_engine_cs *ring);
1824 void (*stop_ring)(struct intel_engine_cs *ring);
1825 } gt;
1826
67e2937b
JH
1827 uint32_t request_uniq;
1828
bdf1e7e3
DV
1829 /*
1830 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1831 * will be rejected. Instead look for a better place.
1832 */
77fec556 1833};
1da177e4 1834
2c1792a1
CW
1835static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1836{
1837 return dev->dev_private;
1838}
1839
888d0d42
ID
1840static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1841{
1842 return to_i915(dev_get_drvdata(dev));
1843}
1844
b4519513
CW
1845/* Iterate over initialised rings */
1846#define for_each_ring(ring__, dev_priv__, i__) \
1847 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1848 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1849
b1d7e4b4
WF
1850enum hdmi_force_audio {
1851 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1852 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1853 HDMI_AUDIO_AUTO, /* trust EDID */
1854 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1855};
1856
190d6cd5 1857#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1858
37e680a1
CW
1859struct drm_i915_gem_object_ops {
1860 /* Interface between the GEM object and its backing storage.
1861 * get_pages() is called once prior to the use of the associated set
1862 * of pages before to binding them into the GTT, and put_pages() is
1863 * called after we no longer need them. As we expect there to be
1864 * associated cost with migrating pages between the backing storage
1865 * and making them available for the GPU (e.g. clflush), we may hold
1866 * onto the pages after they are no longer referenced by the GPU
1867 * in case they may be used again shortly (for example migrating the
1868 * pages to a different memory domain within the GTT). put_pages()
1869 * will therefore most likely be called when the object itself is
1870 * being released or under memory pressure (where we attempt to
1871 * reap pages for the shrinker).
1872 */
1873 int (*get_pages)(struct drm_i915_gem_object *);
1874 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1875 int (*dmabuf_export)(struct drm_i915_gem_object *);
1876 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1877};
1878
a071fa00
DV
1879/*
1880 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1881 * considered to be the frontbuffer for the given plane interface-vise. This
1882 * doesn't mean that the hw necessarily already scans it out, but that any
1883 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1884 *
1885 * We have one bit per pipe and per scanout plane type.
1886 */
1887#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1888#define INTEL_FRONTBUFFER_BITS \
1889 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1890#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1891 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1892#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1893 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1894#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1895 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1896#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1897 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1898#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1899 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1900
673a394b 1901struct drm_i915_gem_object {
c397b908 1902 struct drm_gem_object base;
673a394b 1903
37e680a1
CW
1904 const struct drm_i915_gem_object_ops *ops;
1905
2f633156
BW
1906 /** List of VMAs backed by this object */
1907 struct list_head vma_list;
1908
c1ad11fc
CW
1909 /** Stolen memory for this object, instead of being backed by shmem. */
1910 struct drm_mm_node *stolen;
35c20a60 1911 struct list_head global_list;
673a394b 1912
69dc4987 1913 struct list_head ring_list;
b25cb2f8
BW
1914 /** Used in execbuf to temporarily hold a ref */
1915 struct list_head obj_exec_link;
673a394b 1916
493018dc
BV
1917 struct list_head batch_pool_list;
1918
673a394b 1919 /**
65ce3027
CW
1920 * This is set if the object is on the active lists (has pending
1921 * rendering and so a non-zero seqno), and is not set if it i s on
1922 * inactive (ready to be unbound) list.
673a394b 1923 */
0206e353 1924 unsigned int active:1;
673a394b
EA
1925
1926 /**
1927 * This is set if the object has been written to since last bound
1928 * to the GTT
1929 */
0206e353 1930 unsigned int dirty:1;
778c3544
DV
1931
1932 /**
1933 * Fence register bits (if any) for this object. Will be set
1934 * as needed when mapped into the GTT.
1935 * Protected by dev->struct_mutex.
778c3544 1936 */
4b9de737 1937 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1938
778c3544
DV
1939 /**
1940 * Advice: are the backing pages purgeable?
1941 */
0206e353 1942 unsigned int madv:2;
778c3544 1943
778c3544
DV
1944 /**
1945 * Current tiling mode for the object.
1946 */
0206e353 1947 unsigned int tiling_mode:2;
5d82e3e6
CW
1948 /**
1949 * Whether the tiling parameters for the currently associated fence
1950 * register have changed. Note that for the purposes of tracking
1951 * tiling changes we also treat the unfenced register, the register
1952 * slot that the object occupies whilst it executes a fenced
1953 * command (such as BLT on gen2/3), as a "fence".
1954 */
1955 unsigned int fence_dirty:1;
778c3544 1956
75e9e915
DV
1957 /**
1958 * Is the object at the current location in the gtt mappable and
1959 * fenceable? Used to avoid costly recalculations.
1960 */
0206e353 1961 unsigned int map_and_fenceable:1;
75e9e915 1962
fb7d516a
DV
1963 /**
1964 * Whether the current gtt mapping needs to be mappable (and isn't just
1965 * mappable by accident). Track pin and fault separate for a more
1966 * accurate mappable working set.
1967 */
0206e353
AJ
1968 unsigned int fault_mappable:1;
1969 unsigned int pin_mappable:1;
cc98b413 1970 unsigned int pin_display:1;
fb7d516a 1971
24f3a8cf
AG
1972 /*
1973 * Is the object to be mapped as read-only to the GPU
1974 * Only honoured if hardware has relevant pte bit
1975 */
1976 unsigned long gt_ro:1;
651d794f 1977 unsigned int cache_level:3;
0f71979a 1978 unsigned int cache_dirty:1;
93dfb40c 1979
9da3da66 1980 unsigned int has_dma_mapping:1;
7bddb01f 1981
a071fa00
DV
1982 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1983
9da3da66 1984 struct sg_table *pages;
a5570178 1985 int pages_pin_count;
673a394b 1986
1286ff73 1987 /* prime dma-buf support */
9a70cc2a
DA
1988 void *dma_buf_vmapping;
1989 int vmapping_count;
1990
1c293ea3 1991 /** Breadcrumb of last rendering to the buffer. */
97b2a6a1
JH
1992 struct drm_i915_gem_request *last_read_req;
1993 struct drm_i915_gem_request *last_write_req;
caea7476 1994 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 1995 struct drm_i915_gem_request *last_fenced_req;
673a394b 1996
778c3544 1997 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1998 uint32_t stride;
673a394b 1999
80075d49
DV
2000 /** References from framebuffers, locks out tiling changes. */
2001 unsigned long framebuffer_references;
2002
280b713b 2003 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2004 unsigned long *bit_17;
280b713b 2005
5cc9ed4b 2006 union {
6a2c4232
CW
2007 /** for phy allocated objects */
2008 struct drm_dma_handle *phys_handle;
2009
5cc9ed4b
CW
2010 struct i915_gem_userptr {
2011 uintptr_t ptr;
2012 unsigned read_only :1;
2013 unsigned workers :4;
2014#define I915_GEM_USERPTR_MAX_WORKERS 15
2015
ad46cb53
CW
2016 struct i915_mm_struct *mm;
2017 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2018 struct work_struct *work;
2019 } userptr;
2020 };
2021};
62b8b215 2022#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2023
a071fa00
DV
2024void i915_gem_track_fb(struct drm_i915_gem_object *old,
2025 struct drm_i915_gem_object *new,
2026 unsigned frontbuffer_bits);
2027
673a394b
EA
2028/**
2029 * Request queue structure.
2030 *
2031 * The request queue allows us to note sequence numbers that have been emitted
2032 * and may be associated with active buffers to be retired.
2033 *
97b2a6a1
JH
2034 * By keeping this list, we can avoid having to do questionable sequence
2035 * number comparisons on buffer last_read|write_seqno. It also allows an
2036 * emission time to be associated with the request for tracking how far ahead
2037 * of the GPU the submission is.
b3a38998
NH
2038 *
2039 * The requests are reference counted, so upon creation they should have an
2040 * initial reference taken using kref_init
673a394b
EA
2041 */
2042struct drm_i915_gem_request {
abfe262a
JH
2043 struct kref ref;
2044
852835f3 2045 /** On Which ring this request was generated */
a4872ba6 2046 struct intel_engine_cs *ring;
852835f3 2047
673a394b
EA
2048 /** GEM sequence number associated with this request. */
2049 uint32_t seqno;
2050
7d736f4f
MK
2051 /** Position in the ringbuffer of the start of the request */
2052 u32 head;
2053
72f95afa
NH
2054 /**
2055 * Position in the ringbuffer of the start of the postfix.
2056 * This is required to calculate the maximum available ringbuffer
2057 * space without overwriting the postfix.
2058 */
2059 u32 postfix;
2060
2061 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2062 u32 tail;
2063
b3a38998 2064 /**
a8c6ecb3 2065 * Context and ring buffer related to this request
b3a38998
NH
2066 * Contexts are refcounted, so when this request is associated with a
2067 * context, we must increment the context's refcount, to guarantee that
2068 * it persists while any request is linked to it. Requests themselves
2069 * are also refcounted, so the request will only be freed when the last
2070 * reference to it is dismissed, and the code in
2071 * i915_gem_request_free() will then decrement the refcount on the
2072 * context.
2073 */
273497e5 2074 struct intel_context *ctx;
98e1bd4a 2075 struct intel_ringbuffer *ringbuf;
0e50e96b 2076
7d736f4f
MK
2077 /** Batch buffer related to this request if any */
2078 struct drm_i915_gem_object *batch_obj;
2079
673a394b
EA
2080 /** Time at which this request was emitted, in jiffies. */
2081 unsigned long emitted_jiffies;
2082
b962442e 2083 /** global list entry for this request */
673a394b 2084 struct list_head list;
b962442e 2085
f787a5f5 2086 struct drm_i915_file_private *file_priv;
b962442e
EA
2087 /** file_priv list entry for this request */
2088 struct list_head client_list;
67e2937b 2089
071c92de
MK
2090 /** process identifier submitting this request */
2091 struct pid *pid;
2092
67e2937b 2093 uint32_t uniq;
6d3d8274
NH
2094
2095 /**
2096 * The ELSP only accepts two elements at a time, so we queue
2097 * context/tail pairs on a given queue (ring->execlist_queue) until the
2098 * hardware is available. The queue serves a double purpose: we also use
2099 * it to keep track of the up to 2 contexts currently in the hardware
2100 * (usually one in execution and the other queued up by the GPU): We
2101 * only remove elements from the head of the queue when the hardware
2102 * informs us that an element has been completed.
2103 *
2104 * All accesses to the queue are mediated by a spinlock
2105 * (ring->execlist_lock).
2106 */
2107
2108 /** Execlist link in the submission queue.*/
2109 struct list_head execlist_link;
2110
2111 /** Execlists no. of times this request has been sent to the ELSP */
2112 int elsp_submitted;
2113
673a394b
EA
2114};
2115
abfe262a
JH
2116void i915_gem_request_free(struct kref *req_ref);
2117
b793a00a
JH
2118static inline uint32_t
2119i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2120{
2121 return req ? req->seqno : 0;
2122}
2123
2124static inline struct intel_engine_cs *
2125i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2126{
2127 return req ? req->ring : NULL;
2128}
2129
abfe262a
JH
2130static inline void
2131i915_gem_request_reference(struct drm_i915_gem_request *req)
2132{
2133 kref_get(&req->ref);
2134}
2135
2136static inline void
2137i915_gem_request_unreference(struct drm_i915_gem_request *req)
2138{
f245860e 2139 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2140 kref_put(&req->ref, i915_gem_request_free);
2141}
2142
2143static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2144 struct drm_i915_gem_request *src)
2145{
2146 if (src)
2147 i915_gem_request_reference(src);
2148
2149 if (*pdst)
2150 i915_gem_request_unreference(*pdst);
2151
2152 *pdst = src;
2153}
2154
1b5a433a
JH
2155/*
2156 * XXX: i915_gem_request_completed should be here but currently needs the
2157 * definition of i915_seqno_passed() which is below. It will be moved in
2158 * a later patch when the call to i915_seqno_passed() is obsoleted...
2159 */
2160
673a394b 2161struct drm_i915_file_private {
b29c19b6 2162 struct drm_i915_private *dev_priv;
ab0e7ff9 2163 struct drm_file *file;
b29c19b6 2164
673a394b 2165 struct {
99057c81 2166 spinlock_t lock;
b962442e 2167 struct list_head request_list;
b29c19b6 2168 struct delayed_work idle_work;
673a394b 2169 } mm;
40521054 2170 struct idr context_idr;
e59ec13d 2171
b29c19b6 2172 atomic_t rps_wait_boost;
a4872ba6 2173 struct intel_engine_cs *bsd_ring;
673a394b
EA
2174};
2175
351e3db2
BV
2176/*
2177 * A command that requires special handling by the command parser.
2178 */
2179struct drm_i915_cmd_descriptor {
2180 /*
2181 * Flags describing how the command parser processes the command.
2182 *
2183 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2184 * a length mask if not set
2185 * CMD_DESC_SKIP: The command is allowed but does not follow the
2186 * standard length encoding for the opcode range in
2187 * which it falls
2188 * CMD_DESC_REJECT: The command is never allowed
2189 * CMD_DESC_REGISTER: The command should be checked against the
2190 * register whitelist for the appropriate ring
2191 * CMD_DESC_MASTER: The command is allowed if the submitting process
2192 * is the DRM master
2193 */
2194 u32 flags;
2195#define CMD_DESC_FIXED (1<<0)
2196#define CMD_DESC_SKIP (1<<1)
2197#define CMD_DESC_REJECT (1<<2)
2198#define CMD_DESC_REGISTER (1<<3)
2199#define CMD_DESC_BITMASK (1<<4)
2200#define CMD_DESC_MASTER (1<<5)
2201
2202 /*
2203 * The command's unique identification bits and the bitmask to get them.
2204 * This isn't strictly the opcode field as defined in the spec and may
2205 * also include type, subtype, and/or subop fields.
2206 */
2207 struct {
2208 u32 value;
2209 u32 mask;
2210 } cmd;
2211
2212 /*
2213 * The command's length. The command is either fixed length (i.e. does
2214 * not include a length field) or has a length field mask. The flag
2215 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2216 * a length mask. All command entries in a command table must include
2217 * length information.
2218 */
2219 union {
2220 u32 fixed;
2221 u32 mask;
2222 } length;
2223
2224 /*
2225 * Describes where to find a register address in the command to check
2226 * against the ring's register whitelist. Only valid if flags has the
2227 * CMD_DESC_REGISTER bit set.
2228 */
2229 struct {
2230 u32 offset;
2231 u32 mask;
2232 } reg;
2233
2234#define MAX_CMD_DESC_BITMASKS 3
2235 /*
2236 * Describes command checks where a particular dword is masked and
2237 * compared against an expected value. If the command does not match
2238 * the expected value, the parser rejects it. Only valid if flags has
2239 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2240 * are valid.
d4d48035
BV
2241 *
2242 * If the check specifies a non-zero condition_mask then the parser
2243 * only performs the check when the bits specified by condition_mask
2244 * are non-zero.
351e3db2
BV
2245 */
2246 struct {
2247 u32 offset;
2248 u32 mask;
2249 u32 expected;
d4d48035
BV
2250 u32 condition_offset;
2251 u32 condition_mask;
351e3db2
BV
2252 } bits[MAX_CMD_DESC_BITMASKS];
2253};
2254
2255/*
2256 * A table of commands requiring special handling by the command parser.
2257 *
2258 * Each ring has an array of tables. Each table consists of an array of command
2259 * descriptors, which must be sorted with command opcodes in ascending order.
2260 */
2261struct drm_i915_cmd_table {
2262 const struct drm_i915_cmd_descriptor *table;
2263 int count;
2264};
2265
dbbe9127 2266/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2267#define __I915__(p) ({ \
2268 struct drm_i915_private *__p; \
2269 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2270 __p = (struct drm_i915_private *)p; \
2271 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2272 __p = to_i915((struct drm_device *)p); \
2273 else \
2274 BUILD_BUG(); \
2275 __p; \
2276})
dbbe9127 2277#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2278#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2279#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2280
87f1f465
CW
2281#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2282#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2283#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2284#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2285#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2286#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2287#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2288#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2289#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2290#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2291#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2292#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2293#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2294#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2295#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2296#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2297#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2298#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2299#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2300 INTEL_DEVID(dev) == 0x0152 || \
2301 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2302#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2303#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2304#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2305#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2306#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
cae5852d 2307#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2308#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2309 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2310#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2311 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2312 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2313 (INTEL_DEVID(dev) & 0xf) == 0xe))
a0fcbd95
RV
2314#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2315 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2316#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2317 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2318#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2319 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2320/* ULX machines are also considered ULT. */
87f1f465
CW
2321#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2322 INTEL_DEVID(dev) == 0x0A1E)
b833d685 2323#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2324
e90a21d4
HN
2325#define SKL_REVID_A0 (0x0)
2326#define SKL_REVID_B0 (0x1)
2327#define SKL_REVID_C0 (0x2)
2328#define SKL_REVID_D0 (0x3)
8bc0ccf6 2329#define SKL_REVID_E0 (0x4)
e90a21d4 2330
85436696
JB
2331/*
2332 * The genX designation typically refers to the render engine, so render
2333 * capability related checks should use IS_GEN, while display and other checks
2334 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2335 * chips, etc.).
2336 */
cae5852d
ZN
2337#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2338#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2339#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2340#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2341#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2342#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2343#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2344#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2345
73ae478c
BW
2346#define RENDER_RING (1<<RCS)
2347#define BSD_RING (1<<VCS)
2348#define BLT_RING (1<<BCS)
2349#define VEBOX_RING (1<<VECS)
845f74a7 2350#define BSD2_RING (1<<VCS2)
63c42e56 2351#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2352#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2353#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2354#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2355#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2356#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2357 __I915__(dev)->ellc_size)
cae5852d
ZN
2358#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2359
254f965c 2360#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2361#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c
JB
2362#define USES_PPGTT(dev) (i915.enable_ppgtt)
2363#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2364
05394f39 2365#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2366#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2367
b45305fc
DV
2368/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2369#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2370/*
2371 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2372 * even when in MSI mode. This results in spurious interrupt warnings if the
2373 * legacy irq no. is shared with another device. The kernel then disables that
2374 * interrupt source and so prevents the other device from working properly.
2375 */
2376#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2377#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2378
cae5852d
ZN
2379/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2380 * rows, which changed the alignment requirements and fence programming.
2381 */
2382#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2383 IS_I915GM(dev)))
2384#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2385#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2386#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2387#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2388#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2389
2390#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2391#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2392#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2393
dbf7786e 2394#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2395
dd93be58 2396#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2397#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2398#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845
SJ
2399 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2400 IS_SKYLAKE(dev))
6157d3c8 2401#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2402 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
58abf1da
RV
2403#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2404#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2405
17a303ec
PZ
2406#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2407#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2408#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2409#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2410#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2411#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2412#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2413#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
17a303ec 2414
f2fbc690 2415#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2416#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2417#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2418#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2419#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2420#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2421#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2422
5fafe292
SJ
2423#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2424
040d2baa
BW
2425/* DPF == dynamic parity feature */
2426#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2427#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2428
c8735b0c 2429#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2430#define GEN9_FREQ_SCALER 3
c8735b0c 2431
05394f39
CW
2432#include "i915_trace.h"
2433
baa70943 2434extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2435extern int i915_max_ioctl;
2436
fc49b3da
ID
2437extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2438extern int i915_resume_legacy(struct drm_device *dev);
7c1c2871 2439
d330a953
JN
2440/* i915_params.c */
2441struct i915_params {
2442 int modeset;
2443 int panel_ignore_lid;
2444 unsigned int powersave;
2445 int semaphores;
2446 unsigned int lvds_downclock;
2447 int lvds_channel_mode;
2448 int panel_use_ssc;
2449 int vbt_sdvo_panel_type;
2450 int enable_rc6;
2451 int enable_fbc;
d330a953 2452 int enable_ppgtt;
127f1003 2453 int enable_execlists;
d330a953
JN
2454 int enable_psr;
2455 unsigned int preliminary_hw_support;
2456 int disable_power_well;
2457 int enable_ips;
e5aa6541 2458 int invert_brightness;
351e3db2 2459 int enable_cmd_parser;
e5aa6541
DL
2460 /* leave bools at the end to not create holes */
2461 bool enable_hangcheck;
2462 bool fastboot;
d330a953
JN
2463 bool prefault_disable;
2464 bool reset;
a0bae57f 2465 bool disable_display;
7a10dfa6 2466 bool disable_vtd_wa;
84c33a64 2467 int use_mmio_flip;
48572edd 2468 int mmio_debug;
e2c719b7 2469 bool verbose_state_checks;
b2e7723b 2470 bool nuclear_pageflip;
d330a953
JN
2471};
2472extern struct i915_params i915 __read_mostly;
2473
1da177e4 2474 /* i915_dma.c */
22eae947 2475extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2476extern int i915_driver_unload(struct drm_device *);
2885f6ac 2477extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2478extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2479extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2480 struct drm_file *file);
673a394b 2481extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2482 struct drm_file *file);
84b1fd10 2483extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2484#ifdef CONFIG_COMPAT
0d6aa60b
DA
2485extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2486 unsigned long arg);
c43b5634 2487#endif
8e96d9c4 2488extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2489extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2490extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2491extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2492extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2493extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2494int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1d0d343a 2495void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
7648fa99 2496
1da177e4 2497/* i915_irq.c */
10cd45b6 2498void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2499__printf(3, 4)
2500void i915_handle_error(struct drm_device *dev, bool wedged,
2501 const char *fmt, ...);
1da177e4 2502
b963291c
DV
2503extern void intel_irq_init(struct drm_i915_private *dev_priv);
2504extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2505int intel_irq_install(struct drm_i915_private *dev_priv);
2506void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2507
2508extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2509extern void intel_uncore_early_sanitize(struct drm_device *dev,
2510 bool restore_forcewake);
907b28c5 2511extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2512extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2513extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2514extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2515const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2516void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2517 enum forcewake_domains domains);
59bad947 2518void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2519 enum forcewake_domains domains);
59bad947 2520void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2521static inline bool intel_vgpu_active(struct drm_device *dev)
2522{
2523 return to_i915(dev)->vgpu.active;
2524}
b1f14ad0 2525
7c463586 2526void
50227e1c 2527i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2528 u32 status_mask);
7c463586
KP
2529
2530void
50227e1c 2531i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2532 u32 status_mask);
7c463586 2533
f8b79e58
ID
2534void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2535void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
47339cd9
DV
2536void
2537ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2538void
2539ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2540void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2541 uint32_t interrupt_mask,
2542 uint32_t enabled_irq_mask);
2543#define ibx_enable_display_interrupt(dev_priv, bits) \
2544 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2545#define ibx_disable_display_interrupt(dev_priv, bits) \
2546 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2547
673a394b 2548/* i915_gem.c */
673a394b
EA
2549int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2550 struct drm_file *file_priv);
2551int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2552 struct drm_file *file_priv);
2553int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2554 struct drm_file *file_priv);
2555int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2556 struct drm_file *file_priv);
de151cf6
JB
2557int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2558 struct drm_file *file_priv);
673a394b
EA
2559int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2560 struct drm_file *file_priv);
2561int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2562 struct drm_file *file_priv);
ba8b7ccb
OM
2563void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2564 struct intel_engine_cs *ring);
2565void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2566 struct drm_file *file,
2567 struct intel_engine_cs *ring,
2568 struct drm_i915_gem_object *obj);
a83014d3
OM
2569int i915_gem_ringbuffer_submission(struct drm_device *dev,
2570 struct drm_file *file,
2571 struct intel_engine_cs *ring,
2572 struct intel_context *ctx,
2573 struct drm_i915_gem_execbuffer2 *args,
2574 struct list_head *vmas,
2575 struct drm_i915_gem_object *batch_obj,
2576 u64 exec_start, u32 flags);
673a394b
EA
2577int i915_gem_execbuffer(struct drm_device *dev, void *data,
2578 struct drm_file *file_priv);
76446cac
JB
2579int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2580 struct drm_file *file_priv);
673a394b
EA
2581int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2582 struct drm_file *file_priv);
199adf40
BW
2583int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2584 struct drm_file *file);
2585int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2586 struct drm_file *file);
673a394b
EA
2587int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2588 struct drm_file *file_priv);
3ef94daa
CW
2589int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2590 struct drm_file *file_priv);
673a394b
EA
2591int i915_gem_set_tiling(struct drm_device *dev, void *data,
2592 struct drm_file *file_priv);
2593int i915_gem_get_tiling(struct drm_device *dev, void *data,
2594 struct drm_file *file_priv);
5cc9ed4b
CW
2595int i915_gem_init_userptr(struct drm_device *dev);
2596int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2597 struct drm_file *file);
5a125c3c
EA
2598int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2599 struct drm_file *file_priv);
23ba4fd0
BW
2600int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2601 struct drm_file *file_priv);
673a394b 2602void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2603void *i915_gem_object_alloc(struct drm_device *dev);
2604void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2605void i915_gem_object_init(struct drm_i915_gem_object *obj,
2606 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2607struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2608 size_t size);
7e0d96bc
BW
2609void i915_init_vm(struct drm_i915_private *dev_priv,
2610 struct i915_address_space *vm);
673a394b 2611void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2612void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2613
1ec9e26d
DV
2614#define PIN_MAPPABLE 0x1
2615#define PIN_NONBLOCK 0x2
bf3d149b 2616#define PIN_GLOBAL 0x4
d23db88c
CW
2617#define PIN_OFFSET_BIAS 0x8
2618#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2619int __must_check
2620i915_gem_object_pin(struct drm_i915_gem_object *obj,
2621 struct i915_address_space *vm,
2622 uint32_t alignment,
2623 uint64_t flags);
2624int __must_check
2625i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2626 const struct i915_ggtt_view *view,
2627 uint32_t alignment,
2628 uint64_t flags);
fe14d5f4
TU
2629
2630int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2631 u32 flags);
07fe0b12 2632int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2633int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2634void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2635void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2636
4c914c0c
BV
2637int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2638 int *needs_clflush);
2639
37e680a1 2640int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2641static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2642{
67d5a50c
ID
2643 struct sg_page_iter sg_iter;
2644
2645 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2646 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2647
2648 return NULL;
9da3da66 2649}
a5570178
CW
2650static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2651{
2652 BUG_ON(obj->pages == NULL);
2653 obj->pages_pin_count++;
2654}
2655static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2656{
2657 BUG_ON(obj->pages_pin_count == 0);
2658 obj->pages_pin_count--;
2659}
2660
54cf91dc 2661int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2662int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2663 struct intel_engine_cs *to);
e2d05a8b 2664void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2665 struct intel_engine_cs *ring);
ff72145b
DA
2666int i915_gem_dumb_create(struct drm_file *file_priv,
2667 struct drm_device *dev,
2668 struct drm_mode_create_dumb *args);
da6b51d0
DA
2669int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2670 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2671/**
2672 * Returns true if seq1 is later than seq2.
2673 */
2674static inline bool
2675i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2676{
2677 return (int32_t)(seq1 - seq2) >= 0;
2678}
2679
1b5a433a
JH
2680static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2681 bool lazy_coherency)
2682{
2683 u32 seqno;
2684
2685 BUG_ON(req == NULL);
2686
2687 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2688
2689 return i915_seqno_passed(seqno, req->seqno);
2690}
2691
fca26bb4
MK
2692int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2693int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2694int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2695int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2696
d8ffa60b
DV
2697bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2698void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2699
8d9fc7fd 2700struct drm_i915_gem_request *
a4872ba6 2701i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2702
b29c19b6 2703bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2704void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2705int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2706 bool interruptible);
b6660d59 2707int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
84c33a64 2708
1f83fee0
DV
2709static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2710{
2711 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2712 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2713}
2714
2715static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2716{
2ac0f450
MK
2717 return atomic_read(&error->reset_counter) & I915_WEDGED;
2718}
2719
2720static inline u32 i915_reset_count(struct i915_gpu_error *error)
2721{
2722 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2723}
a71d8d94 2724
88b4aa87
MK
2725static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2726{
2727 return dev_priv->gpu_error.stop_rings == 0 ||
2728 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2729}
2730
2731static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2732{
2733 return dev_priv->gpu_error.stop_rings == 0 ||
2734 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2735}
2736
069efc1d 2737void i915_gem_reset(struct drm_device *dev);
000433b6 2738bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2739int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2740int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2741int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2742int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2743int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2744void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2745void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2746int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2747int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2748int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2749 struct drm_file *file,
9400ae5c
JH
2750 struct drm_i915_gem_object *batch_obj);
2751#define i915_add_request(ring) \
2752 __i915_add_request(ring, NULL, NULL)
9c654818 2753int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
2754 unsigned reset_counter,
2755 bool interruptible,
2756 s64 *timeout,
2757 struct drm_i915_file_private *file_priv);
a4b3a571 2758int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 2759int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2760int __must_check
2761i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2762 bool write);
2763int __must_check
dabdfe02
CW
2764i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2765int __must_check
2da3b9b9
CW
2766i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2767 u32 alignment,
e6617330
TU
2768 struct intel_engine_cs *pipelined,
2769 const struct i915_ggtt_view *view);
2770void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2771 const struct i915_ggtt_view *view);
00731155 2772int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2773 int align);
b29c19b6 2774int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2775void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2776
0fa87796
ID
2777uint32_t
2778i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2779uint32_t
d865110c
ID
2780i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2781 int tiling_mode, bool fenced);
467cffba 2782
e4ffd173
CW
2783int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2784 enum i915_cache_level cache_level);
2785
1286ff73
DV
2786struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2787 struct dma_buf *dma_buf);
2788
2789struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2790 struct drm_gem_object *gem_obj, int flags);
2791
19b2dbde
CW
2792void i915_gem_restore_fences(struct drm_device *dev);
2793
ec7adb6e
JL
2794unsigned long
2795i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
2796 enum i915_ggtt_view_type view);
2797unsigned long
2798i915_gem_obj_offset(struct drm_i915_gem_object *o,
2799 struct i915_address_space *vm);
2800static inline unsigned long
2801i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 2802{
ec7adb6e 2803 return i915_gem_obj_ggtt_offset_view(o, I915_GGTT_VIEW_NORMAL);
fe14d5f4 2804}
ec7adb6e 2805
a70a3148 2806bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e
JL
2807bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
2808 enum i915_ggtt_view_type view);
a70a3148 2809bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 2810 struct i915_address_space *vm);
fe14d5f4 2811
a70a3148
BW
2812unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2813 struct i915_address_space *vm);
fe14d5f4 2814struct i915_vma *
ec7adb6e
JL
2815i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2816 struct i915_address_space *vm);
2817struct i915_vma *
2818i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
2819 const struct i915_ggtt_view *view);
fe14d5f4 2820
accfef2e
BW
2821struct i915_vma *
2822i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
2823 struct i915_address_space *vm);
2824struct i915_vma *
2825i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2826 const struct i915_ggtt_view *view);
5c2abbea 2827
ec7adb6e
JL
2828static inline struct i915_vma *
2829i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
2830{
2831 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 2832}
ec7adb6e 2833bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 2834
a70a3148 2835/* Some GGTT VM helpers */
5dc383b0 2836#define i915_obj_to_ggtt(obj) \
a70a3148
BW
2837 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2838static inline bool i915_is_ggtt(struct i915_address_space *vm)
2839{
2840 struct i915_address_space *ggtt =
2841 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2842 return vm == ggtt;
2843}
2844
841cd773
DV
2845static inline struct i915_hw_ppgtt *
2846i915_vm_to_ppgtt(struct i915_address_space *vm)
2847{
2848 WARN_ON(i915_is_ggtt(vm));
2849
2850 return container_of(vm, struct i915_hw_ppgtt, base);
2851}
2852
2853
a70a3148
BW
2854static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2855{
ec7adb6e 2856 return i915_gem_obj_ggtt_bound_view(obj, I915_GGTT_VIEW_NORMAL);
a70a3148
BW
2857}
2858
2859static inline unsigned long
2860i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2861{
5dc383b0 2862 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 2863}
c37e2204
BW
2864
2865static inline int __must_check
2866i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2867 uint32_t alignment,
1ec9e26d 2868 unsigned flags)
c37e2204 2869{
5dc383b0
DV
2870 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2871 alignment, flags | PIN_GLOBAL);
c37e2204 2872}
a70a3148 2873
b287110e
DV
2874static inline int
2875i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2876{
2877 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2878}
2879
e6617330
TU
2880void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
2881 const struct i915_ggtt_view *view);
2882static inline void
2883i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
2884{
2885 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
2886}
b287110e 2887
254f965c 2888/* i915_gem_context.c */
8245be31 2889int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2890void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2891void i915_gem_context_reset(struct drm_device *dev);
e422b888 2892int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2893int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2894void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2895int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2896 struct intel_context *to);
2897struct intel_context *
41bde553 2898i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2899void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
2900struct drm_i915_gem_object *
2901i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 2902static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2903{
691e6415 2904 kref_get(&ctx->ref);
dce3271b
MK
2905}
2906
273497e5 2907static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2908{
691e6415 2909 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2910}
2911
273497e5 2912static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2913{
821d66dd 2914 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2915}
2916
84624813
BW
2917int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2918 struct drm_file *file);
2919int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2920 struct drm_file *file);
c9dc0f35
CW
2921int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
2922 struct drm_file *file_priv);
2923int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
2924 struct drm_file *file_priv);
1286ff73 2925
679845ed
BW
2926/* i915_gem_evict.c */
2927int __must_check i915_gem_evict_something(struct drm_device *dev,
2928 struct i915_address_space *vm,
2929 int min_size,
2930 unsigned alignment,
2931 unsigned cache_level,
d23db88c
CW
2932 unsigned long start,
2933 unsigned long end,
1ec9e26d 2934 unsigned flags);
679845ed
BW
2935int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2936int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2937
0260c420 2938/* belongs in i915_gem_gtt.h */
d09105c6 2939static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2940{
2941 if (INTEL_INFO(dev)->gen < 6)
2942 intel_gtt_chipset_flush();
2943}
246cbfb5 2944
9797fbfb
CW
2945/* i915_gem_stolen.c */
2946int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 2947int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 2948void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2949void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2950struct drm_i915_gem_object *
2951i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2952struct drm_i915_gem_object *
2953i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2954 u32 stolen_offset,
2955 u32 gtt_offset,
2956 u32 size);
9797fbfb 2957
be6a0376
DV
2958/* i915_gem_shrinker.c */
2959unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2960 long target,
2961 unsigned flags);
2962#define I915_SHRINK_PURGEABLE 0x1
2963#define I915_SHRINK_UNBOUND 0x2
2964#define I915_SHRINK_BOUND 0x4
2965unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
2966void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
2967
2968
673a394b 2969/* i915_gem_tiling.c */
2c1792a1 2970static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 2971{
50227e1c 2972 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
2973
2974 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2975 obj->tiling_mode != I915_TILING_NONE;
2976}
2977
673a394b 2978void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2979void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2980void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2981
2982/* i915_gem_debug.c */
23bc5982
CW
2983#if WATCH_LISTS
2984int i915_verify_lists(struct drm_device *dev);
673a394b 2985#else
23bc5982 2986#define i915_verify_lists(dev) 0
673a394b 2987#endif
1da177e4 2988
2017263e 2989/* i915_debugfs.c */
27c202ad
BG
2990int i915_debugfs_init(struct drm_minor *minor);
2991void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2992#ifdef CONFIG_DEBUG_FS
07144428
DL
2993void intel_display_crc_init(struct drm_device *dev);
2994#else
f8c168fa 2995static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2996#endif
84734a04
MK
2997
2998/* i915_gpu_error.c */
edc3d884
MK
2999__printf(2, 3)
3000void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3001int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3002 const struct i915_error_state_file_priv *error);
4dc955f7 3003int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3004 struct drm_i915_private *i915,
4dc955f7
MK
3005 size_t count, loff_t pos);
3006static inline void i915_error_state_buf_release(
3007 struct drm_i915_error_state_buf *eb)
3008{
3009 kfree(eb->buf);
3010}
58174462
MK
3011void i915_capture_error_state(struct drm_device *dev, bool wedge,
3012 const char *error_msg);
84734a04
MK
3013void i915_error_state_get(struct drm_device *dev,
3014 struct i915_error_state_file_priv *error_priv);
3015void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3016void i915_destroy_error_state(struct drm_device *dev);
3017
3018void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3019const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3020
493018dc
BV
3021/* i915_gem_batch_pool.c */
3022void i915_gem_batch_pool_init(struct drm_device *dev,
3023 struct i915_gem_batch_pool *pool);
3024void i915_gem_batch_pool_fini(struct i915_gem_batch_pool *pool);
3025struct drm_i915_gem_object*
3026i915_gem_batch_pool_get(struct i915_gem_batch_pool *pool, size_t size);
3027
351e3db2 3028/* i915_cmd_parser.c */
d728c8ef 3029int i915_cmd_parser_get_version(void);
a4872ba6
OM
3030int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3031void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3032bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3033int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3034 struct drm_i915_gem_object *batch_obj,
78a42377 3035 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3036 u32 batch_start_offset,
b9ffd80e 3037 u32 batch_len,
351e3db2
BV
3038 bool is_master);
3039
317c35d1
JB
3040/* i915_suspend.c */
3041extern int i915_save_state(struct drm_device *dev);
3042extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3043
0136db58
BW
3044/* i915_sysfs.c */
3045void i915_setup_sysfs(struct drm_device *dev_priv);
3046void i915_teardown_sysfs(struct drm_device *dev_priv);
3047
f899fc64
CW
3048/* intel_i2c.c */
3049extern int intel_setup_gmbus(struct drm_device *dev);
3050extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 3051static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 3052{
2ed06c93 3053 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
3054}
3055
3056extern struct i2c_adapter *intel_gmbus_get_adapter(
3057 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
3058extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3059extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3060static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3061{
3062 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3063}
f899fc64
CW
3064extern void intel_i2c_reset(struct drm_device *dev);
3065
3b617967 3066/* intel_opregion.c */
44834a67 3067#ifdef CONFIG_ACPI
27d50c82 3068extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3069extern void intel_opregion_init(struct drm_device *dev);
3070extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3071extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3072extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3073 bool enable);
ecbc5cf3
JN
3074extern int intel_opregion_notify_adapter(struct drm_device *dev,
3075 pci_power_t state);
65e082c9 3076#else
27d50c82 3077static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3078static inline void intel_opregion_init(struct drm_device *dev) { return; }
3079static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3080static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3081static inline int
3082intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3083{
3084 return 0;
3085}
ecbc5cf3
JN
3086static inline int
3087intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3088{
3089 return 0;
3090}
65e082c9 3091#endif
8ee1c3db 3092
723bfd70
JB
3093/* intel_acpi.c */
3094#ifdef CONFIG_ACPI
3095extern void intel_register_dsm_handler(void);
3096extern void intel_unregister_dsm_handler(void);
3097#else
3098static inline void intel_register_dsm_handler(void) { return; }
3099static inline void intel_unregister_dsm_handler(void) { return; }
3100#endif /* CONFIG_ACPI */
3101
79e53945 3102/* modesetting */
f817586c 3103extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3104extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3105extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3106extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3107extern void intel_connector_unregister(struct intel_connector *);
28d52043 3108extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
3109extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3110 bool force_restore);
44cec740 3111extern void i915_redisable_vga(struct drm_device *dev);
04098753 3112extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3113extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3114extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3115extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3116extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3117 bool enable);
0206e353
AJ
3118extern void intel_detect_pch(struct drm_device *dev);
3119extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 3120extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3121
2911a35b 3122extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3123int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3124 struct drm_file *file);
b6359918
MK
3125int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3126 struct drm_file *file);
575155a9 3127
6ef3d427
CW
3128/* overlay */
3129extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3130extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3131 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3132
3133extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3134extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3135 struct drm_device *dev,
3136 struct intel_display_error_state *error);
6ef3d427 3137
151a49d0
TR
3138int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3139int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3140
3141/* intel_sideband.c */
707b6e3d
D
3142u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3143void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3144u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3145u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3146void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3147u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3148void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3149u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3150void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3151u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3152void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3153u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3154void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3155u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3156void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3157u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3158 enum intel_sbi_destination destination);
3159void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3160 enum intel_sbi_destination destination);
e9fe51c6
SK
3161u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3162void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3163
616bc820
VS
3164int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3165int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3166
0b274481
BW
3167#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3168#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3169
3170#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3171#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3172#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3173#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3174
3175#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3176#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3177#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3178#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3179
698b3135
CW
3180/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3181 * will be implemented using 2 32-bit writes in an arbitrary order with
3182 * an arbitrary delay between them. This can cause the hardware to
3183 * act upon the intermediate value, possibly leading to corruption and
3184 * machine death. You have been warned.
3185 */
0b274481
BW
3186#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3187#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3188
50877445
CW
3189#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3190 u32 upper = I915_READ(upper_reg); \
3191 u32 lower = I915_READ(lower_reg); \
3192 u32 tmp = I915_READ(upper_reg); \
3193 if (upper != tmp) { \
3194 upper = tmp; \
3195 lower = I915_READ(lower_reg); \
3196 WARN_ON(I915_READ(upper_reg) != upper); \
3197 } \
3198 (u64)upper << 32 | lower; })
3199
cae5852d
ZN
3200#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3201#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3202
55bc60db
VS
3203/* "Broadcast RGB" property */
3204#define INTEL_BROADCAST_RGB_AUTO 0
3205#define INTEL_BROADCAST_RGB_FULL 1
3206#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3207
766aa1c4
VS
3208static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3209{
92e23b99 3210 if (IS_VALLEYVIEW(dev))
766aa1c4 3211 return VLV_VGACNTRL;
92e23b99
SJ
3212 else if (INTEL_INFO(dev)->gen >= 5)
3213 return CPU_VGACNTRL;
766aa1c4
VS
3214 else
3215 return VGACNTRL;
3216}
3217
2bb4629a
VS
3218static inline void __user *to_user_ptr(u64 address)
3219{
3220 return (void __user *)(uintptr_t)address;
3221}
3222
df97729f
ID
3223static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3224{
3225 unsigned long j = msecs_to_jiffies(m);
3226
3227 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3228}
3229
7bd0e226
DV
3230static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3231{
3232 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3233}
3234
df97729f
ID
3235static inline unsigned long
3236timespec_to_jiffies_timeout(const struct timespec *value)
3237{
3238 unsigned long j = timespec_to_jiffies(value);
3239
3240 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3241}
3242
dce56b3c
PZ
3243/*
3244 * If you need to wait X milliseconds between events A and B, but event B
3245 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3246 * when event A happened, then just before event B you call this function and
3247 * pass the timestamp as the first argument, and X as the second argument.
3248 */
3249static inline void
3250wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3251{
ec5e0cfb 3252 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3253
3254 /*
3255 * Don't re-read the value of "jiffies" every time since it may change
3256 * behind our back and break the math.
3257 */
3258 tmp_jiffies = jiffies;
3259 target_jiffies = timestamp_jiffies +
3260 msecs_to_jiffies_timeout(to_wait_ms);
3261
3262 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3263 remaining_jiffies = target_jiffies - tmp_jiffies;
3264 while (remaining_jiffies)
3265 remaining_jiffies =
3266 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3267 }
3268}
3269
581c26e8
JH
3270static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3271 struct drm_i915_gem_request *req)
3272{
3273 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3274 i915_gem_request_assign(&ring->trace_irq_req, req);
3275}
3276
1da177e4 3277#endif