]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Convert shared dpll reference count to a crtc mask
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
b20385f1 38#include "intel_lrc.h"
0260c420 39#include "i915_gem_gtt.h"
564ddb2f 40#include "i915_gem_render_state.h"
0839ccb8 41#include <linux/io-mapping.h>
f899fc64 42#include <linux/i2c.h>
c167a6fc 43#include <linux/i2c-algo-bit.h>
0ade6386 44#include <drm/intel-gtt.h>
ba8286fa 45#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 46#include <drm/drm_gem.h>
aaa6fd2a 47#include <linux/backlight.h>
5cc9ed4b 48#include <linux/hashtable.h>
2911a35b 49#include <linux/intel-iommu.h>
742cbee8 50#include <linux/kref.h>
9ee32fea 51#include <linux/pm_qos.h>
585fb111 52
1da177e4
LT
53/* General customization:
54 */
55
1da177e4
LT
56#define DRIVER_NAME "i915"
57#define DRIVER_DESC "Intel Graphics"
3eebaec6 58#define DRIVER_DATE "20141024"
1da177e4 59
c883ef1b
MK
60#undef WARN_ON
61#define WARN_ON(x) WARN(x, "WARN_ON(" #x ")")
62
317c35d1 63enum pipe {
752aa88a 64 INVALID_PIPE = -1,
317c35d1
JB
65 PIPE_A = 0,
66 PIPE_B,
9db4a9c7 67 PIPE_C,
a57c774a
AK
68 _PIPE_EDP,
69 I915_MAX_PIPES = _PIPE_EDP
317c35d1 70};
9db4a9c7 71#define pipe_name(p) ((p) + 'A')
317c35d1 72
a5c961d1
PZ
73enum transcoder {
74 TRANSCODER_A = 0,
75 TRANSCODER_B,
76 TRANSCODER_C,
a57c774a
AK
77 TRANSCODER_EDP,
78 I915_MAX_TRANSCODERS
a5c961d1
PZ
79};
80#define transcoder_name(t) ((t) + 'A')
81
84139d1e
DL
82/*
83 * This is the maximum (across all platforms) number of planes (primary +
84 * sprites) that can be active at the same time on one pipe.
85 *
86 * This value doesn't count the cursor plane.
87 */
88#define I915_MAX_PLANES 3
89
80824003
JB
90enum plane {
91 PLANE_A = 0,
92 PLANE_B,
9db4a9c7 93 PLANE_C,
80824003 94};
9db4a9c7 95#define plane_name(p) ((p) + 'A')
52440211 96
d615a166 97#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 98
2b139522
ED
99enum port {
100 PORT_A = 0,
101 PORT_B,
102 PORT_C,
103 PORT_D,
104 PORT_E,
105 I915_MAX_PORTS
106};
107#define port_name(p) ((p) + 'A')
108
a09caddd 109#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
110
111enum dpio_channel {
112 DPIO_CH0,
113 DPIO_CH1
114};
115
116enum dpio_phy {
117 DPIO_PHY0,
118 DPIO_PHY1
119};
120
b97186f0
PZ
121enum intel_display_power_domain {
122 POWER_DOMAIN_PIPE_A,
123 POWER_DOMAIN_PIPE_B,
124 POWER_DOMAIN_PIPE_C,
125 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
126 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
127 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
128 POWER_DOMAIN_TRANSCODER_A,
129 POWER_DOMAIN_TRANSCODER_B,
130 POWER_DOMAIN_TRANSCODER_C,
f52e353e 131 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
132 POWER_DOMAIN_PORT_DDI_A_2_LANES,
133 POWER_DOMAIN_PORT_DDI_A_4_LANES,
134 POWER_DOMAIN_PORT_DDI_B_2_LANES,
135 POWER_DOMAIN_PORT_DDI_B_4_LANES,
136 POWER_DOMAIN_PORT_DDI_C_2_LANES,
137 POWER_DOMAIN_PORT_DDI_C_4_LANES,
138 POWER_DOMAIN_PORT_DDI_D_2_LANES,
139 POWER_DOMAIN_PORT_DDI_D_4_LANES,
140 POWER_DOMAIN_PORT_DSI,
141 POWER_DOMAIN_PORT_CRT,
142 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 143 POWER_DOMAIN_VGA,
fbeeaa23 144 POWER_DOMAIN_AUDIO,
bd2bb1b9 145 POWER_DOMAIN_PLLS,
baa70707 146 POWER_DOMAIN_INIT,
bddc7645
ID
147
148 POWER_DOMAIN_NUM,
b97186f0
PZ
149};
150
151#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
152#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
153 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
154#define POWER_DOMAIN_TRANSCODER(tran) \
155 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
156 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 157
1d843f9d
EE
158enum hpd_pin {
159 HPD_NONE = 0,
160 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
161 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
162 HPD_CRT,
163 HPD_SDVO_B,
164 HPD_SDVO_C,
165 HPD_PORT_B,
166 HPD_PORT_C,
167 HPD_PORT_D,
168 HPD_NUM_PINS
169};
170
2a2d5482
CW
171#define I915_GEM_GPU_DOMAINS \
172 (I915_GEM_DOMAIN_RENDER | \
173 I915_GEM_DOMAIN_SAMPLER | \
174 I915_GEM_DOMAIN_COMMAND | \
175 I915_GEM_DOMAIN_INSTRUCTION | \
176 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 177
055e393f
DL
178#define for_each_pipe(__dev_priv, __p) \
179 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
2d025a5b
DL
180#define for_each_plane(pipe, p) \
181 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
d615a166 182#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 183
d79b814d
DL
184#define for_each_crtc(dev, crtc) \
185 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
186
d063ae48
DL
187#define for_each_intel_crtc(dev, intel_crtc) \
188 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
189
b2784e15
DL
190#define for_each_intel_encoder(dev, intel_encoder) \
191 list_for_each_entry(intel_encoder, \
192 &(dev)->mode_config.encoder_list, \
193 base.head)
194
6c2b7c12
DV
195#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
196 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
197 if ((intel_encoder)->base.crtc == (__crtc))
198
53f5e3ca
JB
199#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
200 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
201 if ((intel_connector)->base.encoder == (__encoder))
202
b04c5bd6
BF
203#define for_each_power_domain(domain, mask) \
204 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
205 if ((1 << (domain)) & (mask))
206
e7b903d2 207struct drm_i915_private;
ad46cb53 208struct i915_mm_struct;
5cc9ed4b 209struct i915_mmu_object;
e7b903d2 210
46edb027
DV
211enum intel_dpll_id {
212 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
213 /* real shared dpll ids must be >= 0 */
9cd86933
DV
214 DPLL_ID_PCH_PLL_A = 0,
215 DPLL_ID_PCH_PLL_B = 1,
216 DPLL_ID_WRPLL1 = 0,
217 DPLL_ID_WRPLL2 = 1,
46edb027
DV
218};
219#define I915_NUM_PLLS 2
220
5358901f 221struct intel_dpll_hw_state {
dcfc3552 222 /* i9xx, pch plls */
66e985c0 223 uint32_t dpll;
8bcc2795 224 uint32_t dpll_md;
66e985c0
DV
225 uint32_t fp0;
226 uint32_t fp1;
dcfc3552
DL
227
228 /* hsw, bdw */
d452c5b6 229 uint32_t wrpll;
5358901f
DV
230};
231
e72f9fbf 232struct intel_shared_dpll {
1e6f2ddc 233 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
ee7b9f93
JB
234 int active; /* count of number of active CRTCs (i.e. DPMS on) */
235 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
236 const char *name;
237 /* should match the index in the dev_priv->shared_dplls array */
238 enum intel_dpll_id id;
5358901f 239 struct intel_dpll_hw_state hw_state;
96f6128c
DV
240 /* The mode_set hook is optional and should be used together with the
241 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
242 void (*mode_set)(struct drm_i915_private *dev_priv,
243 struct intel_shared_dpll *pll);
e7b903d2
DV
244 void (*enable)(struct drm_i915_private *dev_priv,
245 struct intel_shared_dpll *pll);
246 void (*disable)(struct drm_i915_private *dev_priv,
247 struct intel_shared_dpll *pll);
5358901f
DV
248 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
249 struct intel_shared_dpll *pll,
250 struct intel_dpll_hw_state *hw_state);
ee7b9f93 251};
ee7b9f93 252
e69d0bc1
DV
253/* Used by dp and fdi links */
254struct intel_link_m_n {
255 uint32_t tu;
256 uint32_t gmch_m;
257 uint32_t gmch_n;
258 uint32_t link_m;
259 uint32_t link_n;
260};
261
262void intel_link_compute_m_n(int bpp, int nlanes,
263 int pixel_clock, int link_clock,
264 struct intel_link_m_n *m_n);
265
1da177e4
LT
266/* Interface history:
267 *
268 * 1.1: Original.
0d6aa60b
DA
269 * 1.2: Add Power Management
270 * 1.3: Add vblank support
de227f5f 271 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 272 * 1.5: Add vblank pipe configuration
2228ed67
MD
273 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
274 * - Support vertical blank on secondary display pipe
1da177e4
LT
275 */
276#define DRIVER_MAJOR 1
2228ed67 277#define DRIVER_MINOR 6
1da177e4
LT
278#define DRIVER_PATCHLEVEL 0
279
23bc5982 280#define WATCH_LISTS 0
42d6ab48 281#define WATCH_GTT 0
673a394b 282
0a3e67a4
JB
283struct opregion_header;
284struct opregion_acpi;
285struct opregion_swsci;
286struct opregion_asle;
287
8ee1c3db 288struct intel_opregion {
5bc4418b
BW
289 struct opregion_header __iomem *header;
290 struct opregion_acpi __iomem *acpi;
291 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
292 u32 swsci_gbda_sub_functions;
293 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
294 struct opregion_asle __iomem *asle;
295 void __iomem *vbt;
01fe9dbd 296 u32 __iomem *lid_state;
91a60f20 297 struct work_struct asle_work;
8ee1c3db 298};
44834a67 299#define OPREGION_SIZE (8*1024)
8ee1c3db 300
6ef3d427
CW
301struct intel_overlay;
302struct intel_overlay_error_state;
303
ba8286fa
DV
304struct drm_local_map;
305
7c1c2871 306struct drm_i915_master_private {
ba8286fa 307 struct drm_local_map *sarea;
7c1c2871
DA
308 struct _drm_i915_sarea *sarea_priv;
309};
de151cf6 310#define I915_FENCE_REG_NONE -1
42b5aeab
VS
311#define I915_MAX_NUM_FENCES 32
312/* 32 fences + sign bit for FENCE_REG_NONE */
313#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
314
315struct drm_i915_fence_reg {
007cc8ac 316 struct list_head lru_list;
caea7476 317 struct drm_i915_gem_object *obj;
1690e1eb 318 int pin_count;
de151cf6 319};
7c1c2871 320
9b9d172d 321struct sdvo_device_mapping {
e957d772 322 u8 initialized;
9b9d172d 323 u8 dvo_port;
324 u8 slave_addr;
325 u8 dvo_wiring;
e957d772 326 u8 i2c_pin;
b1083333 327 u8 ddc_pin;
9b9d172d 328};
329
c4a1d9e4
CW
330struct intel_display_error_state;
331
63eeaf38 332struct drm_i915_error_state {
742cbee8 333 struct kref ref;
585b0288
BW
334 struct timeval time;
335
cb383002 336 char error_msg[128];
48b031e3 337 u32 reset_count;
62d5d69b 338 u32 suspend_count;
cb383002 339
585b0288 340 /* Generic register state */
63eeaf38
JB
341 u32 eir;
342 u32 pgtbl_er;
be998e2e 343 u32 ier;
885ea5a8 344 u32 gtier[4];
b9a3906b 345 u32 ccid;
0f3b6849
CW
346 u32 derrmr;
347 u32 forcewake;
585b0288
BW
348 u32 error; /* gen6+ */
349 u32 err_int; /* gen7 */
350 u32 done_reg;
91ec5d11
BW
351 u32 gac_eco;
352 u32 gam_ecochk;
353 u32 gab_ctl;
354 u32 gfx_mode;
585b0288 355 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
356 u64 fence[I915_MAX_NUM_FENCES];
357 struct intel_overlay_error_state *overlay;
358 struct intel_display_error_state *display;
0ca36d78 359 struct drm_i915_error_object *semaphore_obj;
585b0288 360
52d39a21 361 struct drm_i915_error_ring {
372fbb8e 362 bool valid;
362b8af7
BW
363 /* Software tracked state */
364 bool waiting;
365 int hangcheck_score;
366 enum intel_ring_hangcheck_action hangcheck_action;
367 int num_requests;
368
369 /* our own tracking of ring head and tail */
370 u32 cpu_ring_head;
371 u32 cpu_ring_tail;
372
373 u32 semaphore_seqno[I915_NUM_RINGS - 1];
374
375 /* Register state */
376 u32 tail;
377 u32 head;
378 u32 ctl;
379 u32 hws;
380 u32 ipeir;
381 u32 ipehr;
382 u32 instdone;
362b8af7
BW
383 u32 bbstate;
384 u32 instpm;
385 u32 instps;
386 u32 seqno;
387 u64 bbaddr;
50877445 388 u64 acthd;
362b8af7 389 u32 fault_reg;
13ffadd1 390 u64 faddr;
362b8af7
BW
391 u32 rc_psmi; /* sleep state */
392 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
393
52d39a21
CW
394 struct drm_i915_error_object {
395 int page_count;
396 u32 gtt_offset;
397 u32 *pages[0];
ab0e7ff9 398 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 399
52d39a21
CW
400 struct drm_i915_error_request {
401 long jiffies;
402 u32 seqno;
ee4f42b1 403 u32 tail;
52d39a21 404 } *requests;
6c7a01ec
BW
405
406 struct {
407 u32 gfx_mode;
408 union {
409 u64 pdp[4];
410 u32 pp_dir_base;
411 };
412 } vm_info;
ab0e7ff9
CW
413
414 pid_t pid;
415 char comm[TASK_COMM_LEN];
52d39a21 416 } ring[I915_NUM_RINGS];
3a448734 417
9df30794 418 struct drm_i915_error_buffer {
a779e5ab 419 u32 size;
9df30794 420 u32 name;
0201f1ec 421 u32 rseqno, wseqno;
9df30794
CW
422 u32 gtt_offset;
423 u32 read_domains;
424 u32 write_domain;
4b9de737 425 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
426 s32 pinned:2;
427 u32 tiling:2;
428 u32 dirty:1;
429 u32 purgeable:1;
5cc9ed4b 430 u32 userptr:1;
5d1333fc 431 s32 ring:4;
f56383cb 432 u32 cache_level:3;
95f5301d 433 } **active_bo, **pinned_bo;
6c7a01ec 434
95f5301d 435 u32 *active_bo_count, *pinned_bo_count;
3a448734 436 u32 vm_count;
63eeaf38
JB
437};
438
7bd688cd 439struct intel_connector;
820d2d77 440struct intel_encoder;
b8cecdf5 441struct intel_crtc_config;
46f297fb 442struct intel_plane_config;
0e8ffe1b 443struct intel_crtc;
ee9300bb
DV
444struct intel_limit;
445struct dpll;
b8cecdf5 446
e70236a8 447struct drm_i915_display_funcs {
ee5382ae 448 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 449 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
450 void (*disable_fbc)(struct drm_device *dev);
451 int (*get_display_clock_speed)(struct drm_device *dev);
452 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
453 /**
454 * find_dpll() - Find the best values for the PLL
455 * @limit: limits for the PLL
456 * @crtc: current CRTC
457 * @target: target frequency in kHz
458 * @refclk: reference clock frequency in kHz
459 * @match_clock: if provided, @best_clock P divider must
460 * match the P divider from @match_clock
461 * used for LVDS downclocking
462 * @best_clock: best PLL values found
463 *
464 * Returns true on success, false on failure.
465 */
466 bool (*find_dpll)(const struct intel_limit *limit,
a919ff14 467 struct intel_crtc *crtc,
ee9300bb
DV
468 int target, int refclk,
469 struct dpll *match_clock,
470 struct dpll *best_clock);
46ba614c 471 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
472 void (*update_sprite_wm)(struct drm_plane *plane,
473 struct drm_crtc *crtc,
ed57cb8a
DL
474 uint32_t sprite_width, uint32_t sprite_height,
475 int pixel_size, bool enable, bool scaled);
47fab737 476 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
477 /* Returns the active state of the crtc, and if the crtc is active,
478 * fills out the pipe-config with the hw state. */
479 bool (*get_pipe_config)(struct intel_crtc *,
480 struct intel_crtc_config *);
46f297fb
JB
481 void (*get_plane_config)(struct intel_crtc *,
482 struct intel_plane_config *);
c7653199 483 int (*crtc_mode_set)(struct intel_crtc *crtc,
f564048e
EA
484 int x, int y,
485 struct drm_framebuffer *old_fb);
76e5a89c
DV
486 void (*crtc_enable)(struct drm_crtc *crtc);
487 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 488 void (*off)(struct drm_crtc *crtc);
69bfe1a9
JN
489 void (*audio_codec_enable)(struct drm_connector *connector,
490 struct intel_encoder *encoder,
491 struct drm_display_mode *mode);
492 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 493 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 494 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
495 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
496 struct drm_framebuffer *fb,
ed8d1975 497 struct drm_i915_gem_object *obj,
a4872ba6 498 struct intel_engine_cs *ring,
ed8d1975 499 uint32_t flags);
29b9bde6
DV
500 void (*update_primary_plane)(struct drm_crtc *crtc,
501 struct drm_framebuffer *fb,
502 int x, int y);
20afbda2 503 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
504 /* clock updates for mode set */
505 /* cursor updates */
506 /* render clock increase/decrease */
507 /* display clock increase/decrease */
508 /* pll clock increase/decrease */
7bd688cd
JN
509
510 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
511 uint32_t (*get_backlight)(struct intel_connector *connector);
512 void (*set_backlight)(struct intel_connector *connector,
513 uint32_t level);
514 void (*disable_backlight)(struct intel_connector *connector);
515 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
516};
517
907b28c5 518struct intel_uncore_funcs {
c8d9a590
D
519 void (*force_wake_get)(struct drm_i915_private *dev_priv,
520 int fw_engine);
521 void (*force_wake_put)(struct drm_i915_private *dev_priv,
522 int fw_engine);
0b274481
BW
523
524 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
525 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
526 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
527 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
528
529 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
530 uint8_t val, bool trace);
531 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
532 uint16_t val, bool trace);
533 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
534 uint32_t val, bool trace);
535 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
536 uint64_t val, bool trace);
990bbdad
CW
537};
538
907b28c5
CW
539struct intel_uncore {
540 spinlock_t lock; /** lock is also taken in irq contexts. */
541
542 struct intel_uncore_funcs funcs;
543
544 unsigned fifo_count;
545 unsigned forcewake_count;
aec347ab 546
940aece4
D
547 unsigned fw_rendercount;
548 unsigned fw_mediacount;
549
8232644c 550 struct timer_list force_wake_timer;
907b28c5
CW
551};
552
79fc46df
DL
553#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
554 func(is_mobile) sep \
555 func(is_i85x) sep \
556 func(is_i915g) sep \
557 func(is_i945gm) sep \
558 func(is_g33) sep \
559 func(need_gfx_hws) sep \
560 func(is_g4x) sep \
561 func(is_pineview) sep \
562 func(is_broadwater) sep \
563 func(is_crestline) sep \
564 func(is_ivybridge) sep \
565 func(is_valleyview) sep \
566 func(is_haswell) sep \
7201c0b3 567 func(is_skylake) sep \
b833d685 568 func(is_preliminary) sep \
79fc46df
DL
569 func(has_fbc) sep \
570 func(has_pipe_cxsr) sep \
571 func(has_hotplug) sep \
572 func(cursor_needs_physical) sep \
573 func(has_overlay) sep \
574 func(overlay_needs_physical) sep \
575 func(supports_tv) sep \
dd93be58 576 func(has_llc) sep \
30568c45
DL
577 func(has_ddi) sep \
578 func(has_fpga_dbg)
c96ea64e 579
a587f779
DL
580#define DEFINE_FLAG(name) u8 name:1
581#define SEP_SEMICOLON ;
c96ea64e 582
cfdf1fa2 583struct intel_device_info {
10fce67a 584 u32 display_mmio_offset;
87f1f465 585 u16 device_id;
7eb552ae 586 u8 num_pipes:3;
d615a166 587 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 588 u8 gen;
73ae478c 589 u8 ring_mask; /* Rings supported by the HW */
a587f779 590 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
591 /* Register offsets for the various display pipes and transcoders */
592 int pipe_offsets[I915_MAX_TRANSCODERS];
593 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 594 int palette_offsets[I915_MAX_PIPES];
5efb3e28 595 int cursor_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
596};
597
a587f779
DL
598#undef DEFINE_FLAG
599#undef SEP_SEMICOLON
600
7faf1ab2
DV
601enum i915_cache_level {
602 I915_CACHE_NONE = 0,
350ec881
CW
603 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
604 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
605 caches, eg sampler/render caches, and the
606 large Last-Level-Cache. LLC is coherent with
607 the CPU, but L3 is only visible to the GPU. */
651d794f 608 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
609};
610
e59ec13d
MK
611struct i915_ctx_hang_stats {
612 /* This context had batch pending when hang was declared */
613 unsigned batch_pending;
614
615 /* This context had batch active when hang was declared */
616 unsigned batch_active;
be62acb4
MK
617
618 /* Time when this context was last blamed for a GPU reset */
619 unsigned long guilty_ts;
620
621 /* This context is banned to submit more work */
622 bool banned;
e59ec13d 623};
40521054
BW
624
625/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 626#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
627/**
628 * struct intel_context - as the name implies, represents a context.
629 * @ref: reference count.
630 * @user_handle: userspace tracking identity for this context.
631 * @remap_slice: l3 row remapping information.
632 * @file_priv: filp associated with this context (NULL for global default
633 * context).
634 * @hang_stats: information about the role of this context in possible GPU
635 * hangs.
636 * @vm: virtual memory space used by this context.
637 * @legacy_hw_ctx: render context backing object and whether it is correctly
638 * initialized (legacy ring submission mechanism only).
639 * @link: link in the global list of contexts.
640 *
641 * Contexts are memory images used by the hardware to store copies of their
642 * internal state.
643 */
273497e5 644struct intel_context {
dce3271b 645 struct kref ref;
821d66dd 646 int user_handle;
3ccfd19d 647 uint8_t remap_slice;
40521054 648 struct drm_i915_file_private *file_priv;
e59ec13d 649 struct i915_ctx_hang_stats hang_stats;
ae6c4806 650 struct i915_hw_ppgtt *ppgtt;
a33afea5 651
c9e003af 652 /* Legacy ring buffer submission */
ea0c76f8
OM
653 struct {
654 struct drm_i915_gem_object *rcs_state;
655 bool initialized;
656 } legacy_hw_ctx;
657
c9e003af 658 /* Execlists */
564ddb2f 659 bool rcs_initialized;
c9e003af
OM
660 struct {
661 struct drm_i915_gem_object *state;
84c2377f 662 struct intel_ringbuffer *ringbuf;
c9e003af
OM
663 } engine[I915_NUM_RINGS];
664
a33afea5 665 struct list_head link;
40521054
BW
666};
667
5c3fe8b0
BW
668struct i915_fbc {
669 unsigned long size;
5e59f717 670 unsigned threshold;
5c3fe8b0
BW
671 unsigned int fb_id;
672 enum plane plane;
673 int y;
674
c4213885 675 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
676 struct drm_mm_node *compressed_llb;
677
da46f936
RV
678 bool false_color;
679
9adccc60
PZ
680 /* Tracks whether the HW is actually enabled, not whether the feature is
681 * possible. */
682 bool enabled;
683
1d73c2a8
RV
684 /* On gen8 some rings cannont perform fbc clean operation so for now
685 * we are doing this on SW with mmio.
686 * This variable works in the opposite information direction
687 * of ring->fbc_dirty telling software on frontbuffer tracking
688 * to perform the cache clean on sw side.
689 */
690 bool need_sw_cache_clean;
691
5c3fe8b0
BW
692 struct intel_fbc_work {
693 struct delayed_work work;
694 struct drm_crtc *crtc;
695 struct drm_framebuffer *fb;
5c3fe8b0
BW
696 } *fbc_work;
697
29ebf90f
CW
698 enum no_fbc_reason {
699 FBC_OK, /* FBC is enabled */
700 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
701 FBC_NO_OUTPUT, /* no outputs enabled to compress */
702 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
703 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
704 FBC_MODE_TOO_LARGE, /* mode too large for compression */
705 FBC_BAD_PLANE, /* fbc not supported on plane */
706 FBC_NOT_TILED, /* buffer not tiled */
707 FBC_MULTIPLE_PIPES, /* more than one pipe active */
708 FBC_MODULE_PARAM,
709 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
710 } no_fbc_reason;
b5e50c3f
JB
711};
712
439d7ac0
PB
713struct i915_drrs {
714 struct intel_connector *connector;
715};
716
2807cf69 717struct intel_dp;
a031d709 718struct i915_psr {
f0355c4a 719 struct mutex lock;
a031d709
RV
720 bool sink_support;
721 bool source_ok;
2807cf69 722 struct intel_dp *enabled;
7c8f8a70
RV
723 bool active;
724 struct delayed_work work;
9ca15301 725 unsigned busy_frontbuffer_bits;
3f51e471 726};
5c3fe8b0 727
3bad0781 728enum intel_pch {
f0350830 729 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
730 PCH_IBX, /* Ibexpeak PCH */
731 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 732 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 733 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 734 PCH_NOP,
3bad0781
ZW
735};
736
988d6ee8
PZ
737enum intel_sbi_destination {
738 SBI_ICLK,
739 SBI_MPHY,
740};
741
b690e96c 742#define QUIRK_PIPEA_FORCE (1<<0)
435793df 743#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 744#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 745#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 746#define QUIRK_PIPEB_FORCE (1<<4)
b690e96c 747
8be48d92 748struct intel_fbdev;
1630fe75 749struct intel_fbc_work;
38651674 750
c2b9152f
DV
751struct intel_gmbus {
752 struct i2c_adapter adapter;
f2ce9faf 753 u32 force_bit;
c2b9152f 754 u32 reg0;
36c785f0 755 u32 gpio_reg;
c167a6fc 756 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
757 struct drm_i915_private *dev_priv;
758};
759
f4c956ad 760struct i915_suspend_saved_registers {
ba8bbcf6
JB
761 u8 saveLBB;
762 u32 saveDSPACNTR;
763 u32 saveDSPBCNTR;
e948e994 764 u32 saveDSPARB;
ba8bbcf6
JB
765 u32 savePIPEACONF;
766 u32 savePIPEBCONF;
767 u32 savePIPEASRC;
768 u32 savePIPEBSRC;
769 u32 saveFPA0;
770 u32 saveFPA1;
771 u32 saveDPLL_A;
772 u32 saveDPLL_A_MD;
773 u32 saveHTOTAL_A;
774 u32 saveHBLANK_A;
775 u32 saveHSYNC_A;
776 u32 saveVTOTAL_A;
777 u32 saveVBLANK_A;
778 u32 saveVSYNC_A;
779 u32 saveBCLRPAT_A;
5586c8bc 780 u32 saveTRANSACONF;
42048781
ZW
781 u32 saveTRANS_HTOTAL_A;
782 u32 saveTRANS_HBLANK_A;
783 u32 saveTRANS_HSYNC_A;
784 u32 saveTRANS_VTOTAL_A;
785 u32 saveTRANS_VBLANK_A;
786 u32 saveTRANS_VSYNC_A;
0da3ea12 787 u32 savePIPEASTAT;
ba8bbcf6
JB
788 u32 saveDSPASTRIDE;
789 u32 saveDSPASIZE;
790 u32 saveDSPAPOS;
585fb111 791 u32 saveDSPAADDR;
ba8bbcf6
JB
792 u32 saveDSPASURF;
793 u32 saveDSPATILEOFF;
794 u32 savePFIT_PGM_RATIOS;
0eb96d6e 795 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
796 u32 saveBLC_PWM_CTL;
797 u32 saveBLC_PWM_CTL2;
07bf139b 798 u32 saveBLC_HIST_CTL_B;
42048781
ZW
799 u32 saveBLC_CPU_PWM_CTL;
800 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
801 u32 saveFPB0;
802 u32 saveFPB1;
803 u32 saveDPLL_B;
804 u32 saveDPLL_B_MD;
805 u32 saveHTOTAL_B;
806 u32 saveHBLANK_B;
807 u32 saveHSYNC_B;
808 u32 saveVTOTAL_B;
809 u32 saveVBLANK_B;
810 u32 saveVSYNC_B;
811 u32 saveBCLRPAT_B;
5586c8bc 812 u32 saveTRANSBCONF;
42048781
ZW
813 u32 saveTRANS_HTOTAL_B;
814 u32 saveTRANS_HBLANK_B;
815 u32 saveTRANS_HSYNC_B;
816 u32 saveTRANS_VTOTAL_B;
817 u32 saveTRANS_VBLANK_B;
818 u32 saveTRANS_VSYNC_B;
0da3ea12 819 u32 savePIPEBSTAT;
ba8bbcf6
JB
820 u32 saveDSPBSTRIDE;
821 u32 saveDSPBSIZE;
822 u32 saveDSPBPOS;
585fb111 823 u32 saveDSPBADDR;
ba8bbcf6
JB
824 u32 saveDSPBSURF;
825 u32 saveDSPBTILEOFF;
585fb111
JB
826 u32 saveVGA0;
827 u32 saveVGA1;
828 u32 saveVGA_PD;
ba8bbcf6
JB
829 u32 saveVGACNTRL;
830 u32 saveADPA;
831 u32 saveLVDS;
585fb111
JB
832 u32 savePP_ON_DELAYS;
833 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
834 u32 saveDVOA;
835 u32 saveDVOB;
836 u32 saveDVOC;
837 u32 savePP_ON;
838 u32 savePP_OFF;
839 u32 savePP_CONTROL;
585fb111 840 u32 savePP_DIVISOR;
ba8bbcf6
JB
841 u32 savePFIT_CONTROL;
842 u32 save_palette_a[256];
843 u32 save_palette_b[256];
ba8bbcf6 844 u32 saveFBC_CONTROL;
0da3ea12
JB
845 u32 saveIER;
846 u32 saveIIR;
847 u32 saveIMR;
42048781
ZW
848 u32 saveDEIER;
849 u32 saveDEIMR;
850 u32 saveGTIER;
851 u32 saveGTIMR;
852 u32 saveFDI_RXA_IMR;
853 u32 saveFDI_RXB_IMR;
1f84e550 854 u32 saveCACHE_MODE_0;
1f84e550 855 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
856 u32 saveSWF0[16];
857 u32 saveSWF1[16];
858 u32 saveSWF2[3];
859 u8 saveMSR;
860 u8 saveSR[8];
123f794f 861 u8 saveGR[25];
ba8bbcf6 862 u8 saveAR_INDEX;
a59e122a 863 u8 saveAR[21];
ba8bbcf6 864 u8 saveDACMASK;
a59e122a 865 u8 saveCR[37];
4b9de737 866 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
867 u32 saveCURACNTR;
868 u32 saveCURAPOS;
869 u32 saveCURABASE;
870 u32 saveCURBCNTR;
871 u32 saveCURBPOS;
872 u32 saveCURBBASE;
873 u32 saveCURSIZE;
a4fc5ed6
KP
874 u32 saveDP_B;
875 u32 saveDP_C;
876 u32 saveDP_D;
877 u32 savePIPEA_GMCH_DATA_M;
878 u32 savePIPEB_GMCH_DATA_M;
879 u32 savePIPEA_GMCH_DATA_N;
880 u32 savePIPEB_GMCH_DATA_N;
881 u32 savePIPEA_DP_LINK_M;
882 u32 savePIPEB_DP_LINK_M;
883 u32 savePIPEA_DP_LINK_N;
884 u32 savePIPEB_DP_LINK_N;
42048781
ZW
885 u32 saveFDI_RXA_CTL;
886 u32 saveFDI_TXA_CTL;
887 u32 saveFDI_RXB_CTL;
888 u32 saveFDI_TXB_CTL;
889 u32 savePFA_CTL_1;
890 u32 savePFB_CTL_1;
891 u32 savePFA_WIN_SZ;
892 u32 savePFB_WIN_SZ;
893 u32 savePFA_WIN_POS;
894 u32 savePFB_WIN_POS;
5586c8bc
ZW
895 u32 savePCH_DREF_CONTROL;
896 u32 saveDISP_ARB_CTL;
897 u32 savePIPEA_DATA_M1;
898 u32 savePIPEA_DATA_N1;
899 u32 savePIPEA_LINK_M1;
900 u32 savePIPEA_LINK_N1;
901 u32 savePIPEB_DATA_M1;
902 u32 savePIPEB_DATA_N1;
903 u32 savePIPEB_LINK_M1;
904 u32 savePIPEB_LINK_N1;
b5b72e89 905 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 906 u32 savePCH_PORT_HOTPLUG;
f4c956ad 907};
c85aa885 908
ddeea5b0
ID
909struct vlv_s0ix_state {
910 /* GAM */
911 u32 wr_watermark;
912 u32 gfx_prio_ctrl;
913 u32 arb_mode;
914 u32 gfx_pend_tlb0;
915 u32 gfx_pend_tlb1;
916 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
917 u32 media_max_req_count;
918 u32 gfx_max_req_count;
919 u32 render_hwsp;
920 u32 ecochk;
921 u32 bsd_hwsp;
922 u32 blt_hwsp;
923 u32 tlb_rd_addr;
924
925 /* MBC */
926 u32 g3dctl;
927 u32 gsckgctl;
928 u32 mbctl;
929
930 /* GCP */
931 u32 ucgctl1;
932 u32 ucgctl3;
933 u32 rcgctl1;
934 u32 rcgctl2;
935 u32 rstctl;
936 u32 misccpctl;
937
938 /* GPM */
939 u32 gfxpause;
940 u32 rpdeuhwtc;
941 u32 rpdeuc;
942 u32 ecobus;
943 u32 pwrdwnupctl;
944 u32 rp_down_timeout;
945 u32 rp_deucsw;
946 u32 rcubmabdtmr;
947 u32 rcedata;
948 u32 spare2gh;
949
950 /* Display 1 CZ domain */
951 u32 gt_imr;
952 u32 gt_ier;
953 u32 pm_imr;
954 u32 pm_ier;
955 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
956
957 /* GT SA CZ domain */
958 u32 tilectl;
959 u32 gt_fifoctl;
960 u32 gtlc_wake_ctrl;
961 u32 gtlc_survive;
962 u32 pmwgicz;
963
964 /* Display 2 CZ domain */
965 u32 gu_ctl0;
966 u32 gu_ctl1;
967 u32 clock_gate_dis2;
968};
969
bf225f20
CW
970struct intel_rps_ei {
971 u32 cz_clock;
972 u32 render_c0;
973 u32 media_c0;
31685c25
D
974};
975
c85aa885 976struct intel_gen6_power_mgmt {
59cdb63d 977 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
978 struct work_struct work;
979 u32 pm_iir;
59cdb63d 980
b39fb297
BW
981 /* Frequencies are stored in potentially platform dependent multiples.
982 * In other words, *_freq needs to be multiplied by X to be interesting.
983 * Soft limits are those which are used for the dynamic reclocking done
984 * by the driver (raise frequencies under heavy loads, and lower for
985 * lighter loads). Hard limits are those imposed by the hardware.
986 *
987 * A distinction is made for overclocking, which is never enabled by
988 * default, and is considered to be above the hard limit if it's
989 * possible at all.
990 */
991 u8 cur_freq; /* Current frequency (cached, may not == HW) */
992 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
993 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
994 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
995 u8 min_freq; /* AKA RPn. Minimum frequency */
996 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
997 u8 rp1_freq; /* "less than" RP0 power/freqency */
998 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 999 u32 cz_freq;
1a01ab3b 1000
31685c25 1001 u32 ei_interrupt_count;
1a01ab3b 1002
dd75fdc8
CW
1003 int last_adj;
1004 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1005
c0951f0c 1006 bool enabled;
1a01ab3b 1007 struct delayed_work delayed_resume_work;
4fc688ce 1008
bf225f20
CW
1009 /* manual wa residency calculations */
1010 struct intel_rps_ei up_ei, down_ei;
1011
4fc688ce
JB
1012 /*
1013 * Protects RPS/RC6 register access and PCU communication.
1014 * Must be taken after struct_mutex if nested.
1015 */
1016 struct mutex hw_lock;
c85aa885
DV
1017};
1018
1a240d4d
DV
1019/* defined intel_pm.c */
1020extern spinlock_t mchdev_lock;
1021
c85aa885
DV
1022struct intel_ilk_power_mgmt {
1023 u8 cur_delay;
1024 u8 min_delay;
1025 u8 max_delay;
1026 u8 fmax;
1027 u8 fstart;
1028
1029 u64 last_count1;
1030 unsigned long last_time1;
1031 unsigned long chipset_power;
1032 u64 last_count2;
5ed0bdf2 1033 u64 last_time2;
c85aa885
DV
1034 unsigned long gfx_power;
1035 u8 corr;
1036
1037 int c_m;
1038 int r_t;
3e373948
DV
1039
1040 struct drm_i915_gem_object *pwrctx;
1041 struct drm_i915_gem_object *renderctx;
c85aa885
DV
1042};
1043
c6cb582e
ID
1044struct drm_i915_private;
1045struct i915_power_well;
1046
1047struct i915_power_well_ops {
1048 /*
1049 * Synchronize the well's hw state to match the current sw state, for
1050 * example enable/disable it based on the current refcount. Called
1051 * during driver init and resume time, possibly after first calling
1052 * the enable/disable handlers.
1053 */
1054 void (*sync_hw)(struct drm_i915_private *dev_priv,
1055 struct i915_power_well *power_well);
1056 /*
1057 * Enable the well and resources that depend on it (for example
1058 * interrupts located on the well). Called after the 0->1 refcount
1059 * transition.
1060 */
1061 void (*enable)(struct drm_i915_private *dev_priv,
1062 struct i915_power_well *power_well);
1063 /*
1064 * Disable the well and resources that depend on it. Called after
1065 * the 1->0 refcount transition.
1066 */
1067 void (*disable)(struct drm_i915_private *dev_priv,
1068 struct i915_power_well *power_well);
1069 /* Returns the hw enabled state. */
1070 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1071 struct i915_power_well *power_well);
1072};
1073
a38911a3
WX
1074/* Power well structure for haswell */
1075struct i915_power_well {
c1ca727f 1076 const char *name;
6f3ef5dd 1077 bool always_on;
a38911a3
WX
1078 /* power well enable/disable usage count */
1079 int count;
bfafe93a
ID
1080 /* cached hw enabled state */
1081 bool hw_enabled;
c1ca727f 1082 unsigned long domains;
77961eb9 1083 unsigned long data;
c6cb582e 1084 const struct i915_power_well_ops *ops;
a38911a3
WX
1085};
1086
83c00f55 1087struct i915_power_domains {
baa70707
ID
1088 /*
1089 * Power wells needed for initialization at driver init and suspend
1090 * time are on. They are kept on until after the first modeset.
1091 */
1092 bool init_power_on;
0d116a29 1093 bool initializing;
c1ca727f 1094 int power_well_count;
baa70707 1095
83c00f55 1096 struct mutex lock;
1da51581 1097 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1098 struct i915_power_well *power_wells;
83c00f55
ID
1099};
1100
231f42a4
DV
1101struct i915_dri1_state {
1102 unsigned allow_batchbuffer : 1;
1103 u32 __iomem *gfx_hws_cpu_addr;
1104
1105 unsigned int cpp;
1106 int back_offset;
1107 int front_offset;
1108 int current_page;
1109 int page_flipping;
1110
1111 uint32_t counter;
1112};
1113
db1b76ca
DV
1114struct i915_ums_state {
1115 /**
1116 * Flag if the X Server, and thus DRM, is not currently in
1117 * control of the device.
1118 *
1119 * This is set between LeaveVT and EnterVT. It needs to be
1120 * replaced with a semaphore. It also needs to be
1121 * transitioned away from for kernel modesetting.
1122 */
1123 int mm_suspended;
1124};
1125
35a85ac6 1126#define MAX_L3_SLICES 2
a4da4fa4 1127struct intel_l3_parity {
35a85ac6 1128 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1129 struct work_struct error_work;
35a85ac6 1130 int which_slice;
a4da4fa4
DV
1131};
1132
4b5aed62 1133struct i915_gem_mm {
4b5aed62
DV
1134 /** Memory allocator for GTT stolen memory */
1135 struct drm_mm stolen;
4b5aed62
DV
1136 /** List of all objects in gtt_space. Used to restore gtt
1137 * mappings on resume */
1138 struct list_head bound_list;
1139 /**
1140 * List of objects which are not bound to the GTT (thus
1141 * are idle and not used by the GPU) but still have
1142 * (presumably uncached) pages still attached.
1143 */
1144 struct list_head unbound_list;
1145
1146 /** Usable portion of the GTT for GEM */
1147 unsigned long stolen_base; /* limited to low memory (32-bit) */
1148
4b5aed62
DV
1149 /** PPGTT used for aliasing the PPGTT with the GTT */
1150 struct i915_hw_ppgtt *aliasing_ppgtt;
1151
2cfcd32a 1152 struct notifier_block oom_notifier;
ceabbba5 1153 struct shrinker shrinker;
4b5aed62
DV
1154 bool shrinker_no_lock_stealing;
1155
4b5aed62
DV
1156 /** LRU list of objects with fence regs on them. */
1157 struct list_head fence_list;
1158
1159 /**
1160 * We leave the user IRQ off as much as possible,
1161 * but this means that requests will finish and never
1162 * be retired once the system goes idle. Set a timer to
1163 * fire periodically while the ring is running. When it
1164 * fires, go retire requests.
1165 */
1166 struct delayed_work retire_work;
1167
b29c19b6
CW
1168 /**
1169 * When we detect an idle GPU, we want to turn on
1170 * powersaving features. So once we see that there
1171 * are no more requests outstanding and no more
1172 * arrive within a small period of time, we fire
1173 * off the idle_work.
1174 */
1175 struct delayed_work idle_work;
1176
4b5aed62
DV
1177 /**
1178 * Are we in a non-interruptible section of code like
1179 * modesetting?
1180 */
1181 bool interruptible;
1182
f62a0076
CW
1183 /**
1184 * Is the GPU currently considered idle, or busy executing userspace
1185 * requests? Whilst idle, we attempt to power down the hardware and
1186 * display clocks. In order to reduce the effect on performance, there
1187 * is a slight delay before we do so.
1188 */
1189 bool busy;
1190
bdf1e7e3
DV
1191 /* the indicator for dispatch video commands on two BSD rings */
1192 int bsd_ring_dispatch_index;
1193
4b5aed62
DV
1194 /** Bit 6 swizzling required for X tiling */
1195 uint32_t bit_6_swizzle_x;
1196 /** Bit 6 swizzling required for Y tiling */
1197 uint32_t bit_6_swizzle_y;
1198
4b5aed62 1199 /* accounting, useful for userland debugging */
c20e8355 1200 spinlock_t object_stat_lock;
4b5aed62
DV
1201 size_t object_memory;
1202 u32 object_count;
1203};
1204
edc3d884 1205struct drm_i915_error_state_buf {
0a4cd7c8 1206 struct drm_i915_private *i915;
edc3d884
MK
1207 unsigned bytes;
1208 unsigned size;
1209 int err;
1210 u8 *buf;
1211 loff_t start;
1212 loff_t pos;
1213};
1214
fc16b48b
MK
1215struct i915_error_state_file_priv {
1216 struct drm_device *dev;
1217 struct drm_i915_error_state *error;
1218};
1219
99584db3
DV
1220struct i915_gpu_error {
1221 /* For hangcheck timer */
1222#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1223#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1224 /* Hang gpu twice in this window and your context gets banned */
1225#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1226
99584db3 1227 struct timer_list hangcheck_timer;
99584db3
DV
1228
1229 /* For reset and error_state handling. */
1230 spinlock_t lock;
1231 /* Protected by the above dev->gpu_error.lock. */
1232 struct drm_i915_error_state *first_error;
1233 struct work_struct work;
99584db3 1234
094f9a54
CW
1235
1236 unsigned long missed_irq_rings;
1237
1f83fee0 1238 /**
2ac0f450 1239 * State variable controlling the reset flow and count
1f83fee0 1240 *
2ac0f450
MK
1241 * This is a counter which gets incremented when reset is triggered,
1242 * and again when reset has been handled. So odd values (lowest bit set)
1243 * means that reset is in progress and even values that
1244 * (reset_counter >> 1):th reset was successfully completed.
1245 *
1246 * If reset is not completed succesfully, the I915_WEDGE bit is
1247 * set meaning that hardware is terminally sour and there is no
1248 * recovery. All waiters on the reset_queue will be woken when
1249 * that happens.
1250 *
1251 * This counter is used by the wait_seqno code to notice that reset
1252 * event happened and it needs to restart the entire ioctl (since most
1253 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1254 *
1255 * This is important for lock-free wait paths, where no contended lock
1256 * naturally enforces the correct ordering between the bail-out of the
1257 * waiter and the gpu reset work code.
1f83fee0
DV
1258 */
1259 atomic_t reset_counter;
1260
1f83fee0 1261#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1262#define I915_WEDGED (1 << 31)
1f83fee0
DV
1263
1264 /**
1265 * Waitqueue to signal when the reset has completed. Used by clients
1266 * that wait for dev_priv->mm.wedged to settle.
1267 */
1268 wait_queue_head_t reset_queue;
33196ded 1269
88b4aa87
MK
1270 /* Userspace knobs for gpu hang simulation;
1271 * combines both a ring mask, and extra flags
1272 */
1273 u32 stop_rings;
1274#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1275#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1276
1277 /* For missed irq/seqno simulation. */
1278 unsigned int test_irq_rings;
6689c167
MA
1279
1280 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1281 bool reload_in_reset;
99584db3
DV
1282};
1283
b8efb17b
ZR
1284enum modeset_restore {
1285 MODESET_ON_LID_OPEN,
1286 MODESET_DONE,
1287 MODESET_SUSPENDED,
1288};
1289
6acab15a 1290struct ddi_vbt_port_info {
ce4dd49e
DL
1291 /*
1292 * This is an index in the HDMI/DVI DDI buffer translation table.
1293 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1294 * populate this field.
1295 */
1296#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1297 uint8_t hdmi_level_shift;
311a2094
PZ
1298
1299 uint8_t supports_dvi:1;
1300 uint8_t supports_hdmi:1;
1301 uint8_t supports_dp:1;
6acab15a
PZ
1302};
1303
83a7280e
PB
1304enum drrs_support_type {
1305 DRRS_NOT_SUPPORTED = 0,
1306 STATIC_DRRS_SUPPORT = 1,
1307 SEAMLESS_DRRS_SUPPORT = 2
1308};
1309
41aa3448
RV
1310struct intel_vbt_data {
1311 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1312 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1313
1314 /* Feature bits */
1315 unsigned int int_tv_support:1;
1316 unsigned int lvds_dither:1;
1317 unsigned int lvds_vbt:1;
1318 unsigned int int_crt_support:1;
1319 unsigned int lvds_use_ssc:1;
1320 unsigned int display_clock_mode:1;
1321 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1322 unsigned int has_mipi:1;
41aa3448
RV
1323 int lvds_ssc_freq;
1324 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1325
83a7280e
PB
1326 enum drrs_support_type drrs_type;
1327
41aa3448
RV
1328 /* eDP */
1329 int edp_rate;
1330 int edp_lanes;
1331 int edp_preemphasis;
1332 int edp_vswing;
1333 bool edp_initialized;
1334 bool edp_support;
1335 int edp_bpp;
1336 struct edp_power_seq edp_pps;
1337
f00076d2
JN
1338 struct {
1339 u16 pwm_freq_hz;
39fbc9c8 1340 bool present;
f00076d2 1341 bool active_low_pwm;
1de6068e 1342 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1343 } backlight;
1344
d17c5443
SK
1345 /* MIPI DSI */
1346 struct {
3e6bd011 1347 u16 port;
d17c5443 1348 u16 panel_id;
d3b542fc
SK
1349 struct mipi_config *config;
1350 struct mipi_pps_data *pps;
1351 u8 seq_version;
1352 u32 size;
1353 u8 *data;
1354 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1355 } dsi;
1356
41aa3448
RV
1357 int crt_ddc_pin;
1358
1359 int child_dev_num;
768f69c9 1360 union child_device_config *child_dev;
6acab15a
PZ
1361
1362 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1363};
1364
77c122bc
VS
1365enum intel_ddb_partitioning {
1366 INTEL_DDB_PART_1_2,
1367 INTEL_DDB_PART_5_6, /* IVB+ */
1368};
1369
1fd527cc
VS
1370struct intel_wm_level {
1371 bool enable;
1372 uint32_t pri_val;
1373 uint32_t spr_val;
1374 uint32_t cur_val;
1375 uint32_t fbc_val;
1376};
1377
820c1980 1378struct ilk_wm_values {
609cedef
VS
1379 uint32_t wm_pipe[3];
1380 uint32_t wm_lp[3];
1381 uint32_t wm_lp_spr[3];
1382 uint32_t wm_linetime[3];
1383 bool enable_fbc_wm;
1384 enum intel_ddb_partitioning partitioning;
1385};
1386
c67a470b 1387/*
765dab67
PZ
1388 * This struct helps tracking the state needed for runtime PM, which puts the
1389 * device in PCI D3 state. Notice that when this happens, nothing on the
1390 * graphics device works, even register access, so we don't get interrupts nor
1391 * anything else.
c67a470b 1392 *
765dab67
PZ
1393 * Every piece of our code that needs to actually touch the hardware needs to
1394 * either call intel_runtime_pm_get or call intel_display_power_get with the
1395 * appropriate power domain.
a8a8bd54 1396 *
765dab67
PZ
1397 * Our driver uses the autosuspend delay feature, which means we'll only really
1398 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1399 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1400 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1401 *
1402 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1403 * goes back to false exactly before we reenable the IRQs. We use this variable
1404 * to check if someone is trying to enable/disable IRQs while they're supposed
1405 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1406 * case it happens.
c67a470b 1407 *
765dab67 1408 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1409 */
5d584b2e
PZ
1410struct i915_runtime_pm {
1411 bool suspended;
2aeb7d3a 1412 bool irqs_enabled;
c67a470b
PZ
1413};
1414
926321d5
DV
1415enum intel_pipe_crc_source {
1416 INTEL_PIPE_CRC_SOURCE_NONE,
1417 INTEL_PIPE_CRC_SOURCE_PLANE1,
1418 INTEL_PIPE_CRC_SOURCE_PLANE2,
1419 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1420 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1421 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1422 INTEL_PIPE_CRC_SOURCE_TV,
1423 INTEL_PIPE_CRC_SOURCE_DP_B,
1424 INTEL_PIPE_CRC_SOURCE_DP_C,
1425 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1426 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1427 INTEL_PIPE_CRC_SOURCE_MAX,
1428};
1429
8bf1e9f1 1430struct intel_pipe_crc_entry {
ac2300d4 1431 uint32_t frame;
8bf1e9f1
SH
1432 uint32_t crc[5];
1433};
1434
b2c88f5b 1435#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1436struct intel_pipe_crc {
d538bbdf
DL
1437 spinlock_t lock;
1438 bool opened; /* exclusive access to the result file */
e5f75aca 1439 struct intel_pipe_crc_entry *entries;
926321d5 1440 enum intel_pipe_crc_source source;
d538bbdf 1441 int head, tail;
07144428 1442 wait_queue_head_t wq;
8bf1e9f1
SH
1443};
1444
f99d7069
DV
1445struct i915_frontbuffer_tracking {
1446 struct mutex lock;
1447
1448 /*
1449 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1450 * scheduled flips.
1451 */
1452 unsigned busy_bits;
1453 unsigned flip_bits;
1454};
1455
7225342a
MK
1456struct i915_wa_reg {
1457 u32 addr;
1458 u32 value;
1459 /* bitmask representing WA bits */
1460 u32 mask;
1461};
1462
1463#define I915_MAX_WA_REGS 16
1464
1465struct i915_workarounds {
1466 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1467 u32 count;
1468};
1469
77fec556 1470struct drm_i915_private {
f4c956ad 1471 struct drm_device *dev;
42dcedd4 1472 struct kmem_cache *slab;
f4c956ad 1473
5c969aa7 1474 const struct intel_device_info info;
f4c956ad
DV
1475
1476 int relative_constants_mode;
1477
1478 void __iomem *regs;
1479
907b28c5 1480 struct intel_uncore uncore;
f4c956ad
DV
1481
1482 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1483
28c70f16 1484
f4c956ad
DV
1485 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1486 * controller on different i2c buses. */
1487 struct mutex gmbus_mutex;
1488
1489 /**
1490 * Base address of the gmbus and gpio block.
1491 */
1492 uint32_t gpio_mmio_base;
1493
b6fdd0f2
SS
1494 /* MMIO base address for MIPI regs */
1495 uint32_t mipi_mmio_base;
1496
28c70f16
DV
1497 wait_queue_head_t gmbus_wait_queue;
1498
f4c956ad 1499 struct pci_dev *bridge_dev;
a4872ba6 1500 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1501 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1502 uint32_t last_seqno, next_seqno;
f4c956ad 1503
ba8286fa 1504 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1505 struct resource mch_res;
1506
f4c956ad
DV
1507 /* protects the irq masks */
1508 spinlock_t irq_lock;
1509
84c33a64
SG
1510 /* protects the mmio flip data */
1511 spinlock_t mmio_flip_lock;
1512
f8b79e58
ID
1513 bool display_irqs_enabled;
1514
9ee32fea
DV
1515 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1516 struct pm_qos_request pm_qos;
1517
f4c956ad 1518 /* DPIO indirect register protection */
09153000 1519 struct mutex dpio_lock;
f4c956ad
DV
1520
1521 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1522 union {
1523 u32 irq_mask;
1524 u32 de_irq_mask[I915_MAX_PIPES];
1525 };
f4c956ad 1526 u32 gt_irq_mask;
605cd25b 1527 u32 pm_irq_mask;
a6706b45 1528 u32 pm_rps_events;
91d181dd 1529 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1530
f4c956ad 1531 struct work_struct hotplug_work;
b543fb04
EE
1532 struct {
1533 unsigned long hpd_last_jiffies;
1534 int hpd_cnt;
1535 enum {
1536 HPD_ENABLED = 0,
1537 HPD_DISABLED = 1,
1538 HPD_MARK_DISABLED = 2
1539 } hpd_mark;
1540 } hpd_stats[HPD_NUM_PINS];
142e2398 1541 u32 hpd_event_bits;
6323751d 1542 struct delayed_work hotplug_reenable_work;
f4c956ad 1543
5c3fe8b0 1544 struct i915_fbc fbc;
439d7ac0 1545 struct i915_drrs drrs;
f4c956ad 1546 struct intel_opregion opregion;
41aa3448 1547 struct intel_vbt_data vbt;
f4c956ad 1548
d9ceb816
JB
1549 bool preserve_bios_swizzle;
1550
f4c956ad
DV
1551 /* overlay */
1552 struct intel_overlay *overlay;
f4c956ad 1553
58c68779 1554 /* backlight registers and fields in struct intel_panel */
07f11d49 1555 struct mutex backlight_lock;
31ad8ec6 1556
f4c956ad 1557 /* LVDS info */
f4c956ad
DV
1558 bool no_aux_handshake;
1559
e39b999a
VS
1560 /* protects panel power sequencer state */
1561 struct mutex pps_mutex;
1562
f4c956ad
DV
1563 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1564 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1565 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1566
1567 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1568 unsigned int vlv_cdclk_freq;
f4c956ad 1569
645416f5
DV
1570 /**
1571 * wq - Driver workqueue for GEM.
1572 *
1573 * NOTE: Work items scheduled here are not allowed to grab any modeset
1574 * locks, for otherwise the flushing done in the pageflip code will
1575 * result in deadlocks.
1576 */
f4c956ad
DV
1577 struct workqueue_struct *wq;
1578
1579 /* Display functions */
1580 struct drm_i915_display_funcs display;
1581
1582 /* PCH chipset type */
1583 enum intel_pch pch_type;
17a303ec 1584 unsigned short pch_id;
f4c956ad
DV
1585
1586 unsigned long quirks;
1587
b8efb17b
ZR
1588 enum modeset_restore modeset_restore;
1589 struct mutex modeset_restore_lock;
673a394b 1590
a7bbbd63 1591 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1592 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1593
4b5aed62 1594 struct i915_gem_mm mm;
ad46cb53
CW
1595 DECLARE_HASHTABLE(mm_structs, 7);
1596 struct mutex mm_lock;
8781342d 1597
8781342d
DV
1598 /* Kernel Modesetting */
1599
9b9d172d 1600 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1601
76c4ac04
DL
1602 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1603 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1604 wait_queue_head_t pending_flip_queue;
1605
c4597872
DV
1606#ifdef CONFIG_DEBUG_FS
1607 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1608#endif
1609
e72f9fbf
DV
1610 int num_shared_dpll;
1611 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1612 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1613
7225342a 1614 struct i915_workarounds workarounds;
888b5995 1615
652c393a
JB
1616 /* Reclocking support */
1617 bool render_reclock_avail;
1618 bool lvds_downclock_avail;
18f9ed12
ZY
1619 /* indicates the reduced downclock for LVDS*/
1620 int lvds_downclock;
f99d7069
DV
1621
1622 struct i915_frontbuffer_tracking fb_tracking;
1623
652c393a 1624 u16 orig_clock;
f97108d1 1625
c4804411 1626 bool mchbar_need_disable;
f97108d1 1627
a4da4fa4
DV
1628 struct intel_l3_parity l3_parity;
1629
59124506
BW
1630 /* Cannot be determined by PCIID. You must always read a register. */
1631 size_t ellc_size;
1632
c6a828d3 1633 /* gen6+ rps state */
c85aa885 1634 struct intel_gen6_power_mgmt rps;
c6a828d3 1635
20e4d407
DV
1636 /* ilk-only ips/rps state. Everything in here is protected by the global
1637 * mchdev_lock in intel_pm.c */
c85aa885 1638 struct intel_ilk_power_mgmt ips;
b5e50c3f 1639
83c00f55 1640 struct i915_power_domains power_domains;
a38911a3 1641
a031d709 1642 struct i915_psr psr;
3f51e471 1643
99584db3 1644 struct i915_gpu_error gpu_error;
ae681d96 1645
c9cddffc
JB
1646 struct drm_i915_gem_object *vlv_pctx;
1647
4520f53a 1648#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1649 /* list of fbdev register on this device */
1650 struct intel_fbdev *fbdev;
82e3b8c1 1651 struct work_struct fbdev_suspend_work;
4520f53a 1652#endif
e953fd7b
CW
1653
1654 struct drm_property *broadcast_rgb_property;
3f43c48d 1655 struct drm_property *force_audio_property;
e3689190 1656
254f965c 1657 uint32_t hw_context_size;
a33afea5 1658 struct list_head context_list;
f4c956ad 1659
3e68320e 1660 u32 fdi_rx_config;
68d18ad7 1661
842f1c8b 1662 u32 suspend_count;
f4c956ad 1663 struct i915_suspend_saved_registers regfile;
ddeea5b0 1664 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1665
53615a5e
VS
1666 struct {
1667 /*
1668 * Raw watermark latency values:
1669 * in 0.1us units for WM0,
1670 * in 0.5us units for WM1+.
1671 */
1672 /* primary */
1673 uint16_t pri_latency[5];
1674 /* sprite */
1675 uint16_t spr_latency[5];
1676 /* cursor */
1677 uint16_t cur_latency[5];
609cedef
VS
1678
1679 /* current hardware state */
820c1980 1680 struct ilk_wm_values hw;
53615a5e
VS
1681 } wm;
1682
8a187455
PZ
1683 struct i915_runtime_pm pm;
1684
13cf5504
DA
1685 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1686 u32 long_hpd_port_mask;
1687 u32 short_hpd_port_mask;
1688 struct work_struct dig_port_work;
1689
0e32b39c
DA
1690 /*
1691 * if we get a HPD irq from DP and a HPD irq from non-DP
1692 * the non-DP HPD could block the workqueue on a mode config
1693 * mutex getting, that userspace may have taken. However
1694 * userspace is waiting on the DP workqueue to run which is
1695 * blocked behind the non-DP one.
1696 */
1697 struct workqueue_struct *dp_wq;
1698
69769f9a
VS
1699 uint32_t bios_vgacntr;
1700
231f42a4
DV
1701 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1702 * here! */
1703 struct i915_dri1_state dri1;
db1b76ca
DV
1704 /* Old ums support infrastructure, same warning applies. */
1705 struct i915_ums_state ums;
bdf1e7e3 1706
a83014d3
OM
1707 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1708 struct {
1709 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1710 struct intel_engine_cs *ring,
1711 struct intel_context *ctx,
1712 struct drm_i915_gem_execbuffer2 *args,
1713 struct list_head *vmas,
1714 struct drm_i915_gem_object *batch_obj,
1715 u64 exec_start, u32 flags);
1716 int (*init_rings)(struct drm_device *dev);
1717 void (*cleanup_ring)(struct intel_engine_cs *ring);
1718 void (*stop_ring)(struct intel_engine_cs *ring);
1719 } gt;
1720
bdf1e7e3
DV
1721 /*
1722 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1723 * will be rejected. Instead look for a better place.
1724 */
77fec556 1725};
1da177e4 1726
2c1792a1
CW
1727static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1728{
1729 return dev->dev_private;
1730}
1731
b4519513
CW
1732/* Iterate over initialised rings */
1733#define for_each_ring(ring__, dev_priv__, i__) \
1734 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1735 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1736
b1d7e4b4
WF
1737enum hdmi_force_audio {
1738 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1739 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1740 HDMI_AUDIO_AUTO, /* trust EDID */
1741 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1742};
1743
190d6cd5 1744#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1745
37e680a1
CW
1746struct drm_i915_gem_object_ops {
1747 /* Interface between the GEM object and its backing storage.
1748 * get_pages() is called once prior to the use of the associated set
1749 * of pages before to binding them into the GTT, and put_pages() is
1750 * called after we no longer need them. As we expect there to be
1751 * associated cost with migrating pages between the backing storage
1752 * and making them available for the GPU (e.g. clflush), we may hold
1753 * onto the pages after they are no longer referenced by the GPU
1754 * in case they may be used again shortly (for example migrating the
1755 * pages to a different memory domain within the GTT). put_pages()
1756 * will therefore most likely be called when the object itself is
1757 * being released or under memory pressure (where we attempt to
1758 * reap pages for the shrinker).
1759 */
1760 int (*get_pages)(struct drm_i915_gem_object *);
1761 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1762 int (*dmabuf_export)(struct drm_i915_gem_object *);
1763 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1764};
1765
a071fa00
DV
1766/*
1767 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1768 * considered to be the frontbuffer for the given plane interface-vise. This
1769 * doesn't mean that the hw necessarily already scans it out, but that any
1770 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1771 *
1772 * We have one bit per pipe and per scanout plane type.
1773 */
1774#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1775#define INTEL_FRONTBUFFER_BITS \
1776 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1777#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1778 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1779#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1780 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1781#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1782 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1783#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1784 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1785#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1786 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1787
673a394b 1788struct drm_i915_gem_object {
c397b908 1789 struct drm_gem_object base;
673a394b 1790
37e680a1
CW
1791 const struct drm_i915_gem_object_ops *ops;
1792
2f633156
BW
1793 /** List of VMAs backed by this object */
1794 struct list_head vma_list;
1795
c1ad11fc
CW
1796 /** Stolen memory for this object, instead of being backed by shmem. */
1797 struct drm_mm_node *stolen;
35c20a60 1798 struct list_head global_list;
673a394b 1799
69dc4987 1800 struct list_head ring_list;
b25cb2f8
BW
1801 /** Used in execbuf to temporarily hold a ref */
1802 struct list_head obj_exec_link;
673a394b
EA
1803
1804 /**
65ce3027
CW
1805 * This is set if the object is on the active lists (has pending
1806 * rendering and so a non-zero seqno), and is not set if it i s on
1807 * inactive (ready to be unbound) list.
673a394b 1808 */
0206e353 1809 unsigned int active:1;
673a394b
EA
1810
1811 /**
1812 * This is set if the object has been written to since last bound
1813 * to the GTT
1814 */
0206e353 1815 unsigned int dirty:1;
778c3544
DV
1816
1817 /**
1818 * Fence register bits (if any) for this object. Will be set
1819 * as needed when mapped into the GTT.
1820 * Protected by dev->struct_mutex.
778c3544 1821 */
4b9de737 1822 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1823
778c3544
DV
1824 /**
1825 * Advice: are the backing pages purgeable?
1826 */
0206e353 1827 unsigned int madv:2;
778c3544 1828
778c3544
DV
1829 /**
1830 * Current tiling mode for the object.
1831 */
0206e353 1832 unsigned int tiling_mode:2;
5d82e3e6
CW
1833 /**
1834 * Whether the tiling parameters for the currently associated fence
1835 * register have changed. Note that for the purposes of tracking
1836 * tiling changes we also treat the unfenced register, the register
1837 * slot that the object occupies whilst it executes a fenced
1838 * command (such as BLT on gen2/3), as a "fence".
1839 */
1840 unsigned int fence_dirty:1;
778c3544 1841
75e9e915
DV
1842 /**
1843 * Is the object at the current location in the gtt mappable and
1844 * fenceable? Used to avoid costly recalculations.
1845 */
0206e353 1846 unsigned int map_and_fenceable:1;
75e9e915 1847
fb7d516a
DV
1848 /**
1849 * Whether the current gtt mapping needs to be mappable (and isn't just
1850 * mappable by accident). Track pin and fault separate for a more
1851 * accurate mappable working set.
1852 */
0206e353
AJ
1853 unsigned int fault_mappable:1;
1854 unsigned int pin_mappable:1;
cc98b413 1855 unsigned int pin_display:1;
fb7d516a 1856
24f3a8cf
AG
1857 /*
1858 * Is the object to be mapped as read-only to the GPU
1859 * Only honoured if hardware has relevant pte bit
1860 */
1861 unsigned long gt_ro:1;
651d794f 1862 unsigned int cache_level:3;
93dfb40c 1863
9da3da66 1864 unsigned int has_dma_mapping:1;
7bddb01f 1865
a071fa00
DV
1866 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1867
9da3da66 1868 struct sg_table *pages;
a5570178 1869 int pages_pin_count;
673a394b 1870
1286ff73 1871 /* prime dma-buf support */
9a70cc2a
DA
1872 void *dma_buf_vmapping;
1873 int vmapping_count;
1874
a4872ba6 1875 struct intel_engine_cs *ring;
caea7476 1876
1c293ea3 1877 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1878 uint32_t last_read_seqno;
1879 uint32_t last_write_seqno;
caea7476
CW
1880 /** Breadcrumb of last fenced GPU access to the buffer. */
1881 uint32_t last_fenced_seqno;
673a394b 1882
778c3544 1883 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1884 uint32_t stride;
673a394b 1885
80075d49
DV
1886 /** References from framebuffers, locks out tiling changes. */
1887 unsigned long framebuffer_references;
1888
280b713b 1889 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1890 unsigned long *bit_17;
280b713b 1891
79e53945 1892 /** User space pin count and filp owning the pin */
aa5f8021 1893 unsigned long user_pin_count;
79e53945 1894 struct drm_file *pin_filp;
71acb5eb
DA
1895
1896 /** for phy allocated objects */
ba8286fa 1897 struct drm_dma_handle *phys_handle;
673a394b 1898
5cc9ed4b
CW
1899 union {
1900 struct i915_gem_userptr {
1901 uintptr_t ptr;
1902 unsigned read_only :1;
1903 unsigned workers :4;
1904#define I915_GEM_USERPTR_MAX_WORKERS 15
1905
ad46cb53
CW
1906 struct i915_mm_struct *mm;
1907 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
1908 struct work_struct *work;
1909 } userptr;
1910 };
1911};
62b8b215 1912#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1913
a071fa00
DV
1914void i915_gem_track_fb(struct drm_i915_gem_object *old,
1915 struct drm_i915_gem_object *new,
1916 unsigned frontbuffer_bits);
1917
673a394b
EA
1918/**
1919 * Request queue structure.
1920 *
1921 * The request queue allows us to note sequence numbers that have been emitted
1922 * and may be associated with active buffers to be retired.
1923 *
1924 * By keeping this list, we can avoid having to do questionable
1925 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1926 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1927 */
1928struct drm_i915_gem_request {
852835f3 1929 /** On Which ring this request was generated */
a4872ba6 1930 struct intel_engine_cs *ring;
852835f3 1931
673a394b
EA
1932 /** GEM sequence number associated with this request. */
1933 uint32_t seqno;
1934
7d736f4f
MK
1935 /** Position in the ringbuffer of the start of the request */
1936 u32 head;
1937
1938 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1939 u32 tail;
1940
0e50e96b 1941 /** Context related to this request */
273497e5 1942 struct intel_context *ctx;
0e50e96b 1943
7d736f4f
MK
1944 /** Batch buffer related to this request if any */
1945 struct drm_i915_gem_object *batch_obj;
1946
673a394b
EA
1947 /** Time at which this request was emitted, in jiffies. */
1948 unsigned long emitted_jiffies;
1949
b962442e 1950 /** global list entry for this request */
673a394b 1951 struct list_head list;
b962442e 1952
f787a5f5 1953 struct drm_i915_file_private *file_priv;
b962442e
EA
1954 /** file_priv list entry for this request */
1955 struct list_head client_list;
673a394b
EA
1956};
1957
1958struct drm_i915_file_private {
b29c19b6 1959 struct drm_i915_private *dev_priv;
ab0e7ff9 1960 struct drm_file *file;
b29c19b6 1961
673a394b 1962 struct {
99057c81 1963 spinlock_t lock;
b962442e 1964 struct list_head request_list;
b29c19b6 1965 struct delayed_work idle_work;
673a394b 1966 } mm;
40521054 1967 struct idr context_idr;
e59ec13d 1968
b29c19b6 1969 atomic_t rps_wait_boost;
a4872ba6 1970 struct intel_engine_cs *bsd_ring;
673a394b
EA
1971};
1972
351e3db2
BV
1973/*
1974 * A command that requires special handling by the command parser.
1975 */
1976struct drm_i915_cmd_descriptor {
1977 /*
1978 * Flags describing how the command parser processes the command.
1979 *
1980 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1981 * a length mask if not set
1982 * CMD_DESC_SKIP: The command is allowed but does not follow the
1983 * standard length encoding for the opcode range in
1984 * which it falls
1985 * CMD_DESC_REJECT: The command is never allowed
1986 * CMD_DESC_REGISTER: The command should be checked against the
1987 * register whitelist for the appropriate ring
1988 * CMD_DESC_MASTER: The command is allowed if the submitting process
1989 * is the DRM master
1990 */
1991 u32 flags;
1992#define CMD_DESC_FIXED (1<<0)
1993#define CMD_DESC_SKIP (1<<1)
1994#define CMD_DESC_REJECT (1<<2)
1995#define CMD_DESC_REGISTER (1<<3)
1996#define CMD_DESC_BITMASK (1<<4)
1997#define CMD_DESC_MASTER (1<<5)
1998
1999 /*
2000 * The command's unique identification bits and the bitmask to get them.
2001 * This isn't strictly the opcode field as defined in the spec and may
2002 * also include type, subtype, and/or subop fields.
2003 */
2004 struct {
2005 u32 value;
2006 u32 mask;
2007 } cmd;
2008
2009 /*
2010 * The command's length. The command is either fixed length (i.e. does
2011 * not include a length field) or has a length field mask. The flag
2012 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2013 * a length mask. All command entries in a command table must include
2014 * length information.
2015 */
2016 union {
2017 u32 fixed;
2018 u32 mask;
2019 } length;
2020
2021 /*
2022 * Describes where to find a register address in the command to check
2023 * against the ring's register whitelist. Only valid if flags has the
2024 * CMD_DESC_REGISTER bit set.
2025 */
2026 struct {
2027 u32 offset;
2028 u32 mask;
2029 } reg;
2030
2031#define MAX_CMD_DESC_BITMASKS 3
2032 /*
2033 * Describes command checks where a particular dword is masked and
2034 * compared against an expected value. If the command does not match
2035 * the expected value, the parser rejects it. Only valid if flags has
2036 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2037 * are valid.
d4d48035
BV
2038 *
2039 * If the check specifies a non-zero condition_mask then the parser
2040 * only performs the check when the bits specified by condition_mask
2041 * are non-zero.
351e3db2
BV
2042 */
2043 struct {
2044 u32 offset;
2045 u32 mask;
2046 u32 expected;
d4d48035
BV
2047 u32 condition_offset;
2048 u32 condition_mask;
351e3db2
BV
2049 } bits[MAX_CMD_DESC_BITMASKS];
2050};
2051
2052/*
2053 * A table of commands requiring special handling by the command parser.
2054 *
2055 * Each ring has an array of tables. Each table consists of an array of command
2056 * descriptors, which must be sorted with command opcodes in ascending order.
2057 */
2058struct drm_i915_cmd_table {
2059 const struct drm_i915_cmd_descriptor *table;
2060 int count;
2061};
2062
dbbe9127 2063/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2064#define __I915__(p) ({ \
2065 struct drm_i915_private *__p; \
2066 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2067 __p = (struct drm_i915_private *)p; \
2068 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2069 __p = to_i915((struct drm_device *)p); \
2070 else \
2071 BUILD_BUG(); \
2072 __p; \
2073})
dbbe9127 2074#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2075#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2076
87f1f465
CW
2077#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2078#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2079#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2080#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2081#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2082#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2083#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2084#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2085#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2086#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2087#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2088#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2089#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2090#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2091#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2092#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2093#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2094#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2095#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2096 INTEL_DEVID(dev) == 0x0152 || \
2097 INTEL_DEVID(dev) == 0x015a)
2098#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2099 INTEL_DEVID(dev) == 0x0106 || \
2100 INTEL_DEVID(dev) == 0x010A)
70a3eb7a 2101#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2102#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2103#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2104#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2105#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
cae5852d 2106#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2107#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2108 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2109#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
87f1f465
CW
2110 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2111 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2112 (INTEL_DEVID(dev) & 0xf) == 0xe))
a0fcbd95
RV
2113#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2114 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2115#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2116 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2117#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2118 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2119/* ULX machines are also considered ULT. */
87f1f465
CW
2120#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2121 INTEL_DEVID(dev) == 0x0A1E)
b833d685 2122#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2123
85436696
JB
2124/*
2125 * The genX designation typically refers to the render engine, so render
2126 * capability related checks should use IS_GEN, while display and other checks
2127 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2128 * chips, etc.).
2129 */
cae5852d
ZN
2130#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2131#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2132#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2133#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2134#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2135#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2136#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2137#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2138
73ae478c
BW
2139#define RENDER_RING (1<<RCS)
2140#define BSD_RING (1<<VCS)
2141#define BLT_RING (1<<BCS)
2142#define VEBOX_RING (1<<VECS)
845f74a7 2143#define BSD2_RING (1<<VCS2)
63c42e56 2144#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2145#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2146#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2147#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2148#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2149#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2150 __I915__(dev)->ellc_size)
cae5852d
ZN
2151#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2152
254f965c 2153#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2154#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c
JB
2155#define USES_PPGTT(dev) (i915.enable_ppgtt)
2156#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2157
05394f39 2158#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2159#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2160
b45305fc
DV
2161/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2162#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2163/*
2164 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2165 * even when in MSI mode. This results in spurious interrupt warnings if the
2166 * legacy irq no. is shared with another device. The kernel then disables that
2167 * interrupt source and so prevents the other device from working properly.
2168 */
2169#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2170#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2171
cae5852d
ZN
2172/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2173 * rows, which changed the alignment requirements and fence programming.
2174 */
2175#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2176 IS_I915GM(dev)))
2177#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2178#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2179#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2180#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2181#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2182
2183#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2184#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2185#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2186
dbf7786e 2187#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2188
dd93be58 2189#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2190#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 2191#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
6157d3c8 2192#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2193 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
58abf1da
RV
2194#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2195#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2196
17a303ec
PZ
2197#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2198#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2199#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2200#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2201#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2202#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2203#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2204#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
17a303ec 2205
f2fbc690 2206#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2207#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2208#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2209#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2210#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2211#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2212#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2213
5fafe292
SJ
2214#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2215
040d2baa
BW
2216/* DPF == dynamic parity feature */
2217#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2218#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2219
c8735b0c
BW
2220#define GT_FREQUENCY_MULTIPLIER 50
2221
05394f39
CW
2222#include "i915_trace.h"
2223
baa70943 2224extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2225extern int i915_max_ioctl;
2226
fc49b3da
ID
2227extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2228extern int i915_resume_legacy(struct drm_device *dev);
7c1c2871
DA
2229extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2230extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2231
d330a953
JN
2232/* i915_params.c */
2233struct i915_params {
2234 int modeset;
2235 int panel_ignore_lid;
2236 unsigned int powersave;
2237 int semaphores;
2238 unsigned int lvds_downclock;
2239 int lvds_channel_mode;
2240 int panel_use_ssc;
2241 int vbt_sdvo_panel_type;
2242 int enable_rc6;
2243 int enable_fbc;
d330a953 2244 int enable_ppgtt;
127f1003 2245 int enable_execlists;
d330a953
JN
2246 int enable_psr;
2247 unsigned int preliminary_hw_support;
2248 int disable_power_well;
2249 int enable_ips;
e5aa6541 2250 int invert_brightness;
351e3db2 2251 int enable_cmd_parser;
e5aa6541
DL
2252 /* leave bools at the end to not create holes */
2253 bool enable_hangcheck;
2254 bool fastboot;
d330a953
JN
2255 bool prefault_disable;
2256 bool reset;
a0bae57f 2257 bool disable_display;
7a10dfa6 2258 bool disable_vtd_wa;
84c33a64 2259 int use_mmio_flip;
5978118c 2260 bool mmio_debug;
d330a953
JN
2261};
2262extern struct i915_params i915 __read_mostly;
2263
1da177e4 2264 /* i915_dma.c */
d05c617e 2265void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 2266extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 2267extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2268extern int i915_driver_unload(struct drm_device *);
2885f6ac 2269extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2270extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2271extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2272 struct drm_file *file);
673a394b 2273extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2274 struct drm_file *file);
84b1fd10 2275extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2276#ifdef CONFIG_COMPAT
0d6aa60b
DA
2277extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2278 unsigned long arg);
c43b5634 2279#endif
673a394b 2280extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
2281 struct drm_clip_rect *box,
2282 int DR1, int DR4);
8e96d9c4 2283extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2284extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2285extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2286extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2287extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2288extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2289int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1d0d343a 2290void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
7648fa99 2291
1da177e4 2292/* i915_irq.c */
10cd45b6 2293void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2294__printf(3, 4)
2295void i915_handle_error(struct drm_device *dev, bool wedged,
2296 const char *fmt, ...);
1da177e4 2297
76c3552f
D
2298void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2299 int new_delay);
b963291c
DV
2300extern void intel_irq_init(struct drm_i915_private *dev_priv);
2301extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2302int intel_irq_install(struct drm_i915_private *dev_priv);
2303void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2304
2305extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2306extern void intel_uncore_early_sanitize(struct drm_device *dev,
2307 bool restore_forcewake);
907b28c5 2308extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2309extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2310extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2311extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
b1f14ad0 2312
7c463586 2313void
50227e1c 2314i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2315 u32 status_mask);
7c463586
KP
2316
2317void
50227e1c 2318i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2319 u32 status_mask);
7c463586 2320
f8b79e58
ID
2321void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2322void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
47339cd9
DV
2323void
2324ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2325void
2326ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2327void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2328 uint32_t interrupt_mask,
2329 uint32_t enabled_irq_mask);
2330#define ibx_enable_display_interrupt(dev_priv, bits) \
2331 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2332#define ibx_disable_display_interrupt(dev_priv, bits) \
2333 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2334
673a394b
EA
2335/* i915_gem.c */
2336int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2337 struct drm_file *file_priv);
2338int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2339 struct drm_file *file_priv);
2340int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2341 struct drm_file *file_priv);
2342int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2343 struct drm_file *file_priv);
2344int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2345 struct drm_file *file_priv);
de151cf6
JB
2346int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2347 struct drm_file *file_priv);
673a394b
EA
2348int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2349 struct drm_file *file_priv);
2350int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2351 struct drm_file *file_priv);
ba8b7ccb
OM
2352void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2353 struct intel_engine_cs *ring);
2354void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2355 struct drm_file *file,
2356 struct intel_engine_cs *ring,
2357 struct drm_i915_gem_object *obj);
a83014d3
OM
2358int i915_gem_ringbuffer_submission(struct drm_device *dev,
2359 struct drm_file *file,
2360 struct intel_engine_cs *ring,
2361 struct intel_context *ctx,
2362 struct drm_i915_gem_execbuffer2 *args,
2363 struct list_head *vmas,
2364 struct drm_i915_gem_object *batch_obj,
2365 u64 exec_start, u32 flags);
673a394b
EA
2366int i915_gem_execbuffer(struct drm_device *dev, void *data,
2367 struct drm_file *file_priv);
76446cac
JB
2368int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2369 struct drm_file *file_priv);
673a394b
EA
2370int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2371 struct drm_file *file_priv);
2372int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2373 struct drm_file *file_priv);
2374int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2375 struct drm_file *file_priv);
199adf40
BW
2376int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2377 struct drm_file *file);
2378int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2379 struct drm_file *file);
673a394b
EA
2380int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2381 struct drm_file *file_priv);
3ef94daa
CW
2382int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2383 struct drm_file *file_priv);
673a394b
EA
2384int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2385 struct drm_file *file_priv);
2386int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2387 struct drm_file *file_priv);
2388int i915_gem_set_tiling(struct drm_device *dev, void *data,
2389 struct drm_file *file_priv);
2390int i915_gem_get_tiling(struct drm_device *dev, void *data,
2391 struct drm_file *file_priv);
5cc9ed4b
CW
2392int i915_gem_init_userptr(struct drm_device *dev);
2393int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2394 struct drm_file *file);
5a125c3c
EA
2395int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2396 struct drm_file *file_priv);
23ba4fd0
BW
2397int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2398 struct drm_file *file_priv);
673a394b 2399void i915_gem_load(struct drm_device *dev);
21ab4e74
CW
2400unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2401 long target,
2402 unsigned flags);
2403#define I915_SHRINK_PURGEABLE 0x1
2404#define I915_SHRINK_UNBOUND 0x2
2405#define I915_SHRINK_BOUND 0x4
42dcedd4
CW
2406void *i915_gem_object_alloc(struct drm_device *dev);
2407void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2408void i915_gem_object_init(struct drm_i915_gem_object *obj,
2409 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2410struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2411 size_t size);
7e0d96bc
BW
2412void i915_init_vm(struct drm_i915_private *dev_priv,
2413 struct i915_address_space *vm);
673a394b 2414void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2415void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2416
1ec9e26d
DV
2417#define PIN_MAPPABLE 0x1
2418#define PIN_NONBLOCK 0x2
bf3d149b 2419#define PIN_GLOBAL 0x4
d23db88c
CW
2420#define PIN_OFFSET_BIAS 0x8
2421#define PIN_OFFSET_MASK (~4095)
2021746e 2422int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2423 struct i915_address_space *vm,
2021746e 2424 uint32_t alignment,
d23db88c 2425 uint64_t flags);
07fe0b12 2426int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2427int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2428void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2429void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2430void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2431
4c914c0c
BV
2432int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2433 int *needs_clflush);
2434
37e680a1 2435int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2436static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2437{
67d5a50c
ID
2438 struct sg_page_iter sg_iter;
2439
2440 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2441 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2442
2443 return NULL;
9da3da66 2444}
a5570178
CW
2445static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2446{
2447 BUG_ON(obj->pages == NULL);
2448 obj->pages_pin_count++;
2449}
2450static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2451{
2452 BUG_ON(obj->pages_pin_count == 0);
2453 obj->pages_pin_count--;
2454}
2455
54cf91dc 2456int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2457int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2458 struct intel_engine_cs *to);
e2d05a8b 2459void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2460 struct intel_engine_cs *ring);
ff72145b
DA
2461int i915_gem_dumb_create(struct drm_file *file_priv,
2462 struct drm_device *dev,
2463 struct drm_mode_create_dumb *args);
2464int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2465 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2466/**
2467 * Returns true if seq1 is later than seq2.
2468 */
2469static inline bool
2470i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2471{
2472 return (int32_t)(seq1 - seq2) >= 0;
2473}
2474
fca26bb4
MK
2475int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2476int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2477int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2478int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2479
d8ffa60b
DV
2480bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2481void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2482
8d9fc7fd 2483struct drm_i915_gem_request *
a4872ba6 2484i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2485
b29c19b6 2486bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2487void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2488int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2489 bool interruptible);
84c33a64
SG
2490int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2491
1f83fee0
DV
2492static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2493{
2494 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2495 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2496}
2497
2498static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2499{
2ac0f450
MK
2500 return atomic_read(&error->reset_counter) & I915_WEDGED;
2501}
2502
2503static inline u32 i915_reset_count(struct i915_gpu_error *error)
2504{
2505 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2506}
a71d8d94 2507
88b4aa87
MK
2508static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2509{
2510 return dev_priv->gpu_error.stop_rings == 0 ||
2511 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2512}
2513
2514static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2515{
2516 return dev_priv->gpu_error.stop_rings == 0 ||
2517 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2518}
2519
069efc1d 2520void i915_gem_reset(struct drm_device *dev);
000433b6 2521bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2522int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2523int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2524int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2525int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2526int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2527void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2528void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2529int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2530int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2531int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2532 struct drm_file *file,
7d736f4f 2533 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2534 u32 *seqno);
2535#define i915_add_request(ring, seqno) \
854c94a7 2536 __i915_add_request(ring, NULL, NULL, seqno)
a4872ba6 2537int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
199b2bc2 2538 uint32_t seqno);
de151cf6 2539int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2540int __must_check
2541i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2542 bool write);
2543int __must_check
dabdfe02
CW
2544i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2545int __must_check
2da3b9b9
CW
2546i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2547 u32 alignment,
a4872ba6 2548 struct intel_engine_cs *pipelined);
cc98b413 2549void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
00731155 2550int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2551 int align);
b29c19b6 2552int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2553void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2554
0fa87796
ID
2555uint32_t
2556i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2557uint32_t
d865110c
ID
2558i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2559 int tiling_mode, bool fenced);
467cffba 2560
e4ffd173
CW
2561int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2562 enum i915_cache_level cache_level);
2563
1286ff73
DV
2564struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2565 struct dma_buf *dma_buf);
2566
2567struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2568 struct drm_gem_object *gem_obj, int flags);
2569
19b2dbde
CW
2570void i915_gem_restore_fences(struct drm_device *dev);
2571
a70a3148
BW
2572unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2573 struct i915_address_space *vm);
2574bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2575bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2576 struct i915_address_space *vm);
2577unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2578 struct i915_address_space *vm);
2579struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2580 struct i915_address_space *vm);
accfef2e
BW
2581struct i915_vma *
2582i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2583 struct i915_address_space *vm);
5c2abbea
BW
2584
2585struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2586static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2587 struct i915_vma *vma;
2588 list_for_each_entry(vma, &obj->vma_list, vma_link)
2589 if (vma->pin_count > 0)
2590 return true;
2591 return false;
2592}
5c2abbea 2593
a70a3148 2594/* Some GGTT VM helpers */
5dc383b0 2595#define i915_obj_to_ggtt(obj) \
a70a3148
BW
2596 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2597static inline bool i915_is_ggtt(struct i915_address_space *vm)
2598{
2599 struct i915_address_space *ggtt =
2600 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2601 return vm == ggtt;
2602}
2603
841cd773
DV
2604static inline struct i915_hw_ppgtt *
2605i915_vm_to_ppgtt(struct i915_address_space *vm)
2606{
2607 WARN_ON(i915_is_ggtt(vm));
2608
2609 return container_of(vm, struct i915_hw_ppgtt, base);
2610}
2611
2612
a70a3148
BW
2613static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2614{
5dc383b0 2615 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2616}
2617
2618static inline unsigned long
2619i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2620{
5dc383b0 2621 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2622}
2623
2624static inline unsigned long
2625i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2626{
5dc383b0 2627 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 2628}
c37e2204
BW
2629
2630static inline int __must_check
2631i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2632 uint32_t alignment,
1ec9e26d 2633 unsigned flags)
c37e2204 2634{
5dc383b0
DV
2635 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2636 alignment, flags | PIN_GLOBAL);
c37e2204 2637}
a70a3148 2638
b287110e
DV
2639static inline int
2640i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2641{
2642 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2643}
2644
2645void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2646
254f965c 2647/* i915_gem_context.c */
8245be31 2648int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2649void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2650void i915_gem_context_reset(struct drm_device *dev);
e422b888 2651int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2652int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2653void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2654int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2655 struct intel_context *to);
2656struct intel_context *
41bde553 2657i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2658void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
2659struct drm_i915_gem_object *
2660i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 2661static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2662{
691e6415 2663 kref_get(&ctx->ref);
dce3271b
MK
2664}
2665
273497e5 2666static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2667{
691e6415 2668 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2669}
2670
273497e5 2671static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2672{
821d66dd 2673 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2674}
2675
84624813
BW
2676int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2677 struct drm_file *file);
2678int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2679 struct drm_file *file);
1286ff73 2680
679845ed
BW
2681/* i915_gem_evict.c */
2682int __must_check i915_gem_evict_something(struct drm_device *dev,
2683 struct i915_address_space *vm,
2684 int min_size,
2685 unsigned alignment,
2686 unsigned cache_level,
d23db88c
CW
2687 unsigned long start,
2688 unsigned long end,
1ec9e26d 2689 unsigned flags);
679845ed
BW
2690int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2691int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2692
0260c420 2693/* belongs in i915_gem_gtt.h */
d09105c6 2694static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2695{
2696 if (INTEL_INFO(dev)->gen < 6)
2697 intel_gtt_chipset_flush();
2698}
246cbfb5 2699
9797fbfb
CW
2700/* i915_gem_stolen.c */
2701int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 2702int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 2703void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2704void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2705struct drm_i915_gem_object *
2706i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2707struct drm_i915_gem_object *
2708i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2709 u32 stolen_offset,
2710 u32 gtt_offset,
2711 u32 size);
9797fbfb 2712
673a394b 2713/* i915_gem_tiling.c */
2c1792a1 2714static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 2715{
50227e1c 2716 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
2717
2718 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2719 obj->tiling_mode != I915_TILING_NONE;
2720}
2721
673a394b 2722void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2723void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2724void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2725
2726/* i915_gem_debug.c */
23bc5982
CW
2727#if WATCH_LISTS
2728int i915_verify_lists(struct drm_device *dev);
673a394b 2729#else
23bc5982 2730#define i915_verify_lists(dev) 0
673a394b 2731#endif
1da177e4 2732
2017263e 2733/* i915_debugfs.c */
27c202ad
BG
2734int i915_debugfs_init(struct drm_minor *minor);
2735void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2736#ifdef CONFIG_DEBUG_FS
07144428
DL
2737void intel_display_crc_init(struct drm_device *dev);
2738#else
f8c168fa 2739static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2740#endif
84734a04
MK
2741
2742/* i915_gpu_error.c */
edc3d884
MK
2743__printf(2, 3)
2744void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2745int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2746 const struct i915_error_state_file_priv *error);
4dc955f7 2747int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 2748 struct drm_i915_private *i915,
4dc955f7
MK
2749 size_t count, loff_t pos);
2750static inline void i915_error_state_buf_release(
2751 struct drm_i915_error_state_buf *eb)
2752{
2753 kfree(eb->buf);
2754}
58174462
MK
2755void i915_capture_error_state(struct drm_device *dev, bool wedge,
2756 const char *error_msg);
84734a04
MK
2757void i915_error_state_get(struct drm_device *dev,
2758 struct i915_error_state_file_priv *error_priv);
2759void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2760void i915_destroy_error_state(struct drm_device *dev);
2761
2762void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 2763const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 2764
351e3db2 2765/* i915_cmd_parser.c */
d728c8ef 2766int i915_cmd_parser_get_version(void);
a4872ba6
OM
2767int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2768void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2769bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2770int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2
BV
2771 struct drm_i915_gem_object *batch_obj,
2772 u32 batch_start_offset,
2773 bool is_master);
2774
317c35d1
JB
2775/* i915_suspend.c */
2776extern int i915_save_state(struct drm_device *dev);
2777extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2778
d8157a36
DV
2779/* i915_ums.c */
2780void i915_save_display_reg(struct drm_device *dev);
2781void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2782
0136db58
BW
2783/* i915_sysfs.c */
2784void i915_setup_sysfs(struct drm_device *dev_priv);
2785void i915_teardown_sysfs(struct drm_device *dev_priv);
2786
f899fc64
CW
2787/* intel_i2c.c */
2788extern int intel_setup_gmbus(struct drm_device *dev);
2789extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2790static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2791{
2ed06c93 2792 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2793}
2794
2795extern struct i2c_adapter *intel_gmbus_get_adapter(
2796 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2797extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2798extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2799static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2800{
2801 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2802}
f899fc64
CW
2803extern void intel_i2c_reset(struct drm_device *dev);
2804
3b617967 2805/* intel_opregion.c */
44834a67 2806#ifdef CONFIG_ACPI
27d50c82 2807extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
2808extern void intel_opregion_init(struct drm_device *dev);
2809extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2810extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2811extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2812 bool enable);
ecbc5cf3
JN
2813extern int intel_opregion_notify_adapter(struct drm_device *dev,
2814 pci_power_t state);
65e082c9 2815#else
27d50c82 2816static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
2817static inline void intel_opregion_init(struct drm_device *dev) { return; }
2818static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2819static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2820static inline int
2821intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2822{
2823 return 0;
2824}
ecbc5cf3
JN
2825static inline int
2826intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2827{
2828 return 0;
2829}
65e082c9 2830#endif
8ee1c3db 2831
723bfd70
JB
2832/* intel_acpi.c */
2833#ifdef CONFIG_ACPI
2834extern void intel_register_dsm_handler(void);
2835extern void intel_unregister_dsm_handler(void);
2836#else
2837static inline void intel_register_dsm_handler(void) { return; }
2838static inline void intel_unregister_dsm_handler(void) { return; }
2839#endif /* CONFIG_ACPI */
2840
79e53945 2841/* modesetting */
f817586c 2842extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 2843extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2844extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2845extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 2846extern void intel_connector_unregister(struct intel_connector *);
28d52043 2847extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2848extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2849 bool force_restore);
44cec740 2850extern void i915_redisable_vga(struct drm_device *dev);
04098753 2851extern void i915_redisable_vga_power_on(struct drm_device *dev);
ee5382ae 2852extern bool intel_fbc_enabled(struct drm_device *dev);
1d73c2a8 2853extern void bdw_fbc_sw_flush(struct drm_device *dev, u32 value);
43a9539f 2854extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2855extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2856extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2857extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84 2858extern void valleyview_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
2859extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2860 bool enable);
0206e353
AJ
2861extern void intel_detect_pch(struct drm_device *dev);
2862extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2863extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2864
2911a35b 2865extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2866int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2867 struct drm_file *file);
b6359918
MK
2868int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2869 struct drm_file *file);
575155a9 2870
84c33a64
SG
2871void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2872
6ef3d427
CW
2873/* overlay */
2874extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2875extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2876 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2877
2878extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2879extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2880 struct drm_device *dev,
2881 struct intel_display_error_state *error);
6ef3d427 2882
b7287d80
BW
2883/* On SNB platform, before reading ring registers forcewake bit
2884 * must be set to prevent GT core from power down and stale values being
2885 * returned.
2886 */
c8d9a590
D
2887void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2888void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 2889void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 2890
42c0526c
BW
2891int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2892int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2893
2894/* intel_sideband.c */
64936258
JN
2895u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2896void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2897u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2898u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2899void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2900u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2901void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2902u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2903void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2904u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2905void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2906u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2907void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2908u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2909void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2910u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2911 enum intel_sbi_destination destination);
2912void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2913 enum intel_sbi_destination destination);
e9fe51c6
SK
2914u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2915void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2916
2ec3815f
VS
2917int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2918int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2919
c8d9a590
D
2920#define FORCEWAKE_RENDER (1 << 0)
2921#define FORCEWAKE_MEDIA (1 << 1)
2922#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2923
2924
0b274481
BW
2925#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2926#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2927
2928#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2929#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2930#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2931#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2932
2933#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2934#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2935#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2936#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2937
698b3135
CW
2938/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2939 * will be implemented using 2 32-bit writes in an arbitrary order with
2940 * an arbitrary delay between them. This can cause the hardware to
2941 * act upon the intermediate value, possibly leading to corruption and
2942 * machine death. You have been warned.
2943 */
0b274481
BW
2944#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2945#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 2946
50877445
CW
2947#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2948 u32 upper = I915_READ(upper_reg); \
2949 u32 lower = I915_READ(lower_reg); \
2950 u32 tmp = I915_READ(upper_reg); \
2951 if (upper != tmp) { \
2952 upper = tmp; \
2953 lower = I915_READ(lower_reg); \
2954 WARN_ON(I915_READ(upper_reg) != upper); \
2955 } \
2956 (u64)upper << 32 | lower; })
2957
cae5852d
ZN
2958#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2959#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2960
55bc60db
VS
2961/* "Broadcast RGB" property */
2962#define INTEL_BROADCAST_RGB_AUTO 0
2963#define INTEL_BROADCAST_RGB_FULL 1
2964#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2965
766aa1c4
VS
2966static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2967{
92e23b99 2968 if (IS_VALLEYVIEW(dev))
766aa1c4 2969 return VLV_VGACNTRL;
92e23b99
SJ
2970 else if (INTEL_INFO(dev)->gen >= 5)
2971 return CPU_VGACNTRL;
766aa1c4
VS
2972 else
2973 return VGACNTRL;
2974}
2975
2bb4629a
VS
2976static inline void __user *to_user_ptr(u64 address)
2977{
2978 return (void __user *)(uintptr_t)address;
2979}
2980
df97729f
ID
2981static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2982{
2983 unsigned long j = msecs_to_jiffies(m);
2984
2985 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2986}
2987
2988static inline unsigned long
2989timespec_to_jiffies_timeout(const struct timespec *value)
2990{
2991 unsigned long j = timespec_to_jiffies(value);
2992
2993 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2994}
2995
dce56b3c
PZ
2996/*
2997 * If you need to wait X milliseconds between events A and B, but event B
2998 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2999 * when event A happened, then just before event B you call this function and
3000 * pass the timestamp as the first argument, and X as the second argument.
3001 */
3002static inline void
3003wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3004{
ec5e0cfb 3005 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3006
3007 /*
3008 * Don't re-read the value of "jiffies" every time since it may change
3009 * behind our back and break the math.
3010 */
3011 tmp_jiffies = jiffies;
3012 target_jiffies = timestamp_jiffies +
3013 msecs_to_jiffies_timeout(to_wait_ms);
3014
3015 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3016 remaining_jiffies = target_jiffies - tmp_jiffies;
3017 while (remaining_jiffies)
3018 remaining_jiffies =
3019 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3020 }
3021}
3022
1da177e4 3023#endif