]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Store the HW min frequency as min_freq
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1 56enum pipe {
752aa88a 57 INVALID_PIPE = -1,
317c35d1
JB
58 PIPE_A = 0,
59 PIPE_B,
9db4a9c7 60 PIPE_C,
a57c774a
AK
61 _PIPE_EDP,
62 I915_MAX_PIPES = _PIPE_EDP
317c35d1 63};
9db4a9c7 64#define pipe_name(p) ((p) + 'A')
317c35d1 65
a5c961d1
PZ
66enum transcoder {
67 TRANSCODER_A = 0,
68 TRANSCODER_B,
69 TRANSCODER_C,
a57c774a
AK
70 TRANSCODER_EDP,
71 I915_MAX_TRANSCODERS
a5c961d1
PZ
72};
73#define transcoder_name(t) ((t) + 'A')
74
80824003
JB
75enum plane {
76 PLANE_A = 0,
77 PLANE_B,
9db4a9c7 78 PLANE_C,
80824003 79};
9db4a9c7 80#define plane_name(p) ((p) + 'A')
52440211 81
d615a166 82#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 83
2b139522
ED
84enum port {
85 PORT_A = 0,
86 PORT_B,
87 PORT_C,
88 PORT_D,
89 PORT_E,
90 I915_MAX_PORTS
91};
92#define port_name(p) ((p) + 'A')
93
e4607fcf
CML
94#define I915_NUM_PHYS_VLV 1
95
96enum dpio_channel {
97 DPIO_CH0,
98 DPIO_CH1
99};
100
101enum dpio_phy {
102 DPIO_PHY0,
103 DPIO_PHY1
104};
105
b97186f0
PZ
106enum intel_display_power_domain {
107 POWER_DOMAIN_PIPE_A,
108 POWER_DOMAIN_PIPE_B,
109 POWER_DOMAIN_PIPE_C,
110 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
111 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
112 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
113 POWER_DOMAIN_TRANSCODER_A,
114 POWER_DOMAIN_TRANSCODER_B,
115 POWER_DOMAIN_TRANSCODER_C,
f52e353e 116 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
117 POWER_DOMAIN_PORT_DDI_A_2_LANES,
118 POWER_DOMAIN_PORT_DDI_A_4_LANES,
119 POWER_DOMAIN_PORT_DDI_B_2_LANES,
120 POWER_DOMAIN_PORT_DDI_B_4_LANES,
121 POWER_DOMAIN_PORT_DDI_C_2_LANES,
122 POWER_DOMAIN_PORT_DDI_C_4_LANES,
123 POWER_DOMAIN_PORT_DDI_D_2_LANES,
124 POWER_DOMAIN_PORT_DDI_D_4_LANES,
125 POWER_DOMAIN_PORT_DSI,
126 POWER_DOMAIN_PORT_CRT,
127 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 128 POWER_DOMAIN_VGA,
fbeeaa23 129 POWER_DOMAIN_AUDIO,
baa70707 130 POWER_DOMAIN_INIT,
bddc7645
ID
131
132 POWER_DOMAIN_NUM,
b97186f0
PZ
133};
134
135#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
136#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
137 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
138#define POWER_DOMAIN_TRANSCODER(tran) \
139 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
140 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 141
1d843f9d
EE
142enum hpd_pin {
143 HPD_NONE = 0,
144 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
145 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
146 HPD_CRT,
147 HPD_SDVO_B,
148 HPD_SDVO_C,
149 HPD_PORT_B,
150 HPD_PORT_C,
151 HPD_PORT_D,
152 HPD_NUM_PINS
153};
154
2a2d5482
CW
155#define I915_GEM_GPU_DOMAINS \
156 (I915_GEM_DOMAIN_RENDER | \
157 I915_GEM_DOMAIN_SAMPLER | \
158 I915_GEM_DOMAIN_COMMAND | \
159 I915_GEM_DOMAIN_INSTRUCTION | \
160 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 161
7eb552ae 162#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
d615a166 163#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 164
6c2b7c12
DV
165#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
166 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
167 if ((intel_encoder)->base.crtc == (__crtc))
168
53f5e3ca
JB
169#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
170 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
171 if ((intel_connector)->base.encoder == (__encoder))
172
e7b903d2
DV
173struct drm_i915_private;
174
46edb027
DV
175enum intel_dpll_id {
176 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
177 /* real shared dpll ids must be >= 0 */
178 DPLL_ID_PCH_PLL_A,
179 DPLL_ID_PCH_PLL_B,
180};
181#define I915_NUM_PLLS 2
182
5358901f 183struct intel_dpll_hw_state {
66e985c0 184 uint32_t dpll;
8bcc2795 185 uint32_t dpll_md;
66e985c0
DV
186 uint32_t fp0;
187 uint32_t fp1;
5358901f
DV
188};
189
e72f9fbf 190struct intel_shared_dpll {
ee7b9f93
JB
191 int refcount; /* count of number of CRTCs sharing this PLL */
192 int active; /* count of number of active CRTCs (i.e. DPMS on) */
193 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
194 const char *name;
195 /* should match the index in the dev_priv->shared_dplls array */
196 enum intel_dpll_id id;
5358901f 197 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
198 void (*mode_set)(struct drm_i915_private *dev_priv,
199 struct intel_shared_dpll *pll);
e7b903d2
DV
200 void (*enable)(struct drm_i915_private *dev_priv,
201 struct intel_shared_dpll *pll);
202 void (*disable)(struct drm_i915_private *dev_priv,
203 struct intel_shared_dpll *pll);
5358901f
DV
204 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
205 struct intel_shared_dpll *pll,
206 struct intel_dpll_hw_state *hw_state);
ee7b9f93 207};
ee7b9f93 208
e69d0bc1
DV
209/* Used by dp and fdi links */
210struct intel_link_m_n {
211 uint32_t tu;
212 uint32_t gmch_m;
213 uint32_t gmch_n;
214 uint32_t link_m;
215 uint32_t link_n;
216};
217
218void intel_link_compute_m_n(int bpp, int nlanes,
219 int pixel_clock, int link_clock,
220 struct intel_link_m_n *m_n);
221
6441ab5f
PZ
222struct intel_ddi_plls {
223 int spll_refcount;
224 int wrpll1_refcount;
225 int wrpll2_refcount;
226};
227
1da177e4
LT
228/* Interface history:
229 *
230 * 1.1: Original.
0d6aa60b
DA
231 * 1.2: Add Power Management
232 * 1.3: Add vblank support
de227f5f 233 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 234 * 1.5: Add vblank pipe configuration
2228ed67
MD
235 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
236 * - Support vertical blank on secondary display pipe
1da177e4
LT
237 */
238#define DRIVER_MAJOR 1
2228ed67 239#define DRIVER_MINOR 6
1da177e4
LT
240#define DRIVER_PATCHLEVEL 0
241
23bc5982 242#define WATCH_LISTS 0
42d6ab48 243#define WATCH_GTT 0
673a394b 244
71acb5eb
DA
245#define I915_GEM_PHYS_CURSOR_0 1
246#define I915_GEM_PHYS_CURSOR_1 2
247#define I915_GEM_PHYS_OVERLAY_REGS 3
248#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
249
250struct drm_i915_gem_phys_object {
251 int id;
252 struct page **page_list;
253 drm_dma_handle_t *handle;
05394f39 254 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
255};
256
0a3e67a4
JB
257struct opregion_header;
258struct opregion_acpi;
259struct opregion_swsci;
260struct opregion_asle;
261
8ee1c3db 262struct intel_opregion {
5bc4418b
BW
263 struct opregion_header __iomem *header;
264 struct opregion_acpi __iomem *acpi;
265 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
266 u32 swsci_gbda_sub_functions;
267 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
268 struct opregion_asle __iomem *asle;
269 void __iomem *vbt;
01fe9dbd 270 u32 __iomem *lid_state;
91a60f20 271 struct work_struct asle_work;
8ee1c3db 272};
44834a67 273#define OPREGION_SIZE (8*1024)
8ee1c3db 274
6ef3d427
CW
275struct intel_overlay;
276struct intel_overlay_error_state;
277
7c1c2871
DA
278struct drm_i915_master_private {
279 drm_local_map_t *sarea;
280 struct _drm_i915_sarea *sarea_priv;
281};
de151cf6 282#define I915_FENCE_REG_NONE -1
42b5aeab
VS
283#define I915_MAX_NUM_FENCES 32
284/* 32 fences + sign bit for FENCE_REG_NONE */
285#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
286
287struct drm_i915_fence_reg {
007cc8ac 288 struct list_head lru_list;
caea7476 289 struct drm_i915_gem_object *obj;
1690e1eb 290 int pin_count;
de151cf6 291};
7c1c2871 292
9b9d172d 293struct sdvo_device_mapping {
e957d772 294 u8 initialized;
9b9d172d 295 u8 dvo_port;
296 u8 slave_addr;
297 u8 dvo_wiring;
e957d772 298 u8 i2c_pin;
b1083333 299 u8 ddc_pin;
9b9d172d 300};
301
c4a1d9e4
CW
302struct intel_display_error_state;
303
63eeaf38 304struct drm_i915_error_state {
742cbee8 305 struct kref ref;
585b0288
BW
306 struct timeval time;
307
cb383002 308 char error_msg[128];
48b031e3 309 u32 reset_count;
62d5d69b 310 u32 suspend_count;
cb383002 311
585b0288 312 /* Generic register state */
63eeaf38
JB
313 u32 eir;
314 u32 pgtbl_er;
be998e2e 315 u32 ier;
b9a3906b 316 u32 ccid;
0f3b6849
CW
317 u32 derrmr;
318 u32 forcewake;
585b0288
BW
319 u32 error; /* gen6+ */
320 u32 err_int; /* gen7 */
321 u32 done_reg;
91ec5d11
BW
322 u32 gac_eco;
323 u32 gam_ecochk;
324 u32 gab_ctl;
325 u32 gfx_mode;
585b0288 326 u32 extra_instdone[I915_NUM_INSTDONE_REG];
9db4a9c7 327 u32 pipestat[I915_MAX_PIPES];
585b0288
BW
328 u64 fence[I915_MAX_NUM_FENCES];
329 struct intel_overlay_error_state *overlay;
330 struct intel_display_error_state *display;
331
52d39a21 332 struct drm_i915_error_ring {
372fbb8e 333 bool valid;
362b8af7
BW
334 /* Software tracked state */
335 bool waiting;
336 int hangcheck_score;
337 enum intel_ring_hangcheck_action hangcheck_action;
338 int num_requests;
339
340 /* our own tracking of ring head and tail */
341 u32 cpu_ring_head;
342 u32 cpu_ring_tail;
343
344 u32 semaphore_seqno[I915_NUM_RINGS - 1];
345
346 /* Register state */
347 u32 tail;
348 u32 head;
349 u32 ctl;
350 u32 hws;
351 u32 ipeir;
352 u32 ipehr;
353 u32 instdone;
354 u32 acthd;
355 u32 bbstate;
356 u32 instpm;
357 u32 instps;
358 u32 seqno;
359 u64 bbaddr;
360 u32 fault_reg;
361 u32 faddr;
362 u32 rc_psmi; /* sleep state */
363 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
364
52d39a21
CW
365 struct drm_i915_error_object {
366 int page_count;
367 u32 gtt_offset;
368 u32 *pages[0];
ab0e7ff9 369 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 370
52d39a21
CW
371 struct drm_i915_error_request {
372 long jiffies;
373 u32 seqno;
ee4f42b1 374 u32 tail;
52d39a21 375 } *requests;
6c7a01ec
BW
376
377 struct {
378 u32 gfx_mode;
379 union {
380 u64 pdp[4];
381 u32 pp_dir_base;
382 };
383 } vm_info;
ab0e7ff9
CW
384
385 pid_t pid;
386 char comm[TASK_COMM_LEN];
52d39a21 387 } ring[I915_NUM_RINGS];
9df30794 388 struct drm_i915_error_buffer {
a779e5ab 389 u32 size;
9df30794 390 u32 name;
0201f1ec 391 u32 rseqno, wseqno;
9df30794
CW
392 u32 gtt_offset;
393 u32 read_domains;
394 u32 write_domain;
4b9de737 395 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
396 s32 pinned:2;
397 u32 tiling:2;
398 u32 dirty:1;
399 u32 purgeable:1;
5d1333fc 400 s32 ring:4;
f56383cb 401 u32 cache_level:3;
95f5301d 402 } **active_bo, **pinned_bo;
6c7a01ec 403
95f5301d 404 u32 *active_bo_count, *pinned_bo_count;
63eeaf38
JB
405};
406
7bd688cd 407struct intel_connector;
b8cecdf5 408struct intel_crtc_config;
46f297fb 409struct intel_plane_config;
0e8ffe1b 410struct intel_crtc;
ee9300bb
DV
411struct intel_limit;
412struct dpll;
b8cecdf5 413
e70236a8 414struct drm_i915_display_funcs {
ee5382ae 415 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 416 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
417 void (*disable_fbc)(struct drm_device *dev);
418 int (*get_display_clock_speed)(struct drm_device *dev);
419 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
420 /**
421 * find_dpll() - Find the best values for the PLL
422 * @limit: limits for the PLL
423 * @crtc: current CRTC
424 * @target: target frequency in kHz
425 * @refclk: reference clock frequency in kHz
426 * @match_clock: if provided, @best_clock P divider must
427 * match the P divider from @match_clock
428 * used for LVDS downclocking
429 * @best_clock: best PLL values found
430 *
431 * Returns true on success, false on failure.
432 */
433 bool (*find_dpll)(const struct intel_limit *limit,
434 struct drm_crtc *crtc,
435 int target, int refclk,
436 struct dpll *match_clock,
437 struct dpll *best_clock);
46ba614c 438 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
439 void (*update_sprite_wm)(struct drm_plane *plane,
440 struct drm_crtc *crtc,
4c4ff43a 441 uint32_t sprite_width, int pixel_size,
bdd57d03 442 bool enable, bool scaled);
47fab737 443 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
444 /* Returns the active state of the crtc, and if the crtc is active,
445 * fills out the pipe-config with the hw state. */
446 bool (*get_pipe_config)(struct intel_crtc *,
447 struct intel_crtc_config *);
46f297fb
JB
448 void (*get_plane_config)(struct intel_crtc *,
449 struct intel_plane_config *);
f564048e 450 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
451 int x, int y,
452 struct drm_framebuffer *old_fb);
76e5a89c
DV
453 void (*crtc_enable)(struct drm_crtc *crtc);
454 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 455 void (*off)(struct drm_crtc *crtc);
e0dac65e 456 void (*write_eld)(struct drm_connector *connector,
34427052
JN
457 struct drm_crtc *crtc,
458 struct drm_display_mode *mode);
674cf967 459 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 460 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
461 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
462 struct drm_framebuffer *fb,
ed8d1975
KP
463 struct drm_i915_gem_object *obj,
464 uint32_t flags);
262ca2b0
MR
465 int (*update_primary_plane)(struct drm_crtc *crtc,
466 struct drm_framebuffer *fb,
467 int x, int y);
20afbda2 468 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
469 /* clock updates for mode set */
470 /* cursor updates */
471 /* render clock increase/decrease */
472 /* display clock increase/decrease */
473 /* pll clock increase/decrease */
7bd688cd
JN
474
475 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
476 uint32_t (*get_backlight)(struct intel_connector *connector);
477 void (*set_backlight)(struct intel_connector *connector,
478 uint32_t level);
479 void (*disable_backlight)(struct intel_connector *connector);
480 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
481};
482
907b28c5 483struct intel_uncore_funcs {
c8d9a590
D
484 void (*force_wake_get)(struct drm_i915_private *dev_priv,
485 int fw_engine);
486 void (*force_wake_put)(struct drm_i915_private *dev_priv,
487 int fw_engine);
0b274481
BW
488
489 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
490 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
491 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
492 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
493
494 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
495 uint8_t val, bool trace);
496 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
497 uint16_t val, bool trace);
498 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
499 uint32_t val, bool trace);
500 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
501 uint64_t val, bool trace);
990bbdad
CW
502};
503
907b28c5
CW
504struct intel_uncore {
505 spinlock_t lock; /** lock is also taken in irq contexts. */
506
507 struct intel_uncore_funcs funcs;
508
509 unsigned fifo_count;
510 unsigned forcewake_count;
aec347ab 511
940aece4
D
512 unsigned fw_rendercount;
513 unsigned fw_mediacount;
514
8232644c 515 struct timer_list force_wake_timer;
907b28c5
CW
516};
517
79fc46df
DL
518#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
519 func(is_mobile) sep \
520 func(is_i85x) sep \
521 func(is_i915g) sep \
522 func(is_i945gm) sep \
523 func(is_g33) sep \
524 func(need_gfx_hws) sep \
525 func(is_g4x) sep \
526 func(is_pineview) sep \
527 func(is_broadwater) sep \
528 func(is_crestline) sep \
529 func(is_ivybridge) sep \
530 func(is_valleyview) sep \
531 func(is_haswell) sep \
b833d685 532 func(is_preliminary) sep \
79fc46df
DL
533 func(has_fbc) sep \
534 func(has_pipe_cxsr) sep \
535 func(has_hotplug) sep \
536 func(cursor_needs_physical) sep \
537 func(has_overlay) sep \
538 func(overlay_needs_physical) sep \
539 func(supports_tv) sep \
dd93be58 540 func(has_llc) sep \
30568c45
DL
541 func(has_ddi) sep \
542 func(has_fpga_dbg)
c96ea64e 543
a587f779
DL
544#define DEFINE_FLAG(name) u8 name:1
545#define SEP_SEMICOLON ;
c96ea64e 546
cfdf1fa2 547struct intel_device_info {
10fce67a 548 u32 display_mmio_offset;
7eb552ae 549 u8 num_pipes:3;
d615a166 550 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 551 u8 gen;
73ae478c 552 u8 ring_mask; /* Rings supported by the HW */
a587f779 553 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
554 /* Register offsets for the various display pipes and transcoders */
555 int pipe_offsets[I915_MAX_TRANSCODERS];
556 int trans_offsets[I915_MAX_TRANSCODERS];
557 int dpll_offsets[I915_MAX_PIPES];
558 int dpll_md_offsets[I915_MAX_PIPES];
559 int palette_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
560};
561
a587f779
DL
562#undef DEFINE_FLAG
563#undef SEP_SEMICOLON
564
7faf1ab2
DV
565enum i915_cache_level {
566 I915_CACHE_NONE = 0,
350ec881
CW
567 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
568 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
569 caches, eg sampler/render caches, and the
570 large Last-Level-Cache. LLC is coherent with
571 the CPU, but L3 is only visible to the GPU. */
651d794f 572 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
573};
574
2d04befb
KG
575typedef uint32_t gen6_gtt_pte_t;
576
6f65e29a
BW
577/**
578 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
579 * VMA's presence cannot be guaranteed before binding, or after unbinding the
580 * object into/from the address space.
581 *
582 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
583 * will always be <= an objects lifetime. So object refcounting should cover us.
584 */
585struct i915_vma {
586 struct drm_mm_node node;
587 struct drm_i915_gem_object *obj;
588 struct i915_address_space *vm;
589
590 /** This object's place on the active/inactive lists */
591 struct list_head mm_list;
592
593 struct list_head vma_link; /* Link in the object's VMA list */
594
595 /** This vma's place in the batchbuffer or on the eviction list */
596 struct list_head exec_list;
597
598 /**
599 * Used for performing relocations during execbuffer insertion.
600 */
601 struct hlist_node exec_node;
602 unsigned long exec_handle;
603 struct drm_i915_gem_exec_object2 *exec_entry;
604
605 /**
606 * How many users have pinned this object in GTT space. The following
607 * users can each hold at most one reference: pwrite/pread, pin_ioctl
608 * (via user_pin_count), execbuffer (objects are not allowed multiple
609 * times for the same batchbuffer), and the framebuffer code. When
610 * switching/pageflipping, the framebuffer code has at most two buffers
611 * pinned per crtc.
612 *
613 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
614 * bits with absolutely no headroom. So use 4 bits. */
615 unsigned int pin_count:4;
616#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
617
618 /** Unmap an object from an address space. This usually consists of
619 * setting the valid PTE entries to a reserved scratch page. */
620 void (*unbind_vma)(struct i915_vma *vma);
621 /* Map an object into an address space with the given cache flags. */
622#define GLOBAL_BIND (1<<0)
623 void (*bind_vma)(struct i915_vma *vma,
624 enum i915_cache_level cache_level,
625 u32 flags);
626};
627
853ba5d2 628struct i915_address_space {
93bd8649 629 struct drm_mm mm;
853ba5d2 630 struct drm_device *dev;
a7bbbd63 631 struct list_head global_link;
853ba5d2
BW
632 unsigned long start; /* Start offset always 0 for dri2 */
633 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
634
635 struct {
636 dma_addr_t addr;
637 struct page *page;
638 } scratch;
639
5cef07e1
BW
640 /**
641 * List of objects currently involved in rendering.
642 *
643 * Includes buffers having the contents of their GPU caches
644 * flushed, not necessarily primitives. last_rendering_seqno
645 * represents when the rendering involved will be completed.
646 *
647 * A reference is held on the buffer while on this list.
648 */
649 struct list_head active_list;
650
651 /**
652 * LRU list of objects which are not in the ringbuffer and
653 * are ready to unbind, but are still in the GTT.
654 *
655 * last_rendering_seqno is 0 while an object is in this list.
656 *
657 * A reference is not held on the buffer while on this list,
658 * as merely being GTT-bound shouldn't prevent its being
659 * freed, and we'll pull it off the list in the free path.
660 */
661 struct list_head inactive_list;
662
853ba5d2
BW
663 /* FIXME: Need a more generic return type */
664 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
b35b380e
BW
665 enum i915_cache_level level,
666 bool valid); /* Create a valid PTE */
853ba5d2 667 void (*clear_range)(struct i915_address_space *vm,
782f1495
BW
668 uint64_t start,
669 uint64_t length,
828c7908 670 bool use_scratch);
853ba5d2
BW
671 void (*insert_entries)(struct i915_address_space *vm,
672 struct sg_table *st,
782f1495 673 uint64_t start,
853ba5d2
BW
674 enum i915_cache_level cache_level);
675 void (*cleanup)(struct i915_address_space *vm);
676};
677
5d4545ae
BW
678/* The Graphics Translation Table is the way in which GEN hardware translates a
679 * Graphics Virtual Address into a Physical Address. In addition to the normal
680 * collateral associated with any va->pa translations GEN hardware also has a
681 * portion of the GTT which can be mapped by the CPU and remain both coherent
682 * and correct (in cases like swizzling). That region is referred to as GMADR in
683 * the spec.
684 */
685struct i915_gtt {
853ba5d2 686 struct i915_address_space base;
baa09f5f 687 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
688
689 unsigned long mappable_end; /* End offset that we can CPU map */
690 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
691 phys_addr_t mappable_base; /* PA of our GMADR */
692
693 /** "Graphics Stolen Memory" holds the global PTEs */
694 void __iomem *gsm;
a81cc00c
BW
695
696 bool do_idle_maps;
7faf1ab2 697
911bdf0a 698 int mtrr;
7faf1ab2
DV
699
700 /* global gtt ops */
baa09f5f 701 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
702 size_t *stolen, phys_addr_t *mappable_base,
703 unsigned long *mappable_end);
5d4545ae 704};
853ba5d2 705#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
5d4545ae 706
7ad47cf2 707#define GEN8_LEGACY_PDPS 4
1d2a314c 708struct i915_hw_ppgtt {
853ba5d2 709 struct i915_address_space base;
c7c48dfd 710 struct kref ref;
c8d4c0d6 711 struct drm_mm_node node;
1d2a314c 712 unsigned num_pd_entries;
5abbcca3 713 unsigned num_pd_pages; /* gen8+ */
37aca44a
BW
714 union {
715 struct page **pt_pages;
7ad47cf2 716 struct page **gen8_pt_pages[GEN8_LEGACY_PDPS];
37aca44a
BW
717 };
718 struct page *pd_pages;
37aca44a
BW
719 union {
720 uint32_t pd_offset;
7ad47cf2 721 dma_addr_t pd_dma_addr[GEN8_LEGACY_PDPS];
37aca44a
BW
722 };
723 union {
724 dma_addr_t *pt_dma_addr;
725 dma_addr_t *gen8_pt_dma_addr[4];
726 };
27173f1f 727
a3d67d23 728 int (*enable)(struct i915_hw_ppgtt *ppgtt);
eeb9488e
BW
729 int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
730 struct intel_ring_buffer *ring,
731 bool synchronous);
87d60b63 732 void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
1d2a314c
DV
733};
734
e59ec13d
MK
735struct i915_ctx_hang_stats {
736 /* This context had batch pending when hang was declared */
737 unsigned batch_pending;
738
739 /* This context had batch active when hang was declared */
740 unsigned batch_active;
be62acb4
MK
741
742 /* Time when this context was last blamed for a GPU reset */
743 unsigned long guilty_ts;
744
745 /* This context is banned to submit more work */
746 bool banned;
e59ec13d 747};
40521054
BW
748
749/* This must match up with the value previously used for execbuf2.rsvd1. */
750#define DEFAULT_CONTEXT_ID 0
751struct i915_hw_context {
dce3271b 752 struct kref ref;
40521054 753 int id;
e0556841 754 bool is_initialized;
3ccfd19d 755 uint8_t remap_slice;
40521054 756 struct drm_i915_file_private *file_priv;
0009e46c 757 struct intel_ring_buffer *last_ring;
40521054 758 struct drm_i915_gem_object *obj;
e59ec13d 759 struct i915_ctx_hang_stats hang_stats;
c7c48dfd 760 struct i915_address_space *vm;
a33afea5
BW
761
762 struct list_head link;
40521054
BW
763};
764
5c3fe8b0
BW
765struct i915_fbc {
766 unsigned long size;
767 unsigned int fb_id;
768 enum plane plane;
769 int y;
770
771 struct drm_mm_node *compressed_fb;
772 struct drm_mm_node *compressed_llb;
773
774 struct intel_fbc_work {
775 struct delayed_work work;
776 struct drm_crtc *crtc;
777 struct drm_framebuffer *fb;
5c3fe8b0
BW
778 } *fbc_work;
779
29ebf90f
CW
780 enum no_fbc_reason {
781 FBC_OK, /* FBC is enabled */
782 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
783 FBC_NO_OUTPUT, /* no outputs enabled to compress */
784 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
785 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
786 FBC_MODE_TOO_LARGE, /* mode too large for compression */
787 FBC_BAD_PLANE, /* fbc not supported on plane */
788 FBC_NOT_TILED, /* buffer not tiled */
789 FBC_MULTIPLE_PIPES, /* more than one pipe active */
790 FBC_MODULE_PARAM,
791 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
792 } no_fbc_reason;
b5e50c3f
JB
793};
794
a031d709
RV
795struct i915_psr {
796 bool sink_support;
797 bool source_ok;
3f51e471 798};
5c3fe8b0 799
3bad0781 800enum intel_pch {
f0350830 801 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
802 PCH_IBX, /* Ibexpeak PCH */
803 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 804 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 805 PCH_NOP,
3bad0781
ZW
806};
807
988d6ee8
PZ
808enum intel_sbi_destination {
809 SBI_ICLK,
810 SBI_MPHY,
811};
812
b690e96c 813#define QUIRK_PIPEA_FORCE (1<<0)
435793df 814#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 815#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 816
8be48d92 817struct intel_fbdev;
1630fe75 818struct intel_fbc_work;
38651674 819
c2b9152f
DV
820struct intel_gmbus {
821 struct i2c_adapter adapter;
f2ce9faf 822 u32 force_bit;
c2b9152f 823 u32 reg0;
36c785f0 824 u32 gpio_reg;
c167a6fc 825 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
826 struct drm_i915_private *dev_priv;
827};
828
f4c956ad 829struct i915_suspend_saved_registers {
ba8bbcf6
JB
830 u8 saveLBB;
831 u32 saveDSPACNTR;
832 u32 saveDSPBCNTR;
e948e994 833 u32 saveDSPARB;
ba8bbcf6
JB
834 u32 savePIPEACONF;
835 u32 savePIPEBCONF;
836 u32 savePIPEASRC;
837 u32 savePIPEBSRC;
838 u32 saveFPA0;
839 u32 saveFPA1;
840 u32 saveDPLL_A;
841 u32 saveDPLL_A_MD;
842 u32 saveHTOTAL_A;
843 u32 saveHBLANK_A;
844 u32 saveHSYNC_A;
845 u32 saveVTOTAL_A;
846 u32 saveVBLANK_A;
847 u32 saveVSYNC_A;
848 u32 saveBCLRPAT_A;
5586c8bc 849 u32 saveTRANSACONF;
42048781
ZW
850 u32 saveTRANS_HTOTAL_A;
851 u32 saveTRANS_HBLANK_A;
852 u32 saveTRANS_HSYNC_A;
853 u32 saveTRANS_VTOTAL_A;
854 u32 saveTRANS_VBLANK_A;
855 u32 saveTRANS_VSYNC_A;
0da3ea12 856 u32 savePIPEASTAT;
ba8bbcf6
JB
857 u32 saveDSPASTRIDE;
858 u32 saveDSPASIZE;
859 u32 saveDSPAPOS;
585fb111 860 u32 saveDSPAADDR;
ba8bbcf6
JB
861 u32 saveDSPASURF;
862 u32 saveDSPATILEOFF;
863 u32 savePFIT_PGM_RATIOS;
0eb96d6e 864 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
865 u32 saveBLC_PWM_CTL;
866 u32 saveBLC_PWM_CTL2;
07bf139b 867 u32 saveBLC_HIST_CTL_B;
42048781
ZW
868 u32 saveBLC_CPU_PWM_CTL;
869 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
870 u32 saveFPB0;
871 u32 saveFPB1;
872 u32 saveDPLL_B;
873 u32 saveDPLL_B_MD;
874 u32 saveHTOTAL_B;
875 u32 saveHBLANK_B;
876 u32 saveHSYNC_B;
877 u32 saveVTOTAL_B;
878 u32 saveVBLANK_B;
879 u32 saveVSYNC_B;
880 u32 saveBCLRPAT_B;
5586c8bc 881 u32 saveTRANSBCONF;
42048781
ZW
882 u32 saveTRANS_HTOTAL_B;
883 u32 saveTRANS_HBLANK_B;
884 u32 saveTRANS_HSYNC_B;
885 u32 saveTRANS_VTOTAL_B;
886 u32 saveTRANS_VBLANK_B;
887 u32 saveTRANS_VSYNC_B;
0da3ea12 888 u32 savePIPEBSTAT;
ba8bbcf6
JB
889 u32 saveDSPBSTRIDE;
890 u32 saveDSPBSIZE;
891 u32 saveDSPBPOS;
585fb111 892 u32 saveDSPBADDR;
ba8bbcf6
JB
893 u32 saveDSPBSURF;
894 u32 saveDSPBTILEOFF;
585fb111
JB
895 u32 saveVGA0;
896 u32 saveVGA1;
897 u32 saveVGA_PD;
ba8bbcf6
JB
898 u32 saveVGACNTRL;
899 u32 saveADPA;
900 u32 saveLVDS;
585fb111
JB
901 u32 savePP_ON_DELAYS;
902 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
903 u32 saveDVOA;
904 u32 saveDVOB;
905 u32 saveDVOC;
906 u32 savePP_ON;
907 u32 savePP_OFF;
908 u32 savePP_CONTROL;
585fb111 909 u32 savePP_DIVISOR;
ba8bbcf6
JB
910 u32 savePFIT_CONTROL;
911 u32 save_palette_a[256];
912 u32 save_palette_b[256];
ba8bbcf6 913 u32 saveFBC_CONTROL;
0da3ea12
JB
914 u32 saveIER;
915 u32 saveIIR;
916 u32 saveIMR;
42048781
ZW
917 u32 saveDEIER;
918 u32 saveDEIMR;
919 u32 saveGTIER;
920 u32 saveGTIMR;
921 u32 saveFDI_RXA_IMR;
922 u32 saveFDI_RXB_IMR;
1f84e550 923 u32 saveCACHE_MODE_0;
1f84e550 924 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
925 u32 saveSWF0[16];
926 u32 saveSWF1[16];
927 u32 saveSWF2[3];
928 u8 saveMSR;
929 u8 saveSR[8];
123f794f 930 u8 saveGR[25];
ba8bbcf6 931 u8 saveAR_INDEX;
a59e122a 932 u8 saveAR[21];
ba8bbcf6 933 u8 saveDACMASK;
a59e122a 934 u8 saveCR[37];
4b9de737 935 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
936 u32 saveCURACNTR;
937 u32 saveCURAPOS;
938 u32 saveCURABASE;
939 u32 saveCURBCNTR;
940 u32 saveCURBPOS;
941 u32 saveCURBBASE;
942 u32 saveCURSIZE;
a4fc5ed6
KP
943 u32 saveDP_B;
944 u32 saveDP_C;
945 u32 saveDP_D;
946 u32 savePIPEA_GMCH_DATA_M;
947 u32 savePIPEB_GMCH_DATA_M;
948 u32 savePIPEA_GMCH_DATA_N;
949 u32 savePIPEB_GMCH_DATA_N;
950 u32 savePIPEA_DP_LINK_M;
951 u32 savePIPEB_DP_LINK_M;
952 u32 savePIPEA_DP_LINK_N;
953 u32 savePIPEB_DP_LINK_N;
42048781
ZW
954 u32 saveFDI_RXA_CTL;
955 u32 saveFDI_TXA_CTL;
956 u32 saveFDI_RXB_CTL;
957 u32 saveFDI_TXB_CTL;
958 u32 savePFA_CTL_1;
959 u32 savePFB_CTL_1;
960 u32 savePFA_WIN_SZ;
961 u32 savePFB_WIN_SZ;
962 u32 savePFA_WIN_POS;
963 u32 savePFB_WIN_POS;
5586c8bc
ZW
964 u32 savePCH_DREF_CONTROL;
965 u32 saveDISP_ARB_CTL;
966 u32 savePIPEA_DATA_M1;
967 u32 savePIPEA_DATA_N1;
968 u32 savePIPEA_LINK_M1;
969 u32 savePIPEA_LINK_N1;
970 u32 savePIPEB_DATA_M1;
971 u32 savePIPEB_DATA_N1;
972 u32 savePIPEB_LINK_M1;
973 u32 savePIPEB_LINK_N1;
b5b72e89 974 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 975 u32 savePCH_PORT_HOTPLUG;
f4c956ad 976};
c85aa885
DV
977
978struct intel_gen6_power_mgmt {
59cdb63d 979 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
980 struct work_struct work;
981 u32 pm_iir;
59cdb63d 982
c85aa885
DV
983 u8 cur_delay;
984 u8 min_delay;
985 u8 max_delay;
52ceb908 986 u8 rpe_delay;
dd75fdc8
CW
987 u8 rp1_delay;
988 u8 rp0_delay;
31c77388 989 u8 hw_max;
1f05c944 990 u8 min_freq;
1a01ab3b 991
27544369
D
992 bool rp_up_masked;
993 bool rp_down_masked;
994
dd75fdc8
CW
995 int last_adj;
996 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
997
c0951f0c 998 bool enabled;
1a01ab3b 999 struct delayed_work delayed_resume_work;
4fc688ce
JB
1000
1001 /*
1002 * Protects RPS/RC6 register access and PCU communication.
1003 * Must be taken after struct_mutex if nested.
1004 */
1005 struct mutex hw_lock;
c85aa885
DV
1006};
1007
1a240d4d
DV
1008/* defined intel_pm.c */
1009extern spinlock_t mchdev_lock;
1010
c85aa885
DV
1011struct intel_ilk_power_mgmt {
1012 u8 cur_delay;
1013 u8 min_delay;
1014 u8 max_delay;
1015 u8 fmax;
1016 u8 fstart;
1017
1018 u64 last_count1;
1019 unsigned long last_time1;
1020 unsigned long chipset_power;
1021 u64 last_count2;
1022 struct timespec last_time2;
1023 unsigned long gfx_power;
1024 u8 corr;
1025
1026 int c_m;
1027 int r_t;
3e373948
DV
1028
1029 struct drm_i915_gem_object *pwrctx;
1030 struct drm_i915_gem_object *renderctx;
c85aa885
DV
1031};
1032
c6cb582e
ID
1033struct drm_i915_private;
1034struct i915_power_well;
1035
1036struct i915_power_well_ops {
1037 /*
1038 * Synchronize the well's hw state to match the current sw state, for
1039 * example enable/disable it based on the current refcount. Called
1040 * during driver init and resume time, possibly after first calling
1041 * the enable/disable handlers.
1042 */
1043 void (*sync_hw)(struct drm_i915_private *dev_priv,
1044 struct i915_power_well *power_well);
1045 /*
1046 * Enable the well and resources that depend on it (for example
1047 * interrupts located on the well). Called after the 0->1 refcount
1048 * transition.
1049 */
1050 void (*enable)(struct drm_i915_private *dev_priv,
1051 struct i915_power_well *power_well);
1052 /*
1053 * Disable the well and resources that depend on it. Called after
1054 * the 1->0 refcount transition.
1055 */
1056 void (*disable)(struct drm_i915_private *dev_priv,
1057 struct i915_power_well *power_well);
1058 /* Returns the hw enabled state. */
1059 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1060 struct i915_power_well *power_well);
1061};
1062
a38911a3
WX
1063/* Power well structure for haswell */
1064struct i915_power_well {
c1ca727f 1065 const char *name;
6f3ef5dd 1066 bool always_on;
a38911a3
WX
1067 /* power well enable/disable usage count */
1068 int count;
c1ca727f 1069 unsigned long domains;
77961eb9 1070 unsigned long data;
c6cb582e 1071 const struct i915_power_well_ops *ops;
a38911a3
WX
1072};
1073
83c00f55 1074struct i915_power_domains {
baa70707
ID
1075 /*
1076 * Power wells needed for initialization at driver init and suspend
1077 * time are on. They are kept on until after the first modeset.
1078 */
1079 bool init_power_on;
c1ca727f 1080 int power_well_count;
baa70707 1081
83c00f55 1082 struct mutex lock;
1da51581 1083 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1084 struct i915_power_well *power_wells;
83c00f55
ID
1085};
1086
231f42a4
DV
1087struct i915_dri1_state {
1088 unsigned allow_batchbuffer : 1;
1089 u32 __iomem *gfx_hws_cpu_addr;
1090
1091 unsigned int cpp;
1092 int back_offset;
1093 int front_offset;
1094 int current_page;
1095 int page_flipping;
1096
1097 uint32_t counter;
1098};
1099
db1b76ca
DV
1100struct i915_ums_state {
1101 /**
1102 * Flag if the X Server, and thus DRM, is not currently in
1103 * control of the device.
1104 *
1105 * This is set between LeaveVT and EnterVT. It needs to be
1106 * replaced with a semaphore. It also needs to be
1107 * transitioned away from for kernel modesetting.
1108 */
1109 int mm_suspended;
1110};
1111
35a85ac6 1112#define MAX_L3_SLICES 2
a4da4fa4 1113struct intel_l3_parity {
35a85ac6 1114 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1115 struct work_struct error_work;
35a85ac6 1116 int which_slice;
a4da4fa4
DV
1117};
1118
4b5aed62 1119struct i915_gem_mm {
4b5aed62
DV
1120 /** Memory allocator for GTT stolen memory */
1121 struct drm_mm stolen;
4b5aed62
DV
1122 /** List of all objects in gtt_space. Used to restore gtt
1123 * mappings on resume */
1124 struct list_head bound_list;
1125 /**
1126 * List of objects which are not bound to the GTT (thus
1127 * are idle and not used by the GPU) but still have
1128 * (presumably uncached) pages still attached.
1129 */
1130 struct list_head unbound_list;
1131
1132 /** Usable portion of the GTT for GEM */
1133 unsigned long stolen_base; /* limited to low memory (32-bit) */
1134
4b5aed62
DV
1135 /** PPGTT used for aliasing the PPGTT with the GTT */
1136 struct i915_hw_ppgtt *aliasing_ppgtt;
1137
1138 struct shrinker inactive_shrinker;
1139 bool shrinker_no_lock_stealing;
1140
4b5aed62
DV
1141 /** LRU list of objects with fence regs on them. */
1142 struct list_head fence_list;
1143
1144 /**
1145 * We leave the user IRQ off as much as possible,
1146 * but this means that requests will finish and never
1147 * be retired once the system goes idle. Set a timer to
1148 * fire periodically while the ring is running. When it
1149 * fires, go retire requests.
1150 */
1151 struct delayed_work retire_work;
1152
b29c19b6
CW
1153 /**
1154 * When we detect an idle GPU, we want to turn on
1155 * powersaving features. So once we see that there
1156 * are no more requests outstanding and no more
1157 * arrive within a small period of time, we fire
1158 * off the idle_work.
1159 */
1160 struct delayed_work idle_work;
1161
4b5aed62
DV
1162 /**
1163 * Are we in a non-interruptible section of code like
1164 * modesetting?
1165 */
1166 bool interruptible;
1167
f62a0076
CW
1168 /**
1169 * Is the GPU currently considered idle, or busy executing userspace
1170 * requests? Whilst idle, we attempt to power down the hardware and
1171 * display clocks. In order to reduce the effect on performance, there
1172 * is a slight delay before we do so.
1173 */
1174 bool busy;
1175
4b5aed62
DV
1176 /** Bit 6 swizzling required for X tiling */
1177 uint32_t bit_6_swizzle_x;
1178 /** Bit 6 swizzling required for Y tiling */
1179 uint32_t bit_6_swizzle_y;
1180
1181 /* storage for physical objects */
1182 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1183
1184 /* accounting, useful for userland debugging */
c20e8355 1185 spinlock_t object_stat_lock;
4b5aed62
DV
1186 size_t object_memory;
1187 u32 object_count;
1188};
1189
edc3d884
MK
1190struct drm_i915_error_state_buf {
1191 unsigned bytes;
1192 unsigned size;
1193 int err;
1194 u8 *buf;
1195 loff_t start;
1196 loff_t pos;
1197};
1198
fc16b48b
MK
1199struct i915_error_state_file_priv {
1200 struct drm_device *dev;
1201 struct drm_i915_error_state *error;
1202};
1203
99584db3
DV
1204struct i915_gpu_error {
1205 /* For hangcheck timer */
1206#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1207#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1208 /* Hang gpu twice in this window and your context gets banned */
1209#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1210
99584db3 1211 struct timer_list hangcheck_timer;
99584db3
DV
1212
1213 /* For reset and error_state handling. */
1214 spinlock_t lock;
1215 /* Protected by the above dev->gpu_error.lock. */
1216 struct drm_i915_error_state *first_error;
1217 struct work_struct work;
99584db3 1218
094f9a54
CW
1219
1220 unsigned long missed_irq_rings;
1221
1f83fee0 1222 /**
2ac0f450 1223 * State variable controlling the reset flow and count
1f83fee0 1224 *
2ac0f450
MK
1225 * This is a counter which gets incremented when reset is triggered,
1226 * and again when reset has been handled. So odd values (lowest bit set)
1227 * means that reset is in progress and even values that
1228 * (reset_counter >> 1):th reset was successfully completed.
1229 *
1230 * If reset is not completed succesfully, the I915_WEDGE bit is
1231 * set meaning that hardware is terminally sour and there is no
1232 * recovery. All waiters on the reset_queue will be woken when
1233 * that happens.
1234 *
1235 * This counter is used by the wait_seqno code to notice that reset
1236 * event happened and it needs to restart the entire ioctl (since most
1237 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1238 *
1239 * This is important for lock-free wait paths, where no contended lock
1240 * naturally enforces the correct ordering between the bail-out of the
1241 * waiter and the gpu reset work code.
1f83fee0
DV
1242 */
1243 atomic_t reset_counter;
1244
1f83fee0 1245#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1246#define I915_WEDGED (1 << 31)
1f83fee0
DV
1247
1248 /**
1249 * Waitqueue to signal when the reset has completed. Used by clients
1250 * that wait for dev_priv->mm.wedged to settle.
1251 */
1252 wait_queue_head_t reset_queue;
33196ded 1253
99584db3
DV
1254 /* For gpu hang simulation. */
1255 unsigned int stop_rings;
094f9a54
CW
1256
1257 /* For missed irq/seqno simulation. */
1258 unsigned int test_irq_rings;
99584db3
DV
1259};
1260
b8efb17b
ZR
1261enum modeset_restore {
1262 MODESET_ON_LID_OPEN,
1263 MODESET_DONE,
1264 MODESET_SUSPENDED,
1265};
1266
6acab15a
PZ
1267struct ddi_vbt_port_info {
1268 uint8_t hdmi_level_shift;
311a2094
PZ
1269
1270 uint8_t supports_dvi:1;
1271 uint8_t supports_hdmi:1;
1272 uint8_t supports_dp:1;
6acab15a
PZ
1273};
1274
41aa3448
RV
1275struct intel_vbt_data {
1276 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1277 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1278
1279 /* Feature bits */
1280 unsigned int int_tv_support:1;
1281 unsigned int lvds_dither:1;
1282 unsigned int lvds_vbt:1;
1283 unsigned int int_crt_support:1;
1284 unsigned int lvds_use_ssc:1;
1285 unsigned int display_clock_mode:1;
1286 unsigned int fdi_rx_polarity_inverted:1;
1287 int lvds_ssc_freq;
1288 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1289
1290 /* eDP */
1291 int edp_rate;
1292 int edp_lanes;
1293 int edp_preemphasis;
1294 int edp_vswing;
1295 bool edp_initialized;
1296 bool edp_support;
1297 int edp_bpp;
1298 struct edp_power_seq edp_pps;
1299
f00076d2
JN
1300 struct {
1301 u16 pwm_freq_hz;
1302 bool active_low_pwm;
1303 } backlight;
1304
d17c5443
SK
1305 /* MIPI DSI */
1306 struct {
1307 u16 panel_id;
1308 } dsi;
1309
41aa3448
RV
1310 int crt_ddc_pin;
1311
1312 int child_dev_num;
768f69c9 1313 union child_device_config *child_dev;
6acab15a
PZ
1314
1315 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1316};
1317
77c122bc
VS
1318enum intel_ddb_partitioning {
1319 INTEL_DDB_PART_1_2,
1320 INTEL_DDB_PART_5_6, /* IVB+ */
1321};
1322
1fd527cc
VS
1323struct intel_wm_level {
1324 bool enable;
1325 uint32_t pri_val;
1326 uint32_t spr_val;
1327 uint32_t cur_val;
1328 uint32_t fbc_val;
1329};
1330
820c1980 1331struct ilk_wm_values {
609cedef
VS
1332 uint32_t wm_pipe[3];
1333 uint32_t wm_lp[3];
1334 uint32_t wm_lp_spr[3];
1335 uint32_t wm_linetime[3];
1336 bool enable_fbc_wm;
1337 enum intel_ddb_partitioning partitioning;
1338};
1339
c67a470b 1340/*
765dab67
PZ
1341 * This struct helps tracking the state needed for runtime PM, which puts the
1342 * device in PCI D3 state. Notice that when this happens, nothing on the
1343 * graphics device works, even register access, so we don't get interrupts nor
1344 * anything else.
c67a470b 1345 *
765dab67
PZ
1346 * Every piece of our code that needs to actually touch the hardware needs to
1347 * either call intel_runtime_pm_get or call intel_display_power_get with the
1348 * appropriate power domain.
a8a8bd54 1349 *
765dab67
PZ
1350 * Our driver uses the autosuspend delay feature, which means we'll only really
1351 * suspend if we stay with zero refcount for a certain amount of time. The
1352 * default value is currently very conservative (see intel_init_runtime_pm), but
1353 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1354 *
1355 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1356 * goes back to false exactly before we reenable the IRQs. We use this variable
1357 * to check if someone is trying to enable/disable IRQs while they're supposed
1358 * to be disabled. This shouldn't happen and we'll print some error messages in
1359 * case it happens, but if it actually happens we'll also update the variables
1360 * inside struct regsave so when we restore the IRQs they will contain the
1361 * latest expected values.
1362 *
765dab67 1363 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1364 */
5d584b2e
PZ
1365struct i915_runtime_pm {
1366 bool suspended;
1367 bool irqs_disabled;
c67a470b
PZ
1368
1369 struct {
1370 uint32_t deimr;
1371 uint32_t sdeimr;
1372 uint32_t gtimr;
1373 uint32_t gtier;
1374 uint32_t gen6_pmimr;
1375 } regsave;
1376};
1377
926321d5
DV
1378enum intel_pipe_crc_source {
1379 INTEL_PIPE_CRC_SOURCE_NONE,
1380 INTEL_PIPE_CRC_SOURCE_PLANE1,
1381 INTEL_PIPE_CRC_SOURCE_PLANE2,
1382 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1383 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1384 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1385 INTEL_PIPE_CRC_SOURCE_TV,
1386 INTEL_PIPE_CRC_SOURCE_DP_B,
1387 INTEL_PIPE_CRC_SOURCE_DP_C,
1388 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1389 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1390 INTEL_PIPE_CRC_SOURCE_MAX,
1391};
1392
8bf1e9f1 1393struct intel_pipe_crc_entry {
ac2300d4 1394 uint32_t frame;
8bf1e9f1
SH
1395 uint32_t crc[5];
1396};
1397
b2c88f5b 1398#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1399struct intel_pipe_crc {
d538bbdf
DL
1400 spinlock_t lock;
1401 bool opened; /* exclusive access to the result file */
e5f75aca 1402 struct intel_pipe_crc_entry *entries;
926321d5 1403 enum intel_pipe_crc_source source;
d538bbdf 1404 int head, tail;
07144428 1405 wait_queue_head_t wq;
8bf1e9f1
SH
1406};
1407
f4c956ad
DV
1408typedef struct drm_i915_private {
1409 struct drm_device *dev;
42dcedd4 1410 struct kmem_cache *slab;
f4c956ad 1411
5c969aa7 1412 const struct intel_device_info info;
f4c956ad
DV
1413
1414 int relative_constants_mode;
1415
1416 void __iomem *regs;
1417
907b28c5 1418 struct intel_uncore uncore;
f4c956ad
DV
1419
1420 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1421
28c70f16 1422
f4c956ad
DV
1423 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1424 * controller on different i2c buses. */
1425 struct mutex gmbus_mutex;
1426
1427 /**
1428 * Base address of the gmbus and gpio block.
1429 */
1430 uint32_t gpio_mmio_base;
1431
28c70f16
DV
1432 wait_queue_head_t gmbus_wait_queue;
1433
f4c956ad
DV
1434 struct pci_dev *bridge_dev;
1435 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1436 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1437
1438 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1439 struct resource mch_res;
1440
f4c956ad
DV
1441 /* protects the irq masks */
1442 spinlock_t irq_lock;
1443
f8b79e58
ID
1444 bool display_irqs_enabled;
1445
9ee32fea
DV
1446 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1447 struct pm_qos_request pm_qos;
1448
f4c956ad 1449 /* DPIO indirect register protection */
09153000 1450 struct mutex dpio_lock;
f4c956ad
DV
1451
1452 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1453 union {
1454 u32 irq_mask;
1455 u32 de_irq_mask[I915_MAX_PIPES];
1456 };
f4c956ad 1457 u32 gt_irq_mask;
605cd25b 1458 u32 pm_irq_mask;
91d181dd 1459 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1460
f4c956ad 1461 struct work_struct hotplug_work;
52d7eced 1462 bool enable_hotplug_processing;
b543fb04
EE
1463 struct {
1464 unsigned long hpd_last_jiffies;
1465 int hpd_cnt;
1466 enum {
1467 HPD_ENABLED = 0,
1468 HPD_DISABLED = 1,
1469 HPD_MARK_DISABLED = 2
1470 } hpd_mark;
1471 } hpd_stats[HPD_NUM_PINS];
142e2398 1472 u32 hpd_event_bits;
ac4c16c5 1473 struct timer_list hotplug_reenable_timer;
f4c956ad 1474
5c3fe8b0 1475 struct i915_fbc fbc;
f4c956ad 1476 struct intel_opregion opregion;
41aa3448 1477 struct intel_vbt_data vbt;
f4c956ad
DV
1478
1479 /* overlay */
1480 struct intel_overlay *overlay;
f4c956ad 1481
58c68779
JN
1482 /* backlight registers and fields in struct intel_panel */
1483 spinlock_t backlight_lock;
31ad8ec6 1484
f4c956ad 1485 /* LVDS info */
f4c956ad
DV
1486 bool no_aux_handshake;
1487
f4c956ad
DV
1488 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1489 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1490 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1491
1492 unsigned int fsb_freq, mem_freq, is_ddr3;
1493
645416f5
DV
1494 /**
1495 * wq - Driver workqueue for GEM.
1496 *
1497 * NOTE: Work items scheduled here are not allowed to grab any modeset
1498 * locks, for otherwise the flushing done in the pageflip code will
1499 * result in deadlocks.
1500 */
f4c956ad
DV
1501 struct workqueue_struct *wq;
1502
1503 /* Display functions */
1504 struct drm_i915_display_funcs display;
1505
1506 /* PCH chipset type */
1507 enum intel_pch pch_type;
17a303ec 1508 unsigned short pch_id;
f4c956ad
DV
1509
1510 unsigned long quirks;
1511
b8efb17b
ZR
1512 enum modeset_restore modeset_restore;
1513 struct mutex modeset_restore_lock;
673a394b 1514
a7bbbd63 1515 struct list_head vm_list; /* Global list of all address spaces */
853ba5d2 1516 struct i915_gtt gtt; /* VMA representing the global address space */
5d4545ae 1517
4b5aed62 1518 struct i915_gem_mm mm;
8781342d 1519
8781342d
DV
1520 /* Kernel Modesetting */
1521
9b9d172d 1522 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1523
76c4ac04
DL
1524 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1525 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1526 wait_queue_head_t pending_flip_queue;
1527
c4597872
DV
1528#ifdef CONFIG_DEBUG_FS
1529 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1530#endif
1531
e72f9fbf
DV
1532 int num_shared_dpll;
1533 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1534 struct intel_ddi_plls ddi_plls;
e4607fcf 1535 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1536
652c393a
JB
1537 /* Reclocking support */
1538 bool render_reclock_avail;
1539 bool lvds_downclock_avail;
18f9ed12
ZY
1540 /* indicates the reduced downclock for LVDS*/
1541 int lvds_downclock;
652c393a 1542 u16 orig_clock;
f97108d1 1543
c4804411 1544 bool mchbar_need_disable;
f97108d1 1545
a4da4fa4
DV
1546 struct intel_l3_parity l3_parity;
1547
59124506
BW
1548 /* Cannot be determined by PCIID. You must always read a register. */
1549 size_t ellc_size;
1550
c6a828d3 1551 /* gen6+ rps state */
c85aa885 1552 struct intel_gen6_power_mgmt rps;
c6a828d3 1553
20e4d407
DV
1554 /* ilk-only ips/rps state. Everything in here is protected by the global
1555 * mchdev_lock in intel_pm.c */
c85aa885 1556 struct intel_ilk_power_mgmt ips;
b5e50c3f 1557
83c00f55 1558 struct i915_power_domains power_domains;
a38911a3 1559
a031d709 1560 struct i915_psr psr;
3f51e471 1561
99584db3 1562 struct i915_gpu_error gpu_error;
ae681d96 1563
c9cddffc
JB
1564 struct drm_i915_gem_object *vlv_pctx;
1565
4520f53a 1566#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1567 /* list of fbdev register on this device */
1568 struct intel_fbdev *fbdev;
4520f53a 1569#endif
e953fd7b 1570
073f34d9
JB
1571 /*
1572 * The console may be contended at resume, but we don't
1573 * want it to block on it.
1574 */
1575 struct work_struct console_resume_work;
1576
e953fd7b 1577 struct drm_property *broadcast_rgb_property;
3f43c48d 1578 struct drm_property *force_audio_property;
e3689190 1579
254f965c 1580 uint32_t hw_context_size;
a33afea5 1581 struct list_head context_list;
f4c956ad 1582
3e68320e 1583 u32 fdi_rx_config;
68d18ad7 1584
842f1c8b 1585 u32 suspend_count;
f4c956ad 1586 struct i915_suspend_saved_registers regfile;
231f42a4 1587
53615a5e
VS
1588 struct {
1589 /*
1590 * Raw watermark latency values:
1591 * in 0.1us units for WM0,
1592 * in 0.5us units for WM1+.
1593 */
1594 /* primary */
1595 uint16_t pri_latency[5];
1596 /* sprite */
1597 uint16_t spr_latency[5];
1598 /* cursor */
1599 uint16_t cur_latency[5];
609cedef
VS
1600
1601 /* current hardware state */
820c1980 1602 struct ilk_wm_values hw;
53615a5e
VS
1603 } wm;
1604
8a187455
PZ
1605 struct i915_runtime_pm pm;
1606
231f42a4
DV
1607 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1608 * here! */
1609 struct i915_dri1_state dri1;
db1b76ca
DV
1610 /* Old ums support infrastructure, same warning applies. */
1611 struct i915_ums_state ums;
1da177e4
LT
1612} drm_i915_private_t;
1613
2c1792a1
CW
1614static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1615{
1616 return dev->dev_private;
1617}
1618
b4519513
CW
1619/* Iterate over initialised rings */
1620#define for_each_ring(ring__, dev_priv__, i__) \
1621 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1622 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1623
b1d7e4b4
WF
1624enum hdmi_force_audio {
1625 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1626 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1627 HDMI_AUDIO_AUTO, /* trust EDID */
1628 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1629};
1630
190d6cd5 1631#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1632
37e680a1
CW
1633struct drm_i915_gem_object_ops {
1634 /* Interface between the GEM object and its backing storage.
1635 * get_pages() is called once prior to the use of the associated set
1636 * of pages before to binding them into the GTT, and put_pages() is
1637 * called after we no longer need them. As we expect there to be
1638 * associated cost with migrating pages between the backing storage
1639 * and making them available for the GPU (e.g. clflush), we may hold
1640 * onto the pages after they are no longer referenced by the GPU
1641 * in case they may be used again shortly (for example migrating the
1642 * pages to a different memory domain within the GTT). put_pages()
1643 * will therefore most likely be called when the object itself is
1644 * being released or under memory pressure (where we attempt to
1645 * reap pages for the shrinker).
1646 */
1647 int (*get_pages)(struct drm_i915_gem_object *);
1648 void (*put_pages)(struct drm_i915_gem_object *);
1649};
1650
673a394b 1651struct drm_i915_gem_object {
c397b908 1652 struct drm_gem_object base;
673a394b 1653
37e680a1
CW
1654 const struct drm_i915_gem_object_ops *ops;
1655
2f633156
BW
1656 /** List of VMAs backed by this object */
1657 struct list_head vma_list;
1658
c1ad11fc
CW
1659 /** Stolen memory for this object, instead of being backed by shmem. */
1660 struct drm_mm_node *stolen;
35c20a60 1661 struct list_head global_list;
673a394b 1662
69dc4987 1663 struct list_head ring_list;
b25cb2f8
BW
1664 /** Used in execbuf to temporarily hold a ref */
1665 struct list_head obj_exec_link;
673a394b
EA
1666
1667 /**
65ce3027
CW
1668 * This is set if the object is on the active lists (has pending
1669 * rendering and so a non-zero seqno), and is not set if it i s on
1670 * inactive (ready to be unbound) list.
673a394b 1671 */
0206e353 1672 unsigned int active:1;
673a394b
EA
1673
1674 /**
1675 * This is set if the object has been written to since last bound
1676 * to the GTT
1677 */
0206e353 1678 unsigned int dirty:1;
778c3544
DV
1679
1680 /**
1681 * Fence register bits (if any) for this object. Will be set
1682 * as needed when mapped into the GTT.
1683 * Protected by dev->struct_mutex.
778c3544 1684 */
4b9de737 1685 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1686
778c3544
DV
1687 /**
1688 * Advice: are the backing pages purgeable?
1689 */
0206e353 1690 unsigned int madv:2;
778c3544 1691
778c3544
DV
1692 /**
1693 * Current tiling mode for the object.
1694 */
0206e353 1695 unsigned int tiling_mode:2;
5d82e3e6
CW
1696 /**
1697 * Whether the tiling parameters for the currently associated fence
1698 * register have changed. Note that for the purposes of tracking
1699 * tiling changes we also treat the unfenced register, the register
1700 * slot that the object occupies whilst it executes a fenced
1701 * command (such as BLT on gen2/3), as a "fence".
1702 */
1703 unsigned int fence_dirty:1;
778c3544 1704
75e9e915
DV
1705 /**
1706 * Is the object at the current location in the gtt mappable and
1707 * fenceable? Used to avoid costly recalculations.
1708 */
0206e353 1709 unsigned int map_and_fenceable:1;
75e9e915 1710
fb7d516a
DV
1711 /**
1712 * Whether the current gtt mapping needs to be mappable (and isn't just
1713 * mappable by accident). Track pin and fault separate for a more
1714 * accurate mappable working set.
1715 */
0206e353
AJ
1716 unsigned int fault_mappable:1;
1717 unsigned int pin_mappable:1;
cc98b413 1718 unsigned int pin_display:1;
fb7d516a 1719
caea7476
CW
1720 /*
1721 * Is the GPU currently using a fence to access this buffer,
1722 */
1723 unsigned int pending_fenced_gpu_access:1;
1724 unsigned int fenced_gpu_access:1;
1725
651d794f 1726 unsigned int cache_level:3;
93dfb40c 1727
7bddb01f 1728 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1729 unsigned int has_global_gtt_mapping:1;
9da3da66 1730 unsigned int has_dma_mapping:1;
7bddb01f 1731
9da3da66 1732 struct sg_table *pages;
a5570178 1733 int pages_pin_count;
673a394b 1734
1286ff73 1735 /* prime dma-buf support */
9a70cc2a
DA
1736 void *dma_buf_vmapping;
1737 int vmapping_count;
1738
caea7476
CW
1739 struct intel_ring_buffer *ring;
1740
1c293ea3 1741 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1742 uint32_t last_read_seqno;
1743 uint32_t last_write_seqno;
caea7476
CW
1744 /** Breadcrumb of last fenced GPU access to the buffer. */
1745 uint32_t last_fenced_seqno;
673a394b 1746
778c3544 1747 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1748 uint32_t stride;
673a394b 1749
80075d49
DV
1750 /** References from framebuffers, locks out tiling changes. */
1751 unsigned long framebuffer_references;
1752
280b713b 1753 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1754 unsigned long *bit_17;
280b713b 1755
79e53945 1756 /** User space pin count and filp owning the pin */
aa5f8021 1757 unsigned long user_pin_count;
79e53945 1758 struct drm_file *pin_filp;
71acb5eb
DA
1759
1760 /** for phy allocated objects */
1761 struct drm_i915_gem_phys_object *phys_obj;
673a394b
EA
1762};
1763
62b8b215 1764#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1765
673a394b
EA
1766/**
1767 * Request queue structure.
1768 *
1769 * The request queue allows us to note sequence numbers that have been emitted
1770 * and may be associated with active buffers to be retired.
1771 *
1772 * By keeping this list, we can avoid having to do questionable
1773 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1774 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1775 */
1776struct drm_i915_gem_request {
852835f3
ZN
1777 /** On Which ring this request was generated */
1778 struct intel_ring_buffer *ring;
1779
673a394b
EA
1780 /** GEM sequence number associated with this request. */
1781 uint32_t seqno;
1782
7d736f4f
MK
1783 /** Position in the ringbuffer of the start of the request */
1784 u32 head;
1785
1786 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1787 u32 tail;
1788
0e50e96b
MK
1789 /** Context related to this request */
1790 struct i915_hw_context *ctx;
1791
7d736f4f
MK
1792 /** Batch buffer related to this request if any */
1793 struct drm_i915_gem_object *batch_obj;
1794
673a394b
EA
1795 /** Time at which this request was emitted, in jiffies. */
1796 unsigned long emitted_jiffies;
1797
b962442e 1798 /** global list entry for this request */
673a394b 1799 struct list_head list;
b962442e 1800
f787a5f5 1801 struct drm_i915_file_private *file_priv;
b962442e
EA
1802 /** file_priv list entry for this request */
1803 struct list_head client_list;
673a394b
EA
1804};
1805
1806struct drm_i915_file_private {
b29c19b6 1807 struct drm_i915_private *dev_priv;
ab0e7ff9 1808 struct drm_file *file;
b29c19b6 1809
673a394b 1810 struct {
99057c81 1811 spinlock_t lock;
b962442e 1812 struct list_head request_list;
b29c19b6 1813 struct delayed_work idle_work;
673a394b 1814 } mm;
40521054 1815 struct idr context_idr;
e59ec13d 1816
0eea67eb 1817 struct i915_hw_context *private_default_ctx;
b29c19b6 1818 atomic_t rps_wait_boost;
673a394b
EA
1819};
1820
351e3db2
BV
1821/*
1822 * A command that requires special handling by the command parser.
1823 */
1824struct drm_i915_cmd_descriptor {
1825 /*
1826 * Flags describing how the command parser processes the command.
1827 *
1828 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1829 * a length mask if not set
1830 * CMD_DESC_SKIP: The command is allowed but does not follow the
1831 * standard length encoding for the opcode range in
1832 * which it falls
1833 * CMD_DESC_REJECT: The command is never allowed
1834 * CMD_DESC_REGISTER: The command should be checked against the
1835 * register whitelist for the appropriate ring
1836 * CMD_DESC_MASTER: The command is allowed if the submitting process
1837 * is the DRM master
1838 */
1839 u32 flags;
1840#define CMD_DESC_FIXED (1<<0)
1841#define CMD_DESC_SKIP (1<<1)
1842#define CMD_DESC_REJECT (1<<2)
1843#define CMD_DESC_REGISTER (1<<3)
1844#define CMD_DESC_BITMASK (1<<4)
1845#define CMD_DESC_MASTER (1<<5)
1846
1847 /*
1848 * The command's unique identification bits and the bitmask to get them.
1849 * This isn't strictly the opcode field as defined in the spec and may
1850 * also include type, subtype, and/or subop fields.
1851 */
1852 struct {
1853 u32 value;
1854 u32 mask;
1855 } cmd;
1856
1857 /*
1858 * The command's length. The command is either fixed length (i.e. does
1859 * not include a length field) or has a length field mask. The flag
1860 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1861 * a length mask. All command entries in a command table must include
1862 * length information.
1863 */
1864 union {
1865 u32 fixed;
1866 u32 mask;
1867 } length;
1868
1869 /*
1870 * Describes where to find a register address in the command to check
1871 * against the ring's register whitelist. Only valid if flags has the
1872 * CMD_DESC_REGISTER bit set.
1873 */
1874 struct {
1875 u32 offset;
1876 u32 mask;
1877 } reg;
1878
1879#define MAX_CMD_DESC_BITMASKS 3
1880 /*
1881 * Describes command checks where a particular dword is masked and
1882 * compared against an expected value. If the command does not match
1883 * the expected value, the parser rejects it. Only valid if flags has
1884 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1885 * are valid.
1886 */
1887 struct {
1888 u32 offset;
1889 u32 mask;
1890 u32 expected;
1891 } bits[MAX_CMD_DESC_BITMASKS];
1892};
1893
1894/*
1895 * A table of commands requiring special handling by the command parser.
1896 *
1897 * Each ring has an array of tables. Each table consists of an array of command
1898 * descriptors, which must be sorted with command opcodes in ascending order.
1899 */
1900struct drm_i915_cmd_table {
1901 const struct drm_i915_cmd_descriptor *table;
1902 int count;
1903};
1904
5c969aa7 1905#define INTEL_INFO(dev) (&to_i915(dev)->info)
cae5852d 1906
ffbab09b
VS
1907#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1908#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1909#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1910#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1911#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1912#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1913#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1914#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1915#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1916#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1917#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1918#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1919#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1920#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
1921#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1922#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 1923#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 1924#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
1925#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1926 (dev)->pdev->device == 0x0152 || \
1927 (dev)->pdev->device == 0x015a)
1928#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1929 (dev)->pdev->device == 0x0106 || \
1930 (dev)->pdev->device == 0x010A)
70a3eb7a 1931#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1932#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
4e8058a2 1933#define IS_BROADWELL(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1934#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 1935#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 1936 ((dev)->pdev->device & 0xFF00) == 0x0C00)
5dd8c4c3
BW
1937#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1938 (((dev)->pdev->device & 0xf) == 0x2 || \
1939 ((dev)->pdev->device & 0xf) == 0x6 || \
1940 ((dev)->pdev->device & 0xf) == 0xe))
1941#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 1942 ((dev)->pdev->device & 0xFF00) == 0x0A00)
5dd8c4c3 1943#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
9435373e 1944#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 1945 ((dev)->pdev->device & 0x00F0) == 0x0020)
b833d685 1946#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 1947
85436696
JB
1948/*
1949 * The genX designation typically refers to the render engine, so render
1950 * capability related checks should use IS_GEN, while display and other checks
1951 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1952 * chips, etc.).
1953 */
cae5852d
ZN
1954#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1955#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1956#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1957#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1958#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1959#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 1960#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1961
73ae478c
BW
1962#define RENDER_RING (1<<RCS)
1963#define BSD_RING (1<<VCS)
1964#define BLT_RING (1<<BCS)
1965#define VEBOX_RING (1<<VECS)
1966#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1967#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1968#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
3d29b842 1969#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
651d794f 1970#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
cae5852d
ZN
1971#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1972
254f965c 1973#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
246cbfb5 1974#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6 && !IS_VALLEYVIEW(dev))
c5dc5cec
BW
1975#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev) \
1976 && !IS_BROADWELL(dev))
1977#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
7e0d96bc 1978#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
1d2a314c 1979
05394f39 1980#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1981#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1982
b45305fc
DV
1983/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1984#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
1985/*
1986 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
1987 * even when in MSI mode. This results in spurious interrupt warnings if the
1988 * legacy irq no. is shared with another device. The kernel then disables that
1989 * interrupt source and so prevents the other device from working properly.
1990 */
1991#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
1992#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 1993
cae5852d
ZN
1994/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1995 * rows, which changed the alignment requirements and fence programming.
1996 */
1997#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1998 IS_I915GM(dev)))
1999#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2000#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2001#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2002#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2003#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2004
2005#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2006#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2007#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2008
2a114cc1 2009#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2010
dd93be58 2011#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2012#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 2013#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
7c6c2652 2014#define HAS_PC8(dev) (IS_HASWELL(dev)) /* XXX HSW:ULX */
df4547d8 2015#define HAS_RUNTIME_PM(dev) (IS_HASWELL(dev))
affa9354 2016
17a303ec
PZ
2017#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2018#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2019#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2020#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2021#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2022#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2023
2c1792a1 2024#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 2025#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2026#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2027#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2028#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2029#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2030
040d2baa
BW
2031/* DPF == dynamic parity feature */
2032#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2033#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2034
c8735b0c
BW
2035#define GT_FREQUENCY_MULTIPLIER 50
2036
05394f39
CW
2037#include "i915_trace.h"
2038
baa70943 2039extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2040extern int i915_max_ioctl;
2041
6a9ee8af
DA
2042extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2043extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
2044extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2045extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2046
d330a953
JN
2047/* i915_params.c */
2048struct i915_params {
2049 int modeset;
2050 int panel_ignore_lid;
2051 unsigned int powersave;
2052 int semaphores;
2053 unsigned int lvds_downclock;
2054 int lvds_channel_mode;
2055 int panel_use_ssc;
2056 int vbt_sdvo_panel_type;
2057 int enable_rc6;
2058 int enable_fbc;
d330a953
JN
2059 int enable_ppgtt;
2060 int enable_psr;
2061 unsigned int preliminary_hw_support;
2062 int disable_power_well;
2063 int enable_ips;
e5aa6541 2064 int invert_brightness;
351e3db2 2065 int enable_cmd_parser;
e5aa6541
DL
2066 /* leave bools at the end to not create holes */
2067 bool enable_hangcheck;
2068 bool fastboot;
d330a953
JN
2069 bool prefault_disable;
2070 bool reset;
a0bae57f 2071 bool disable_display;
d330a953
JN
2072};
2073extern struct i915_params i915 __read_mostly;
2074
1da177e4 2075 /* i915_dma.c */
d05c617e 2076void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 2077extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 2078extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2079extern int i915_driver_unload(struct drm_device *);
673a394b 2080extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 2081extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
2082extern void i915_driver_preclose(struct drm_device *dev,
2083 struct drm_file *file_priv);
673a394b
EA
2084extern void i915_driver_postclose(struct drm_device *dev,
2085 struct drm_file *file_priv);
84b1fd10 2086extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2087#ifdef CONFIG_COMPAT
0d6aa60b
DA
2088extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2089 unsigned long arg);
c43b5634 2090#endif
673a394b 2091extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
2092 struct drm_clip_rect *box,
2093 int DR1, int DR4);
8e96d9c4 2094extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2095extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2096extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2097extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2098extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2099extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2100
073f34d9 2101extern void intel_console_resume(struct work_struct *work);
af6061af 2102
1da177e4 2103/* i915_irq.c */
10cd45b6 2104void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2105__printf(3, 4)
2106void i915_handle_error(struct drm_device *dev, bool wedged,
2107 const char *fmt, ...);
1da177e4 2108
76c3552f
D
2109void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2110 int new_delay);
f71d4af4 2111extern void intel_irq_init(struct drm_device *dev);
20afbda2 2112extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
2113
2114extern void intel_uncore_sanitize(struct drm_device *dev);
2115extern void intel_uncore_early_sanitize(struct drm_device *dev);
2116extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2117extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2118extern void intel_uncore_fini(struct drm_device *dev);
b1f14ad0 2119
7c463586 2120void
755e9019
ID
2121i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe,
2122 u32 status_mask);
7c463586
KP
2123
2124void
755e9019
ID
2125i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe,
2126 u32 status_mask);
7c463586 2127
f8b79e58
ID
2128void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2129void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2130
673a394b
EA
2131/* i915_gem.c */
2132int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2133 struct drm_file *file_priv);
2134int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2135 struct drm_file *file_priv);
2136int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2137 struct drm_file *file_priv);
2138int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2139 struct drm_file *file_priv);
2140int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2141 struct drm_file *file_priv);
de151cf6
JB
2142int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2143 struct drm_file *file_priv);
673a394b
EA
2144int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2145 struct drm_file *file_priv);
2146int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2147 struct drm_file *file_priv);
2148int i915_gem_execbuffer(struct drm_device *dev, void *data,
2149 struct drm_file *file_priv);
76446cac
JB
2150int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2151 struct drm_file *file_priv);
673a394b
EA
2152int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2153 struct drm_file *file_priv);
2154int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2155 struct drm_file *file_priv);
2156int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2157 struct drm_file *file_priv);
199adf40
BW
2158int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2159 struct drm_file *file);
2160int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2161 struct drm_file *file);
673a394b
EA
2162int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2163 struct drm_file *file_priv);
3ef94daa
CW
2164int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2165 struct drm_file *file_priv);
673a394b
EA
2166int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2167 struct drm_file *file_priv);
2168int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2169 struct drm_file *file_priv);
2170int i915_gem_set_tiling(struct drm_device *dev, void *data,
2171 struct drm_file *file_priv);
2172int i915_gem_get_tiling(struct drm_device *dev, void *data,
2173 struct drm_file *file_priv);
5a125c3c
EA
2174int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2175 struct drm_file *file_priv);
23ba4fd0
BW
2176int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2177 struct drm_file *file_priv);
673a394b 2178void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2179void *i915_gem_object_alloc(struct drm_device *dev);
2180void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2181void i915_gem_object_init(struct drm_i915_gem_object *obj,
2182 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2183struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2184 size_t size);
7e0d96bc
BW
2185void i915_init_vm(struct drm_i915_private *dev_priv,
2186 struct i915_address_space *vm);
673a394b 2187void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2188void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2189
1ec9e26d
DV
2190#define PIN_MAPPABLE 0x1
2191#define PIN_NONBLOCK 0x2
bf3d149b 2192#define PIN_GLOBAL 0x4
2021746e 2193int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2194 struct i915_address_space *vm,
2021746e 2195 uint32_t alignment,
1ec9e26d 2196 unsigned flags);
07fe0b12 2197int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2198int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2199void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2200void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2201void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2202
4c914c0c
BV
2203int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2204 int *needs_clflush);
2205
37e680a1 2206int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2207static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2208{
67d5a50c
ID
2209 struct sg_page_iter sg_iter;
2210
2211 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2212 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2213
2214 return NULL;
9da3da66 2215}
a5570178
CW
2216static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2217{
2218 BUG_ON(obj->pages == NULL);
2219 obj->pages_pin_count++;
2220}
2221static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2222{
2223 BUG_ON(obj->pages_pin_count == 0);
2224 obj->pages_pin_count--;
2225}
2226
54cf91dc 2227int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
2228int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2229 struct intel_ring_buffer *to);
e2d05a8b
BW
2230void i915_vma_move_to_active(struct i915_vma *vma,
2231 struct intel_ring_buffer *ring);
ff72145b
DA
2232int i915_gem_dumb_create(struct drm_file *file_priv,
2233 struct drm_device *dev,
2234 struct drm_mode_create_dumb *args);
2235int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2236 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2237/**
2238 * Returns true if seq1 is later than seq2.
2239 */
2240static inline bool
2241i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2242{
2243 return (int32_t)(seq1 - seq2) >= 0;
2244}
2245
fca26bb4
MK
2246int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2247int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2248int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2249int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2250
9a5a53b3 2251static inline bool
1690e1eb
CW
2252i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2253{
2254 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2255 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2256 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
2257 return true;
2258 } else
2259 return false;
1690e1eb
CW
2260}
2261
2262static inline void
2263i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2264{
2265 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2266 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
b8c3af76 2267 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1690e1eb
CW
2268 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2269 }
2270}
2271
8d9fc7fd
CW
2272struct drm_i915_gem_request *
2273i915_gem_find_active_request(struct intel_ring_buffer *ring);
2274
b29c19b6 2275bool i915_gem_retire_requests(struct drm_device *dev);
33196ded 2276int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2277 bool interruptible);
1f83fee0
DV
2278static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2279{
2280 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2281 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2282}
2283
2284static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2285{
2ac0f450
MK
2286 return atomic_read(&error->reset_counter) & I915_WEDGED;
2287}
2288
2289static inline u32 i915_reset_count(struct i915_gpu_error *error)
2290{
2291 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2292}
a71d8d94 2293
069efc1d 2294void i915_gem_reset(struct drm_device *dev);
000433b6 2295bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2296int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2297int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 2298int __must_check i915_gem_init_hw(struct drm_device *dev);
c3787e2e 2299int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
f691e2f4 2300void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2301void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2302int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2303int __must_check i915_gem_suspend(struct drm_device *dev);
0025c077
MK
2304int __i915_add_request(struct intel_ring_buffer *ring,
2305 struct drm_file *file,
7d736f4f 2306 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2307 u32 *seqno);
2308#define i915_add_request(ring, seqno) \
854c94a7 2309 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
2310int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2311 uint32_t seqno);
de151cf6 2312int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2313int __must_check
2314i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2315 bool write);
2316int __must_check
dabdfe02
CW
2317i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2318int __must_check
2da3b9b9
CW
2319i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2320 u32 alignment,
2021746e 2321 struct intel_ring_buffer *pipelined);
cc98b413 2322void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
71acb5eb 2323int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 2324 struct drm_i915_gem_object *obj,
6eeefaf3
CW
2325 int id,
2326 int align);
71acb5eb 2327void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 2328 struct drm_i915_gem_object *obj);
71acb5eb 2329void i915_gem_free_all_phys_object(struct drm_device *dev);
b29c19b6 2330int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2331void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2332
0fa87796
ID
2333uint32_t
2334i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2335uint32_t
d865110c
ID
2336i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2337 int tiling_mode, bool fenced);
467cffba 2338
e4ffd173
CW
2339int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2340 enum i915_cache_level cache_level);
2341
1286ff73
DV
2342struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2343 struct dma_buf *dma_buf);
2344
2345struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2346 struct drm_gem_object *gem_obj, int flags);
2347
19b2dbde
CW
2348void i915_gem_restore_fences(struct drm_device *dev);
2349
a70a3148
BW
2350unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2351 struct i915_address_space *vm);
2352bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2353bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2354 struct i915_address_space *vm);
2355unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2356 struct i915_address_space *vm);
2357struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2358 struct i915_address_space *vm);
accfef2e
BW
2359struct i915_vma *
2360i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2361 struct i915_address_space *vm);
5c2abbea
BW
2362
2363struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2364static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2365 struct i915_vma *vma;
2366 list_for_each_entry(vma, &obj->vma_list, vma_link)
2367 if (vma->pin_count > 0)
2368 return true;
2369 return false;
2370}
5c2abbea 2371
a70a3148
BW
2372/* Some GGTT VM helpers */
2373#define obj_to_ggtt(obj) \
2374 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2375static inline bool i915_is_ggtt(struct i915_address_space *vm)
2376{
2377 struct i915_address_space *ggtt =
2378 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2379 return vm == ggtt;
2380}
2381
2382static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2383{
2384 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2385}
2386
2387static inline unsigned long
2388i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2389{
2390 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2391}
2392
2393static inline unsigned long
2394i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2395{
2396 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2397}
c37e2204
BW
2398
2399static inline int __must_check
2400i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2401 uint32_t alignment,
1ec9e26d 2402 unsigned flags)
c37e2204 2403{
bf3d149b 2404 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
c37e2204 2405}
a70a3148 2406
b287110e
DV
2407static inline int
2408i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2409{
2410 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2411}
2412
2413void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2414
254f965c 2415/* i915_gem_context.c */
0eea67eb 2416#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
8245be31 2417int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2418void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2419void i915_gem_context_reset(struct drm_device *dev);
e422b888 2420int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2421int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2422void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841 2423int i915_switch_context(struct intel_ring_buffer *ring,
41bde553
BW
2424 struct drm_file *file, struct i915_hw_context *to);
2425struct i915_hw_context *
2426i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b
MK
2427void i915_gem_context_free(struct kref *ctx_ref);
2428static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2429{
c482972a
BW
2430 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2431 kref_get(&ctx->ref);
dce3271b
MK
2432}
2433
2434static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2435{
c482972a
BW
2436 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2437 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2438}
2439
3fac8978
MK
2440static inline bool i915_gem_context_is_default(const struct i915_hw_context *c)
2441{
2442 return c->id == DEFAULT_CONTEXT_ID;
2443}
2444
84624813
BW
2445int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2446 struct drm_file *file);
2447int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2448 struct drm_file *file);
1286ff73 2449
679845ed
BW
2450/* i915_gem_evict.c */
2451int __must_check i915_gem_evict_something(struct drm_device *dev,
2452 struct i915_address_space *vm,
2453 int min_size,
2454 unsigned alignment,
2455 unsigned cache_level,
1ec9e26d 2456 unsigned flags);
679845ed
BW
2457int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2458int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2459
76aaf220 2460/* i915_gem_gtt.c */
828c7908
BW
2461void i915_check_and_clear_faults(struct drm_device *dev);
2462void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
76aaf220 2463void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907 2464int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
74163907 2465void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
2466void i915_gem_init_global_gtt(struct drm_device *dev);
2467void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2468 unsigned long mappable_end, unsigned long end);
e76e9aeb 2469int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 2470static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2471{
2472 if (INTEL_INFO(dev)->gen < 6)
2473 intel_gtt_chipset_flush();
2474}
246cbfb5 2475int i915_gem_init_ppgtt(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt);
93a25a9e 2476bool intel_enable_ppgtt(struct drm_device *dev, bool full);
246cbfb5 2477
9797fbfb
CW
2478/* i915_gem_stolen.c */
2479int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
2480int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2481void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2482void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2483struct drm_i915_gem_object *
2484i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2485struct drm_i915_gem_object *
2486i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2487 u32 stolen_offset,
2488 u32 gtt_offset,
2489 u32 size);
0104fdbb 2490void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 2491
673a394b 2492/* i915_gem_tiling.c */
2c1792a1 2493static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67
CW
2494{
2495 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2496
2497 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2498 obj->tiling_mode != I915_TILING_NONE;
2499}
2500
673a394b 2501void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2502void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2503void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2504
2505/* i915_gem_debug.c */
23bc5982
CW
2506#if WATCH_LISTS
2507int i915_verify_lists(struct drm_device *dev);
673a394b 2508#else
23bc5982 2509#define i915_verify_lists(dev) 0
673a394b 2510#endif
1da177e4 2511
2017263e 2512/* i915_debugfs.c */
27c202ad
BG
2513int i915_debugfs_init(struct drm_minor *minor);
2514void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2515#ifdef CONFIG_DEBUG_FS
07144428
DL
2516void intel_display_crc_init(struct drm_device *dev);
2517#else
f8c168fa 2518static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2519#endif
84734a04
MK
2520
2521/* i915_gpu_error.c */
edc3d884
MK
2522__printf(2, 3)
2523void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2524int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2525 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2526int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2527 size_t count, loff_t pos);
2528static inline void i915_error_state_buf_release(
2529 struct drm_i915_error_state_buf *eb)
2530{
2531 kfree(eb->buf);
2532}
58174462
MK
2533void i915_capture_error_state(struct drm_device *dev, bool wedge,
2534 const char *error_msg);
84734a04
MK
2535void i915_error_state_get(struct drm_device *dev,
2536 struct i915_error_state_file_priv *error_priv);
2537void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2538void i915_destroy_error_state(struct drm_device *dev);
2539
2540void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2541const char *i915_cache_level_str(int type);
2017263e 2542
351e3db2
BV
2543/* i915_cmd_parser.c */
2544void i915_cmd_parser_init_ring(struct intel_ring_buffer *ring);
2545bool i915_needs_cmd_parser(struct intel_ring_buffer *ring);
2546int i915_parse_cmds(struct intel_ring_buffer *ring,
2547 struct drm_i915_gem_object *batch_obj,
2548 u32 batch_start_offset,
2549 bool is_master);
2550
317c35d1
JB
2551/* i915_suspend.c */
2552extern int i915_save_state(struct drm_device *dev);
2553extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2554
d8157a36
DV
2555/* i915_ums.c */
2556void i915_save_display_reg(struct drm_device *dev);
2557void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2558
0136db58
BW
2559/* i915_sysfs.c */
2560void i915_setup_sysfs(struct drm_device *dev_priv);
2561void i915_teardown_sysfs(struct drm_device *dev_priv);
2562
f899fc64
CW
2563/* intel_i2c.c */
2564extern int intel_setup_gmbus(struct drm_device *dev);
2565extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2566static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2567{
2ed06c93 2568 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2569}
2570
2571extern struct i2c_adapter *intel_gmbus_get_adapter(
2572 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2573extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2574extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2575static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2576{
2577 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2578}
f899fc64
CW
2579extern void intel_i2c_reset(struct drm_device *dev);
2580
3b617967 2581/* intel_opregion.c */
9c4b0a68 2582struct intel_encoder;
44834a67 2583#ifdef CONFIG_ACPI
27d50c82 2584extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
2585extern void intel_opregion_init(struct drm_device *dev);
2586extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2587extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2588extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2589 bool enable);
ecbc5cf3
JN
2590extern int intel_opregion_notify_adapter(struct drm_device *dev,
2591 pci_power_t state);
65e082c9 2592#else
27d50c82 2593static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
2594static inline void intel_opregion_init(struct drm_device *dev) { return; }
2595static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2596static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2597static inline int
2598intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2599{
2600 return 0;
2601}
ecbc5cf3
JN
2602static inline int
2603intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2604{
2605 return 0;
2606}
65e082c9 2607#endif
8ee1c3db 2608
723bfd70
JB
2609/* intel_acpi.c */
2610#ifdef CONFIG_ACPI
2611extern void intel_register_dsm_handler(void);
2612extern void intel_unregister_dsm_handler(void);
2613#else
2614static inline void intel_register_dsm_handler(void) { return; }
2615static inline void intel_unregister_dsm_handler(void) { return; }
2616#endif /* CONFIG_ACPI */
2617
79e53945 2618/* modesetting */
f817586c 2619extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2620extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2621extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2622extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2623extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 2624extern void intel_connector_unregister(struct intel_connector *);
28d52043 2625extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2626extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2627 bool force_restore);
44cec740 2628extern void i915_redisable_vga(struct drm_device *dev);
04098753 2629extern void i915_redisable_vga_power_on(struct drm_device *dev);
ee5382ae 2630extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2631extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2632extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2633extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2634extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2635extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2636extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2637extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2638extern void intel_detect_pch(struct drm_device *dev);
2639extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2640extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2641
2911a35b 2642extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2643int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2644 struct drm_file *file);
b6359918
MK
2645int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2646 struct drm_file *file);
575155a9 2647
6ef3d427
CW
2648/* overlay */
2649extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2650extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2651 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2652
2653extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2654extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2655 struct drm_device *dev,
2656 struct intel_display_error_state *error);
6ef3d427 2657
b7287d80
BW
2658/* On SNB platform, before reading ring registers forcewake bit
2659 * must be set to prevent GT core from power down and stale values being
2660 * returned.
2661 */
c8d9a590
D
2662void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2663void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 2664void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 2665
42c0526c
BW
2666int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2667int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2668
2669/* intel_sideband.c */
64936258
JN
2670u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2671void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2672u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2673u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2674void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2675u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2676void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2677u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2678void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2679u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2680void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2681u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2682void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2683u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2684void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2685u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2686 enum intel_sbi_destination destination);
2687void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2688 enum intel_sbi_destination destination);
e9fe51c6
SK
2689u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2690void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2691
2ec3815f
VS
2692int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2693int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2694
940aece4
D
2695void vlv_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2696void vlv_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2697
2698#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
2699 (((reg) >= 0x2000 && (reg) < 0x4000) ||\
2700 ((reg) >= 0x5000 && (reg) < 0x8000) ||\
2701 ((reg) >= 0xB000 && (reg) < 0x12000) ||\
2702 ((reg) >= 0x2E000 && (reg) < 0x30000))
2703
2704#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)\
2705 (((reg) >= 0x12000 && (reg) < 0x14000) ||\
2706 ((reg) >= 0x22000 && (reg) < 0x24000) ||\
2707 ((reg) >= 0x30000 && (reg) < 0x40000))
2708
c8d9a590
D
2709#define FORCEWAKE_RENDER (1 << 0)
2710#define FORCEWAKE_MEDIA (1 << 1)
2711#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2712
2713
0b274481
BW
2714#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2715#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2716
2717#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2718#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2719#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2720#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2721
2722#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2723#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2724#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2725#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2726
2727#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2728#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d
ZN
2729
2730#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2731#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2732
55bc60db
VS
2733/* "Broadcast RGB" property */
2734#define INTEL_BROADCAST_RGB_AUTO 0
2735#define INTEL_BROADCAST_RGB_FULL 1
2736#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2737
766aa1c4
VS
2738static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2739{
2740 if (HAS_PCH_SPLIT(dev))
2741 return CPU_VGACNTRL;
2742 else if (IS_VALLEYVIEW(dev))
2743 return VLV_VGACNTRL;
2744 else
2745 return VGACNTRL;
2746}
2747
2bb4629a
VS
2748static inline void __user *to_user_ptr(u64 address)
2749{
2750 return (void __user *)(uintptr_t)address;
2751}
2752
df97729f
ID
2753static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2754{
2755 unsigned long j = msecs_to_jiffies(m);
2756
2757 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2758}
2759
2760static inline unsigned long
2761timespec_to_jiffies_timeout(const struct timespec *value)
2762{
2763 unsigned long j = timespec_to_jiffies(value);
2764
2765 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2766}
2767
dce56b3c
PZ
2768/*
2769 * If you need to wait X milliseconds between events A and B, but event B
2770 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2771 * when event A happened, then just before event B you call this function and
2772 * pass the timestamp as the first argument, and X as the second argument.
2773 */
2774static inline void
2775wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2776{
ec5e0cfb 2777 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
2778
2779 /*
2780 * Don't re-read the value of "jiffies" every time since it may change
2781 * behind our back and break the math.
2782 */
2783 tmp_jiffies = jiffies;
2784 target_jiffies = timestamp_jiffies +
2785 msecs_to_jiffies_timeout(to_wait_ms);
2786
2787 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
2788 remaining_jiffies = target_jiffies - tmp_jiffies;
2789 while (remaining_jiffies)
2790 remaining_jiffies =
2791 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
2792 }
2793}
2794
1da177e4 2795#endif