]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Add a FIXME about drrs/psr interactions
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0260c420 38#include "i915_gem_gtt.h"
0839ccb8 39#include <linux/io-mapping.h>
f899fc64 40#include <linux/i2c.h>
c167a6fc 41#include <linux/i2c-algo-bit.h>
0ade6386 42#include <drm/intel-gtt.h>
aaa6fd2a 43#include <linux/backlight.h>
5cc9ed4b 44#include <linux/hashtable.h>
2911a35b 45#include <linux/intel-iommu.h>
742cbee8 46#include <linux/kref.h>
9ee32fea 47#include <linux/pm_qos.h>
585fb111 48
1da177e4
LT
49/* General customization:
50 */
51
52#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
53
54#define DRIVER_NAME "i915"
55#define DRIVER_DESC "Intel Graphics"
34882298 56#define DRIVER_DATE "20140620"
1da177e4 57
317c35d1 58enum pipe {
752aa88a 59 INVALID_PIPE = -1,
317c35d1
JB
60 PIPE_A = 0,
61 PIPE_B,
9db4a9c7 62 PIPE_C,
a57c774a
AK
63 _PIPE_EDP,
64 I915_MAX_PIPES = _PIPE_EDP
317c35d1 65};
9db4a9c7 66#define pipe_name(p) ((p) + 'A')
317c35d1 67
a5c961d1
PZ
68enum transcoder {
69 TRANSCODER_A = 0,
70 TRANSCODER_B,
71 TRANSCODER_C,
a57c774a
AK
72 TRANSCODER_EDP,
73 I915_MAX_TRANSCODERS
a5c961d1
PZ
74};
75#define transcoder_name(t) ((t) + 'A')
76
80824003
JB
77enum plane {
78 PLANE_A = 0,
79 PLANE_B,
9db4a9c7 80 PLANE_C,
80824003 81};
9db4a9c7 82#define plane_name(p) ((p) + 'A')
52440211 83
d615a166 84#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 85
2b139522
ED
86enum port {
87 PORT_A = 0,
88 PORT_B,
89 PORT_C,
90 PORT_D,
91 PORT_E,
92 I915_MAX_PORTS
93};
94#define port_name(p) ((p) + 'A')
95
a09caddd 96#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
97
98enum dpio_channel {
99 DPIO_CH0,
100 DPIO_CH1
101};
102
103enum dpio_phy {
104 DPIO_PHY0,
105 DPIO_PHY1
106};
107
b97186f0
PZ
108enum intel_display_power_domain {
109 POWER_DOMAIN_PIPE_A,
110 POWER_DOMAIN_PIPE_B,
111 POWER_DOMAIN_PIPE_C,
112 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
113 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
114 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
115 POWER_DOMAIN_TRANSCODER_A,
116 POWER_DOMAIN_TRANSCODER_B,
117 POWER_DOMAIN_TRANSCODER_C,
f52e353e 118 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
119 POWER_DOMAIN_PORT_DDI_A_2_LANES,
120 POWER_DOMAIN_PORT_DDI_A_4_LANES,
121 POWER_DOMAIN_PORT_DDI_B_2_LANES,
122 POWER_DOMAIN_PORT_DDI_B_4_LANES,
123 POWER_DOMAIN_PORT_DDI_C_2_LANES,
124 POWER_DOMAIN_PORT_DDI_C_4_LANES,
125 POWER_DOMAIN_PORT_DDI_D_2_LANES,
126 POWER_DOMAIN_PORT_DDI_D_4_LANES,
127 POWER_DOMAIN_PORT_DSI,
128 POWER_DOMAIN_PORT_CRT,
129 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 130 POWER_DOMAIN_VGA,
fbeeaa23 131 POWER_DOMAIN_AUDIO,
bd2bb1b9 132 POWER_DOMAIN_PLLS,
baa70707 133 POWER_DOMAIN_INIT,
bddc7645
ID
134
135 POWER_DOMAIN_NUM,
b97186f0
PZ
136};
137
138#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
139#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
140 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
141#define POWER_DOMAIN_TRANSCODER(tran) \
142 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
143 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 144
1d843f9d
EE
145enum hpd_pin {
146 HPD_NONE = 0,
147 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
148 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
149 HPD_CRT,
150 HPD_SDVO_B,
151 HPD_SDVO_C,
152 HPD_PORT_B,
153 HPD_PORT_C,
154 HPD_PORT_D,
155 HPD_NUM_PINS
156};
157
2a2d5482
CW
158#define I915_GEM_GPU_DOMAINS \
159 (I915_GEM_DOMAIN_RENDER | \
160 I915_GEM_DOMAIN_SAMPLER | \
161 I915_GEM_DOMAIN_COMMAND | \
162 I915_GEM_DOMAIN_INSTRUCTION | \
163 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 164
7eb552ae 165#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
d615a166 166#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 167
d79b814d
DL
168#define for_each_crtc(dev, crtc) \
169 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
170
d063ae48
DL
171#define for_each_intel_crtc(dev, intel_crtc) \
172 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
173
6c2b7c12
DV
174#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
175 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
176 if ((intel_encoder)->base.crtc == (__crtc))
177
53f5e3ca
JB
178#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
179 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
180 if ((intel_connector)->base.encoder == (__encoder))
181
b04c5bd6
BF
182#define for_each_power_domain(domain, mask) \
183 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
184 if ((1 << (domain)) & (mask))
185
e7b903d2 186struct drm_i915_private;
5cc9ed4b 187struct i915_mmu_object;
e7b903d2 188
46edb027
DV
189enum intel_dpll_id {
190 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
191 /* real shared dpll ids must be >= 0 */
9cd86933
DV
192 DPLL_ID_PCH_PLL_A = 0,
193 DPLL_ID_PCH_PLL_B = 1,
194 DPLL_ID_WRPLL1 = 0,
195 DPLL_ID_WRPLL2 = 1,
46edb027
DV
196};
197#define I915_NUM_PLLS 2
198
5358901f 199struct intel_dpll_hw_state {
66e985c0 200 uint32_t dpll;
8bcc2795 201 uint32_t dpll_md;
66e985c0
DV
202 uint32_t fp0;
203 uint32_t fp1;
d452c5b6 204 uint32_t wrpll;
5358901f
DV
205};
206
e72f9fbf 207struct intel_shared_dpll {
ee7b9f93
JB
208 int refcount; /* count of number of CRTCs sharing this PLL */
209 int active; /* count of number of active CRTCs (i.e. DPMS on) */
210 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
211 const char *name;
212 /* should match the index in the dev_priv->shared_dplls array */
213 enum intel_dpll_id id;
5358901f 214 struct intel_dpll_hw_state hw_state;
96f6128c
DV
215 /* The mode_set hook is optional and should be used together with the
216 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
217 void (*mode_set)(struct drm_i915_private *dev_priv,
218 struct intel_shared_dpll *pll);
e7b903d2
DV
219 void (*enable)(struct drm_i915_private *dev_priv,
220 struct intel_shared_dpll *pll);
221 void (*disable)(struct drm_i915_private *dev_priv,
222 struct intel_shared_dpll *pll);
5358901f
DV
223 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
224 struct intel_shared_dpll *pll,
225 struct intel_dpll_hw_state *hw_state);
ee7b9f93 226};
ee7b9f93 227
e69d0bc1
DV
228/* Used by dp and fdi links */
229struct intel_link_m_n {
230 uint32_t tu;
231 uint32_t gmch_m;
232 uint32_t gmch_n;
233 uint32_t link_m;
234 uint32_t link_n;
235};
236
237void intel_link_compute_m_n(int bpp, int nlanes,
238 int pixel_clock, int link_clock,
239 struct intel_link_m_n *m_n);
240
1da177e4
LT
241/* Interface history:
242 *
243 * 1.1: Original.
0d6aa60b
DA
244 * 1.2: Add Power Management
245 * 1.3: Add vblank support
de227f5f 246 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 247 * 1.5: Add vblank pipe configuration
2228ed67
MD
248 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
249 * - Support vertical blank on secondary display pipe
1da177e4
LT
250 */
251#define DRIVER_MAJOR 1
2228ed67 252#define DRIVER_MINOR 6
1da177e4
LT
253#define DRIVER_PATCHLEVEL 0
254
23bc5982 255#define WATCH_LISTS 0
42d6ab48 256#define WATCH_GTT 0
673a394b 257
0a3e67a4
JB
258struct opregion_header;
259struct opregion_acpi;
260struct opregion_swsci;
261struct opregion_asle;
262
8ee1c3db 263struct intel_opregion {
5bc4418b
BW
264 struct opregion_header __iomem *header;
265 struct opregion_acpi __iomem *acpi;
266 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
267 u32 swsci_gbda_sub_functions;
268 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
269 struct opregion_asle __iomem *asle;
270 void __iomem *vbt;
01fe9dbd 271 u32 __iomem *lid_state;
91a60f20 272 struct work_struct asle_work;
8ee1c3db 273};
44834a67 274#define OPREGION_SIZE (8*1024)
8ee1c3db 275
6ef3d427
CW
276struct intel_overlay;
277struct intel_overlay_error_state;
278
7c1c2871
DA
279struct drm_i915_master_private {
280 drm_local_map_t *sarea;
281 struct _drm_i915_sarea *sarea_priv;
282};
de151cf6 283#define I915_FENCE_REG_NONE -1
42b5aeab
VS
284#define I915_MAX_NUM_FENCES 32
285/* 32 fences + sign bit for FENCE_REG_NONE */
286#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
287
288struct drm_i915_fence_reg {
007cc8ac 289 struct list_head lru_list;
caea7476 290 struct drm_i915_gem_object *obj;
1690e1eb 291 int pin_count;
de151cf6 292};
7c1c2871 293
9b9d172d 294struct sdvo_device_mapping {
e957d772 295 u8 initialized;
9b9d172d 296 u8 dvo_port;
297 u8 slave_addr;
298 u8 dvo_wiring;
e957d772 299 u8 i2c_pin;
b1083333 300 u8 ddc_pin;
9b9d172d 301};
302
c4a1d9e4
CW
303struct intel_display_error_state;
304
63eeaf38 305struct drm_i915_error_state {
742cbee8 306 struct kref ref;
585b0288
BW
307 struct timeval time;
308
cb383002 309 char error_msg[128];
48b031e3 310 u32 reset_count;
62d5d69b 311 u32 suspend_count;
cb383002 312
585b0288 313 /* Generic register state */
63eeaf38
JB
314 u32 eir;
315 u32 pgtbl_er;
be998e2e 316 u32 ier;
b9a3906b 317 u32 ccid;
0f3b6849
CW
318 u32 derrmr;
319 u32 forcewake;
585b0288
BW
320 u32 error; /* gen6+ */
321 u32 err_int; /* gen7 */
322 u32 done_reg;
91ec5d11
BW
323 u32 gac_eco;
324 u32 gam_ecochk;
325 u32 gab_ctl;
326 u32 gfx_mode;
585b0288 327 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
328 u64 fence[I915_MAX_NUM_FENCES];
329 struct intel_overlay_error_state *overlay;
330 struct intel_display_error_state *display;
0ca36d78 331 struct drm_i915_error_object *semaphore_obj;
585b0288 332
52d39a21 333 struct drm_i915_error_ring {
372fbb8e 334 bool valid;
362b8af7
BW
335 /* Software tracked state */
336 bool waiting;
337 int hangcheck_score;
338 enum intel_ring_hangcheck_action hangcheck_action;
339 int num_requests;
340
341 /* our own tracking of ring head and tail */
342 u32 cpu_ring_head;
343 u32 cpu_ring_tail;
344
345 u32 semaphore_seqno[I915_NUM_RINGS - 1];
346
347 /* Register state */
348 u32 tail;
349 u32 head;
350 u32 ctl;
351 u32 hws;
352 u32 ipeir;
353 u32 ipehr;
354 u32 instdone;
362b8af7
BW
355 u32 bbstate;
356 u32 instpm;
357 u32 instps;
358 u32 seqno;
359 u64 bbaddr;
50877445 360 u64 acthd;
362b8af7 361 u32 fault_reg;
13ffadd1 362 u64 faddr;
362b8af7
BW
363 u32 rc_psmi; /* sleep state */
364 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
365
52d39a21
CW
366 struct drm_i915_error_object {
367 int page_count;
368 u32 gtt_offset;
369 u32 *pages[0];
ab0e7ff9 370 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 371
52d39a21
CW
372 struct drm_i915_error_request {
373 long jiffies;
374 u32 seqno;
ee4f42b1 375 u32 tail;
52d39a21 376 } *requests;
6c7a01ec
BW
377
378 struct {
379 u32 gfx_mode;
380 union {
381 u64 pdp[4];
382 u32 pp_dir_base;
383 };
384 } vm_info;
ab0e7ff9
CW
385
386 pid_t pid;
387 char comm[TASK_COMM_LEN];
52d39a21 388 } ring[I915_NUM_RINGS];
9df30794 389 struct drm_i915_error_buffer {
a779e5ab 390 u32 size;
9df30794 391 u32 name;
0201f1ec 392 u32 rseqno, wseqno;
9df30794
CW
393 u32 gtt_offset;
394 u32 read_domains;
395 u32 write_domain;
4b9de737 396 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
397 s32 pinned:2;
398 u32 tiling:2;
399 u32 dirty:1;
400 u32 purgeable:1;
5cc9ed4b 401 u32 userptr:1;
5d1333fc 402 s32 ring:4;
f56383cb 403 u32 cache_level:3;
95f5301d 404 } **active_bo, **pinned_bo;
6c7a01ec 405
95f5301d 406 u32 *active_bo_count, *pinned_bo_count;
63eeaf38
JB
407};
408
7bd688cd 409struct intel_connector;
b8cecdf5 410struct intel_crtc_config;
46f297fb 411struct intel_plane_config;
0e8ffe1b 412struct intel_crtc;
ee9300bb
DV
413struct intel_limit;
414struct dpll;
b8cecdf5 415
e70236a8 416struct drm_i915_display_funcs {
ee5382ae 417 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 418 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
419 void (*disable_fbc)(struct drm_device *dev);
420 int (*get_display_clock_speed)(struct drm_device *dev);
421 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
422 /**
423 * find_dpll() - Find the best values for the PLL
424 * @limit: limits for the PLL
425 * @crtc: current CRTC
426 * @target: target frequency in kHz
427 * @refclk: reference clock frequency in kHz
428 * @match_clock: if provided, @best_clock P divider must
429 * match the P divider from @match_clock
430 * used for LVDS downclocking
431 * @best_clock: best PLL values found
432 *
433 * Returns true on success, false on failure.
434 */
435 bool (*find_dpll)(const struct intel_limit *limit,
436 struct drm_crtc *crtc,
437 int target, int refclk,
438 struct dpll *match_clock,
439 struct dpll *best_clock);
46ba614c 440 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
441 void (*update_sprite_wm)(struct drm_plane *plane,
442 struct drm_crtc *crtc,
4c4ff43a 443 uint32_t sprite_width, int pixel_size,
bdd57d03 444 bool enable, bool scaled);
47fab737 445 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
446 /* Returns the active state of the crtc, and if the crtc is active,
447 * fills out the pipe-config with the hw state. */
448 bool (*get_pipe_config)(struct intel_crtc *,
449 struct intel_crtc_config *);
46f297fb
JB
450 void (*get_plane_config)(struct intel_crtc *,
451 struct intel_plane_config *);
f564048e 452 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
453 int x, int y,
454 struct drm_framebuffer *old_fb);
76e5a89c
DV
455 void (*crtc_enable)(struct drm_crtc *crtc);
456 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 457 void (*off)(struct drm_crtc *crtc);
e0dac65e 458 void (*write_eld)(struct drm_connector *connector,
34427052
JN
459 struct drm_crtc *crtc,
460 struct drm_display_mode *mode);
674cf967 461 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 462 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
463 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
464 struct drm_framebuffer *fb,
ed8d1975 465 struct drm_i915_gem_object *obj,
a4872ba6 466 struct intel_engine_cs *ring,
ed8d1975 467 uint32_t flags);
29b9bde6
DV
468 void (*update_primary_plane)(struct drm_crtc *crtc,
469 struct drm_framebuffer *fb,
470 int x, int y);
20afbda2 471 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
472 /* clock updates for mode set */
473 /* cursor updates */
474 /* render clock increase/decrease */
475 /* display clock increase/decrease */
476 /* pll clock increase/decrease */
7bd688cd
JN
477
478 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
479 uint32_t (*get_backlight)(struct intel_connector *connector);
480 void (*set_backlight)(struct intel_connector *connector,
481 uint32_t level);
482 void (*disable_backlight)(struct intel_connector *connector);
483 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
484};
485
907b28c5 486struct intel_uncore_funcs {
c8d9a590
D
487 void (*force_wake_get)(struct drm_i915_private *dev_priv,
488 int fw_engine);
489 void (*force_wake_put)(struct drm_i915_private *dev_priv,
490 int fw_engine);
0b274481
BW
491
492 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
493 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
494 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
495 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
496
497 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
498 uint8_t val, bool trace);
499 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
500 uint16_t val, bool trace);
501 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
502 uint32_t val, bool trace);
503 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
504 uint64_t val, bool trace);
990bbdad
CW
505};
506
907b28c5
CW
507struct intel_uncore {
508 spinlock_t lock; /** lock is also taken in irq contexts. */
509
510 struct intel_uncore_funcs funcs;
511
512 unsigned fifo_count;
513 unsigned forcewake_count;
aec347ab 514
940aece4
D
515 unsigned fw_rendercount;
516 unsigned fw_mediacount;
517
8232644c 518 struct timer_list force_wake_timer;
907b28c5
CW
519};
520
79fc46df
DL
521#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
522 func(is_mobile) sep \
523 func(is_i85x) sep \
524 func(is_i915g) sep \
525 func(is_i945gm) sep \
526 func(is_g33) sep \
527 func(need_gfx_hws) sep \
528 func(is_g4x) sep \
529 func(is_pineview) sep \
530 func(is_broadwater) sep \
531 func(is_crestline) sep \
532 func(is_ivybridge) sep \
533 func(is_valleyview) sep \
534 func(is_haswell) sep \
b833d685 535 func(is_preliminary) sep \
79fc46df
DL
536 func(has_fbc) sep \
537 func(has_pipe_cxsr) sep \
538 func(has_hotplug) sep \
539 func(cursor_needs_physical) sep \
540 func(has_overlay) sep \
541 func(overlay_needs_physical) sep \
542 func(supports_tv) sep \
dd93be58 543 func(has_llc) sep \
30568c45
DL
544 func(has_ddi) sep \
545 func(has_fpga_dbg)
c96ea64e 546
a587f779
DL
547#define DEFINE_FLAG(name) u8 name:1
548#define SEP_SEMICOLON ;
c96ea64e 549
cfdf1fa2 550struct intel_device_info {
10fce67a 551 u32 display_mmio_offset;
7eb552ae 552 u8 num_pipes:3;
d615a166 553 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 554 u8 gen;
73ae478c 555 u8 ring_mask; /* Rings supported by the HW */
a587f779 556 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
557 /* Register offsets for the various display pipes and transcoders */
558 int pipe_offsets[I915_MAX_TRANSCODERS];
559 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 560 int palette_offsets[I915_MAX_PIPES];
5efb3e28 561 int cursor_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
562};
563
a587f779
DL
564#undef DEFINE_FLAG
565#undef SEP_SEMICOLON
566
7faf1ab2
DV
567enum i915_cache_level {
568 I915_CACHE_NONE = 0,
350ec881
CW
569 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
570 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
571 caches, eg sampler/render caches, and the
572 large Last-Level-Cache. LLC is coherent with
573 the CPU, but L3 is only visible to the GPU. */
651d794f 574 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
575};
576
e59ec13d
MK
577struct i915_ctx_hang_stats {
578 /* This context had batch pending when hang was declared */
579 unsigned batch_pending;
580
581 /* This context had batch active when hang was declared */
582 unsigned batch_active;
be62acb4
MK
583
584 /* Time when this context was last blamed for a GPU reset */
585 unsigned long guilty_ts;
586
587 /* This context is banned to submit more work */
588 bool banned;
e59ec13d 589};
40521054
BW
590
591/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 592#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
593/**
594 * struct intel_context - as the name implies, represents a context.
595 * @ref: reference count.
596 * @user_handle: userspace tracking identity for this context.
597 * @remap_slice: l3 row remapping information.
598 * @file_priv: filp associated with this context (NULL for global default
599 * context).
600 * @hang_stats: information about the role of this context in possible GPU
601 * hangs.
602 * @vm: virtual memory space used by this context.
603 * @legacy_hw_ctx: render context backing object and whether it is correctly
604 * initialized (legacy ring submission mechanism only).
605 * @link: link in the global list of contexts.
606 *
607 * Contexts are memory images used by the hardware to store copies of their
608 * internal state.
609 */
273497e5 610struct intel_context {
dce3271b 611 struct kref ref;
821d66dd 612 int user_handle;
3ccfd19d 613 uint8_t remap_slice;
40521054 614 struct drm_i915_file_private *file_priv;
e59ec13d 615 struct i915_ctx_hang_stats hang_stats;
c7c48dfd 616 struct i915_address_space *vm;
a33afea5 617
ea0c76f8
OM
618 struct {
619 struct drm_i915_gem_object *rcs_state;
620 bool initialized;
621 } legacy_hw_ctx;
622
a33afea5 623 struct list_head link;
40521054
BW
624};
625
5c3fe8b0
BW
626struct i915_fbc {
627 unsigned long size;
5e59f717 628 unsigned threshold;
5c3fe8b0
BW
629 unsigned int fb_id;
630 enum plane plane;
631 int y;
632
c4213885 633 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
634 struct drm_mm_node *compressed_llb;
635
636 struct intel_fbc_work {
637 struct delayed_work work;
638 struct drm_crtc *crtc;
639 struct drm_framebuffer *fb;
5c3fe8b0
BW
640 } *fbc_work;
641
29ebf90f
CW
642 enum no_fbc_reason {
643 FBC_OK, /* FBC is enabled */
644 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
645 FBC_NO_OUTPUT, /* no outputs enabled to compress */
646 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
647 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
648 FBC_MODE_TOO_LARGE, /* mode too large for compression */
649 FBC_BAD_PLANE, /* fbc not supported on plane */
650 FBC_NOT_TILED, /* buffer not tiled */
651 FBC_MULTIPLE_PIPES, /* more than one pipe active */
652 FBC_MODULE_PARAM,
653 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
654 } no_fbc_reason;
b5e50c3f
JB
655};
656
439d7ac0
PB
657struct i915_drrs {
658 struct intel_connector *connector;
659};
660
a031d709
RV
661struct i915_psr {
662 bool sink_support;
663 bool source_ok;
7c8f8a70
RV
664 bool enabled;
665 bool active;
666 struct delayed_work work;
3f51e471 667};
5c3fe8b0 668
3bad0781 669enum intel_pch {
f0350830 670 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
671 PCH_IBX, /* Ibexpeak PCH */
672 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 673 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 674 PCH_NOP,
3bad0781
ZW
675};
676
988d6ee8
PZ
677enum intel_sbi_destination {
678 SBI_ICLK,
679 SBI_MPHY,
680};
681
b690e96c 682#define QUIRK_PIPEA_FORCE (1<<0)
435793df 683#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 684#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 685
8be48d92 686struct intel_fbdev;
1630fe75 687struct intel_fbc_work;
38651674 688
c2b9152f
DV
689struct intel_gmbus {
690 struct i2c_adapter adapter;
f2ce9faf 691 u32 force_bit;
c2b9152f 692 u32 reg0;
36c785f0 693 u32 gpio_reg;
c167a6fc 694 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
695 struct drm_i915_private *dev_priv;
696};
697
f4c956ad 698struct i915_suspend_saved_registers {
ba8bbcf6
JB
699 u8 saveLBB;
700 u32 saveDSPACNTR;
701 u32 saveDSPBCNTR;
e948e994 702 u32 saveDSPARB;
ba8bbcf6
JB
703 u32 savePIPEACONF;
704 u32 savePIPEBCONF;
705 u32 savePIPEASRC;
706 u32 savePIPEBSRC;
707 u32 saveFPA0;
708 u32 saveFPA1;
709 u32 saveDPLL_A;
710 u32 saveDPLL_A_MD;
711 u32 saveHTOTAL_A;
712 u32 saveHBLANK_A;
713 u32 saveHSYNC_A;
714 u32 saveVTOTAL_A;
715 u32 saveVBLANK_A;
716 u32 saveVSYNC_A;
717 u32 saveBCLRPAT_A;
5586c8bc 718 u32 saveTRANSACONF;
42048781
ZW
719 u32 saveTRANS_HTOTAL_A;
720 u32 saveTRANS_HBLANK_A;
721 u32 saveTRANS_HSYNC_A;
722 u32 saveTRANS_VTOTAL_A;
723 u32 saveTRANS_VBLANK_A;
724 u32 saveTRANS_VSYNC_A;
0da3ea12 725 u32 savePIPEASTAT;
ba8bbcf6
JB
726 u32 saveDSPASTRIDE;
727 u32 saveDSPASIZE;
728 u32 saveDSPAPOS;
585fb111 729 u32 saveDSPAADDR;
ba8bbcf6
JB
730 u32 saveDSPASURF;
731 u32 saveDSPATILEOFF;
732 u32 savePFIT_PGM_RATIOS;
0eb96d6e 733 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
734 u32 saveBLC_PWM_CTL;
735 u32 saveBLC_PWM_CTL2;
07bf139b 736 u32 saveBLC_HIST_CTL_B;
42048781
ZW
737 u32 saveBLC_CPU_PWM_CTL;
738 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
739 u32 saveFPB0;
740 u32 saveFPB1;
741 u32 saveDPLL_B;
742 u32 saveDPLL_B_MD;
743 u32 saveHTOTAL_B;
744 u32 saveHBLANK_B;
745 u32 saveHSYNC_B;
746 u32 saveVTOTAL_B;
747 u32 saveVBLANK_B;
748 u32 saveVSYNC_B;
749 u32 saveBCLRPAT_B;
5586c8bc 750 u32 saveTRANSBCONF;
42048781
ZW
751 u32 saveTRANS_HTOTAL_B;
752 u32 saveTRANS_HBLANK_B;
753 u32 saveTRANS_HSYNC_B;
754 u32 saveTRANS_VTOTAL_B;
755 u32 saveTRANS_VBLANK_B;
756 u32 saveTRANS_VSYNC_B;
0da3ea12 757 u32 savePIPEBSTAT;
ba8bbcf6
JB
758 u32 saveDSPBSTRIDE;
759 u32 saveDSPBSIZE;
760 u32 saveDSPBPOS;
585fb111 761 u32 saveDSPBADDR;
ba8bbcf6
JB
762 u32 saveDSPBSURF;
763 u32 saveDSPBTILEOFF;
585fb111
JB
764 u32 saveVGA0;
765 u32 saveVGA1;
766 u32 saveVGA_PD;
ba8bbcf6
JB
767 u32 saveVGACNTRL;
768 u32 saveADPA;
769 u32 saveLVDS;
585fb111
JB
770 u32 savePP_ON_DELAYS;
771 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
772 u32 saveDVOA;
773 u32 saveDVOB;
774 u32 saveDVOC;
775 u32 savePP_ON;
776 u32 savePP_OFF;
777 u32 savePP_CONTROL;
585fb111 778 u32 savePP_DIVISOR;
ba8bbcf6
JB
779 u32 savePFIT_CONTROL;
780 u32 save_palette_a[256];
781 u32 save_palette_b[256];
ba8bbcf6 782 u32 saveFBC_CONTROL;
0da3ea12
JB
783 u32 saveIER;
784 u32 saveIIR;
785 u32 saveIMR;
42048781
ZW
786 u32 saveDEIER;
787 u32 saveDEIMR;
788 u32 saveGTIER;
789 u32 saveGTIMR;
790 u32 saveFDI_RXA_IMR;
791 u32 saveFDI_RXB_IMR;
1f84e550 792 u32 saveCACHE_MODE_0;
1f84e550 793 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
794 u32 saveSWF0[16];
795 u32 saveSWF1[16];
796 u32 saveSWF2[3];
797 u8 saveMSR;
798 u8 saveSR[8];
123f794f 799 u8 saveGR[25];
ba8bbcf6 800 u8 saveAR_INDEX;
a59e122a 801 u8 saveAR[21];
ba8bbcf6 802 u8 saveDACMASK;
a59e122a 803 u8 saveCR[37];
4b9de737 804 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
805 u32 saveCURACNTR;
806 u32 saveCURAPOS;
807 u32 saveCURABASE;
808 u32 saveCURBCNTR;
809 u32 saveCURBPOS;
810 u32 saveCURBBASE;
811 u32 saveCURSIZE;
a4fc5ed6
KP
812 u32 saveDP_B;
813 u32 saveDP_C;
814 u32 saveDP_D;
815 u32 savePIPEA_GMCH_DATA_M;
816 u32 savePIPEB_GMCH_DATA_M;
817 u32 savePIPEA_GMCH_DATA_N;
818 u32 savePIPEB_GMCH_DATA_N;
819 u32 savePIPEA_DP_LINK_M;
820 u32 savePIPEB_DP_LINK_M;
821 u32 savePIPEA_DP_LINK_N;
822 u32 savePIPEB_DP_LINK_N;
42048781
ZW
823 u32 saveFDI_RXA_CTL;
824 u32 saveFDI_TXA_CTL;
825 u32 saveFDI_RXB_CTL;
826 u32 saveFDI_TXB_CTL;
827 u32 savePFA_CTL_1;
828 u32 savePFB_CTL_1;
829 u32 savePFA_WIN_SZ;
830 u32 savePFB_WIN_SZ;
831 u32 savePFA_WIN_POS;
832 u32 savePFB_WIN_POS;
5586c8bc
ZW
833 u32 savePCH_DREF_CONTROL;
834 u32 saveDISP_ARB_CTL;
835 u32 savePIPEA_DATA_M1;
836 u32 savePIPEA_DATA_N1;
837 u32 savePIPEA_LINK_M1;
838 u32 savePIPEA_LINK_N1;
839 u32 savePIPEB_DATA_M1;
840 u32 savePIPEB_DATA_N1;
841 u32 savePIPEB_LINK_M1;
842 u32 savePIPEB_LINK_N1;
b5b72e89 843 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 844 u32 savePCH_PORT_HOTPLUG;
f4c956ad 845};
c85aa885 846
ddeea5b0
ID
847struct vlv_s0ix_state {
848 /* GAM */
849 u32 wr_watermark;
850 u32 gfx_prio_ctrl;
851 u32 arb_mode;
852 u32 gfx_pend_tlb0;
853 u32 gfx_pend_tlb1;
854 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
855 u32 media_max_req_count;
856 u32 gfx_max_req_count;
857 u32 render_hwsp;
858 u32 ecochk;
859 u32 bsd_hwsp;
860 u32 blt_hwsp;
861 u32 tlb_rd_addr;
862
863 /* MBC */
864 u32 g3dctl;
865 u32 gsckgctl;
866 u32 mbctl;
867
868 /* GCP */
869 u32 ucgctl1;
870 u32 ucgctl3;
871 u32 rcgctl1;
872 u32 rcgctl2;
873 u32 rstctl;
874 u32 misccpctl;
875
876 /* GPM */
877 u32 gfxpause;
878 u32 rpdeuhwtc;
879 u32 rpdeuc;
880 u32 ecobus;
881 u32 pwrdwnupctl;
882 u32 rp_down_timeout;
883 u32 rp_deucsw;
884 u32 rcubmabdtmr;
885 u32 rcedata;
886 u32 spare2gh;
887
888 /* Display 1 CZ domain */
889 u32 gt_imr;
890 u32 gt_ier;
891 u32 pm_imr;
892 u32 pm_ier;
893 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
894
895 /* GT SA CZ domain */
896 u32 tilectl;
897 u32 gt_fifoctl;
898 u32 gtlc_wake_ctrl;
899 u32 gtlc_survive;
900 u32 pmwgicz;
901
902 /* Display 2 CZ domain */
903 u32 gu_ctl0;
904 u32 gu_ctl1;
905 u32 clock_gate_dis2;
906};
907
bf225f20
CW
908struct intel_rps_ei {
909 u32 cz_clock;
910 u32 render_c0;
911 u32 media_c0;
31685c25
D
912};
913
c85aa885 914struct intel_gen6_power_mgmt {
59cdb63d 915 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
916 struct work_struct work;
917 u32 pm_iir;
59cdb63d 918
b39fb297
BW
919 /* Frequencies are stored in potentially platform dependent multiples.
920 * In other words, *_freq needs to be multiplied by X to be interesting.
921 * Soft limits are those which are used for the dynamic reclocking done
922 * by the driver (raise frequencies under heavy loads, and lower for
923 * lighter loads). Hard limits are those imposed by the hardware.
924 *
925 * A distinction is made for overclocking, which is never enabled by
926 * default, and is considered to be above the hard limit if it's
927 * possible at all.
928 */
929 u8 cur_freq; /* Current frequency (cached, may not == HW) */
930 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
931 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
932 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
933 u8 min_freq; /* AKA RPn. Minimum frequency */
934 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
935 u8 rp1_freq; /* "less than" RP0 power/freqency */
936 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 937 u32 cz_freq;
1a01ab3b 938
31685c25
D
939 u32 ei_interrupt_count;
940
dd75fdc8
CW
941 int last_adj;
942 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
943
c0951f0c 944 bool enabled;
1a01ab3b 945 struct delayed_work delayed_resume_work;
4fc688ce 946
bf225f20
CW
947 /* manual wa residency calculations */
948 struct intel_rps_ei up_ei, down_ei;
949
4fc688ce
JB
950 /*
951 * Protects RPS/RC6 register access and PCU communication.
952 * Must be taken after struct_mutex if nested.
953 */
954 struct mutex hw_lock;
c85aa885
DV
955};
956
1a240d4d
DV
957/* defined intel_pm.c */
958extern spinlock_t mchdev_lock;
959
c85aa885
DV
960struct intel_ilk_power_mgmt {
961 u8 cur_delay;
962 u8 min_delay;
963 u8 max_delay;
964 u8 fmax;
965 u8 fstart;
966
967 u64 last_count1;
968 unsigned long last_time1;
969 unsigned long chipset_power;
970 u64 last_count2;
971 struct timespec last_time2;
972 unsigned long gfx_power;
973 u8 corr;
974
975 int c_m;
976 int r_t;
3e373948
DV
977
978 struct drm_i915_gem_object *pwrctx;
979 struct drm_i915_gem_object *renderctx;
c85aa885
DV
980};
981
c6cb582e
ID
982struct drm_i915_private;
983struct i915_power_well;
984
985struct i915_power_well_ops {
986 /*
987 * Synchronize the well's hw state to match the current sw state, for
988 * example enable/disable it based on the current refcount. Called
989 * during driver init and resume time, possibly after first calling
990 * the enable/disable handlers.
991 */
992 void (*sync_hw)(struct drm_i915_private *dev_priv,
993 struct i915_power_well *power_well);
994 /*
995 * Enable the well and resources that depend on it (for example
996 * interrupts located on the well). Called after the 0->1 refcount
997 * transition.
998 */
999 void (*enable)(struct drm_i915_private *dev_priv,
1000 struct i915_power_well *power_well);
1001 /*
1002 * Disable the well and resources that depend on it. Called after
1003 * the 1->0 refcount transition.
1004 */
1005 void (*disable)(struct drm_i915_private *dev_priv,
1006 struct i915_power_well *power_well);
1007 /* Returns the hw enabled state. */
1008 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1009 struct i915_power_well *power_well);
1010};
1011
a38911a3
WX
1012/* Power well structure for haswell */
1013struct i915_power_well {
c1ca727f 1014 const char *name;
6f3ef5dd 1015 bool always_on;
a38911a3
WX
1016 /* power well enable/disable usage count */
1017 int count;
bfafe93a
ID
1018 /* cached hw enabled state */
1019 bool hw_enabled;
c1ca727f 1020 unsigned long domains;
77961eb9 1021 unsigned long data;
c6cb582e 1022 const struct i915_power_well_ops *ops;
a38911a3
WX
1023};
1024
83c00f55 1025struct i915_power_domains {
baa70707
ID
1026 /*
1027 * Power wells needed for initialization at driver init and suspend
1028 * time are on. They are kept on until after the first modeset.
1029 */
1030 bool init_power_on;
0d116a29 1031 bool initializing;
c1ca727f 1032 int power_well_count;
baa70707 1033
83c00f55 1034 struct mutex lock;
1da51581 1035 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1036 struct i915_power_well *power_wells;
83c00f55
ID
1037};
1038
231f42a4
DV
1039struct i915_dri1_state {
1040 unsigned allow_batchbuffer : 1;
1041 u32 __iomem *gfx_hws_cpu_addr;
1042
1043 unsigned int cpp;
1044 int back_offset;
1045 int front_offset;
1046 int current_page;
1047 int page_flipping;
1048
1049 uint32_t counter;
1050};
1051
db1b76ca
DV
1052struct i915_ums_state {
1053 /**
1054 * Flag if the X Server, and thus DRM, is not currently in
1055 * control of the device.
1056 *
1057 * This is set between LeaveVT and EnterVT. It needs to be
1058 * replaced with a semaphore. It also needs to be
1059 * transitioned away from for kernel modesetting.
1060 */
1061 int mm_suspended;
1062};
1063
35a85ac6 1064#define MAX_L3_SLICES 2
a4da4fa4 1065struct intel_l3_parity {
35a85ac6 1066 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1067 struct work_struct error_work;
35a85ac6 1068 int which_slice;
a4da4fa4
DV
1069};
1070
4b5aed62 1071struct i915_gem_mm {
4b5aed62
DV
1072 /** Memory allocator for GTT stolen memory */
1073 struct drm_mm stolen;
4b5aed62
DV
1074 /** List of all objects in gtt_space. Used to restore gtt
1075 * mappings on resume */
1076 struct list_head bound_list;
1077 /**
1078 * List of objects which are not bound to the GTT (thus
1079 * are idle and not used by the GPU) but still have
1080 * (presumably uncached) pages still attached.
1081 */
1082 struct list_head unbound_list;
1083
1084 /** Usable portion of the GTT for GEM */
1085 unsigned long stolen_base; /* limited to low memory (32-bit) */
1086
4b5aed62
DV
1087 /** PPGTT used for aliasing the PPGTT with the GTT */
1088 struct i915_hw_ppgtt *aliasing_ppgtt;
1089
2cfcd32a 1090 struct notifier_block oom_notifier;
ceabbba5 1091 struct shrinker shrinker;
4b5aed62
DV
1092 bool shrinker_no_lock_stealing;
1093
4b5aed62
DV
1094 /** LRU list of objects with fence regs on them. */
1095 struct list_head fence_list;
1096
1097 /**
1098 * We leave the user IRQ off as much as possible,
1099 * but this means that requests will finish and never
1100 * be retired once the system goes idle. Set a timer to
1101 * fire periodically while the ring is running. When it
1102 * fires, go retire requests.
1103 */
1104 struct delayed_work retire_work;
1105
b29c19b6
CW
1106 /**
1107 * When we detect an idle GPU, we want to turn on
1108 * powersaving features. So once we see that there
1109 * are no more requests outstanding and no more
1110 * arrive within a small period of time, we fire
1111 * off the idle_work.
1112 */
1113 struct delayed_work idle_work;
1114
4b5aed62
DV
1115 /**
1116 * Are we in a non-interruptible section of code like
1117 * modesetting?
1118 */
1119 bool interruptible;
1120
f62a0076
CW
1121 /**
1122 * Is the GPU currently considered idle, or busy executing userspace
1123 * requests? Whilst idle, we attempt to power down the hardware and
1124 * display clocks. In order to reduce the effect on performance, there
1125 * is a slight delay before we do so.
1126 */
1127 bool busy;
1128
bdf1e7e3
DV
1129 /* the indicator for dispatch video commands on two BSD rings */
1130 int bsd_ring_dispatch_index;
1131
4b5aed62
DV
1132 /** Bit 6 swizzling required for X tiling */
1133 uint32_t bit_6_swizzle_x;
1134 /** Bit 6 swizzling required for Y tiling */
1135 uint32_t bit_6_swizzle_y;
1136
4b5aed62 1137 /* accounting, useful for userland debugging */
c20e8355 1138 spinlock_t object_stat_lock;
4b5aed62
DV
1139 size_t object_memory;
1140 u32 object_count;
1141};
1142
edc3d884
MK
1143struct drm_i915_error_state_buf {
1144 unsigned bytes;
1145 unsigned size;
1146 int err;
1147 u8 *buf;
1148 loff_t start;
1149 loff_t pos;
1150};
1151
fc16b48b
MK
1152struct i915_error_state_file_priv {
1153 struct drm_device *dev;
1154 struct drm_i915_error_state *error;
1155};
1156
99584db3
DV
1157struct i915_gpu_error {
1158 /* For hangcheck timer */
1159#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1160#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1161 /* Hang gpu twice in this window and your context gets banned */
1162#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1163
99584db3 1164 struct timer_list hangcheck_timer;
99584db3
DV
1165
1166 /* For reset and error_state handling. */
1167 spinlock_t lock;
1168 /* Protected by the above dev->gpu_error.lock. */
1169 struct drm_i915_error_state *first_error;
1170 struct work_struct work;
99584db3 1171
094f9a54
CW
1172
1173 unsigned long missed_irq_rings;
1174
1f83fee0 1175 /**
2ac0f450 1176 * State variable controlling the reset flow and count
1f83fee0 1177 *
2ac0f450
MK
1178 * This is a counter which gets incremented when reset is triggered,
1179 * and again when reset has been handled. So odd values (lowest bit set)
1180 * means that reset is in progress and even values that
1181 * (reset_counter >> 1):th reset was successfully completed.
1182 *
1183 * If reset is not completed succesfully, the I915_WEDGE bit is
1184 * set meaning that hardware is terminally sour and there is no
1185 * recovery. All waiters on the reset_queue will be woken when
1186 * that happens.
1187 *
1188 * This counter is used by the wait_seqno code to notice that reset
1189 * event happened and it needs to restart the entire ioctl (since most
1190 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1191 *
1192 * This is important for lock-free wait paths, where no contended lock
1193 * naturally enforces the correct ordering between the bail-out of the
1194 * waiter and the gpu reset work code.
1f83fee0
DV
1195 */
1196 atomic_t reset_counter;
1197
1f83fee0 1198#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1199#define I915_WEDGED (1 << 31)
1f83fee0
DV
1200
1201 /**
1202 * Waitqueue to signal when the reset has completed. Used by clients
1203 * that wait for dev_priv->mm.wedged to settle.
1204 */
1205 wait_queue_head_t reset_queue;
33196ded 1206
88b4aa87
MK
1207 /* Userspace knobs for gpu hang simulation;
1208 * combines both a ring mask, and extra flags
1209 */
1210 u32 stop_rings;
1211#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1212#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1213
1214 /* For missed irq/seqno simulation. */
1215 unsigned int test_irq_rings;
99584db3
DV
1216};
1217
b8efb17b
ZR
1218enum modeset_restore {
1219 MODESET_ON_LID_OPEN,
1220 MODESET_DONE,
1221 MODESET_SUSPENDED,
1222};
1223
6acab15a
PZ
1224struct ddi_vbt_port_info {
1225 uint8_t hdmi_level_shift;
311a2094
PZ
1226
1227 uint8_t supports_dvi:1;
1228 uint8_t supports_hdmi:1;
1229 uint8_t supports_dp:1;
6acab15a
PZ
1230};
1231
83a7280e
PB
1232enum drrs_support_type {
1233 DRRS_NOT_SUPPORTED = 0,
1234 STATIC_DRRS_SUPPORT = 1,
1235 SEAMLESS_DRRS_SUPPORT = 2
1236};
1237
41aa3448
RV
1238struct intel_vbt_data {
1239 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1240 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1241
1242 /* Feature bits */
1243 unsigned int int_tv_support:1;
1244 unsigned int lvds_dither:1;
1245 unsigned int lvds_vbt:1;
1246 unsigned int int_crt_support:1;
1247 unsigned int lvds_use_ssc:1;
1248 unsigned int display_clock_mode:1;
1249 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1250 unsigned int has_mipi:1;
41aa3448
RV
1251 int lvds_ssc_freq;
1252 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1253
83a7280e
PB
1254 enum drrs_support_type drrs_type;
1255
41aa3448
RV
1256 /* eDP */
1257 int edp_rate;
1258 int edp_lanes;
1259 int edp_preemphasis;
1260 int edp_vswing;
1261 bool edp_initialized;
1262 bool edp_support;
1263 int edp_bpp;
1264 struct edp_power_seq edp_pps;
1265
f00076d2
JN
1266 struct {
1267 u16 pwm_freq_hz;
39fbc9c8 1268 bool present;
f00076d2
JN
1269 bool active_low_pwm;
1270 } backlight;
1271
d17c5443
SK
1272 /* MIPI DSI */
1273 struct {
3e6bd011 1274 u16 port;
d17c5443 1275 u16 panel_id;
d3b542fc
SK
1276 struct mipi_config *config;
1277 struct mipi_pps_data *pps;
1278 u8 seq_version;
1279 u32 size;
1280 u8 *data;
1281 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1282 } dsi;
1283
41aa3448
RV
1284 int crt_ddc_pin;
1285
1286 int child_dev_num;
768f69c9 1287 union child_device_config *child_dev;
6acab15a
PZ
1288
1289 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1290};
1291
77c122bc
VS
1292enum intel_ddb_partitioning {
1293 INTEL_DDB_PART_1_2,
1294 INTEL_DDB_PART_5_6, /* IVB+ */
1295};
1296
1fd527cc
VS
1297struct intel_wm_level {
1298 bool enable;
1299 uint32_t pri_val;
1300 uint32_t spr_val;
1301 uint32_t cur_val;
1302 uint32_t fbc_val;
1303};
1304
820c1980 1305struct ilk_wm_values {
609cedef
VS
1306 uint32_t wm_pipe[3];
1307 uint32_t wm_lp[3];
1308 uint32_t wm_lp_spr[3];
1309 uint32_t wm_linetime[3];
1310 bool enable_fbc_wm;
1311 enum intel_ddb_partitioning partitioning;
1312};
1313
c67a470b 1314/*
765dab67
PZ
1315 * This struct helps tracking the state needed for runtime PM, which puts the
1316 * device in PCI D3 state. Notice that when this happens, nothing on the
1317 * graphics device works, even register access, so we don't get interrupts nor
1318 * anything else.
c67a470b 1319 *
765dab67
PZ
1320 * Every piece of our code that needs to actually touch the hardware needs to
1321 * either call intel_runtime_pm_get or call intel_display_power_get with the
1322 * appropriate power domain.
a8a8bd54 1323 *
765dab67
PZ
1324 * Our driver uses the autosuspend delay feature, which means we'll only really
1325 * suspend if we stay with zero refcount for a certain amount of time. The
1326 * default value is currently very conservative (see intel_init_runtime_pm), but
1327 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1328 *
1329 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1330 * goes back to false exactly before we reenable the IRQs. We use this variable
1331 * to check if someone is trying to enable/disable IRQs while they're supposed
1332 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1333 * case it happens.
c67a470b 1334 *
765dab67 1335 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1336 */
5d584b2e
PZ
1337struct i915_runtime_pm {
1338 bool suspended;
1339 bool irqs_disabled;
c67a470b
PZ
1340};
1341
926321d5
DV
1342enum intel_pipe_crc_source {
1343 INTEL_PIPE_CRC_SOURCE_NONE,
1344 INTEL_PIPE_CRC_SOURCE_PLANE1,
1345 INTEL_PIPE_CRC_SOURCE_PLANE2,
1346 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1347 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1348 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1349 INTEL_PIPE_CRC_SOURCE_TV,
1350 INTEL_PIPE_CRC_SOURCE_DP_B,
1351 INTEL_PIPE_CRC_SOURCE_DP_C,
1352 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1353 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1354 INTEL_PIPE_CRC_SOURCE_MAX,
1355};
1356
8bf1e9f1 1357struct intel_pipe_crc_entry {
ac2300d4 1358 uint32_t frame;
8bf1e9f1
SH
1359 uint32_t crc[5];
1360};
1361
b2c88f5b 1362#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1363struct intel_pipe_crc {
d538bbdf
DL
1364 spinlock_t lock;
1365 bool opened; /* exclusive access to the result file */
e5f75aca 1366 struct intel_pipe_crc_entry *entries;
926321d5 1367 enum intel_pipe_crc_source source;
d538bbdf 1368 int head, tail;
07144428 1369 wait_queue_head_t wq;
8bf1e9f1
SH
1370};
1371
f99d7069
DV
1372struct i915_frontbuffer_tracking {
1373 struct mutex lock;
1374
1375 /*
1376 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1377 * scheduled flips.
1378 */
1379 unsigned busy_bits;
1380 unsigned flip_bits;
1381};
1382
77fec556 1383struct drm_i915_private {
f4c956ad 1384 struct drm_device *dev;
42dcedd4 1385 struct kmem_cache *slab;
f4c956ad 1386
5c969aa7 1387 const struct intel_device_info info;
f4c956ad
DV
1388
1389 int relative_constants_mode;
1390
1391 void __iomem *regs;
1392
907b28c5 1393 struct intel_uncore uncore;
f4c956ad
DV
1394
1395 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1396
28c70f16 1397
f4c956ad
DV
1398 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1399 * controller on different i2c buses. */
1400 struct mutex gmbus_mutex;
1401
1402 /**
1403 * Base address of the gmbus and gpio block.
1404 */
1405 uint32_t gpio_mmio_base;
1406
b6fdd0f2
SS
1407 /* MMIO base address for MIPI regs */
1408 uint32_t mipi_mmio_base;
1409
28c70f16
DV
1410 wait_queue_head_t gmbus_wait_queue;
1411
f4c956ad 1412 struct pci_dev *bridge_dev;
a4872ba6 1413 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1414 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1415 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1416
1417 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1418 struct resource mch_res;
1419
f4c956ad
DV
1420 /* protects the irq masks */
1421 spinlock_t irq_lock;
1422
84c33a64
SG
1423 /* protects the mmio flip data */
1424 spinlock_t mmio_flip_lock;
1425
f8b79e58
ID
1426 bool display_irqs_enabled;
1427
9ee32fea
DV
1428 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1429 struct pm_qos_request pm_qos;
1430
f4c956ad 1431 /* DPIO indirect register protection */
09153000 1432 struct mutex dpio_lock;
f4c956ad
DV
1433
1434 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1435 union {
1436 u32 irq_mask;
1437 u32 de_irq_mask[I915_MAX_PIPES];
1438 };
f4c956ad 1439 u32 gt_irq_mask;
605cd25b 1440 u32 pm_irq_mask;
a6706b45 1441 u32 pm_rps_events;
91d181dd 1442 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1443
f4c956ad 1444 struct work_struct hotplug_work;
52d7eced 1445 bool enable_hotplug_processing;
b543fb04
EE
1446 struct {
1447 unsigned long hpd_last_jiffies;
1448 int hpd_cnt;
1449 enum {
1450 HPD_ENABLED = 0,
1451 HPD_DISABLED = 1,
1452 HPD_MARK_DISABLED = 2
1453 } hpd_mark;
1454 } hpd_stats[HPD_NUM_PINS];
142e2398 1455 u32 hpd_event_bits;
ac4c16c5 1456 struct timer_list hotplug_reenable_timer;
f4c956ad 1457
5c3fe8b0 1458 struct i915_fbc fbc;
439d7ac0 1459 struct i915_drrs drrs;
f4c956ad 1460 struct intel_opregion opregion;
41aa3448 1461 struct intel_vbt_data vbt;
f4c956ad
DV
1462
1463 /* overlay */
1464 struct intel_overlay *overlay;
f4c956ad 1465
58c68779
JN
1466 /* backlight registers and fields in struct intel_panel */
1467 spinlock_t backlight_lock;
31ad8ec6 1468
f4c956ad 1469 /* LVDS info */
f4c956ad
DV
1470 bool no_aux_handshake;
1471
f4c956ad
DV
1472 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1473 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1474 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1475
1476 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1477 unsigned int vlv_cdclk_freq;
f4c956ad 1478
645416f5
DV
1479 /**
1480 * wq - Driver workqueue for GEM.
1481 *
1482 * NOTE: Work items scheduled here are not allowed to grab any modeset
1483 * locks, for otherwise the flushing done in the pageflip code will
1484 * result in deadlocks.
1485 */
f4c956ad
DV
1486 struct workqueue_struct *wq;
1487
1488 /* Display functions */
1489 struct drm_i915_display_funcs display;
1490
1491 /* PCH chipset type */
1492 enum intel_pch pch_type;
17a303ec 1493 unsigned short pch_id;
f4c956ad
DV
1494
1495 unsigned long quirks;
1496
b8efb17b
ZR
1497 enum modeset_restore modeset_restore;
1498 struct mutex modeset_restore_lock;
673a394b 1499
a7bbbd63 1500 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1501 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1502
4b5aed62 1503 struct i915_gem_mm mm;
5cc9ed4b
CW
1504#if defined(CONFIG_MMU_NOTIFIER)
1505 DECLARE_HASHTABLE(mmu_notifiers, 7);
1506#endif
8781342d 1507
8781342d
DV
1508 /* Kernel Modesetting */
1509
9b9d172d 1510 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1511
76c4ac04
DL
1512 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1513 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1514 wait_queue_head_t pending_flip_queue;
1515
c4597872
DV
1516#ifdef CONFIG_DEBUG_FS
1517 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1518#endif
1519
e72f9fbf
DV
1520 int num_shared_dpll;
1521 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1522 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1523
652c393a
JB
1524 /* Reclocking support */
1525 bool render_reclock_avail;
1526 bool lvds_downclock_avail;
18f9ed12
ZY
1527 /* indicates the reduced downclock for LVDS*/
1528 int lvds_downclock;
f99d7069
DV
1529
1530 struct i915_frontbuffer_tracking fb_tracking;
1531
652c393a 1532 u16 orig_clock;
f97108d1 1533
c4804411 1534 bool mchbar_need_disable;
f97108d1 1535
a4da4fa4
DV
1536 struct intel_l3_parity l3_parity;
1537
59124506
BW
1538 /* Cannot be determined by PCIID. You must always read a register. */
1539 size_t ellc_size;
1540
c6a828d3 1541 /* gen6+ rps state */
c85aa885 1542 struct intel_gen6_power_mgmt rps;
c6a828d3 1543
20e4d407
DV
1544 /* ilk-only ips/rps state. Everything in here is protected by the global
1545 * mchdev_lock in intel_pm.c */
c85aa885 1546 struct intel_ilk_power_mgmt ips;
b5e50c3f 1547
83c00f55 1548 struct i915_power_domains power_domains;
a38911a3 1549
a031d709 1550 struct i915_psr psr;
3f51e471 1551
99584db3 1552 struct i915_gpu_error gpu_error;
ae681d96 1553
c9cddffc
JB
1554 struct drm_i915_gem_object *vlv_pctx;
1555
4520f53a 1556#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1557 /* list of fbdev register on this device */
1558 struct intel_fbdev *fbdev;
4520f53a 1559#endif
e953fd7b 1560
073f34d9
JB
1561 /*
1562 * The console may be contended at resume, but we don't
1563 * want it to block on it.
1564 */
1565 struct work_struct console_resume_work;
1566
e953fd7b 1567 struct drm_property *broadcast_rgb_property;
3f43c48d 1568 struct drm_property *force_audio_property;
e3689190 1569
254f965c 1570 uint32_t hw_context_size;
a33afea5 1571 struct list_head context_list;
f4c956ad 1572
3e68320e 1573 u32 fdi_rx_config;
68d18ad7 1574
842f1c8b 1575 u32 suspend_count;
f4c956ad 1576 struct i915_suspend_saved_registers regfile;
ddeea5b0 1577 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1578
53615a5e
VS
1579 struct {
1580 /*
1581 * Raw watermark latency values:
1582 * in 0.1us units for WM0,
1583 * in 0.5us units for WM1+.
1584 */
1585 /* primary */
1586 uint16_t pri_latency[5];
1587 /* sprite */
1588 uint16_t spr_latency[5];
1589 /* cursor */
1590 uint16_t cur_latency[5];
609cedef
VS
1591
1592 /* current hardware state */
820c1980 1593 struct ilk_wm_values hw;
53615a5e
VS
1594 } wm;
1595
8a187455
PZ
1596 struct i915_runtime_pm pm;
1597
13cf5504
DA
1598 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1599 u32 long_hpd_port_mask;
1600 u32 short_hpd_port_mask;
1601 struct work_struct dig_port_work;
1602
231f42a4
DV
1603 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1604 * here! */
1605 struct i915_dri1_state dri1;
db1b76ca
DV
1606 /* Old ums support infrastructure, same warning applies. */
1607 struct i915_ums_state ums;
bdf1e7e3
DV
1608
1609 /*
1610 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1611 * will be rejected. Instead look for a better place.
1612 */
77fec556 1613};
1da177e4 1614
2c1792a1
CW
1615static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1616{
1617 return dev->dev_private;
1618}
1619
b4519513
CW
1620/* Iterate over initialised rings */
1621#define for_each_ring(ring__, dev_priv__, i__) \
1622 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1623 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1624
b1d7e4b4
WF
1625enum hdmi_force_audio {
1626 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1627 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1628 HDMI_AUDIO_AUTO, /* trust EDID */
1629 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1630};
1631
190d6cd5 1632#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1633
37e680a1
CW
1634struct drm_i915_gem_object_ops {
1635 /* Interface between the GEM object and its backing storage.
1636 * get_pages() is called once prior to the use of the associated set
1637 * of pages before to binding them into the GTT, and put_pages() is
1638 * called after we no longer need them. As we expect there to be
1639 * associated cost with migrating pages between the backing storage
1640 * and making them available for the GPU (e.g. clflush), we may hold
1641 * onto the pages after they are no longer referenced by the GPU
1642 * in case they may be used again shortly (for example migrating the
1643 * pages to a different memory domain within the GTT). put_pages()
1644 * will therefore most likely be called when the object itself is
1645 * being released or under memory pressure (where we attempt to
1646 * reap pages for the shrinker).
1647 */
1648 int (*get_pages)(struct drm_i915_gem_object *);
1649 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1650 int (*dmabuf_export)(struct drm_i915_gem_object *);
1651 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1652};
1653
a071fa00
DV
1654/*
1655 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1656 * considered to be the frontbuffer for the given plane interface-vise. This
1657 * doesn't mean that the hw necessarily already scans it out, but that any
1658 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1659 *
1660 * We have one bit per pipe and per scanout plane type.
1661 */
1662#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1663#define INTEL_FRONTBUFFER_BITS \
1664 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1665#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1666 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1667#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1668 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1669#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1670 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1671#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1672 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1673#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1674 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1675
673a394b 1676struct drm_i915_gem_object {
c397b908 1677 struct drm_gem_object base;
673a394b 1678
37e680a1
CW
1679 const struct drm_i915_gem_object_ops *ops;
1680
2f633156
BW
1681 /** List of VMAs backed by this object */
1682 struct list_head vma_list;
1683
c1ad11fc
CW
1684 /** Stolen memory for this object, instead of being backed by shmem. */
1685 struct drm_mm_node *stolen;
35c20a60 1686 struct list_head global_list;
673a394b 1687
69dc4987 1688 struct list_head ring_list;
b25cb2f8
BW
1689 /** Used in execbuf to temporarily hold a ref */
1690 struct list_head obj_exec_link;
673a394b
EA
1691
1692 /**
65ce3027
CW
1693 * This is set if the object is on the active lists (has pending
1694 * rendering and so a non-zero seqno), and is not set if it i s on
1695 * inactive (ready to be unbound) list.
673a394b 1696 */
0206e353 1697 unsigned int active:1;
673a394b
EA
1698
1699 /**
1700 * This is set if the object has been written to since last bound
1701 * to the GTT
1702 */
0206e353 1703 unsigned int dirty:1;
778c3544
DV
1704
1705 /**
1706 * Fence register bits (if any) for this object. Will be set
1707 * as needed when mapped into the GTT.
1708 * Protected by dev->struct_mutex.
778c3544 1709 */
4b9de737 1710 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1711
778c3544
DV
1712 /**
1713 * Advice: are the backing pages purgeable?
1714 */
0206e353 1715 unsigned int madv:2;
778c3544 1716
778c3544
DV
1717 /**
1718 * Current tiling mode for the object.
1719 */
0206e353 1720 unsigned int tiling_mode:2;
5d82e3e6
CW
1721 /**
1722 * Whether the tiling parameters for the currently associated fence
1723 * register have changed. Note that for the purposes of tracking
1724 * tiling changes we also treat the unfenced register, the register
1725 * slot that the object occupies whilst it executes a fenced
1726 * command (such as BLT on gen2/3), as a "fence".
1727 */
1728 unsigned int fence_dirty:1;
778c3544 1729
75e9e915
DV
1730 /**
1731 * Is the object at the current location in the gtt mappable and
1732 * fenceable? Used to avoid costly recalculations.
1733 */
0206e353 1734 unsigned int map_and_fenceable:1;
75e9e915 1735
fb7d516a
DV
1736 /**
1737 * Whether the current gtt mapping needs to be mappable (and isn't just
1738 * mappable by accident). Track pin and fault separate for a more
1739 * accurate mappable working set.
1740 */
0206e353
AJ
1741 unsigned int fault_mappable:1;
1742 unsigned int pin_mappable:1;
cc98b413 1743 unsigned int pin_display:1;
fb7d516a 1744
24f3a8cf
AG
1745 /*
1746 * Is the object to be mapped as read-only to the GPU
1747 * Only honoured if hardware has relevant pte bit
1748 */
1749 unsigned long gt_ro:1;
1750
caea7476
CW
1751 /*
1752 * Is the GPU currently using a fence to access this buffer,
1753 */
1754 unsigned int pending_fenced_gpu_access:1;
1755 unsigned int fenced_gpu_access:1;
1756
651d794f 1757 unsigned int cache_level:3;
93dfb40c 1758
7bddb01f 1759 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1760 unsigned int has_global_gtt_mapping:1;
9da3da66 1761 unsigned int has_dma_mapping:1;
7bddb01f 1762
a071fa00
DV
1763 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1764
9da3da66 1765 struct sg_table *pages;
a5570178 1766 int pages_pin_count;
673a394b 1767
1286ff73 1768 /* prime dma-buf support */
9a70cc2a
DA
1769 void *dma_buf_vmapping;
1770 int vmapping_count;
1771
a4872ba6 1772 struct intel_engine_cs *ring;
caea7476 1773
1c293ea3 1774 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1775 uint32_t last_read_seqno;
1776 uint32_t last_write_seqno;
caea7476
CW
1777 /** Breadcrumb of last fenced GPU access to the buffer. */
1778 uint32_t last_fenced_seqno;
673a394b 1779
778c3544 1780 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1781 uint32_t stride;
673a394b 1782
80075d49
DV
1783 /** References from framebuffers, locks out tiling changes. */
1784 unsigned long framebuffer_references;
1785
280b713b 1786 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1787 unsigned long *bit_17;
280b713b 1788
79e53945 1789 /** User space pin count and filp owning the pin */
aa5f8021 1790 unsigned long user_pin_count;
79e53945 1791 struct drm_file *pin_filp;
71acb5eb
DA
1792
1793 /** for phy allocated objects */
00731155 1794 drm_dma_handle_t *phys_handle;
673a394b 1795
5cc9ed4b
CW
1796 union {
1797 struct i915_gem_userptr {
1798 uintptr_t ptr;
1799 unsigned read_only :1;
1800 unsigned workers :4;
1801#define I915_GEM_USERPTR_MAX_WORKERS 15
1802
1803 struct mm_struct *mm;
1804 struct i915_mmu_object *mn;
1805 struct work_struct *work;
1806 } userptr;
1807 };
1808};
62b8b215 1809#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1810
a071fa00
DV
1811void i915_gem_track_fb(struct drm_i915_gem_object *old,
1812 struct drm_i915_gem_object *new,
1813 unsigned frontbuffer_bits);
1814
673a394b
EA
1815/**
1816 * Request queue structure.
1817 *
1818 * The request queue allows us to note sequence numbers that have been emitted
1819 * and may be associated with active buffers to be retired.
1820 *
1821 * By keeping this list, we can avoid having to do questionable
1822 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1823 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1824 */
1825struct drm_i915_gem_request {
852835f3 1826 /** On Which ring this request was generated */
a4872ba6 1827 struct intel_engine_cs *ring;
852835f3 1828
673a394b
EA
1829 /** GEM sequence number associated with this request. */
1830 uint32_t seqno;
1831
7d736f4f
MK
1832 /** Position in the ringbuffer of the start of the request */
1833 u32 head;
1834
1835 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1836 u32 tail;
1837
0e50e96b 1838 /** Context related to this request */
273497e5 1839 struct intel_context *ctx;
0e50e96b 1840
7d736f4f
MK
1841 /** Batch buffer related to this request if any */
1842 struct drm_i915_gem_object *batch_obj;
1843
673a394b
EA
1844 /** Time at which this request was emitted, in jiffies. */
1845 unsigned long emitted_jiffies;
1846
b962442e 1847 /** global list entry for this request */
673a394b 1848 struct list_head list;
b962442e 1849
f787a5f5 1850 struct drm_i915_file_private *file_priv;
b962442e
EA
1851 /** file_priv list entry for this request */
1852 struct list_head client_list;
673a394b
EA
1853};
1854
1855struct drm_i915_file_private {
b29c19b6 1856 struct drm_i915_private *dev_priv;
ab0e7ff9 1857 struct drm_file *file;
b29c19b6 1858
673a394b 1859 struct {
99057c81 1860 spinlock_t lock;
b962442e 1861 struct list_head request_list;
b29c19b6 1862 struct delayed_work idle_work;
673a394b 1863 } mm;
40521054 1864 struct idr context_idr;
e59ec13d 1865
b29c19b6 1866 atomic_t rps_wait_boost;
a4872ba6 1867 struct intel_engine_cs *bsd_ring;
673a394b
EA
1868};
1869
351e3db2
BV
1870/*
1871 * A command that requires special handling by the command parser.
1872 */
1873struct drm_i915_cmd_descriptor {
1874 /*
1875 * Flags describing how the command parser processes the command.
1876 *
1877 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1878 * a length mask if not set
1879 * CMD_DESC_SKIP: The command is allowed but does not follow the
1880 * standard length encoding for the opcode range in
1881 * which it falls
1882 * CMD_DESC_REJECT: The command is never allowed
1883 * CMD_DESC_REGISTER: The command should be checked against the
1884 * register whitelist for the appropriate ring
1885 * CMD_DESC_MASTER: The command is allowed if the submitting process
1886 * is the DRM master
1887 */
1888 u32 flags;
1889#define CMD_DESC_FIXED (1<<0)
1890#define CMD_DESC_SKIP (1<<1)
1891#define CMD_DESC_REJECT (1<<2)
1892#define CMD_DESC_REGISTER (1<<3)
1893#define CMD_DESC_BITMASK (1<<4)
1894#define CMD_DESC_MASTER (1<<5)
1895
1896 /*
1897 * The command's unique identification bits and the bitmask to get them.
1898 * This isn't strictly the opcode field as defined in the spec and may
1899 * also include type, subtype, and/or subop fields.
1900 */
1901 struct {
1902 u32 value;
1903 u32 mask;
1904 } cmd;
1905
1906 /*
1907 * The command's length. The command is either fixed length (i.e. does
1908 * not include a length field) or has a length field mask. The flag
1909 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1910 * a length mask. All command entries in a command table must include
1911 * length information.
1912 */
1913 union {
1914 u32 fixed;
1915 u32 mask;
1916 } length;
1917
1918 /*
1919 * Describes where to find a register address in the command to check
1920 * against the ring's register whitelist. Only valid if flags has the
1921 * CMD_DESC_REGISTER bit set.
1922 */
1923 struct {
1924 u32 offset;
1925 u32 mask;
1926 } reg;
1927
1928#define MAX_CMD_DESC_BITMASKS 3
1929 /*
1930 * Describes command checks where a particular dword is masked and
1931 * compared against an expected value. If the command does not match
1932 * the expected value, the parser rejects it. Only valid if flags has
1933 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1934 * are valid.
d4d48035
BV
1935 *
1936 * If the check specifies a non-zero condition_mask then the parser
1937 * only performs the check when the bits specified by condition_mask
1938 * are non-zero.
351e3db2
BV
1939 */
1940 struct {
1941 u32 offset;
1942 u32 mask;
1943 u32 expected;
d4d48035
BV
1944 u32 condition_offset;
1945 u32 condition_mask;
351e3db2
BV
1946 } bits[MAX_CMD_DESC_BITMASKS];
1947};
1948
1949/*
1950 * A table of commands requiring special handling by the command parser.
1951 *
1952 * Each ring has an array of tables. Each table consists of an array of command
1953 * descriptors, which must be sorted with command opcodes in ascending order.
1954 */
1955struct drm_i915_cmd_table {
1956 const struct drm_i915_cmd_descriptor *table;
1957 int count;
1958};
1959
5c969aa7 1960#define INTEL_INFO(dev) (&to_i915(dev)->info)
cae5852d 1961
ffbab09b
VS
1962#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1963#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1964#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1965#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1966#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1967#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1968#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1969#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1970#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1971#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1972#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1973#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1974#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1975#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
1976#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1977#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 1978#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 1979#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
1980#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1981 (dev)->pdev->device == 0x0152 || \
1982 (dev)->pdev->device == 0x015a)
1983#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1984 (dev)->pdev->device == 0x0106 || \
1985 (dev)->pdev->device == 0x010A)
70a3eb7a 1986#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 1987#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 1988#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 1989#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
cae5852d 1990#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 1991#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 1992 ((dev)->pdev->device & 0xFF00) == 0x0C00)
5dd8c4c3
BW
1993#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1994 (((dev)->pdev->device & 0xf) == 0x2 || \
1995 ((dev)->pdev->device & 0xf) == 0x6 || \
1996 ((dev)->pdev->device & 0xf) == 0xe))
1997#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 1998 ((dev)->pdev->device & 0xFF00) == 0x0A00)
5dd8c4c3 1999#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
9435373e 2000#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 2001 ((dev)->pdev->device & 0x00F0) == 0x0020)
9bbfd20a
PZ
2002/* ULX machines are also considered ULT. */
2003#define IS_HSW_ULX(dev) ((dev)->pdev->device == 0x0A0E || \
2004 (dev)->pdev->device == 0x0A1E)
b833d685 2005#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2006
85436696
JB
2007/*
2008 * The genX designation typically refers to the render engine, so render
2009 * capability related checks should use IS_GEN, while display and other checks
2010 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2011 * chips, etc.).
2012 */
cae5852d
ZN
2013#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2014#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2015#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2016#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2017#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2018#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2019#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 2020
73ae478c
BW
2021#define RENDER_RING (1<<RCS)
2022#define BSD_RING (1<<VCS)
2023#define BLT_RING (1<<BCS)
2024#define VEBOX_RING (1<<VECS)
845f74a7 2025#define BSD2_RING (1<<VCS2)
63c42e56 2026#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2027#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2028#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2029#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2030#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2031#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2032 to_i915(dev)->ellc_size)
cae5852d
ZN
2033#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2034
254f965c 2035#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
7365fb78
JB
2036#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6)
2037#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev))
c5dc5cec 2038#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
7e0d96bc 2039#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
1d2a314c 2040
05394f39 2041#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2042#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2043
b45305fc
DV
2044/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2045#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2046/*
2047 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2048 * even when in MSI mode. This results in spurious interrupt warnings if the
2049 * legacy irq no. is shared with another device. The kernel then disables that
2050 * interrupt source and so prevents the other device from working properly.
2051 */
2052#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2053#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2054
cae5852d
ZN
2055/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2056 * rows, which changed the alignment requirements and fence programming.
2057 */
2058#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2059 IS_I915GM(dev)))
2060#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2061#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2062#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2063#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2064#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2065
2066#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2067#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2068#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2069
2a114cc1 2070#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2071
dd93be58 2072#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2073#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 2074#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
6157d3c8 2075#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2076 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
affa9354 2077
17a303ec
PZ
2078#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2079#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2080#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2081#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2082#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2083#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2084
2c1792a1 2085#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 2086#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2087#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2088#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2089#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2090#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2091
040d2baa
BW
2092/* DPF == dynamic parity feature */
2093#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2094#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2095
c8735b0c
BW
2096#define GT_FREQUENCY_MULTIPLIER 50
2097
05394f39
CW
2098#include "i915_trace.h"
2099
baa70943 2100extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2101extern int i915_max_ioctl;
2102
6a9ee8af
DA
2103extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2104extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
2105extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2106extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2107
d330a953
JN
2108/* i915_params.c */
2109struct i915_params {
2110 int modeset;
2111 int panel_ignore_lid;
2112 unsigned int powersave;
2113 int semaphores;
2114 unsigned int lvds_downclock;
2115 int lvds_channel_mode;
2116 int panel_use_ssc;
2117 int vbt_sdvo_panel_type;
2118 int enable_rc6;
2119 int enable_fbc;
d330a953
JN
2120 int enable_ppgtt;
2121 int enable_psr;
2122 unsigned int preliminary_hw_support;
2123 int disable_power_well;
2124 int enable_ips;
e5aa6541 2125 int invert_brightness;
351e3db2 2126 int enable_cmd_parser;
e5aa6541
DL
2127 /* leave bools at the end to not create holes */
2128 bool enable_hangcheck;
2129 bool fastboot;
d330a953
JN
2130 bool prefault_disable;
2131 bool reset;
a0bae57f 2132 bool disable_display;
7a10dfa6 2133 bool disable_vtd_wa;
84c33a64 2134 int use_mmio_flip;
d330a953
JN
2135};
2136extern struct i915_params i915 __read_mostly;
2137
1da177e4 2138 /* i915_dma.c */
d05c617e 2139void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 2140extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 2141extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2142extern int i915_driver_unload(struct drm_device *);
2885f6ac 2143extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2144extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2145extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2146 struct drm_file *file);
673a394b 2147extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2148 struct drm_file *file);
84b1fd10 2149extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2150#ifdef CONFIG_COMPAT
0d6aa60b
DA
2151extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2152 unsigned long arg);
c43b5634 2153#endif
673a394b 2154extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
2155 struct drm_clip_rect *box,
2156 int DR1, int DR4);
8e96d9c4 2157extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2158extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2159extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2160extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2161extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2162extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2163int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2164
073f34d9 2165extern void intel_console_resume(struct work_struct *work);
af6061af 2166
1da177e4 2167/* i915_irq.c */
10cd45b6 2168void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2169__printf(3, 4)
2170void i915_handle_error(struct drm_device *dev, bool wedged,
2171 const char *fmt, ...);
1da177e4 2172
76c3552f
D
2173void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2174 int new_delay);
f71d4af4 2175extern void intel_irq_init(struct drm_device *dev);
20afbda2 2176extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
2177
2178extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2179extern void intel_uncore_early_sanitize(struct drm_device *dev,
2180 bool restore_forcewake);
907b28c5 2181extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2182extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2183extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2184extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
b1f14ad0 2185
7c463586 2186void
50227e1c 2187i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2188 u32 status_mask);
7c463586
KP
2189
2190void
50227e1c 2191i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2192 u32 status_mask);
7c463586 2193
f8b79e58
ID
2194void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2195void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2196
673a394b
EA
2197/* i915_gem.c */
2198int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2199 struct drm_file *file_priv);
2200int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2201 struct drm_file *file_priv);
2202int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2203 struct drm_file *file_priv);
2204int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2205 struct drm_file *file_priv);
2206int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2207 struct drm_file *file_priv);
de151cf6
JB
2208int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2209 struct drm_file *file_priv);
673a394b
EA
2210int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2211 struct drm_file *file_priv);
2212int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2213 struct drm_file *file_priv);
2214int i915_gem_execbuffer(struct drm_device *dev, void *data,
2215 struct drm_file *file_priv);
76446cac
JB
2216int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2217 struct drm_file *file_priv);
673a394b
EA
2218int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2219 struct drm_file *file_priv);
2220int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2221 struct drm_file *file_priv);
2222int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2223 struct drm_file *file_priv);
199adf40
BW
2224int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2225 struct drm_file *file);
2226int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2227 struct drm_file *file);
673a394b
EA
2228int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2229 struct drm_file *file_priv);
3ef94daa
CW
2230int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2231 struct drm_file *file_priv);
673a394b
EA
2232int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2233 struct drm_file *file_priv);
2234int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2235 struct drm_file *file_priv);
2236int i915_gem_set_tiling(struct drm_device *dev, void *data,
2237 struct drm_file *file_priv);
2238int i915_gem_get_tiling(struct drm_device *dev, void *data,
2239 struct drm_file *file_priv);
5cc9ed4b
CW
2240int i915_gem_init_userptr(struct drm_device *dev);
2241int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2242 struct drm_file *file);
5a125c3c
EA
2243int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2244 struct drm_file *file_priv);
23ba4fd0
BW
2245int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2246 struct drm_file *file_priv);
673a394b 2247void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2248void *i915_gem_object_alloc(struct drm_device *dev);
2249void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2250void i915_gem_object_init(struct drm_i915_gem_object *obj,
2251 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2252struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2253 size_t size);
7e0d96bc
BW
2254void i915_init_vm(struct drm_i915_private *dev_priv,
2255 struct i915_address_space *vm);
673a394b 2256void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2257void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2258
1ec9e26d
DV
2259#define PIN_MAPPABLE 0x1
2260#define PIN_NONBLOCK 0x2
bf3d149b 2261#define PIN_GLOBAL 0x4
d23db88c
CW
2262#define PIN_OFFSET_BIAS 0x8
2263#define PIN_OFFSET_MASK (~4095)
2021746e 2264int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2265 struct i915_address_space *vm,
2021746e 2266 uint32_t alignment,
d23db88c 2267 uint64_t flags);
07fe0b12 2268int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2269int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2270void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2271void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2272void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2273
4c914c0c
BV
2274int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2275 int *needs_clflush);
2276
37e680a1 2277int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2278static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2279{
67d5a50c
ID
2280 struct sg_page_iter sg_iter;
2281
2282 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2283 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2284
2285 return NULL;
9da3da66 2286}
a5570178
CW
2287static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2288{
2289 BUG_ON(obj->pages == NULL);
2290 obj->pages_pin_count++;
2291}
2292static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2293{
2294 BUG_ON(obj->pages_pin_count == 0);
2295 obj->pages_pin_count--;
2296}
2297
54cf91dc 2298int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2299int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2300 struct intel_engine_cs *to);
e2d05a8b 2301void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2302 struct intel_engine_cs *ring);
ff72145b
DA
2303int i915_gem_dumb_create(struct drm_file *file_priv,
2304 struct drm_device *dev,
2305 struct drm_mode_create_dumb *args);
2306int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2307 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2308/**
2309 * Returns true if seq1 is later than seq2.
2310 */
2311static inline bool
2312i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2313{
2314 return (int32_t)(seq1 - seq2) >= 0;
2315}
2316
fca26bb4
MK
2317int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2318int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2319int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2320int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2321
d8ffa60b
DV
2322bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2323void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2324
8d9fc7fd 2325struct drm_i915_gem_request *
a4872ba6 2326i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2327
b29c19b6 2328bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2329void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2330int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2331 bool interruptible);
84c33a64
SG
2332int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2333
1f83fee0
DV
2334static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2335{
2336 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2337 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2338}
2339
2340static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2341{
2ac0f450
MK
2342 return atomic_read(&error->reset_counter) & I915_WEDGED;
2343}
2344
2345static inline u32 i915_reset_count(struct i915_gpu_error *error)
2346{
2347 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2348}
a71d8d94 2349
88b4aa87
MK
2350static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2351{
2352 return dev_priv->gpu_error.stop_rings == 0 ||
2353 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2354}
2355
2356static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2357{
2358 return dev_priv->gpu_error.stop_rings == 0 ||
2359 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2360}
2361
069efc1d 2362void i915_gem_reset(struct drm_device *dev);
000433b6 2363bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2364int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2365int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 2366int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2367int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2368void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2369void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2370int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2371int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2372int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2373 struct drm_file *file,
7d736f4f 2374 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2375 u32 *seqno);
2376#define i915_add_request(ring, seqno) \
854c94a7 2377 __i915_add_request(ring, NULL, NULL, seqno)
a4872ba6 2378int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
199b2bc2 2379 uint32_t seqno);
de151cf6 2380int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2381int __must_check
2382i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2383 bool write);
2384int __must_check
dabdfe02
CW
2385i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2386int __must_check
2da3b9b9
CW
2387i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2388 u32 alignment,
a4872ba6 2389 struct intel_engine_cs *pipelined);
cc98b413 2390void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
00731155 2391int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2392 int align);
b29c19b6 2393int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2394void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2395
0fa87796
ID
2396uint32_t
2397i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2398uint32_t
d865110c
ID
2399i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2400 int tiling_mode, bool fenced);
467cffba 2401
e4ffd173
CW
2402int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2403 enum i915_cache_level cache_level);
2404
1286ff73
DV
2405struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2406 struct dma_buf *dma_buf);
2407
2408struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2409 struct drm_gem_object *gem_obj, int flags);
2410
19b2dbde
CW
2411void i915_gem_restore_fences(struct drm_device *dev);
2412
a70a3148
BW
2413unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2414 struct i915_address_space *vm);
2415bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2416bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2417 struct i915_address_space *vm);
2418unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2419 struct i915_address_space *vm);
2420struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2421 struct i915_address_space *vm);
accfef2e
BW
2422struct i915_vma *
2423i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2424 struct i915_address_space *vm);
5c2abbea
BW
2425
2426struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2427static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2428 struct i915_vma *vma;
2429 list_for_each_entry(vma, &obj->vma_list, vma_link)
2430 if (vma->pin_count > 0)
2431 return true;
2432 return false;
2433}
5c2abbea 2434
a70a3148
BW
2435/* Some GGTT VM helpers */
2436#define obj_to_ggtt(obj) \
2437 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2438static inline bool i915_is_ggtt(struct i915_address_space *vm)
2439{
2440 struct i915_address_space *ggtt =
2441 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2442 return vm == ggtt;
2443}
2444
2445static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2446{
2447 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2448}
2449
2450static inline unsigned long
2451i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2452{
2453 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2454}
2455
2456static inline unsigned long
2457i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2458{
2459 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2460}
c37e2204
BW
2461
2462static inline int __must_check
2463i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2464 uint32_t alignment,
1ec9e26d 2465 unsigned flags)
c37e2204 2466{
bf3d149b 2467 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
c37e2204 2468}
a70a3148 2469
b287110e
DV
2470static inline int
2471i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2472{
2473 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2474}
2475
2476void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2477
254f965c 2478/* i915_gem_context.c */
0eea67eb 2479#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
8245be31 2480int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2481void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2482void i915_gem_context_reset(struct drm_device *dev);
e422b888 2483int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2484int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2485void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2486int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2487 struct intel_context *to);
2488struct intel_context *
41bde553 2489i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2490void i915_gem_context_free(struct kref *ctx_ref);
273497e5 2491static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2492{
691e6415 2493 kref_get(&ctx->ref);
dce3271b
MK
2494}
2495
273497e5 2496static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2497{
691e6415 2498 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2499}
2500
273497e5 2501static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2502{
821d66dd 2503 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2504}
2505
84624813
BW
2506int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2507 struct drm_file *file);
2508int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2509 struct drm_file *file);
1286ff73 2510
9d0a6fa6 2511/* i915_gem_render_state.c */
a4872ba6 2512int i915_gem_render_state_init(struct intel_engine_cs *ring);
679845ed
BW
2513/* i915_gem_evict.c */
2514int __must_check i915_gem_evict_something(struct drm_device *dev,
2515 struct i915_address_space *vm,
2516 int min_size,
2517 unsigned alignment,
2518 unsigned cache_level,
d23db88c
CW
2519 unsigned long start,
2520 unsigned long end,
1ec9e26d 2521 unsigned flags);
679845ed
BW
2522int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2523int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2524
0260c420 2525/* belongs in i915_gem_gtt.h */
d09105c6 2526static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2527{
2528 if (INTEL_INFO(dev)->gen < 6)
2529 intel_gtt_chipset_flush();
2530}
246cbfb5 2531
9797fbfb
CW
2532/* i915_gem_stolen.c */
2533int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 2534int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 2535void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2536void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2537struct drm_i915_gem_object *
2538i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2539struct drm_i915_gem_object *
2540i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2541 u32 stolen_offset,
2542 u32 gtt_offset,
2543 u32 size);
9797fbfb 2544
673a394b 2545/* i915_gem_tiling.c */
2c1792a1 2546static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 2547{
50227e1c 2548 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
2549
2550 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2551 obj->tiling_mode != I915_TILING_NONE;
2552}
2553
673a394b 2554void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2555void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2556void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2557
2558/* i915_gem_debug.c */
23bc5982
CW
2559#if WATCH_LISTS
2560int i915_verify_lists(struct drm_device *dev);
673a394b 2561#else
23bc5982 2562#define i915_verify_lists(dev) 0
673a394b 2563#endif
1da177e4 2564
2017263e 2565/* i915_debugfs.c */
27c202ad
BG
2566int i915_debugfs_init(struct drm_minor *minor);
2567void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2568#ifdef CONFIG_DEBUG_FS
07144428
DL
2569void intel_display_crc_init(struct drm_device *dev);
2570#else
f8c168fa 2571static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2572#endif
84734a04
MK
2573
2574/* i915_gpu_error.c */
edc3d884
MK
2575__printf(2, 3)
2576void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2577int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2578 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2579int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2580 size_t count, loff_t pos);
2581static inline void i915_error_state_buf_release(
2582 struct drm_i915_error_state_buf *eb)
2583{
2584 kfree(eb->buf);
2585}
58174462
MK
2586void i915_capture_error_state(struct drm_device *dev, bool wedge,
2587 const char *error_msg);
84734a04
MK
2588void i915_error_state_get(struct drm_device *dev,
2589 struct i915_error_state_file_priv *error_priv);
2590void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2591void i915_destroy_error_state(struct drm_device *dev);
2592
2593void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2594const char *i915_cache_level_str(int type);
2017263e 2595
351e3db2 2596/* i915_cmd_parser.c */
d728c8ef 2597int i915_cmd_parser_get_version(void);
a4872ba6
OM
2598int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2599void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2600bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2601int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2
BV
2602 struct drm_i915_gem_object *batch_obj,
2603 u32 batch_start_offset,
2604 bool is_master);
2605
317c35d1
JB
2606/* i915_suspend.c */
2607extern int i915_save_state(struct drm_device *dev);
2608extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2609
d8157a36
DV
2610/* i915_ums.c */
2611void i915_save_display_reg(struct drm_device *dev);
2612void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2613
0136db58
BW
2614/* i915_sysfs.c */
2615void i915_setup_sysfs(struct drm_device *dev_priv);
2616void i915_teardown_sysfs(struct drm_device *dev_priv);
2617
f899fc64
CW
2618/* intel_i2c.c */
2619extern int intel_setup_gmbus(struct drm_device *dev);
2620extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2621static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2622{
2ed06c93 2623 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2624}
2625
2626extern struct i2c_adapter *intel_gmbus_get_adapter(
2627 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2628extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2629extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2630static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2631{
2632 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2633}
f899fc64
CW
2634extern void intel_i2c_reset(struct drm_device *dev);
2635
3b617967 2636/* intel_opregion.c */
9c4b0a68 2637struct intel_encoder;
44834a67 2638#ifdef CONFIG_ACPI
27d50c82 2639extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
2640extern void intel_opregion_init(struct drm_device *dev);
2641extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2642extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2643extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2644 bool enable);
ecbc5cf3
JN
2645extern int intel_opregion_notify_adapter(struct drm_device *dev,
2646 pci_power_t state);
65e082c9 2647#else
27d50c82 2648static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
2649static inline void intel_opregion_init(struct drm_device *dev) { return; }
2650static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2651static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2652static inline int
2653intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2654{
2655 return 0;
2656}
ecbc5cf3
JN
2657static inline int
2658intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2659{
2660 return 0;
2661}
65e082c9 2662#endif
8ee1c3db 2663
723bfd70
JB
2664/* intel_acpi.c */
2665#ifdef CONFIG_ACPI
2666extern void intel_register_dsm_handler(void);
2667extern void intel_unregister_dsm_handler(void);
2668#else
2669static inline void intel_register_dsm_handler(void) { return; }
2670static inline void intel_unregister_dsm_handler(void) { return; }
2671#endif /* CONFIG_ACPI */
2672
79e53945 2673/* modesetting */
f817586c 2674extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2675extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2676extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2677extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2678extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 2679extern void intel_connector_unregister(struct intel_connector *);
28d52043 2680extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2681extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2682 bool force_restore);
44cec740 2683extern void i915_redisable_vga(struct drm_device *dev);
04098753 2684extern void i915_redisable_vga_power_on(struct drm_device *dev);
ee5382ae 2685extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2686extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2687extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2688extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2689extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84 2690extern void valleyview_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
2691extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2692 bool enable);
0206e353
AJ
2693extern void intel_detect_pch(struct drm_device *dev);
2694extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2695extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2696
2911a35b 2697extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2698int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2699 struct drm_file *file);
b6359918
MK
2700int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2701 struct drm_file *file);
575155a9 2702
84c33a64
SG
2703void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2704
6ef3d427
CW
2705/* overlay */
2706extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2707extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2708 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2709
2710extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2711extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2712 struct drm_device *dev,
2713 struct intel_display_error_state *error);
6ef3d427 2714
b7287d80
BW
2715/* On SNB platform, before reading ring registers forcewake bit
2716 * must be set to prevent GT core from power down and stale values being
2717 * returned.
2718 */
c8d9a590
D
2719void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2720void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 2721void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 2722
42c0526c
BW
2723int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2724int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2725
2726/* intel_sideband.c */
64936258
JN
2727u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2728void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2729u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2730u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2731void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2732u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2733void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2734u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2735void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2736u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2737void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2738u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2739void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2740u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2741void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2742u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2743 enum intel_sbi_destination destination);
2744void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2745 enum intel_sbi_destination destination);
e9fe51c6
SK
2746u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2747void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2748
2ec3815f
VS
2749int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2750int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2751
c8d9a590
D
2752#define FORCEWAKE_RENDER (1 << 0)
2753#define FORCEWAKE_MEDIA (1 << 1)
2754#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2755
2756
0b274481
BW
2757#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2758#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2759
2760#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2761#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2762#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2763#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2764
2765#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2766#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2767#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2768#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2769
698b3135
CW
2770/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2771 * will be implemented using 2 32-bit writes in an arbitrary order with
2772 * an arbitrary delay between them. This can cause the hardware to
2773 * act upon the intermediate value, possibly leading to corruption and
2774 * machine death. You have been warned.
2775 */
0b274481
BW
2776#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2777#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 2778
50877445
CW
2779#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2780 u32 upper = I915_READ(upper_reg); \
2781 u32 lower = I915_READ(lower_reg); \
2782 u32 tmp = I915_READ(upper_reg); \
2783 if (upper != tmp) { \
2784 upper = tmp; \
2785 lower = I915_READ(lower_reg); \
2786 WARN_ON(I915_READ(upper_reg) != upper); \
2787 } \
2788 (u64)upper << 32 | lower; })
2789
cae5852d
ZN
2790#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2791#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2792
55bc60db
VS
2793/* "Broadcast RGB" property */
2794#define INTEL_BROADCAST_RGB_AUTO 0
2795#define INTEL_BROADCAST_RGB_FULL 1
2796#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2797
766aa1c4
VS
2798static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2799{
2800 if (HAS_PCH_SPLIT(dev))
2801 return CPU_VGACNTRL;
2802 else if (IS_VALLEYVIEW(dev))
2803 return VLV_VGACNTRL;
2804 else
2805 return VGACNTRL;
2806}
2807
2bb4629a
VS
2808static inline void __user *to_user_ptr(u64 address)
2809{
2810 return (void __user *)(uintptr_t)address;
2811}
2812
df97729f
ID
2813static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2814{
2815 unsigned long j = msecs_to_jiffies(m);
2816
2817 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2818}
2819
2820static inline unsigned long
2821timespec_to_jiffies_timeout(const struct timespec *value)
2822{
2823 unsigned long j = timespec_to_jiffies(value);
2824
2825 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2826}
2827
dce56b3c
PZ
2828/*
2829 * If you need to wait X milliseconds between events A and B, but event B
2830 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2831 * when event A happened, then just before event B you call this function and
2832 * pass the timestamp as the first argument, and X as the second argument.
2833 */
2834static inline void
2835wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2836{
ec5e0cfb 2837 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
2838
2839 /*
2840 * Don't re-read the value of "jiffies" every time since it may change
2841 * behind our back and break the math.
2842 */
2843 tmp_jiffies = jiffies;
2844 target_jiffies = timestamp_jiffies +
2845 msecs_to_jiffies_timeout(to_wait_ms);
2846
2847 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
2848 remaining_jiffies = target_jiffies - tmp_jiffies;
2849 while (remaining_jiffies)
2850 remaining_jiffies =
2851 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
2852 }
2853}
2854
1da177e4 2855#endif