]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Move per ring error state to ring_error
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1 56enum pipe {
752aa88a 57 INVALID_PIPE = -1,
317c35d1
JB
58 PIPE_A = 0,
59 PIPE_B,
9db4a9c7
JB
60 PIPE_C,
61 I915_MAX_PIPES
317c35d1 62};
9db4a9c7 63#define pipe_name(p) ((p) + 'A')
317c35d1 64
a5c961d1
PZ
65enum transcoder {
66 TRANSCODER_A = 0,
67 TRANSCODER_B,
68 TRANSCODER_C,
69 TRANSCODER_EDP = 0xF,
70};
71#define transcoder_name(t) ((t) + 'A')
72
80824003
JB
73enum plane {
74 PLANE_A = 0,
75 PLANE_B,
9db4a9c7 76 PLANE_C,
80824003 77};
9db4a9c7 78#define plane_name(p) ((p) + 'A')
52440211 79
06da8da2
VS
80#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
81
2b139522
ED
82enum port {
83 PORT_A = 0,
84 PORT_B,
85 PORT_C,
86 PORT_D,
87 PORT_E,
88 I915_MAX_PORTS
89};
90#define port_name(p) ((p) + 'A')
91
e4607fcf
CML
92#define I915_NUM_PHYS_VLV 1
93
94enum dpio_channel {
95 DPIO_CH0,
96 DPIO_CH1
97};
98
99enum dpio_phy {
100 DPIO_PHY0,
101 DPIO_PHY1
102};
103
b97186f0
PZ
104enum intel_display_power_domain {
105 POWER_DOMAIN_PIPE_A,
106 POWER_DOMAIN_PIPE_B,
107 POWER_DOMAIN_PIPE_C,
108 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
109 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
110 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
111 POWER_DOMAIN_TRANSCODER_A,
112 POWER_DOMAIN_TRANSCODER_B,
113 POWER_DOMAIN_TRANSCODER_C,
f52e353e 114 POWER_DOMAIN_TRANSCODER_EDP,
cdf8dd7f 115 POWER_DOMAIN_VGA,
fbeeaa23 116 POWER_DOMAIN_AUDIO,
baa70707 117 POWER_DOMAIN_INIT,
bddc7645
ID
118
119 POWER_DOMAIN_NUM,
b97186f0
PZ
120};
121
bddc7645
ID
122#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
123
b97186f0
PZ
124#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
125#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
126 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
127#define POWER_DOMAIN_TRANSCODER(tran) \
128 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
129 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 130
bddc7645
ID
131#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
132 BIT(POWER_DOMAIN_PIPE_A) | \
133 BIT(POWER_DOMAIN_TRANSCODER_EDP))
6745a2ce
PZ
134#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
135 BIT(POWER_DOMAIN_PIPE_A) | \
136 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
137 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
bddc7645 138
1d843f9d
EE
139enum hpd_pin {
140 HPD_NONE = 0,
141 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
142 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
143 HPD_CRT,
144 HPD_SDVO_B,
145 HPD_SDVO_C,
146 HPD_PORT_B,
147 HPD_PORT_C,
148 HPD_PORT_D,
149 HPD_NUM_PINS
150};
151
2a2d5482
CW
152#define I915_GEM_GPU_DOMAINS \
153 (I915_GEM_DOMAIN_RENDER | \
154 I915_GEM_DOMAIN_SAMPLER | \
155 I915_GEM_DOMAIN_COMMAND | \
156 I915_GEM_DOMAIN_INSTRUCTION | \
157 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 158
7eb552ae 159#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 160
6c2b7c12
DV
161#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
162 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
163 if ((intel_encoder)->base.crtc == (__crtc))
164
e7b903d2
DV
165struct drm_i915_private;
166
46edb027
DV
167enum intel_dpll_id {
168 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
169 /* real shared dpll ids must be >= 0 */
170 DPLL_ID_PCH_PLL_A,
171 DPLL_ID_PCH_PLL_B,
172};
173#define I915_NUM_PLLS 2
174
5358901f 175struct intel_dpll_hw_state {
66e985c0 176 uint32_t dpll;
8bcc2795 177 uint32_t dpll_md;
66e985c0
DV
178 uint32_t fp0;
179 uint32_t fp1;
5358901f
DV
180};
181
e72f9fbf 182struct intel_shared_dpll {
ee7b9f93
JB
183 int refcount; /* count of number of CRTCs sharing this PLL */
184 int active; /* count of number of active CRTCs (i.e. DPMS on) */
185 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
186 const char *name;
187 /* should match the index in the dev_priv->shared_dplls array */
188 enum intel_dpll_id id;
5358901f 189 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
190 void (*mode_set)(struct drm_i915_private *dev_priv,
191 struct intel_shared_dpll *pll);
e7b903d2
DV
192 void (*enable)(struct drm_i915_private *dev_priv,
193 struct intel_shared_dpll *pll);
194 void (*disable)(struct drm_i915_private *dev_priv,
195 struct intel_shared_dpll *pll);
5358901f
DV
196 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
197 struct intel_shared_dpll *pll,
198 struct intel_dpll_hw_state *hw_state);
ee7b9f93 199};
ee7b9f93 200
e69d0bc1
DV
201/* Used by dp and fdi links */
202struct intel_link_m_n {
203 uint32_t tu;
204 uint32_t gmch_m;
205 uint32_t gmch_n;
206 uint32_t link_m;
207 uint32_t link_n;
208};
209
210void intel_link_compute_m_n(int bpp, int nlanes,
211 int pixel_clock, int link_clock,
212 struct intel_link_m_n *m_n);
213
6441ab5f
PZ
214struct intel_ddi_plls {
215 int spll_refcount;
216 int wrpll1_refcount;
217 int wrpll2_refcount;
218};
219
1da177e4
LT
220/* Interface history:
221 *
222 * 1.1: Original.
0d6aa60b
DA
223 * 1.2: Add Power Management
224 * 1.3: Add vblank support
de227f5f 225 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 226 * 1.5: Add vblank pipe configuration
2228ed67
MD
227 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
228 * - Support vertical blank on secondary display pipe
1da177e4
LT
229 */
230#define DRIVER_MAJOR 1
2228ed67 231#define DRIVER_MINOR 6
1da177e4
LT
232#define DRIVER_PATCHLEVEL 0
233
23bc5982 234#define WATCH_LISTS 0
42d6ab48 235#define WATCH_GTT 0
673a394b 236
71acb5eb
DA
237#define I915_GEM_PHYS_CURSOR_0 1
238#define I915_GEM_PHYS_CURSOR_1 2
239#define I915_GEM_PHYS_OVERLAY_REGS 3
240#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
241
242struct drm_i915_gem_phys_object {
243 int id;
244 struct page **page_list;
245 drm_dma_handle_t *handle;
05394f39 246 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
247};
248
0a3e67a4
JB
249struct opregion_header;
250struct opregion_acpi;
251struct opregion_swsci;
252struct opregion_asle;
253
8ee1c3db 254struct intel_opregion {
5bc4418b
BW
255 struct opregion_header __iomem *header;
256 struct opregion_acpi __iomem *acpi;
257 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
258 u32 swsci_gbda_sub_functions;
259 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
260 struct opregion_asle __iomem *asle;
261 void __iomem *vbt;
01fe9dbd 262 u32 __iomem *lid_state;
91a60f20 263 struct work_struct asle_work;
8ee1c3db 264};
44834a67 265#define OPREGION_SIZE (8*1024)
8ee1c3db 266
6ef3d427
CW
267struct intel_overlay;
268struct intel_overlay_error_state;
269
7c1c2871
DA
270struct drm_i915_master_private {
271 drm_local_map_t *sarea;
272 struct _drm_i915_sarea *sarea_priv;
273};
de151cf6 274#define I915_FENCE_REG_NONE -1
42b5aeab
VS
275#define I915_MAX_NUM_FENCES 32
276/* 32 fences + sign bit for FENCE_REG_NONE */
277#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
278
279struct drm_i915_fence_reg {
007cc8ac 280 struct list_head lru_list;
caea7476 281 struct drm_i915_gem_object *obj;
1690e1eb 282 int pin_count;
de151cf6 283};
7c1c2871 284
9b9d172d 285struct sdvo_device_mapping {
e957d772 286 u8 initialized;
9b9d172d 287 u8 dvo_port;
288 u8 slave_addr;
289 u8 dvo_wiring;
e957d772 290 u8 i2c_pin;
b1083333 291 u8 ddc_pin;
9b9d172d 292};
293
c4a1d9e4
CW
294struct intel_display_error_state;
295
63eeaf38 296struct drm_i915_error_state {
742cbee8 297 struct kref ref;
585b0288
BW
298 struct timeval time;
299
300 /* Generic register state */
63eeaf38
JB
301 u32 eir;
302 u32 pgtbl_er;
be998e2e 303 u32 ier;
b9a3906b 304 u32 ccid;
0f3b6849
CW
305 u32 derrmr;
306 u32 forcewake;
585b0288
BW
307 u32 error; /* gen6+ */
308 u32 err_int; /* gen7 */
309 u32 done_reg;
310 u32 extra_instdone[I915_NUM_INSTDONE_REG];
9db4a9c7 311 u32 pipestat[I915_MAX_PIPES];
585b0288
BW
312 u64 fence[I915_MAX_NUM_FENCES];
313 struct intel_overlay_error_state *overlay;
314 struct intel_display_error_state *display;
315
52d39a21 316 struct drm_i915_error_ring {
372fbb8e 317 bool valid;
362b8af7
BW
318 /* Software tracked state */
319 bool waiting;
320 int hangcheck_score;
321 enum intel_ring_hangcheck_action hangcheck_action;
322 int num_requests;
323
324 /* our own tracking of ring head and tail */
325 u32 cpu_ring_head;
326 u32 cpu_ring_tail;
327
328 u32 semaphore_seqno[I915_NUM_RINGS - 1];
329
330 /* Register state */
331 u32 tail;
332 u32 head;
333 u32 ctl;
334 u32 hws;
335 u32 ipeir;
336 u32 ipehr;
337 u32 instdone;
338 u32 acthd;
339 u32 bbstate;
340 u32 instpm;
341 u32 instps;
342 u32 seqno;
343 u64 bbaddr;
344 u32 fault_reg;
345 u32 faddr;
346 u32 rc_psmi; /* sleep state */
347 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
348
52d39a21
CW
349 struct drm_i915_error_object {
350 int page_count;
351 u32 gtt_offset;
352 u32 *pages[0];
362b8af7
BW
353 } *ringbuffer, *batchbuffer, *ctx, *hws_page;
354
52d39a21
CW
355 struct drm_i915_error_request {
356 long jiffies;
357 u32 seqno;
ee4f42b1 358 u32 tail;
52d39a21 359 } *requests;
52d39a21 360 } ring[I915_NUM_RINGS];
9df30794 361 struct drm_i915_error_buffer {
a779e5ab 362 u32 size;
9df30794 363 u32 name;
0201f1ec 364 u32 rseqno, wseqno;
9df30794
CW
365 u32 gtt_offset;
366 u32 read_domains;
367 u32 write_domain;
4b9de737 368 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
369 s32 pinned:2;
370 u32 tiling:2;
371 u32 dirty:1;
372 u32 purgeable:1;
5d1333fc 373 s32 ring:4;
f56383cb 374 u32 cache_level:3;
95f5301d
BW
375 } **active_bo, **pinned_bo;
376 u32 *active_bo_count, *pinned_bo_count;
63eeaf38
JB
377};
378
7bd688cd 379struct intel_connector;
b8cecdf5 380struct intel_crtc_config;
0e8ffe1b 381struct intel_crtc;
ee9300bb
DV
382struct intel_limit;
383struct dpll;
b8cecdf5 384
e70236a8 385struct drm_i915_display_funcs {
ee5382ae 386 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 387 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
388 void (*disable_fbc)(struct drm_device *dev);
389 int (*get_display_clock_speed)(struct drm_device *dev);
390 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
391 /**
392 * find_dpll() - Find the best values for the PLL
393 * @limit: limits for the PLL
394 * @crtc: current CRTC
395 * @target: target frequency in kHz
396 * @refclk: reference clock frequency in kHz
397 * @match_clock: if provided, @best_clock P divider must
398 * match the P divider from @match_clock
399 * used for LVDS downclocking
400 * @best_clock: best PLL values found
401 *
402 * Returns true on success, false on failure.
403 */
404 bool (*find_dpll)(const struct intel_limit *limit,
405 struct drm_crtc *crtc,
406 int target, int refclk,
407 struct dpll *match_clock,
408 struct dpll *best_clock);
46ba614c 409 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
410 void (*update_sprite_wm)(struct drm_plane *plane,
411 struct drm_crtc *crtc,
4c4ff43a 412 uint32_t sprite_width, int pixel_size,
bdd57d03 413 bool enable, bool scaled);
47fab737 414 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
415 /* Returns the active state of the crtc, and if the crtc is active,
416 * fills out the pipe-config with the hw state. */
417 bool (*get_pipe_config)(struct intel_crtc *,
418 struct intel_crtc_config *);
f564048e 419 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
420 int x, int y,
421 struct drm_framebuffer *old_fb);
76e5a89c
DV
422 void (*crtc_enable)(struct drm_crtc *crtc);
423 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 424 void (*off)(struct drm_crtc *crtc);
e0dac65e 425 void (*write_eld)(struct drm_connector *connector,
34427052
JN
426 struct drm_crtc *crtc,
427 struct drm_display_mode *mode);
674cf967 428 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 429 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
430 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
431 struct drm_framebuffer *fb,
ed8d1975
KP
432 struct drm_i915_gem_object *obj,
433 uint32_t flags);
17638cd6
JB
434 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
435 int x, int y);
20afbda2 436 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
437 /* clock updates for mode set */
438 /* cursor updates */
439 /* render clock increase/decrease */
440 /* display clock increase/decrease */
441 /* pll clock increase/decrease */
7bd688cd
JN
442
443 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
444 uint32_t (*get_backlight)(struct intel_connector *connector);
445 void (*set_backlight)(struct intel_connector *connector,
446 uint32_t level);
447 void (*disable_backlight)(struct intel_connector *connector);
448 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
449};
450
907b28c5 451struct intel_uncore_funcs {
c8d9a590
D
452 void (*force_wake_get)(struct drm_i915_private *dev_priv,
453 int fw_engine);
454 void (*force_wake_put)(struct drm_i915_private *dev_priv,
455 int fw_engine);
0b274481
BW
456
457 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
458 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
459 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
460 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
461
462 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
463 uint8_t val, bool trace);
464 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
465 uint16_t val, bool trace);
466 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
467 uint32_t val, bool trace);
468 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
469 uint64_t val, bool trace);
990bbdad
CW
470};
471
907b28c5
CW
472struct intel_uncore {
473 spinlock_t lock; /** lock is also taken in irq contexts. */
474
475 struct intel_uncore_funcs funcs;
476
477 unsigned fifo_count;
478 unsigned forcewake_count;
aec347ab 479
940aece4
D
480 unsigned fw_rendercount;
481 unsigned fw_mediacount;
482
aec347ab 483 struct delayed_work force_wake_work;
907b28c5
CW
484};
485
79fc46df
DL
486#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
487 func(is_mobile) sep \
488 func(is_i85x) sep \
489 func(is_i915g) sep \
490 func(is_i945gm) sep \
491 func(is_g33) sep \
492 func(need_gfx_hws) sep \
493 func(is_g4x) sep \
494 func(is_pineview) sep \
495 func(is_broadwater) sep \
496 func(is_crestline) sep \
497 func(is_ivybridge) sep \
498 func(is_valleyview) sep \
499 func(is_haswell) sep \
b833d685 500 func(is_preliminary) sep \
79fc46df
DL
501 func(has_fbc) sep \
502 func(has_pipe_cxsr) sep \
503 func(has_hotplug) sep \
504 func(cursor_needs_physical) sep \
505 func(has_overlay) sep \
506 func(overlay_needs_physical) sep \
507 func(supports_tv) sep \
dd93be58 508 func(has_llc) sep \
30568c45
DL
509 func(has_ddi) sep \
510 func(has_fpga_dbg)
c96ea64e 511
a587f779
DL
512#define DEFINE_FLAG(name) u8 name:1
513#define SEP_SEMICOLON ;
c96ea64e 514
cfdf1fa2 515struct intel_device_info {
10fce67a 516 u32 display_mmio_offset;
7eb552ae 517 u8 num_pipes:3;
c96c3a8c 518 u8 gen;
73ae478c 519 u8 ring_mask; /* Rings supported by the HW */
a587f779 520 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
cfdf1fa2
KH
521};
522
a587f779
DL
523#undef DEFINE_FLAG
524#undef SEP_SEMICOLON
525
7faf1ab2
DV
526enum i915_cache_level {
527 I915_CACHE_NONE = 0,
350ec881
CW
528 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
529 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
530 caches, eg sampler/render caches, and the
531 large Last-Level-Cache. LLC is coherent with
532 the CPU, but L3 is only visible to the GPU. */
651d794f 533 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
534};
535
2d04befb
KG
536typedef uint32_t gen6_gtt_pte_t;
537
6f65e29a
BW
538/**
539 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
540 * VMA's presence cannot be guaranteed before binding, or after unbinding the
541 * object into/from the address space.
542 *
543 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
544 * will always be <= an objects lifetime. So object refcounting should cover us.
545 */
546struct i915_vma {
547 struct drm_mm_node node;
548 struct drm_i915_gem_object *obj;
549 struct i915_address_space *vm;
550
551 /** This object's place on the active/inactive lists */
552 struct list_head mm_list;
553
554 struct list_head vma_link; /* Link in the object's VMA list */
555
556 /** This vma's place in the batchbuffer or on the eviction list */
557 struct list_head exec_list;
558
559 /**
560 * Used for performing relocations during execbuffer insertion.
561 */
562 struct hlist_node exec_node;
563 unsigned long exec_handle;
564 struct drm_i915_gem_exec_object2 *exec_entry;
565
566 /**
567 * How many users have pinned this object in GTT space. The following
568 * users can each hold at most one reference: pwrite/pread, pin_ioctl
569 * (via user_pin_count), execbuffer (objects are not allowed multiple
570 * times for the same batchbuffer), and the framebuffer code. When
571 * switching/pageflipping, the framebuffer code has at most two buffers
572 * pinned per crtc.
573 *
574 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
575 * bits with absolutely no headroom. So use 4 bits. */
576 unsigned int pin_count:4;
577#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
578
579 /** Unmap an object from an address space. This usually consists of
580 * setting the valid PTE entries to a reserved scratch page. */
581 void (*unbind_vma)(struct i915_vma *vma);
582 /* Map an object into an address space with the given cache flags. */
583#define GLOBAL_BIND (1<<0)
584 void (*bind_vma)(struct i915_vma *vma,
585 enum i915_cache_level cache_level,
586 u32 flags);
587};
588
853ba5d2 589struct i915_address_space {
93bd8649 590 struct drm_mm mm;
853ba5d2 591 struct drm_device *dev;
a7bbbd63 592 struct list_head global_link;
853ba5d2
BW
593 unsigned long start; /* Start offset always 0 for dri2 */
594 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
595
596 struct {
597 dma_addr_t addr;
598 struct page *page;
599 } scratch;
600
5cef07e1
BW
601 /**
602 * List of objects currently involved in rendering.
603 *
604 * Includes buffers having the contents of their GPU caches
605 * flushed, not necessarily primitives. last_rendering_seqno
606 * represents when the rendering involved will be completed.
607 *
608 * A reference is held on the buffer while on this list.
609 */
610 struct list_head active_list;
611
612 /**
613 * LRU list of objects which are not in the ringbuffer and
614 * are ready to unbind, but are still in the GTT.
615 *
616 * last_rendering_seqno is 0 while an object is in this list.
617 *
618 * A reference is not held on the buffer while on this list,
619 * as merely being GTT-bound shouldn't prevent its being
620 * freed, and we'll pull it off the list in the free path.
621 */
622 struct list_head inactive_list;
623
853ba5d2
BW
624 /* FIXME: Need a more generic return type */
625 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
b35b380e
BW
626 enum i915_cache_level level,
627 bool valid); /* Create a valid PTE */
853ba5d2
BW
628 void (*clear_range)(struct i915_address_space *vm,
629 unsigned int first_entry,
828c7908
BW
630 unsigned int num_entries,
631 bool use_scratch);
853ba5d2
BW
632 void (*insert_entries)(struct i915_address_space *vm,
633 struct sg_table *st,
634 unsigned int first_entry,
635 enum i915_cache_level cache_level);
636 void (*cleanup)(struct i915_address_space *vm);
637};
638
5d4545ae
BW
639/* The Graphics Translation Table is the way in which GEN hardware translates a
640 * Graphics Virtual Address into a Physical Address. In addition to the normal
641 * collateral associated with any va->pa translations GEN hardware also has a
642 * portion of the GTT which can be mapped by the CPU and remain both coherent
643 * and correct (in cases like swizzling). That region is referred to as GMADR in
644 * the spec.
645 */
646struct i915_gtt {
853ba5d2 647 struct i915_address_space base;
baa09f5f 648 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
649
650 unsigned long mappable_end; /* End offset that we can CPU map */
651 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
652 phys_addr_t mappable_base; /* PA of our GMADR */
653
654 /** "Graphics Stolen Memory" holds the global PTEs */
655 void __iomem *gsm;
a81cc00c
BW
656
657 bool do_idle_maps;
7faf1ab2 658
911bdf0a 659 int mtrr;
7faf1ab2
DV
660
661 /* global gtt ops */
baa09f5f 662 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
663 size_t *stolen, phys_addr_t *mappable_base,
664 unsigned long *mappable_end);
5d4545ae 665};
853ba5d2 666#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
5d4545ae 667
1d2a314c 668struct i915_hw_ppgtt {
853ba5d2 669 struct i915_address_space base;
c7c48dfd 670 struct kref ref;
c8d4c0d6 671 struct drm_mm_node node;
1d2a314c 672 unsigned num_pd_entries;
37aca44a
BW
673 union {
674 struct page **pt_pages;
675 struct page *gen8_pt_pages;
676 };
677 struct page *pd_pages;
678 int num_pd_pages;
679 int num_pt_pages;
680 union {
681 uint32_t pd_offset;
682 dma_addr_t pd_dma_addr[4];
683 };
684 union {
685 dma_addr_t *pt_dma_addr;
686 dma_addr_t *gen8_pt_dma_addr[4];
687 };
27173f1f 688
a3d67d23 689 int (*enable)(struct i915_hw_ppgtt *ppgtt);
eeb9488e
BW
690 int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
691 struct intel_ring_buffer *ring,
692 bool synchronous);
87d60b63 693 void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
1d2a314c
DV
694};
695
e59ec13d
MK
696struct i915_ctx_hang_stats {
697 /* This context had batch pending when hang was declared */
698 unsigned batch_pending;
699
700 /* This context had batch active when hang was declared */
701 unsigned batch_active;
be62acb4
MK
702
703 /* Time when this context was last blamed for a GPU reset */
704 unsigned long guilty_ts;
705
706 /* This context is banned to submit more work */
707 bool banned;
e59ec13d 708};
40521054
BW
709
710/* This must match up with the value previously used for execbuf2.rsvd1. */
711#define DEFAULT_CONTEXT_ID 0
712struct i915_hw_context {
dce3271b 713 struct kref ref;
40521054 714 int id;
e0556841 715 bool is_initialized;
3ccfd19d 716 uint8_t remap_slice;
40521054 717 struct drm_i915_file_private *file_priv;
0009e46c 718 struct intel_ring_buffer *last_ring;
40521054 719 struct drm_i915_gem_object *obj;
e59ec13d 720 struct i915_ctx_hang_stats hang_stats;
c7c48dfd 721 struct i915_address_space *vm;
a33afea5
BW
722
723 struct list_head link;
40521054
BW
724};
725
5c3fe8b0
BW
726struct i915_fbc {
727 unsigned long size;
728 unsigned int fb_id;
729 enum plane plane;
730 int y;
731
732 struct drm_mm_node *compressed_fb;
733 struct drm_mm_node *compressed_llb;
734
735 struct intel_fbc_work {
736 struct delayed_work work;
737 struct drm_crtc *crtc;
738 struct drm_framebuffer *fb;
5c3fe8b0
BW
739 } *fbc_work;
740
29ebf90f
CW
741 enum no_fbc_reason {
742 FBC_OK, /* FBC is enabled */
743 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
744 FBC_NO_OUTPUT, /* no outputs enabled to compress */
745 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
746 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
747 FBC_MODE_TOO_LARGE, /* mode too large for compression */
748 FBC_BAD_PLANE, /* fbc not supported on plane */
749 FBC_NOT_TILED, /* buffer not tiled */
750 FBC_MULTIPLE_PIPES, /* more than one pipe active */
751 FBC_MODULE_PARAM,
752 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
753 } no_fbc_reason;
b5e50c3f
JB
754};
755
a031d709
RV
756struct i915_psr {
757 bool sink_support;
758 bool source_ok;
3f51e471 759};
5c3fe8b0 760
3bad0781 761enum intel_pch {
f0350830 762 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
763 PCH_IBX, /* Ibexpeak PCH */
764 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 765 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 766 PCH_NOP,
3bad0781
ZW
767};
768
988d6ee8
PZ
769enum intel_sbi_destination {
770 SBI_ICLK,
771 SBI_MPHY,
772};
773
b690e96c 774#define QUIRK_PIPEA_FORCE (1<<0)
435793df 775#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 776#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 777
8be48d92 778struct intel_fbdev;
1630fe75 779struct intel_fbc_work;
38651674 780
c2b9152f
DV
781struct intel_gmbus {
782 struct i2c_adapter adapter;
f2ce9faf 783 u32 force_bit;
c2b9152f 784 u32 reg0;
36c785f0 785 u32 gpio_reg;
c167a6fc 786 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
787 struct drm_i915_private *dev_priv;
788};
789
f4c956ad 790struct i915_suspend_saved_registers {
ba8bbcf6
JB
791 u8 saveLBB;
792 u32 saveDSPACNTR;
793 u32 saveDSPBCNTR;
e948e994 794 u32 saveDSPARB;
ba8bbcf6
JB
795 u32 savePIPEACONF;
796 u32 savePIPEBCONF;
797 u32 savePIPEASRC;
798 u32 savePIPEBSRC;
799 u32 saveFPA0;
800 u32 saveFPA1;
801 u32 saveDPLL_A;
802 u32 saveDPLL_A_MD;
803 u32 saveHTOTAL_A;
804 u32 saveHBLANK_A;
805 u32 saveHSYNC_A;
806 u32 saveVTOTAL_A;
807 u32 saveVBLANK_A;
808 u32 saveVSYNC_A;
809 u32 saveBCLRPAT_A;
5586c8bc 810 u32 saveTRANSACONF;
42048781
ZW
811 u32 saveTRANS_HTOTAL_A;
812 u32 saveTRANS_HBLANK_A;
813 u32 saveTRANS_HSYNC_A;
814 u32 saveTRANS_VTOTAL_A;
815 u32 saveTRANS_VBLANK_A;
816 u32 saveTRANS_VSYNC_A;
0da3ea12 817 u32 savePIPEASTAT;
ba8bbcf6
JB
818 u32 saveDSPASTRIDE;
819 u32 saveDSPASIZE;
820 u32 saveDSPAPOS;
585fb111 821 u32 saveDSPAADDR;
ba8bbcf6
JB
822 u32 saveDSPASURF;
823 u32 saveDSPATILEOFF;
824 u32 savePFIT_PGM_RATIOS;
0eb96d6e 825 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
826 u32 saveBLC_PWM_CTL;
827 u32 saveBLC_PWM_CTL2;
07bf139b 828 u32 saveBLC_HIST_CTL_B;
42048781
ZW
829 u32 saveBLC_CPU_PWM_CTL;
830 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
831 u32 saveFPB0;
832 u32 saveFPB1;
833 u32 saveDPLL_B;
834 u32 saveDPLL_B_MD;
835 u32 saveHTOTAL_B;
836 u32 saveHBLANK_B;
837 u32 saveHSYNC_B;
838 u32 saveVTOTAL_B;
839 u32 saveVBLANK_B;
840 u32 saveVSYNC_B;
841 u32 saveBCLRPAT_B;
5586c8bc 842 u32 saveTRANSBCONF;
42048781
ZW
843 u32 saveTRANS_HTOTAL_B;
844 u32 saveTRANS_HBLANK_B;
845 u32 saveTRANS_HSYNC_B;
846 u32 saveTRANS_VTOTAL_B;
847 u32 saveTRANS_VBLANK_B;
848 u32 saveTRANS_VSYNC_B;
0da3ea12 849 u32 savePIPEBSTAT;
ba8bbcf6
JB
850 u32 saveDSPBSTRIDE;
851 u32 saveDSPBSIZE;
852 u32 saveDSPBPOS;
585fb111 853 u32 saveDSPBADDR;
ba8bbcf6
JB
854 u32 saveDSPBSURF;
855 u32 saveDSPBTILEOFF;
585fb111
JB
856 u32 saveVGA0;
857 u32 saveVGA1;
858 u32 saveVGA_PD;
ba8bbcf6
JB
859 u32 saveVGACNTRL;
860 u32 saveADPA;
861 u32 saveLVDS;
585fb111
JB
862 u32 savePP_ON_DELAYS;
863 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
864 u32 saveDVOA;
865 u32 saveDVOB;
866 u32 saveDVOC;
867 u32 savePP_ON;
868 u32 savePP_OFF;
869 u32 savePP_CONTROL;
585fb111 870 u32 savePP_DIVISOR;
ba8bbcf6
JB
871 u32 savePFIT_CONTROL;
872 u32 save_palette_a[256];
873 u32 save_palette_b[256];
ba8bbcf6 874 u32 saveFBC_CONTROL;
0da3ea12
JB
875 u32 saveIER;
876 u32 saveIIR;
877 u32 saveIMR;
42048781
ZW
878 u32 saveDEIER;
879 u32 saveDEIMR;
880 u32 saveGTIER;
881 u32 saveGTIMR;
882 u32 saveFDI_RXA_IMR;
883 u32 saveFDI_RXB_IMR;
1f84e550 884 u32 saveCACHE_MODE_0;
1f84e550 885 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
886 u32 saveSWF0[16];
887 u32 saveSWF1[16];
888 u32 saveSWF2[3];
889 u8 saveMSR;
890 u8 saveSR[8];
123f794f 891 u8 saveGR[25];
ba8bbcf6 892 u8 saveAR_INDEX;
a59e122a 893 u8 saveAR[21];
ba8bbcf6 894 u8 saveDACMASK;
a59e122a 895 u8 saveCR[37];
4b9de737 896 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
897 u32 saveCURACNTR;
898 u32 saveCURAPOS;
899 u32 saveCURABASE;
900 u32 saveCURBCNTR;
901 u32 saveCURBPOS;
902 u32 saveCURBBASE;
903 u32 saveCURSIZE;
a4fc5ed6
KP
904 u32 saveDP_B;
905 u32 saveDP_C;
906 u32 saveDP_D;
907 u32 savePIPEA_GMCH_DATA_M;
908 u32 savePIPEB_GMCH_DATA_M;
909 u32 savePIPEA_GMCH_DATA_N;
910 u32 savePIPEB_GMCH_DATA_N;
911 u32 savePIPEA_DP_LINK_M;
912 u32 savePIPEB_DP_LINK_M;
913 u32 savePIPEA_DP_LINK_N;
914 u32 savePIPEB_DP_LINK_N;
42048781
ZW
915 u32 saveFDI_RXA_CTL;
916 u32 saveFDI_TXA_CTL;
917 u32 saveFDI_RXB_CTL;
918 u32 saveFDI_TXB_CTL;
919 u32 savePFA_CTL_1;
920 u32 savePFB_CTL_1;
921 u32 savePFA_WIN_SZ;
922 u32 savePFB_WIN_SZ;
923 u32 savePFA_WIN_POS;
924 u32 savePFB_WIN_POS;
5586c8bc
ZW
925 u32 savePCH_DREF_CONTROL;
926 u32 saveDISP_ARB_CTL;
927 u32 savePIPEA_DATA_M1;
928 u32 savePIPEA_DATA_N1;
929 u32 savePIPEA_LINK_M1;
930 u32 savePIPEA_LINK_N1;
931 u32 savePIPEB_DATA_M1;
932 u32 savePIPEB_DATA_N1;
933 u32 savePIPEB_LINK_M1;
934 u32 savePIPEB_LINK_N1;
b5b72e89 935 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 936 u32 savePCH_PORT_HOTPLUG;
f4c956ad 937};
c85aa885
DV
938
939struct intel_gen6_power_mgmt {
59cdb63d 940 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
941 struct work_struct work;
942 u32 pm_iir;
59cdb63d 943
c85aa885
DV
944 u8 cur_delay;
945 u8 min_delay;
946 u8 max_delay;
52ceb908 947 u8 rpe_delay;
dd75fdc8
CW
948 u8 rp1_delay;
949 u8 rp0_delay;
31c77388 950 u8 hw_max;
1a01ab3b 951
27544369
D
952 bool rp_up_masked;
953 bool rp_down_masked;
954
dd75fdc8
CW
955 int last_adj;
956 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
957
c0951f0c 958 bool enabled;
1a01ab3b 959 struct delayed_work delayed_resume_work;
4fc688ce
JB
960
961 /*
962 * Protects RPS/RC6 register access and PCU communication.
963 * Must be taken after struct_mutex if nested.
964 */
965 struct mutex hw_lock;
c85aa885
DV
966};
967
1a240d4d
DV
968/* defined intel_pm.c */
969extern spinlock_t mchdev_lock;
970
c85aa885
DV
971struct intel_ilk_power_mgmt {
972 u8 cur_delay;
973 u8 min_delay;
974 u8 max_delay;
975 u8 fmax;
976 u8 fstart;
977
978 u64 last_count1;
979 unsigned long last_time1;
980 unsigned long chipset_power;
981 u64 last_count2;
982 struct timespec last_time2;
983 unsigned long gfx_power;
984 u8 corr;
985
986 int c_m;
987 int r_t;
3e373948
DV
988
989 struct drm_i915_gem_object *pwrctx;
990 struct drm_i915_gem_object *renderctx;
c85aa885
DV
991};
992
a38911a3
WX
993/* Power well structure for haswell */
994struct i915_power_well {
c1ca727f 995 const char *name;
6f3ef5dd 996 bool always_on;
a38911a3
WX
997 /* power well enable/disable usage count */
998 int count;
c1ca727f
ID
999 unsigned long domains;
1000 void *data;
1001 void (*set)(struct drm_device *dev, struct i915_power_well *power_well,
1002 bool enable);
1003 bool (*is_enabled)(struct drm_device *dev,
1004 struct i915_power_well *power_well);
a38911a3
WX
1005};
1006
83c00f55 1007struct i915_power_domains {
baa70707
ID
1008 /*
1009 * Power wells needed for initialization at driver init and suspend
1010 * time are on. They are kept on until after the first modeset.
1011 */
1012 bool init_power_on;
c1ca727f 1013 int power_well_count;
baa70707 1014
83c00f55 1015 struct mutex lock;
1da51581 1016 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1017 struct i915_power_well *power_wells;
83c00f55
ID
1018};
1019
231f42a4
DV
1020struct i915_dri1_state {
1021 unsigned allow_batchbuffer : 1;
1022 u32 __iomem *gfx_hws_cpu_addr;
1023
1024 unsigned int cpp;
1025 int back_offset;
1026 int front_offset;
1027 int current_page;
1028 int page_flipping;
1029
1030 uint32_t counter;
1031};
1032
db1b76ca
DV
1033struct i915_ums_state {
1034 /**
1035 * Flag if the X Server, and thus DRM, is not currently in
1036 * control of the device.
1037 *
1038 * This is set between LeaveVT and EnterVT. It needs to be
1039 * replaced with a semaphore. It also needs to be
1040 * transitioned away from for kernel modesetting.
1041 */
1042 int mm_suspended;
1043};
1044
35a85ac6 1045#define MAX_L3_SLICES 2
a4da4fa4 1046struct intel_l3_parity {
35a85ac6 1047 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1048 struct work_struct error_work;
35a85ac6 1049 int which_slice;
a4da4fa4
DV
1050};
1051
4b5aed62 1052struct i915_gem_mm {
4b5aed62
DV
1053 /** Memory allocator for GTT stolen memory */
1054 struct drm_mm stolen;
4b5aed62
DV
1055 /** List of all objects in gtt_space. Used to restore gtt
1056 * mappings on resume */
1057 struct list_head bound_list;
1058 /**
1059 * List of objects which are not bound to the GTT (thus
1060 * are idle and not used by the GPU) but still have
1061 * (presumably uncached) pages still attached.
1062 */
1063 struct list_head unbound_list;
1064
1065 /** Usable portion of the GTT for GEM */
1066 unsigned long stolen_base; /* limited to low memory (32-bit) */
1067
4b5aed62
DV
1068 /** PPGTT used for aliasing the PPGTT with the GTT */
1069 struct i915_hw_ppgtt *aliasing_ppgtt;
1070
1071 struct shrinker inactive_shrinker;
1072 bool shrinker_no_lock_stealing;
1073
4b5aed62
DV
1074 /** LRU list of objects with fence regs on them. */
1075 struct list_head fence_list;
1076
1077 /**
1078 * We leave the user IRQ off as much as possible,
1079 * but this means that requests will finish and never
1080 * be retired once the system goes idle. Set a timer to
1081 * fire periodically while the ring is running. When it
1082 * fires, go retire requests.
1083 */
1084 struct delayed_work retire_work;
1085
b29c19b6
CW
1086 /**
1087 * When we detect an idle GPU, we want to turn on
1088 * powersaving features. So once we see that there
1089 * are no more requests outstanding and no more
1090 * arrive within a small period of time, we fire
1091 * off the idle_work.
1092 */
1093 struct delayed_work idle_work;
1094
4b5aed62
DV
1095 /**
1096 * Are we in a non-interruptible section of code like
1097 * modesetting?
1098 */
1099 bool interruptible;
1100
4b5aed62
DV
1101 /** Bit 6 swizzling required for X tiling */
1102 uint32_t bit_6_swizzle_x;
1103 /** Bit 6 swizzling required for Y tiling */
1104 uint32_t bit_6_swizzle_y;
1105
1106 /* storage for physical objects */
1107 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1108
1109 /* accounting, useful for userland debugging */
c20e8355 1110 spinlock_t object_stat_lock;
4b5aed62
DV
1111 size_t object_memory;
1112 u32 object_count;
1113};
1114
edc3d884
MK
1115struct drm_i915_error_state_buf {
1116 unsigned bytes;
1117 unsigned size;
1118 int err;
1119 u8 *buf;
1120 loff_t start;
1121 loff_t pos;
1122};
1123
fc16b48b
MK
1124struct i915_error_state_file_priv {
1125 struct drm_device *dev;
1126 struct drm_i915_error_state *error;
1127};
1128
99584db3
DV
1129struct i915_gpu_error {
1130 /* For hangcheck timer */
1131#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1132#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1133 /* Hang gpu twice in this window and your context gets banned */
1134#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1135
99584db3 1136 struct timer_list hangcheck_timer;
99584db3
DV
1137
1138 /* For reset and error_state handling. */
1139 spinlock_t lock;
1140 /* Protected by the above dev->gpu_error.lock. */
1141 struct drm_i915_error_state *first_error;
1142 struct work_struct work;
99584db3 1143
094f9a54
CW
1144
1145 unsigned long missed_irq_rings;
1146
1f83fee0 1147 /**
2ac0f450 1148 * State variable controlling the reset flow and count
1f83fee0 1149 *
2ac0f450
MK
1150 * This is a counter which gets incremented when reset is triggered,
1151 * and again when reset has been handled. So odd values (lowest bit set)
1152 * means that reset is in progress and even values that
1153 * (reset_counter >> 1):th reset was successfully completed.
1154 *
1155 * If reset is not completed succesfully, the I915_WEDGE bit is
1156 * set meaning that hardware is terminally sour and there is no
1157 * recovery. All waiters on the reset_queue will be woken when
1158 * that happens.
1159 *
1160 * This counter is used by the wait_seqno code to notice that reset
1161 * event happened and it needs to restart the entire ioctl (since most
1162 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1163 *
1164 * This is important for lock-free wait paths, where no contended lock
1165 * naturally enforces the correct ordering between the bail-out of the
1166 * waiter and the gpu reset work code.
1f83fee0
DV
1167 */
1168 atomic_t reset_counter;
1169
1f83fee0 1170#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1171#define I915_WEDGED (1 << 31)
1f83fee0
DV
1172
1173 /**
1174 * Waitqueue to signal when the reset has completed. Used by clients
1175 * that wait for dev_priv->mm.wedged to settle.
1176 */
1177 wait_queue_head_t reset_queue;
33196ded 1178
99584db3
DV
1179 /* For gpu hang simulation. */
1180 unsigned int stop_rings;
094f9a54
CW
1181
1182 /* For missed irq/seqno simulation. */
1183 unsigned int test_irq_rings;
99584db3
DV
1184};
1185
b8efb17b
ZR
1186enum modeset_restore {
1187 MODESET_ON_LID_OPEN,
1188 MODESET_DONE,
1189 MODESET_SUSPENDED,
1190};
1191
6acab15a
PZ
1192struct ddi_vbt_port_info {
1193 uint8_t hdmi_level_shift;
311a2094
PZ
1194
1195 uint8_t supports_dvi:1;
1196 uint8_t supports_hdmi:1;
1197 uint8_t supports_dp:1;
6acab15a
PZ
1198};
1199
41aa3448
RV
1200struct intel_vbt_data {
1201 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1202 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1203
1204 /* Feature bits */
1205 unsigned int int_tv_support:1;
1206 unsigned int lvds_dither:1;
1207 unsigned int lvds_vbt:1;
1208 unsigned int int_crt_support:1;
1209 unsigned int lvds_use_ssc:1;
1210 unsigned int display_clock_mode:1;
1211 unsigned int fdi_rx_polarity_inverted:1;
1212 int lvds_ssc_freq;
1213 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1214
1215 /* eDP */
1216 int edp_rate;
1217 int edp_lanes;
1218 int edp_preemphasis;
1219 int edp_vswing;
1220 bool edp_initialized;
1221 bool edp_support;
1222 int edp_bpp;
1223 struct edp_power_seq edp_pps;
1224
f00076d2
JN
1225 struct {
1226 u16 pwm_freq_hz;
1227 bool active_low_pwm;
1228 } backlight;
1229
d17c5443
SK
1230 /* MIPI DSI */
1231 struct {
1232 u16 panel_id;
1233 } dsi;
1234
41aa3448
RV
1235 int crt_ddc_pin;
1236
1237 int child_dev_num;
768f69c9 1238 union child_device_config *child_dev;
6acab15a
PZ
1239
1240 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1241};
1242
77c122bc
VS
1243enum intel_ddb_partitioning {
1244 INTEL_DDB_PART_1_2,
1245 INTEL_DDB_PART_5_6, /* IVB+ */
1246};
1247
1fd527cc
VS
1248struct intel_wm_level {
1249 bool enable;
1250 uint32_t pri_val;
1251 uint32_t spr_val;
1252 uint32_t cur_val;
1253 uint32_t fbc_val;
1254};
1255
820c1980 1256struct ilk_wm_values {
609cedef
VS
1257 uint32_t wm_pipe[3];
1258 uint32_t wm_lp[3];
1259 uint32_t wm_lp_spr[3];
1260 uint32_t wm_linetime[3];
1261 bool enable_fbc_wm;
1262 enum intel_ddb_partitioning partitioning;
1263};
1264
c67a470b
PZ
1265/*
1266 * This struct tracks the state needed for the Package C8+ feature.
1267 *
1268 * Package states C8 and deeper are really deep PC states that can only be
1269 * reached when all the devices on the system allow it, so even if the graphics
1270 * device allows PC8+, it doesn't mean the system will actually get to these
1271 * states.
1272 *
1273 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1274 * is disabled and the GPU is idle. When these conditions are met, we manually
1275 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1276 * refclk to Fclk.
1277 *
1278 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1279 * the state of some registers, so when we come back from PC8+ we need to
1280 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1281 * need to take care of the registers kept by RC6.
1282 *
1283 * The interrupt disabling is part of the requirements. We can only leave the
1284 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1285 * can lock the machine.
1286 *
1287 * Ideally every piece of our code that needs PC8+ disabled would call
1288 * hsw_disable_package_c8, which would increment disable_count and prevent the
1289 * system from reaching PC8+. But we don't have a symmetric way to do this for
1290 * everything, so we have the requirements_met and gpu_idle variables. When we
1291 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1292 * increase it in the opposite case. The requirements_met variable is true when
1293 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1294 * variable is true when the GPU is idle.
1295 *
1296 * In addition to everything, we only actually enable PC8+ if disable_count
1297 * stays at zero for at least some seconds. This is implemented with the
1298 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1299 * consecutive times when all screens are disabled and some background app
1300 * queries the state of our connectors, or we have some application constantly
1301 * waking up to use the GPU. Only after the enable_work function actually
1302 * enables PC8+ the "enable" variable will become true, which means that it can
1303 * be false even if disable_count is 0.
1304 *
1305 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1306 * goes back to false exactly before we reenable the IRQs. We use this variable
1307 * to check if someone is trying to enable/disable IRQs while they're supposed
1308 * to be disabled. This shouldn't happen and we'll print some error messages in
1309 * case it happens, but if it actually happens we'll also update the variables
1310 * inside struct regsave so when we restore the IRQs they will contain the
1311 * latest expected values.
1312 *
1313 * For more, read "Display Sequences for Package C8" on our documentation.
1314 */
1315struct i915_package_c8 {
1316 bool requirements_met;
1317 bool gpu_idle;
1318 bool irqs_disabled;
1319 /* Only true after the delayed work task actually enables it. */
1320 bool enabled;
1321 int disable_count;
1322 struct mutex lock;
1323 struct delayed_work enable_work;
1324
1325 struct {
1326 uint32_t deimr;
1327 uint32_t sdeimr;
1328 uint32_t gtimr;
1329 uint32_t gtier;
1330 uint32_t gen6_pmimr;
1331 } regsave;
1332};
1333
8a187455
PZ
1334struct i915_runtime_pm {
1335 bool suspended;
1336};
1337
926321d5
DV
1338enum intel_pipe_crc_source {
1339 INTEL_PIPE_CRC_SOURCE_NONE,
1340 INTEL_PIPE_CRC_SOURCE_PLANE1,
1341 INTEL_PIPE_CRC_SOURCE_PLANE2,
1342 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1343 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1344 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1345 INTEL_PIPE_CRC_SOURCE_TV,
1346 INTEL_PIPE_CRC_SOURCE_DP_B,
1347 INTEL_PIPE_CRC_SOURCE_DP_C,
1348 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1349 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1350 INTEL_PIPE_CRC_SOURCE_MAX,
1351};
1352
8bf1e9f1 1353struct intel_pipe_crc_entry {
ac2300d4 1354 uint32_t frame;
8bf1e9f1
SH
1355 uint32_t crc[5];
1356};
1357
b2c88f5b 1358#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1359struct intel_pipe_crc {
d538bbdf
DL
1360 spinlock_t lock;
1361 bool opened; /* exclusive access to the result file */
e5f75aca 1362 struct intel_pipe_crc_entry *entries;
926321d5 1363 enum intel_pipe_crc_source source;
d538bbdf 1364 int head, tail;
07144428 1365 wait_queue_head_t wq;
8bf1e9f1
SH
1366};
1367
f4c956ad
DV
1368typedef struct drm_i915_private {
1369 struct drm_device *dev;
42dcedd4 1370 struct kmem_cache *slab;
f4c956ad
DV
1371
1372 const struct intel_device_info *info;
1373
1374 int relative_constants_mode;
1375
1376 void __iomem *regs;
1377
907b28c5 1378 struct intel_uncore uncore;
f4c956ad
DV
1379
1380 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1381
28c70f16 1382
f4c956ad
DV
1383 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1384 * controller on different i2c buses. */
1385 struct mutex gmbus_mutex;
1386
1387 /**
1388 * Base address of the gmbus and gpio block.
1389 */
1390 uint32_t gpio_mmio_base;
1391
28c70f16
DV
1392 wait_queue_head_t gmbus_wait_queue;
1393
f4c956ad
DV
1394 struct pci_dev *bridge_dev;
1395 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1396 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1397
1398 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1399 struct resource mch_res;
1400
f4c956ad
DV
1401 /* protects the irq masks */
1402 spinlock_t irq_lock;
1403
9ee32fea
DV
1404 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1405 struct pm_qos_request pm_qos;
1406
f4c956ad 1407 /* DPIO indirect register protection */
09153000 1408 struct mutex dpio_lock;
f4c956ad
DV
1409
1410 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1411 union {
1412 u32 irq_mask;
1413 u32 de_irq_mask[I915_MAX_PIPES];
1414 };
f4c956ad 1415 u32 gt_irq_mask;
605cd25b 1416 u32 pm_irq_mask;
f4c956ad 1417
f4c956ad 1418 struct work_struct hotplug_work;
52d7eced 1419 bool enable_hotplug_processing;
b543fb04
EE
1420 struct {
1421 unsigned long hpd_last_jiffies;
1422 int hpd_cnt;
1423 enum {
1424 HPD_ENABLED = 0,
1425 HPD_DISABLED = 1,
1426 HPD_MARK_DISABLED = 2
1427 } hpd_mark;
1428 } hpd_stats[HPD_NUM_PINS];
142e2398 1429 u32 hpd_event_bits;
ac4c16c5 1430 struct timer_list hotplug_reenable_timer;
f4c956ad 1431
7f1f3851 1432 int num_plane;
f4c956ad 1433
5c3fe8b0 1434 struct i915_fbc fbc;
f4c956ad 1435 struct intel_opregion opregion;
41aa3448 1436 struct intel_vbt_data vbt;
f4c956ad
DV
1437
1438 /* overlay */
1439 struct intel_overlay *overlay;
f4c956ad 1440
58c68779
JN
1441 /* backlight registers and fields in struct intel_panel */
1442 spinlock_t backlight_lock;
31ad8ec6 1443
f4c956ad 1444 /* LVDS info */
f4c956ad
DV
1445 bool no_aux_handshake;
1446
f4c956ad
DV
1447 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1448 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1449 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1450
1451 unsigned int fsb_freq, mem_freq, is_ddr3;
1452
645416f5
DV
1453 /**
1454 * wq - Driver workqueue for GEM.
1455 *
1456 * NOTE: Work items scheduled here are not allowed to grab any modeset
1457 * locks, for otherwise the flushing done in the pageflip code will
1458 * result in deadlocks.
1459 */
f4c956ad
DV
1460 struct workqueue_struct *wq;
1461
1462 /* Display functions */
1463 struct drm_i915_display_funcs display;
1464
1465 /* PCH chipset type */
1466 enum intel_pch pch_type;
17a303ec 1467 unsigned short pch_id;
f4c956ad
DV
1468
1469 unsigned long quirks;
1470
b8efb17b
ZR
1471 enum modeset_restore modeset_restore;
1472 struct mutex modeset_restore_lock;
673a394b 1473
a7bbbd63 1474 struct list_head vm_list; /* Global list of all address spaces */
853ba5d2 1475 struct i915_gtt gtt; /* VMA representing the global address space */
5d4545ae 1476
4b5aed62 1477 struct i915_gem_mm mm;
8781342d 1478
8781342d
DV
1479 /* Kernel Modesetting */
1480
9b9d172d 1481 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1482
27f8227b
JB
1483 struct drm_crtc *plane_to_crtc_mapping[3];
1484 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
1485 wait_queue_head_t pending_flip_queue;
1486
c4597872
DV
1487#ifdef CONFIG_DEBUG_FS
1488 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1489#endif
1490
e72f9fbf
DV
1491 int num_shared_dpll;
1492 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1493 struct intel_ddi_plls ddi_plls;
e4607fcf 1494 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1495
652c393a
JB
1496 /* Reclocking support */
1497 bool render_reclock_avail;
1498 bool lvds_downclock_avail;
18f9ed12
ZY
1499 /* indicates the reduced downclock for LVDS*/
1500 int lvds_downclock;
652c393a 1501 u16 orig_clock;
f97108d1 1502
c4804411 1503 bool mchbar_need_disable;
f97108d1 1504
a4da4fa4
DV
1505 struct intel_l3_parity l3_parity;
1506
59124506
BW
1507 /* Cannot be determined by PCIID. You must always read a register. */
1508 size_t ellc_size;
1509
c6a828d3 1510 /* gen6+ rps state */
c85aa885 1511 struct intel_gen6_power_mgmt rps;
c6a828d3 1512
20e4d407
DV
1513 /* ilk-only ips/rps state. Everything in here is protected by the global
1514 * mchdev_lock in intel_pm.c */
c85aa885 1515 struct intel_ilk_power_mgmt ips;
b5e50c3f 1516
83c00f55 1517 struct i915_power_domains power_domains;
a38911a3 1518
a031d709 1519 struct i915_psr psr;
3f51e471 1520
99584db3 1521 struct i915_gpu_error gpu_error;
ae681d96 1522
c9cddffc
JB
1523 struct drm_i915_gem_object *vlv_pctx;
1524
4520f53a 1525#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1526 /* list of fbdev register on this device */
1527 struct intel_fbdev *fbdev;
4520f53a 1528#endif
e953fd7b 1529
073f34d9
JB
1530 /*
1531 * The console may be contended at resume, but we don't
1532 * want it to block on it.
1533 */
1534 struct work_struct console_resume_work;
1535
e953fd7b 1536 struct drm_property *broadcast_rgb_property;
3f43c48d 1537 struct drm_property *force_audio_property;
e3689190 1538
254f965c 1539 uint32_t hw_context_size;
a33afea5 1540 struct list_head context_list;
f4c956ad 1541
3e68320e 1542 u32 fdi_rx_config;
68d18ad7 1543
f4c956ad 1544 struct i915_suspend_saved_registers regfile;
231f42a4 1545
53615a5e
VS
1546 struct {
1547 /*
1548 * Raw watermark latency values:
1549 * in 0.1us units for WM0,
1550 * in 0.5us units for WM1+.
1551 */
1552 /* primary */
1553 uint16_t pri_latency[5];
1554 /* sprite */
1555 uint16_t spr_latency[5];
1556 /* cursor */
1557 uint16_t cur_latency[5];
609cedef
VS
1558
1559 /* current hardware state */
820c1980 1560 struct ilk_wm_values hw;
53615a5e
VS
1561 } wm;
1562
c67a470b
PZ
1563 struct i915_package_c8 pc8;
1564
8a187455
PZ
1565 struct i915_runtime_pm pm;
1566
231f42a4
DV
1567 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1568 * here! */
1569 struct i915_dri1_state dri1;
db1b76ca
DV
1570 /* Old ums support infrastructure, same warning applies. */
1571 struct i915_ums_state ums;
1da177e4
LT
1572} drm_i915_private_t;
1573
2c1792a1
CW
1574static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1575{
1576 return dev->dev_private;
1577}
1578
b4519513
CW
1579/* Iterate over initialised rings */
1580#define for_each_ring(ring__, dev_priv__, i__) \
1581 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1582 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1583
b1d7e4b4
WF
1584enum hdmi_force_audio {
1585 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1586 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1587 HDMI_AUDIO_AUTO, /* trust EDID */
1588 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1589};
1590
190d6cd5 1591#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1592
37e680a1
CW
1593struct drm_i915_gem_object_ops {
1594 /* Interface between the GEM object and its backing storage.
1595 * get_pages() is called once prior to the use of the associated set
1596 * of pages before to binding them into the GTT, and put_pages() is
1597 * called after we no longer need them. As we expect there to be
1598 * associated cost with migrating pages between the backing storage
1599 * and making them available for the GPU (e.g. clflush), we may hold
1600 * onto the pages after they are no longer referenced by the GPU
1601 * in case they may be used again shortly (for example migrating the
1602 * pages to a different memory domain within the GTT). put_pages()
1603 * will therefore most likely be called when the object itself is
1604 * being released or under memory pressure (where we attempt to
1605 * reap pages for the shrinker).
1606 */
1607 int (*get_pages)(struct drm_i915_gem_object *);
1608 void (*put_pages)(struct drm_i915_gem_object *);
1609};
1610
673a394b 1611struct drm_i915_gem_object {
c397b908 1612 struct drm_gem_object base;
673a394b 1613
37e680a1
CW
1614 const struct drm_i915_gem_object_ops *ops;
1615
2f633156
BW
1616 /** List of VMAs backed by this object */
1617 struct list_head vma_list;
1618
c1ad11fc
CW
1619 /** Stolen memory for this object, instead of being backed by shmem. */
1620 struct drm_mm_node *stolen;
35c20a60 1621 struct list_head global_list;
673a394b 1622
69dc4987 1623 struct list_head ring_list;
b25cb2f8
BW
1624 /** Used in execbuf to temporarily hold a ref */
1625 struct list_head obj_exec_link;
673a394b
EA
1626
1627 /**
65ce3027
CW
1628 * This is set if the object is on the active lists (has pending
1629 * rendering and so a non-zero seqno), and is not set if it i s on
1630 * inactive (ready to be unbound) list.
673a394b 1631 */
0206e353 1632 unsigned int active:1;
673a394b
EA
1633
1634 /**
1635 * This is set if the object has been written to since last bound
1636 * to the GTT
1637 */
0206e353 1638 unsigned int dirty:1;
778c3544
DV
1639
1640 /**
1641 * Fence register bits (if any) for this object. Will be set
1642 * as needed when mapped into the GTT.
1643 * Protected by dev->struct_mutex.
778c3544 1644 */
4b9de737 1645 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1646
778c3544
DV
1647 /**
1648 * Advice: are the backing pages purgeable?
1649 */
0206e353 1650 unsigned int madv:2;
778c3544 1651
778c3544
DV
1652 /**
1653 * Current tiling mode for the object.
1654 */
0206e353 1655 unsigned int tiling_mode:2;
5d82e3e6
CW
1656 /**
1657 * Whether the tiling parameters for the currently associated fence
1658 * register have changed. Note that for the purposes of tracking
1659 * tiling changes we also treat the unfenced register, the register
1660 * slot that the object occupies whilst it executes a fenced
1661 * command (such as BLT on gen2/3), as a "fence".
1662 */
1663 unsigned int fence_dirty:1;
778c3544 1664
75e9e915
DV
1665 /**
1666 * Is the object at the current location in the gtt mappable and
1667 * fenceable? Used to avoid costly recalculations.
1668 */
0206e353 1669 unsigned int map_and_fenceable:1;
75e9e915 1670
fb7d516a
DV
1671 /**
1672 * Whether the current gtt mapping needs to be mappable (and isn't just
1673 * mappable by accident). Track pin and fault separate for a more
1674 * accurate mappable working set.
1675 */
0206e353
AJ
1676 unsigned int fault_mappable:1;
1677 unsigned int pin_mappable:1;
cc98b413 1678 unsigned int pin_display:1;
fb7d516a 1679
caea7476
CW
1680 /*
1681 * Is the GPU currently using a fence to access this buffer,
1682 */
1683 unsigned int pending_fenced_gpu_access:1;
1684 unsigned int fenced_gpu_access:1;
1685
651d794f 1686 unsigned int cache_level:3;
93dfb40c 1687
7bddb01f 1688 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1689 unsigned int has_global_gtt_mapping:1;
9da3da66 1690 unsigned int has_dma_mapping:1;
7bddb01f 1691
9da3da66 1692 struct sg_table *pages;
a5570178 1693 int pages_pin_count;
673a394b 1694
1286ff73 1695 /* prime dma-buf support */
9a70cc2a
DA
1696 void *dma_buf_vmapping;
1697 int vmapping_count;
1698
caea7476
CW
1699 struct intel_ring_buffer *ring;
1700
1c293ea3 1701 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1702 uint32_t last_read_seqno;
1703 uint32_t last_write_seqno;
caea7476
CW
1704 /** Breadcrumb of last fenced GPU access to the buffer. */
1705 uint32_t last_fenced_seqno;
673a394b 1706
778c3544 1707 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1708 uint32_t stride;
673a394b 1709
80075d49
DV
1710 /** References from framebuffers, locks out tiling changes. */
1711 unsigned long framebuffer_references;
1712
280b713b 1713 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1714 unsigned long *bit_17;
280b713b 1715
79e53945 1716 /** User space pin count and filp owning the pin */
aa5f8021 1717 unsigned long user_pin_count;
79e53945 1718 struct drm_file *pin_filp;
71acb5eb
DA
1719
1720 /** for phy allocated objects */
1721 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1722};
b45305fc 1723#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1724
62b8b215 1725#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1726
673a394b
EA
1727/**
1728 * Request queue structure.
1729 *
1730 * The request queue allows us to note sequence numbers that have been emitted
1731 * and may be associated with active buffers to be retired.
1732 *
1733 * By keeping this list, we can avoid having to do questionable
1734 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1735 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1736 */
1737struct drm_i915_gem_request {
852835f3
ZN
1738 /** On Which ring this request was generated */
1739 struct intel_ring_buffer *ring;
1740
673a394b
EA
1741 /** GEM sequence number associated with this request. */
1742 uint32_t seqno;
1743
7d736f4f
MK
1744 /** Position in the ringbuffer of the start of the request */
1745 u32 head;
1746
1747 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1748 u32 tail;
1749
0e50e96b
MK
1750 /** Context related to this request */
1751 struct i915_hw_context *ctx;
1752
7d736f4f
MK
1753 /** Batch buffer related to this request if any */
1754 struct drm_i915_gem_object *batch_obj;
1755
673a394b
EA
1756 /** Time at which this request was emitted, in jiffies. */
1757 unsigned long emitted_jiffies;
1758
b962442e 1759 /** global list entry for this request */
673a394b 1760 struct list_head list;
b962442e 1761
f787a5f5 1762 struct drm_i915_file_private *file_priv;
b962442e
EA
1763 /** file_priv list entry for this request */
1764 struct list_head client_list;
673a394b
EA
1765};
1766
1767struct drm_i915_file_private {
b29c19b6
CW
1768 struct drm_i915_private *dev_priv;
1769
673a394b 1770 struct {
99057c81 1771 spinlock_t lock;
b962442e 1772 struct list_head request_list;
b29c19b6 1773 struct delayed_work idle_work;
673a394b 1774 } mm;
40521054 1775 struct idr context_idr;
e59ec13d 1776
0eea67eb 1777 struct i915_hw_context *private_default_ctx;
b29c19b6 1778 atomic_t rps_wait_boost;
673a394b
EA
1779};
1780
2c1792a1 1781#define INTEL_INFO(dev) (to_i915(dev)->info)
cae5852d 1782
ffbab09b
VS
1783#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1784#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1785#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1786#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1787#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1788#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1789#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1790#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1791#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1792#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1793#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1794#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1795#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1796#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
1797#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1798#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 1799#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 1800#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
1801#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1802 (dev)->pdev->device == 0x0152 || \
1803 (dev)->pdev->device == 0x015a)
1804#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1805 (dev)->pdev->device == 0x0106 || \
1806 (dev)->pdev->device == 0x010A)
70a3eb7a 1807#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1808#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
4e8058a2 1809#define IS_BROADWELL(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1810#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 1811#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 1812 ((dev)->pdev->device & 0xFF00) == 0x0C00)
5dd8c4c3
BW
1813#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1814 (((dev)->pdev->device & 0xf) == 0x2 || \
1815 ((dev)->pdev->device & 0xf) == 0x6 || \
1816 ((dev)->pdev->device & 0xf) == 0xe))
1817#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 1818 ((dev)->pdev->device & 0xFF00) == 0x0A00)
5dd8c4c3 1819#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
9435373e 1820#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 1821 ((dev)->pdev->device & 0x00F0) == 0x0020)
b833d685 1822#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 1823
85436696
JB
1824/*
1825 * The genX designation typically refers to the render engine, so render
1826 * capability related checks should use IS_GEN, while display and other checks
1827 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1828 * chips, etc.).
1829 */
cae5852d
ZN
1830#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1831#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1832#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1833#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1834#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1835#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 1836#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1837
73ae478c
BW
1838#define RENDER_RING (1<<RCS)
1839#define BSD_RING (1<<VCS)
1840#define BLT_RING (1<<BCS)
1841#define VEBOX_RING (1<<VECS)
1842#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1843#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1844#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
3d29b842 1845#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
651d794f 1846#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
cae5852d
ZN
1847#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1848
254f965c 1849#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
246cbfb5 1850#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6 && !IS_VALLEYVIEW(dev))
c5dc5cec
BW
1851#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev) \
1852 && !IS_BROADWELL(dev))
1853#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
7e0d96bc 1854#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
1d2a314c 1855
05394f39 1856#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1857#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1858
b45305fc
DV
1859/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1860#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1861
cae5852d
ZN
1862/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1863 * rows, which changed the alignment requirements and fence programming.
1864 */
1865#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1866 IS_I915GM(dev)))
1867#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1868#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1869#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
1870#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1871#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
1872
1873#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1874#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 1875#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1876
2a114cc1 1877#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 1878
dd93be58 1879#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 1880#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 1881#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
7c6c2652 1882#define HAS_PC8(dev) (IS_HASWELL(dev)) /* XXX HSW:ULX */
df4547d8 1883#define HAS_RUNTIME_PM(dev) (IS_HASWELL(dev))
affa9354 1884
17a303ec
PZ
1885#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1886#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1887#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1888#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1889#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1890#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1891
2c1792a1 1892#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 1893#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1894#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1895#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1896#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1897#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1898
040d2baa
BW
1899/* DPF == dynamic parity feature */
1900#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1901#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 1902
c8735b0c
BW
1903#define GT_FREQUENCY_MULTIPLIER 50
1904
05394f39
CW
1905#include "i915_trace.h"
1906
baa70943 1907extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
1908extern int i915_max_ioctl;
1909
6a9ee8af
DA
1910extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1911extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1912extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1913extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1914
d330a953
JN
1915/* i915_params.c */
1916struct i915_params {
1917 int modeset;
1918 int panel_ignore_lid;
1919 unsigned int powersave;
1920 int semaphores;
1921 unsigned int lvds_downclock;
1922 int lvds_channel_mode;
1923 int panel_use_ssc;
1924 int vbt_sdvo_panel_type;
1925 int enable_rc6;
1926 int enable_fbc;
1927 bool enable_hangcheck;
1928 int enable_ppgtt;
1929 int enable_psr;
1930 unsigned int preliminary_hw_support;
1931 int disable_power_well;
1932 int enable_ips;
1933 bool fastboot;
1934 int enable_pc8;
1935 int pc8_timeout;
1936 bool prefault_disable;
1937 bool reset;
1938 int invert_brightness;
1939};
1940extern struct i915_params i915 __read_mostly;
1941
1da177e4 1942 /* i915_dma.c */
d05c617e 1943void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1944extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1945extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1946extern int i915_driver_unload(struct drm_device *);
673a394b 1947extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1948extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1949extern void i915_driver_preclose(struct drm_device *dev,
1950 struct drm_file *file_priv);
673a394b
EA
1951extern void i915_driver_postclose(struct drm_device *dev,
1952 struct drm_file *file_priv);
84b1fd10 1953extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1954#ifdef CONFIG_COMPAT
0d6aa60b
DA
1955extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1956 unsigned long arg);
c43b5634 1957#endif
673a394b 1958extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1959 struct drm_clip_rect *box,
1960 int DR1, int DR4);
8e96d9c4 1961extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1962extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1963extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1964extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1965extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1966extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1967
073f34d9 1968extern void intel_console_resume(struct work_struct *work);
af6061af 1969
1da177e4 1970/* i915_irq.c */
10cd45b6 1971void i915_queue_hangcheck(struct drm_device *dev);
527f9e90 1972void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1973
f71d4af4 1974extern void intel_irq_init(struct drm_device *dev);
20afbda2 1975extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
1976
1977extern void intel_uncore_sanitize(struct drm_device *dev);
1978extern void intel_uncore_early_sanitize(struct drm_device *dev);
1979extern void intel_uncore_init(struct drm_device *dev);
907b28c5 1980extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 1981extern void intel_uncore_fini(struct drm_device *dev);
b1f14ad0 1982
7c463586 1983void
3b6c42e8 1984i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
7c463586
KP
1985
1986void
3b6c42e8 1987i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
7c463586 1988
673a394b
EA
1989/* i915_gem.c */
1990int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1991 struct drm_file *file_priv);
1992int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1993 struct drm_file *file_priv);
1994int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1995 struct drm_file *file_priv);
1996int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1997 struct drm_file *file_priv);
1998int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1999 struct drm_file *file_priv);
de151cf6
JB
2000int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2001 struct drm_file *file_priv);
673a394b
EA
2002int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2003 struct drm_file *file_priv);
2004int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2005 struct drm_file *file_priv);
2006int i915_gem_execbuffer(struct drm_device *dev, void *data,
2007 struct drm_file *file_priv);
76446cac
JB
2008int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2009 struct drm_file *file_priv);
673a394b
EA
2010int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2011 struct drm_file *file_priv);
2012int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2013 struct drm_file *file_priv);
2014int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2015 struct drm_file *file_priv);
199adf40
BW
2016int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2017 struct drm_file *file);
2018int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2019 struct drm_file *file);
673a394b
EA
2020int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2021 struct drm_file *file_priv);
3ef94daa
CW
2022int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2023 struct drm_file *file_priv);
673a394b
EA
2024int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2025 struct drm_file *file_priv);
2026int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2027 struct drm_file *file_priv);
2028int i915_gem_set_tiling(struct drm_device *dev, void *data,
2029 struct drm_file *file_priv);
2030int i915_gem_get_tiling(struct drm_device *dev, void *data,
2031 struct drm_file *file_priv);
5a125c3c
EA
2032int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2033 struct drm_file *file_priv);
23ba4fd0
BW
2034int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2035 struct drm_file *file_priv);
673a394b 2036void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2037void *i915_gem_object_alloc(struct drm_device *dev);
2038void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2039void i915_gem_object_init(struct drm_i915_gem_object *obj,
2040 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2041struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2042 size_t size);
7e0d96bc
BW
2043void i915_init_vm(struct drm_i915_private *dev_priv,
2044 struct i915_address_space *vm);
673a394b 2045void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2046void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2047
2021746e 2048int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2049 struct i915_address_space *vm,
2021746e 2050 uint32_t alignment,
86a1ee26
CW
2051 bool map_and_fenceable,
2052 bool nonblocking);
d7f46fc4 2053void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
07fe0b12
BW
2054int __must_check i915_vma_unbind(struct i915_vma *vma);
2055int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
dd624afd 2056int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2057void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2058void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2059void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2060
37e680a1 2061int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2062static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2063{
67d5a50c
ID
2064 struct sg_page_iter sg_iter;
2065
2066 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2067 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2068
2069 return NULL;
9da3da66 2070}
a5570178
CW
2071static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2072{
2073 BUG_ON(obj->pages == NULL);
2074 obj->pages_pin_count++;
2075}
2076static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2077{
2078 BUG_ON(obj->pages_pin_count == 0);
2079 obj->pages_pin_count--;
2080}
2081
54cf91dc 2082int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
2083int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2084 struct intel_ring_buffer *to);
e2d05a8b
BW
2085void i915_vma_move_to_active(struct i915_vma *vma,
2086 struct intel_ring_buffer *ring);
ff72145b
DA
2087int i915_gem_dumb_create(struct drm_file *file_priv,
2088 struct drm_device *dev,
2089 struct drm_mode_create_dumb *args);
2090int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2091 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2092/**
2093 * Returns true if seq1 is later than seq2.
2094 */
2095static inline bool
2096i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2097{
2098 return (int32_t)(seq1 - seq2) >= 0;
2099}
2100
fca26bb4
MK
2101int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2102int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2103int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2104int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2105
9a5a53b3 2106static inline bool
1690e1eb
CW
2107i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2108{
2109 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2110 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2111 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
2112 return true;
2113 } else
2114 return false;
1690e1eb
CW
2115}
2116
2117static inline void
2118i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2119{
2120 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2121 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
b8c3af76 2122 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1690e1eb
CW
2123 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2124 }
2125}
2126
b29c19b6 2127bool i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 2128void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 2129int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2130 bool interruptible);
1f83fee0
DV
2131static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2132{
2133 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2134 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2135}
2136
2137static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2138{
2ac0f450
MK
2139 return atomic_read(&error->reset_counter) & I915_WEDGED;
2140}
2141
2142static inline u32 i915_reset_count(struct i915_gpu_error *error)
2143{
2144 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2145}
a71d8d94 2146
069efc1d 2147void i915_gem_reset(struct drm_device *dev);
000433b6 2148bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2149int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2150int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 2151int __must_check i915_gem_init_hw(struct drm_device *dev);
c3787e2e 2152int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
f691e2f4 2153void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2154void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2155int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2156int __must_check i915_gem_suspend(struct drm_device *dev);
0025c077
MK
2157int __i915_add_request(struct intel_ring_buffer *ring,
2158 struct drm_file *file,
7d736f4f 2159 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2160 u32 *seqno);
2161#define i915_add_request(ring, seqno) \
854c94a7 2162 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
2163int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2164 uint32_t seqno);
de151cf6 2165int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2166int __must_check
2167i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2168 bool write);
2169int __must_check
dabdfe02
CW
2170i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2171int __must_check
2da3b9b9
CW
2172i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2173 u32 alignment,
2021746e 2174 struct intel_ring_buffer *pipelined);
cc98b413 2175void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
71acb5eb 2176int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 2177 struct drm_i915_gem_object *obj,
6eeefaf3
CW
2178 int id,
2179 int align);
71acb5eb 2180void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 2181 struct drm_i915_gem_object *obj);
71acb5eb 2182void i915_gem_free_all_phys_object(struct drm_device *dev);
b29c19b6 2183int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2184void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2185
0fa87796
ID
2186uint32_t
2187i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2188uint32_t
d865110c
ID
2189i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2190 int tiling_mode, bool fenced);
467cffba 2191
e4ffd173
CW
2192int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2193 enum i915_cache_level cache_level);
2194
1286ff73
DV
2195struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2196 struct dma_buf *dma_buf);
2197
2198struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2199 struct drm_gem_object *gem_obj, int flags);
2200
19b2dbde
CW
2201void i915_gem_restore_fences(struct drm_device *dev);
2202
a70a3148
BW
2203unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2204 struct i915_address_space *vm);
2205bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2206bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2207 struct i915_address_space *vm);
2208unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2209 struct i915_address_space *vm);
2210struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2211 struct i915_address_space *vm);
accfef2e
BW
2212struct i915_vma *
2213i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2214 struct i915_address_space *vm);
5c2abbea
BW
2215
2216struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2217static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2218 struct i915_vma *vma;
2219 list_for_each_entry(vma, &obj->vma_list, vma_link)
2220 if (vma->pin_count > 0)
2221 return true;
2222 return false;
2223}
5c2abbea 2224
a70a3148
BW
2225/* Some GGTT VM helpers */
2226#define obj_to_ggtt(obj) \
2227 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2228static inline bool i915_is_ggtt(struct i915_address_space *vm)
2229{
2230 struct i915_address_space *ggtt =
2231 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2232 return vm == ggtt;
2233}
2234
2235static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2236{
2237 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2238}
2239
2240static inline unsigned long
2241i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2242{
2243 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2244}
2245
2246static inline unsigned long
2247i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2248{
2249 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2250}
c37e2204
BW
2251
2252static inline int __must_check
2253i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2254 uint32_t alignment,
2255 bool map_and_fenceable,
2256 bool nonblocking)
2257{
2258 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2259 map_and_fenceable, nonblocking);
2260}
a70a3148 2261
254f965c 2262/* i915_gem_context.c */
0eea67eb 2263#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
8245be31 2264int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2265void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2266void i915_gem_context_reset(struct drm_device *dev);
e422b888 2267int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2268int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2269void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841 2270int i915_switch_context(struct intel_ring_buffer *ring,
41bde553
BW
2271 struct drm_file *file, struct i915_hw_context *to);
2272struct i915_hw_context *
2273i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b
MK
2274void i915_gem_context_free(struct kref *ctx_ref);
2275static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2276{
c482972a
BW
2277 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2278 kref_get(&ctx->ref);
dce3271b
MK
2279}
2280
2281static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2282{
c482972a
BW
2283 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2284 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2285}
2286
84624813
BW
2287int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2288 struct drm_file *file);
2289int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2290 struct drm_file *file);
1286ff73 2291
679845ed
BW
2292/* i915_gem_evict.c */
2293int __must_check i915_gem_evict_something(struct drm_device *dev,
2294 struct i915_address_space *vm,
2295 int min_size,
2296 unsigned alignment,
2297 unsigned cache_level,
2298 bool mappable,
2299 bool nonblock);
2300int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2301int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2302
76aaf220 2303/* i915_gem_gtt.c */
828c7908
BW
2304void i915_check_and_clear_faults(struct drm_device *dev);
2305void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
76aaf220 2306void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907 2307int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
74163907 2308void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
2309void i915_gem_init_global_gtt(struct drm_device *dev);
2310void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2311 unsigned long mappable_end, unsigned long end);
e76e9aeb 2312int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 2313static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2314{
2315 if (INTEL_INFO(dev)->gen < 6)
2316 intel_gtt_chipset_flush();
2317}
246cbfb5
BW
2318int i915_gem_init_ppgtt(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt);
2319static inline bool intel_enable_ppgtt(struct drm_device *dev, bool full)
2320{
d330a953 2321 if (i915.enable_ppgtt == 0 || !HAS_ALIASING_PPGTT(dev))
246cbfb5 2322 return false;
e76e9aeb 2323
d330a953 2324 if (i915.enable_ppgtt == 1 && full)
7e0d96bc 2325 return false;
76aaf220 2326
246cbfb5
BW
2327#ifdef CONFIG_INTEL_IOMMU
2328 /* Disable ppgtt on SNB if VT-d is on. */
2329 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
2330 DRM_INFO("Disabling PPGTT because VT-d is on\n");
2331 return false;
2332 }
2333#endif
2334
7e0d96bc
BW
2335 if (full)
2336 return HAS_PPGTT(dev);
2337 else
2338 return HAS_ALIASING_PPGTT(dev);
246cbfb5
BW
2339}
2340
c7c48dfd
BW
2341static inline void ppgtt_release(struct kref *kref)
2342{
2343 struct i915_hw_ppgtt *ppgtt = container_of(kref, struct i915_hw_ppgtt, ref);
679845ed
BW
2344 struct drm_device *dev = ppgtt->base.dev;
2345 struct drm_i915_private *dev_priv = dev->dev_private;
2346 struct i915_address_space *vm = &ppgtt->base;
2347
2348 if (ppgtt == dev_priv->mm.aliasing_ppgtt ||
2349 (list_empty(&vm->active_list) && list_empty(&vm->inactive_list))) {
2350 ppgtt->base.cleanup(&ppgtt->base);
2351 return;
2352 }
2353
2354 /*
2355 * Make sure vmas are unbound before we take down the drm_mm
2356 *
2357 * FIXME: Proper refcounting should take care of this, this shouldn't be
2358 * needed at all.
2359 */
2360 if (!list_empty(&vm->active_list)) {
2361 struct i915_vma *vma;
2362
2363 list_for_each_entry(vma, &vm->active_list, mm_list)
2364 if (WARN_ON(list_empty(&vma->vma_link) ||
2365 list_is_singular(&vma->vma_link)))
2366 break;
2367
2368 i915_gem_evict_vm(&ppgtt->base, true);
2369 } else {
2370 i915_gem_retire_requests(dev);
2371 i915_gem_evict_vm(&ppgtt->base, false);
2372 }
c7c48dfd
BW
2373
2374 ppgtt->base.cleanup(&ppgtt->base);
2375}
b47eb4a2 2376
9797fbfb
CW
2377/* i915_gem_stolen.c */
2378int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
2379int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2380void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2381void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2382struct drm_i915_gem_object *
2383i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2384struct drm_i915_gem_object *
2385i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2386 u32 stolen_offset,
2387 u32 gtt_offset,
2388 u32 size);
0104fdbb 2389void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 2390
673a394b 2391/* i915_gem_tiling.c */
2c1792a1 2392static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67
CW
2393{
2394 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2395
2396 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2397 obj->tiling_mode != I915_TILING_NONE;
2398}
2399
673a394b 2400void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2401void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2402void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2403
2404/* i915_gem_debug.c */
23bc5982
CW
2405#if WATCH_LISTS
2406int i915_verify_lists(struct drm_device *dev);
673a394b 2407#else
23bc5982 2408#define i915_verify_lists(dev) 0
673a394b 2409#endif
1da177e4 2410
2017263e 2411/* i915_debugfs.c */
27c202ad
BG
2412int i915_debugfs_init(struct drm_minor *minor);
2413void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2414#ifdef CONFIG_DEBUG_FS
07144428
DL
2415void intel_display_crc_init(struct drm_device *dev);
2416#else
f8c168fa 2417static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2418#endif
84734a04
MK
2419
2420/* i915_gpu_error.c */
edc3d884
MK
2421__printf(2, 3)
2422void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2423int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2424 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2425int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2426 size_t count, loff_t pos);
2427static inline void i915_error_state_buf_release(
2428 struct drm_i915_error_state_buf *eb)
2429{
2430 kfree(eb->buf);
2431}
84734a04
MK
2432void i915_capture_error_state(struct drm_device *dev);
2433void i915_error_state_get(struct drm_device *dev,
2434 struct i915_error_state_file_priv *error_priv);
2435void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2436void i915_destroy_error_state(struct drm_device *dev);
2437
2438void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2439const char *i915_cache_level_str(int type);
2017263e 2440
317c35d1
JB
2441/* i915_suspend.c */
2442extern int i915_save_state(struct drm_device *dev);
2443extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2444
d8157a36
DV
2445/* i915_ums.c */
2446void i915_save_display_reg(struct drm_device *dev);
2447void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2448
0136db58
BW
2449/* i915_sysfs.c */
2450void i915_setup_sysfs(struct drm_device *dev_priv);
2451void i915_teardown_sysfs(struct drm_device *dev_priv);
2452
f899fc64
CW
2453/* intel_i2c.c */
2454extern int intel_setup_gmbus(struct drm_device *dev);
2455extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2456static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2457{
2ed06c93 2458 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2459}
2460
2461extern struct i2c_adapter *intel_gmbus_get_adapter(
2462 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2463extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2464extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2465static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2466{
2467 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2468}
f899fc64
CW
2469extern void intel_i2c_reset(struct drm_device *dev);
2470
3b617967 2471/* intel_opregion.c */
9c4b0a68 2472struct intel_encoder;
44834a67
CW
2473extern int intel_opregion_setup(struct drm_device *dev);
2474#ifdef CONFIG_ACPI
2475extern void intel_opregion_init(struct drm_device *dev);
2476extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2477extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2478extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2479 bool enable);
ecbc5cf3
JN
2480extern int intel_opregion_notify_adapter(struct drm_device *dev,
2481 pci_power_t state);
65e082c9 2482#else
44834a67
CW
2483static inline void intel_opregion_init(struct drm_device *dev) { return; }
2484static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2485static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2486static inline int
2487intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2488{
2489 return 0;
2490}
ecbc5cf3
JN
2491static inline int
2492intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2493{
2494 return 0;
2495}
65e082c9 2496#endif
8ee1c3db 2497
723bfd70
JB
2498/* intel_acpi.c */
2499#ifdef CONFIG_ACPI
2500extern void intel_register_dsm_handler(void);
2501extern void intel_unregister_dsm_handler(void);
2502#else
2503static inline void intel_register_dsm_handler(void) { return; }
2504static inline void intel_unregister_dsm_handler(void) { return; }
2505#endif /* CONFIG_ACPI */
2506
79e53945 2507/* modesetting */
f817586c 2508extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2509extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2510extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2511extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2512extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 2513extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2514extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2515 bool force_restore);
44cec740 2516extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 2517extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2518extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2519extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2520extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2521extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2522extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2523extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2524extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2525extern void intel_detect_pch(struct drm_device *dev);
2526extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2527extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2528
2911a35b 2529extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2530int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2531 struct drm_file *file);
b6359918
MK
2532int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2533 struct drm_file *file);
575155a9 2534
6ef3d427
CW
2535/* overlay */
2536extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2537extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2538 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2539
2540extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2541extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2542 struct drm_device *dev,
2543 struct intel_display_error_state *error);
6ef3d427 2544
b7287d80
BW
2545/* On SNB platform, before reading ring registers forcewake bit
2546 * must be set to prevent GT core from power down and stale values being
2547 * returned.
2548 */
c8d9a590
D
2549void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2550void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
b7287d80 2551
42c0526c
BW
2552int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2553int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2554
2555/* intel_sideband.c */
64936258
JN
2556u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2557void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2558u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2559u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2560void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2561u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2562void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2563u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2564void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2565u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2566void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2567u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2568void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2569u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2570void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2571u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2572 enum intel_sbi_destination destination);
2573void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2574 enum intel_sbi_destination destination);
e9fe51c6
SK
2575u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2576void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2577
2ec3815f
VS
2578int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2579int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2580
940aece4
D
2581void vlv_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2582void vlv_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2583
2584#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
2585 (((reg) >= 0x2000 && (reg) < 0x4000) ||\
2586 ((reg) >= 0x5000 && (reg) < 0x8000) ||\
2587 ((reg) >= 0xB000 && (reg) < 0x12000) ||\
2588 ((reg) >= 0x2E000 && (reg) < 0x30000))
2589
2590#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)\
2591 (((reg) >= 0x12000 && (reg) < 0x14000) ||\
2592 ((reg) >= 0x22000 && (reg) < 0x24000) ||\
2593 ((reg) >= 0x30000 && (reg) < 0x40000))
2594
c8d9a590
D
2595#define FORCEWAKE_RENDER (1 << 0)
2596#define FORCEWAKE_MEDIA (1 << 1)
2597#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2598
2599
0b274481
BW
2600#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2601#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2602
2603#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2604#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2605#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2606#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2607
2608#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2609#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2610#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2611#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2612
2613#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2614#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d
ZN
2615
2616#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2617#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2618
55bc60db
VS
2619/* "Broadcast RGB" property */
2620#define INTEL_BROADCAST_RGB_AUTO 0
2621#define INTEL_BROADCAST_RGB_FULL 1
2622#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2623
766aa1c4
VS
2624static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2625{
2626 if (HAS_PCH_SPLIT(dev))
2627 return CPU_VGACNTRL;
2628 else if (IS_VALLEYVIEW(dev))
2629 return VLV_VGACNTRL;
2630 else
2631 return VGACNTRL;
2632}
2633
2bb4629a
VS
2634static inline void __user *to_user_ptr(u64 address)
2635{
2636 return (void __user *)(uintptr_t)address;
2637}
2638
df97729f
ID
2639static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2640{
2641 unsigned long j = msecs_to_jiffies(m);
2642
2643 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2644}
2645
2646static inline unsigned long
2647timespec_to_jiffies_timeout(const struct timespec *value)
2648{
2649 unsigned long j = timespec_to_jiffies(value);
2650
2651 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2652}
2653
dce56b3c
PZ
2654/*
2655 * If you need to wait X milliseconds between events A and B, but event B
2656 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2657 * when event A happened, then just before event B you call this function and
2658 * pass the timestamp as the first argument, and X as the second argument.
2659 */
2660static inline void
2661wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2662{
ec5e0cfb 2663 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
2664
2665 /*
2666 * Don't re-read the value of "jiffies" every time since it may change
2667 * behind our back and break the math.
2668 */
2669 tmp_jiffies = jiffies;
2670 target_jiffies = timestamp_jiffies +
2671 msecs_to_jiffies_timeout(to_wait_ms);
2672
2673 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
2674 remaining_jiffies = target_jiffies - tmp_jiffies;
2675 while (remaining_jiffies)
2676 remaining_jiffies =
2677 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
2678 }
2679}
2680
1da177e4 2681#endif